/linux-6.12.1/include/dt-bindings/clock/ |
D | exynos5410.h | 37 #define CLK_UART1 258 macro
|
D | actions,s500-cmu.h | 59 #define CLK_UART1 39 macro
|
D | actions,s700-cmu.h | 59 #define CLK_UART1 37 macro
|
D | actions,s900-cmu.h | 86 #define CLK_UART1 68 macro
|
D | pistachio-clk.h | 40 #define CLK_UART1 49 macro
|
D | sophgo,cv1800.h | 90 #define CLK_UART1 79 macro
|
D | exynos5250.h | 94 #define CLK_UART1 290 macro
|
D | s5pv210.h | 160 #define CLK_UART1 142 macro
|
D | exynos4.h | 151 #define CLK_UART1 313 macro
|
D | exynos5420.h | 67 #define CLK_UART1 258 macro
|
D | exynos3250.h | 221 #define CLK_UART1 215 macro
|
D | sprd,ums512-clk.h | 140 #define CLK_UART1 12 macro
|
D | sprd,sc9860-clk.h | 86 #define CLK_UART1 3 macro
|
D | rockchip,rk3588-cru.h | 185 #define CLK_UART1 170 macro
|
/linux-6.12.1/drivers/clk/samsung/ |
D | clk-exynos5410.c | 201 GATE(CLK_UART1, "uart1", "aclk66", GATE_IP_PERIC, 1, 0, 0),
|
D | clk-s5pv210.c | 575 GATE(CLK_UART1, "uart1", "dout_pclkp", CLK_GATE_IP3, 18, 0, 0),
|
/linux-6.12.1/drivers/clk/pistachio/ |
D | clk-pistachio.c | 36 GATE(CLK_UART1, "uart1", "uart1_div", 0x104, 17),
|
/linux-6.12.1/arch/arm/boot/dts/samsung/ |
D | s5pv210.dtsi | 333 clocks = <&clocks CLK_UART1>, <&clocks CLK_UART1>,
|
D | exynos5410.dtsi | 347 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
|
/linux-6.12.1/arch/arm64/boot/dts/actions/ |
D | s700.dtsi | 127 clocks = <&cmu CLK_UART1>;
|
D | s900.dtsi | 133 clocks = <&cmu CLK_UART1>;
|
/linux-6.12.1/arch/arm64/boot/dts/sprd/ |
D | whale2.dtsi | 90 <&ap_clk CLK_UART1>,
|
/linux-6.12.1/arch/riscv/boot/dts/sophgo/ |
D | cv18xx.dtsi | 206 clocks = <&clk CLK_UART1>, <&clk CLK_APB_UART1>;
|
/linux-6.12.1/arch/arm/boot/dts/actions/ |
D | owl-s500.dtsi | 144 clocks = <&cmu CLK_UART1>;
|
/linux-6.12.1/drivers/clk/actions/ |
D | owl-s500.c | 490 [CLK_UART1] = &uart1_clk.common.hw,
|