Home
last modified time | relevance | path

Searched refs:CLK_TOP_UNIVPLL_D6_D8 (Results 1 – 7 of 7) sorted by relevance

/linux-6.12.1/include/dt-bindings/clock/
Dmt8192-clk.h110 #define CLK_TOP_UNIVPLL_D6_D8 98 macro
Dmediatek,mt8188-clk.h134 #define CLK_TOP_UNIVPLL_D6_D8 123 macro
Dmt8195-clk.h167 #define CLK_TOP_UNIVPLL_D6_D8 155 macro
/linux-6.12.1/drivers/clk/mediatek/
Dclk-mt8188-topckgen.c58 FACTOR(CLK_TOP_UNIVPLL_D6_D8, "univpll_d6_d8", "univpll_d6", 1, 8),
Dclk-mt8195-topckgen.c69 FACTOR_FLAGS(CLK_TOP_UNIVPLL_D6_D8, "univpll_d6_d8", "univpll_d6", 1, 8, 0),
Dclk-mt8192.c56 FACTOR_FLAGS(CLK_TOP_UNIVPLL_D6_D8, "univpll_d6_d8", "univpll_d6", 1, 8, 0),
/linux-6.12.1/arch/arm64/boot/dts/mediatek/
Dmt8192-asurada.dtsi504 assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6_D8>;