Home
last modified time | relevance | path

Searched refs:CLK_TOP_UART_SEL (Results 1 – 25 of 29) sorted by relevance

12

/linux-6.12.1/include/dt-bindings/clock/
Dmt7986-clk.h53 #define CLK_TOP_UART_SEL 30 macro
Dmt8135-clk.h88 #define CLK_TOP_UART_SEL 77 macro
Dmt7629-clk.h91 #define CLK_TOP_UART_SEL 81 macro
Dmediatek,mt7981-clk.h93 #define CLK_TOP_UART_SEL 80 macro
Dmt7622-clk.h76 #define CLK_TOP_UART_SEL 64 macro
Dmediatek,mt7988-clk.h67 #define CLK_TOP_UART_SEL 39 macro
Dmediatek,mt6795-clk.h99 #define CLK_TOP_UART_SEL 88 macro
Dmt8173-clk.h101 #define CLK_TOP_UART_SEL 91 macro
Dmt6765-clk.h141 #define CLK_TOP_UART_SEL 106 macro
Dmediatek,mt8365-clk.h79 #define CLK_TOP_UART_SEL 69 macro
Dmt2712-clk.h138 #define CLK_TOP_UART_SEL 107 macro
Dmt2701-clk.h98 #define CLK_TOP_UART_SEL 87 macro
Dmt8192-clk.h33 #define CLK_TOP_UART_SEL 21 macro
/linux-6.12.1/arch/arm/boot/dts/mediatek/
Dmt7629.dtsi215 clocks = <&topckgen CLK_TOP_UART_SEL>,
226 clocks = <&topckgen CLK_TOP_UART_SEL>,
237 clocks = <&topckgen CLK_TOP_UART_SEL>,
/linux-6.12.1/arch/arm64/boot/dts/mediatek/
Dmt7622.dtsi395 clocks = <&topckgen CLK_TOP_UART_SEL>,
406 clocks = <&topckgen CLK_TOP_UART_SEL>,
417 clocks = <&topckgen CLK_TOP_UART_SEL>,
428 clocks = <&topckgen CLK_TOP_UART_SEL>,
604 clocks = <&topckgen CLK_TOP_UART_SEL>,
Dmt7986a.dtsi255 assigned-clocks = <&topckgen CLK_TOP_UART_SEL>,
258 <&topckgen CLK_TOP_UART_SEL>;
/linux-6.12.1/drivers/clk/mediatek/
Dclk-mt7986-topckgen.c184 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x010,
Dclk-mt7981-topckgen.c301 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
Dclk-mt7988-topckgen.c127 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x020, 0x024, 0x028, 8, 2,
Dclk-mt6795-topckgen.c466 TOP_MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x60, 8, 1, 15, 0),
Dclk-mt8173-topckgen.c545 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0060, 8, 1, 15),
Dclk-mt7622.c406 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
Dclk-mt8135.c375 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0150, 24, 2, 31),
Dclk-mt7629.c480 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
Dclk-mt8365.c429 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x060,

12