Searched refs:CLK_TOP_SYSPLL1_D2 (Results 1 – 19 of 19) sorted by relevance
/linux-6.12.1/include/dt-bindings/clock/ |
D | mt7629-clk.h | 35 #define CLK_TOP_SYSPLL1_D2 25 macro
|
D | mt7622-clk.h | 31 #define CLK_TOP_SYSPLL1_D2 19 macro
|
D | mediatek,mt6795-clk.h | 52 #define CLK_TOP_SYSPLL1_D2 41 macro
|
D | mt6797-clk.h | 47 #define CLK_TOP_SYSPLL1_D2 37 macro
|
D | mt8173-clk.h | 54 #define CLK_TOP_SYSPLL1_D2 44 macro
|
D | mt6765-clk.h | 37 #define CLK_TOP_SYSPLL1_D2 2 macro
|
D | mediatek,mt8365-clk.h | 17 #define CLK_TOP_SYSPLL1_D2 7 macro
|
D | mt2712-clk.h | 37 #define CLK_TOP_SYSPLL1_D2 6 macro
|
D | mt2701-clk.h | 16 #define CLK_TOP_SYSPLL1_D2 6 macro
|
/linux-6.12.1/arch/arm/boot/dts/mediatek/ |
D | mt7629.dtsi | 268 assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>; 322 assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>, 391 <&topckgen CLK_TOP_SYSPLL1_D2>,
|
/linux-6.12.1/drivers/clk/mediatek/ |
D | clk-mt6795-topckgen.c | 406 FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
|
D | clk-mt8173-topckgen.c | 485 FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
|
D | clk-mt7622.c | 273 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
|
D | clk-mt7629.c | 378 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
|
D | clk-mt6797.c | 27 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
|
D | clk-mt8365.c | 36 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
|
D | clk-mt2712.c | 45 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
|
D | clk-mt2701.c | 62 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
|
D | clk-mt6765.c | 85 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
|