Home
last modified time | relevance | path

Searched refs:CLK_TOP_SYSPLL1_D2 (Results 1 – 19 of 19) sorted by relevance

/linux-6.12.1/include/dt-bindings/clock/
Dmt7629-clk.h35 #define CLK_TOP_SYSPLL1_D2 25 macro
Dmt7622-clk.h31 #define CLK_TOP_SYSPLL1_D2 19 macro
Dmediatek,mt6795-clk.h52 #define CLK_TOP_SYSPLL1_D2 41 macro
Dmt6797-clk.h47 #define CLK_TOP_SYSPLL1_D2 37 macro
Dmt8173-clk.h54 #define CLK_TOP_SYSPLL1_D2 44 macro
Dmt6765-clk.h37 #define CLK_TOP_SYSPLL1_D2 2 macro
Dmediatek,mt8365-clk.h17 #define CLK_TOP_SYSPLL1_D2 7 macro
Dmt2712-clk.h37 #define CLK_TOP_SYSPLL1_D2 6 macro
Dmt2701-clk.h16 #define CLK_TOP_SYSPLL1_D2 6 macro
/linux-6.12.1/arch/arm/boot/dts/mediatek/
Dmt7629.dtsi268 assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>;
322 assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>,
391 <&topckgen CLK_TOP_SYSPLL1_D2>,
/linux-6.12.1/drivers/clk/mediatek/
Dclk-mt6795-topckgen.c406 FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
Dclk-mt8173-topckgen.c485 FACTOR_FLAGS(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2, 0),
Dclk-mt7622.c273 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
Dclk-mt7629.c378 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
Dclk-mt6797.c27 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
Dclk-mt8365.c36 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
Dclk-mt2712.c45 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
Dclk-mt2701.c62 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
Dclk-mt6765.c85 FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),