Home
last modified time | relevance | path

Searched refs:CLK_TOP_MFG_SEL (Results 1 – 18 of 18) sorted by relevance

/linux-6.12.1/include/dt-bindings/clock/
Dmt8135-clk.h75 #define CLK_TOP_MFG_SEL 64 macro
Dmediatek,mt6795-clk.h97 #define CLK_TOP_MFG_SEL 86 macro
Dmt8173-clk.h99 #define CLK_TOP_MFG_SEL 89 macro
Dmt6765-clk.h135 #define CLK_TOP_MFG_SEL 100 macro
Dmediatek,mt8365-clk.h75 #define CLK_TOP_MFG_SEL 65 macro
Dmt2712-clk.h136 #define CLK_TOP_MFG_SEL 105 macro
Dmt2701-clk.h92 #define CLK_TOP_MFG_SEL 81 macro
/linux-6.12.1/drivers/clk/mediatek/
Dclk-mt6795-topckgen.c463 TOP_MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x50, 24, 4, 31, 0),
Dclk-mt8173-topckgen.c542 MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0050, 24, 4, 31),
Dclk-mt8135.c357 MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0140, 16, 4, 23),
Dclk-mt8365.c420 MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x050,
Dclk-mt2712.c653 MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x050, 24, 4, 31),
Dclk-mt2701.c500 MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents,
Dclk-mt6765.c383 MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, CLK_CFG_1,
/linux-6.12.1/arch/arm/boot/dts/mediatek/
Dmt2701.dtsi157 <&topckgen CLK_TOP_MFG_SEL>,
Dmt7623.dtsi278 <&topckgen CLK_TOP_MFG_SEL>,
/linux-6.12.1/arch/arm64/boot/dts/mediatek/
Dmt8365.dtsi389 clocks = <&topckgen CLK_TOP_MFG_SEL>;
Dmt2712e.dtsi286 <&topckgen CLK_TOP_MFG_SEL>,