Home
last modified time | relevance | path

Searched refs:CLK_TOP_AXI_SEL (Results 1 – 25 of 25) sorted by relevance

/linux-6.12.1/include/dt-bindings/clock/
Dmt8135-clk.h73 #define CLK_TOP_AXI_SEL 62 macro
Dmt7629-clk.h83 #define CLK_TOP_AXI_SEL 73 macro
Dmt7622-clk.h68 #define CLK_TOP_AXI_SEL 56 macro
Dmediatek,mt6795-clk.h90 #define CLK_TOP_AXI_SEL 79 macro
Dmt8173-clk.h92 #define CLK_TOP_AXI_SEL 82 macro
Dmt6765-clk.h131 #define CLK_TOP_AXI_SEL 96 macro
Dmediatek,mt8365-clk.h71 #define CLK_TOP_AXI_SEL 61 macro
Dmt2712-clk.h130 #define CLK_TOP_AXI_SEL 99 macro
Dmt2701-clk.h90 #define CLK_TOP_AXI_SEL 79 macro
Dmt8192-clk.h12 #define CLK_TOP_AXI_SEL 0 macro
/linux-6.12.1/arch/arm/boot/dts/mediatek/
Dmt7629.dtsi267 assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>;
319 assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>,
388 <&topckgen CLK_TOP_AXI_SEL>,
/linux-6.12.1/drivers/clk/mediatek/
Dclk-mt7629.c462 MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
571 clk_prepare_enable(clk_data->hws[CLK_TOP_AXI_SEL]->clk); in mtk_topckgen_init()
Dclk-mt6795-topckgen.c452 TOP_MUX_GATE_NOSR(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
Dclk-mt8173-topckgen.c531 MUX(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x0040, 0, 3),
Dclk-mt7622.c386 MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
Dclk-mt8135.c354 MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
Dclk-mt8365.c410 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
Dclk-mt2712.c644 MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x040, 0, 3,
Dclk-mt8192.c548 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel",
Dclk-mt2701.c487 MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
Dclk-mt6765.c368 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
/linux-6.12.1/arch/arm64/boot/dts/mediatek/
Dmt6795.dtsi694 <&topckgen CLK_TOP_AXI_SEL>;
704 <&topckgen CLK_TOP_AXI_SEL>;
714 <&topckgen CLK_TOP_AXI_SEL>;
Dmt7622.dtsi260 <&topckgen CLK_TOP_AXI_SEL>;
716 <&topckgen CLK_TOP_AXI_SEL>;
Dmt2712e.dtsi780 <&topckgen CLK_TOP_AXI_SEL>,
791 <&topckgen CLK_TOP_AXI_SEL>,
Dmt8173.dtsi907 <&topckgen CLK_TOP_AXI_SEL>;
917 <&topckgen CLK_TOP_AXI_SEL>;