Searched refs:CLK_TOP_ARMPLL_DIV_PLL1 (Results 1 – 3 of 3) sorted by relevance
286 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;335 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;358 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;381 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;404 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;427 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;450 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;473 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;496 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
165 #define CLK_TOP_ARMPLL_DIV_PLL1 129 macro
645 GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL1, "armpll_div_pll1", "mainpll", 4),