Searched refs:CLK_TOP_APLL12_DIV5 (Results 1 – 11 of 11) sorted by relevance
/linux-6.12.1/include/dt-bindings/clock/ |
D | mt8516-clk.h | 157 #define CLK_TOP_APLL12_DIV5 125 macro
|
D | mt6779-clk.h | 144 #define CLK_TOP_APLL12_DIV5 134 macro
|
D | mt8192-clk.h | 160 #define CLK_TOP_APLL12_DIV5 148 macro
|
/linux-6.12.1/sound/soc/mediatek/mt8192/ |
D | mt8192-afe-clk.h | 212 CLK_TOP_APLL12_DIV5, enumerator
|
D | mt8192-afe-clk.c | 55 [CLK_TOP_APLL12_DIV5] = "top_apll12_div5", 497 .div_clk_id = CLK_TOP_APLL12_DIV5,
|
/linux-6.12.1/drivers/clk/mediatek/ |
D | clk-mt8516.c | 638 GATE_TOP5(CLK_TOP_APLL12_DIV5, "apll12_div5", "apll12_ck_div5", 6),
|
D | clk-mt8167.c | 856 GATE_TOP5(CLK_TOP_APLL12_DIV5, "apll12_div5", "apll12_ck_div5", 6),
|
D | clk-mt8192.c | 706 DIV_GATE(CLK_TOP_APLL12_DIV5, "apll12_div5", "apll_i2s5_m_sel", 0x320, 6, 0x334, 8, 16),
|
D | clk-mt6779.c | 839 DIV_GATE(CLK_TOP_APLL12_DIV5, "apll12_div5", "i2s5_m_ck_sel",
|
/linux-6.12.1/arch/arm64/boot/dts/mediatek/ |
D | mt8183.dtsi | 1498 /*<&topckgen CLK_TOP_APLL12_DIV5>,*/
|
D | mt8192.dtsi | 1034 <&topckgen CLK_TOP_APLL12_DIV5>,
|