Home
last modified time | relevance | path

Searched refs:APLL (Results 1 – 11 of 11) sorted by relevance

/linux-6.12.1/Documentation/devicetree/bindings/clock/ti/
Dapll.txt1 Binding for Texas Instruments APLL clock.
4 register-mapped APLL with usually two selectable input clocks
8 modes (locked, low power stop etc.) APLL mostly behaves like
18 - reg : address and length of the register set for controlling the APLL.
/linux-6.12.1/include/dt-bindings/clock/
Dxlnx-versal-clk.h27 #define APLL 18 macro
Dxlnx-zynqmp-clk.h14 #define APLL 2 macro
Dnuvoton,ma35d1-clk.h22 #define APLL 11 macro
/linux-6.12.1/drivers/clk/nuvoton/
Dclk-ma35d1-pll.c236 case APLL: in ma35d1_clk_pll_recalc_rate()
268 case APLL: in ma35d1_clk_pll_round_rate()
Dclk-ma35d1.c506 hws[APLL] = ma35d1_reg_clk_pll(dev, APLL, pllmode[2], "apll", in ma35d1_clocks_probe()
/linux-6.12.1/arch/arm64/boot/dts/nuvoton/
Dma35d1-som-256m.dts43 <&clk APLL>,
Dma35d1-iot-512m.dts43 <&clk APLL>,
/linux-6.12.1/drivers/clk/ingenic/
Djz4780-cgu.c295 .pll = DEF_PLL(APLL),
/linux-6.12.1/Documentation/devicetree/bindings/arm/marvell/
Dcp110-system-controller.txt35 - 0 0 APLL
/linux-6.12.1/arch/arm/boot/dts/rockchip/
Drk3036.dtsi238 * Fix the emac parent clock is DPLL instead of APLL.