1 /*
2  * Copyright (C) 2022  Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included
12  * in all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18  * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20  */
21 #ifndef _dcn_3_1_5_OFFSET_HEADER
22 #define _dcn_3_1_5_OFFSET_HEADER
23 
24 
25 
26 // addressBlock: dce_dc_dccg_dccg_dfs_dispdec
27 // base address: 0x0
28 #define regDENTIST_DISPCLK_CNTL                                                                         0x0064
29 #define regDENTIST_DISPCLK_CNTL_BASE_IDX                                                                1
30 
31 
32 // addressBlock: dce_dc_dccg_dccg_dispdec
33 // base address: 0x0
34 #define regPHYPLLA_PIXCLK_RESYNC_CNTL                                                                   0x0040
35 #define regPHYPLLA_PIXCLK_RESYNC_CNTL_BASE_IDX                                                          1
36 #define regPHYPLLB_PIXCLK_RESYNC_CNTL                                                                   0x0041
37 #define regPHYPLLB_PIXCLK_RESYNC_CNTL_BASE_IDX                                                          1
38 #define regPHYPLLC_PIXCLK_RESYNC_CNTL                                                                   0x0042
39 #define regPHYPLLC_PIXCLK_RESYNC_CNTL_BASE_IDX                                                          1
40 #define regPHYPLLD_PIXCLK_RESYNC_CNTL                                                                   0x0043
41 #define regPHYPLLD_PIXCLK_RESYNC_CNTL_BASE_IDX                                                          1
42 #define regDP_DTO_DBUF_EN                                                                               0x0044
43 #define regDP_DTO_DBUF_EN_BASE_IDX                                                                      1
44 #define regDPREFCLK_CGTT_BLK_CTRL_REG                                                                   0x0048
45 #define regDPREFCLK_CGTT_BLK_CTRL_REG_BASE_IDX                                                          1
46 #define regDCCG_GATE_DISABLE_CNTL4                                                                      0x0049
47 #define regDCCG_GATE_DISABLE_CNTL4_BASE_IDX                                                             1
48 #define regDPSTREAMCLK_CNTL                                                                             0x004a
49 #define regDPSTREAMCLK_CNTL_BASE_IDX                                                                    1
50 #define regREFCLK_CGTT_BLK_CTRL_REG                                                                     0x004b
51 #define regREFCLK_CGTT_BLK_CTRL_REG_BASE_IDX                                                            1
52 #define regPHYPLLE_PIXCLK_RESYNC_CNTL                                                                   0x004c
53 #define regPHYPLLE_PIXCLK_RESYNC_CNTL_BASE_IDX                                                          1
54 #define regDCCG_PERFMON_CNTL2                                                                           0x004e
55 #define regDCCG_PERFMON_CNTL2_BASE_IDX                                                                  1
56 #define regDCCG_DS_DTO_INCR                                                                             0x0053
57 #define regDCCG_DS_DTO_INCR_BASE_IDX                                                                    1
58 #define regDCCG_DS_DTO_MODULO                                                                           0x0054
59 #define regDCCG_DS_DTO_MODULO_BASE_IDX                                                                  1
60 #define regDCCG_DS_CNTL                                                                                 0x0055
61 #define regDCCG_DS_CNTL_BASE_IDX                                                                        1
62 #define regDCCG_DS_HW_CAL_INTERVAL                                                                      0x0056
63 #define regDCCG_DS_HW_CAL_INTERVAL_BASE_IDX                                                             1
64 #define regDPREFCLK_CNTL                                                                                0x0058
65 #define regDPREFCLK_CNTL_BASE_IDX                                                                       1
66 #define regDCE_VERSION                                                                                  0x005e
67 #define regDCE_VERSION_BASE_IDX                                                                         1
68 #define regDCCG_GTC_CNTL                                                                                0x0060
69 #define regDCCG_GTC_CNTL_BASE_IDX                                                                       1
70 #define regDCCG_GTC_DTO_INCR                                                                            0x0061
71 #define regDCCG_GTC_DTO_INCR_BASE_IDX                                                                   1
72 #define regDCCG_GTC_DTO_MODULO                                                                          0x0062
73 #define regDCCG_GTC_DTO_MODULO_BASE_IDX                                                                 1
74 #define regDCCG_GTC_CURRENT                                                                             0x0063
75 #define regDCCG_GTC_CURRENT_BASE_IDX                                                                    1
76 #define regSYMCLK32_SE_CNTL                                                                             0x0065
77 #define regSYMCLK32_SE_CNTL_BASE_IDX                                                                    1
78 #define regSYMCLK32_LE_CNTL                                                                             0x0066
79 #define regSYMCLK32_LE_CNTL_BASE_IDX                                                                    1
80 #define regDSCCLK0_DTO_PARAM                                                                            0x006c
81 #define regDSCCLK0_DTO_PARAM_BASE_IDX                                                                   1
82 #define regDSCCLK1_DTO_PARAM                                                                            0x006d
83 #define regDSCCLK1_DTO_PARAM_BASE_IDX                                                                   1
84 #define regDSCCLK2_DTO_PARAM                                                                            0x006e
85 #define regDSCCLK2_DTO_PARAM_BASE_IDX                                                                   1
86 #define regMILLISECOND_TIME_BASE_DIV                                                                    0x0070
87 #define regMILLISECOND_TIME_BASE_DIV_BASE_IDX                                                           1
88 #define regDISPCLK_FREQ_CHANGE_CNTL                                                                     0x0071
89 #define regDISPCLK_FREQ_CHANGE_CNTL_BASE_IDX                                                            1
90 #define regDC_MEM_GLOBAL_PWR_REQ_CNTL                                                                   0x0072
91 #define regDC_MEM_GLOBAL_PWR_REQ_CNTL_BASE_IDX                                                          1
92 #define regDCCG_PERFMON_CNTL                                                                            0x0073
93 #define regDCCG_PERFMON_CNTL_BASE_IDX                                                                   1
94 #define regDCCG_GATE_DISABLE_CNTL                                                                       0x0074
95 #define regDCCG_GATE_DISABLE_CNTL_BASE_IDX                                                              1
96 #define regDISPCLK_CGTT_BLK_CTRL_REG                                                                    0x0075
97 #define regDISPCLK_CGTT_BLK_CTRL_REG_BASE_IDX                                                           1
98 #define regSOCCLK_CGTT_BLK_CTRL_REG                                                                     0x0076
99 #define regSOCCLK_CGTT_BLK_CTRL_REG_BASE_IDX                                                            1
100 #define regDCCG_CAC_STATUS                                                                              0x0077
101 #define regDCCG_CAC_STATUS_BASE_IDX                                                                     1
102 #define regMICROSECOND_TIME_BASE_DIV                                                                    0x007b
103 #define regMICROSECOND_TIME_BASE_DIV_BASE_IDX                                                           1
104 #define regDCCG_GATE_DISABLE_CNTL2                                                                      0x007c
105 #define regDCCG_GATE_DISABLE_CNTL2_BASE_IDX                                                             1
106 #define regSYMCLK_CGTT_BLK_CTRL_REG                                                                     0x007d
107 #define regSYMCLK_CGTT_BLK_CTRL_REG_BASE_IDX                                                            1
108 #define regDCCG_DISP_CNTL_REG                                                                           0x007f
109 #define regDCCG_DISP_CNTL_REG_BASE_IDX                                                                  1
110 #define regOTG0_PIXEL_RATE_CNTL                                                                         0x0080
111 #define regOTG0_PIXEL_RATE_CNTL_BASE_IDX                                                                1
112 #define regDP_DTO0_PHASE                                                                                0x0081
113 #define regDP_DTO0_PHASE_BASE_IDX                                                                       1
114 #define regDP_DTO0_MODULO                                                                               0x0082
115 #define regDP_DTO0_MODULO_BASE_IDX                                                                      1
116 #define regOTG0_PHYPLL_PIXEL_RATE_CNTL                                                                  0x0083
117 #define regOTG0_PHYPLL_PIXEL_RATE_CNTL_BASE_IDX                                                         1
118 #define regOTG1_PIXEL_RATE_CNTL                                                                         0x0084
119 #define regOTG1_PIXEL_RATE_CNTL_BASE_IDX                                                                1
120 #define regDP_DTO1_PHASE                                                                                0x0085
121 #define regDP_DTO1_PHASE_BASE_IDX                                                                       1
122 #define regDP_DTO1_MODULO                                                                               0x0086
123 #define regDP_DTO1_MODULO_BASE_IDX                                                                      1
124 #define regOTG1_PHYPLL_PIXEL_RATE_CNTL                                                                  0x0087
125 #define regOTG1_PHYPLL_PIXEL_RATE_CNTL_BASE_IDX                                                         1
126 #define regOTG2_PIXEL_RATE_CNTL                                                                         0x0088
127 #define regOTG2_PIXEL_RATE_CNTL_BASE_IDX                                                                1
128 #define regDP_DTO2_PHASE                                                                                0x0089
129 #define regDP_DTO2_PHASE_BASE_IDX                                                                       1
130 #define regDP_DTO2_MODULO                                                                               0x008a
131 #define regDP_DTO2_MODULO_BASE_IDX                                                                      1
132 #define regOTG2_PHYPLL_PIXEL_RATE_CNTL                                                                  0x008b
133 #define regOTG2_PHYPLL_PIXEL_RATE_CNTL_BASE_IDX                                                         1
134 #define regOTG3_PIXEL_RATE_CNTL                                                                         0x008c
135 #define regOTG3_PIXEL_RATE_CNTL_BASE_IDX                                                                1
136 #define regDP_DTO3_PHASE                                                                                0x008d
137 #define regDP_DTO3_PHASE_BASE_IDX                                                                       1
138 #define regDP_DTO3_MODULO                                                                               0x008e
139 #define regDP_DTO3_MODULO_BASE_IDX                                                                      1
140 #define regOTG3_PHYPLL_PIXEL_RATE_CNTL                                                                  0x008f
141 #define regOTG3_PHYPLL_PIXEL_RATE_CNTL_BASE_IDX                                                         1
142 #define regDPPCLK_CGTT_BLK_CTRL_REG                                                                     0x0098
143 #define regDPPCLK_CGTT_BLK_CTRL_REG_BASE_IDX                                                            1
144 #define regDPPCLK0_DTO_PARAM                                                                            0x0099
145 #define regDPPCLK0_DTO_PARAM_BASE_IDX                                                                   1
146 #define regDPPCLK1_DTO_PARAM                                                                            0x009a
147 #define regDPPCLK1_DTO_PARAM_BASE_IDX                                                                   1
148 #define regDPPCLK2_DTO_PARAM                                                                            0x009b
149 #define regDPPCLK2_DTO_PARAM_BASE_IDX                                                                   1
150 #define regDPPCLK3_DTO_PARAM                                                                            0x009c
151 #define regDPPCLK3_DTO_PARAM_BASE_IDX                                                                   1
152 #define regDCCG_CAC_STATUS2                                                                             0x009f
153 #define regDCCG_CAC_STATUS2_BASE_IDX                                                                    1
154 #define regSYMCLKA_CLOCK_ENABLE                                                                         0x00a0
155 #define regSYMCLKA_CLOCK_ENABLE_BASE_IDX                                                                1
156 #define regSYMCLKB_CLOCK_ENABLE                                                                         0x00a1
157 #define regSYMCLKB_CLOCK_ENABLE_BASE_IDX                                                                1
158 #define regSYMCLKC_CLOCK_ENABLE                                                                         0x00a2
159 #define regSYMCLKC_CLOCK_ENABLE_BASE_IDX                                                                1
160 #define regSYMCLKD_CLOCK_ENABLE                                                                         0x00a3
161 #define regSYMCLKD_CLOCK_ENABLE_BASE_IDX                                                                1
162 #define regSYMCLKE_CLOCK_ENABLE                                                                         0x00a4
163 #define regSYMCLKE_CLOCK_ENABLE_BASE_IDX                                                                1
164 #define regDCCG_SOFT_RESET                                                                              0x00a6
165 #define regDCCG_SOFT_RESET_BASE_IDX                                                                     1
166 #define regDSCCLK_DTO_CTRL                                                                              0x00a7
167 #define regDSCCLK_DTO_CTRL_BASE_IDX                                                                     1
168 #define regDCCG_AUDIO_DTO_SOURCE                                                                        0x00ab
169 #define regDCCG_AUDIO_DTO_SOURCE_BASE_IDX                                                               1
170 #define regDCCG_AUDIO_DTO0_PHASE                                                                        0x00ac
171 #define regDCCG_AUDIO_DTO0_PHASE_BASE_IDX                                                               1
172 #define regDCCG_AUDIO_DTO0_MODULE                                                                       0x00ad
173 #define regDCCG_AUDIO_DTO0_MODULE_BASE_IDX                                                              1
174 #define regDCCG_AUDIO_DTO1_PHASE                                                                        0x00ae
175 #define regDCCG_AUDIO_DTO1_PHASE_BASE_IDX                                                               1
176 #define regDCCG_AUDIO_DTO1_MODULE                                                                       0x00af
177 #define regDCCG_AUDIO_DTO1_MODULE_BASE_IDX                                                              1
178 #define regDCCG_VSYNC_OTG0_LATCH_VALUE                                                                  0x00b0
179 #define regDCCG_VSYNC_OTG0_LATCH_VALUE_BASE_IDX                                                         1
180 #define regDCCG_VSYNC_OTG1_LATCH_VALUE                                                                  0x00b1
181 #define regDCCG_VSYNC_OTG1_LATCH_VALUE_BASE_IDX                                                         1
182 #define regDCCG_VSYNC_OTG2_LATCH_VALUE                                                                  0x00b2
183 #define regDCCG_VSYNC_OTG2_LATCH_VALUE_BASE_IDX                                                         1
184 #define regDCCG_VSYNC_OTG3_LATCH_VALUE                                                                  0x00b3
185 #define regDCCG_VSYNC_OTG3_LATCH_VALUE_BASE_IDX                                                         1
186 #define regDCCG_VSYNC_OTG4_LATCH_VALUE                                                                  0x00b4
187 #define regDCCG_VSYNC_OTG4_LATCH_VALUE_BASE_IDX                                                         1
188 #define regDCCG_VSYNC_OTG5_LATCH_VALUE                                                                  0x00b5
189 #define regDCCG_VSYNC_OTG5_LATCH_VALUE_BASE_IDX                                                         1
190 #define regDPPCLK_DTO_CTRL                                                                              0x00b6
191 #define regDPPCLK_DTO_CTRL_BASE_IDX                                                                     1
192 #define regDCCG_VSYNC_CNT_CTRL                                                                          0x00b8
193 #define regDCCG_VSYNC_CNT_CTRL_BASE_IDX                                                                 1
194 #define regDCCG_VSYNC_CNT_INT_CTRL                                                                      0x00b9
195 #define regDCCG_VSYNC_CNT_INT_CTRL_BASE_IDX                                                             1
196 #define regFORCE_SYMCLK_DISABLE                                                                         0x00ba
197 #define regFORCE_SYMCLK_DISABLE_BASE_IDX                                                                1
198 #define regDCCG_TEST_CLK_SEL                                                                            0x00be
199 #define regDCCG_TEST_CLK_SEL_BASE_IDX                                                                   1
200 #define regDTBCLK_DTO0_PHASE                                                                            0x0018
201 #define regDTBCLK_DTO0_PHASE_BASE_IDX                                                                   2
202 #define regDTBCLK_DTO1_PHASE                                                                            0x0019
203 #define regDTBCLK_DTO1_PHASE_BASE_IDX                                                                   2
204 #define regDTBCLK_DTO2_PHASE                                                                            0x001a
205 #define regDTBCLK_DTO2_PHASE_BASE_IDX                                                                   2
206 #define regDTBCLK_DTO3_PHASE                                                                            0x001b
207 #define regDTBCLK_DTO3_PHASE_BASE_IDX                                                                   2
208 #define regDTBCLK_DTO0_MODULO                                                                           0x001f
209 #define regDTBCLK_DTO0_MODULO_BASE_IDX                                                                  2
210 #define regDTBCLK_DTO1_MODULO                                                                           0x0020
211 #define regDTBCLK_DTO1_MODULO_BASE_IDX                                                                  2
212 #define regDTBCLK_DTO2_MODULO                                                                           0x0021
213 #define regDTBCLK_DTO2_MODULO_BASE_IDX                                                                  2
214 #define regDTBCLK_DTO3_MODULO                                                                           0x0022
215 #define regDTBCLK_DTO3_MODULO_BASE_IDX                                                                  2
216 #define regHDMICHARCLK0_CLOCK_CNTL                                                                      0x004a
217 #define regHDMICHARCLK0_CLOCK_CNTL_BASE_IDX                                                             2
218 #define regPHYASYMCLK_CLOCK_CNTL                                                                        0x0052
219 #define regPHYASYMCLK_CLOCK_CNTL_BASE_IDX                                                               2
220 #define regPHYBSYMCLK_CLOCK_CNTL                                                                        0x0053
221 #define regPHYBSYMCLK_CLOCK_CNTL_BASE_IDX                                                               2
222 #define regPHYCSYMCLK_CLOCK_CNTL                                                                        0x0054
223 #define regPHYCSYMCLK_CLOCK_CNTL_BASE_IDX                                                               2
224 #define regPHYDSYMCLK_CLOCK_CNTL                                                                        0x0055
225 #define regPHYDSYMCLK_CLOCK_CNTL_BASE_IDX                                                               2
226 #define regPHYESYMCLK_CLOCK_CNTL                                                                        0x0056
227 #define regPHYESYMCLK_CLOCK_CNTL_BASE_IDX                                                               2
228 #define regDCCG_GATE_DISABLE_CNTL3                                                                      0x005a
229 #define regDCCG_GATE_DISABLE_CNTL3_BASE_IDX                                                             2
230 #define regHDMISTREAMCLK0_DTO_PARAM                                                                     0x005b
231 #define regHDMISTREAMCLK0_DTO_PARAM_BASE_IDX                                                            2
232 #define regDCCG_AUDIO_DTBCLK_DTO_PHASE                                                                  0x0061
233 #define regDCCG_AUDIO_DTBCLK_DTO_PHASE_BASE_IDX                                                         2
234 #define regDCCG_AUDIO_DTBCLK_DTO_MODULO                                                                 0x0062
235 #define regDCCG_AUDIO_DTBCLK_DTO_MODULO_BASE_IDX                                                        2
236 #define regDTBCLK_DTO_DBUF_EN                                                                           0x0063
237 #define regDTBCLK_DTO_DBUF_EN_BASE_IDX                                                                  2
238 #define regHDMISTREAMCLK_CNTL                                                                           0x0059
239 #define regHDMISTREAMCLK_CNTL_BASE_IDX                                                                  2
240 
241 
242 // addressBlock: dce_dc_dccg_dccg_dcperfmon0_dc_perfmon_dispdec
243 // base address: 0x0
244 #define regDC_PERFMON0_PERFCOUNTER_CNTL                                                                 0x0000
245 #define regDC_PERFMON0_PERFCOUNTER_CNTL_BASE_IDX                                                        2
246 #define regDC_PERFMON0_PERFCOUNTER_CNTL2                                                                0x0001
247 #define regDC_PERFMON0_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
248 #define regDC_PERFMON0_PERFCOUNTER_STATE                                                                0x0002
249 #define regDC_PERFMON0_PERFCOUNTER_STATE_BASE_IDX                                                       2
250 #define regDC_PERFMON0_PERFMON_CNTL                                                                     0x0003
251 #define regDC_PERFMON0_PERFMON_CNTL_BASE_IDX                                                            2
252 #define regDC_PERFMON0_PERFMON_CNTL2                                                                    0x0004
253 #define regDC_PERFMON0_PERFMON_CNTL2_BASE_IDX                                                           2
254 #define regDC_PERFMON0_PERFMON_CVALUE_INT_MISC                                                          0x0005
255 #define regDC_PERFMON0_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
256 #define regDC_PERFMON0_PERFMON_CVALUE_LOW                                                               0x0006
257 #define regDC_PERFMON0_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
258 #define regDC_PERFMON0_PERFMON_HI                                                                       0x0007
259 #define regDC_PERFMON0_PERFMON_HI_BASE_IDX                                                              2
260 #define regDC_PERFMON0_PERFMON_LOW                                                                      0x0008
261 #define regDC_PERFMON0_PERFMON_LOW_BASE_IDX                                                             2
262 
263 
264 // addressBlock: dce_dc_dccg_dccg_dcperfmon1_dc_perfmon_dispdec
265 // base address: 0x30
266 #define regDC_PERFMON1_PERFCOUNTER_CNTL                                                                 0x000c
267 #define regDC_PERFMON1_PERFCOUNTER_CNTL_BASE_IDX                                                        2
268 #define regDC_PERFMON1_PERFCOUNTER_CNTL2                                                                0x000d
269 #define regDC_PERFMON1_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
270 #define regDC_PERFMON1_PERFCOUNTER_STATE                                                                0x000e
271 #define regDC_PERFMON1_PERFCOUNTER_STATE_BASE_IDX                                                       2
272 #define regDC_PERFMON1_PERFMON_CNTL                                                                     0x000f
273 #define regDC_PERFMON1_PERFMON_CNTL_BASE_IDX                                                            2
274 #define regDC_PERFMON1_PERFMON_CNTL2                                                                    0x0010
275 #define regDC_PERFMON1_PERFMON_CNTL2_BASE_IDX                                                           2
276 #define regDC_PERFMON1_PERFMON_CVALUE_INT_MISC                                                          0x0011
277 #define regDC_PERFMON1_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
278 #define regDC_PERFMON1_PERFMON_CVALUE_LOW                                                               0x0012
279 #define regDC_PERFMON1_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
280 #define regDC_PERFMON1_PERFMON_HI                                                                       0x0013
281 #define regDC_PERFMON1_PERFMON_HI_BASE_IDX                                                              2
282 #define regDC_PERFMON1_PERFMON_LOW                                                                      0x0014
283 #define regDC_PERFMON1_PERFMON_LOW_BASE_IDX                                                             2
284 
285 
286 // addressBlock: dce_dc_dmu_dmcu_dispdec
287 // base address: 0x0
288 #define regDMCU_CTRL                                                                                    0x00da
289 #define regDMCU_CTRL_BASE_IDX                                                                           2
290 #define regDMCU_STATUS                                                                                  0x00db
291 #define regDMCU_STATUS_BASE_IDX                                                                         2
292 #define regDMCU_PC_START_ADDR                                                                           0x00dc
293 #define regDMCU_PC_START_ADDR_BASE_IDX                                                                  2
294 #define regDMCU_FW_START_ADDR                                                                           0x00dd
295 #define regDMCU_FW_START_ADDR_BASE_IDX                                                                  2
296 #define regDMCU_FW_END_ADDR                                                                             0x00de
297 #define regDMCU_FW_END_ADDR_BASE_IDX                                                                    2
298 #define regDMCU_FW_ISR_START_ADDR                                                                       0x00df
299 #define regDMCU_FW_ISR_START_ADDR_BASE_IDX                                                              2
300 #define regDMCU_FW_CS_HI                                                                                0x00e0
301 #define regDMCU_FW_CS_HI_BASE_IDX                                                                       2
302 #define regDMCU_FW_CS_LO                                                                                0x00e1
303 #define regDMCU_FW_CS_LO_BASE_IDX                                                                       2
304 #define regDMCU_RAM_ACCESS_CTRL                                                                         0x00e2
305 #define regDMCU_RAM_ACCESS_CTRL_BASE_IDX                                                                2
306 #define regDMCU_ERAM_WR_CTRL                                                                            0x00e3
307 #define regDMCU_ERAM_WR_CTRL_BASE_IDX                                                                   2
308 #define regDMCU_ERAM_WR_DATA                                                                            0x00e4
309 #define regDMCU_ERAM_WR_DATA_BASE_IDX                                                                   2
310 #define regDMCU_ERAM_RD_CTRL                                                                            0x00e5
311 #define regDMCU_ERAM_RD_CTRL_BASE_IDX                                                                   2
312 #define regDMCU_ERAM_RD_DATA                                                                            0x00e6
313 #define regDMCU_ERAM_RD_DATA_BASE_IDX                                                                   2
314 #define regDMCU_IRAM_WR_CTRL                                                                            0x00e7
315 #define regDMCU_IRAM_WR_CTRL_BASE_IDX                                                                   2
316 #define regDMCU_IRAM_WR_DATA                                                                            0x00e8
317 #define regDMCU_IRAM_WR_DATA_BASE_IDX                                                                   2
318 #define regDMCU_IRAM_RD_CTRL                                                                            0x00e9
319 #define regDMCU_IRAM_RD_CTRL_BASE_IDX                                                                   2
320 #define regDMCU_IRAM_RD_DATA                                                                            0x00ea
321 #define regDMCU_IRAM_RD_DATA_BASE_IDX                                                                   2
322 #define regDMCU_EVENT_TRIGGER                                                                           0x00eb
323 #define regDMCU_EVENT_TRIGGER_BASE_IDX                                                                  2
324 #define regDMCU_UC_INTERNAL_INT_STATUS                                                                  0x00ec
325 #define regDMCU_UC_INTERNAL_INT_STATUS_BASE_IDX                                                         2
326 #define regDMCU_SS_INTERRUPT_CNTL_STATUS                                                                0x00ed
327 #define regDMCU_SS_INTERRUPT_CNTL_STATUS_BASE_IDX                                                       2
328 #define regDMCU_INTERRUPT_TO_HOST_EN_MASK                                                               0x00f0
329 #define regDMCU_INTERRUPT_TO_HOST_EN_MASK_BASE_IDX                                                      2
330 #define regDMCU_INTERRUPT_TO_UC_EN_MASK                                                                 0x00f1
331 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_BASE_IDX                                                        2
332 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_1                                                               0x00f2
333 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_1_BASE_IDX                                                      2
334 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL                                                            0x00f3
335 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_BASE_IDX                                                   2
336 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1                                                          0x00f4
337 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_1_BASE_IDX                                                 2
338 #define regDC_DMCU_SCRATCH                                                                              0x00f5
339 #define regDC_DMCU_SCRATCH_BASE_IDX                                                                     2
340 #define regDMCU_INT_CNT                                                                                 0x00f6
341 #define regDMCU_INT_CNT_BASE_IDX                                                                        2
342 #define regDMCU_FW_CHECKSUM_SMPL_BYTE_POS                                                               0x00f7
343 #define regDMCU_FW_CHECKSUM_SMPL_BYTE_POS_BASE_IDX                                                      2
344 #define regDMCU_UC_CLK_GATING_CNTL                                                                      0x00f8
345 #define regDMCU_UC_CLK_GATING_CNTL_BASE_IDX                                                             2
346 #define regMASTER_COMM_DATA_REG1                                                                        0x00f9
347 #define regMASTER_COMM_DATA_REG1_BASE_IDX                                                               2
348 #define regMASTER_COMM_DATA_REG2                                                                        0x00fa
349 #define regMASTER_COMM_DATA_REG2_BASE_IDX                                                               2
350 #define regMASTER_COMM_DATA_REG3                                                                        0x00fb
351 #define regMASTER_COMM_DATA_REG3_BASE_IDX                                                               2
352 #define regMASTER_COMM_CMD_REG                                                                          0x00fc
353 #define regMASTER_COMM_CMD_REG_BASE_IDX                                                                 2
354 #define regMASTER_COMM_CNTL_REG                                                                         0x00fd
355 #define regMASTER_COMM_CNTL_REG_BASE_IDX                                                                2
356 #define regSLAVE_COMM_DATA_REG1                                                                         0x00fe
357 #define regSLAVE_COMM_DATA_REG1_BASE_IDX                                                                2
358 #define regSLAVE_COMM_DATA_REG2                                                                         0x00ff
359 #define regSLAVE_COMM_DATA_REG2_BASE_IDX                                                                2
360 #define regSLAVE_COMM_DATA_REG3                                                                         0x0100
361 #define regSLAVE_COMM_DATA_REG3_BASE_IDX                                                                2
362 #define regSLAVE_COMM_CMD_REG                                                                           0x0101
363 #define regSLAVE_COMM_CMD_REG_BASE_IDX                                                                  2
364 #define regSLAVE_COMM_CNTL_REG                                                                          0x0102
365 #define regSLAVE_COMM_CNTL_REG_BASE_IDX                                                                 2
366 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1                                                        0x010a
367 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK1_BASE_IDX                                               2
368 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2                                                        0x010b
369 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK2_BASE_IDX                                               2
370 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3                                                        0x010c
371 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK3_BASE_IDX                                               2
372 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4                                                        0x010d
373 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK4_BASE_IDX                                               2
374 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5                                                        0x010e
375 #define regDMCU_PERFMON_INTERRUPT_TO_UC_EN_MASK5_BASE_IDX                                               2
376 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1                                                   0x010f
377 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1_BASE_IDX                                          2
378 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2                                                   0x0110
379 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL2_BASE_IDX                                          2
380 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3                                                   0x0111
381 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL3_BASE_IDX                                          2
382 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4                                                   0x0112
383 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL4_BASE_IDX                                          2
384 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5                                                   0x0113
385 #define regDMCU_PERFMON_INTERRUPT_TO_UC_XIRQ_IRQ_SEL5_BASE_IDX                                          2
386 #define regDMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1                                                           0x0115
387 #define regDMCU_DPRX_INTERRUPT_TO_UC_EN_MASK1_BASE_IDX                                                  2
388 #define regDMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1                                                      0x0116
389 #define regDMCU_DPRX_INTERRUPT_TO_UC_XIRQ_IRQ_SEL1_BASE_IDX                                             2
390 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_CONTINUE                                                        0x011a
391 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_CONTINUE_BASE_IDX                                               2
392 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_CONTINUE                                                   0x011b
393 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_CONTINUE_BASE_IDX                                          2
394 #define regDMCU_INT_CNT_CONTINUE                                                                        0x011c
395 #define regDMCU_INT_CNT_CONTINUE_BASE_IDX                                                               2
396 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_CONT2                                                      0x011d
397 #define regDMCU_INTERRUPT_TO_UC_XIRQ_IRQ_SEL_CONT2_BASE_IDX                                             2
398 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_2                                                               0x011f
399 #define regDMCU_INTERRUPT_TO_UC_EN_MASK_2_BASE_IDX                                                      2
400 #define regDMCU_INT_CNT_CONT2                                                                           0x0120
401 #define regDMCU_INT_CNT_CONT2_BASE_IDX                                                                  2
402 #define regDMCU_INT_CNT_CONT3                                                                           0x0121
403 #define regDMCU_INT_CNT_CONT3_BASE_IDX                                                                  2
404 
405 
406 // addressBlock: dce_dc_dmu_fgsec_dispdec
407 // base address: 0x0
408 #define regDMCUB_RBBMIF_SEC_CNTL                                                                        0x017a
409 #define regDMCUB_RBBMIF_SEC_CNTL_BASE_IDX                                                               2
410 
411 
412 // addressBlock: dce_dc_dmu_rbbmif_dispdec
413 // base address: 0x0
414 #define regRBBMIF_TIMEOUT                                                                               0x017f
415 #define regRBBMIF_TIMEOUT_BASE_IDX                                                                      2
416 #define regRBBMIF_STATUS                                                                                0x0180
417 #define regRBBMIF_STATUS_BASE_IDX                                                                       2
418 #define regRBBMIF_STATUS_2                                                                              0x0181
419 #define regRBBMIF_STATUS_2_BASE_IDX                                                                     2
420 #define regRBBMIF_INT_STATUS                                                                            0x0182
421 #define regRBBMIF_INT_STATUS_BASE_IDX                                                                   2
422 #define regRBBMIF_TIMEOUT_DIS                                                                           0x0183
423 #define regRBBMIF_TIMEOUT_DIS_BASE_IDX                                                                  2
424 #define regRBBMIF_TIMEOUT_DIS_2                                                                         0x0184
425 #define regRBBMIF_TIMEOUT_DIS_2_BASE_IDX                                                                2
426 #define regRBBMIF_STATUS_FLAG                                                                           0x0185
427 #define regRBBMIF_STATUS_FLAG_BASE_IDX                                                                  2
428 
429 
430 // addressBlock: dce_dc_dmu_dmu_dcperfmon_dc_perfmon_dispdec
431 // base address: 0x2f8
432 #define regDC_PERFMON2_PERFCOUNTER_CNTL                                                                 0x00be
433 #define regDC_PERFMON2_PERFCOUNTER_CNTL_BASE_IDX                                                        2
434 #define regDC_PERFMON2_PERFCOUNTER_CNTL2                                                                0x00bf
435 #define regDC_PERFMON2_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
436 #define regDC_PERFMON2_PERFCOUNTER_STATE                                                                0x00c0
437 #define regDC_PERFMON2_PERFCOUNTER_STATE_BASE_IDX                                                       2
438 #define regDC_PERFMON2_PERFMON_CNTL                                                                     0x00c1
439 #define regDC_PERFMON2_PERFMON_CNTL_BASE_IDX                                                            2
440 #define regDC_PERFMON2_PERFMON_CNTL2                                                                    0x00c2
441 #define regDC_PERFMON2_PERFMON_CNTL2_BASE_IDX                                                           2
442 #define regDC_PERFMON2_PERFMON_CVALUE_INT_MISC                                                          0x00c3
443 #define regDC_PERFMON2_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
444 #define regDC_PERFMON2_PERFMON_CVALUE_LOW                                                               0x00c4
445 #define regDC_PERFMON2_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
446 #define regDC_PERFMON2_PERFMON_HI                                                                       0x00c5
447 #define regDC_PERFMON2_PERFMON_HI_BASE_IDX                                                              2
448 #define regDC_PERFMON2_PERFMON_LOW                                                                      0x00c6
449 #define regDC_PERFMON2_PERFMON_LOW_BASE_IDX                                                             2
450 
451 
452 // addressBlock: dce_dc_dmu_ihc_dispdec
453 // base address: 0x0
454 #define regDC_GPU_TIMER_START_POSITION_V_UPDATE                                                         0x0126
455 #define regDC_GPU_TIMER_START_POSITION_V_UPDATE_BASE_IDX                                                2
456 #define regDC_GPU_TIMER_START_POSITION_VSTARTUP                                                         0x0127
457 #define regDC_GPU_TIMER_START_POSITION_VSTARTUP_BASE_IDX                                                2
458 #define regDC_GPU_TIMER_READ                                                                            0x0128
459 #define regDC_GPU_TIMER_READ_BASE_IDX                                                                   2
460 #define regDC_GPU_TIMER_READ_CNTL                                                                       0x0129
461 #define regDC_GPU_TIMER_READ_CNTL_BASE_IDX                                                              2
462 #define regDC_GPU_TIMER_START_POSITION_VREADY                                                           0x0141
463 #define regDC_GPU_TIMER_START_POSITION_VREADY_BASE_IDX                                                  2
464 #define regDC_GPU_TIMER_START_POSITION_FLIP                                                             0x0142
465 #define regDC_GPU_TIMER_START_POSITION_FLIP_BASE_IDX                                                    2
466 #define regDC_GPU_TIMER_START_POSITION_V_UPDATE_NO_LOCK                                                 0x0143
467 #define regDC_GPU_TIMER_START_POSITION_V_UPDATE_NO_LOCK_BASE_IDX                                        2
468 #define regDC_GPU_TIMER_START_POSITION_FLIP_AWAY                                                        0x0144
469 #define regDC_GPU_TIMER_START_POSITION_FLIP_AWAY_BASE_IDX                                               2
470 #define regDCCG_INTERRUPT_DEST                                                                          0x0148
471 #define regDCCG_INTERRUPT_DEST_BASE_IDX                                                                 2
472 #define regDMU_INTERRUPT_DEST                                                                           0x0149
473 #define regDMU_INTERRUPT_DEST_BASE_IDX                                                                  2
474 #define regDMU_INTERRUPT_DEST2                                                                          0x014a
475 #define regDMU_INTERRUPT_DEST2_BASE_IDX                                                                 2
476 #define regDCPG_INTERRUPT_DEST                                                                          0x014b
477 #define regDCPG_INTERRUPT_DEST_BASE_IDX                                                                 2
478 #define regDCPG_INTERRUPT_DEST2                                                                         0x014c
479 #define regDCPG_INTERRUPT_DEST2_BASE_IDX                                                                2
480 #define regMMHUBBUB_INTERRUPT_DEST                                                                      0x014d
481 #define regMMHUBBUB_INTERRUPT_DEST_BASE_IDX                                                             2
482 #define regWB_INTERRUPT_DEST                                                                            0x014e
483 #define regWB_INTERRUPT_DEST_BASE_IDX                                                                   2
484 #define regDCHUB_INTERRUPT_DEST                                                                         0x014f
485 #define regDCHUB_INTERRUPT_DEST_BASE_IDX                                                                2
486 #define regDCHUB_PERFCOUNTER_INTERRUPT_DEST                                                             0x0150
487 #define regDCHUB_PERFCOUNTER_INTERRUPT_DEST_BASE_IDX                                                    2
488 #define regDCHUB_INTERRUPT_DEST2                                                                        0x0151
489 #define regDCHUB_INTERRUPT_DEST2_BASE_IDX                                                               2
490 #define regDPP_PERFCOUNTER_INTERRUPT_DEST                                                               0x0152
491 #define regDPP_PERFCOUNTER_INTERRUPT_DEST_BASE_IDX                                                      2
492 #define regMPC_INTERRUPT_DEST                                                                           0x0153
493 #define regMPC_INTERRUPT_DEST_BASE_IDX                                                                  2
494 #define regOPP_INTERRUPT_DEST                                                                           0x0154
495 #define regOPP_INTERRUPT_DEST_BASE_IDX                                                                  2
496 #define regOPTC_INTERRUPT_DEST                                                                          0x0155
497 #define regOPTC_INTERRUPT_DEST_BASE_IDX                                                                 2
498 #define regOTG0_INTERRUPT_DEST                                                                          0x0156
499 #define regOTG0_INTERRUPT_DEST_BASE_IDX                                                                 2
500 #define regOTG1_INTERRUPT_DEST                                                                          0x0157
501 #define regOTG1_INTERRUPT_DEST_BASE_IDX                                                                 2
502 #define regOTG2_INTERRUPT_DEST                                                                          0x0158
503 #define regOTG2_INTERRUPT_DEST_BASE_IDX                                                                 2
504 #define regOTG3_INTERRUPT_DEST                                                                          0x0159
505 #define regOTG3_INTERRUPT_DEST_BASE_IDX                                                                 2
506 #define regOTG4_INTERRUPT_DEST                                                                          0x015a
507 #define regOTG4_INTERRUPT_DEST_BASE_IDX                                                                 2
508 #define regOTG5_INTERRUPT_DEST                                                                          0x015b
509 #define regOTG5_INTERRUPT_DEST_BASE_IDX                                                                 2
510 #define regDIG_INTERRUPT_DEST                                                                           0x015c
511 #define regDIG_INTERRUPT_DEST_BASE_IDX                                                                  2
512 #define regI2C_DDC_HPD_INTERRUPT_DEST                                                                   0x015d
513 #define regI2C_DDC_HPD_INTERRUPT_DEST_BASE_IDX                                                          2
514 #define regDIO_INTERRUPT_DEST                                                                           0x015f
515 #define regDIO_INTERRUPT_DEST_BASE_IDX                                                                  2
516 #define regDCIO_INTERRUPT_DEST                                                                          0x0160
517 #define regDCIO_INTERRUPT_DEST_BASE_IDX                                                                 2
518 #define regHPD_INTERRUPT_DEST                                                                           0x0161
519 #define regHPD_INTERRUPT_DEST_BASE_IDX                                                                  2
520 #define regAZ_INTERRUPT_DEST                                                                            0x0162
521 #define regAZ_INTERRUPT_DEST_BASE_IDX                                                                   2
522 #define regAUX_INTERRUPT_DEST                                                                           0x0163
523 #define regAUX_INTERRUPT_DEST_BASE_IDX                                                                  2
524 #define regDSC_INTERRUPT_DEST                                                                           0x0164
525 #define regDSC_INTERRUPT_DEST_BASE_IDX                                                                  2
526 #define regHPO_INTERRUPT_DEST                                                                           0x0165
527 #define regHPO_INTERRUPT_DEST_BASE_IDX                                                                  2
528 
529 
530 // addressBlock: dce_dc_dmu_dmu_misc_dispdec
531 // base address: 0x0
532 #define regCC_DC_PIPE_DIS                                                                               0x00ca
533 #define regCC_DC_PIPE_DIS_BASE_IDX                                                                      2
534 #define regDMU_CLK_CNTL                                                                                 0x00cb
535 #define regDMU_CLK_CNTL_BASE_IDX                                                                        2
536 #define regDMU_MEM_PWR_CNTL                                                                             0x00cc
537 #define regDMU_MEM_PWR_CNTL_BASE_IDX                                                                    2
538 #define regDMCU_SMU_INTERRUPT_CNTL                                                                      0x00cd
539 #define regDMCU_SMU_INTERRUPT_CNTL_BASE_IDX                                                             2
540 #define regZSC_CNTL                                                                                     0x00cf
541 #define regZSC_CNTL_BASE_IDX                                                                            2
542 #define regZSC_CNTL2                                                                                    0x00d0
543 #define regZSC_CNTL2_BASE_IDX                                                                           2
544 #define regDMU_MISC_ALLOW_DS_FORCE                                                                      0x00d6
545 #define regDMU_MISC_ALLOW_DS_FORCE_BASE_IDX                                                             2
546 #define regZSC_STATUS                                                                                   0x00d7
547 #define regZSC_STATUS_BASE_IDX                                                                          2
548 
549 
550 // addressBlock: dce_dc_dmu_dc_pg_dispdec
551 // base address: 0x0
552 #define regDOMAIN0_PG_CONFIG                                                                            0x0080
553 #define regDOMAIN0_PG_CONFIG_BASE_IDX                                                                   2
554 #define regDOMAIN0_PG_STATUS                                                                            0x0081
555 #define regDOMAIN0_PG_STATUS_BASE_IDX                                                                   2
556 #define regDOMAIN1_PG_CONFIG                                                                            0x0082
557 #define regDOMAIN1_PG_CONFIG_BASE_IDX                                                                   2
558 #define regDOMAIN1_PG_STATUS                                                                            0x0083
559 #define regDOMAIN1_PG_STATUS_BASE_IDX                                                                   2
560 #define regDOMAIN2_PG_CONFIG                                                                            0x0084
561 #define regDOMAIN2_PG_CONFIG_BASE_IDX                                                                   2
562 #define regDOMAIN2_PG_STATUS                                                                            0x0085
563 #define regDOMAIN2_PG_STATUS_BASE_IDX                                                                   2
564 #define regDOMAIN3_PG_CONFIG                                                                            0x0086
565 #define regDOMAIN3_PG_CONFIG_BASE_IDX                                                                   2
566 #define regDOMAIN3_PG_STATUS                                                                            0x0087
567 #define regDOMAIN3_PG_STATUS_BASE_IDX                                                                   2
568 #define regDOMAIN16_PG_CONFIG                                                                           0x0089
569 #define regDOMAIN16_PG_CONFIG_BASE_IDX                                                                  2
570 #define regDOMAIN16_PG_STATUS                                                                           0x008a
571 #define regDOMAIN16_PG_STATUS_BASE_IDX                                                                  2
572 #define regDOMAIN17_PG_CONFIG                                                                           0x008b
573 #define regDOMAIN17_PG_CONFIG_BASE_IDX                                                                  2
574 #define regDOMAIN17_PG_STATUS                                                                           0x008c
575 #define regDOMAIN17_PG_STATUS_BASE_IDX                                                                  2
576 #define regDOMAIN18_PG_CONFIG                                                                           0x008d
577 #define regDOMAIN18_PG_CONFIG_BASE_IDX                                                                  2
578 #define regDOMAIN18_PG_STATUS                                                                           0x008e
579 #define regDOMAIN18_PG_STATUS_BASE_IDX                                                                  2
580 #define regDC_IP_REQUEST_CNTL                                                                           0x0093
581 #define regDC_IP_REQUEST_CNTL_BASE_IDX                                                                  2
582 
583 
584 // addressBlock: dce_dc_dmu_dmcub_dispdec
585 // base address: 0x0
586 #define regDMCUB_REGION0_OFFSET                                                                         0x018e
587 #define regDMCUB_REGION0_OFFSET_BASE_IDX                                                                2
588 #define regDMCUB_REGION0_OFFSET_HIGH                                                                    0x018f
589 #define regDMCUB_REGION0_OFFSET_HIGH_BASE_IDX                                                           2
590 #define regDMCUB_REGION1_OFFSET                                                                         0x0190
591 #define regDMCUB_REGION1_OFFSET_BASE_IDX                                                                2
592 #define regDMCUB_REGION1_OFFSET_HIGH                                                                    0x0191
593 #define regDMCUB_REGION1_OFFSET_HIGH_BASE_IDX                                                           2
594 #define regDMCUB_REGION2_OFFSET                                                                         0x0192
595 #define regDMCUB_REGION2_OFFSET_BASE_IDX                                                                2
596 #define regDMCUB_REGION2_OFFSET_HIGH                                                                    0x0193
597 #define regDMCUB_REGION2_OFFSET_HIGH_BASE_IDX                                                           2
598 #define regDMCUB_REGION4_OFFSET                                                                         0x0196
599 #define regDMCUB_REGION4_OFFSET_BASE_IDX                                                                2
600 #define regDMCUB_REGION4_OFFSET_HIGH                                                                    0x0197
601 #define regDMCUB_REGION4_OFFSET_HIGH_BASE_IDX                                                           2
602 #define regDMCUB_REGION5_OFFSET                                                                         0x0198
603 #define regDMCUB_REGION5_OFFSET_BASE_IDX                                                                2
604 #define regDMCUB_REGION5_OFFSET_HIGH                                                                    0x0199
605 #define regDMCUB_REGION5_OFFSET_HIGH_BASE_IDX                                                           2
606 #define regDMCUB_REGION6_OFFSET                                                                         0x019a
607 #define regDMCUB_REGION6_OFFSET_BASE_IDX                                                                2
608 #define regDMCUB_REGION6_OFFSET_HIGH                                                                    0x019b
609 #define regDMCUB_REGION6_OFFSET_HIGH_BASE_IDX                                                           2
610 #define regDMCUB_REGION7_OFFSET                                                                         0x019c
611 #define regDMCUB_REGION7_OFFSET_BASE_IDX                                                                2
612 #define regDMCUB_REGION7_OFFSET_HIGH                                                                    0x019d
613 #define regDMCUB_REGION7_OFFSET_HIGH_BASE_IDX                                                           2
614 #define regDMCUB_REGION0_TOP_ADDRESS                                                                    0x019e
615 #define regDMCUB_REGION0_TOP_ADDRESS_BASE_IDX                                                           2
616 #define regDMCUB_REGION1_TOP_ADDRESS                                                                    0x019f
617 #define regDMCUB_REGION1_TOP_ADDRESS_BASE_IDX                                                           2
618 #define regDMCUB_REGION2_TOP_ADDRESS                                                                    0x01a0
619 #define regDMCUB_REGION2_TOP_ADDRESS_BASE_IDX                                                           2
620 #define regDMCUB_REGION4_TOP_ADDRESS                                                                    0x01a1
621 #define regDMCUB_REGION4_TOP_ADDRESS_BASE_IDX                                                           2
622 #define regDMCUB_REGION5_TOP_ADDRESS                                                                    0x01a2
623 #define regDMCUB_REGION5_TOP_ADDRESS_BASE_IDX                                                           2
624 #define regDMCUB_REGION6_TOP_ADDRESS                                                                    0x01a3
625 #define regDMCUB_REGION6_TOP_ADDRESS_BASE_IDX                                                           2
626 #define regDMCUB_REGION7_TOP_ADDRESS                                                                    0x01a4
627 #define regDMCUB_REGION7_TOP_ADDRESS_BASE_IDX                                                           2
628 #define regDMCUB_REGION3_CW0_BASE_ADDRESS                                                               0x01a5
629 #define regDMCUB_REGION3_CW0_BASE_ADDRESS_BASE_IDX                                                      2
630 #define regDMCUB_REGION3_CW1_BASE_ADDRESS                                                               0x01a6
631 #define regDMCUB_REGION3_CW1_BASE_ADDRESS_BASE_IDX                                                      2
632 #define regDMCUB_REGION3_CW2_BASE_ADDRESS                                                               0x01a7
633 #define regDMCUB_REGION3_CW2_BASE_ADDRESS_BASE_IDX                                                      2
634 #define regDMCUB_REGION3_CW3_BASE_ADDRESS                                                               0x01a8
635 #define regDMCUB_REGION3_CW3_BASE_ADDRESS_BASE_IDX                                                      2
636 #define regDMCUB_REGION3_CW4_BASE_ADDRESS                                                               0x01a9
637 #define regDMCUB_REGION3_CW4_BASE_ADDRESS_BASE_IDX                                                      2
638 #define regDMCUB_REGION3_CW5_BASE_ADDRESS                                                               0x01aa
639 #define regDMCUB_REGION3_CW5_BASE_ADDRESS_BASE_IDX                                                      2
640 #define regDMCUB_REGION3_CW6_BASE_ADDRESS                                                               0x01ab
641 #define regDMCUB_REGION3_CW6_BASE_ADDRESS_BASE_IDX                                                      2
642 #define regDMCUB_REGION3_CW7_BASE_ADDRESS                                                               0x01ac
643 #define regDMCUB_REGION3_CW7_BASE_ADDRESS_BASE_IDX                                                      2
644 #define regDMCUB_REGION3_CW0_TOP_ADDRESS                                                                0x01ad
645 #define regDMCUB_REGION3_CW0_TOP_ADDRESS_BASE_IDX                                                       2
646 #define regDMCUB_REGION3_CW1_TOP_ADDRESS                                                                0x01ae
647 #define regDMCUB_REGION3_CW1_TOP_ADDRESS_BASE_IDX                                                       2
648 #define regDMCUB_REGION3_CW2_TOP_ADDRESS                                                                0x01af
649 #define regDMCUB_REGION3_CW2_TOP_ADDRESS_BASE_IDX                                                       2
650 #define regDMCUB_REGION3_CW3_TOP_ADDRESS                                                                0x01b0
651 #define regDMCUB_REGION3_CW3_TOP_ADDRESS_BASE_IDX                                                       2
652 #define regDMCUB_REGION3_CW4_TOP_ADDRESS                                                                0x01b1
653 #define regDMCUB_REGION3_CW4_TOP_ADDRESS_BASE_IDX                                                       2
654 #define regDMCUB_REGION3_CW5_TOP_ADDRESS                                                                0x01b2
655 #define regDMCUB_REGION3_CW5_TOP_ADDRESS_BASE_IDX                                                       2
656 #define regDMCUB_REGION3_CW6_TOP_ADDRESS                                                                0x01b3
657 #define regDMCUB_REGION3_CW6_TOP_ADDRESS_BASE_IDX                                                       2
658 #define regDMCUB_REGION3_CW7_TOP_ADDRESS                                                                0x01b4
659 #define regDMCUB_REGION3_CW7_TOP_ADDRESS_BASE_IDX                                                       2
660 #define regDMCUB_REGION3_CW0_OFFSET                                                                     0x01b5
661 #define regDMCUB_REGION3_CW0_OFFSET_BASE_IDX                                                            2
662 #define regDMCUB_REGION3_CW0_OFFSET_HIGH                                                                0x01b6
663 #define regDMCUB_REGION3_CW0_OFFSET_HIGH_BASE_IDX                                                       2
664 #define regDMCUB_REGION3_CW1_OFFSET                                                                     0x01b7
665 #define regDMCUB_REGION3_CW1_OFFSET_BASE_IDX                                                            2
666 #define regDMCUB_REGION3_CW1_OFFSET_HIGH                                                                0x01b8
667 #define regDMCUB_REGION3_CW1_OFFSET_HIGH_BASE_IDX                                                       2
668 #define regDMCUB_REGION3_CW2_OFFSET                                                                     0x01b9
669 #define regDMCUB_REGION3_CW2_OFFSET_BASE_IDX                                                            2
670 #define regDMCUB_REGION3_CW2_OFFSET_HIGH                                                                0x01ba
671 #define regDMCUB_REGION3_CW2_OFFSET_HIGH_BASE_IDX                                                       2
672 #define regDMCUB_REGION3_CW3_OFFSET                                                                     0x01bb
673 #define regDMCUB_REGION3_CW3_OFFSET_BASE_IDX                                                            2
674 #define regDMCUB_REGION3_CW3_OFFSET_HIGH                                                                0x01bc
675 #define regDMCUB_REGION3_CW3_OFFSET_HIGH_BASE_IDX                                                       2
676 #define regDMCUB_REGION3_CW4_OFFSET                                                                     0x01bd
677 #define regDMCUB_REGION3_CW4_OFFSET_BASE_IDX                                                            2
678 #define regDMCUB_REGION3_CW4_OFFSET_HIGH                                                                0x01be
679 #define regDMCUB_REGION3_CW4_OFFSET_HIGH_BASE_IDX                                                       2
680 #define regDMCUB_REGION3_CW5_OFFSET                                                                     0x01bf
681 #define regDMCUB_REGION3_CW5_OFFSET_BASE_IDX                                                            2
682 #define regDMCUB_REGION3_CW5_OFFSET_HIGH                                                                0x01c0
683 #define regDMCUB_REGION3_CW5_OFFSET_HIGH_BASE_IDX                                                       2
684 #define regDMCUB_REGION3_CW6_OFFSET                                                                     0x01c1
685 #define regDMCUB_REGION3_CW6_OFFSET_BASE_IDX                                                            2
686 #define regDMCUB_REGION3_CW6_OFFSET_HIGH                                                                0x01c2
687 #define regDMCUB_REGION3_CW6_OFFSET_HIGH_BASE_IDX                                                       2
688 #define regDMCUB_REGION3_CW7_OFFSET                                                                     0x01c3
689 #define regDMCUB_REGION3_CW7_OFFSET_BASE_IDX                                                            2
690 #define regDMCUB_REGION3_CW7_OFFSET_HIGH                                                                0x01c4
691 #define regDMCUB_REGION3_CW7_OFFSET_HIGH_BASE_IDX                                                       2
692 #define regDMCUB_INTERRUPT_ENABLE                                                                       0x01c5
693 #define regDMCUB_INTERRUPT_ENABLE_BASE_IDX                                                              2
694 #define regDMCUB_INTERRUPT_ACK                                                                          0x01c6
695 #define regDMCUB_INTERRUPT_ACK_BASE_IDX                                                                 2
696 #define regDMCUB_INTERRUPT_TYPE                                                                         0x01c8
697 #define regDMCUB_INTERRUPT_TYPE_BASE_IDX                                                                2
698 #define regDMCUB_EXT_INTERRUPT_CTXID                                                                    0x01ca
699 #define regDMCUB_EXT_INTERRUPT_CTXID_BASE_IDX                                                           2
700 #define regDMCUB_EXT_INTERRUPT_ACK                                                                      0x01cb
701 #define regDMCUB_EXT_INTERRUPT_ACK_BASE_IDX                                                             2
702 #define regDMCUB_INST_FETCH_FAULT_ADDR                                                                  0x01cc
703 #define regDMCUB_INST_FETCH_FAULT_ADDR_BASE_IDX                                                         2
704 #define regDMCUB_DATA_WRITE_FAULT_ADDR                                                                  0x01cd
705 #define regDMCUB_DATA_WRITE_FAULT_ADDR_BASE_IDX                                                         2
706 #define regDMCUB_SEC_CNTL                                                                               0x01ce
707 #define regDMCUB_SEC_CNTL_BASE_IDX                                                                      2
708 #define regDMCUB_MEM_CNTL                                                                               0x01cf
709 #define regDMCUB_MEM_CNTL_BASE_IDX                                                                      2
710 #define regDMCUB_INBOX0_BASE_ADDRESS                                                                    0x01d0
711 #define regDMCUB_INBOX0_BASE_ADDRESS_BASE_IDX                                                           2
712 #define regDMCUB_INBOX0_SIZE                                                                            0x01d1
713 #define regDMCUB_INBOX0_SIZE_BASE_IDX                                                                   2
714 #define regDMCUB_INBOX0_WPTR                                                                            0x01d2
715 #define regDMCUB_INBOX0_WPTR_BASE_IDX                                                                   2
716 #define regDMCUB_INBOX0_RPTR                                                                            0x01d3
717 #define regDMCUB_INBOX0_RPTR_BASE_IDX                                                                   2
718 #define regDMCUB_INBOX1_BASE_ADDRESS                                                                    0x01d4
719 #define regDMCUB_INBOX1_BASE_ADDRESS_BASE_IDX                                                           2
720 #define regDMCUB_INBOX1_SIZE                                                                            0x01d5
721 #define regDMCUB_INBOX1_SIZE_BASE_IDX                                                                   2
722 #define regDMCUB_INBOX1_WPTR                                                                            0x01d6
723 #define regDMCUB_INBOX1_WPTR_BASE_IDX                                                                   2
724 #define regDMCUB_INBOX1_RPTR                                                                            0x01d7
725 #define regDMCUB_INBOX1_RPTR_BASE_IDX                                                                   2
726 #define regDMCUB_OUTBOX0_BASE_ADDRESS                                                                   0x01d8
727 #define regDMCUB_OUTBOX0_BASE_ADDRESS_BASE_IDX                                                          2
728 #define regDMCUB_OUTBOX0_SIZE                                                                           0x01d9
729 #define regDMCUB_OUTBOX0_SIZE_BASE_IDX                                                                  2
730 #define regDMCUB_OUTBOX0_WPTR                                                                           0x01da
731 #define regDMCUB_OUTBOX0_WPTR_BASE_IDX                                                                  2
732 #define regDMCUB_OUTBOX0_RPTR                                                                           0x01db
733 #define regDMCUB_OUTBOX0_RPTR_BASE_IDX                                                                  2
734 #define regDMCUB_OUTBOX1_BASE_ADDRESS                                                                   0x01dc
735 #define regDMCUB_OUTBOX1_BASE_ADDRESS_BASE_IDX                                                          2
736 #define regDMCUB_OUTBOX1_SIZE                                                                           0x01dd
737 #define regDMCUB_OUTBOX1_SIZE_BASE_IDX                                                                  2
738 #define regDMCUB_OUTBOX1_WPTR                                                                           0x01de
739 #define regDMCUB_OUTBOX1_WPTR_BASE_IDX                                                                  2
740 #define regDMCUB_OUTBOX1_RPTR                                                                           0x01df
741 #define regDMCUB_OUTBOX1_RPTR_BASE_IDX                                                                  2
742 #define regDMCUB_TIMER_TRIGGER0                                                                         0x01e0
743 #define regDMCUB_TIMER_TRIGGER0_BASE_IDX                                                                2
744 #define regDMCUB_TIMER_TRIGGER1                                                                         0x01e1
745 #define regDMCUB_TIMER_TRIGGER1_BASE_IDX                                                                2
746 #define regDMCUB_TIMER_WINDOW                                                                           0x01e2
747 #define regDMCUB_TIMER_WINDOW_BASE_IDX                                                                  2
748 #define regDMCUB_SCRATCH0                                                                               0x01e3
749 #define regDMCUB_SCRATCH0_BASE_IDX                                                                      2
750 #define regDMCUB_SCRATCH1                                                                               0x01e4
751 #define regDMCUB_SCRATCH1_BASE_IDX                                                                      2
752 #define regDMCUB_SCRATCH2                                                                               0x01e5
753 #define regDMCUB_SCRATCH2_BASE_IDX                                                                      2
754 #define regDMCUB_SCRATCH3                                                                               0x01e6
755 #define regDMCUB_SCRATCH3_BASE_IDX                                                                      2
756 #define regDMCUB_SCRATCH4                                                                               0x01e7
757 #define regDMCUB_SCRATCH4_BASE_IDX                                                                      2
758 #define regDMCUB_SCRATCH5                                                                               0x01e8
759 #define regDMCUB_SCRATCH5_BASE_IDX                                                                      2
760 #define regDMCUB_SCRATCH6                                                                               0x01e9
761 #define regDMCUB_SCRATCH6_BASE_IDX                                                                      2
762 #define regDMCUB_SCRATCH7                                                                               0x01ea
763 #define regDMCUB_SCRATCH7_BASE_IDX                                                                      2
764 #define regDMCUB_SCRATCH8                                                                               0x01eb
765 #define regDMCUB_SCRATCH8_BASE_IDX                                                                      2
766 #define regDMCUB_SCRATCH9                                                                               0x01ec
767 #define regDMCUB_SCRATCH9_BASE_IDX                                                                      2
768 #define regDMCUB_SCRATCH10                                                                              0x01ed
769 #define regDMCUB_SCRATCH10_BASE_IDX                                                                     2
770 #define regDMCUB_SCRATCH11                                                                              0x01ee
771 #define regDMCUB_SCRATCH11_BASE_IDX                                                                     2
772 #define regDMCUB_SCRATCH12                                                                              0x01ef
773 #define regDMCUB_SCRATCH12_BASE_IDX                                                                     2
774 #define regDMCUB_SCRATCH13                                                                              0x01f0
775 #define regDMCUB_SCRATCH13_BASE_IDX                                                                     2
776 #define regDMCUB_SCRATCH14                                                                              0x01f1
777 #define regDMCUB_SCRATCH14_BASE_IDX                                                                     2
778 #define regDMCUB_SCRATCH15                                                                              0x01f2
779 #define regDMCUB_SCRATCH15_BASE_IDX                                                                     2
780 #define regDMCUB_CNTL                                                                                   0x01f6
781 #define regDMCUB_CNTL_BASE_IDX                                                                          2
782 #define regDMCUB_GPINT_DATAIN0                                                                          0x01f7
783 #define regDMCUB_GPINT_DATAIN0_BASE_IDX                                                                 2
784 #define regDMCUB_GPINT_DATAIN1                                                                          0x01f8
785 #define regDMCUB_GPINT_DATAIN1_BASE_IDX                                                                 2
786 #define regDMCUB_GPINT_DATAOUT                                                                          0x01f9
787 #define regDMCUB_GPINT_DATAOUT_BASE_IDX                                                                 2
788 #define regDMCUB_UNDEFINED_ADDRESS_FAULT_ADDR                                                           0x01fa
789 #define regDMCUB_UNDEFINED_ADDRESS_FAULT_ADDR_BASE_IDX                                                  2
790 #define regDMCUB_LS_WAKE_INT_ENABLE                                                                     0x01fb
791 #define regDMCUB_LS_WAKE_INT_ENABLE_BASE_IDX                                                            2
792 #define regDMCUB_MEM_PWR_CNTL                                                                           0x01fc
793 #define regDMCUB_MEM_PWR_CNTL_BASE_IDX                                                                  2
794 #define regDMCUB_TIMER_CURRENT                                                                          0x01fd
795 #define regDMCUB_TIMER_CURRENT_BASE_IDX                                                                 2
796 #define regDMCUB_PROC_ID                                                                                0x01ff
797 #define regDMCUB_PROC_ID_BASE_IDX                                                                       2
798 #define regDMCUB_CNTL2                                                                                  0x0200
799 #define regDMCUB_CNTL2_BASE_IDX                                                                         2
800 
801 
802 // addressBlock: dce_dc_wb0_dispdec_dwb_top_dispdec
803 // base address: 0x0
804 #define regDWB_ENABLE_CLK_CTRL                                                                          0x3228
805 #define regDWB_ENABLE_CLK_CTRL_BASE_IDX                                                                 2
806 #define regDWB_MEM_PWR_CTRL                                                                             0x3229
807 #define regDWB_MEM_PWR_CTRL_BASE_IDX                                                                    2
808 #define regFC_MODE_CTRL                                                                                 0x322a
809 #define regFC_MODE_CTRL_BASE_IDX                                                                        2
810 #define regFC_FLOW_CTRL                                                                                 0x322b
811 #define regFC_FLOW_CTRL_BASE_IDX                                                                        2
812 #define regFC_WINDOW_START                                                                              0x322c
813 #define regFC_WINDOW_START_BASE_IDX                                                                     2
814 #define regFC_WINDOW_SIZE                                                                               0x322d
815 #define regFC_WINDOW_SIZE_BASE_IDX                                                                      2
816 #define regFC_SOURCE_SIZE                                                                               0x322e
817 #define regFC_SOURCE_SIZE_BASE_IDX                                                                      2
818 #define regDWB_UPDATE_CTRL                                                                              0x322f
819 #define regDWB_UPDATE_CTRL_BASE_IDX                                                                     2
820 #define regDWB_CRC_CTRL                                                                                 0x3230
821 #define regDWB_CRC_CTRL_BASE_IDX                                                                        2
822 #define regDWB_CRC_MASK_R_G                                                                             0x3231
823 #define regDWB_CRC_MASK_R_G_BASE_IDX                                                                    2
824 #define regDWB_CRC_MASK_B_A                                                                             0x3232
825 #define regDWB_CRC_MASK_B_A_BASE_IDX                                                                    2
826 #define regDWB_CRC_VAL_R_G                                                                              0x3233
827 #define regDWB_CRC_VAL_R_G_BASE_IDX                                                                     2
828 #define regDWB_CRC_VAL_B_A                                                                              0x3234
829 #define regDWB_CRC_VAL_B_A_BASE_IDX                                                                     2
830 #define regDWB_OUT_CTRL                                                                                 0x3235
831 #define regDWB_OUT_CTRL_BASE_IDX                                                                        2
832 #define regDWB_MMHUBBUB_BACKPRESSURE_CNT_EN                                                             0x3236
833 #define regDWB_MMHUBBUB_BACKPRESSURE_CNT_EN_BASE_IDX                                                    2
834 #define regDWB_MMHUBBUB_BACKPRESSURE_CNT                                                                0x3237
835 #define regDWB_MMHUBBUB_BACKPRESSURE_CNT_BASE_IDX                                                       2
836 #define regDWB_HOST_READ_CONTROL                                                                        0x3238
837 #define regDWB_HOST_READ_CONTROL_BASE_IDX                                                               2
838 #define regDWB_OVERFLOW_STATUS                                                                          0x3239
839 #define regDWB_OVERFLOW_STATUS_BASE_IDX                                                                 2
840 #define regDWB_OVERFLOW_COUNTER                                                                         0x323a
841 #define regDWB_OVERFLOW_COUNTER_BASE_IDX                                                                2
842 #define regDWB_SOFT_RESET                                                                               0x323b
843 #define regDWB_SOFT_RESET_BASE_IDX                                                                      2
844 #define regDWB_DEBUG_CTRL                                                                               0x323c
845 #define regDWB_DEBUG_CTRL_BASE_IDX                                                                      2
846 
847 
848 // addressBlock: dce_dc_wb0_dispdec_dwbcp_dispdec
849 // base address: 0x0
850 #define regDWB_HDR_MULT_COEF                                                                            0x3294
851 #define regDWB_HDR_MULT_COEF_BASE_IDX                                                                   2
852 #define regDWB_GAMUT_REMAP_MODE                                                                         0x3295
853 #define regDWB_GAMUT_REMAP_MODE_BASE_IDX                                                                2
854 #define regDWB_GAMUT_REMAP_COEF_FORMAT                                                                  0x3296
855 #define regDWB_GAMUT_REMAP_COEF_FORMAT_BASE_IDX                                                         2
856 #define regDWB_GAMUT_REMAPA_C11_C12                                                                     0x3297
857 #define regDWB_GAMUT_REMAPA_C11_C12_BASE_IDX                                                            2
858 #define regDWB_GAMUT_REMAPA_C13_C14                                                                     0x3298
859 #define regDWB_GAMUT_REMAPA_C13_C14_BASE_IDX                                                            2
860 #define regDWB_GAMUT_REMAPA_C21_C22                                                                     0x3299
861 #define regDWB_GAMUT_REMAPA_C21_C22_BASE_IDX                                                            2
862 #define regDWB_GAMUT_REMAPA_C23_C24                                                                     0x329a
863 #define regDWB_GAMUT_REMAPA_C23_C24_BASE_IDX                                                            2
864 #define regDWB_GAMUT_REMAPA_C31_C32                                                                     0x329b
865 #define regDWB_GAMUT_REMAPA_C31_C32_BASE_IDX                                                            2
866 #define regDWB_GAMUT_REMAPA_C33_C34                                                                     0x329c
867 #define regDWB_GAMUT_REMAPA_C33_C34_BASE_IDX                                                            2
868 #define regDWB_GAMUT_REMAPB_C11_C12                                                                     0x329d
869 #define regDWB_GAMUT_REMAPB_C11_C12_BASE_IDX                                                            2
870 #define regDWB_GAMUT_REMAPB_C13_C14                                                                     0x329e
871 #define regDWB_GAMUT_REMAPB_C13_C14_BASE_IDX                                                            2
872 #define regDWB_GAMUT_REMAPB_C21_C22                                                                     0x329f
873 #define regDWB_GAMUT_REMAPB_C21_C22_BASE_IDX                                                            2
874 #define regDWB_GAMUT_REMAPB_C23_C24                                                                     0x32a0
875 #define regDWB_GAMUT_REMAPB_C23_C24_BASE_IDX                                                            2
876 #define regDWB_GAMUT_REMAPB_C31_C32                                                                     0x32a1
877 #define regDWB_GAMUT_REMAPB_C31_C32_BASE_IDX                                                            2
878 #define regDWB_GAMUT_REMAPB_C33_C34                                                                     0x32a2
879 #define regDWB_GAMUT_REMAPB_C33_C34_BASE_IDX                                                            2
880 #define regDWB_OGAM_CONTROL                                                                             0x32a3
881 #define regDWB_OGAM_CONTROL_BASE_IDX                                                                    2
882 #define regDWB_OGAM_LUT_INDEX                                                                           0x32a4
883 #define regDWB_OGAM_LUT_INDEX_BASE_IDX                                                                  2
884 #define regDWB_OGAM_LUT_DATA                                                                            0x32a5
885 #define regDWB_OGAM_LUT_DATA_BASE_IDX                                                                   2
886 #define regDWB_OGAM_LUT_CONTROL                                                                         0x32a6
887 #define regDWB_OGAM_LUT_CONTROL_BASE_IDX                                                                2
888 #define regDWB_OGAM_RAMA_START_CNTL_B                                                                   0x32a7
889 #define regDWB_OGAM_RAMA_START_CNTL_B_BASE_IDX                                                          2
890 #define regDWB_OGAM_RAMA_START_CNTL_G                                                                   0x32a8
891 #define regDWB_OGAM_RAMA_START_CNTL_G_BASE_IDX                                                          2
892 #define regDWB_OGAM_RAMA_START_CNTL_R                                                                   0x32a9
893 #define regDWB_OGAM_RAMA_START_CNTL_R_BASE_IDX                                                          2
894 #define regDWB_OGAM_RAMA_START_BASE_CNTL_B                                                              0x32aa
895 #define regDWB_OGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                                     2
896 #define regDWB_OGAM_RAMA_START_SLOPE_CNTL_B                                                             0x32ab
897 #define regDWB_OGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                                    2
898 #define regDWB_OGAM_RAMA_START_BASE_CNTL_G                                                              0x32ac
899 #define regDWB_OGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                                     2
900 #define regDWB_OGAM_RAMA_START_SLOPE_CNTL_G                                                             0x32ad
901 #define regDWB_OGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                                    2
902 #define regDWB_OGAM_RAMA_START_BASE_CNTL_R                                                              0x32ae
903 #define regDWB_OGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                                     2
904 #define regDWB_OGAM_RAMA_START_SLOPE_CNTL_R                                                             0x32af
905 #define regDWB_OGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                                    2
906 #define regDWB_OGAM_RAMA_END_CNTL1_B                                                                    0x32b0
907 #define regDWB_OGAM_RAMA_END_CNTL1_B_BASE_IDX                                                           2
908 #define regDWB_OGAM_RAMA_END_CNTL2_B                                                                    0x32b1
909 #define regDWB_OGAM_RAMA_END_CNTL2_B_BASE_IDX                                                           2
910 #define regDWB_OGAM_RAMA_END_CNTL1_G                                                                    0x32b2
911 #define regDWB_OGAM_RAMA_END_CNTL1_G_BASE_IDX                                                           2
912 #define regDWB_OGAM_RAMA_END_CNTL2_G                                                                    0x32b3
913 #define regDWB_OGAM_RAMA_END_CNTL2_G_BASE_IDX                                                           2
914 #define regDWB_OGAM_RAMA_END_CNTL1_R                                                                    0x32b4
915 #define regDWB_OGAM_RAMA_END_CNTL1_R_BASE_IDX                                                           2
916 #define regDWB_OGAM_RAMA_END_CNTL2_R                                                                    0x32b5
917 #define regDWB_OGAM_RAMA_END_CNTL2_R_BASE_IDX                                                           2
918 #define regDWB_OGAM_RAMA_OFFSET_B                                                                       0x32b6
919 #define regDWB_OGAM_RAMA_OFFSET_B_BASE_IDX                                                              2
920 #define regDWB_OGAM_RAMA_OFFSET_G                                                                       0x32b7
921 #define regDWB_OGAM_RAMA_OFFSET_G_BASE_IDX                                                              2
922 #define regDWB_OGAM_RAMA_OFFSET_R                                                                       0x32b8
923 #define regDWB_OGAM_RAMA_OFFSET_R_BASE_IDX                                                              2
924 #define regDWB_OGAM_RAMA_REGION_0_1                                                                     0x32b9
925 #define regDWB_OGAM_RAMA_REGION_0_1_BASE_IDX                                                            2
926 #define regDWB_OGAM_RAMA_REGION_2_3                                                                     0x32ba
927 #define regDWB_OGAM_RAMA_REGION_2_3_BASE_IDX                                                            2
928 #define regDWB_OGAM_RAMA_REGION_4_5                                                                     0x32bb
929 #define regDWB_OGAM_RAMA_REGION_4_5_BASE_IDX                                                            2
930 #define regDWB_OGAM_RAMA_REGION_6_7                                                                     0x32bc
931 #define regDWB_OGAM_RAMA_REGION_6_7_BASE_IDX                                                            2
932 #define regDWB_OGAM_RAMA_REGION_8_9                                                                     0x32bd
933 #define regDWB_OGAM_RAMA_REGION_8_9_BASE_IDX                                                            2
934 #define regDWB_OGAM_RAMA_REGION_10_11                                                                   0x32be
935 #define regDWB_OGAM_RAMA_REGION_10_11_BASE_IDX                                                          2
936 #define regDWB_OGAM_RAMA_REGION_12_13                                                                   0x32bf
937 #define regDWB_OGAM_RAMA_REGION_12_13_BASE_IDX                                                          2
938 #define regDWB_OGAM_RAMA_REGION_14_15                                                                   0x32c0
939 #define regDWB_OGAM_RAMA_REGION_14_15_BASE_IDX                                                          2
940 #define regDWB_OGAM_RAMA_REGION_16_17                                                                   0x32c1
941 #define regDWB_OGAM_RAMA_REGION_16_17_BASE_IDX                                                          2
942 #define regDWB_OGAM_RAMA_REGION_18_19                                                                   0x32c2
943 #define regDWB_OGAM_RAMA_REGION_18_19_BASE_IDX                                                          2
944 #define regDWB_OGAM_RAMA_REGION_20_21                                                                   0x32c3
945 #define regDWB_OGAM_RAMA_REGION_20_21_BASE_IDX                                                          2
946 #define regDWB_OGAM_RAMA_REGION_22_23                                                                   0x32c4
947 #define regDWB_OGAM_RAMA_REGION_22_23_BASE_IDX                                                          2
948 #define regDWB_OGAM_RAMA_REGION_24_25                                                                   0x32c5
949 #define regDWB_OGAM_RAMA_REGION_24_25_BASE_IDX                                                          2
950 #define regDWB_OGAM_RAMA_REGION_26_27                                                                   0x32c6
951 #define regDWB_OGAM_RAMA_REGION_26_27_BASE_IDX                                                          2
952 #define regDWB_OGAM_RAMA_REGION_28_29                                                                   0x32c7
953 #define regDWB_OGAM_RAMA_REGION_28_29_BASE_IDX                                                          2
954 #define regDWB_OGAM_RAMA_REGION_30_31                                                                   0x32c8
955 #define regDWB_OGAM_RAMA_REGION_30_31_BASE_IDX                                                          2
956 #define regDWB_OGAM_RAMA_REGION_32_33                                                                   0x32c9
957 #define regDWB_OGAM_RAMA_REGION_32_33_BASE_IDX                                                          2
958 #define regDWB_OGAM_RAMB_START_CNTL_B                                                                   0x32ca
959 #define regDWB_OGAM_RAMB_START_CNTL_B_BASE_IDX                                                          2
960 #define regDWB_OGAM_RAMB_START_CNTL_G                                                                   0x32cb
961 #define regDWB_OGAM_RAMB_START_CNTL_G_BASE_IDX                                                          2
962 #define regDWB_OGAM_RAMB_START_CNTL_R                                                                   0x32cc
963 #define regDWB_OGAM_RAMB_START_CNTL_R_BASE_IDX                                                          2
964 #define regDWB_OGAM_RAMB_START_BASE_CNTL_B                                                              0x32cd
965 #define regDWB_OGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                                     2
966 #define regDWB_OGAM_RAMB_START_SLOPE_CNTL_B                                                             0x32ce
967 #define regDWB_OGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                                    2
968 #define regDWB_OGAM_RAMB_START_BASE_CNTL_G                                                              0x32cf
969 #define regDWB_OGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                                     2
970 #define regDWB_OGAM_RAMB_START_SLOPE_CNTL_G                                                             0x32d0
971 #define regDWB_OGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                                    2
972 #define regDWB_OGAM_RAMB_START_BASE_CNTL_R                                                              0x32d1
973 #define regDWB_OGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                                     2
974 #define regDWB_OGAM_RAMB_START_SLOPE_CNTL_R                                                             0x32d2
975 #define regDWB_OGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                                    2
976 #define regDWB_OGAM_RAMB_END_CNTL1_B                                                                    0x32d3
977 #define regDWB_OGAM_RAMB_END_CNTL1_B_BASE_IDX                                                           2
978 #define regDWB_OGAM_RAMB_END_CNTL2_B                                                                    0x32d4
979 #define regDWB_OGAM_RAMB_END_CNTL2_B_BASE_IDX                                                           2
980 #define regDWB_OGAM_RAMB_END_CNTL1_G                                                                    0x32d5
981 #define regDWB_OGAM_RAMB_END_CNTL1_G_BASE_IDX                                                           2
982 #define regDWB_OGAM_RAMB_END_CNTL2_G                                                                    0x32d6
983 #define regDWB_OGAM_RAMB_END_CNTL2_G_BASE_IDX                                                           2
984 #define regDWB_OGAM_RAMB_END_CNTL1_R                                                                    0x32d7
985 #define regDWB_OGAM_RAMB_END_CNTL1_R_BASE_IDX                                                           2
986 #define regDWB_OGAM_RAMB_END_CNTL2_R                                                                    0x32d8
987 #define regDWB_OGAM_RAMB_END_CNTL2_R_BASE_IDX                                                           2
988 #define regDWB_OGAM_RAMB_OFFSET_B                                                                       0x32d9
989 #define regDWB_OGAM_RAMB_OFFSET_B_BASE_IDX                                                              2
990 #define regDWB_OGAM_RAMB_OFFSET_G                                                                       0x32da
991 #define regDWB_OGAM_RAMB_OFFSET_G_BASE_IDX                                                              2
992 #define regDWB_OGAM_RAMB_OFFSET_R                                                                       0x32db
993 #define regDWB_OGAM_RAMB_OFFSET_R_BASE_IDX                                                              2
994 #define regDWB_OGAM_RAMB_REGION_0_1                                                                     0x32dc
995 #define regDWB_OGAM_RAMB_REGION_0_1_BASE_IDX                                                            2
996 #define regDWB_OGAM_RAMB_REGION_2_3                                                                     0x32dd
997 #define regDWB_OGAM_RAMB_REGION_2_3_BASE_IDX                                                            2
998 #define regDWB_OGAM_RAMB_REGION_4_5                                                                     0x32de
999 #define regDWB_OGAM_RAMB_REGION_4_5_BASE_IDX                                                            2
1000 #define regDWB_OGAM_RAMB_REGION_6_7                                                                     0x32df
1001 #define regDWB_OGAM_RAMB_REGION_6_7_BASE_IDX                                                            2
1002 #define regDWB_OGAM_RAMB_REGION_8_9                                                                     0x32e0
1003 #define regDWB_OGAM_RAMB_REGION_8_9_BASE_IDX                                                            2
1004 #define regDWB_OGAM_RAMB_REGION_10_11                                                                   0x32e1
1005 #define regDWB_OGAM_RAMB_REGION_10_11_BASE_IDX                                                          2
1006 #define regDWB_OGAM_RAMB_REGION_12_13                                                                   0x32e2
1007 #define regDWB_OGAM_RAMB_REGION_12_13_BASE_IDX                                                          2
1008 #define regDWB_OGAM_RAMB_REGION_14_15                                                                   0x32e3
1009 #define regDWB_OGAM_RAMB_REGION_14_15_BASE_IDX                                                          2
1010 #define regDWB_OGAM_RAMB_REGION_16_17                                                                   0x32e4
1011 #define regDWB_OGAM_RAMB_REGION_16_17_BASE_IDX                                                          2
1012 #define regDWB_OGAM_RAMB_REGION_18_19                                                                   0x32e5
1013 #define regDWB_OGAM_RAMB_REGION_18_19_BASE_IDX                                                          2
1014 #define regDWB_OGAM_RAMB_REGION_20_21                                                                   0x32e6
1015 #define regDWB_OGAM_RAMB_REGION_20_21_BASE_IDX                                                          2
1016 #define regDWB_OGAM_RAMB_REGION_22_23                                                                   0x32e7
1017 #define regDWB_OGAM_RAMB_REGION_22_23_BASE_IDX                                                          2
1018 #define regDWB_OGAM_RAMB_REGION_24_25                                                                   0x32e8
1019 #define regDWB_OGAM_RAMB_REGION_24_25_BASE_IDX                                                          2
1020 #define regDWB_OGAM_RAMB_REGION_26_27                                                                   0x32e9
1021 #define regDWB_OGAM_RAMB_REGION_26_27_BASE_IDX                                                          2
1022 #define regDWB_OGAM_RAMB_REGION_28_29                                                                   0x32ea
1023 #define regDWB_OGAM_RAMB_REGION_28_29_BASE_IDX                                                          2
1024 #define regDWB_OGAM_RAMB_REGION_30_31                                                                   0x32eb
1025 #define regDWB_OGAM_RAMB_REGION_30_31_BASE_IDX                                                          2
1026 #define regDWB_OGAM_RAMB_REGION_32_33                                                                   0x32ec
1027 #define regDWB_OGAM_RAMB_REGION_32_33_BASE_IDX                                                          2
1028 
1029 
1030 // addressBlock: dce_dc_wb0_dispdec_wb_dcperfmon_dc_perfmon_dispdec
1031 // base address: 0xca20
1032 #define regDC_PERFMON3_PERFCOUNTER_CNTL                                                                 0x3288
1033 #define regDC_PERFMON3_PERFCOUNTER_CNTL_BASE_IDX                                                        2
1034 #define regDC_PERFMON3_PERFCOUNTER_CNTL2                                                                0x3289
1035 #define regDC_PERFMON3_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
1036 #define regDC_PERFMON3_PERFCOUNTER_STATE                                                                0x328a
1037 #define regDC_PERFMON3_PERFCOUNTER_STATE_BASE_IDX                                                       2
1038 #define regDC_PERFMON3_PERFMON_CNTL                                                                     0x328b
1039 #define regDC_PERFMON3_PERFMON_CNTL_BASE_IDX                                                            2
1040 #define regDC_PERFMON3_PERFMON_CNTL2                                                                    0x328c
1041 #define regDC_PERFMON3_PERFMON_CNTL2_BASE_IDX                                                           2
1042 #define regDC_PERFMON3_PERFMON_CVALUE_INT_MISC                                                          0x328d
1043 #define regDC_PERFMON3_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
1044 #define regDC_PERFMON3_PERFMON_CVALUE_LOW                                                               0x328e
1045 #define regDC_PERFMON3_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
1046 #define regDC_PERFMON3_PERFMON_HI                                                                       0x328f
1047 #define regDC_PERFMON3_PERFMON_HI_BASE_IDX                                                              2
1048 #define regDC_PERFMON3_PERFMON_LOW                                                                      0x3290
1049 #define regDC_PERFMON3_PERFMON_LOW_BASE_IDX                                                             2
1050 
1051 
1052 // addressBlock: dce_dc_mmhubbub_vga_dispdec
1053 // base address: 0x0
1054 #define regVGA_MEM_WRITE_PAGE_ADDR                                                                      0x0000
1055 #define regVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX                                                             0
1056 #define regVGA_MEM_READ_PAGE_ADDR                                                                       0x0001
1057 #define regVGA_MEM_READ_PAGE_ADDR_BASE_IDX                                                              0
1058 #define regVGA_RENDER_CONTROL                                                                           0x0000
1059 #define regVGA_RENDER_CONTROL_BASE_IDX                                                                  1
1060 #define regVGA_SEQUENCER_RESET_CONTROL                                                                  0x0001
1061 #define regVGA_SEQUENCER_RESET_CONTROL_BASE_IDX                                                         1
1062 #define regVGA_MODE_CONTROL                                                                             0x0002
1063 #define regVGA_MODE_CONTROL_BASE_IDX                                                                    1
1064 #define regVGA_SURFACE_PITCH_SELECT                                                                     0x0003
1065 #define regVGA_SURFACE_PITCH_SELECT_BASE_IDX                                                            1
1066 #define regVGA_MEMORY_BASE_ADDRESS                                                                      0x0004
1067 #define regVGA_MEMORY_BASE_ADDRESS_BASE_IDX                                                             1
1068 #define regVGA_TEST_DEBUG_INDEX                                                                         0x0005
1069 #define regVGA_TEST_DEBUG_INDEX_BASE_IDX                                                                1
1070 #define regVGA_DISPBUF1_SURFACE_ADDR                                                                    0x0006
1071 #define regVGA_DISPBUF1_SURFACE_ADDR_BASE_IDX                                                           1
1072 #define regVGA_TEST_DEBUG_DATA                                                                          0x0007
1073 #define regVGA_TEST_DEBUG_DATA_BASE_IDX                                                                 1
1074 #define regVGA_DISPBUF2_SURFACE_ADDR                                                                    0x0008
1075 #define regVGA_DISPBUF2_SURFACE_ADDR_BASE_IDX                                                           1
1076 #define regVGA_MEMORY_BASE_ADDRESS_HIGH                                                                 0x0009
1077 #define regVGA_MEMORY_BASE_ADDRESS_HIGH_BASE_IDX                                                        1
1078 #define regVGA_HDP_CONTROL                                                                              0x000a
1079 #define regVGA_HDP_CONTROL_BASE_IDX                                                                     1
1080 #define regVGA_CACHE_CONTROL                                                                            0x000b
1081 #define regVGA_CACHE_CONTROL_BASE_IDX                                                                   1
1082 #define regD1VGA_CONTROL                                                                                0x000c
1083 #define regD1VGA_CONTROL_BASE_IDX                                                                       1
1084 #define regVGA_SECURITY_LEVEL                                                                           0x000d
1085 #define regVGA_SECURITY_LEVEL_BASE_IDX                                                                  1
1086 #define regD2VGA_CONTROL                                                                                0x000e
1087 #define regD2VGA_CONTROL_BASE_IDX                                                                       1
1088 #define regVGA_HW_DEBUG                                                                                 0x000f
1089 #define regVGA_HW_DEBUG_BASE_IDX                                                                        1
1090 #define regVGA_STATUS                                                                                   0x0010
1091 #define regVGA_STATUS_BASE_IDX                                                                          1
1092 #define regVGA_STATUS_CLEAR                                                                             0x0012
1093 #define regVGA_STATUS_CLEAR_BASE_IDX                                                                    1
1094 #define regVGA_MAIN_CONTROL                                                                             0x0014
1095 #define regVGA_MAIN_CONTROL_BASE_IDX                                                                    1
1096 #define regVGA_TEST_CONTROL                                                                             0x0015
1097 #define regVGA_TEST_CONTROL_BASE_IDX                                                                    1
1098 #define regVGA_DEBUG_READBACK_INDEX                                                                     0x0016
1099 #define regVGA_DEBUG_READBACK_INDEX_BASE_IDX                                                            1
1100 #define regVGA_DEBUG_READBACK_DATA                                                                      0x0017
1101 #define regVGA_DEBUG_READBACK_DATA_BASE_IDX                                                             1
1102 #define regVGA_QOS_CTRL                                                                                 0x0018
1103 #define regVGA_QOS_CTRL_BASE_IDX                                                                        1
1104 #define regCRTC8_IDX                                                                                    0x002d
1105 #define regCRTC8_IDX_BASE_IDX                                                                           1
1106 #define regCRTC8_DATA                                                                                   0x002d
1107 #define regCRTC8_DATA_BASE_IDX                                                                          1
1108 #define regGENFC_WT                                                                                     0x002e
1109 #define regGENFC_WT_BASE_IDX                                                                            1
1110 #define regGENS1                                                                                        0x002e
1111 #define regGENS1_BASE_IDX                                                                               1
1112 #define regATTRDW                                                                                       0x0030
1113 #define regATTRDW_BASE_IDX                                                                              1
1114 #define regATTRX                                                                                        0x0030
1115 #define regATTRX_BASE_IDX                                                                               1
1116 #define regATTRDR                                                                                       0x0030
1117 #define regATTRDR_BASE_IDX                                                                              1
1118 #define regGENMO_WT                                                                                     0x0030
1119 #define regGENMO_WT_BASE_IDX                                                                            1
1120 #define regGENS0                                                                                        0x0030
1121 #define regGENS0_BASE_IDX                                                                               1
1122 #define regGENENB                                                                                       0x0030
1123 #define regGENENB_BASE_IDX                                                                              1
1124 #define regSEQ8_IDX                                                                                     0x0031
1125 #define regSEQ8_IDX_BASE_IDX                                                                            1
1126 #define regSEQ8_DATA                                                                                    0x0031
1127 #define regSEQ8_DATA_BASE_IDX                                                                           1
1128 #define regDAC_MASK                                                                                     0x0031
1129 #define regDAC_MASK_BASE_IDX                                                                            1
1130 #define regDAC_R_INDEX                                                                                  0x0031
1131 #define regDAC_R_INDEX_BASE_IDX                                                                         1
1132 #define regDAC_W_INDEX                                                                                  0x0032
1133 #define regDAC_W_INDEX_BASE_IDX                                                                         1
1134 #define regDAC_DATA                                                                                     0x0032
1135 #define regDAC_DATA_BASE_IDX                                                                            1
1136 #define regGENFC_RD                                                                                     0x0032
1137 #define regGENFC_RD_BASE_IDX                                                                            1
1138 #define regGENMO_RD                                                                                     0x0033
1139 #define regGENMO_RD_BASE_IDX                                                                            1
1140 #define regGRPH8_IDX                                                                                    0x0033
1141 #define regGRPH8_IDX_BASE_IDX                                                                           1
1142 #define regGRPH8_DATA                                                                                   0x0033
1143 #define regGRPH8_DATA_BASE_IDX                                                                          1
1144 #define regCRTC8_IDX_1                                                                                  0x0035
1145 #define regCRTC8_IDX_1_BASE_IDX                                                                         1
1146 #define regCRTC8_DATA_1                                                                                 0x0035
1147 #define regCRTC8_DATA_1_BASE_IDX                                                                        1
1148 #define regGENFC_WT_1                                                                                   0x0036
1149 #define regGENFC_WT_1_BASE_IDX                                                                          1
1150 #define regGENS1_1                                                                                      0x0036
1151 #define regGENS1_1_BASE_IDX                                                                             1
1152 #define regD3VGA_CONTROL                                                                                0x0038
1153 #define regD3VGA_CONTROL_BASE_IDX                                                                       1
1154 #define regD4VGA_CONTROL                                                                                0x0039
1155 #define regD4VGA_CONTROL_BASE_IDX                                                                       1
1156 #define regD5VGA_CONTROL                                                                                0x003a
1157 #define regD5VGA_CONTROL_BASE_IDX                                                                       1
1158 #define regD6VGA_CONTROL                                                                                0x003b
1159 #define regD6VGA_CONTROL_BASE_IDX                                                                       1
1160 #define regVGA_SOURCE_SELECT                                                                            0x003c
1161 #define regVGA_SOURCE_SELECT_BASE_IDX                                                                   1
1162 
1163 
1164 // addressBlock: dce_dc_mmhubbub_vgaif_dispdec
1165 // base address: 0x0
1166 #define regMCIF_CONTROL                                                                                 0x034a
1167 #define regMCIF_CONTROL_BASE_IDX                                                                        2
1168 #define regMCIF_WRITE_COMBINE_CONTROL                                                                   0x034b
1169 #define regMCIF_WRITE_COMBINE_CONTROL_BASE_IDX                                                          2
1170 #define regMCIF_PHASE0_OUTSTANDING_COUNTER                                                              0x034e
1171 #define regMCIF_PHASE0_OUTSTANDING_COUNTER_BASE_IDX                                                     2
1172 #define regMCIF_PHASE1_OUTSTANDING_COUNTER                                                              0x034f
1173 #define regMCIF_PHASE1_OUTSTANDING_COUNTER_BASE_IDX                                                     2
1174 #define regMCIF_PHASE2_OUTSTANDING_COUNTER                                                              0x0350
1175 #define regMCIF_PHASE2_OUTSTANDING_COUNTER_BASE_IDX                                                     2
1176 
1177 
1178 // addressBlock: dce_dc_mmhubbub_mcif_wb0_dispdec
1179 // base address: 0x0
1180 #define regMCIF_WB_BUFMGR_SW_CONTROL                                                                    0x0272
1181 #define regMCIF_WB_BUFMGR_SW_CONTROL_BASE_IDX                                                           2
1182 #define regMCIF_WB_BUFMGR_STATUS                                                                        0x0274
1183 #define regMCIF_WB_BUFMGR_STATUS_BASE_IDX                                                               2
1184 #define regMCIF_WB_BUF_PITCH                                                                            0x0275
1185 #define regMCIF_WB_BUF_PITCH_BASE_IDX                                                                   2
1186 #define regMCIF_WB_BUF_1_STATUS                                                                         0x0276
1187 #define regMCIF_WB_BUF_1_STATUS_BASE_IDX                                                                2
1188 #define regMCIF_WB_BUF_1_STATUS2                                                                        0x0277
1189 #define regMCIF_WB_BUF_1_STATUS2_BASE_IDX                                                               2
1190 #define regMCIF_WB_BUF_2_STATUS                                                                         0x0278
1191 #define regMCIF_WB_BUF_2_STATUS_BASE_IDX                                                                2
1192 #define regMCIF_WB_BUF_2_STATUS2                                                                        0x0279
1193 #define regMCIF_WB_BUF_2_STATUS2_BASE_IDX                                                               2
1194 #define regMCIF_WB_BUF_3_STATUS                                                                         0x027a
1195 #define regMCIF_WB_BUF_3_STATUS_BASE_IDX                                                                2
1196 #define regMCIF_WB_BUF_3_STATUS2                                                                        0x027b
1197 #define regMCIF_WB_BUF_3_STATUS2_BASE_IDX                                                               2
1198 #define regMCIF_WB_BUF_4_STATUS                                                                         0x027c
1199 #define regMCIF_WB_BUF_4_STATUS_BASE_IDX                                                                2
1200 #define regMCIF_WB_BUF_4_STATUS2                                                                        0x027d
1201 #define regMCIF_WB_BUF_4_STATUS2_BASE_IDX                                                               2
1202 #define regMCIF_WB_ARBITRATION_CONTROL                                                                  0x027e
1203 #define regMCIF_WB_ARBITRATION_CONTROL_BASE_IDX                                                         2
1204 #define regMCIF_WB_SCLK_CHANGE                                                                          0x027f
1205 #define regMCIF_WB_SCLK_CHANGE_BASE_IDX                                                                 2
1206 #define regMCIF_WB_TEST_DEBUG_INDEX                                                                     0x0280
1207 #define regMCIF_WB_TEST_DEBUG_INDEX_BASE_IDX                                                            2
1208 #define regMCIF_WB_TEST_DEBUG_DATA                                                                      0x0281
1209 #define regMCIF_WB_TEST_DEBUG_DATA_BASE_IDX                                                             2
1210 #define regMCIF_WB_BUF_1_ADDR_Y                                                                         0x0282
1211 #define regMCIF_WB_BUF_1_ADDR_Y_BASE_IDX                                                                2
1212 #define regMCIF_WB_BUF_1_ADDR_C                                                                         0x0284
1213 #define regMCIF_WB_BUF_1_ADDR_C_BASE_IDX                                                                2
1214 #define regMCIF_WB_BUF_2_ADDR_Y                                                                         0x0286
1215 #define regMCIF_WB_BUF_2_ADDR_Y_BASE_IDX                                                                2
1216 #define regMCIF_WB_BUF_2_ADDR_C                                                                         0x0288
1217 #define regMCIF_WB_BUF_2_ADDR_C_BASE_IDX                                                                2
1218 #define regMCIF_WB_BUF_3_ADDR_Y                                                                         0x028a
1219 #define regMCIF_WB_BUF_3_ADDR_Y_BASE_IDX                                                                2
1220 #define regMCIF_WB_BUF_3_ADDR_C                                                                         0x028c
1221 #define regMCIF_WB_BUF_3_ADDR_C_BASE_IDX                                                                2
1222 #define regMCIF_WB_BUF_4_ADDR_Y                                                                         0x028e
1223 #define regMCIF_WB_BUF_4_ADDR_Y_BASE_IDX                                                                2
1224 #define regMCIF_WB_BUF_4_ADDR_C                                                                         0x0290
1225 #define regMCIF_WB_BUF_4_ADDR_C_BASE_IDX                                                                2
1226 #define regMCIF_WB_BUFMGR_VCE_CONTROL                                                                   0x0292
1227 #define regMCIF_WB_BUFMGR_VCE_CONTROL_BASE_IDX                                                          2
1228 #define regMCIF_WB_NB_PSTATE_CONTROL                                                                    0x0293
1229 #define regMCIF_WB_NB_PSTATE_CONTROL_BASE_IDX                                                           2
1230 #define regMCIF_WB_CLOCK_GATER_CONTROL                                                                  0x0294
1231 #define regMCIF_WB_CLOCK_GATER_CONTROL_BASE_IDX                                                         2
1232 #define regMCIF_WB_SELF_REFRESH_CONTROL                                                                 0x0296
1233 #define regMCIF_WB_SELF_REFRESH_CONTROL_BASE_IDX                                                        2
1234 #define regMULTI_LEVEL_QOS_CTRL                                                                         0x0297
1235 #define regMULTI_LEVEL_QOS_CTRL_BASE_IDX                                                                2
1236 #define regMCIF_WB_BUF_LUMA_SIZE                                                                        0x0299
1237 #define regMCIF_WB_BUF_LUMA_SIZE_BASE_IDX                                                               2
1238 #define regMCIF_WB_BUF_CHROMA_SIZE                                                                      0x029a
1239 #define regMCIF_WB_BUF_CHROMA_SIZE_BASE_IDX                                                             2
1240 #define regMCIF_WB_BUF_1_ADDR_Y_HIGH                                                                    0x029b
1241 #define regMCIF_WB_BUF_1_ADDR_Y_HIGH_BASE_IDX                                                           2
1242 #define regMCIF_WB_BUF_1_ADDR_C_HIGH                                                                    0x029c
1243 #define regMCIF_WB_BUF_1_ADDR_C_HIGH_BASE_IDX                                                           2
1244 #define regMCIF_WB_BUF_2_ADDR_Y_HIGH                                                                    0x029d
1245 #define regMCIF_WB_BUF_2_ADDR_Y_HIGH_BASE_IDX                                                           2
1246 #define regMCIF_WB_BUF_2_ADDR_C_HIGH                                                                    0x029e
1247 #define regMCIF_WB_BUF_2_ADDR_C_HIGH_BASE_IDX                                                           2
1248 #define regMCIF_WB_BUF_3_ADDR_Y_HIGH                                                                    0x029f
1249 #define regMCIF_WB_BUF_3_ADDR_Y_HIGH_BASE_IDX                                                           2
1250 #define regMCIF_WB_BUF_3_ADDR_C_HIGH                                                                    0x02a0
1251 #define regMCIF_WB_BUF_3_ADDR_C_HIGH_BASE_IDX                                                           2
1252 #define regMCIF_WB_BUF_4_ADDR_Y_HIGH                                                                    0x02a1
1253 #define regMCIF_WB_BUF_4_ADDR_Y_HIGH_BASE_IDX                                                           2
1254 #define regMCIF_WB_BUF_4_ADDR_C_HIGH                                                                    0x02a2
1255 #define regMCIF_WB_BUF_4_ADDR_C_HIGH_BASE_IDX                                                           2
1256 #define regMCIF_WB_BUF_1_RESOLUTION                                                                     0x02a3
1257 #define regMCIF_WB_BUF_1_RESOLUTION_BASE_IDX                                                            2
1258 #define regMCIF_WB_BUF_2_RESOLUTION                                                                     0x02a4
1259 #define regMCIF_WB_BUF_2_RESOLUTION_BASE_IDX                                                            2
1260 #define regMCIF_WB_BUF_3_RESOLUTION                                                                     0x02a5
1261 #define regMCIF_WB_BUF_3_RESOLUTION_BASE_IDX                                                            2
1262 #define regMCIF_WB_BUF_4_RESOLUTION                                                                     0x02a6
1263 #define regMCIF_WB_BUF_4_RESOLUTION_BASE_IDX                                                            2
1264 #define regMCIF_WB_DRAM_SPEED_CHANGE_DURATION_VBI                                                       0x02a7
1265 #define regMCIF_WB_DRAM_SPEED_CHANGE_DURATION_VBI_BASE_IDX                                              2
1266 #define regMCIF_WB_VMID_CONTROL                                                                         0x02a8
1267 #define regMCIF_WB_VMID_CONTROL_BASE_IDX                                                                2
1268 #define regMCIF_WB_MIN_TTO                                                                              0x02a9
1269 #define regMCIF_WB_MIN_TTO_BASE_IDX                                                                     2
1270 
1271 
1272 // addressBlock: dce_dc_mmhubbub_mmhubbub_dcperfmon_dc_perfmon_dispdec
1273 // base address: 0xd48
1274 #define regDC_PERFMON4_PERFCOUNTER_CNTL                                                                 0x0352
1275 #define regDC_PERFMON4_PERFCOUNTER_CNTL_BASE_IDX                                                        2
1276 #define regDC_PERFMON4_PERFCOUNTER_CNTL2                                                                0x0353
1277 #define regDC_PERFMON4_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
1278 #define regDC_PERFMON4_PERFCOUNTER_STATE                                                                0x0354
1279 #define regDC_PERFMON4_PERFCOUNTER_STATE_BASE_IDX                                                       2
1280 #define regDC_PERFMON4_PERFMON_CNTL                                                                     0x0355
1281 #define regDC_PERFMON4_PERFMON_CNTL_BASE_IDX                                                            2
1282 #define regDC_PERFMON4_PERFMON_CNTL2                                                                    0x0356
1283 #define regDC_PERFMON4_PERFMON_CNTL2_BASE_IDX                                                           2
1284 #define regDC_PERFMON4_PERFMON_CVALUE_INT_MISC                                                          0x0357
1285 #define regDC_PERFMON4_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
1286 #define regDC_PERFMON4_PERFMON_CVALUE_LOW                                                               0x0358
1287 #define regDC_PERFMON4_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
1288 #define regDC_PERFMON4_PERFMON_HI                                                                       0x0359
1289 #define regDC_PERFMON4_PERFMON_HI_BASE_IDX                                                              2
1290 #define regDC_PERFMON4_PERFMON_LOW                                                                      0x035a
1291 #define regDC_PERFMON4_PERFMON_LOW_BASE_IDX                                                             2
1292 
1293 
1294 // addressBlock: dce_dc_mmhubbub_mmhubbub_dispdec
1295 // base address: 0x0
1296 #define regMCIF_WB_NB_PSTATE_LATENCY_WATERMARK                                                          0x02aa
1297 #define regMCIF_WB_NB_PSTATE_LATENCY_WATERMARK_BASE_IDX                                                 2
1298 #define regMCIF_WB_WATERMARK                                                                            0x02ab
1299 #define regMCIF_WB_WATERMARK_BASE_IDX                                                                   2
1300 #define regMMHUBBUB_WARMUP_CONFIG                                                                       0x02ac
1301 #define regMMHUBBUB_WARMUP_CONFIG_BASE_IDX                                                              2
1302 #define regMMHUBBUB_WARMUP_CONTROL_STATUS                                                               0x02ad
1303 #define regMMHUBBUB_WARMUP_CONTROL_STATUS_BASE_IDX                                                      2
1304 #define regMMHUBBUB_WARMUP_BASE_ADDR_LOW                                                                0x02ae
1305 #define regMMHUBBUB_WARMUP_BASE_ADDR_LOW_BASE_IDX                                                       2
1306 #define regMMHUBBUB_WARMUP_BASE_ADDR_HIGH                                                               0x02af
1307 #define regMMHUBBUB_WARMUP_BASE_ADDR_HIGH_BASE_IDX                                                      2
1308 #define regMMHUBBUB_WARMUP_ADDR_REGION                                                                  0x02b0
1309 #define regMMHUBBUB_WARMUP_ADDR_REGION_BASE_IDX                                                         2
1310 #define regMMHUBBUB_MIN_TTO                                                                             0x02b1
1311 #define regMMHUBBUB_MIN_TTO_BASE_IDX                                                                    2
1312 #define regMMHUBBUB_CTRL                                                                                0x0333
1313 #define regMMHUBBUB_CTRL_BASE_IDX                                                                       2
1314 #define regWBIF_SMU_WM_CONTROL                                                                          0x0334
1315 #define regWBIF_SMU_WM_CONTROL_BASE_IDX                                                                 2
1316 #define regWBIF0_MISC_CTRL                                                                              0x0335
1317 #define regWBIF0_MISC_CTRL_BASE_IDX                                                                     2
1318 #define regWBIF0_PHASE0_OUTSTANDING_COUNTER                                                             0x0336
1319 #define regWBIF0_PHASE0_OUTSTANDING_COUNTER_BASE_IDX                                                    2
1320 #define regWBIF0_PHASE1_OUTSTANDING_COUNTER                                                             0x0337
1321 #define regWBIF0_PHASE1_OUTSTANDING_COUNTER_BASE_IDX                                                    2
1322 #define regVGA_SRC_SPLIT_CNTL                                                                           0x033e
1323 #define regVGA_SRC_SPLIT_CNTL_BASE_IDX                                                                  2
1324 #define regMMHUBBUB_MEM_PWR_STATUS                                                                      0x033f
1325 #define regMMHUBBUB_MEM_PWR_STATUS_BASE_IDX                                                             2
1326 #define regMMHUBBUB_MEM_PWR_CNTL                                                                        0x0340
1327 #define regMMHUBBUB_MEM_PWR_CNTL_BASE_IDX                                                               2
1328 #define regMMHUBBUB_CLOCK_CNTL                                                                          0x0341
1329 #define regMMHUBBUB_CLOCK_CNTL_BASE_IDX                                                                 2
1330 #define regMMHUBBUB_SOFT_RESET                                                                          0x0342
1331 #define regMMHUBBUB_SOFT_RESET_BASE_IDX                                                                 2
1332 #define regDMU_IF_ERR_STATUS                                                                            0x0346
1333 #define regDMU_IF_ERR_STATUS_BASE_IDX                                                                   2
1334 #define regMMHUBBUB_CLIENT_UNIT_ID                                                                      0x0347
1335 #define regMMHUBBUB_CLIENT_UNIT_ID_BASE_IDX                                                             2
1336 #define regMMHUBBUB_WARMUP_VMID_CONTROL                                                                 0x0349
1337 #define regMMHUBBUB_WARMUP_VMID_CONTROL_BASE_IDX                                                        2
1338 
1339 
1340 // addressBlock: dce_dc_hda_azf0controller_dispdec
1341 // base address: 0x0
1342 #define regAZALIA_CONTROLLER_CLOCK_GATING                                                               0x03c2
1343 #define regAZALIA_CONTROLLER_CLOCK_GATING_BASE_IDX                                                      2
1344 #define regAZALIA_AUDIO_DTO                                                                             0x03c3
1345 #define regAZALIA_AUDIO_DTO_BASE_IDX                                                                    2
1346 #define regAZALIA_AUDIO_DTO_CONTROL                                                                     0x03c4
1347 #define regAZALIA_AUDIO_DTO_CONTROL_BASE_IDX                                                            2
1348 #define regAZALIA_SOCCLK_CONTROL                                                                        0x03c5
1349 #define regAZALIA_SOCCLK_CONTROL_BASE_IDX                                                               2
1350 #define regAZALIA_UNDERFLOW_FILLER_SAMPLE                                                               0x03c6
1351 #define regAZALIA_UNDERFLOW_FILLER_SAMPLE_BASE_IDX                                                      2
1352 #define regAZALIA_DATA_DMA_CONTROL                                                                      0x03c7
1353 #define regAZALIA_DATA_DMA_CONTROL_BASE_IDX                                                             2
1354 #define regAZALIA_BDL_DMA_CONTROL                                                                       0x03c8
1355 #define regAZALIA_BDL_DMA_CONTROL_BASE_IDX                                                              2
1356 #define regAZALIA_RIRB_AND_DP_CONTROL                                                                   0x03c9
1357 #define regAZALIA_RIRB_AND_DP_CONTROL_BASE_IDX                                                          2
1358 #define regAZALIA_CORB_DMA_CONTROL                                                                      0x03ca
1359 #define regAZALIA_CORB_DMA_CONTROL_BASE_IDX                                                             2
1360 #define regAZALIA_APPLICATION_POSITION_IN_CYCLIC_BUFFER                                                 0x03d1
1361 #define regAZALIA_APPLICATION_POSITION_IN_CYCLIC_BUFFER_BASE_IDX                                        2
1362 #define regAZALIA_CYCLIC_BUFFER_SYNC                                                                    0x03d2
1363 #define regAZALIA_CYCLIC_BUFFER_SYNC_BASE_IDX                                                           2
1364 #define regAZALIA_OUTPUT_STREAM_ARBITER_CONTROL                                                         0x03d5
1365 #define regAZALIA_OUTPUT_STREAM_ARBITER_CONTROL_BASE_IDX                                                2
1366 #define regAZALIA_INPUT_CRC0_CONTROL0                                                                   0x03d9
1367 #define regAZALIA_INPUT_CRC0_CONTROL0_BASE_IDX                                                          2
1368 #define regAZALIA_INPUT_CRC0_CONTROL1                                                                   0x03da
1369 #define regAZALIA_INPUT_CRC0_CONTROL1_BASE_IDX                                                          2
1370 #define regAZALIA_INPUT_CRC0_CONTROL2                                                                   0x03db
1371 #define regAZALIA_INPUT_CRC0_CONTROL2_BASE_IDX                                                          2
1372 #define regAZALIA_INPUT_CRC0_CONTROL3                                                                   0x03dc
1373 #define regAZALIA_INPUT_CRC0_CONTROL3_BASE_IDX                                                          2
1374 #define regAZALIA_INPUT_CRC0_RESULT                                                                     0x03dd
1375 #define regAZALIA_INPUT_CRC0_RESULT_BASE_IDX                                                            2
1376 #define regAZALIA_INPUT_CRC1_CONTROL0                                                                   0x03de
1377 #define regAZALIA_INPUT_CRC1_CONTROL0_BASE_IDX                                                          2
1378 #define regAZALIA_INPUT_CRC1_CONTROL1                                                                   0x03df
1379 #define regAZALIA_INPUT_CRC1_CONTROL1_BASE_IDX                                                          2
1380 #define regAZALIA_INPUT_CRC1_CONTROL2                                                                   0x03e0
1381 #define regAZALIA_INPUT_CRC1_CONTROL2_BASE_IDX                                                          2
1382 #define regAZALIA_INPUT_CRC1_CONTROL3                                                                   0x03e1
1383 #define regAZALIA_INPUT_CRC1_CONTROL3_BASE_IDX                                                          2
1384 #define regAZALIA_INPUT_CRC1_RESULT                                                                     0x03e2
1385 #define regAZALIA_INPUT_CRC1_RESULT_BASE_IDX                                                            2
1386 #define regAZALIA_CRC0_CONTROL0                                                                         0x03e3
1387 #define regAZALIA_CRC0_CONTROL0_BASE_IDX                                                                2
1388 #define regAZALIA_CRC0_CONTROL1                                                                         0x03e4
1389 #define regAZALIA_CRC0_CONTROL1_BASE_IDX                                                                2
1390 #define regAZALIA_CRC0_CONTROL2                                                                         0x03e5
1391 #define regAZALIA_CRC0_CONTROL2_BASE_IDX                                                                2
1392 #define regAZALIA_CRC0_CONTROL3                                                                         0x03e6
1393 #define regAZALIA_CRC0_CONTROL3_BASE_IDX                                                                2
1394 #define regAZALIA_CRC0_RESULT                                                                           0x03e7
1395 #define regAZALIA_CRC0_RESULT_BASE_IDX                                                                  2
1396 #define regAZALIA_CRC1_CONTROL0                                                                         0x03e8
1397 #define regAZALIA_CRC1_CONTROL0_BASE_IDX                                                                2
1398 #define regAZALIA_CRC1_CONTROL1                                                                         0x03e9
1399 #define regAZALIA_CRC1_CONTROL1_BASE_IDX                                                                2
1400 #define regAZALIA_CRC1_CONTROL2                                                                         0x03ea
1401 #define regAZALIA_CRC1_CONTROL2_BASE_IDX                                                                2
1402 #define regAZALIA_CRC1_CONTROL3                                                                         0x03eb
1403 #define regAZALIA_CRC1_CONTROL3_BASE_IDX                                                                2
1404 #define regAZALIA_CRC1_RESULT                                                                           0x03ec
1405 #define regAZALIA_CRC1_RESULT_BASE_IDX                                                                  2
1406 #define regAZALIA_MEM_PWR_CTRL                                                                          0x03ee
1407 #define regAZALIA_MEM_PWR_CTRL_BASE_IDX                                                                 2
1408 #define regAZALIA_MEM_PWR_STATUS                                                                        0x03ef
1409 #define regAZALIA_MEM_PWR_STATUS_BASE_IDX                                                               2
1410 
1411 
1412 // addressBlock: dce_dc_hda_azf0root_dispdec
1413 // base address: 0x0
1414 #define regAZALIA_F0_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID                                          0x0406
1415 #define regAZALIA_F0_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID_BASE_IDX                                 2
1416 #define regAZALIA_F0_CODEC_ROOT_PARAMETER_REVISION_ID                                                   0x0407
1417 #define regAZALIA_F0_CODEC_ROOT_PARAMETER_REVISION_ID_BASE_IDX                                          2
1418 #define regAZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL                                                        0x0408
1419 #define regAZALIA_F0_CODEC_CHANNEL_COUNT_CONTROL_BASE_IDX                                               2
1420 #define regAZALIA_F0_CODEC_RESYNC_FIFO_CONTROL                                                          0x0409
1421 #define regAZALIA_F0_CODEC_RESYNC_FIFO_CONTROL_BASE_IDX                                                 2
1422 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_GROUP_TYPE                                                0x040a
1423 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_GROUP_TYPE_BASE_IDX                                       2
1424 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES                                      0x040b
1425 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES_BASE_IDX                             2
1426 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS                                            0x040c
1427 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS_BASE_IDX                                   2
1428 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES                                              0x040d
1429 #define regAZALIA_F0_CODEC_FUNCTION_PARAMETER_POWER_STATES_BASE_IDX                                     2
1430 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE                                                 0x040e
1431 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_POWER_STATE_BASE_IDX                                        2
1432 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_RESET                                                       0x040f
1433 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_RESET_BASE_IDX                                              2
1434 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID                                       0x0410
1435 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_BASE_IDX                              2
1436 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION                                   0x0411
1437 #define regAZALIA_F0_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION_BASE_IDX                          2
1438 #define regCC_RCU_DC_AUDIO_PORT_CONNECTIVITY                                                            0x0412
1439 #define regCC_RCU_DC_AUDIO_PORT_CONNECTIVITY_BASE_IDX                                                   2
1440 #define regCC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY                                                      0x0413
1441 #define regCC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_BASE_IDX                                             2
1442 #define regAZALIA_F0_GTC_GROUP_OFFSET0                                                                  0x0415
1443 #define regAZALIA_F0_GTC_GROUP_OFFSET0_BASE_IDX                                                         2
1444 #define regAZALIA_F0_GTC_GROUP_OFFSET1                                                                  0x0416
1445 #define regAZALIA_F0_GTC_GROUP_OFFSET1_BASE_IDX                                                         2
1446 #define regAZALIA_F0_GTC_GROUP_OFFSET2                                                                  0x0417
1447 #define regAZALIA_F0_GTC_GROUP_OFFSET2_BASE_IDX                                                         2
1448 #define regAZALIA_F0_GTC_GROUP_OFFSET3                                                                  0x0418
1449 #define regAZALIA_F0_GTC_GROUP_OFFSET3_BASE_IDX                                                         2
1450 #define regAZALIA_F0_GTC_GROUP_OFFSET4                                                                  0x0419
1451 #define regAZALIA_F0_GTC_GROUP_OFFSET4_BASE_IDX                                                         2
1452 #define regAZALIA_F0_GTC_GROUP_OFFSET5                                                                  0x041a
1453 #define regAZALIA_F0_GTC_GROUP_OFFSET5_BASE_IDX                                                         2
1454 #define regAZALIA_F0_GTC_GROUP_OFFSET6                                                                  0x041b
1455 #define regAZALIA_F0_GTC_GROUP_OFFSET6_BASE_IDX                                                         2
1456 #define regREG_DC_AUDIO_PORT_CONNECTIVITY                                                               0x041c
1457 #define regREG_DC_AUDIO_PORT_CONNECTIVITY_BASE_IDX                                                      2
1458 #define regREG_DC_AUDIO_INPUT_PORT_CONNECTIVITY                                                         0x041d
1459 #define regREG_DC_AUDIO_INPUT_PORT_CONNECTIVITY_BASE_IDX                                                2
1460 
1461 
1462 // addressBlock: dce_dc_hda_az_misc_dispdec
1463 // base address: 0x0
1464 #define regAZ_CLOCK_CNTL                                                                                0x0372
1465 #define regAZ_CLOCK_CNTL_BASE_IDX                                                                       2
1466 
1467 
1468 // addressBlock: dce_dc_hda_az_dcperfmon_dc_perfmon_dispdec
1469 // base address: 0xde8
1470 #define regDC_PERFMON5_PERFCOUNTER_CNTL                                                                 0x037a
1471 #define regDC_PERFMON5_PERFCOUNTER_CNTL_BASE_IDX                                                        2
1472 #define regDC_PERFMON5_PERFCOUNTER_CNTL2                                                                0x037b
1473 #define regDC_PERFMON5_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
1474 #define regDC_PERFMON5_PERFCOUNTER_STATE                                                                0x037c
1475 #define regDC_PERFMON5_PERFCOUNTER_STATE_BASE_IDX                                                       2
1476 #define regDC_PERFMON5_PERFMON_CNTL                                                                     0x037d
1477 #define regDC_PERFMON5_PERFMON_CNTL_BASE_IDX                                                            2
1478 #define regDC_PERFMON5_PERFMON_CNTL2                                                                    0x037e
1479 #define regDC_PERFMON5_PERFMON_CNTL2_BASE_IDX                                                           2
1480 #define regDC_PERFMON5_PERFMON_CVALUE_INT_MISC                                                          0x037f
1481 #define regDC_PERFMON5_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
1482 #define regDC_PERFMON5_PERFMON_CVALUE_LOW                                                               0x0380
1483 #define regDC_PERFMON5_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
1484 #define regDC_PERFMON5_PERFMON_HI                                                                       0x0381
1485 #define regDC_PERFMON5_PERFMON_HI_BASE_IDX                                                              2
1486 #define regDC_PERFMON5_PERFMON_LOW                                                                      0x0382
1487 #define regDC_PERFMON5_PERFMON_LOW_BASE_IDX                                                             2
1488 
1489 
1490 // addressBlock: dce_dc_hda_azf0stream0_dispdec
1491 // base address: 0x0
1492 #define regAZF0STREAM0_AZALIA_STREAM_INDEX                                                              0x035e
1493 #define regAZF0STREAM0_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1494 #define regAZF0STREAM0_AZALIA_STREAM_DATA                                                               0x035f
1495 #define regAZF0STREAM0_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1496 
1497 
1498 // addressBlock: dce_dc_hda_azf0stream1_dispdec
1499 // base address: 0x8
1500 #define regAZF0STREAM1_AZALIA_STREAM_INDEX                                                              0x0360
1501 #define regAZF0STREAM1_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1502 #define regAZF0STREAM1_AZALIA_STREAM_DATA                                                               0x0361
1503 #define regAZF0STREAM1_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1504 
1505 
1506 // addressBlock: dce_dc_hda_azf0stream2_dispdec
1507 // base address: 0x10
1508 #define regAZF0STREAM2_AZALIA_STREAM_INDEX                                                              0x0362
1509 #define regAZF0STREAM2_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1510 #define regAZF0STREAM2_AZALIA_STREAM_DATA                                                               0x0363
1511 #define regAZF0STREAM2_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1512 
1513 
1514 // addressBlock: dce_dc_hda_azf0stream3_dispdec
1515 // base address: 0x18
1516 #define regAZF0STREAM3_AZALIA_STREAM_INDEX                                                              0x0364
1517 #define regAZF0STREAM3_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1518 #define regAZF0STREAM3_AZALIA_STREAM_DATA                                                               0x0365
1519 #define regAZF0STREAM3_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1520 
1521 
1522 // addressBlock: dce_dc_hda_azf0stream4_dispdec
1523 // base address: 0x20
1524 #define regAZF0STREAM4_AZALIA_STREAM_INDEX                                                              0x0366
1525 #define regAZF0STREAM4_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1526 #define regAZF0STREAM4_AZALIA_STREAM_DATA                                                               0x0367
1527 #define regAZF0STREAM4_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1528 
1529 
1530 // addressBlock: dce_dc_hda_azf0stream5_dispdec
1531 // base address: 0x28
1532 #define regAZF0STREAM5_AZALIA_STREAM_INDEX                                                              0x0368
1533 #define regAZF0STREAM5_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1534 #define regAZF0STREAM5_AZALIA_STREAM_DATA                                                               0x0369
1535 #define regAZF0STREAM5_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1536 
1537 
1538 // addressBlock: dce_dc_hda_azf0stream6_dispdec
1539 // base address: 0x30
1540 #define regAZF0STREAM6_AZALIA_STREAM_INDEX                                                              0x036a
1541 #define regAZF0STREAM6_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1542 #define regAZF0STREAM6_AZALIA_STREAM_DATA                                                               0x036b
1543 #define regAZF0STREAM6_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1544 
1545 
1546 // addressBlock: dce_dc_hda_azf0stream7_dispdec
1547 // base address: 0x38
1548 #define regAZF0STREAM7_AZALIA_STREAM_INDEX                                                              0x036c
1549 #define regAZF0STREAM7_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1550 #define regAZF0STREAM7_AZALIA_STREAM_DATA                                                               0x036d
1551 #define regAZF0STREAM7_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1552 
1553 
1554 // addressBlock: dce_dc_hda_azf0stream8_dispdec
1555 // base address: 0x320
1556 #define regAZF0STREAM8_AZALIA_STREAM_INDEX                                                              0x0426
1557 #define regAZF0STREAM8_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1558 #define regAZF0STREAM8_AZALIA_STREAM_DATA                                                               0x0427
1559 #define regAZF0STREAM8_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1560 
1561 
1562 // addressBlock: dce_dc_hda_azf0stream9_dispdec
1563 // base address: 0x328
1564 #define regAZF0STREAM9_AZALIA_STREAM_INDEX                                                              0x0428
1565 #define regAZF0STREAM9_AZALIA_STREAM_INDEX_BASE_IDX                                                     2
1566 #define regAZF0STREAM9_AZALIA_STREAM_DATA                                                               0x0429
1567 #define regAZF0STREAM9_AZALIA_STREAM_DATA_BASE_IDX                                                      2
1568 
1569 
1570 // addressBlock: dce_dc_hda_azf0stream10_dispdec
1571 // base address: 0x330
1572 #define regAZF0STREAM10_AZALIA_STREAM_INDEX                                                             0x042a
1573 #define regAZF0STREAM10_AZALIA_STREAM_INDEX_BASE_IDX                                                    2
1574 #define regAZF0STREAM10_AZALIA_STREAM_DATA                                                              0x042b
1575 #define regAZF0STREAM10_AZALIA_STREAM_DATA_BASE_IDX                                                     2
1576 
1577 
1578 // addressBlock: dce_dc_hda_azf0stream11_dispdec
1579 // base address: 0x338
1580 #define regAZF0STREAM11_AZALIA_STREAM_INDEX                                                             0x042c
1581 #define regAZF0STREAM11_AZALIA_STREAM_INDEX_BASE_IDX                                                    2
1582 #define regAZF0STREAM11_AZALIA_STREAM_DATA                                                              0x042d
1583 #define regAZF0STREAM11_AZALIA_STREAM_DATA_BASE_IDX                                                     2
1584 
1585 
1586 // addressBlock: dce_dc_hda_azf0stream12_dispdec
1587 // base address: 0x340
1588 #define regAZF0STREAM12_AZALIA_STREAM_INDEX                                                             0x042e
1589 #define regAZF0STREAM12_AZALIA_STREAM_INDEX_BASE_IDX                                                    2
1590 #define regAZF0STREAM12_AZALIA_STREAM_DATA                                                              0x042f
1591 #define regAZF0STREAM12_AZALIA_STREAM_DATA_BASE_IDX                                                     2
1592 
1593 
1594 // addressBlock: dce_dc_hda_azf0stream13_dispdec
1595 // base address: 0x348
1596 #define regAZF0STREAM13_AZALIA_STREAM_INDEX                                                             0x0430
1597 #define regAZF0STREAM13_AZALIA_STREAM_INDEX_BASE_IDX                                                    2
1598 #define regAZF0STREAM13_AZALIA_STREAM_DATA                                                              0x0431
1599 #define regAZF0STREAM13_AZALIA_STREAM_DATA_BASE_IDX                                                     2
1600 
1601 
1602 // addressBlock: dce_dc_hda_azf0stream14_dispdec
1603 // base address: 0x350
1604 #define regAZF0STREAM14_AZALIA_STREAM_INDEX                                                             0x0432
1605 #define regAZF0STREAM14_AZALIA_STREAM_INDEX_BASE_IDX                                                    2
1606 #define regAZF0STREAM14_AZALIA_STREAM_DATA                                                              0x0433
1607 #define regAZF0STREAM14_AZALIA_STREAM_DATA_BASE_IDX                                                     2
1608 
1609 
1610 // addressBlock: dce_dc_hda_azf0stream15_dispdec
1611 // base address: 0x358
1612 #define regAZF0STREAM15_AZALIA_STREAM_INDEX                                                             0x0434
1613 #define regAZF0STREAM15_AZALIA_STREAM_INDEX_BASE_IDX                                                    2
1614 #define regAZF0STREAM15_AZALIA_STREAM_DATA                                                              0x0435
1615 #define regAZF0STREAM15_AZALIA_STREAM_DATA_BASE_IDX                                                     2
1616 
1617 
1618 // addressBlock: dce_dc_hda_azf0endpoint0_dispdec
1619 // base address: 0x0
1620 #define regAZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x0386
1621 #define regAZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1622 #define regAZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x0387
1623 #define regAZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1624 
1625 
1626 // addressBlock: dce_dc_hda_azf0endpoint1_dispdec
1627 // base address: 0x18
1628 #define regAZF0ENDPOINT1_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x038c
1629 #define regAZF0ENDPOINT1_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1630 #define regAZF0ENDPOINT1_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x038d
1631 #define regAZF0ENDPOINT1_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1632 
1633 
1634 // addressBlock: dce_dc_hda_azf0endpoint2_dispdec
1635 // base address: 0x30
1636 #define regAZF0ENDPOINT2_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x0392
1637 #define regAZF0ENDPOINT2_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1638 #define regAZF0ENDPOINT2_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x0393
1639 #define regAZF0ENDPOINT2_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1640 
1641 
1642 // addressBlock: dce_dc_hda_azf0endpoint3_dispdec
1643 // base address: 0x48
1644 #define regAZF0ENDPOINT3_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x0398
1645 #define regAZF0ENDPOINT3_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1646 #define regAZF0ENDPOINT3_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x0399
1647 #define regAZF0ENDPOINT3_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1648 
1649 
1650 // addressBlock: dce_dc_hda_azf0endpoint4_dispdec
1651 // base address: 0x60
1652 #define regAZF0ENDPOINT4_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x039e
1653 #define regAZF0ENDPOINT4_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1654 #define regAZF0ENDPOINT4_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x039f
1655 #define regAZF0ENDPOINT4_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1656 
1657 
1658 // addressBlock: dce_dc_hda_azf0endpoint5_dispdec
1659 // base address: 0x78
1660 #define regAZF0ENDPOINT5_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x03a4
1661 #define regAZF0ENDPOINT5_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1662 #define regAZF0ENDPOINT5_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x03a5
1663 #define regAZF0ENDPOINT5_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1664 
1665 
1666 // addressBlock: dce_dc_hda_azf0endpoint6_dispdec
1667 // base address: 0x90
1668 #define regAZF0ENDPOINT6_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x03aa
1669 #define regAZF0ENDPOINT6_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1670 #define regAZF0ENDPOINT6_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x03ab
1671 #define regAZF0ENDPOINT6_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1672 
1673 
1674 // addressBlock: dce_dc_hda_azf0endpoint7_dispdec
1675 // base address: 0xa8
1676 #define regAZF0ENDPOINT7_AZALIA_F0_CODEC_ENDPOINT_INDEX                                                 0x03b0
1677 #define regAZF0ENDPOINT7_AZALIA_F0_CODEC_ENDPOINT_INDEX_BASE_IDX                                        2
1678 #define regAZF0ENDPOINT7_AZALIA_F0_CODEC_ENDPOINT_DATA                                                  0x03b1
1679 #define regAZF0ENDPOINT7_AZALIA_F0_CODEC_ENDPOINT_DATA_BASE_IDX                                         2
1680 
1681 
1682 // addressBlock: dce_dc_hda_azf0inputendpoint0_dispdec
1683 // base address: 0x0
1684 #define regAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x043a
1685 #define regAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1686 #define regAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x043b
1687 #define regAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1688 
1689 
1690 // addressBlock: dce_dc_hda_azf0inputendpoint1_dispdec
1691 // base address: 0x10
1692 #define regAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x043e
1693 #define regAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1694 #define regAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x043f
1695 #define regAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1696 
1697 
1698 // addressBlock: dce_dc_hda_azf0inputendpoint2_dispdec
1699 // base address: 0x20
1700 #define regAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x0442
1701 #define regAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1702 #define regAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x0443
1703 #define regAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1704 
1705 
1706 // addressBlock: dce_dc_hda_azf0inputendpoint3_dispdec
1707 // base address: 0x30
1708 #define regAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x0446
1709 #define regAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1710 #define regAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x0447
1711 #define regAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1712 
1713 
1714 // addressBlock: dce_dc_hda_azf0inputendpoint4_dispdec
1715 // base address: 0x40
1716 #define regAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x044a
1717 #define regAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1718 #define regAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x044b
1719 #define regAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1720 
1721 
1722 // addressBlock: dce_dc_hda_azf0inputendpoint5_dispdec
1723 // base address: 0x50
1724 #define regAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x044e
1725 #define regAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1726 #define regAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x044f
1727 #define regAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1728 
1729 
1730 // addressBlock: dce_dc_hda_azf0inputendpoint6_dispdec
1731 // base address: 0x60
1732 #define regAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x0452
1733 #define regAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1734 #define regAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x0453
1735 #define regAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1736 
1737 
1738 // addressBlock: dce_dc_hda_azf0inputendpoint7_dispdec
1739 // base address: 0x70
1740 #define regAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX                                      0x0456
1741 #define regAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_ENDPOINT_INDEX_BASE_IDX                             2
1742 #define regAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA                                       0x0457
1743 #define regAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_ENDPOINT_DATA_BASE_IDX                              2
1744 
1745 
1746 // addressBlock: dce_dc_dchubbubl_hubbub_dispdec
1747 // base address: 0x0
1748 #define regDCHUBBUB_ARB_DF_REQ_OUTSTAND                                                                 0x04f9
1749 #define regDCHUBBUB_ARB_DF_REQ_OUTSTAND_BASE_IDX                                                        2
1750 #define regDCHUBBUB_ARB_SAT_LEVEL                                                                       0x04fa
1751 #define regDCHUBBUB_ARB_SAT_LEVEL_BASE_IDX                                                              2
1752 #define regDCHUBBUB_ARB_QOS_FORCE                                                                       0x04fb
1753 #define regDCHUBBUB_ARB_QOS_FORCE_BASE_IDX                                                              2
1754 #define regDCHUBBUB_ARB_DRAM_STATE_CNTL                                                                 0x04fc
1755 #define regDCHUBBUB_ARB_DRAM_STATE_CNTL_BASE_IDX                                                        2
1756 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A                                                        0x04fd
1757 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A_BASE_IDX                                               2
1758 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_A                                                     0x04fe
1759 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_A_BASE_IDX                                            2
1760 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A                                                      0x04ff
1761 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A_BASE_IDX                                             2
1762 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_A                                                   0x0500
1763 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_A_BASE_IDX                                          2
1764 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A                                                       0x0501
1765 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A_BASE_IDX                                              2
1766 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_A                                                    0x0502
1767 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_A_BASE_IDX                                           2
1768 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_A                                               0x0503
1769 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_A_BASE_IDX                                      2
1770 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_A                                                               0x0504
1771 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_A_BASE_IDX                                                      2
1772 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_A                                                              0x0505
1773 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_A_BASE_IDX                                                     2
1774 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B                                                        0x0506
1775 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B_BASE_IDX                                               2
1776 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_B                                                     0x0507
1777 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_B_BASE_IDX                                            2
1778 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_B                                                      0x0508
1779 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_B_BASE_IDX                                             2
1780 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_B                                                   0x0509
1781 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_B_BASE_IDX                                          2
1782 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B                                                       0x050a
1783 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B_BASE_IDX                                              2
1784 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_B                                                    0x050b
1785 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_B_BASE_IDX                                           2
1786 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_B                                               0x050c
1787 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_B_BASE_IDX                                      2
1788 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_B                                                               0x050d
1789 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_B_BASE_IDX                                                      2
1790 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_B                                                              0x050e
1791 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_B_BASE_IDX                                                     2
1792 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C                                                        0x050f
1793 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C_BASE_IDX                                               2
1794 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_C                                                     0x0510
1795 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_C_BASE_IDX                                            2
1796 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_C                                                      0x0511
1797 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_C_BASE_IDX                                             2
1798 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_C                                                   0x0512
1799 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_C_BASE_IDX                                          2
1800 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C                                                       0x0513
1801 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C_BASE_IDX                                              2
1802 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_C                                                    0x0514
1803 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_C_BASE_IDX                                           2
1804 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_C                                               0x0515
1805 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_C_BASE_IDX                                      2
1806 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_C                                                               0x0516
1807 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_C_BASE_IDX                                                      2
1808 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_C                                                              0x0517
1809 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_C_BASE_IDX                                                     2
1810 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_D                                                        0x0518
1811 #define regDCHUBBUB_ARB_DATA_URGENCY_WATERMARK_D_BASE_IDX                                               2
1812 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_D                                                     0x0519
1813 #define regDCHUBBUB_ARB_REFCYC_PER_TRIP_TO_MEMORY_D_BASE_IDX                                            2
1814 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_D                                                      0x051a
1815 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_D_BASE_IDX                                             2
1816 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_D                                                   0x051b
1817 #define regDCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_Z8_D_BASE_IDX                                          2
1818 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_D                                                       0x051c
1819 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_D_BASE_IDX                                              2
1820 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_D                                                    0x051d
1821 #define regDCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_Z8_D_BASE_IDX                                           2
1822 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_D                                               0x051e
1823 #define regDCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_D_BASE_IDX                                      2
1824 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_D                                                               0x051f
1825 #define regDCHUBBUB_ARB_FRAC_URG_BW_NOM_D_BASE_IDX                                                      2
1826 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_D                                                              0x0520
1827 #define regDCHUBBUB_ARB_FRAC_URG_BW_FLIP_D_BASE_IDX                                                     2
1828 #define regDCHUBBUB_ARB_HOSTVM_CNTL                                                                     0x0521
1829 #define regDCHUBBUB_ARB_HOSTVM_CNTL_BASE_IDX                                                            2
1830 #define regDCHUBBUB_ARB_WATERMARK_CHANGE_CNTL                                                           0x0522
1831 #define regDCHUBBUB_ARB_WATERMARK_CHANGE_CNTL_BASE_IDX                                                  2
1832 #define regDCHUBBUB_ARB_TIMEOUT_ENABLE                                                                  0x0523
1833 #define regDCHUBBUB_ARB_TIMEOUT_ENABLE_BASE_IDX                                                         2
1834 #define regDCHUBBUB_GLOBAL_TIMER_CNTL                                                                   0x0524
1835 #define regDCHUBBUB_GLOBAL_TIMER_CNTL_BASE_IDX                                                          2
1836 #define regSURFACE_CHECK0_ADDRESS_LSB                                                                   0x0525
1837 #define regSURFACE_CHECK0_ADDRESS_LSB_BASE_IDX                                                          2
1838 #define regSURFACE_CHECK0_ADDRESS_MSB                                                                   0x0526
1839 #define regSURFACE_CHECK0_ADDRESS_MSB_BASE_IDX                                                          2
1840 #define regSURFACE_CHECK1_ADDRESS_LSB                                                                   0x0527
1841 #define regSURFACE_CHECK1_ADDRESS_LSB_BASE_IDX                                                          2
1842 #define regSURFACE_CHECK1_ADDRESS_MSB                                                                   0x0528
1843 #define regSURFACE_CHECK1_ADDRESS_MSB_BASE_IDX                                                          2
1844 #define regSURFACE_CHECK2_ADDRESS_LSB                                                                   0x0529
1845 #define regSURFACE_CHECK2_ADDRESS_LSB_BASE_IDX                                                          2
1846 #define regSURFACE_CHECK2_ADDRESS_MSB                                                                   0x052a
1847 #define regSURFACE_CHECK2_ADDRESS_MSB_BASE_IDX                                                          2
1848 #define regSURFACE_CHECK3_ADDRESS_LSB                                                                   0x052b
1849 #define regSURFACE_CHECK3_ADDRESS_LSB_BASE_IDX                                                          2
1850 #define regSURFACE_CHECK3_ADDRESS_MSB                                                                   0x052c
1851 #define regSURFACE_CHECK3_ADDRESS_MSB_BASE_IDX                                                          2
1852 #define regVTG0_CONTROL                                                                                 0x052d
1853 #define regVTG0_CONTROL_BASE_IDX                                                                        2
1854 #define regVTG1_CONTROL                                                                                 0x052e
1855 #define regVTG1_CONTROL_BASE_IDX                                                                        2
1856 #define regVTG2_CONTROL                                                                                 0x052f
1857 #define regVTG2_CONTROL_BASE_IDX                                                                        2
1858 #define regVTG3_CONTROL                                                                                 0x0530
1859 #define regVTG3_CONTROL_BASE_IDX                                                                        2
1860 #define regDCHUBBUB_SOFT_RESET                                                                          0x0531
1861 #define regDCHUBBUB_SOFT_RESET_BASE_IDX                                                                 2
1862 #define regDCHUBBUB_CLOCK_CNTL                                                                          0x0532
1863 #define regDCHUBBUB_CLOCK_CNTL_BASE_IDX                                                                 2
1864 #define regDCFCLK_CNTL                                                                                  0x0533
1865 #define regDCFCLK_CNTL_BASE_IDX                                                                         2
1866 #define regDCHUBBUB_PERFORMANCE_MEASUREMENT_CNTL                                                        0x0534
1867 #define regDCHUBBUB_PERFORMANCE_MEASUREMENT_CNTL_BASE_IDX                                               2
1868 #define regDCHUBBUB_PERFORMANCE_MEASUREMENT_CNTL2                                                       0x0535
1869 #define regDCHUBBUB_PERFORMANCE_MEASUREMENT_CNTL2_BASE_IDX                                              2
1870 #define regDCHUBBUB_VLINE_SNAPSHOT                                                                      0x0536
1871 #define regDCHUBBUB_VLINE_SNAPSHOT_BASE_IDX                                                             2
1872 #define regDCHUBBUB_CTRL_STATUS                                                                         0x0537
1873 #define regDCHUBBUB_CTRL_STATUS_BASE_IDX                                                                2
1874 #define regDCHUBBUB_TIMEOUT_DETECTION_CTRL1                                                             0x053d
1875 #define regDCHUBBUB_TIMEOUT_DETECTION_CTRL1_BASE_IDX                                                    2
1876 #define regDCHUBBUB_TIMEOUT_DETECTION_CTRL2                                                             0x053e
1877 #define regDCHUBBUB_TIMEOUT_DETECTION_CTRL2_BASE_IDX                                                    2
1878 #define regFMON_CTRL                                                                                    0x0540
1879 #define regFMON_CTRL_BASE_IDX                                                                           2
1880 #define regDCHUBBUB_TEST_DEBUG_INDEX                                                                    0x0541
1881 #define regDCHUBBUB_TEST_DEBUG_INDEX_BASE_IDX                                                           2
1882 #define regDCHUBBUB_TEST_DEBUG_DATA                                                                     0x0542
1883 #define regDCHUBBUB_TEST_DEBUG_DATA_BASE_IDX                                                            2
1884 
1885 
1886 // addressBlock: dce_dc_dchubbubl_hubbub_sdpif_dispdec
1887 // base address: 0x0
1888 #define regDCHUBBUB_SDPIF_CFG0                                                                          0x046f
1889 #define regDCHUBBUB_SDPIF_CFG0_BASE_IDX                                                                 2
1890 #define regDCHUBBUB_SDPIF_CFG1                                                                          0x0470
1891 #define regDCHUBBUB_SDPIF_CFG1_BASE_IDX                                                                 2
1892 #define regDCHUBBUB_SDPIF_CFG2                                                                          0x0471
1893 #define regDCHUBBUB_SDPIF_CFG2_BASE_IDX                                                                 2
1894 #define regVM_REQUEST_PHYSICAL                                                                          0x0472
1895 #define regVM_REQUEST_PHYSICAL_BASE_IDX                                                                 2
1896 #define regDCHUBBUB_FORCE_IO_STATUS_0                                                                   0x0473
1897 #define regDCHUBBUB_FORCE_IO_STATUS_0_BASE_IDX                                                          2
1898 #define regDCHUBBUB_FORCE_IO_STATUS_1                                                                   0x0474
1899 #define regDCHUBBUB_FORCE_IO_STATUS_1_BASE_IDX                                                          2
1900 #define regDCN_VM_FB_LOCATION_BASE                                                                      0x0475
1901 #define regDCN_VM_FB_LOCATION_BASE_BASE_IDX                                                             2
1902 #define regDCN_VM_FB_LOCATION_TOP                                                                       0x0476
1903 #define regDCN_VM_FB_LOCATION_TOP_BASE_IDX                                                              2
1904 #define regDCN_VM_FB_OFFSET                                                                             0x0477
1905 #define regDCN_VM_FB_OFFSET_BASE_IDX                                                                    2
1906 #define regDCN_VM_AGP_BOT                                                                               0x0478
1907 #define regDCN_VM_AGP_BOT_BASE_IDX                                                                      2
1908 #define regDCN_VM_AGP_TOP                                                                               0x0479
1909 #define regDCN_VM_AGP_TOP_BASE_IDX                                                                      2
1910 #define regDCN_VM_AGP_BASE                                                                              0x047a
1911 #define regDCN_VM_AGP_BASE_BASE_IDX                                                                     2
1912 #define regDCN_VM_LOCAL_HBM_ADDRESS_START                                                               0x047b
1913 #define regDCN_VM_LOCAL_HBM_ADDRESS_START_BASE_IDX                                                      2
1914 #define regDCN_VM_LOCAL_HBM_ADDRESS_END                                                                 0x047c
1915 #define regDCN_VM_LOCAL_HBM_ADDRESS_END_BASE_IDX                                                        2
1916 #define regDCN_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL                                                           0x047d
1917 #define regDCN_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL_BASE_IDX                                                  2
1918 #define regDCHUBBUB_SDPIF_PIPE_SEC_LVL                                                                  0x047e
1919 #define regDCHUBBUB_SDPIF_PIPE_SEC_LVL_BASE_IDX                                                         2
1920 #define regDCHUBBUB_SDPIF_PIPE_DMDATA_SEC_LVL                                                           0x047f
1921 #define regDCHUBBUB_SDPIF_PIPE_DMDATA_SEC_LVL_BASE_IDX                                                  2
1922 #define regDCHUBBUB_SDPIF_MEM_PWR_CTRL                                                                  0x0483
1923 #define regDCHUBBUB_SDPIF_MEM_PWR_CTRL_BASE_IDX                                                         2
1924 #define regDCHUBBUB_SDPIF_MEM_PWR_STATUS                                                                0x0484
1925 #define regDCHUBBUB_SDPIF_MEM_PWR_STATUS_BASE_IDX                                                       2
1926 
1927 
1928 // addressBlock: dce_dc_dchubbubl_hubbub_ret_path_dispdec
1929 // base address: 0x0
1930 #define regDCHUBBUB_RET_PATH_DCC_CFG                                                                    0x04af
1931 #define regDCHUBBUB_RET_PATH_DCC_CFG_BASE_IDX                                                           2
1932 #define regDCHUBBUB_RET_PATH_DCC_CFG0_0                                                                 0x04b0
1933 #define regDCHUBBUB_RET_PATH_DCC_CFG0_0_BASE_IDX                                                        2
1934 #define regDCHUBBUB_RET_PATH_DCC_CFG0_1                                                                 0x04b1
1935 #define regDCHUBBUB_RET_PATH_DCC_CFG0_1_BASE_IDX                                                        2
1936 #define regDCHUBBUB_RET_PATH_DCC_CFG1_0                                                                 0x04b2
1937 #define regDCHUBBUB_RET_PATH_DCC_CFG1_0_BASE_IDX                                                        2
1938 #define regDCHUBBUB_RET_PATH_DCC_CFG1_1                                                                 0x04b3
1939 #define regDCHUBBUB_RET_PATH_DCC_CFG1_1_BASE_IDX                                                        2
1940 #define regDCHUBBUB_RET_PATH_DCC_CFG2_0                                                                 0x04b4
1941 #define regDCHUBBUB_RET_PATH_DCC_CFG2_0_BASE_IDX                                                        2
1942 #define regDCHUBBUB_RET_PATH_DCC_CFG2_1                                                                 0x04b5
1943 #define regDCHUBBUB_RET_PATH_DCC_CFG2_1_BASE_IDX                                                        2
1944 #define regDCHUBBUB_RET_PATH_DCC_CFG3_0                                                                 0x04b6
1945 #define regDCHUBBUB_RET_PATH_DCC_CFG3_0_BASE_IDX                                                        2
1946 #define regDCHUBBUB_RET_PATH_DCC_CFG3_1                                                                 0x04b7
1947 #define regDCHUBBUB_RET_PATH_DCC_CFG3_1_BASE_IDX                                                        2
1948 #define regDCHUBBUB_RET_PATH_DCC_CFG4_0                                                                 0x04b8
1949 #define regDCHUBBUB_RET_PATH_DCC_CFG4_0_BASE_IDX                                                        2
1950 #define regDCHUBBUB_RET_PATH_DCC_CFG4_1                                                                 0x04b9
1951 #define regDCHUBBUB_RET_PATH_DCC_CFG4_1_BASE_IDX                                                        2
1952 #define regDCHUBBUB_RET_PATH_DCC_CFG5_0                                                                 0x04ba
1953 #define regDCHUBBUB_RET_PATH_DCC_CFG5_0_BASE_IDX                                                        2
1954 #define regDCHUBBUB_RET_PATH_DCC_CFG5_1                                                                 0x04bb
1955 #define regDCHUBBUB_RET_PATH_DCC_CFG5_1_BASE_IDX                                                        2
1956 #define regDCHUBBUB_RET_PATH_DCC_CFG6_0                                                                 0x04bc
1957 #define regDCHUBBUB_RET_PATH_DCC_CFG6_0_BASE_IDX                                                        2
1958 #define regDCHUBBUB_RET_PATH_DCC_CFG6_1                                                                 0x04bd
1959 #define regDCHUBBUB_RET_PATH_DCC_CFG6_1_BASE_IDX                                                        2
1960 #define regDCHUBBUB_RET_PATH_DCC_CFG7_0                                                                 0x04be
1961 #define regDCHUBBUB_RET_PATH_DCC_CFG7_0_BASE_IDX                                                        2
1962 #define regDCHUBBUB_RET_PATH_DCC_CFG7_1                                                                 0x04bf
1963 #define regDCHUBBUB_RET_PATH_DCC_CFG7_1_BASE_IDX                                                        2
1964 #define regDCHUBBUB_RET_PATH_MEM_PWR_CTRL                                                               0x04c0
1965 #define regDCHUBBUB_RET_PATH_MEM_PWR_CTRL_BASE_IDX                                                      2
1966 #define regDCHUBBUB_RET_PATH_MEM_PWR_STATUS                                                             0x04c1
1967 #define regDCHUBBUB_RET_PATH_MEM_PWR_STATUS_BASE_IDX                                                    2
1968 #define regDCHUBBUB_CRC_CTRL                                                                            0x04c2
1969 #define regDCHUBBUB_CRC_CTRL_BASE_IDX                                                                   2
1970 #define regDCHUBBUB_CRC0_VAL_R_G                                                                        0x04c3
1971 #define regDCHUBBUB_CRC0_VAL_R_G_BASE_IDX                                                               2
1972 #define regDCHUBBUB_CRC0_VAL_B_A                                                                        0x04c4
1973 #define regDCHUBBUB_CRC0_VAL_B_A_BASE_IDX                                                               2
1974 #define regDCHUBBUB_CRC1_VAL_R_G                                                                        0x04c5
1975 #define regDCHUBBUB_CRC1_VAL_R_G_BASE_IDX                                                               2
1976 #define regDCHUBBUB_CRC1_VAL_B_A                                                                        0x04c6
1977 #define regDCHUBBUB_CRC1_VAL_B_A_BASE_IDX                                                               2
1978 #define regDCHUBBUB_DCC_STAT_CNTL                                                                       0x04c7
1979 #define regDCHUBBUB_DCC_STAT_CNTL_BASE_IDX                                                              2
1980 #define regDCHUBBUB_DCC_STAT0                                                                           0x04c8
1981 #define regDCHUBBUB_DCC_STAT0_BASE_IDX                                                                  2
1982 #define regDCHUBBUB_DCC_STAT1                                                                           0x04c9
1983 #define regDCHUBBUB_DCC_STAT1_BASE_IDX                                                                  2
1984 #define regDCHUBBUB_DCC_STAT2                                                                           0x04ca
1985 #define regDCHUBBUB_DCC_STAT2_BASE_IDX                                                                  2
1986 #define regDCHUBBUB_COMPBUF_CTRL                                                                        0x04cb
1987 #define regDCHUBBUB_COMPBUF_CTRL_BASE_IDX                                                               2
1988 #define regDCHUBBUB_DET0_CTRL                                                                           0x04cc
1989 #define regDCHUBBUB_DET0_CTRL_BASE_IDX                                                                  2
1990 #define regDCHUBBUB_DET1_CTRL                                                                           0x04cd
1991 #define regDCHUBBUB_DET1_CTRL_BASE_IDX                                                                  2
1992 #define regDCHUBBUB_DET2_CTRL                                                                           0x04ce
1993 #define regDCHUBBUB_DET2_CTRL_BASE_IDX                                                                  2
1994 #define regDCHUBBUB_DET3_CTRL                                                                           0x04cf
1995 #define regDCHUBBUB_DET3_CTRL_BASE_IDX                                                                  2
1996 #define regDCHUBBUB_MEM_PWR_MODE_CTRL                                                                   0x04d1
1997 #define regDCHUBBUB_MEM_PWR_MODE_CTRL_BASE_IDX                                                          2
1998 #define regCOMPBUF_MEM_PWR_CTRL_1                                                                       0x04d2
1999 #define regCOMPBUF_MEM_PWR_CTRL_1_BASE_IDX                                                              2
2000 #define regCOMPBUF_MEM_PWR_CTRL_2                                                                       0x04d3
2001 #define regCOMPBUF_MEM_PWR_CTRL_2_BASE_IDX                                                              2
2002 #define regDCHUBBUB_MEM_PWR_STATUS                                                                      0x04d4
2003 #define regDCHUBBUB_MEM_PWR_STATUS_BASE_IDX                                                             2
2004 #define regCOMPBUF_RESERVED_SPACE                                                                       0x04d5
2005 #define regCOMPBUF_RESERVED_SPACE_BASE_IDX                                                              2
2006 
2007 
2008 // addressBlock: dce_dc_dchubbubl_hubbub_vmrq_if_dispdec
2009 // base address: 0x0
2010 #define regDCN_VM_CONTEXT0_CNTL                                                                         0x0559
2011 #define regDCN_VM_CONTEXT0_CNTL_BASE_IDX                                                                2
2012 #define regDCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32                                                    0x055a
2013 #define regDCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2014 #define regDCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32                                                    0x055b
2015 #define regDCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2016 #define regDCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32                                                   0x055c
2017 #define regDCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2018 #define regDCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32                                                   0x055d
2019 #define regDCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2020 #define regDCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32                                                     0x055e
2021 #define regDCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2022 #define regDCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32                                                     0x055f
2023 #define regDCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2024 #define regDCN_VM_CONTEXT1_CNTL                                                                         0x0560
2025 #define regDCN_VM_CONTEXT1_CNTL_BASE_IDX                                                                2
2026 #define regDCN_VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32                                                    0x0561
2027 #define regDCN_VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2028 #define regDCN_VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32                                                    0x0562
2029 #define regDCN_VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2030 #define regDCN_VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32                                                   0x0563
2031 #define regDCN_VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2032 #define regDCN_VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32                                                   0x0564
2033 #define regDCN_VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2034 #define regDCN_VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32                                                     0x0565
2035 #define regDCN_VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2036 #define regDCN_VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32                                                     0x0566
2037 #define regDCN_VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2038 #define regDCN_VM_CONTEXT2_CNTL                                                                         0x0567
2039 #define regDCN_VM_CONTEXT2_CNTL_BASE_IDX                                                                2
2040 #define regDCN_VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32                                                    0x0568
2041 #define regDCN_VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2042 #define regDCN_VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32                                                    0x0569
2043 #define regDCN_VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2044 #define regDCN_VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32                                                   0x056a
2045 #define regDCN_VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2046 #define regDCN_VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32                                                   0x056b
2047 #define regDCN_VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2048 #define regDCN_VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32                                                     0x056c
2049 #define regDCN_VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2050 #define regDCN_VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32                                                     0x056d
2051 #define regDCN_VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2052 #define regDCN_VM_CONTEXT3_CNTL                                                                         0x056e
2053 #define regDCN_VM_CONTEXT3_CNTL_BASE_IDX                                                                2
2054 #define regDCN_VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32                                                    0x056f
2055 #define regDCN_VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2056 #define regDCN_VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32                                                    0x0570
2057 #define regDCN_VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2058 #define regDCN_VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32                                                   0x0571
2059 #define regDCN_VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2060 #define regDCN_VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32                                                   0x0572
2061 #define regDCN_VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2062 #define regDCN_VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32                                                     0x0573
2063 #define regDCN_VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2064 #define regDCN_VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32                                                     0x0574
2065 #define regDCN_VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2066 #define regDCN_VM_CONTEXT4_CNTL                                                                         0x0575
2067 #define regDCN_VM_CONTEXT4_CNTL_BASE_IDX                                                                2
2068 #define regDCN_VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32                                                    0x0576
2069 #define regDCN_VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2070 #define regDCN_VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32                                                    0x0577
2071 #define regDCN_VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2072 #define regDCN_VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32                                                   0x0578
2073 #define regDCN_VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2074 #define regDCN_VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32                                                   0x0579
2075 #define regDCN_VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2076 #define regDCN_VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32                                                     0x057a
2077 #define regDCN_VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2078 #define regDCN_VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32                                                     0x057b
2079 #define regDCN_VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2080 #define regDCN_VM_CONTEXT5_CNTL                                                                         0x057c
2081 #define regDCN_VM_CONTEXT5_CNTL_BASE_IDX                                                                2
2082 #define regDCN_VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32                                                    0x057d
2083 #define regDCN_VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2084 #define regDCN_VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32                                                    0x057e
2085 #define regDCN_VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2086 #define regDCN_VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32                                                   0x057f
2087 #define regDCN_VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2088 #define regDCN_VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32                                                   0x0580
2089 #define regDCN_VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2090 #define regDCN_VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32                                                     0x0581
2091 #define regDCN_VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2092 #define regDCN_VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32                                                     0x0582
2093 #define regDCN_VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2094 #define regDCN_VM_CONTEXT6_CNTL                                                                         0x0583
2095 #define regDCN_VM_CONTEXT6_CNTL_BASE_IDX                                                                2
2096 #define regDCN_VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32                                                    0x0584
2097 #define regDCN_VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2098 #define regDCN_VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32                                                    0x0585
2099 #define regDCN_VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2100 #define regDCN_VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32                                                   0x0586
2101 #define regDCN_VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2102 #define regDCN_VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32                                                   0x0587
2103 #define regDCN_VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2104 #define regDCN_VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32                                                     0x0588
2105 #define regDCN_VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2106 #define regDCN_VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32                                                     0x0589
2107 #define regDCN_VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2108 #define regDCN_VM_CONTEXT7_CNTL                                                                         0x058a
2109 #define regDCN_VM_CONTEXT7_CNTL_BASE_IDX                                                                2
2110 #define regDCN_VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32                                                    0x058b
2111 #define regDCN_VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2112 #define regDCN_VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32                                                    0x058c
2113 #define regDCN_VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2114 #define regDCN_VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32                                                   0x058d
2115 #define regDCN_VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2116 #define regDCN_VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32                                                   0x058e
2117 #define regDCN_VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2118 #define regDCN_VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32                                                     0x058f
2119 #define regDCN_VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2120 #define regDCN_VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32                                                     0x0590
2121 #define regDCN_VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2122 #define regDCN_VM_CONTEXT8_CNTL                                                                         0x0591
2123 #define regDCN_VM_CONTEXT8_CNTL_BASE_IDX                                                                2
2124 #define regDCN_VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32                                                    0x0592
2125 #define regDCN_VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2126 #define regDCN_VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32                                                    0x0593
2127 #define regDCN_VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2128 #define regDCN_VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32                                                   0x0594
2129 #define regDCN_VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2130 #define regDCN_VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32                                                   0x0595
2131 #define regDCN_VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2132 #define regDCN_VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32                                                     0x0596
2133 #define regDCN_VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2134 #define regDCN_VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32                                                     0x0597
2135 #define regDCN_VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2136 #define regDCN_VM_CONTEXT9_CNTL                                                                         0x0598
2137 #define regDCN_VM_CONTEXT9_CNTL_BASE_IDX                                                                2
2138 #define regDCN_VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32                                                    0x0599
2139 #define regDCN_VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                           2
2140 #define regDCN_VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32                                                    0x059a
2141 #define regDCN_VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                           2
2142 #define regDCN_VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32                                                   0x059b
2143 #define regDCN_VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                          2
2144 #define regDCN_VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32                                                   0x059c
2145 #define regDCN_VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                          2
2146 #define regDCN_VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32                                                     0x059d
2147 #define regDCN_VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                            2
2148 #define regDCN_VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32                                                     0x059e
2149 #define regDCN_VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                            2
2150 #define regDCN_VM_CONTEXT10_CNTL                                                                        0x059f
2151 #define regDCN_VM_CONTEXT10_CNTL_BASE_IDX                                                               2
2152 #define regDCN_VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32                                                   0x05a0
2153 #define regDCN_VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                          2
2154 #define regDCN_VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32                                                   0x05a1
2155 #define regDCN_VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                          2
2156 #define regDCN_VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32                                                  0x05a2
2157 #define regDCN_VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                         2
2158 #define regDCN_VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32                                                  0x05a3
2159 #define regDCN_VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                         2
2160 #define regDCN_VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32                                                    0x05a4
2161 #define regDCN_VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                           2
2162 #define regDCN_VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32                                                    0x05a5
2163 #define regDCN_VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                           2
2164 #define regDCN_VM_CONTEXT11_CNTL                                                                        0x05a6
2165 #define regDCN_VM_CONTEXT11_CNTL_BASE_IDX                                                               2
2166 #define regDCN_VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32                                                   0x05a7
2167 #define regDCN_VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                          2
2168 #define regDCN_VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32                                                   0x05a8
2169 #define regDCN_VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                          2
2170 #define regDCN_VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32                                                  0x05a9
2171 #define regDCN_VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                         2
2172 #define regDCN_VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32                                                  0x05aa
2173 #define regDCN_VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                         2
2174 #define regDCN_VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32                                                    0x05ab
2175 #define regDCN_VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                           2
2176 #define regDCN_VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32                                                    0x05ac
2177 #define regDCN_VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                           2
2178 #define regDCN_VM_CONTEXT12_CNTL                                                                        0x05ad
2179 #define regDCN_VM_CONTEXT12_CNTL_BASE_IDX                                                               2
2180 #define regDCN_VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32                                                   0x05ae
2181 #define regDCN_VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                          2
2182 #define regDCN_VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32                                                   0x05af
2183 #define regDCN_VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                          2
2184 #define regDCN_VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32                                                  0x05b0
2185 #define regDCN_VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                         2
2186 #define regDCN_VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32                                                  0x05b1
2187 #define regDCN_VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                         2
2188 #define regDCN_VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32                                                    0x05b2
2189 #define regDCN_VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                           2
2190 #define regDCN_VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32                                                    0x05b3
2191 #define regDCN_VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                           2
2192 #define regDCN_VM_CONTEXT13_CNTL                                                                        0x05b4
2193 #define regDCN_VM_CONTEXT13_CNTL_BASE_IDX                                                               2
2194 #define regDCN_VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32                                                   0x05b5
2195 #define regDCN_VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                          2
2196 #define regDCN_VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32                                                   0x05b6
2197 #define regDCN_VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                          2
2198 #define regDCN_VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32                                                  0x05b7
2199 #define regDCN_VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                         2
2200 #define regDCN_VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32                                                  0x05b8
2201 #define regDCN_VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                         2
2202 #define regDCN_VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32                                                    0x05b9
2203 #define regDCN_VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                           2
2204 #define regDCN_VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32                                                    0x05ba
2205 #define regDCN_VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                           2
2206 #define regDCN_VM_CONTEXT14_CNTL                                                                        0x05bb
2207 #define regDCN_VM_CONTEXT14_CNTL_BASE_IDX                                                               2
2208 #define regDCN_VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32                                                   0x05bc
2209 #define regDCN_VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                          2
2210 #define regDCN_VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32                                                   0x05bd
2211 #define regDCN_VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                          2
2212 #define regDCN_VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32                                                  0x05be
2213 #define regDCN_VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                         2
2214 #define regDCN_VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32                                                  0x05bf
2215 #define regDCN_VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                         2
2216 #define regDCN_VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32                                                    0x05c0
2217 #define regDCN_VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                           2
2218 #define regDCN_VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32                                                    0x05c1
2219 #define regDCN_VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                           2
2220 #define regDCN_VM_CONTEXT15_CNTL                                                                        0x05c2
2221 #define regDCN_VM_CONTEXT15_CNTL_BASE_IDX                                                               2
2222 #define regDCN_VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32                                                   0x05c3
2223 #define regDCN_VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32_BASE_IDX                                          2
2224 #define regDCN_VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32                                                   0x05c4
2225 #define regDCN_VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32_BASE_IDX                                          2
2226 #define regDCN_VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32                                                  0x05c5
2227 #define regDCN_VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32_BASE_IDX                                         2
2228 #define regDCN_VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32                                                  0x05c6
2229 #define regDCN_VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32_BASE_IDX                                         2
2230 #define regDCN_VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32                                                    0x05c7
2231 #define regDCN_VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32_BASE_IDX                                           2
2232 #define regDCN_VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32                                                    0x05c8
2233 #define regDCN_VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32_BASE_IDX                                           2
2234 #define regDCN_VM_DEFAULT_ADDR_MSB                                                                      0x05c9
2235 #define regDCN_VM_DEFAULT_ADDR_MSB_BASE_IDX                                                             2
2236 #define regDCN_VM_DEFAULT_ADDR_LSB                                                                      0x05ca
2237 #define regDCN_VM_DEFAULT_ADDR_LSB_BASE_IDX                                                             2
2238 #define regDCN_VM_FAULT_CNTL                                                                            0x05cb
2239 #define regDCN_VM_FAULT_CNTL_BASE_IDX                                                                   2
2240 #define regDCN_VM_FAULT_STATUS                                                                          0x05cc
2241 #define regDCN_VM_FAULT_STATUS_BASE_IDX                                                                 2
2242 #define regDCN_VM_FAULT_ADDR_MSB                                                                        0x05cd
2243 #define regDCN_VM_FAULT_ADDR_MSB_BASE_IDX                                                               2
2244 #define regDCN_VM_FAULT_ADDR_LSB                                                                        0x05ce
2245 #define regDCN_VM_FAULT_ADDR_LSB_BASE_IDX                                                               2
2246 
2247 
2248 // addressBlock: dce_dc_dchubbubl_dchubbub_dcperfmon_dc_perfmon_dispdec
2249 // base address: 0x1534
2250 #define regDC_PERFMON6_PERFCOUNTER_CNTL                                                                 0x054d
2251 #define regDC_PERFMON6_PERFCOUNTER_CNTL_BASE_IDX                                                        2
2252 #define regDC_PERFMON6_PERFCOUNTER_CNTL2                                                                0x054e
2253 #define regDC_PERFMON6_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
2254 #define regDC_PERFMON6_PERFCOUNTER_STATE                                                                0x054f
2255 #define regDC_PERFMON6_PERFCOUNTER_STATE_BASE_IDX                                                       2
2256 #define regDC_PERFMON6_PERFMON_CNTL                                                                     0x0550
2257 #define regDC_PERFMON6_PERFMON_CNTL_BASE_IDX                                                            2
2258 #define regDC_PERFMON6_PERFMON_CNTL2                                                                    0x0551
2259 #define regDC_PERFMON6_PERFMON_CNTL2_BASE_IDX                                                           2
2260 #define regDC_PERFMON6_PERFMON_CVALUE_INT_MISC                                                          0x0552
2261 #define regDC_PERFMON6_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
2262 #define regDC_PERFMON6_PERFMON_CVALUE_LOW                                                               0x0553
2263 #define regDC_PERFMON6_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
2264 #define regDC_PERFMON6_PERFMON_HI                                                                       0x0554
2265 #define regDC_PERFMON6_PERFMON_HI_BASE_IDX                                                              2
2266 #define regDC_PERFMON6_PERFMON_LOW                                                                      0x0555
2267 #define regDC_PERFMON6_PERFMON_LOW_BASE_IDX                                                             2
2268 
2269 
2270 // addressBlock: dce_dc_dcbubp0_dispdec_hubp_dispdec
2271 // base address: 0x0
2272 #define regHUBP0_DCSURF_SURFACE_CONFIG                                                                  0x05e5
2273 #define regHUBP0_DCSURF_SURFACE_CONFIG_BASE_IDX                                                         2
2274 #define regHUBP0_DCSURF_ADDR_CONFIG                                                                     0x05e6
2275 #define regHUBP0_DCSURF_ADDR_CONFIG_BASE_IDX                                                            2
2276 #define regHUBP0_DCSURF_TILING_CONFIG                                                                   0x05e7
2277 #define regHUBP0_DCSURF_TILING_CONFIG_BASE_IDX                                                          2
2278 #define regHUBP0_DCSURF_PRI_VIEWPORT_START                                                              0x05e9
2279 #define regHUBP0_DCSURF_PRI_VIEWPORT_START_BASE_IDX                                                     2
2280 #define regHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x05ea
2281 #define regHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
2282 #define regHUBP0_DCSURF_PRI_VIEWPORT_START_C                                                            0x05eb
2283 #define regHUBP0_DCSURF_PRI_VIEWPORT_START_C_BASE_IDX                                                   2
2284 #define regHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_C                                                        0x05ec
2285 #define regHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
2286 #define regHUBP0_DCSURF_SEC_VIEWPORT_START                                                              0x05ed
2287 #define regHUBP0_DCSURF_SEC_VIEWPORT_START_BASE_IDX                                                     2
2288 #define regHUBP0_DCSURF_SEC_VIEWPORT_DIMENSION                                                          0x05ee
2289 #define regHUBP0_DCSURF_SEC_VIEWPORT_DIMENSION_BASE_IDX                                                 2
2290 #define regHUBP0_DCSURF_SEC_VIEWPORT_START_C                                                            0x05ef
2291 #define regHUBP0_DCSURF_SEC_VIEWPORT_START_C_BASE_IDX                                                   2
2292 #define regHUBP0_DCSURF_SEC_VIEWPORT_DIMENSION_C                                                        0x05f0
2293 #define regHUBP0_DCSURF_SEC_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
2294 #define regHUBP0_DCHUBP_REQ_SIZE_CONFIG                                                                 0x05f1
2295 #define regHUBP0_DCHUBP_REQ_SIZE_CONFIG_BASE_IDX                                                        2
2296 #define regHUBP0_DCHUBP_REQ_SIZE_CONFIG_C                                                               0x05f2
2297 #define regHUBP0_DCHUBP_REQ_SIZE_CONFIG_C_BASE_IDX                                                      2
2298 #define regHUBP0_DCHUBP_CNTL                                                                            0x05f3
2299 #define regHUBP0_DCHUBP_CNTL_BASE_IDX                                                                   2
2300 #define regHUBP0_HUBP_CLK_CNTL                                                                          0x05f4
2301 #define regHUBP0_HUBP_CLK_CNTL_BASE_IDX                                                                 2
2302 #define regHUBP0_DCHUBP_VMPG_CONFIG                                                                     0x05f5
2303 #define regHUBP0_DCHUBP_VMPG_CONFIG_BASE_IDX                                                            2
2304 #define regHUBP0_HUBPREQ_DEBUG_DB                                                                       0x05f6
2305 #define regHUBP0_HUBPREQ_DEBUG_DB_BASE_IDX                                                              2
2306 #define regHUBP0_HUBPREQ_DEBUG                                                                          0x05f7
2307 #define regHUBP0_HUBPREQ_DEBUG_BASE_IDX                                                                 2
2308 #define regHUBP0_HUBP_MEASURE_WIN_CTRL_DCFCLK                                                           0x05fb
2309 #define regHUBP0_HUBP_MEASURE_WIN_CTRL_DCFCLK_BASE_IDX                                                  2
2310 #define regHUBP0_HUBP_MEASURE_WIN_CTRL_DPPCLK                                                           0x05fc
2311 #define regHUBP0_HUBP_MEASURE_WIN_CTRL_DPPCLK_BASE_IDX                                                  2
2312 
2313 
2314 // addressBlock: dce_dc_dcbubp0_dispdec_hubpreq_dispdec
2315 // base address: 0x0
2316 #define regHUBPREQ0_DCSURF_SURFACE_PITCH                                                                0x0607
2317 #define regHUBPREQ0_DCSURF_SURFACE_PITCH_BASE_IDX                                                       2
2318 #define regHUBPREQ0_DCSURF_SURFACE_PITCH_C                                                              0x0608
2319 #define regHUBPREQ0_DCSURF_SURFACE_PITCH_C_BASE_IDX                                                     2
2320 #define regHUBPREQ0_VMID_SETTINGS_0                                                                     0x0609
2321 #define regHUBPREQ0_VMID_SETTINGS_0_BASE_IDX                                                            2
2322 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS                                                      0x060a
2323 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_BASE_IDX                                             2
2324 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH                                                 0x060b
2325 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                        2
2326 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_C                                                    0x060c
2327 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_C_BASE_IDX                                           2
2328 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C                                               0x060d
2329 #define regHUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                      2
2330 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS                                                    0x060e
2331 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_BASE_IDX                                           2
2332 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH                                               0x060f
2333 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                      2
2334 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_C                                                  0x0610
2335 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_C_BASE_IDX                                         2
2336 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C                                             0x0611
2337 #define regHUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                    2
2338 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS                                                 0x0612
2339 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_BASE_IDX                                        2
2340 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH                                            0x0613
2341 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                   2
2342 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C                                               0x0614
2343 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C_BASE_IDX                                      2
2344 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C                                          0x0615
2345 #define regHUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                 2
2346 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS                                               0x0616
2347 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_BASE_IDX                                      2
2348 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH                                          0x0617
2349 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                 2
2350 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C                                             0x0618
2351 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C_BASE_IDX                                    2
2352 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C                                        0x0619
2353 #define regHUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                               2
2354 #define regHUBPREQ0_DCSURF_SURFACE_CONTROL                                                              0x061a
2355 #define regHUBPREQ0_DCSURF_SURFACE_CONTROL_BASE_IDX                                                     2
2356 #define regHUBPREQ0_DCSURF_FLIP_CONTROL                                                                 0x061b
2357 #define regHUBPREQ0_DCSURF_FLIP_CONTROL_BASE_IDX                                                        2
2358 #define regHUBPREQ0_DCSURF_FLIP_CONTROL2                                                                0x061c
2359 #define regHUBPREQ0_DCSURF_FLIP_CONTROL2_BASE_IDX                                                       2
2360 #define regHUBPREQ0_DCSURF_SURFACE_FLIP_INTERRUPT                                                       0x0620
2361 #define regHUBPREQ0_DCSURF_SURFACE_FLIP_INTERRUPT_BASE_IDX                                              2
2362 #define regHUBPREQ0_DCSURF_SURFACE_INUSE                                                                0x0621
2363 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_BASE_IDX                                                       2
2364 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_HIGH                                                           0x0622
2365 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_HIGH_BASE_IDX                                                  2
2366 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_C                                                              0x0623
2367 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_C_BASE_IDX                                                     2
2368 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_HIGH_C                                                         0x0624
2369 #define regHUBPREQ0_DCSURF_SURFACE_INUSE_HIGH_C_BASE_IDX                                                2
2370 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE                                                       0x0625
2371 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_BASE_IDX                                              2
2372 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_HIGH                                                  0x0626
2373 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_BASE_IDX                                         2
2374 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_C                                                     0x0627
2375 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_C_BASE_IDX                                            2
2376 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C                                                0x0628
2377 #define regHUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C_BASE_IDX                                       2
2378 #define regHUBPREQ0_DCN_EXPANSION_MODE                                                                  0x0629
2379 #define regHUBPREQ0_DCN_EXPANSION_MODE_BASE_IDX                                                         2
2380 #define regHUBPREQ0_DCN_TTU_QOS_WM                                                                      0x062a
2381 #define regHUBPREQ0_DCN_TTU_QOS_WM_BASE_IDX                                                             2
2382 #define regHUBPREQ0_DCN_GLOBAL_TTU_CNTL                                                                 0x062b
2383 #define regHUBPREQ0_DCN_GLOBAL_TTU_CNTL_BASE_IDX                                                        2
2384 #define regHUBPREQ0_DCN_SURF0_TTU_CNTL0                                                                 0x062c
2385 #define regHUBPREQ0_DCN_SURF0_TTU_CNTL0_BASE_IDX                                                        2
2386 #define regHUBPREQ0_DCN_SURF0_TTU_CNTL1                                                                 0x062d
2387 #define regHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX                                                        2
2388 #define regHUBPREQ0_DCN_SURF1_TTU_CNTL0                                                                 0x062e
2389 #define regHUBPREQ0_DCN_SURF1_TTU_CNTL0_BASE_IDX                                                        2
2390 #define regHUBPREQ0_DCN_SURF1_TTU_CNTL1                                                                 0x062f
2391 #define regHUBPREQ0_DCN_SURF1_TTU_CNTL1_BASE_IDX                                                        2
2392 #define regHUBPREQ0_DCN_CUR0_TTU_CNTL0                                                                  0x0630
2393 #define regHUBPREQ0_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2
2394 #define regHUBPREQ0_DCN_CUR0_TTU_CNTL1                                                                  0x0631
2395 #define regHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2
2396 #define regHUBPREQ0_DCN_CUR1_TTU_CNTL0                                                                  0x0632
2397 #define regHUBPREQ0_DCN_CUR1_TTU_CNTL0_BASE_IDX                                                         2
2398 #define regHUBPREQ0_DCN_CUR1_TTU_CNTL1                                                                  0x0633
2399 #define regHUBPREQ0_DCN_CUR1_TTU_CNTL1_BASE_IDX                                                         2
2400 #define regHUBPREQ0_DCN_DMDATA_VM_CNTL                                                                  0x0634
2401 #define regHUBPREQ0_DCN_DMDATA_VM_CNTL_BASE_IDX                                                         2
2402 #define regHUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR                                                     0x0635
2403 #define regHUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX                                            2
2404 #define regHUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR                                                    0x0636
2405 #define regHUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX                                           2
2406 #define regHUBPREQ0_DCN_VM_MX_L1_TLB_CNTL                                                               0x0643
2407 #define regHUBPREQ0_DCN_VM_MX_L1_TLB_CNTL_BASE_IDX                                                      2
2408 #define regHUBPREQ0_BLANK_OFFSET_0                                                                      0x0644
2409 #define regHUBPREQ0_BLANK_OFFSET_0_BASE_IDX                                                             2
2410 #define regHUBPREQ0_BLANK_OFFSET_1                                                                      0x0645
2411 #define regHUBPREQ0_BLANK_OFFSET_1_BASE_IDX                                                             2
2412 #define regHUBPREQ0_DST_DIMENSIONS                                                                      0x0646
2413 #define regHUBPREQ0_DST_DIMENSIONS_BASE_IDX                                                             2
2414 #define regHUBPREQ0_DST_AFTER_SCALER                                                                    0x0647
2415 #define regHUBPREQ0_DST_AFTER_SCALER_BASE_IDX                                                           2
2416 #define regHUBPREQ0_PREFETCH_SETTINGS                                                                   0x0648
2417 #define regHUBPREQ0_PREFETCH_SETTINGS_BASE_IDX                                                          2
2418 #define regHUBPREQ0_PREFETCH_SETTINGS_C                                                                 0x0649
2419 #define regHUBPREQ0_PREFETCH_SETTINGS_C_BASE_IDX                                                        2
2420 #define regHUBPREQ0_VBLANK_PARAMETERS_0                                                                 0x064a
2421 #define regHUBPREQ0_VBLANK_PARAMETERS_0_BASE_IDX                                                        2
2422 #define regHUBPREQ0_VBLANK_PARAMETERS_1                                                                 0x064b
2423 #define regHUBPREQ0_VBLANK_PARAMETERS_1_BASE_IDX                                                        2
2424 #define regHUBPREQ0_VBLANK_PARAMETERS_2                                                                 0x064c
2425 #define regHUBPREQ0_VBLANK_PARAMETERS_2_BASE_IDX                                                        2
2426 #define regHUBPREQ0_VBLANK_PARAMETERS_3                                                                 0x064d
2427 #define regHUBPREQ0_VBLANK_PARAMETERS_3_BASE_IDX                                                        2
2428 #define regHUBPREQ0_VBLANK_PARAMETERS_4                                                                 0x064e
2429 #define regHUBPREQ0_VBLANK_PARAMETERS_4_BASE_IDX                                                        2
2430 #define regHUBPREQ0_FLIP_PARAMETERS_0                                                                   0x064f
2431 #define regHUBPREQ0_FLIP_PARAMETERS_0_BASE_IDX                                                          2
2432 #define regHUBPREQ0_FLIP_PARAMETERS_1                                                                   0x0650
2433 #define regHUBPREQ0_FLIP_PARAMETERS_1_BASE_IDX                                                          2
2434 #define regHUBPREQ0_FLIP_PARAMETERS_2                                                                   0x0651
2435 #define regHUBPREQ0_FLIP_PARAMETERS_2_BASE_IDX                                                          2
2436 #define regHUBPREQ0_NOM_PARAMETERS_0                                                                    0x0652
2437 #define regHUBPREQ0_NOM_PARAMETERS_0_BASE_IDX                                                           2
2438 #define regHUBPREQ0_NOM_PARAMETERS_1                                                                    0x0653
2439 #define regHUBPREQ0_NOM_PARAMETERS_1_BASE_IDX                                                           2
2440 #define regHUBPREQ0_NOM_PARAMETERS_2                                                                    0x0654
2441 #define regHUBPREQ0_NOM_PARAMETERS_2_BASE_IDX                                                           2
2442 #define regHUBPREQ0_NOM_PARAMETERS_3                                                                    0x0655
2443 #define regHUBPREQ0_NOM_PARAMETERS_3_BASE_IDX                                                           2
2444 #define regHUBPREQ0_NOM_PARAMETERS_4                                                                    0x0656
2445 #define regHUBPREQ0_NOM_PARAMETERS_4_BASE_IDX                                                           2
2446 #define regHUBPREQ0_NOM_PARAMETERS_5                                                                    0x0657
2447 #define regHUBPREQ0_NOM_PARAMETERS_5_BASE_IDX                                                           2
2448 #define regHUBPREQ0_NOM_PARAMETERS_6                                                                    0x0658
2449 #define regHUBPREQ0_NOM_PARAMETERS_6_BASE_IDX                                                           2
2450 #define regHUBPREQ0_NOM_PARAMETERS_7                                                                    0x0659
2451 #define regHUBPREQ0_NOM_PARAMETERS_7_BASE_IDX                                                           2
2452 #define regHUBPREQ0_PER_LINE_DELIVERY_PRE                                                               0x065a
2453 #define regHUBPREQ0_PER_LINE_DELIVERY_PRE_BASE_IDX                                                      2
2454 #define regHUBPREQ0_PER_LINE_DELIVERY                                                                   0x065b
2455 #define regHUBPREQ0_PER_LINE_DELIVERY_BASE_IDX                                                          2
2456 #define regHUBPREQ0_CURSOR_SETTINGS                                                                     0x065c
2457 #define regHUBPREQ0_CURSOR_SETTINGS_BASE_IDX                                                            2
2458 #define regHUBPREQ0_REF_FREQ_TO_PIX_FREQ                                                                0x065d
2459 #define regHUBPREQ0_REF_FREQ_TO_PIX_FREQ_BASE_IDX                                                       2
2460 #define regHUBPREQ0_DST_Y_DELTA_DRQ_LIMIT                                                               0x065e
2461 #define regHUBPREQ0_DST_Y_DELTA_DRQ_LIMIT_BASE_IDX                                                      2
2462 #define regHUBPREQ0_HUBPREQ_MEM_PWR_CTRL                                                                0x065f
2463 #define regHUBPREQ0_HUBPREQ_MEM_PWR_CTRL_BASE_IDX                                                       2
2464 #define regHUBPREQ0_HUBPREQ_MEM_PWR_STATUS                                                              0x0660
2465 #define regHUBPREQ0_HUBPREQ_MEM_PWR_STATUS_BASE_IDX                                                     2
2466 #define regHUBPREQ0_VBLANK_PARAMETERS_5                                                                 0x0663
2467 #define regHUBPREQ0_VBLANK_PARAMETERS_5_BASE_IDX                                                        2
2468 #define regHUBPREQ0_VBLANK_PARAMETERS_6                                                                 0x0664
2469 #define regHUBPREQ0_VBLANK_PARAMETERS_6_BASE_IDX                                                        2
2470 #define regHUBPREQ0_FLIP_PARAMETERS_3                                                                   0x0665
2471 #define regHUBPREQ0_FLIP_PARAMETERS_3_BASE_IDX                                                          2
2472 #define regHUBPREQ0_FLIP_PARAMETERS_4                                                                   0x0666
2473 #define regHUBPREQ0_FLIP_PARAMETERS_4_BASE_IDX                                                          2
2474 #define regHUBPREQ0_FLIP_PARAMETERS_5                                                                   0x0667
2475 #define regHUBPREQ0_FLIP_PARAMETERS_5_BASE_IDX                                                          2
2476 #define regHUBPREQ0_FLIP_PARAMETERS_6                                                                   0x0668
2477 #define regHUBPREQ0_FLIP_PARAMETERS_6_BASE_IDX                                                          2
2478 
2479 
2480 // addressBlock: dce_dc_dcbubp0_dispdec_hubpret_dispdec
2481 // base address: 0x0
2482 #define regHUBPRET0_HUBPRET_CONTROL                                                                     0x066c
2483 #define regHUBPRET0_HUBPRET_CONTROL_BASE_IDX                                                            2
2484 #define regHUBPRET0_HUBPRET_MEM_PWR_CTRL                                                                0x066d
2485 #define regHUBPRET0_HUBPRET_MEM_PWR_CTRL_BASE_IDX                                                       2
2486 #define regHUBPRET0_HUBPRET_MEM_PWR_STATUS                                                              0x066e
2487 #define regHUBPRET0_HUBPRET_MEM_PWR_STATUS_BASE_IDX                                                     2
2488 #define regHUBPRET0_HUBPRET_READ_LINE_CTRL0                                                             0x066f
2489 #define regHUBPRET0_HUBPRET_READ_LINE_CTRL0_BASE_IDX                                                    2
2490 #define regHUBPRET0_HUBPRET_READ_LINE_CTRL1                                                             0x0670
2491 #define regHUBPRET0_HUBPRET_READ_LINE_CTRL1_BASE_IDX                                                    2
2492 #define regHUBPRET0_HUBPRET_READ_LINE0                                                                  0x0671
2493 #define regHUBPRET0_HUBPRET_READ_LINE0_BASE_IDX                                                         2
2494 #define regHUBPRET0_HUBPRET_READ_LINE1                                                                  0x0672
2495 #define regHUBPRET0_HUBPRET_READ_LINE1_BASE_IDX                                                         2
2496 #define regHUBPRET0_HUBPRET_INTERRUPT                                                                   0x0673
2497 #define regHUBPRET0_HUBPRET_INTERRUPT_BASE_IDX                                                          2
2498 #define regHUBPRET0_HUBPRET_READ_LINE_VALUE                                                             0x0674
2499 #define regHUBPRET0_HUBPRET_READ_LINE_VALUE_BASE_IDX                                                    2
2500 #define regHUBPRET0_HUBPRET_READ_LINE_STATUS                                                            0x0675
2501 #define regHUBPRET0_HUBPRET_READ_LINE_STATUS_BASE_IDX                                                   2
2502 
2503 
2504 // addressBlock: dce_dc_dcbubp0_dispdec_cursor0_dispdec
2505 // base address: 0x0
2506 #define regCURSOR0_0_CURSOR_CONTROL                                                                     0x0678
2507 #define regCURSOR0_0_CURSOR_CONTROL_BASE_IDX                                                            2
2508 #define regCURSOR0_0_CURSOR_SURFACE_ADDRESS                                                             0x0679
2509 #define regCURSOR0_0_CURSOR_SURFACE_ADDRESS_BASE_IDX                                                    2
2510 #define regCURSOR0_0_CURSOR_SURFACE_ADDRESS_HIGH                                                        0x067a
2511 #define regCURSOR0_0_CURSOR_SURFACE_ADDRESS_HIGH_BASE_IDX                                               2
2512 #define regCURSOR0_0_CURSOR_SIZE                                                                        0x067b
2513 #define regCURSOR0_0_CURSOR_SIZE_BASE_IDX                                                               2
2514 #define regCURSOR0_0_CURSOR_POSITION                                                                    0x067c
2515 #define regCURSOR0_0_CURSOR_POSITION_BASE_IDX                                                           2
2516 #define regCURSOR0_0_CURSOR_HOT_SPOT                                                                    0x067d
2517 #define regCURSOR0_0_CURSOR_HOT_SPOT_BASE_IDX                                                           2
2518 #define regCURSOR0_0_CURSOR_STEREO_CONTROL                                                              0x067e
2519 #define regCURSOR0_0_CURSOR_STEREO_CONTROL_BASE_IDX                                                     2
2520 #define regCURSOR0_0_CURSOR_DST_OFFSET                                                                  0x067f
2521 #define regCURSOR0_0_CURSOR_DST_OFFSET_BASE_IDX                                                         2
2522 #define regCURSOR0_0_CURSOR_MEM_PWR_CTRL                                                                0x0680
2523 #define regCURSOR0_0_CURSOR_MEM_PWR_CTRL_BASE_IDX                                                       2
2524 #define regCURSOR0_0_CURSOR_MEM_PWR_STATUS                                                              0x0681
2525 #define regCURSOR0_0_CURSOR_MEM_PWR_STATUS_BASE_IDX                                                     2
2526 #define regCURSOR0_0_DMDATA_ADDRESS_HIGH                                                                0x0682
2527 #define regCURSOR0_0_DMDATA_ADDRESS_HIGH_BASE_IDX                                                       2
2528 #define regCURSOR0_0_DMDATA_ADDRESS_LOW                                                                 0x0683
2529 #define regCURSOR0_0_DMDATA_ADDRESS_LOW_BASE_IDX                                                        2
2530 #define regCURSOR0_0_DMDATA_CNTL                                                                        0x0684
2531 #define regCURSOR0_0_DMDATA_CNTL_BASE_IDX                                                               2
2532 #define regCURSOR0_0_DMDATA_QOS_CNTL                                                                    0x0685
2533 #define regCURSOR0_0_DMDATA_QOS_CNTL_BASE_IDX                                                           2
2534 #define regCURSOR0_0_DMDATA_STATUS                                                                      0x0686
2535 #define regCURSOR0_0_DMDATA_STATUS_BASE_IDX                                                             2
2536 #define regCURSOR0_0_DMDATA_SW_CNTL                                                                     0x0687
2537 #define regCURSOR0_0_DMDATA_SW_CNTL_BASE_IDX                                                            2
2538 #define regCURSOR0_0_DMDATA_SW_DATA                                                                     0x0688
2539 #define regCURSOR0_0_DMDATA_SW_DATA_BASE_IDX                                                            2
2540 
2541 
2542 // addressBlock: dce_dc_dcbubp0_dispdec_hubp_dcperfmon_dc_perfmon_dispdec
2543 // base address: 0x1a74
2544 #define regDC_PERFMON7_PERFCOUNTER_CNTL                                                                 0x069d
2545 #define regDC_PERFMON7_PERFCOUNTER_CNTL_BASE_IDX                                                        2
2546 #define regDC_PERFMON7_PERFCOUNTER_CNTL2                                                                0x069e
2547 #define regDC_PERFMON7_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
2548 #define regDC_PERFMON7_PERFCOUNTER_STATE                                                                0x069f
2549 #define regDC_PERFMON7_PERFCOUNTER_STATE_BASE_IDX                                                       2
2550 #define regDC_PERFMON7_PERFMON_CNTL                                                                     0x06a0
2551 #define regDC_PERFMON7_PERFMON_CNTL_BASE_IDX                                                            2
2552 #define regDC_PERFMON7_PERFMON_CNTL2                                                                    0x06a1
2553 #define regDC_PERFMON7_PERFMON_CNTL2_BASE_IDX                                                           2
2554 #define regDC_PERFMON7_PERFMON_CVALUE_INT_MISC                                                          0x06a2
2555 #define regDC_PERFMON7_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
2556 #define regDC_PERFMON7_PERFMON_CVALUE_LOW                                                               0x06a3
2557 #define regDC_PERFMON7_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
2558 #define regDC_PERFMON7_PERFMON_HI                                                                       0x06a4
2559 #define regDC_PERFMON7_PERFMON_HI_BASE_IDX                                                              2
2560 #define regDC_PERFMON7_PERFMON_LOW                                                                      0x06a5
2561 #define regDC_PERFMON7_PERFMON_LOW_BASE_IDX                                                             2
2562 
2563 
2564 // addressBlock: dce_dc_dcbubp1_dispdec_hubp_dispdec
2565 // base address: 0x370
2566 #define regHUBP1_DCSURF_SURFACE_CONFIG                                                                  0x06c1
2567 #define regHUBP1_DCSURF_SURFACE_CONFIG_BASE_IDX                                                         2
2568 #define regHUBP1_DCSURF_ADDR_CONFIG                                                                     0x06c2
2569 #define regHUBP1_DCSURF_ADDR_CONFIG_BASE_IDX                                                            2
2570 #define regHUBP1_DCSURF_TILING_CONFIG                                                                   0x06c3
2571 #define regHUBP1_DCSURF_TILING_CONFIG_BASE_IDX                                                          2
2572 #define regHUBP1_DCSURF_PRI_VIEWPORT_START                                                              0x06c5
2573 #define regHUBP1_DCSURF_PRI_VIEWPORT_START_BASE_IDX                                                     2
2574 #define regHUBP1_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x06c6
2575 #define regHUBP1_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
2576 #define regHUBP1_DCSURF_PRI_VIEWPORT_START_C                                                            0x06c7
2577 #define regHUBP1_DCSURF_PRI_VIEWPORT_START_C_BASE_IDX                                                   2
2578 #define regHUBP1_DCSURF_PRI_VIEWPORT_DIMENSION_C                                                        0x06c8
2579 #define regHUBP1_DCSURF_PRI_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
2580 #define regHUBP1_DCSURF_SEC_VIEWPORT_START                                                              0x06c9
2581 #define regHUBP1_DCSURF_SEC_VIEWPORT_START_BASE_IDX                                                     2
2582 #define regHUBP1_DCSURF_SEC_VIEWPORT_DIMENSION                                                          0x06ca
2583 #define regHUBP1_DCSURF_SEC_VIEWPORT_DIMENSION_BASE_IDX                                                 2
2584 #define regHUBP1_DCSURF_SEC_VIEWPORT_START_C                                                            0x06cb
2585 #define regHUBP1_DCSURF_SEC_VIEWPORT_START_C_BASE_IDX                                                   2
2586 #define regHUBP1_DCSURF_SEC_VIEWPORT_DIMENSION_C                                                        0x06cc
2587 #define regHUBP1_DCSURF_SEC_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
2588 #define regHUBP1_DCHUBP_REQ_SIZE_CONFIG                                                                 0x06cd
2589 #define regHUBP1_DCHUBP_REQ_SIZE_CONFIG_BASE_IDX                                                        2
2590 #define regHUBP1_DCHUBP_REQ_SIZE_CONFIG_C                                                               0x06ce
2591 #define regHUBP1_DCHUBP_REQ_SIZE_CONFIG_C_BASE_IDX                                                      2
2592 #define regHUBP1_DCHUBP_CNTL                                                                            0x06cf
2593 #define regHUBP1_DCHUBP_CNTL_BASE_IDX                                                                   2
2594 #define regHUBP1_HUBP_CLK_CNTL                                                                          0x06d0
2595 #define regHUBP1_HUBP_CLK_CNTL_BASE_IDX                                                                 2
2596 #define regHUBP1_DCHUBP_VMPG_CONFIG                                                                     0x06d1
2597 #define regHUBP1_DCHUBP_VMPG_CONFIG_BASE_IDX                                                            2
2598 #define regHUBP1_HUBPREQ_DEBUG_DB                                                                       0x06d2
2599 #define regHUBP1_HUBPREQ_DEBUG_DB_BASE_IDX                                                              2
2600 #define regHUBP1_HUBPREQ_DEBUG                                                                          0x06d3
2601 #define regHUBP1_HUBPREQ_DEBUG_BASE_IDX                                                                 2
2602 #define regHUBP1_HUBP_MEASURE_WIN_CTRL_DCFCLK                                                           0x06d7
2603 #define regHUBP1_HUBP_MEASURE_WIN_CTRL_DCFCLK_BASE_IDX                                                  2
2604 #define regHUBP1_HUBP_MEASURE_WIN_CTRL_DPPCLK                                                           0x06d8
2605 #define regHUBP1_HUBP_MEASURE_WIN_CTRL_DPPCLK_BASE_IDX                                                  2
2606 
2607 
2608 // addressBlock: dce_dc_dcbubp1_dispdec_hubpreq_dispdec
2609 // base address: 0x370
2610 #define regHUBPREQ1_DCSURF_SURFACE_PITCH                                                                0x06e3
2611 #define regHUBPREQ1_DCSURF_SURFACE_PITCH_BASE_IDX                                                       2
2612 #define regHUBPREQ1_DCSURF_SURFACE_PITCH_C                                                              0x06e4
2613 #define regHUBPREQ1_DCSURF_SURFACE_PITCH_C_BASE_IDX                                                     2
2614 #define regHUBPREQ1_VMID_SETTINGS_0                                                                     0x06e5
2615 #define regHUBPREQ1_VMID_SETTINGS_0_BASE_IDX                                                            2
2616 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS                                                      0x06e6
2617 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_BASE_IDX                                             2
2618 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH                                                 0x06e7
2619 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                        2
2620 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_C                                                    0x06e8
2621 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_C_BASE_IDX                                           2
2622 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C                                               0x06e9
2623 #define regHUBPREQ1_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                      2
2624 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS                                                    0x06ea
2625 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_BASE_IDX                                           2
2626 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH                                               0x06eb
2627 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                      2
2628 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_C                                                  0x06ec
2629 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_C_BASE_IDX                                         2
2630 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C                                             0x06ed
2631 #define regHUBPREQ1_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                    2
2632 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS                                                 0x06ee
2633 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_BASE_IDX                                        2
2634 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH                                            0x06ef
2635 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                   2
2636 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C                                               0x06f0
2637 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C_BASE_IDX                                      2
2638 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C                                          0x06f1
2639 #define regHUBPREQ1_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                 2
2640 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS                                               0x06f2
2641 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_BASE_IDX                                      2
2642 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH                                          0x06f3
2643 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                 2
2644 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C                                             0x06f4
2645 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C_BASE_IDX                                    2
2646 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C                                        0x06f5
2647 #define regHUBPREQ1_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                               2
2648 #define regHUBPREQ1_DCSURF_SURFACE_CONTROL                                                              0x06f6
2649 #define regHUBPREQ1_DCSURF_SURFACE_CONTROL_BASE_IDX                                                     2
2650 #define regHUBPREQ1_DCSURF_FLIP_CONTROL                                                                 0x06f7
2651 #define regHUBPREQ1_DCSURF_FLIP_CONTROL_BASE_IDX                                                        2
2652 #define regHUBPREQ1_DCSURF_FLIP_CONTROL2                                                                0x06f8
2653 #define regHUBPREQ1_DCSURF_FLIP_CONTROL2_BASE_IDX                                                       2
2654 #define regHUBPREQ1_DCSURF_SURFACE_FLIP_INTERRUPT                                                       0x06fc
2655 #define regHUBPREQ1_DCSURF_SURFACE_FLIP_INTERRUPT_BASE_IDX                                              2
2656 #define regHUBPREQ1_DCSURF_SURFACE_INUSE                                                                0x06fd
2657 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_BASE_IDX                                                       2
2658 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_HIGH                                                           0x06fe
2659 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_HIGH_BASE_IDX                                                  2
2660 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_C                                                              0x06ff
2661 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_C_BASE_IDX                                                     2
2662 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_HIGH_C                                                         0x0700
2663 #define regHUBPREQ1_DCSURF_SURFACE_INUSE_HIGH_C_BASE_IDX                                                2
2664 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE                                                       0x0701
2665 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_BASE_IDX                                              2
2666 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_HIGH                                                  0x0702
2667 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_BASE_IDX                                         2
2668 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_C                                                     0x0703
2669 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_C_BASE_IDX                                            2
2670 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C                                                0x0704
2671 #define regHUBPREQ1_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C_BASE_IDX                                       2
2672 #define regHUBPREQ1_DCN_EXPANSION_MODE                                                                  0x0705
2673 #define regHUBPREQ1_DCN_EXPANSION_MODE_BASE_IDX                                                         2
2674 #define regHUBPREQ1_DCN_TTU_QOS_WM                                                                      0x0706
2675 #define regHUBPREQ1_DCN_TTU_QOS_WM_BASE_IDX                                                             2
2676 #define regHUBPREQ1_DCN_GLOBAL_TTU_CNTL                                                                 0x0707
2677 #define regHUBPREQ1_DCN_GLOBAL_TTU_CNTL_BASE_IDX                                                        2
2678 #define regHUBPREQ1_DCN_SURF0_TTU_CNTL0                                                                 0x0708
2679 #define regHUBPREQ1_DCN_SURF0_TTU_CNTL0_BASE_IDX                                                        2
2680 #define regHUBPREQ1_DCN_SURF0_TTU_CNTL1                                                                 0x0709
2681 #define regHUBPREQ1_DCN_SURF0_TTU_CNTL1_BASE_IDX                                                        2
2682 #define regHUBPREQ1_DCN_SURF1_TTU_CNTL0                                                                 0x070a
2683 #define regHUBPREQ1_DCN_SURF1_TTU_CNTL0_BASE_IDX                                                        2
2684 #define regHUBPREQ1_DCN_SURF1_TTU_CNTL1                                                                 0x070b
2685 #define regHUBPREQ1_DCN_SURF1_TTU_CNTL1_BASE_IDX                                                        2
2686 #define regHUBPREQ1_DCN_CUR0_TTU_CNTL0                                                                  0x070c
2687 #define regHUBPREQ1_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2
2688 #define regHUBPREQ1_DCN_CUR0_TTU_CNTL1                                                                  0x070d
2689 #define regHUBPREQ1_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2
2690 #define regHUBPREQ1_DCN_CUR1_TTU_CNTL0                                                                  0x070e
2691 #define regHUBPREQ1_DCN_CUR1_TTU_CNTL0_BASE_IDX                                                         2
2692 #define regHUBPREQ1_DCN_CUR1_TTU_CNTL1                                                                  0x070f
2693 #define regHUBPREQ1_DCN_CUR1_TTU_CNTL1_BASE_IDX                                                         2
2694 #define regHUBPREQ1_DCN_DMDATA_VM_CNTL                                                                  0x0710
2695 #define regHUBPREQ1_DCN_DMDATA_VM_CNTL_BASE_IDX                                                         2
2696 #define regHUBPREQ1_DCN_VM_SYSTEM_APERTURE_LOW_ADDR                                                     0x0711
2697 #define regHUBPREQ1_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX                                            2
2698 #define regHUBPREQ1_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR                                                    0x0712
2699 #define regHUBPREQ1_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX                                           2
2700 #define regHUBPREQ1_DCN_VM_MX_L1_TLB_CNTL                                                               0x071f
2701 #define regHUBPREQ1_DCN_VM_MX_L1_TLB_CNTL_BASE_IDX                                                      2
2702 #define regHUBPREQ1_BLANK_OFFSET_0                                                                      0x0720
2703 #define regHUBPREQ1_BLANK_OFFSET_0_BASE_IDX                                                             2
2704 #define regHUBPREQ1_BLANK_OFFSET_1                                                                      0x0721
2705 #define regHUBPREQ1_BLANK_OFFSET_1_BASE_IDX                                                             2
2706 #define regHUBPREQ1_DST_DIMENSIONS                                                                      0x0722
2707 #define regHUBPREQ1_DST_DIMENSIONS_BASE_IDX                                                             2
2708 #define regHUBPREQ1_DST_AFTER_SCALER                                                                    0x0723
2709 #define regHUBPREQ1_DST_AFTER_SCALER_BASE_IDX                                                           2
2710 #define regHUBPREQ1_PREFETCH_SETTINGS                                                                   0x0724
2711 #define regHUBPREQ1_PREFETCH_SETTINGS_BASE_IDX                                                          2
2712 #define regHUBPREQ1_PREFETCH_SETTINGS_C                                                                 0x0725
2713 #define regHUBPREQ1_PREFETCH_SETTINGS_C_BASE_IDX                                                        2
2714 #define regHUBPREQ1_VBLANK_PARAMETERS_0                                                                 0x0726
2715 #define regHUBPREQ1_VBLANK_PARAMETERS_0_BASE_IDX                                                        2
2716 #define regHUBPREQ1_VBLANK_PARAMETERS_1                                                                 0x0727
2717 #define regHUBPREQ1_VBLANK_PARAMETERS_1_BASE_IDX                                                        2
2718 #define regHUBPREQ1_VBLANK_PARAMETERS_2                                                                 0x0728
2719 #define regHUBPREQ1_VBLANK_PARAMETERS_2_BASE_IDX                                                        2
2720 #define regHUBPREQ1_VBLANK_PARAMETERS_3                                                                 0x0729
2721 #define regHUBPREQ1_VBLANK_PARAMETERS_3_BASE_IDX                                                        2
2722 #define regHUBPREQ1_VBLANK_PARAMETERS_4                                                                 0x072a
2723 #define regHUBPREQ1_VBLANK_PARAMETERS_4_BASE_IDX                                                        2
2724 #define regHUBPREQ1_FLIP_PARAMETERS_0                                                                   0x072b
2725 #define regHUBPREQ1_FLIP_PARAMETERS_0_BASE_IDX                                                          2
2726 #define regHUBPREQ1_FLIP_PARAMETERS_1                                                                   0x072c
2727 #define regHUBPREQ1_FLIP_PARAMETERS_1_BASE_IDX                                                          2
2728 #define regHUBPREQ1_FLIP_PARAMETERS_2                                                                   0x072d
2729 #define regHUBPREQ1_FLIP_PARAMETERS_2_BASE_IDX                                                          2
2730 #define regHUBPREQ1_NOM_PARAMETERS_0                                                                    0x072e
2731 #define regHUBPREQ1_NOM_PARAMETERS_0_BASE_IDX                                                           2
2732 #define regHUBPREQ1_NOM_PARAMETERS_1                                                                    0x072f
2733 #define regHUBPREQ1_NOM_PARAMETERS_1_BASE_IDX                                                           2
2734 #define regHUBPREQ1_NOM_PARAMETERS_2                                                                    0x0730
2735 #define regHUBPREQ1_NOM_PARAMETERS_2_BASE_IDX                                                           2
2736 #define regHUBPREQ1_NOM_PARAMETERS_3                                                                    0x0731
2737 #define regHUBPREQ1_NOM_PARAMETERS_3_BASE_IDX                                                           2
2738 #define regHUBPREQ1_NOM_PARAMETERS_4                                                                    0x0732
2739 #define regHUBPREQ1_NOM_PARAMETERS_4_BASE_IDX                                                           2
2740 #define regHUBPREQ1_NOM_PARAMETERS_5                                                                    0x0733
2741 #define regHUBPREQ1_NOM_PARAMETERS_5_BASE_IDX                                                           2
2742 #define regHUBPREQ1_NOM_PARAMETERS_6                                                                    0x0734
2743 #define regHUBPREQ1_NOM_PARAMETERS_6_BASE_IDX                                                           2
2744 #define regHUBPREQ1_NOM_PARAMETERS_7                                                                    0x0735
2745 #define regHUBPREQ1_NOM_PARAMETERS_7_BASE_IDX                                                           2
2746 #define regHUBPREQ1_PER_LINE_DELIVERY_PRE                                                               0x0736
2747 #define regHUBPREQ1_PER_LINE_DELIVERY_PRE_BASE_IDX                                                      2
2748 #define regHUBPREQ1_PER_LINE_DELIVERY                                                                   0x0737
2749 #define regHUBPREQ1_PER_LINE_DELIVERY_BASE_IDX                                                          2
2750 #define regHUBPREQ1_CURSOR_SETTINGS                                                                     0x0738
2751 #define regHUBPREQ1_CURSOR_SETTINGS_BASE_IDX                                                            2
2752 #define regHUBPREQ1_REF_FREQ_TO_PIX_FREQ                                                                0x0739
2753 #define regHUBPREQ1_REF_FREQ_TO_PIX_FREQ_BASE_IDX                                                       2
2754 #define regHUBPREQ1_DST_Y_DELTA_DRQ_LIMIT                                                               0x073a
2755 #define regHUBPREQ1_DST_Y_DELTA_DRQ_LIMIT_BASE_IDX                                                      2
2756 #define regHUBPREQ1_HUBPREQ_MEM_PWR_CTRL                                                                0x073b
2757 #define regHUBPREQ1_HUBPREQ_MEM_PWR_CTRL_BASE_IDX                                                       2
2758 #define regHUBPREQ1_HUBPREQ_MEM_PWR_STATUS                                                              0x073c
2759 #define regHUBPREQ1_HUBPREQ_MEM_PWR_STATUS_BASE_IDX                                                     2
2760 #define regHUBPREQ1_VBLANK_PARAMETERS_5                                                                 0x073f
2761 #define regHUBPREQ1_VBLANK_PARAMETERS_5_BASE_IDX                                                        2
2762 #define regHUBPREQ1_VBLANK_PARAMETERS_6                                                                 0x0740
2763 #define regHUBPREQ1_VBLANK_PARAMETERS_6_BASE_IDX                                                        2
2764 #define regHUBPREQ1_FLIP_PARAMETERS_3                                                                   0x0741
2765 #define regHUBPREQ1_FLIP_PARAMETERS_3_BASE_IDX                                                          2
2766 #define regHUBPREQ1_FLIP_PARAMETERS_4                                                                   0x0742
2767 #define regHUBPREQ1_FLIP_PARAMETERS_4_BASE_IDX                                                          2
2768 #define regHUBPREQ1_FLIP_PARAMETERS_5                                                                   0x0743
2769 #define regHUBPREQ1_FLIP_PARAMETERS_5_BASE_IDX                                                          2
2770 #define regHUBPREQ1_FLIP_PARAMETERS_6                                                                   0x0744
2771 #define regHUBPREQ1_FLIP_PARAMETERS_6_BASE_IDX                                                          2
2772 
2773 
2774 // addressBlock: dce_dc_dcbubp1_dispdec_hubpret_dispdec
2775 // base address: 0x370
2776 #define regHUBPRET1_HUBPRET_CONTROL                                                                     0x0748
2777 #define regHUBPRET1_HUBPRET_CONTROL_BASE_IDX                                                            2
2778 #define regHUBPRET1_HUBPRET_MEM_PWR_CTRL                                                                0x0749
2779 #define regHUBPRET1_HUBPRET_MEM_PWR_CTRL_BASE_IDX                                                       2
2780 #define regHUBPRET1_HUBPRET_MEM_PWR_STATUS                                                              0x074a
2781 #define regHUBPRET1_HUBPRET_MEM_PWR_STATUS_BASE_IDX                                                     2
2782 #define regHUBPRET1_HUBPRET_READ_LINE_CTRL0                                                             0x074b
2783 #define regHUBPRET1_HUBPRET_READ_LINE_CTRL0_BASE_IDX                                                    2
2784 #define regHUBPRET1_HUBPRET_READ_LINE_CTRL1                                                             0x074c
2785 #define regHUBPRET1_HUBPRET_READ_LINE_CTRL1_BASE_IDX                                                    2
2786 #define regHUBPRET1_HUBPRET_READ_LINE0                                                                  0x074d
2787 #define regHUBPRET1_HUBPRET_READ_LINE0_BASE_IDX                                                         2
2788 #define regHUBPRET1_HUBPRET_READ_LINE1                                                                  0x074e
2789 #define regHUBPRET1_HUBPRET_READ_LINE1_BASE_IDX                                                         2
2790 #define regHUBPRET1_HUBPRET_INTERRUPT                                                                   0x074f
2791 #define regHUBPRET1_HUBPRET_INTERRUPT_BASE_IDX                                                          2
2792 #define regHUBPRET1_HUBPRET_READ_LINE_VALUE                                                             0x0750
2793 #define regHUBPRET1_HUBPRET_READ_LINE_VALUE_BASE_IDX                                                    2
2794 #define regHUBPRET1_HUBPRET_READ_LINE_STATUS                                                            0x0751
2795 #define regHUBPRET1_HUBPRET_READ_LINE_STATUS_BASE_IDX                                                   2
2796 
2797 
2798 // addressBlock: dce_dc_dcbubp1_dispdec_cursor0_dispdec
2799 // base address: 0x370
2800 #define regCURSOR0_1_CURSOR_CONTROL                                                                     0x0754
2801 #define regCURSOR0_1_CURSOR_CONTROL_BASE_IDX                                                            2
2802 #define regCURSOR0_1_CURSOR_SURFACE_ADDRESS                                                             0x0755
2803 #define regCURSOR0_1_CURSOR_SURFACE_ADDRESS_BASE_IDX                                                    2
2804 #define regCURSOR0_1_CURSOR_SURFACE_ADDRESS_HIGH                                                        0x0756
2805 #define regCURSOR0_1_CURSOR_SURFACE_ADDRESS_HIGH_BASE_IDX                                               2
2806 #define regCURSOR0_1_CURSOR_SIZE                                                                        0x0757
2807 #define regCURSOR0_1_CURSOR_SIZE_BASE_IDX                                                               2
2808 #define regCURSOR0_1_CURSOR_POSITION                                                                    0x0758
2809 #define regCURSOR0_1_CURSOR_POSITION_BASE_IDX                                                           2
2810 #define regCURSOR0_1_CURSOR_HOT_SPOT                                                                    0x0759
2811 #define regCURSOR0_1_CURSOR_HOT_SPOT_BASE_IDX                                                           2
2812 #define regCURSOR0_1_CURSOR_STEREO_CONTROL                                                              0x075a
2813 #define regCURSOR0_1_CURSOR_STEREO_CONTROL_BASE_IDX                                                     2
2814 #define regCURSOR0_1_CURSOR_DST_OFFSET                                                                  0x075b
2815 #define regCURSOR0_1_CURSOR_DST_OFFSET_BASE_IDX                                                         2
2816 #define regCURSOR0_1_CURSOR_MEM_PWR_CTRL                                                                0x075c
2817 #define regCURSOR0_1_CURSOR_MEM_PWR_CTRL_BASE_IDX                                                       2
2818 #define regCURSOR0_1_CURSOR_MEM_PWR_STATUS                                                              0x075d
2819 #define regCURSOR0_1_CURSOR_MEM_PWR_STATUS_BASE_IDX                                                     2
2820 #define regCURSOR0_1_DMDATA_ADDRESS_HIGH                                                                0x075e
2821 #define regCURSOR0_1_DMDATA_ADDRESS_HIGH_BASE_IDX                                                       2
2822 #define regCURSOR0_1_DMDATA_ADDRESS_LOW                                                                 0x075f
2823 #define regCURSOR0_1_DMDATA_ADDRESS_LOW_BASE_IDX                                                        2
2824 #define regCURSOR0_1_DMDATA_CNTL                                                                        0x0760
2825 #define regCURSOR0_1_DMDATA_CNTL_BASE_IDX                                                               2
2826 #define regCURSOR0_1_DMDATA_QOS_CNTL                                                                    0x0761
2827 #define regCURSOR0_1_DMDATA_QOS_CNTL_BASE_IDX                                                           2
2828 #define regCURSOR0_1_DMDATA_STATUS                                                                      0x0762
2829 #define regCURSOR0_1_DMDATA_STATUS_BASE_IDX                                                             2
2830 #define regCURSOR0_1_DMDATA_SW_CNTL                                                                     0x0763
2831 #define regCURSOR0_1_DMDATA_SW_CNTL_BASE_IDX                                                            2
2832 #define regCURSOR0_1_DMDATA_SW_DATA                                                                     0x0764
2833 #define regCURSOR0_1_DMDATA_SW_DATA_BASE_IDX                                                            2
2834 
2835 
2836 // addressBlock: dce_dc_dcbubp1_dispdec_hubp_dcperfmon_dc_perfmon_dispdec
2837 // base address: 0x1de4
2838 #define regDC_PERFMON8_PERFCOUNTER_CNTL                                                                 0x0779
2839 #define regDC_PERFMON8_PERFCOUNTER_CNTL_BASE_IDX                                                        2
2840 #define regDC_PERFMON8_PERFCOUNTER_CNTL2                                                                0x077a
2841 #define regDC_PERFMON8_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
2842 #define regDC_PERFMON8_PERFCOUNTER_STATE                                                                0x077b
2843 #define regDC_PERFMON8_PERFCOUNTER_STATE_BASE_IDX                                                       2
2844 #define regDC_PERFMON8_PERFMON_CNTL                                                                     0x077c
2845 #define regDC_PERFMON8_PERFMON_CNTL_BASE_IDX                                                            2
2846 #define regDC_PERFMON8_PERFMON_CNTL2                                                                    0x077d
2847 #define regDC_PERFMON8_PERFMON_CNTL2_BASE_IDX                                                           2
2848 #define regDC_PERFMON8_PERFMON_CVALUE_INT_MISC                                                          0x077e
2849 #define regDC_PERFMON8_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
2850 #define regDC_PERFMON8_PERFMON_CVALUE_LOW                                                               0x077f
2851 #define regDC_PERFMON8_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
2852 #define regDC_PERFMON8_PERFMON_HI                                                                       0x0780
2853 #define regDC_PERFMON8_PERFMON_HI_BASE_IDX                                                              2
2854 #define regDC_PERFMON8_PERFMON_LOW                                                                      0x0781
2855 #define regDC_PERFMON8_PERFMON_LOW_BASE_IDX                                                             2
2856 
2857 
2858 // addressBlock: dce_dc_dcbubp2_dispdec_hubp_dispdec
2859 // base address: 0x6e0
2860 #define regHUBP2_DCSURF_SURFACE_CONFIG                                                                  0x079d
2861 #define regHUBP2_DCSURF_SURFACE_CONFIG_BASE_IDX                                                         2
2862 #define regHUBP2_DCSURF_ADDR_CONFIG                                                                     0x079e
2863 #define regHUBP2_DCSURF_ADDR_CONFIG_BASE_IDX                                                            2
2864 #define regHUBP2_DCSURF_TILING_CONFIG                                                                   0x079f
2865 #define regHUBP2_DCSURF_TILING_CONFIG_BASE_IDX                                                          2
2866 #define regHUBP2_DCSURF_PRI_VIEWPORT_START                                                              0x07a1
2867 #define regHUBP2_DCSURF_PRI_VIEWPORT_START_BASE_IDX                                                     2
2868 #define regHUBP2_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x07a2
2869 #define regHUBP2_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
2870 #define regHUBP2_DCSURF_PRI_VIEWPORT_START_C                                                            0x07a3
2871 #define regHUBP2_DCSURF_PRI_VIEWPORT_START_C_BASE_IDX                                                   2
2872 #define regHUBP2_DCSURF_PRI_VIEWPORT_DIMENSION_C                                                        0x07a4
2873 #define regHUBP2_DCSURF_PRI_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
2874 #define regHUBP2_DCSURF_SEC_VIEWPORT_START                                                              0x07a5
2875 #define regHUBP2_DCSURF_SEC_VIEWPORT_START_BASE_IDX                                                     2
2876 #define regHUBP2_DCSURF_SEC_VIEWPORT_DIMENSION                                                          0x07a6
2877 #define regHUBP2_DCSURF_SEC_VIEWPORT_DIMENSION_BASE_IDX                                                 2
2878 #define regHUBP2_DCSURF_SEC_VIEWPORT_START_C                                                            0x07a7
2879 #define regHUBP2_DCSURF_SEC_VIEWPORT_START_C_BASE_IDX                                                   2
2880 #define regHUBP2_DCSURF_SEC_VIEWPORT_DIMENSION_C                                                        0x07a8
2881 #define regHUBP2_DCSURF_SEC_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
2882 #define regHUBP2_DCHUBP_REQ_SIZE_CONFIG                                                                 0x07a9
2883 #define regHUBP2_DCHUBP_REQ_SIZE_CONFIG_BASE_IDX                                                        2
2884 #define regHUBP2_DCHUBP_REQ_SIZE_CONFIG_C                                                               0x07aa
2885 #define regHUBP2_DCHUBP_REQ_SIZE_CONFIG_C_BASE_IDX                                                      2
2886 #define regHUBP2_DCHUBP_CNTL                                                                            0x07ab
2887 #define regHUBP2_DCHUBP_CNTL_BASE_IDX                                                                   2
2888 #define regHUBP2_HUBP_CLK_CNTL                                                                          0x07ac
2889 #define regHUBP2_HUBP_CLK_CNTL_BASE_IDX                                                                 2
2890 #define regHUBP2_DCHUBP_VMPG_CONFIG                                                                     0x07ad
2891 #define regHUBP2_DCHUBP_VMPG_CONFIG_BASE_IDX                                                            2
2892 #define regHUBP2_HUBPREQ_DEBUG_DB                                                                       0x07ae
2893 #define regHUBP2_HUBPREQ_DEBUG_DB_BASE_IDX                                                              2
2894 #define regHUBP2_HUBPREQ_DEBUG                                                                          0x07af
2895 #define regHUBP2_HUBPREQ_DEBUG_BASE_IDX                                                                 2
2896 #define regHUBP2_HUBP_MEASURE_WIN_CTRL_DCFCLK                                                           0x07b3
2897 #define regHUBP2_HUBP_MEASURE_WIN_CTRL_DCFCLK_BASE_IDX                                                  2
2898 #define regHUBP2_HUBP_MEASURE_WIN_CTRL_DPPCLK                                                           0x07b4
2899 #define regHUBP2_HUBP_MEASURE_WIN_CTRL_DPPCLK_BASE_IDX                                                  2
2900 
2901 
2902 // addressBlock: dce_dc_dcbubp2_dispdec_hubpreq_dispdec
2903 // base address: 0x6e0
2904 #define regHUBPREQ2_DCSURF_SURFACE_PITCH                                                                0x07bf
2905 #define regHUBPREQ2_DCSURF_SURFACE_PITCH_BASE_IDX                                                       2
2906 #define regHUBPREQ2_DCSURF_SURFACE_PITCH_C                                                              0x07c0
2907 #define regHUBPREQ2_DCSURF_SURFACE_PITCH_C_BASE_IDX                                                     2
2908 #define regHUBPREQ2_VMID_SETTINGS_0                                                                     0x07c1
2909 #define regHUBPREQ2_VMID_SETTINGS_0_BASE_IDX                                                            2
2910 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS                                                      0x07c2
2911 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_BASE_IDX                                             2
2912 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH                                                 0x07c3
2913 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                        2
2914 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_C                                                    0x07c4
2915 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_C_BASE_IDX                                           2
2916 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C                                               0x07c5
2917 #define regHUBPREQ2_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                      2
2918 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS                                                    0x07c6
2919 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_BASE_IDX                                           2
2920 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH                                               0x07c7
2921 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                      2
2922 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_C                                                  0x07c8
2923 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_C_BASE_IDX                                         2
2924 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C                                             0x07c9
2925 #define regHUBPREQ2_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                    2
2926 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS                                                 0x07ca
2927 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_BASE_IDX                                        2
2928 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH                                            0x07cb
2929 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                   2
2930 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C                                               0x07cc
2931 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C_BASE_IDX                                      2
2932 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C                                          0x07cd
2933 #define regHUBPREQ2_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                 2
2934 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS                                               0x07ce
2935 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_BASE_IDX                                      2
2936 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH                                          0x07cf
2937 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                 2
2938 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C                                             0x07d0
2939 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C_BASE_IDX                                    2
2940 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C                                        0x07d1
2941 #define regHUBPREQ2_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                               2
2942 #define regHUBPREQ2_DCSURF_SURFACE_CONTROL                                                              0x07d2
2943 #define regHUBPREQ2_DCSURF_SURFACE_CONTROL_BASE_IDX                                                     2
2944 #define regHUBPREQ2_DCSURF_FLIP_CONTROL                                                                 0x07d3
2945 #define regHUBPREQ2_DCSURF_FLIP_CONTROL_BASE_IDX                                                        2
2946 #define regHUBPREQ2_DCSURF_FLIP_CONTROL2                                                                0x07d4
2947 #define regHUBPREQ2_DCSURF_FLIP_CONTROL2_BASE_IDX                                                       2
2948 #define regHUBPREQ2_DCSURF_SURFACE_FLIP_INTERRUPT                                                       0x07d8
2949 #define regHUBPREQ2_DCSURF_SURFACE_FLIP_INTERRUPT_BASE_IDX                                              2
2950 #define regHUBPREQ2_DCSURF_SURFACE_INUSE                                                                0x07d9
2951 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_BASE_IDX                                                       2
2952 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_HIGH                                                           0x07da
2953 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_HIGH_BASE_IDX                                                  2
2954 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_C                                                              0x07db
2955 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_C_BASE_IDX                                                     2
2956 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_HIGH_C                                                         0x07dc
2957 #define regHUBPREQ2_DCSURF_SURFACE_INUSE_HIGH_C_BASE_IDX                                                2
2958 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE                                                       0x07dd
2959 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_BASE_IDX                                              2
2960 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_HIGH                                                  0x07de
2961 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_BASE_IDX                                         2
2962 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_C                                                     0x07df
2963 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_C_BASE_IDX                                            2
2964 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C                                                0x07e0
2965 #define regHUBPREQ2_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C_BASE_IDX                                       2
2966 #define regHUBPREQ2_DCN_EXPANSION_MODE                                                                  0x07e1
2967 #define regHUBPREQ2_DCN_EXPANSION_MODE_BASE_IDX                                                         2
2968 #define regHUBPREQ2_DCN_TTU_QOS_WM                                                                      0x07e2
2969 #define regHUBPREQ2_DCN_TTU_QOS_WM_BASE_IDX                                                             2
2970 #define regHUBPREQ2_DCN_GLOBAL_TTU_CNTL                                                                 0x07e3
2971 #define regHUBPREQ2_DCN_GLOBAL_TTU_CNTL_BASE_IDX                                                        2
2972 #define regHUBPREQ2_DCN_SURF0_TTU_CNTL0                                                                 0x07e4
2973 #define regHUBPREQ2_DCN_SURF0_TTU_CNTL0_BASE_IDX                                                        2
2974 #define regHUBPREQ2_DCN_SURF0_TTU_CNTL1                                                                 0x07e5
2975 #define regHUBPREQ2_DCN_SURF0_TTU_CNTL1_BASE_IDX                                                        2
2976 #define regHUBPREQ2_DCN_SURF1_TTU_CNTL0                                                                 0x07e6
2977 #define regHUBPREQ2_DCN_SURF1_TTU_CNTL0_BASE_IDX                                                        2
2978 #define regHUBPREQ2_DCN_SURF1_TTU_CNTL1                                                                 0x07e7
2979 #define regHUBPREQ2_DCN_SURF1_TTU_CNTL1_BASE_IDX                                                        2
2980 #define regHUBPREQ2_DCN_CUR0_TTU_CNTL0                                                                  0x07e8
2981 #define regHUBPREQ2_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2
2982 #define regHUBPREQ2_DCN_CUR0_TTU_CNTL1                                                                  0x07e9
2983 #define regHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2
2984 #define regHUBPREQ2_DCN_CUR1_TTU_CNTL0                                                                  0x07ea
2985 #define regHUBPREQ2_DCN_CUR1_TTU_CNTL0_BASE_IDX                                                         2
2986 #define regHUBPREQ2_DCN_CUR1_TTU_CNTL1                                                                  0x07eb
2987 #define regHUBPREQ2_DCN_CUR1_TTU_CNTL1_BASE_IDX                                                         2
2988 #define regHUBPREQ2_DCN_DMDATA_VM_CNTL                                                                  0x07ec
2989 #define regHUBPREQ2_DCN_DMDATA_VM_CNTL_BASE_IDX                                                         2
2990 #define regHUBPREQ2_DCN_VM_SYSTEM_APERTURE_LOW_ADDR                                                     0x07ed
2991 #define regHUBPREQ2_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX                                            2
2992 #define regHUBPREQ2_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR                                                    0x07ee
2993 #define regHUBPREQ2_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX                                           2
2994 #define regHUBPREQ2_DCN_VM_MX_L1_TLB_CNTL                                                               0x07fb
2995 #define regHUBPREQ2_DCN_VM_MX_L1_TLB_CNTL_BASE_IDX                                                      2
2996 #define regHUBPREQ2_BLANK_OFFSET_0                                                                      0x07fc
2997 #define regHUBPREQ2_BLANK_OFFSET_0_BASE_IDX                                                             2
2998 #define regHUBPREQ2_BLANK_OFFSET_1                                                                      0x07fd
2999 #define regHUBPREQ2_BLANK_OFFSET_1_BASE_IDX                                                             2
3000 #define regHUBPREQ2_DST_DIMENSIONS                                                                      0x07fe
3001 #define regHUBPREQ2_DST_DIMENSIONS_BASE_IDX                                                             2
3002 #define regHUBPREQ2_DST_AFTER_SCALER                                                                    0x07ff
3003 #define regHUBPREQ2_DST_AFTER_SCALER_BASE_IDX                                                           2
3004 #define regHUBPREQ2_PREFETCH_SETTINGS                                                                   0x0800
3005 #define regHUBPREQ2_PREFETCH_SETTINGS_BASE_IDX                                                          2
3006 #define regHUBPREQ2_PREFETCH_SETTINGS_C                                                                 0x0801
3007 #define regHUBPREQ2_PREFETCH_SETTINGS_C_BASE_IDX                                                        2
3008 #define regHUBPREQ2_VBLANK_PARAMETERS_0                                                                 0x0802
3009 #define regHUBPREQ2_VBLANK_PARAMETERS_0_BASE_IDX                                                        2
3010 #define regHUBPREQ2_VBLANK_PARAMETERS_1                                                                 0x0803
3011 #define regHUBPREQ2_VBLANK_PARAMETERS_1_BASE_IDX                                                        2
3012 #define regHUBPREQ2_VBLANK_PARAMETERS_2                                                                 0x0804
3013 #define regHUBPREQ2_VBLANK_PARAMETERS_2_BASE_IDX                                                        2
3014 #define regHUBPREQ2_VBLANK_PARAMETERS_3                                                                 0x0805
3015 #define regHUBPREQ2_VBLANK_PARAMETERS_3_BASE_IDX                                                        2
3016 #define regHUBPREQ2_VBLANK_PARAMETERS_4                                                                 0x0806
3017 #define regHUBPREQ2_VBLANK_PARAMETERS_4_BASE_IDX                                                        2
3018 #define regHUBPREQ2_FLIP_PARAMETERS_0                                                                   0x0807
3019 #define regHUBPREQ2_FLIP_PARAMETERS_0_BASE_IDX                                                          2
3020 #define regHUBPREQ2_FLIP_PARAMETERS_1                                                                   0x0808
3021 #define regHUBPREQ2_FLIP_PARAMETERS_1_BASE_IDX                                                          2
3022 #define regHUBPREQ2_FLIP_PARAMETERS_2                                                                   0x0809
3023 #define regHUBPREQ2_FLIP_PARAMETERS_2_BASE_IDX                                                          2
3024 #define regHUBPREQ2_NOM_PARAMETERS_0                                                                    0x080a
3025 #define regHUBPREQ2_NOM_PARAMETERS_0_BASE_IDX                                                           2
3026 #define regHUBPREQ2_NOM_PARAMETERS_1                                                                    0x080b
3027 #define regHUBPREQ2_NOM_PARAMETERS_1_BASE_IDX                                                           2
3028 #define regHUBPREQ2_NOM_PARAMETERS_2                                                                    0x080c
3029 #define regHUBPREQ2_NOM_PARAMETERS_2_BASE_IDX                                                           2
3030 #define regHUBPREQ2_NOM_PARAMETERS_3                                                                    0x080d
3031 #define regHUBPREQ2_NOM_PARAMETERS_3_BASE_IDX                                                           2
3032 #define regHUBPREQ2_NOM_PARAMETERS_4                                                                    0x080e
3033 #define regHUBPREQ2_NOM_PARAMETERS_4_BASE_IDX                                                           2
3034 #define regHUBPREQ2_NOM_PARAMETERS_5                                                                    0x080f
3035 #define regHUBPREQ2_NOM_PARAMETERS_5_BASE_IDX                                                           2
3036 #define regHUBPREQ2_NOM_PARAMETERS_6                                                                    0x0810
3037 #define regHUBPREQ2_NOM_PARAMETERS_6_BASE_IDX                                                           2
3038 #define regHUBPREQ2_NOM_PARAMETERS_7                                                                    0x0811
3039 #define regHUBPREQ2_NOM_PARAMETERS_7_BASE_IDX                                                           2
3040 #define regHUBPREQ2_PER_LINE_DELIVERY_PRE                                                               0x0812
3041 #define regHUBPREQ2_PER_LINE_DELIVERY_PRE_BASE_IDX                                                      2
3042 #define regHUBPREQ2_PER_LINE_DELIVERY                                                                   0x0813
3043 #define regHUBPREQ2_PER_LINE_DELIVERY_BASE_IDX                                                          2
3044 #define regHUBPREQ2_CURSOR_SETTINGS                                                                     0x0814
3045 #define regHUBPREQ2_CURSOR_SETTINGS_BASE_IDX                                                            2
3046 #define regHUBPREQ2_REF_FREQ_TO_PIX_FREQ                                                                0x0815
3047 #define regHUBPREQ2_REF_FREQ_TO_PIX_FREQ_BASE_IDX                                                       2
3048 #define regHUBPREQ2_DST_Y_DELTA_DRQ_LIMIT                                                               0x0816
3049 #define regHUBPREQ2_DST_Y_DELTA_DRQ_LIMIT_BASE_IDX                                                      2
3050 #define regHUBPREQ2_HUBPREQ_MEM_PWR_CTRL                                                                0x0817
3051 #define regHUBPREQ2_HUBPREQ_MEM_PWR_CTRL_BASE_IDX                                                       2
3052 #define regHUBPREQ2_HUBPREQ_MEM_PWR_STATUS                                                              0x0818
3053 #define regHUBPREQ2_HUBPREQ_MEM_PWR_STATUS_BASE_IDX                                                     2
3054 #define regHUBPREQ2_VBLANK_PARAMETERS_5                                                                 0x081b
3055 #define regHUBPREQ2_VBLANK_PARAMETERS_5_BASE_IDX                                                        2
3056 #define regHUBPREQ2_VBLANK_PARAMETERS_6                                                                 0x081c
3057 #define regHUBPREQ2_VBLANK_PARAMETERS_6_BASE_IDX                                                        2
3058 #define regHUBPREQ2_FLIP_PARAMETERS_3                                                                   0x081d
3059 #define regHUBPREQ2_FLIP_PARAMETERS_3_BASE_IDX                                                          2
3060 #define regHUBPREQ2_FLIP_PARAMETERS_4                                                                   0x081e
3061 #define regHUBPREQ2_FLIP_PARAMETERS_4_BASE_IDX                                                          2
3062 #define regHUBPREQ2_FLIP_PARAMETERS_5                                                                   0x081f
3063 #define regHUBPREQ2_FLIP_PARAMETERS_5_BASE_IDX                                                          2
3064 #define regHUBPREQ2_FLIP_PARAMETERS_6                                                                   0x0820
3065 #define regHUBPREQ2_FLIP_PARAMETERS_6_BASE_IDX                                                          2
3066 
3067 
3068 // addressBlock: dce_dc_dcbubp2_dispdec_hubpret_dispdec
3069 // base address: 0x6e0
3070 #define regHUBPRET2_HUBPRET_CONTROL                                                                     0x0824
3071 #define regHUBPRET2_HUBPRET_CONTROL_BASE_IDX                                                            2
3072 #define regHUBPRET2_HUBPRET_MEM_PWR_CTRL                                                                0x0825
3073 #define regHUBPRET2_HUBPRET_MEM_PWR_CTRL_BASE_IDX                                                       2
3074 #define regHUBPRET2_HUBPRET_MEM_PWR_STATUS                                                              0x0826
3075 #define regHUBPRET2_HUBPRET_MEM_PWR_STATUS_BASE_IDX                                                     2
3076 #define regHUBPRET2_HUBPRET_READ_LINE_CTRL0                                                             0x0827
3077 #define regHUBPRET2_HUBPRET_READ_LINE_CTRL0_BASE_IDX                                                    2
3078 #define regHUBPRET2_HUBPRET_READ_LINE_CTRL1                                                             0x0828
3079 #define regHUBPRET2_HUBPRET_READ_LINE_CTRL1_BASE_IDX                                                    2
3080 #define regHUBPRET2_HUBPRET_READ_LINE0                                                                  0x0829
3081 #define regHUBPRET2_HUBPRET_READ_LINE0_BASE_IDX                                                         2
3082 #define regHUBPRET2_HUBPRET_READ_LINE1                                                                  0x082a
3083 #define regHUBPRET2_HUBPRET_READ_LINE1_BASE_IDX                                                         2
3084 #define regHUBPRET2_HUBPRET_INTERRUPT                                                                   0x082b
3085 #define regHUBPRET2_HUBPRET_INTERRUPT_BASE_IDX                                                          2
3086 #define regHUBPRET2_HUBPRET_READ_LINE_VALUE                                                             0x082c
3087 #define regHUBPRET2_HUBPRET_READ_LINE_VALUE_BASE_IDX                                                    2
3088 #define regHUBPRET2_HUBPRET_READ_LINE_STATUS                                                            0x082d
3089 #define regHUBPRET2_HUBPRET_READ_LINE_STATUS_BASE_IDX                                                   2
3090 
3091 
3092 // addressBlock: dce_dc_dcbubp2_dispdec_cursor0_dispdec
3093 // base address: 0x6e0
3094 #define regCURSOR0_2_CURSOR_CONTROL                                                                     0x0830
3095 #define regCURSOR0_2_CURSOR_CONTROL_BASE_IDX                                                            2
3096 #define regCURSOR0_2_CURSOR_SURFACE_ADDRESS                                                             0x0831
3097 #define regCURSOR0_2_CURSOR_SURFACE_ADDRESS_BASE_IDX                                                    2
3098 #define regCURSOR0_2_CURSOR_SURFACE_ADDRESS_HIGH                                                        0x0832
3099 #define regCURSOR0_2_CURSOR_SURFACE_ADDRESS_HIGH_BASE_IDX                                               2
3100 #define regCURSOR0_2_CURSOR_SIZE                                                                        0x0833
3101 #define regCURSOR0_2_CURSOR_SIZE_BASE_IDX                                                               2
3102 #define regCURSOR0_2_CURSOR_POSITION                                                                    0x0834
3103 #define regCURSOR0_2_CURSOR_POSITION_BASE_IDX                                                           2
3104 #define regCURSOR0_2_CURSOR_HOT_SPOT                                                                    0x0835
3105 #define regCURSOR0_2_CURSOR_HOT_SPOT_BASE_IDX                                                           2
3106 #define regCURSOR0_2_CURSOR_STEREO_CONTROL                                                              0x0836
3107 #define regCURSOR0_2_CURSOR_STEREO_CONTROL_BASE_IDX                                                     2
3108 #define regCURSOR0_2_CURSOR_DST_OFFSET                                                                  0x0837
3109 #define regCURSOR0_2_CURSOR_DST_OFFSET_BASE_IDX                                                         2
3110 #define regCURSOR0_2_CURSOR_MEM_PWR_CTRL                                                                0x0838
3111 #define regCURSOR0_2_CURSOR_MEM_PWR_CTRL_BASE_IDX                                                       2
3112 #define regCURSOR0_2_CURSOR_MEM_PWR_STATUS                                                              0x0839
3113 #define regCURSOR0_2_CURSOR_MEM_PWR_STATUS_BASE_IDX                                                     2
3114 #define regCURSOR0_2_DMDATA_ADDRESS_HIGH                                                                0x083a
3115 #define regCURSOR0_2_DMDATA_ADDRESS_HIGH_BASE_IDX                                                       2
3116 #define regCURSOR0_2_DMDATA_ADDRESS_LOW                                                                 0x083b
3117 #define regCURSOR0_2_DMDATA_ADDRESS_LOW_BASE_IDX                                                        2
3118 #define regCURSOR0_2_DMDATA_CNTL                                                                        0x083c
3119 #define regCURSOR0_2_DMDATA_CNTL_BASE_IDX                                                               2
3120 #define regCURSOR0_2_DMDATA_QOS_CNTL                                                                    0x083d
3121 #define regCURSOR0_2_DMDATA_QOS_CNTL_BASE_IDX                                                           2
3122 #define regCURSOR0_2_DMDATA_STATUS                                                                      0x083e
3123 #define regCURSOR0_2_DMDATA_STATUS_BASE_IDX                                                             2
3124 #define regCURSOR0_2_DMDATA_SW_CNTL                                                                     0x083f
3125 #define regCURSOR0_2_DMDATA_SW_CNTL_BASE_IDX                                                            2
3126 #define regCURSOR0_2_DMDATA_SW_DATA                                                                     0x0840
3127 #define regCURSOR0_2_DMDATA_SW_DATA_BASE_IDX                                                            2
3128 
3129 
3130 // addressBlock: dce_dc_dcbubp2_dispdec_hubp_dcperfmon_dc_perfmon_dispdec
3131 // base address: 0x2154
3132 #define regDC_PERFMON9_PERFCOUNTER_CNTL                                                                 0x0855
3133 #define regDC_PERFMON9_PERFCOUNTER_CNTL_BASE_IDX                                                        2
3134 #define regDC_PERFMON9_PERFCOUNTER_CNTL2                                                                0x0856
3135 #define regDC_PERFMON9_PERFCOUNTER_CNTL2_BASE_IDX                                                       2
3136 #define regDC_PERFMON9_PERFCOUNTER_STATE                                                                0x0857
3137 #define regDC_PERFMON9_PERFCOUNTER_STATE_BASE_IDX                                                       2
3138 #define regDC_PERFMON9_PERFMON_CNTL                                                                     0x0858
3139 #define regDC_PERFMON9_PERFMON_CNTL_BASE_IDX                                                            2
3140 #define regDC_PERFMON9_PERFMON_CNTL2                                                                    0x0859
3141 #define regDC_PERFMON9_PERFMON_CNTL2_BASE_IDX                                                           2
3142 #define regDC_PERFMON9_PERFMON_CVALUE_INT_MISC                                                          0x085a
3143 #define regDC_PERFMON9_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                 2
3144 #define regDC_PERFMON9_PERFMON_CVALUE_LOW                                                               0x085b
3145 #define regDC_PERFMON9_PERFMON_CVALUE_LOW_BASE_IDX                                                      2
3146 #define regDC_PERFMON9_PERFMON_HI                                                                       0x085c
3147 #define regDC_PERFMON9_PERFMON_HI_BASE_IDX                                                              2
3148 #define regDC_PERFMON9_PERFMON_LOW                                                                      0x085d
3149 #define regDC_PERFMON9_PERFMON_LOW_BASE_IDX                                                             2
3150 
3151 
3152 // addressBlock: dce_dc_dcbubp3_dispdec_hubp_dispdec
3153 // base address: 0xa50
3154 #define regHUBP3_DCSURF_SURFACE_CONFIG                                                                  0x0879
3155 #define regHUBP3_DCSURF_SURFACE_CONFIG_BASE_IDX                                                         2
3156 #define regHUBP3_DCSURF_ADDR_CONFIG                                                                     0x087a
3157 #define regHUBP3_DCSURF_ADDR_CONFIG_BASE_IDX                                                            2
3158 #define regHUBP3_DCSURF_TILING_CONFIG                                                                   0x087b
3159 #define regHUBP3_DCSURF_TILING_CONFIG_BASE_IDX                                                          2
3160 #define regHUBP3_DCSURF_PRI_VIEWPORT_START                                                              0x087d
3161 #define regHUBP3_DCSURF_PRI_VIEWPORT_START_BASE_IDX                                                     2
3162 #define regHUBP3_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x087e
3163 #define regHUBP3_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
3164 #define regHUBP3_DCSURF_PRI_VIEWPORT_START_C                                                            0x087f
3165 #define regHUBP3_DCSURF_PRI_VIEWPORT_START_C_BASE_IDX                                                   2
3166 #define regHUBP3_DCSURF_PRI_VIEWPORT_DIMENSION_C                                                        0x0880
3167 #define regHUBP3_DCSURF_PRI_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
3168 #define regHUBP3_DCSURF_SEC_VIEWPORT_START                                                              0x0881
3169 #define regHUBP3_DCSURF_SEC_VIEWPORT_START_BASE_IDX                                                     2
3170 #define regHUBP3_DCSURF_SEC_VIEWPORT_DIMENSION                                                          0x0882
3171 #define regHUBP3_DCSURF_SEC_VIEWPORT_DIMENSION_BASE_IDX                                                 2
3172 #define regHUBP3_DCSURF_SEC_VIEWPORT_START_C                                                            0x0883
3173 #define regHUBP3_DCSURF_SEC_VIEWPORT_START_C_BASE_IDX                                                   2
3174 #define regHUBP3_DCSURF_SEC_VIEWPORT_DIMENSION_C                                                        0x0884
3175 #define regHUBP3_DCSURF_SEC_VIEWPORT_DIMENSION_C_BASE_IDX                                               2
3176 #define regHUBP3_DCHUBP_REQ_SIZE_CONFIG                                                                 0x0885
3177 #define regHUBP3_DCHUBP_REQ_SIZE_CONFIG_BASE_IDX                                                        2
3178 #define regHUBP3_DCHUBP_REQ_SIZE_CONFIG_C                                                               0x0886
3179 #define regHUBP3_DCHUBP_REQ_SIZE_CONFIG_C_BASE_IDX                                                      2
3180 #define regHUBP3_DCHUBP_CNTL                                                                            0x0887
3181 #define regHUBP3_DCHUBP_CNTL_BASE_IDX                                                                   2
3182 #define regHUBP3_HUBP_CLK_CNTL                                                                          0x0888
3183 #define regHUBP3_HUBP_CLK_CNTL_BASE_IDX                                                                 2
3184 #define regHUBP3_DCHUBP_VMPG_CONFIG                                                                     0x0889
3185 #define regHUBP3_DCHUBP_VMPG_CONFIG_BASE_IDX                                                            2
3186 #define regHUBP3_HUBPREQ_DEBUG_DB                                                                       0x088a
3187 #define regHUBP3_HUBPREQ_DEBUG_DB_BASE_IDX                                                              2
3188 #define regHUBP3_HUBPREQ_DEBUG                                                                          0x088b
3189 #define regHUBP3_HUBPREQ_DEBUG_BASE_IDX                                                                 2
3190 #define regHUBP3_HUBP_MEASURE_WIN_CTRL_DCFCLK                                                           0x088f
3191 #define regHUBP3_HUBP_MEASURE_WIN_CTRL_DCFCLK_BASE_IDX                                                  2
3192 #define regHUBP3_HUBP_MEASURE_WIN_CTRL_DPPCLK                                                           0x0890
3193 #define regHUBP3_HUBP_MEASURE_WIN_CTRL_DPPCLK_BASE_IDX                                                  2
3194 
3195 
3196 // addressBlock: dce_dc_dcbubp3_dispdec_hubpreq_dispdec
3197 // base address: 0xa50
3198 #define regHUBPREQ3_DCSURF_SURFACE_PITCH                                                                0x089b
3199 #define regHUBPREQ3_DCSURF_SURFACE_PITCH_BASE_IDX                                                       2
3200 #define regHUBPREQ3_DCSURF_SURFACE_PITCH_C                                                              0x089c
3201 #define regHUBPREQ3_DCSURF_SURFACE_PITCH_C_BASE_IDX                                                     2
3202 #define regHUBPREQ3_VMID_SETTINGS_0                                                                     0x089d
3203 #define regHUBPREQ3_VMID_SETTINGS_0_BASE_IDX                                                            2
3204 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS                                                      0x089e
3205 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_BASE_IDX                                             2
3206 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH                                                 0x089f
3207 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                        2
3208 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_C                                                    0x08a0
3209 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_C_BASE_IDX                                           2
3210 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C                                               0x08a1
3211 #define regHUBPREQ3_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                      2
3212 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS                                                    0x08a2
3213 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_BASE_IDX                                           2
3214 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH                                               0x08a3
3215 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_BASE_IDX                                      2
3216 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_C                                                  0x08a4
3217 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_C_BASE_IDX                                         2
3218 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C                                             0x08a5
3219 #define regHUBPREQ3_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                    2
3220 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS                                                 0x08a6
3221 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_BASE_IDX                                        2
3222 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH                                            0x08a7
3223 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                   2
3224 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C                                               0x08a8
3225 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C_BASE_IDX                                      2
3226 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C                                          0x08a9
3227 #define regHUBPREQ3_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                                 2
3228 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS                                               0x08aa
3229 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_BASE_IDX                                      2
3230 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH                                          0x08ab
3231 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_BASE_IDX                                 2
3232 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C                                             0x08ac
3233 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_C_BASE_IDX                                    2
3234 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C                                        0x08ad
3235 #define regHUBPREQ3_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH_C_BASE_IDX                               2
3236 #define regHUBPREQ3_DCSURF_SURFACE_CONTROL                                                              0x08ae
3237 #define regHUBPREQ3_DCSURF_SURFACE_CONTROL_BASE_IDX                                                     2
3238 #define regHUBPREQ3_DCSURF_FLIP_CONTROL                                                                 0x08af
3239 #define regHUBPREQ3_DCSURF_FLIP_CONTROL_BASE_IDX                                                        2
3240 #define regHUBPREQ3_DCSURF_FLIP_CONTROL2                                                                0x08b0
3241 #define regHUBPREQ3_DCSURF_FLIP_CONTROL2_BASE_IDX                                                       2
3242 #define regHUBPREQ3_DCSURF_SURFACE_FLIP_INTERRUPT                                                       0x08b4
3243 #define regHUBPREQ3_DCSURF_SURFACE_FLIP_INTERRUPT_BASE_IDX                                              2
3244 #define regHUBPREQ3_DCSURF_SURFACE_INUSE                                                                0x08b5
3245 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_BASE_IDX                                                       2
3246 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_HIGH                                                           0x08b6
3247 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_HIGH_BASE_IDX                                                  2
3248 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_C                                                              0x08b7
3249 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_C_BASE_IDX                                                     2
3250 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_HIGH_C                                                         0x08b8
3251 #define regHUBPREQ3_DCSURF_SURFACE_INUSE_HIGH_C_BASE_IDX                                                2
3252 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE                                                       0x08b9
3253 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_BASE_IDX                                              2
3254 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_HIGH                                                  0x08ba
3255 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_BASE_IDX                                         2
3256 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_C                                                     0x08bb
3257 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_C_BASE_IDX                                            2
3258 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C                                                0x08bc
3259 #define regHUBPREQ3_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C_BASE_IDX                                       2
3260 #define regHUBPREQ3_DCN_EXPANSION_MODE                                                                  0x08bd
3261 #define regHUBPREQ3_DCN_EXPANSION_MODE_BASE_IDX                                                         2
3262 #define regHUBPREQ3_DCN_TTU_QOS_WM                                                                      0x08be
3263 #define regHUBPREQ3_DCN_TTU_QOS_WM_BASE_IDX                                                             2
3264 #define regHUBPREQ3_DCN_GLOBAL_TTU_CNTL                                                                 0x08bf
3265 #define regHUBPREQ3_DCN_GLOBAL_TTU_CNTL_BASE_IDX                                                        2
3266 #define regHUBPREQ3_DCN_SURF0_TTU_CNTL0                                                                 0x08c0
3267 #define regHUBPREQ3_DCN_SURF0_TTU_CNTL0_BASE_IDX                                                        2
3268 #define regHUBPREQ3_DCN_SURF0_TTU_CNTL1                                                                 0x08c1
3269 #define regHUBPREQ3_DCN_SURF0_TTU_CNTL1_BASE_IDX                                                        2
3270 #define regHUBPREQ3_DCN_SURF1_TTU_CNTL0                                                                 0x08c2
3271 #define regHUBPREQ3_DCN_SURF1_TTU_CNTL0_BASE_IDX                                                        2
3272 #define regHUBPREQ3_DCN_SURF1_TTU_CNTL1                                                                 0x08c3
3273 #define regHUBPREQ3_DCN_SURF1_TTU_CNTL1_BASE_IDX                                                        2
3274 #define regHUBPREQ3_DCN_CUR0_TTU_CNTL0                                                                  0x08c4
3275 #define regHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2
3276 #define regHUBPREQ3_DCN_CUR0_TTU_CNTL1                                                                  0x08c5
3277 #define regHUBPREQ3_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2
3278 #define regHUBPREQ3_DCN_CUR1_TTU_CNTL0                                                                  0x08c6
3279 #define regHUBPREQ3_DCN_CUR1_TTU_CNTL0_BASE_IDX                                                         2
3280 #define regHUBPREQ3_DCN_CUR1_TTU_CNTL1                                                                  0x08c7
3281 #define regHUBPREQ3_DCN_CUR1_TTU_CNTL1_BASE_IDX                                                         2
3282 #define regHUBPREQ3_DCN_DMDATA_VM_CNTL                                                                  0x08c8
3283 #define regHUBPREQ3_DCN_DMDATA_VM_CNTL_BASE_IDX                                                         2
3284 #define regHUBPREQ3_DCN_VM_SYSTEM_APERTURE_LOW_ADDR                                                     0x08c9
3285 #define regHUBPREQ3_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_BASE_IDX                                            2
3286 #define regHUBPREQ3_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR                                                    0x08ca
3287 #define regHUBPREQ3_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_BASE_IDX                                           2
3288 #define regHUBPREQ3_DCN_VM_MX_L1_TLB_CNTL                                                               0x08d7
3289 #define regHUBPREQ3_DCN_VM_MX_L1_TLB_CNTL_BASE_IDX                                                      2
3290 #define regHUBPREQ3_BLANK_OFFSET_0                                                                      0x08d8
3291 #define regHUBPREQ3_BLANK_OFFSET_0_BASE_IDX                                                             2
3292 #define regHUBPREQ3_BLANK_OFFSET_1                                                                      0x08d9
3293 #define regHUBPREQ3_BLANK_OFFSET_1_BASE_IDX                                                             2
3294 #define regHUBPREQ3_DST_DIMENSIONS                                                                      0x08da
3295 #define regHUBPREQ3_DST_DIMENSIONS_BASE_IDX                                                             2
3296 #define regHUBPREQ3_DST_AFTER_SCALER                                                                    0x08db
3297 #define regHUBPREQ3_DST_AFTER_SCALER_BASE_IDX                                                           2
3298 #define regHUBPREQ3_PREFETCH_SETTINGS                                                                   0x08dc
3299 #define regHUBPREQ3_PREFETCH_SETTINGS_BASE_IDX                                                          2
3300 #define regHUBPREQ3_PREFETCH_SETTINGS_C                                                                 0x08dd
3301 #define regHUBPREQ3_PREFETCH_SETTINGS_C_BASE_IDX                                                        2
3302 #define regHUBPREQ3_VBLANK_PARAMETERS_0                                                                 0x08de
3303 #define regHUBPREQ3_VBLANK_PARAMETERS_0_BASE_IDX                                                        2
3304 #define regHUBPREQ3_VBLANK_PARAMETERS_1                                                                 0x08df
3305 #define regHUBPREQ3_VBLANK_PARAMETERS_1_BASE_IDX                                                        2
3306 #define regHUBPREQ3_VBLANK_PARAMETERS_2                                                                 0x08e0
3307 #define regHUBPREQ3_VBLANK_PARAMETERS_2_BASE_IDX                                                        2
3308 #define regHUBPREQ3_VBLANK_PARAMETERS_3                                                                 0x08e1
3309 #define regHUBPREQ3_VBLANK_PARAMETERS_3_BASE_IDX                                                        2
3310 #define regHUBPREQ3_VBLANK_PARAMETERS_4                                                                 0x08e2
3311 #define regHUBPREQ3_VBLANK_PARAMETERS_4_BASE_IDX                                                        2
3312 #define regHUBPREQ3_FLIP_PARAMETERS_0                                                                   0x08e3
3313 #define regHUBPREQ3_FLIP_PARAMETERS_0_BASE_IDX                                                          2
3314 #define regHUBPREQ3_FLIP_PARAMETERS_1                                                                   0x08e4
3315 #define regHUBPREQ3_FLIP_PARAMETERS_1_BASE_IDX                                                          2
3316 #define regHUBPREQ3_FLIP_PARAMETERS_2                                                                   0x08e5
3317 #define regHUBPREQ3_FLIP_PARAMETERS_2_BASE_IDX                                                          2
3318 #define regHUBPREQ3_NOM_PARAMETERS_0                                                                    0x08e6
3319 #define regHUBPREQ3_NOM_PARAMETERS_0_BASE_IDX                                                           2
3320 #define regHUBPREQ3_NOM_PARAMETERS_1                                                                    0x08e7
3321 #define regHUBPREQ3_NOM_PARAMETERS_1_BASE_IDX                                                           2
3322 #define regHUBPREQ3_NOM_PARAMETERS_2                                                                    0x08e8
3323 #define regHUBPREQ3_NOM_PARAMETERS_2_BASE_IDX                                                           2
3324 #define regHUBPREQ3_NOM_PARAMETERS_3                                                                    0x08e9
3325 #define regHUBPREQ3_NOM_PARAMETERS_3_BASE_IDX                                                           2
3326 #define regHUBPREQ3_NOM_PARAMETERS_4                                                                    0x08ea
3327 #define regHUBPREQ3_NOM_PARAMETERS_4_BASE_IDX                                                           2
3328 #define regHUBPREQ3_NOM_PARAMETERS_5                                                                    0x08eb
3329 #define regHUBPREQ3_NOM_PARAMETERS_5_BASE_IDX                                                           2
3330 #define regHUBPREQ3_NOM_PARAMETERS_6                                                                    0x08ec
3331 #define regHUBPREQ3_NOM_PARAMETERS_6_BASE_IDX                                                           2
3332 #define regHUBPREQ3_NOM_PARAMETERS_7                                                                    0x08ed
3333 #define regHUBPREQ3_NOM_PARAMETERS_7_BASE_IDX                                                           2
3334 #define regHUBPREQ3_PER_LINE_DELIVERY_PRE                                                               0x08ee
3335 #define regHUBPREQ3_PER_LINE_DELIVERY_PRE_BASE_IDX                                                      2
3336 #define regHUBPREQ3_PER_LINE_DELIVERY                                                                   0x08ef
3337 #define regHUBPREQ3_PER_LINE_DELIVERY_BASE_IDX                                                          2
3338 #define regHUBPREQ3_CURSOR_SETTINGS                                                                     0x08f0
3339 #define regHUBPREQ3_CURSOR_SETTINGS_BASE_IDX                                                            2
3340 #define regHUBPREQ3_REF_FREQ_TO_PIX_FREQ                                                                0x08f1
3341 #define regHUBPREQ3_REF_FREQ_TO_PIX_FREQ_BASE_IDX                                                       2
3342 #define regHUBPREQ3_DST_Y_DELTA_DRQ_LIMIT                                                               0x08f2
3343 #define regHUBPREQ3_DST_Y_DELTA_DRQ_LIMIT_BASE_IDX                                                      2
3344 #define regHUBPREQ3_HUBPREQ_MEM_PWR_CTRL                                                                0x08f3
3345 #define regHUBPREQ3_HUBPREQ_MEM_PWR_CTRL_BASE_IDX                                                       2
3346 #define regHUBPREQ3_HUBPREQ_MEM_PWR_STATUS                                                              0x08f4
3347 #define regHUBPREQ3_HUBPREQ_MEM_PWR_STATUS_BASE_IDX                                                     2
3348 #define regHUBPREQ3_VBLANK_PARAMETERS_5                                                                 0x08f7
3349 #define regHUBPREQ3_VBLANK_PARAMETERS_5_BASE_IDX                                                        2
3350 #define regHUBPREQ3_VBLANK_PARAMETERS_6                                                                 0x08f8
3351 #define regHUBPREQ3_VBLANK_PARAMETERS_6_BASE_IDX                                                        2
3352 #define regHUBPREQ3_FLIP_PARAMETERS_3                                                                   0x08f9
3353 #define regHUBPREQ3_FLIP_PARAMETERS_3_BASE_IDX                                                          2
3354 #define regHUBPREQ3_FLIP_PARAMETERS_4                                                                   0x08fa
3355 #define regHUBPREQ3_FLIP_PARAMETERS_4_BASE_IDX                                                          2
3356 #define regHUBPREQ3_FLIP_PARAMETERS_5                                                                   0x08fb
3357 #define regHUBPREQ3_FLIP_PARAMETERS_5_BASE_IDX                                                          2
3358 #define regHUBPREQ3_FLIP_PARAMETERS_6                                                                   0x08fc
3359 #define regHUBPREQ3_FLIP_PARAMETERS_6_BASE_IDX                                                          2
3360 
3361 
3362 // addressBlock: dce_dc_dcbubp3_dispdec_hubpret_dispdec
3363 // base address: 0xa50
3364 #define regHUBPRET3_HUBPRET_CONTROL                                                                     0x0900
3365 #define regHUBPRET3_HUBPRET_CONTROL_BASE_IDX                                                            2
3366 #define regHUBPRET3_HUBPRET_MEM_PWR_CTRL                                                                0x0901
3367 #define regHUBPRET3_HUBPRET_MEM_PWR_CTRL_BASE_IDX                                                       2
3368 #define regHUBPRET3_HUBPRET_MEM_PWR_STATUS                                                              0x0902
3369 #define regHUBPRET3_HUBPRET_MEM_PWR_STATUS_BASE_IDX                                                     2
3370 #define regHUBPRET3_HUBPRET_READ_LINE_CTRL0                                                             0x0903
3371 #define regHUBPRET3_HUBPRET_READ_LINE_CTRL0_BASE_IDX                                                    2
3372 #define regHUBPRET3_HUBPRET_READ_LINE_CTRL1                                                             0x0904
3373 #define regHUBPRET3_HUBPRET_READ_LINE_CTRL1_BASE_IDX                                                    2
3374 #define regHUBPRET3_HUBPRET_READ_LINE0                                                                  0x0905
3375 #define regHUBPRET3_HUBPRET_READ_LINE0_BASE_IDX                                                         2
3376 #define regHUBPRET3_HUBPRET_READ_LINE1                                                                  0x0906
3377 #define regHUBPRET3_HUBPRET_READ_LINE1_BASE_IDX                                                         2
3378 #define regHUBPRET3_HUBPRET_INTERRUPT                                                                   0x0907
3379 #define regHUBPRET3_HUBPRET_INTERRUPT_BASE_IDX                                                          2
3380 #define regHUBPRET3_HUBPRET_READ_LINE_VALUE                                                             0x0908
3381 #define regHUBPRET3_HUBPRET_READ_LINE_VALUE_BASE_IDX                                                    2
3382 #define regHUBPRET3_HUBPRET_READ_LINE_STATUS                                                            0x0909
3383 #define regHUBPRET3_HUBPRET_READ_LINE_STATUS_BASE_IDX                                                   2
3384 
3385 
3386 // addressBlock: dce_dc_dcbubp3_dispdec_cursor0_dispdec
3387 // base address: 0xa50
3388 #define regCURSOR0_3_CURSOR_CONTROL                                                                     0x090c
3389 #define regCURSOR0_3_CURSOR_CONTROL_BASE_IDX                                                            2
3390 #define regCURSOR0_3_CURSOR_SURFACE_ADDRESS                                                             0x090d
3391 #define regCURSOR0_3_CURSOR_SURFACE_ADDRESS_BASE_IDX                                                    2
3392 #define regCURSOR0_3_CURSOR_SURFACE_ADDRESS_HIGH                                                        0x090e
3393 #define regCURSOR0_3_CURSOR_SURFACE_ADDRESS_HIGH_BASE_IDX                                               2
3394 #define regCURSOR0_3_CURSOR_SIZE                                                                        0x090f
3395 #define regCURSOR0_3_CURSOR_SIZE_BASE_IDX                                                               2
3396 #define regCURSOR0_3_CURSOR_POSITION                                                                    0x0910
3397 #define regCURSOR0_3_CURSOR_POSITION_BASE_IDX                                                           2
3398 #define regCURSOR0_3_CURSOR_HOT_SPOT                                                                    0x0911
3399 #define regCURSOR0_3_CURSOR_HOT_SPOT_BASE_IDX                                                           2
3400 #define regCURSOR0_3_CURSOR_STEREO_CONTROL                                                              0x0912
3401 #define regCURSOR0_3_CURSOR_STEREO_CONTROL_BASE_IDX                                                     2
3402 #define regCURSOR0_3_CURSOR_DST_OFFSET                                                                  0x0913
3403 #define regCURSOR0_3_CURSOR_DST_OFFSET_BASE_IDX                                                         2
3404 #define regCURSOR0_3_CURSOR_MEM_PWR_CTRL                                                                0x0914
3405 #define regCURSOR0_3_CURSOR_MEM_PWR_CTRL_BASE_IDX                                                       2
3406 #define regCURSOR0_3_CURSOR_MEM_PWR_STATUS                                                              0x0915
3407 #define regCURSOR0_3_CURSOR_MEM_PWR_STATUS_BASE_IDX                                                     2
3408 #define regCURSOR0_3_DMDATA_ADDRESS_HIGH                                                                0x0916
3409 #define regCURSOR0_3_DMDATA_ADDRESS_HIGH_BASE_IDX                                                       2
3410 #define regCURSOR0_3_DMDATA_ADDRESS_LOW                                                                 0x0917
3411 #define regCURSOR0_3_DMDATA_ADDRESS_LOW_BASE_IDX                                                        2
3412 #define regCURSOR0_3_DMDATA_CNTL                                                                        0x0918
3413 #define regCURSOR0_3_DMDATA_CNTL_BASE_IDX                                                               2
3414 #define regCURSOR0_3_DMDATA_QOS_CNTL                                                                    0x0919
3415 #define regCURSOR0_3_DMDATA_QOS_CNTL_BASE_IDX                                                           2
3416 #define regCURSOR0_3_DMDATA_STATUS                                                                      0x091a
3417 #define regCURSOR0_3_DMDATA_STATUS_BASE_IDX                                                             2
3418 #define regCURSOR0_3_DMDATA_SW_CNTL                                                                     0x091b
3419 #define regCURSOR0_3_DMDATA_SW_CNTL_BASE_IDX                                                            2
3420 #define regCURSOR0_3_DMDATA_SW_DATA                                                                     0x091c
3421 #define regCURSOR0_3_DMDATA_SW_DATA_BASE_IDX                                                            2
3422 
3423 
3424 // addressBlock: dce_dc_dcbubp3_dispdec_hubp_dcperfmon_dc_perfmon_dispdec
3425 // base address: 0x24c4
3426 #define regDC_PERFMON10_PERFCOUNTER_CNTL                                                                0x0931
3427 #define regDC_PERFMON10_PERFCOUNTER_CNTL_BASE_IDX                                                       2
3428 #define regDC_PERFMON10_PERFCOUNTER_CNTL2                                                               0x0932
3429 #define regDC_PERFMON10_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
3430 #define regDC_PERFMON10_PERFCOUNTER_STATE                                                               0x0933
3431 #define regDC_PERFMON10_PERFCOUNTER_STATE_BASE_IDX                                                      2
3432 #define regDC_PERFMON10_PERFMON_CNTL                                                                    0x0934
3433 #define regDC_PERFMON10_PERFMON_CNTL_BASE_IDX                                                           2
3434 #define regDC_PERFMON10_PERFMON_CNTL2                                                                   0x0935
3435 #define regDC_PERFMON10_PERFMON_CNTL2_BASE_IDX                                                          2
3436 #define regDC_PERFMON10_PERFMON_CVALUE_INT_MISC                                                         0x0936
3437 #define regDC_PERFMON10_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
3438 #define regDC_PERFMON10_PERFMON_CVALUE_LOW                                                              0x0937
3439 #define regDC_PERFMON10_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
3440 #define regDC_PERFMON10_PERFMON_HI                                                                      0x0938
3441 #define regDC_PERFMON10_PERFMON_HI_BASE_IDX                                                             2
3442 #define regDC_PERFMON10_PERFMON_LOW                                                                     0x0939
3443 #define regDC_PERFMON10_PERFMON_LOW_BASE_IDX                                                            2
3444 
3445 
3446 // addressBlock: dce_dc_dpp0_dispdec_cnvc_cfg_dispdec
3447 // base address: 0x0
3448 #define regCNVC_CFG0_CNVC_SURFACE_PIXEL_FORMAT                                                          0x0ccf
3449 #define regCNVC_CFG0_CNVC_SURFACE_PIXEL_FORMAT_BASE_IDX                                                 2
3450 #define regCNVC_CFG0_FORMAT_CONTROL                                                                     0x0cd0
3451 #define regCNVC_CFG0_FORMAT_CONTROL_BASE_IDX                                                            2
3452 #define regCNVC_CFG0_FCNV_FP_BIAS_R                                                                     0x0cd1
3453 #define regCNVC_CFG0_FCNV_FP_BIAS_R_BASE_IDX                                                            2
3454 #define regCNVC_CFG0_FCNV_FP_BIAS_G                                                                     0x0cd2
3455 #define regCNVC_CFG0_FCNV_FP_BIAS_G_BASE_IDX                                                            2
3456 #define regCNVC_CFG0_FCNV_FP_BIAS_B                                                                     0x0cd3
3457 #define regCNVC_CFG0_FCNV_FP_BIAS_B_BASE_IDX                                                            2
3458 #define regCNVC_CFG0_FCNV_FP_SCALE_R                                                                    0x0cd4
3459 #define regCNVC_CFG0_FCNV_FP_SCALE_R_BASE_IDX                                                           2
3460 #define regCNVC_CFG0_FCNV_FP_SCALE_G                                                                    0x0cd5
3461 #define regCNVC_CFG0_FCNV_FP_SCALE_G_BASE_IDX                                                           2
3462 #define regCNVC_CFG0_FCNV_FP_SCALE_B                                                                    0x0cd6
3463 #define regCNVC_CFG0_FCNV_FP_SCALE_B_BASE_IDX                                                           2
3464 #define regCNVC_CFG0_COLOR_KEYER_CONTROL                                                                0x0cd7
3465 #define regCNVC_CFG0_COLOR_KEYER_CONTROL_BASE_IDX                                                       2
3466 #define regCNVC_CFG0_COLOR_KEYER_ALPHA                                                                  0x0cd8
3467 #define regCNVC_CFG0_COLOR_KEYER_ALPHA_BASE_IDX                                                         2
3468 #define regCNVC_CFG0_COLOR_KEYER_RED                                                                    0x0cd9
3469 #define regCNVC_CFG0_COLOR_KEYER_RED_BASE_IDX                                                           2
3470 #define regCNVC_CFG0_COLOR_KEYER_GREEN                                                                  0x0cda
3471 #define regCNVC_CFG0_COLOR_KEYER_GREEN_BASE_IDX                                                         2
3472 #define regCNVC_CFG0_COLOR_KEYER_BLUE                                                                   0x0cdb
3473 #define regCNVC_CFG0_COLOR_KEYER_BLUE_BASE_IDX                                                          2
3474 #define regCNVC_CFG0_ALPHA_2BIT_LUT                                                                     0x0cdd
3475 #define regCNVC_CFG0_ALPHA_2BIT_LUT_BASE_IDX                                                            2
3476 #define regCNVC_CFG0_PRE_DEALPHA                                                                        0x0cde
3477 #define regCNVC_CFG0_PRE_DEALPHA_BASE_IDX                                                               2
3478 #define regCNVC_CFG0_PRE_CSC_MODE                                                                       0x0cdf
3479 #define regCNVC_CFG0_PRE_CSC_MODE_BASE_IDX                                                              2
3480 #define regCNVC_CFG0_PRE_CSC_C11_C12                                                                    0x0ce0
3481 #define regCNVC_CFG0_PRE_CSC_C11_C12_BASE_IDX                                                           2
3482 #define regCNVC_CFG0_PRE_CSC_C13_C14                                                                    0x0ce1
3483 #define regCNVC_CFG0_PRE_CSC_C13_C14_BASE_IDX                                                           2
3484 #define regCNVC_CFG0_PRE_CSC_C21_C22                                                                    0x0ce2
3485 #define regCNVC_CFG0_PRE_CSC_C21_C22_BASE_IDX                                                           2
3486 #define regCNVC_CFG0_PRE_CSC_C23_C24                                                                    0x0ce3
3487 #define regCNVC_CFG0_PRE_CSC_C23_C24_BASE_IDX                                                           2
3488 #define regCNVC_CFG0_PRE_CSC_C31_C32                                                                    0x0ce4
3489 #define regCNVC_CFG0_PRE_CSC_C31_C32_BASE_IDX                                                           2
3490 #define regCNVC_CFG0_PRE_CSC_C33_C34                                                                    0x0ce5
3491 #define regCNVC_CFG0_PRE_CSC_C33_C34_BASE_IDX                                                           2
3492 #define regCNVC_CFG0_PRE_CSC_B_C11_C12                                                                  0x0ce6
3493 #define regCNVC_CFG0_PRE_CSC_B_C11_C12_BASE_IDX                                                         2
3494 #define regCNVC_CFG0_PRE_CSC_B_C13_C14                                                                  0x0ce7
3495 #define regCNVC_CFG0_PRE_CSC_B_C13_C14_BASE_IDX                                                         2
3496 #define regCNVC_CFG0_PRE_CSC_B_C21_C22                                                                  0x0ce8
3497 #define regCNVC_CFG0_PRE_CSC_B_C21_C22_BASE_IDX                                                         2
3498 #define regCNVC_CFG0_PRE_CSC_B_C23_C24                                                                  0x0ce9
3499 #define regCNVC_CFG0_PRE_CSC_B_C23_C24_BASE_IDX                                                         2
3500 #define regCNVC_CFG0_PRE_CSC_B_C31_C32                                                                  0x0cea
3501 #define regCNVC_CFG0_PRE_CSC_B_C31_C32_BASE_IDX                                                         2
3502 #define regCNVC_CFG0_PRE_CSC_B_C33_C34                                                                  0x0ceb
3503 #define regCNVC_CFG0_PRE_CSC_B_C33_C34_BASE_IDX                                                         2
3504 #define regCNVC_CFG0_CNVC_COEF_FORMAT                                                                   0x0cec
3505 #define regCNVC_CFG0_CNVC_COEF_FORMAT_BASE_IDX                                                          2
3506 #define regCNVC_CFG0_PRE_DEGAM                                                                          0x0ced
3507 #define regCNVC_CFG0_PRE_DEGAM_BASE_IDX                                                                 2
3508 #define regCNVC_CFG0_PRE_REALPHA                                                                        0x0cee
3509 #define regCNVC_CFG0_PRE_REALPHA_BASE_IDX                                                               2
3510 
3511 
3512 // addressBlock: dce_dc_dpp0_dispdec_cnvc_cur_dispdec
3513 // base address: 0x0
3514 #define regCNVC_CUR0_CURSOR0_CONTROL                                                                    0x0cf1
3515 #define regCNVC_CUR0_CURSOR0_CONTROL_BASE_IDX                                                           2
3516 #define regCNVC_CUR0_CURSOR0_COLOR0                                                                     0x0cf2
3517 #define regCNVC_CUR0_CURSOR0_COLOR0_BASE_IDX                                                            2
3518 #define regCNVC_CUR0_CURSOR0_COLOR1                                                                     0x0cf3
3519 #define regCNVC_CUR0_CURSOR0_COLOR1_BASE_IDX                                                            2
3520 #define regCNVC_CUR0_CURSOR0_FP_SCALE_BIAS                                                              0x0cf4
3521 #define regCNVC_CUR0_CURSOR0_FP_SCALE_BIAS_BASE_IDX                                                     2
3522 
3523 
3524 // addressBlock: dce_dc_dpp0_dispdec_dscl_dispdec
3525 // base address: 0x0
3526 #define regDSCL0_SCL_COEF_RAM_TAP_SELECT                                                                0x0cf9
3527 #define regDSCL0_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2
3528 #define regDSCL0_SCL_COEF_RAM_TAP_DATA                                                                  0x0cfa
3529 #define regDSCL0_SCL_COEF_RAM_TAP_DATA_BASE_IDX                                                         2
3530 #define regDSCL0_SCL_MODE                                                                               0x0cfb
3531 #define regDSCL0_SCL_MODE_BASE_IDX                                                                      2
3532 #define regDSCL0_SCL_TAP_CONTROL                                                                        0x0cfc
3533 #define regDSCL0_SCL_TAP_CONTROL_BASE_IDX                                                               2
3534 #define regDSCL0_DSCL_CONTROL                                                                           0x0cfd
3535 #define regDSCL0_DSCL_CONTROL_BASE_IDX                                                                  2
3536 #define regDSCL0_DSCL_2TAP_CONTROL                                                                      0x0cfe
3537 #define regDSCL0_DSCL_2TAP_CONTROL_BASE_IDX                                                             2
3538 #define regDSCL0_SCL_MANUAL_REPLICATE_CONTROL                                                           0x0cff
3539 #define regDSCL0_SCL_MANUAL_REPLICATE_CONTROL_BASE_IDX                                                  2
3540 #define regDSCL0_SCL_HORZ_FILTER_SCALE_RATIO                                                            0x0d00
3541 #define regDSCL0_SCL_HORZ_FILTER_SCALE_RATIO_BASE_IDX                                                   2
3542 #define regDSCL0_SCL_HORZ_FILTER_INIT                                                                   0x0d01
3543 #define regDSCL0_SCL_HORZ_FILTER_INIT_BASE_IDX                                                          2
3544 #define regDSCL0_SCL_HORZ_FILTER_SCALE_RATIO_C                                                          0x0d02
3545 #define regDSCL0_SCL_HORZ_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
3546 #define regDSCL0_SCL_HORZ_FILTER_INIT_C                                                                 0x0d03
3547 #define regDSCL0_SCL_HORZ_FILTER_INIT_C_BASE_IDX                                                        2
3548 #define regDSCL0_SCL_VERT_FILTER_SCALE_RATIO                                                            0x0d04
3549 #define regDSCL0_SCL_VERT_FILTER_SCALE_RATIO_BASE_IDX                                                   2
3550 #define regDSCL0_SCL_VERT_FILTER_INIT                                                                   0x0d05
3551 #define regDSCL0_SCL_VERT_FILTER_INIT_BASE_IDX                                                          2
3552 #define regDSCL0_SCL_VERT_FILTER_INIT_BOT                                                               0x0d06
3553 #define regDSCL0_SCL_VERT_FILTER_INIT_BOT_BASE_IDX                                                      2
3554 #define regDSCL0_SCL_VERT_FILTER_SCALE_RATIO_C                                                          0x0d07
3555 #define regDSCL0_SCL_VERT_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
3556 #define regDSCL0_SCL_VERT_FILTER_INIT_C                                                                 0x0d08
3557 #define regDSCL0_SCL_VERT_FILTER_INIT_C_BASE_IDX                                                        2
3558 #define regDSCL0_SCL_VERT_FILTER_INIT_BOT_C                                                             0x0d09
3559 #define regDSCL0_SCL_VERT_FILTER_INIT_BOT_C_BASE_IDX                                                    2
3560 #define regDSCL0_SCL_BLACK_COLOR                                                                        0x0d0a
3561 #define regDSCL0_SCL_BLACK_COLOR_BASE_IDX                                                               2
3562 #define regDSCL0_DSCL_UPDATE                                                                            0x0d0b
3563 #define regDSCL0_DSCL_UPDATE_BASE_IDX                                                                   2
3564 #define regDSCL0_DSCL_AUTOCAL                                                                           0x0d0c
3565 #define regDSCL0_DSCL_AUTOCAL_BASE_IDX                                                                  2
3566 #define regDSCL0_DSCL_EXT_OVERSCAN_LEFT_RIGHT                                                           0x0d0d
3567 #define regDSCL0_DSCL_EXT_OVERSCAN_LEFT_RIGHT_BASE_IDX                                                  2
3568 #define regDSCL0_DSCL_EXT_OVERSCAN_TOP_BOTTOM                                                           0x0d0e
3569 #define regDSCL0_DSCL_EXT_OVERSCAN_TOP_BOTTOM_BASE_IDX                                                  2
3570 #define regDSCL0_OTG_H_BLANK                                                                            0x0d0f
3571 #define regDSCL0_OTG_H_BLANK_BASE_IDX                                                                   2
3572 #define regDSCL0_OTG_V_BLANK                                                                            0x0d10
3573 #define regDSCL0_OTG_V_BLANK_BASE_IDX                                                                   2
3574 #define regDSCL0_RECOUT_START                                                                           0x0d11
3575 #define regDSCL0_RECOUT_START_BASE_IDX                                                                  2
3576 #define regDSCL0_RECOUT_SIZE                                                                            0x0d12
3577 #define regDSCL0_RECOUT_SIZE_BASE_IDX                                                                   2
3578 #define regDSCL0_MPC_SIZE                                                                               0x0d13
3579 #define regDSCL0_MPC_SIZE_BASE_IDX                                                                      2
3580 #define regDSCL0_LB_DATA_FORMAT                                                                         0x0d14
3581 #define regDSCL0_LB_DATA_FORMAT_BASE_IDX                                                                2
3582 #define regDSCL0_LB_MEMORY_CTRL                                                                         0x0d15
3583 #define regDSCL0_LB_MEMORY_CTRL_BASE_IDX                                                                2
3584 #define regDSCL0_LB_V_COUNTER                                                                           0x0d16
3585 #define regDSCL0_LB_V_COUNTER_BASE_IDX                                                                  2
3586 #define regDSCL0_DSCL_MEM_PWR_CTRL                                                                      0x0d17
3587 #define regDSCL0_DSCL_MEM_PWR_CTRL_BASE_IDX                                                             2
3588 #define regDSCL0_DSCL_MEM_PWR_STATUS                                                                    0x0d18
3589 #define regDSCL0_DSCL_MEM_PWR_STATUS_BASE_IDX                                                           2
3590 #define regDSCL0_OBUF_CONTROL                                                                           0x0d19
3591 #define regDSCL0_OBUF_CONTROL_BASE_IDX                                                                  2
3592 #define regDSCL0_OBUF_MEM_PWR_CTRL                                                                      0x0d1a
3593 #define regDSCL0_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2
3594 
3595 
3596 // addressBlock: dce_dc_dpp0_dispdec_cm_dispdec
3597 // base address: 0x0
3598 #define regCM0_CM_CONTROL                                                                               0x0d20
3599 #define regCM0_CM_CONTROL_BASE_IDX                                                                      2
3600 #define regCM0_CM_POST_CSC_CONTROL                                                                      0x0d21
3601 #define regCM0_CM_POST_CSC_CONTROL_BASE_IDX                                                             2
3602 #define regCM0_CM_POST_CSC_C11_C12                                                                      0x0d22
3603 #define regCM0_CM_POST_CSC_C11_C12_BASE_IDX                                                             2
3604 #define regCM0_CM_POST_CSC_C13_C14                                                                      0x0d23
3605 #define regCM0_CM_POST_CSC_C13_C14_BASE_IDX                                                             2
3606 #define regCM0_CM_POST_CSC_C21_C22                                                                      0x0d24
3607 #define regCM0_CM_POST_CSC_C21_C22_BASE_IDX                                                             2
3608 #define regCM0_CM_POST_CSC_C23_C24                                                                      0x0d25
3609 #define regCM0_CM_POST_CSC_C23_C24_BASE_IDX                                                             2
3610 #define regCM0_CM_POST_CSC_C31_C32                                                                      0x0d26
3611 #define regCM0_CM_POST_CSC_C31_C32_BASE_IDX                                                             2
3612 #define regCM0_CM_POST_CSC_C33_C34                                                                      0x0d27
3613 #define regCM0_CM_POST_CSC_C33_C34_BASE_IDX                                                             2
3614 #define regCM0_CM_POST_CSC_B_C11_C12                                                                    0x0d28
3615 #define regCM0_CM_POST_CSC_B_C11_C12_BASE_IDX                                                           2
3616 #define regCM0_CM_POST_CSC_B_C13_C14                                                                    0x0d29
3617 #define regCM0_CM_POST_CSC_B_C13_C14_BASE_IDX                                                           2
3618 #define regCM0_CM_POST_CSC_B_C21_C22                                                                    0x0d2a
3619 #define regCM0_CM_POST_CSC_B_C21_C22_BASE_IDX                                                           2
3620 #define regCM0_CM_POST_CSC_B_C23_C24                                                                    0x0d2b
3621 #define regCM0_CM_POST_CSC_B_C23_C24_BASE_IDX                                                           2
3622 #define regCM0_CM_POST_CSC_B_C31_C32                                                                    0x0d2c
3623 #define regCM0_CM_POST_CSC_B_C31_C32_BASE_IDX                                                           2
3624 #define regCM0_CM_POST_CSC_B_C33_C34                                                                    0x0d2d
3625 #define regCM0_CM_POST_CSC_B_C33_C34_BASE_IDX                                                           2
3626 #define regCM0_CM_GAMUT_REMAP_CONTROL                                                                   0x0d2e
3627 #define regCM0_CM_GAMUT_REMAP_CONTROL_BASE_IDX                                                          2
3628 #define regCM0_CM_GAMUT_REMAP_C11_C12                                                                   0x0d2f
3629 #define regCM0_CM_GAMUT_REMAP_C11_C12_BASE_IDX                                                          2
3630 #define regCM0_CM_GAMUT_REMAP_C13_C14                                                                   0x0d30
3631 #define regCM0_CM_GAMUT_REMAP_C13_C14_BASE_IDX                                                          2
3632 #define regCM0_CM_GAMUT_REMAP_C21_C22                                                                   0x0d31
3633 #define regCM0_CM_GAMUT_REMAP_C21_C22_BASE_IDX                                                          2
3634 #define regCM0_CM_GAMUT_REMAP_C23_C24                                                                   0x0d32
3635 #define regCM0_CM_GAMUT_REMAP_C23_C24_BASE_IDX                                                          2
3636 #define regCM0_CM_GAMUT_REMAP_C31_C32                                                                   0x0d33
3637 #define regCM0_CM_GAMUT_REMAP_C31_C32_BASE_IDX                                                          2
3638 #define regCM0_CM_GAMUT_REMAP_C33_C34                                                                   0x0d34
3639 #define regCM0_CM_GAMUT_REMAP_C33_C34_BASE_IDX                                                          2
3640 #define regCM0_CM_GAMUT_REMAP_B_C11_C12                                                                 0x0d35
3641 #define regCM0_CM_GAMUT_REMAP_B_C11_C12_BASE_IDX                                                        2
3642 #define regCM0_CM_GAMUT_REMAP_B_C13_C14                                                                 0x0d36
3643 #define regCM0_CM_GAMUT_REMAP_B_C13_C14_BASE_IDX                                                        2
3644 #define regCM0_CM_GAMUT_REMAP_B_C21_C22                                                                 0x0d37
3645 #define regCM0_CM_GAMUT_REMAP_B_C21_C22_BASE_IDX                                                        2
3646 #define regCM0_CM_GAMUT_REMAP_B_C23_C24                                                                 0x0d38
3647 #define regCM0_CM_GAMUT_REMAP_B_C23_C24_BASE_IDX                                                        2
3648 #define regCM0_CM_GAMUT_REMAP_B_C31_C32                                                                 0x0d39
3649 #define regCM0_CM_GAMUT_REMAP_B_C31_C32_BASE_IDX                                                        2
3650 #define regCM0_CM_GAMUT_REMAP_B_C33_C34                                                                 0x0d3a
3651 #define regCM0_CM_GAMUT_REMAP_B_C33_C34_BASE_IDX                                                        2
3652 #define regCM0_CM_BIAS_CR_R                                                                             0x0d3b
3653 #define regCM0_CM_BIAS_CR_R_BASE_IDX                                                                    2
3654 #define regCM0_CM_BIAS_Y_G_CB_B                                                                         0x0d3c
3655 #define regCM0_CM_BIAS_Y_G_CB_B_BASE_IDX                                                                2
3656 #define regCM0_CM_GAMCOR_CONTROL                                                                        0x0d3d
3657 #define regCM0_CM_GAMCOR_CONTROL_BASE_IDX                                                               2
3658 #define regCM0_CM_GAMCOR_LUT_INDEX                                                                      0x0d3e
3659 #define regCM0_CM_GAMCOR_LUT_INDEX_BASE_IDX                                                             2
3660 #define regCM0_CM_GAMCOR_LUT_DATA                                                                       0x0d3f
3661 #define regCM0_CM_GAMCOR_LUT_DATA_BASE_IDX                                                              2
3662 #define regCM0_CM_GAMCOR_LUT_CONTROL                                                                    0x0d40
3663 #define regCM0_CM_GAMCOR_LUT_CONTROL_BASE_IDX                                                           2
3664 #define regCM0_CM_GAMCOR_RAMA_START_CNTL_B                                                              0x0d41
3665 #define regCM0_CM_GAMCOR_RAMA_START_CNTL_B_BASE_IDX                                                     2
3666 #define regCM0_CM_GAMCOR_RAMA_START_CNTL_G                                                              0x0d42
3667 #define regCM0_CM_GAMCOR_RAMA_START_CNTL_G_BASE_IDX                                                     2
3668 #define regCM0_CM_GAMCOR_RAMA_START_CNTL_R                                                              0x0d43
3669 #define regCM0_CM_GAMCOR_RAMA_START_CNTL_R_BASE_IDX                                                     2
3670 #define regCM0_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B                                                        0x0d44
3671 #define regCM0_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                               2
3672 #define regCM0_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G                                                        0x0d45
3673 #define regCM0_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                               2
3674 #define regCM0_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R                                                        0x0d46
3675 #define regCM0_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                               2
3676 #define regCM0_CM_GAMCOR_RAMA_START_BASE_CNTL_B                                                         0x0d47
3677 #define regCM0_CM_GAMCOR_RAMA_START_BASE_CNTL_B_BASE_IDX                                                2
3678 #define regCM0_CM_GAMCOR_RAMA_START_BASE_CNTL_G                                                         0x0d48
3679 #define regCM0_CM_GAMCOR_RAMA_START_BASE_CNTL_G_BASE_IDX                                                2
3680 #define regCM0_CM_GAMCOR_RAMA_START_BASE_CNTL_R                                                         0x0d49
3681 #define regCM0_CM_GAMCOR_RAMA_START_BASE_CNTL_R_BASE_IDX                                                2
3682 #define regCM0_CM_GAMCOR_RAMA_END_CNTL1_B                                                               0x0d4a
3683 #define regCM0_CM_GAMCOR_RAMA_END_CNTL1_B_BASE_IDX                                                      2
3684 #define regCM0_CM_GAMCOR_RAMA_END_CNTL2_B                                                               0x0d4b
3685 #define regCM0_CM_GAMCOR_RAMA_END_CNTL2_B_BASE_IDX                                                      2
3686 #define regCM0_CM_GAMCOR_RAMA_END_CNTL1_G                                                               0x0d4c
3687 #define regCM0_CM_GAMCOR_RAMA_END_CNTL1_G_BASE_IDX                                                      2
3688 #define regCM0_CM_GAMCOR_RAMA_END_CNTL2_G                                                               0x0d4d
3689 #define regCM0_CM_GAMCOR_RAMA_END_CNTL2_G_BASE_IDX                                                      2
3690 #define regCM0_CM_GAMCOR_RAMA_END_CNTL1_R                                                               0x0d4e
3691 #define regCM0_CM_GAMCOR_RAMA_END_CNTL1_R_BASE_IDX                                                      2
3692 #define regCM0_CM_GAMCOR_RAMA_END_CNTL2_R                                                               0x0d4f
3693 #define regCM0_CM_GAMCOR_RAMA_END_CNTL2_R_BASE_IDX                                                      2
3694 #define regCM0_CM_GAMCOR_RAMA_OFFSET_B                                                                  0x0d50
3695 #define regCM0_CM_GAMCOR_RAMA_OFFSET_B_BASE_IDX                                                         2
3696 #define regCM0_CM_GAMCOR_RAMA_OFFSET_G                                                                  0x0d51
3697 #define regCM0_CM_GAMCOR_RAMA_OFFSET_G_BASE_IDX                                                         2
3698 #define regCM0_CM_GAMCOR_RAMA_OFFSET_R                                                                  0x0d52
3699 #define regCM0_CM_GAMCOR_RAMA_OFFSET_R_BASE_IDX                                                         2
3700 #define regCM0_CM_GAMCOR_RAMA_REGION_0_1                                                                0x0d53
3701 #define regCM0_CM_GAMCOR_RAMA_REGION_0_1_BASE_IDX                                                       2
3702 #define regCM0_CM_GAMCOR_RAMA_REGION_2_3                                                                0x0d54
3703 #define regCM0_CM_GAMCOR_RAMA_REGION_2_3_BASE_IDX                                                       2
3704 #define regCM0_CM_GAMCOR_RAMA_REGION_4_5                                                                0x0d55
3705 #define regCM0_CM_GAMCOR_RAMA_REGION_4_5_BASE_IDX                                                       2
3706 #define regCM0_CM_GAMCOR_RAMA_REGION_6_7                                                                0x0d56
3707 #define regCM0_CM_GAMCOR_RAMA_REGION_6_7_BASE_IDX                                                       2
3708 #define regCM0_CM_GAMCOR_RAMA_REGION_8_9                                                                0x0d57
3709 #define regCM0_CM_GAMCOR_RAMA_REGION_8_9_BASE_IDX                                                       2
3710 #define regCM0_CM_GAMCOR_RAMA_REGION_10_11                                                              0x0d58
3711 #define regCM0_CM_GAMCOR_RAMA_REGION_10_11_BASE_IDX                                                     2
3712 #define regCM0_CM_GAMCOR_RAMA_REGION_12_13                                                              0x0d59
3713 #define regCM0_CM_GAMCOR_RAMA_REGION_12_13_BASE_IDX                                                     2
3714 #define regCM0_CM_GAMCOR_RAMA_REGION_14_15                                                              0x0d5a
3715 #define regCM0_CM_GAMCOR_RAMA_REGION_14_15_BASE_IDX                                                     2
3716 #define regCM0_CM_GAMCOR_RAMA_REGION_16_17                                                              0x0d5b
3717 #define regCM0_CM_GAMCOR_RAMA_REGION_16_17_BASE_IDX                                                     2
3718 #define regCM0_CM_GAMCOR_RAMA_REGION_18_19                                                              0x0d5c
3719 #define regCM0_CM_GAMCOR_RAMA_REGION_18_19_BASE_IDX                                                     2
3720 #define regCM0_CM_GAMCOR_RAMA_REGION_20_21                                                              0x0d5d
3721 #define regCM0_CM_GAMCOR_RAMA_REGION_20_21_BASE_IDX                                                     2
3722 #define regCM0_CM_GAMCOR_RAMA_REGION_22_23                                                              0x0d5e
3723 #define regCM0_CM_GAMCOR_RAMA_REGION_22_23_BASE_IDX                                                     2
3724 #define regCM0_CM_GAMCOR_RAMA_REGION_24_25                                                              0x0d5f
3725 #define regCM0_CM_GAMCOR_RAMA_REGION_24_25_BASE_IDX                                                     2
3726 #define regCM0_CM_GAMCOR_RAMA_REGION_26_27                                                              0x0d60
3727 #define regCM0_CM_GAMCOR_RAMA_REGION_26_27_BASE_IDX                                                     2
3728 #define regCM0_CM_GAMCOR_RAMA_REGION_28_29                                                              0x0d61
3729 #define regCM0_CM_GAMCOR_RAMA_REGION_28_29_BASE_IDX                                                     2
3730 #define regCM0_CM_GAMCOR_RAMA_REGION_30_31                                                              0x0d62
3731 #define regCM0_CM_GAMCOR_RAMA_REGION_30_31_BASE_IDX                                                     2
3732 #define regCM0_CM_GAMCOR_RAMA_REGION_32_33                                                              0x0d63
3733 #define regCM0_CM_GAMCOR_RAMA_REGION_32_33_BASE_IDX                                                     2
3734 #define regCM0_CM_GAMCOR_RAMB_START_CNTL_B                                                              0x0d64
3735 #define regCM0_CM_GAMCOR_RAMB_START_CNTL_B_BASE_IDX                                                     2
3736 #define regCM0_CM_GAMCOR_RAMB_START_CNTL_G                                                              0x0d65
3737 #define regCM0_CM_GAMCOR_RAMB_START_CNTL_G_BASE_IDX                                                     2
3738 #define regCM0_CM_GAMCOR_RAMB_START_CNTL_R                                                              0x0d66
3739 #define regCM0_CM_GAMCOR_RAMB_START_CNTL_R_BASE_IDX                                                     2
3740 #define regCM0_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B                                                        0x0d67
3741 #define regCM0_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                               2
3742 #define regCM0_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G                                                        0x0d68
3743 #define regCM0_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                               2
3744 #define regCM0_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R                                                        0x0d69
3745 #define regCM0_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                               2
3746 #define regCM0_CM_GAMCOR_RAMB_START_BASE_CNTL_B                                                         0x0d6a
3747 #define regCM0_CM_GAMCOR_RAMB_START_BASE_CNTL_B_BASE_IDX                                                2
3748 #define regCM0_CM_GAMCOR_RAMB_START_BASE_CNTL_G                                                         0x0d6b
3749 #define regCM0_CM_GAMCOR_RAMB_START_BASE_CNTL_G_BASE_IDX                                                2
3750 #define regCM0_CM_GAMCOR_RAMB_START_BASE_CNTL_R                                                         0x0d6c
3751 #define regCM0_CM_GAMCOR_RAMB_START_BASE_CNTL_R_BASE_IDX                                                2
3752 #define regCM0_CM_GAMCOR_RAMB_END_CNTL1_B                                                               0x0d6d
3753 #define regCM0_CM_GAMCOR_RAMB_END_CNTL1_B_BASE_IDX                                                      2
3754 #define regCM0_CM_GAMCOR_RAMB_END_CNTL2_B                                                               0x0d6e
3755 #define regCM0_CM_GAMCOR_RAMB_END_CNTL2_B_BASE_IDX                                                      2
3756 #define regCM0_CM_GAMCOR_RAMB_END_CNTL1_G                                                               0x0d6f
3757 #define regCM0_CM_GAMCOR_RAMB_END_CNTL1_G_BASE_IDX                                                      2
3758 #define regCM0_CM_GAMCOR_RAMB_END_CNTL2_G                                                               0x0d70
3759 #define regCM0_CM_GAMCOR_RAMB_END_CNTL2_G_BASE_IDX                                                      2
3760 #define regCM0_CM_GAMCOR_RAMB_END_CNTL1_R                                                               0x0d71
3761 #define regCM0_CM_GAMCOR_RAMB_END_CNTL1_R_BASE_IDX                                                      2
3762 #define regCM0_CM_GAMCOR_RAMB_END_CNTL2_R                                                               0x0d72
3763 #define regCM0_CM_GAMCOR_RAMB_END_CNTL2_R_BASE_IDX                                                      2
3764 #define regCM0_CM_GAMCOR_RAMB_OFFSET_B                                                                  0x0d73
3765 #define regCM0_CM_GAMCOR_RAMB_OFFSET_B_BASE_IDX                                                         2
3766 #define regCM0_CM_GAMCOR_RAMB_OFFSET_G                                                                  0x0d74
3767 #define regCM0_CM_GAMCOR_RAMB_OFFSET_G_BASE_IDX                                                         2
3768 #define regCM0_CM_GAMCOR_RAMB_OFFSET_R                                                                  0x0d75
3769 #define regCM0_CM_GAMCOR_RAMB_OFFSET_R_BASE_IDX                                                         2
3770 #define regCM0_CM_GAMCOR_RAMB_REGION_0_1                                                                0x0d76
3771 #define regCM0_CM_GAMCOR_RAMB_REGION_0_1_BASE_IDX                                                       2
3772 #define regCM0_CM_GAMCOR_RAMB_REGION_2_3                                                                0x0d77
3773 #define regCM0_CM_GAMCOR_RAMB_REGION_2_3_BASE_IDX                                                       2
3774 #define regCM0_CM_GAMCOR_RAMB_REGION_4_5                                                                0x0d78
3775 #define regCM0_CM_GAMCOR_RAMB_REGION_4_5_BASE_IDX                                                       2
3776 #define regCM0_CM_GAMCOR_RAMB_REGION_6_7                                                                0x0d79
3777 #define regCM0_CM_GAMCOR_RAMB_REGION_6_7_BASE_IDX                                                       2
3778 #define regCM0_CM_GAMCOR_RAMB_REGION_8_9                                                                0x0d7a
3779 #define regCM0_CM_GAMCOR_RAMB_REGION_8_9_BASE_IDX                                                       2
3780 #define regCM0_CM_GAMCOR_RAMB_REGION_10_11                                                              0x0d7b
3781 #define regCM0_CM_GAMCOR_RAMB_REGION_10_11_BASE_IDX                                                     2
3782 #define regCM0_CM_GAMCOR_RAMB_REGION_12_13                                                              0x0d7c
3783 #define regCM0_CM_GAMCOR_RAMB_REGION_12_13_BASE_IDX                                                     2
3784 #define regCM0_CM_GAMCOR_RAMB_REGION_14_15                                                              0x0d7d
3785 #define regCM0_CM_GAMCOR_RAMB_REGION_14_15_BASE_IDX                                                     2
3786 #define regCM0_CM_GAMCOR_RAMB_REGION_16_17                                                              0x0d7e
3787 #define regCM0_CM_GAMCOR_RAMB_REGION_16_17_BASE_IDX                                                     2
3788 #define regCM0_CM_GAMCOR_RAMB_REGION_18_19                                                              0x0d7f
3789 #define regCM0_CM_GAMCOR_RAMB_REGION_18_19_BASE_IDX                                                     2
3790 #define regCM0_CM_GAMCOR_RAMB_REGION_20_21                                                              0x0d80
3791 #define regCM0_CM_GAMCOR_RAMB_REGION_20_21_BASE_IDX                                                     2
3792 #define regCM0_CM_GAMCOR_RAMB_REGION_22_23                                                              0x0d81
3793 #define regCM0_CM_GAMCOR_RAMB_REGION_22_23_BASE_IDX                                                     2
3794 #define regCM0_CM_GAMCOR_RAMB_REGION_24_25                                                              0x0d82
3795 #define regCM0_CM_GAMCOR_RAMB_REGION_24_25_BASE_IDX                                                     2
3796 #define regCM0_CM_GAMCOR_RAMB_REGION_26_27                                                              0x0d83
3797 #define regCM0_CM_GAMCOR_RAMB_REGION_26_27_BASE_IDX                                                     2
3798 #define regCM0_CM_GAMCOR_RAMB_REGION_28_29                                                              0x0d84
3799 #define regCM0_CM_GAMCOR_RAMB_REGION_28_29_BASE_IDX                                                     2
3800 #define regCM0_CM_GAMCOR_RAMB_REGION_30_31                                                              0x0d85
3801 #define regCM0_CM_GAMCOR_RAMB_REGION_30_31_BASE_IDX                                                     2
3802 #define regCM0_CM_GAMCOR_RAMB_REGION_32_33                                                              0x0d86
3803 #define regCM0_CM_GAMCOR_RAMB_REGION_32_33_BASE_IDX                                                     2
3804 #define regCM0_CM_BLNDGAM_CONTROL                                                                       0x0d87
3805 #define regCM0_CM_BLNDGAM_CONTROL_BASE_IDX                                                              2
3806 #define regCM0_CM_BLNDGAM_LUT_INDEX                                                                     0x0d88
3807 #define regCM0_CM_BLNDGAM_LUT_INDEX_BASE_IDX                                                            2
3808 #define regCM0_CM_BLNDGAM_LUT_DATA                                                                      0x0d89
3809 #define regCM0_CM_BLNDGAM_LUT_DATA_BASE_IDX                                                             2
3810 #define regCM0_CM_BLNDGAM_LUT_CONTROL                                                                   0x0d8a
3811 #define regCM0_CM_BLNDGAM_LUT_CONTROL_BASE_IDX                                                          2
3812 #define regCM0_CM_BLNDGAM_RAMA_START_CNTL_B                                                             0x0d8b
3813 #define regCM0_CM_BLNDGAM_RAMA_START_CNTL_B_BASE_IDX                                                    2
3814 #define regCM0_CM_BLNDGAM_RAMA_START_CNTL_G                                                             0x0d8c
3815 #define regCM0_CM_BLNDGAM_RAMA_START_CNTL_G_BASE_IDX                                                    2
3816 #define regCM0_CM_BLNDGAM_RAMA_START_CNTL_R                                                             0x0d8d
3817 #define regCM0_CM_BLNDGAM_RAMA_START_CNTL_R_BASE_IDX                                                    2
3818 #define regCM0_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B                                                       0x0d8e
3819 #define regCM0_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                              2
3820 #define regCM0_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G                                                       0x0d8f
3821 #define regCM0_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                              2
3822 #define regCM0_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R                                                       0x0d90
3823 #define regCM0_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                              2
3824 #define regCM0_CM_BLNDGAM_RAMA_START_BASE_CNTL_B                                                        0x0d91
3825 #define regCM0_CM_BLNDGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                               2
3826 #define regCM0_CM_BLNDGAM_RAMA_START_BASE_CNTL_G                                                        0x0d92
3827 #define regCM0_CM_BLNDGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                               2
3828 #define regCM0_CM_BLNDGAM_RAMA_START_BASE_CNTL_R                                                        0x0d93
3829 #define regCM0_CM_BLNDGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                               2
3830 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL1_B                                                              0x0d94
3831 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL1_B_BASE_IDX                                                     2
3832 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL2_B                                                              0x0d95
3833 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL2_B_BASE_IDX                                                     2
3834 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL1_G                                                              0x0d96
3835 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL1_G_BASE_IDX                                                     2
3836 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL2_G                                                              0x0d97
3837 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL2_G_BASE_IDX                                                     2
3838 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL1_R                                                              0x0d98
3839 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL1_R_BASE_IDX                                                     2
3840 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL2_R                                                              0x0d99
3841 #define regCM0_CM_BLNDGAM_RAMA_END_CNTL2_R_BASE_IDX                                                     2
3842 #define regCM0_CM_BLNDGAM_RAMA_OFFSET_B                                                                 0x0d9a
3843 #define regCM0_CM_BLNDGAM_RAMA_OFFSET_B_BASE_IDX                                                        2
3844 #define regCM0_CM_BLNDGAM_RAMA_OFFSET_G                                                                 0x0d9b
3845 #define regCM0_CM_BLNDGAM_RAMA_OFFSET_G_BASE_IDX                                                        2
3846 #define regCM0_CM_BLNDGAM_RAMA_OFFSET_R                                                                 0x0d9c
3847 #define regCM0_CM_BLNDGAM_RAMA_OFFSET_R_BASE_IDX                                                        2
3848 #define regCM0_CM_BLNDGAM_RAMA_REGION_0_1                                                               0x0d9d
3849 #define regCM0_CM_BLNDGAM_RAMA_REGION_0_1_BASE_IDX                                                      2
3850 #define regCM0_CM_BLNDGAM_RAMA_REGION_2_3                                                               0x0d9e
3851 #define regCM0_CM_BLNDGAM_RAMA_REGION_2_3_BASE_IDX                                                      2
3852 #define regCM0_CM_BLNDGAM_RAMA_REGION_4_5                                                               0x0d9f
3853 #define regCM0_CM_BLNDGAM_RAMA_REGION_4_5_BASE_IDX                                                      2
3854 #define regCM0_CM_BLNDGAM_RAMA_REGION_6_7                                                               0x0da0
3855 #define regCM0_CM_BLNDGAM_RAMA_REGION_6_7_BASE_IDX                                                      2
3856 #define regCM0_CM_BLNDGAM_RAMA_REGION_8_9                                                               0x0da1
3857 #define regCM0_CM_BLNDGAM_RAMA_REGION_8_9_BASE_IDX                                                      2
3858 #define regCM0_CM_BLNDGAM_RAMA_REGION_10_11                                                             0x0da2
3859 #define regCM0_CM_BLNDGAM_RAMA_REGION_10_11_BASE_IDX                                                    2
3860 #define regCM0_CM_BLNDGAM_RAMA_REGION_12_13                                                             0x0da3
3861 #define regCM0_CM_BLNDGAM_RAMA_REGION_12_13_BASE_IDX                                                    2
3862 #define regCM0_CM_BLNDGAM_RAMA_REGION_14_15                                                             0x0da4
3863 #define regCM0_CM_BLNDGAM_RAMA_REGION_14_15_BASE_IDX                                                    2
3864 #define regCM0_CM_BLNDGAM_RAMA_REGION_16_17                                                             0x0da5
3865 #define regCM0_CM_BLNDGAM_RAMA_REGION_16_17_BASE_IDX                                                    2
3866 #define regCM0_CM_BLNDGAM_RAMA_REGION_18_19                                                             0x0da6
3867 #define regCM0_CM_BLNDGAM_RAMA_REGION_18_19_BASE_IDX                                                    2
3868 #define regCM0_CM_BLNDGAM_RAMA_REGION_20_21                                                             0x0da7
3869 #define regCM0_CM_BLNDGAM_RAMA_REGION_20_21_BASE_IDX                                                    2
3870 #define regCM0_CM_BLNDGAM_RAMA_REGION_22_23                                                             0x0da8
3871 #define regCM0_CM_BLNDGAM_RAMA_REGION_22_23_BASE_IDX                                                    2
3872 #define regCM0_CM_BLNDGAM_RAMA_REGION_24_25                                                             0x0da9
3873 #define regCM0_CM_BLNDGAM_RAMA_REGION_24_25_BASE_IDX                                                    2
3874 #define regCM0_CM_BLNDGAM_RAMA_REGION_26_27                                                             0x0daa
3875 #define regCM0_CM_BLNDGAM_RAMA_REGION_26_27_BASE_IDX                                                    2
3876 #define regCM0_CM_BLNDGAM_RAMA_REGION_28_29                                                             0x0dab
3877 #define regCM0_CM_BLNDGAM_RAMA_REGION_28_29_BASE_IDX                                                    2
3878 #define regCM0_CM_BLNDGAM_RAMA_REGION_30_31                                                             0x0dac
3879 #define regCM0_CM_BLNDGAM_RAMA_REGION_30_31_BASE_IDX                                                    2
3880 #define regCM0_CM_BLNDGAM_RAMA_REGION_32_33                                                             0x0dad
3881 #define regCM0_CM_BLNDGAM_RAMA_REGION_32_33_BASE_IDX                                                    2
3882 #define regCM0_CM_BLNDGAM_RAMB_START_CNTL_B                                                             0x0dae
3883 #define regCM0_CM_BLNDGAM_RAMB_START_CNTL_B_BASE_IDX                                                    2
3884 #define regCM0_CM_BLNDGAM_RAMB_START_CNTL_G                                                             0x0daf
3885 #define regCM0_CM_BLNDGAM_RAMB_START_CNTL_G_BASE_IDX                                                    2
3886 #define regCM0_CM_BLNDGAM_RAMB_START_CNTL_R                                                             0x0db0
3887 #define regCM0_CM_BLNDGAM_RAMB_START_CNTL_R_BASE_IDX                                                    2
3888 #define regCM0_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B                                                       0x0db1
3889 #define regCM0_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                              2
3890 #define regCM0_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G                                                       0x0db2
3891 #define regCM0_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                              2
3892 #define regCM0_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R                                                       0x0db3
3893 #define regCM0_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                              2
3894 #define regCM0_CM_BLNDGAM_RAMB_START_BASE_CNTL_B                                                        0x0db4
3895 #define regCM0_CM_BLNDGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                               2
3896 #define regCM0_CM_BLNDGAM_RAMB_START_BASE_CNTL_G                                                        0x0db5
3897 #define regCM0_CM_BLNDGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                               2
3898 #define regCM0_CM_BLNDGAM_RAMB_START_BASE_CNTL_R                                                        0x0db6
3899 #define regCM0_CM_BLNDGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                               2
3900 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL1_B                                                              0x0db7
3901 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL1_B_BASE_IDX                                                     2
3902 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL2_B                                                              0x0db8
3903 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL2_B_BASE_IDX                                                     2
3904 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL1_G                                                              0x0db9
3905 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL1_G_BASE_IDX                                                     2
3906 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL2_G                                                              0x0dba
3907 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL2_G_BASE_IDX                                                     2
3908 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL1_R                                                              0x0dbb
3909 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL1_R_BASE_IDX                                                     2
3910 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL2_R                                                              0x0dbc
3911 #define regCM0_CM_BLNDGAM_RAMB_END_CNTL2_R_BASE_IDX                                                     2
3912 #define regCM0_CM_BLNDGAM_RAMB_OFFSET_B                                                                 0x0dbd
3913 #define regCM0_CM_BLNDGAM_RAMB_OFFSET_B_BASE_IDX                                                        2
3914 #define regCM0_CM_BLNDGAM_RAMB_OFFSET_G                                                                 0x0dbe
3915 #define regCM0_CM_BLNDGAM_RAMB_OFFSET_G_BASE_IDX                                                        2
3916 #define regCM0_CM_BLNDGAM_RAMB_OFFSET_R                                                                 0x0dbf
3917 #define regCM0_CM_BLNDGAM_RAMB_OFFSET_R_BASE_IDX                                                        2
3918 #define regCM0_CM_BLNDGAM_RAMB_REGION_0_1                                                               0x0dc0
3919 #define regCM0_CM_BLNDGAM_RAMB_REGION_0_1_BASE_IDX                                                      2
3920 #define regCM0_CM_BLNDGAM_RAMB_REGION_2_3                                                               0x0dc1
3921 #define regCM0_CM_BLNDGAM_RAMB_REGION_2_3_BASE_IDX                                                      2
3922 #define regCM0_CM_BLNDGAM_RAMB_REGION_4_5                                                               0x0dc2
3923 #define regCM0_CM_BLNDGAM_RAMB_REGION_4_5_BASE_IDX                                                      2
3924 #define regCM0_CM_BLNDGAM_RAMB_REGION_6_7                                                               0x0dc3
3925 #define regCM0_CM_BLNDGAM_RAMB_REGION_6_7_BASE_IDX                                                      2
3926 #define regCM0_CM_BLNDGAM_RAMB_REGION_8_9                                                               0x0dc4
3927 #define regCM0_CM_BLNDGAM_RAMB_REGION_8_9_BASE_IDX                                                      2
3928 #define regCM0_CM_BLNDGAM_RAMB_REGION_10_11                                                             0x0dc5
3929 #define regCM0_CM_BLNDGAM_RAMB_REGION_10_11_BASE_IDX                                                    2
3930 #define regCM0_CM_BLNDGAM_RAMB_REGION_12_13                                                             0x0dc6
3931 #define regCM0_CM_BLNDGAM_RAMB_REGION_12_13_BASE_IDX                                                    2
3932 #define regCM0_CM_BLNDGAM_RAMB_REGION_14_15                                                             0x0dc7
3933 #define regCM0_CM_BLNDGAM_RAMB_REGION_14_15_BASE_IDX                                                    2
3934 #define regCM0_CM_BLNDGAM_RAMB_REGION_16_17                                                             0x0dc8
3935 #define regCM0_CM_BLNDGAM_RAMB_REGION_16_17_BASE_IDX                                                    2
3936 #define regCM0_CM_BLNDGAM_RAMB_REGION_18_19                                                             0x0dc9
3937 #define regCM0_CM_BLNDGAM_RAMB_REGION_18_19_BASE_IDX                                                    2
3938 #define regCM0_CM_BLNDGAM_RAMB_REGION_20_21                                                             0x0dca
3939 #define regCM0_CM_BLNDGAM_RAMB_REGION_20_21_BASE_IDX                                                    2
3940 #define regCM0_CM_BLNDGAM_RAMB_REGION_22_23                                                             0x0dcb
3941 #define regCM0_CM_BLNDGAM_RAMB_REGION_22_23_BASE_IDX                                                    2
3942 #define regCM0_CM_BLNDGAM_RAMB_REGION_24_25                                                             0x0dcc
3943 #define regCM0_CM_BLNDGAM_RAMB_REGION_24_25_BASE_IDX                                                    2
3944 #define regCM0_CM_BLNDGAM_RAMB_REGION_26_27                                                             0x0dcd
3945 #define regCM0_CM_BLNDGAM_RAMB_REGION_26_27_BASE_IDX                                                    2
3946 #define regCM0_CM_BLNDGAM_RAMB_REGION_28_29                                                             0x0dce
3947 #define regCM0_CM_BLNDGAM_RAMB_REGION_28_29_BASE_IDX                                                    2
3948 #define regCM0_CM_BLNDGAM_RAMB_REGION_30_31                                                             0x0dcf
3949 #define regCM0_CM_BLNDGAM_RAMB_REGION_30_31_BASE_IDX                                                    2
3950 #define regCM0_CM_BLNDGAM_RAMB_REGION_32_33                                                             0x0dd0
3951 #define regCM0_CM_BLNDGAM_RAMB_REGION_32_33_BASE_IDX                                                    2
3952 #define regCM0_CM_HDR_MULT_COEF                                                                         0x0dd1
3953 #define regCM0_CM_HDR_MULT_COEF_BASE_IDX                                                                2
3954 #define regCM0_CM_MEM_PWR_CTRL                                                                          0x0dd2
3955 #define regCM0_CM_MEM_PWR_CTRL_BASE_IDX                                                                 2
3956 #define regCM0_CM_MEM_PWR_STATUS                                                                        0x0dd3
3957 #define regCM0_CM_MEM_PWR_STATUS_BASE_IDX                                                               2
3958 #define regCM0_CM_DEALPHA                                                                               0x0dd5
3959 #define regCM0_CM_DEALPHA_BASE_IDX                                                                      2
3960 #define regCM0_CM_COEF_FORMAT                                                                           0x0dd6
3961 #define regCM0_CM_COEF_FORMAT_BASE_IDX                                                                  2
3962 #define regCM0_CM_SHAPER_CONTROL                                                                        0x0dd7
3963 #define regCM0_CM_SHAPER_CONTROL_BASE_IDX                                                               2
3964 #define regCM0_CM_SHAPER_OFFSET_R                                                                       0x0dd8
3965 #define regCM0_CM_SHAPER_OFFSET_R_BASE_IDX                                                              2
3966 #define regCM0_CM_SHAPER_OFFSET_G                                                                       0x0dd9
3967 #define regCM0_CM_SHAPER_OFFSET_G_BASE_IDX                                                              2
3968 #define regCM0_CM_SHAPER_OFFSET_B                                                                       0x0dda
3969 #define regCM0_CM_SHAPER_OFFSET_B_BASE_IDX                                                              2
3970 #define regCM0_CM_SHAPER_SCALE_R                                                                        0x0ddb
3971 #define regCM0_CM_SHAPER_SCALE_R_BASE_IDX                                                               2
3972 #define regCM0_CM_SHAPER_SCALE_G_B                                                                      0x0ddc
3973 #define regCM0_CM_SHAPER_SCALE_G_B_BASE_IDX                                                             2
3974 #define regCM0_CM_SHAPER_LUT_INDEX                                                                      0x0ddd
3975 #define regCM0_CM_SHAPER_LUT_INDEX_BASE_IDX                                                             2
3976 #define regCM0_CM_SHAPER_LUT_DATA                                                                       0x0dde
3977 #define regCM0_CM_SHAPER_LUT_DATA_BASE_IDX                                                              2
3978 #define regCM0_CM_SHAPER_LUT_WRITE_EN_MASK                                                              0x0ddf
3979 #define regCM0_CM_SHAPER_LUT_WRITE_EN_MASK_BASE_IDX                                                     2
3980 #define regCM0_CM_SHAPER_RAMA_START_CNTL_B                                                              0x0de0
3981 #define regCM0_CM_SHAPER_RAMA_START_CNTL_B_BASE_IDX                                                     2
3982 #define regCM0_CM_SHAPER_RAMA_START_CNTL_G                                                              0x0de1
3983 #define regCM0_CM_SHAPER_RAMA_START_CNTL_G_BASE_IDX                                                     2
3984 #define regCM0_CM_SHAPER_RAMA_START_CNTL_R                                                              0x0de2
3985 #define regCM0_CM_SHAPER_RAMA_START_CNTL_R_BASE_IDX                                                     2
3986 #define regCM0_CM_SHAPER_RAMA_END_CNTL_B                                                                0x0de3
3987 #define regCM0_CM_SHAPER_RAMA_END_CNTL_B_BASE_IDX                                                       2
3988 #define regCM0_CM_SHAPER_RAMA_END_CNTL_G                                                                0x0de4
3989 #define regCM0_CM_SHAPER_RAMA_END_CNTL_G_BASE_IDX                                                       2
3990 #define regCM0_CM_SHAPER_RAMA_END_CNTL_R                                                                0x0de5
3991 #define regCM0_CM_SHAPER_RAMA_END_CNTL_R_BASE_IDX                                                       2
3992 #define regCM0_CM_SHAPER_RAMA_REGION_0_1                                                                0x0de6
3993 #define regCM0_CM_SHAPER_RAMA_REGION_0_1_BASE_IDX                                                       2
3994 #define regCM0_CM_SHAPER_RAMA_REGION_2_3                                                                0x0de7
3995 #define regCM0_CM_SHAPER_RAMA_REGION_2_3_BASE_IDX                                                       2
3996 #define regCM0_CM_SHAPER_RAMA_REGION_4_5                                                                0x0de8
3997 #define regCM0_CM_SHAPER_RAMA_REGION_4_5_BASE_IDX                                                       2
3998 #define regCM0_CM_SHAPER_RAMA_REGION_6_7                                                                0x0de9
3999 #define regCM0_CM_SHAPER_RAMA_REGION_6_7_BASE_IDX                                                       2
4000 #define regCM0_CM_SHAPER_RAMA_REGION_8_9                                                                0x0dea
4001 #define regCM0_CM_SHAPER_RAMA_REGION_8_9_BASE_IDX                                                       2
4002 #define regCM0_CM_SHAPER_RAMA_REGION_10_11                                                              0x0deb
4003 #define regCM0_CM_SHAPER_RAMA_REGION_10_11_BASE_IDX                                                     2
4004 #define regCM0_CM_SHAPER_RAMA_REGION_12_13                                                              0x0dec
4005 #define regCM0_CM_SHAPER_RAMA_REGION_12_13_BASE_IDX                                                     2
4006 #define regCM0_CM_SHAPER_RAMA_REGION_14_15                                                              0x0ded
4007 #define regCM0_CM_SHAPER_RAMA_REGION_14_15_BASE_IDX                                                     2
4008 #define regCM0_CM_SHAPER_RAMA_REGION_16_17                                                              0x0dee
4009 #define regCM0_CM_SHAPER_RAMA_REGION_16_17_BASE_IDX                                                     2
4010 #define regCM0_CM_SHAPER_RAMA_REGION_18_19                                                              0x0def
4011 #define regCM0_CM_SHAPER_RAMA_REGION_18_19_BASE_IDX                                                     2
4012 #define regCM0_CM_SHAPER_RAMA_REGION_20_21                                                              0x0df0
4013 #define regCM0_CM_SHAPER_RAMA_REGION_20_21_BASE_IDX                                                     2
4014 #define regCM0_CM_SHAPER_RAMA_REGION_22_23                                                              0x0df1
4015 #define regCM0_CM_SHAPER_RAMA_REGION_22_23_BASE_IDX                                                     2
4016 #define regCM0_CM_SHAPER_RAMA_REGION_24_25                                                              0x0df2
4017 #define regCM0_CM_SHAPER_RAMA_REGION_24_25_BASE_IDX                                                     2
4018 #define regCM0_CM_SHAPER_RAMA_REGION_26_27                                                              0x0df3
4019 #define regCM0_CM_SHAPER_RAMA_REGION_26_27_BASE_IDX                                                     2
4020 #define regCM0_CM_SHAPER_RAMA_REGION_28_29                                                              0x0df4
4021 #define regCM0_CM_SHAPER_RAMA_REGION_28_29_BASE_IDX                                                     2
4022 #define regCM0_CM_SHAPER_RAMA_REGION_30_31                                                              0x0df5
4023 #define regCM0_CM_SHAPER_RAMA_REGION_30_31_BASE_IDX                                                     2
4024 #define regCM0_CM_SHAPER_RAMA_REGION_32_33                                                              0x0df6
4025 #define regCM0_CM_SHAPER_RAMA_REGION_32_33_BASE_IDX                                                     2
4026 #define regCM0_CM_SHAPER_RAMB_START_CNTL_B                                                              0x0df7
4027 #define regCM0_CM_SHAPER_RAMB_START_CNTL_B_BASE_IDX                                                     2
4028 #define regCM0_CM_SHAPER_RAMB_START_CNTL_G                                                              0x0df8
4029 #define regCM0_CM_SHAPER_RAMB_START_CNTL_G_BASE_IDX                                                     2
4030 #define regCM0_CM_SHAPER_RAMB_START_CNTL_R                                                              0x0df9
4031 #define regCM0_CM_SHAPER_RAMB_START_CNTL_R_BASE_IDX                                                     2
4032 #define regCM0_CM_SHAPER_RAMB_END_CNTL_B                                                                0x0dfa
4033 #define regCM0_CM_SHAPER_RAMB_END_CNTL_B_BASE_IDX                                                       2
4034 #define regCM0_CM_SHAPER_RAMB_END_CNTL_G                                                                0x0dfb
4035 #define regCM0_CM_SHAPER_RAMB_END_CNTL_G_BASE_IDX                                                       2
4036 #define regCM0_CM_SHAPER_RAMB_END_CNTL_R                                                                0x0dfc
4037 #define regCM0_CM_SHAPER_RAMB_END_CNTL_R_BASE_IDX                                                       2
4038 #define regCM0_CM_SHAPER_RAMB_REGION_0_1                                                                0x0dfd
4039 #define regCM0_CM_SHAPER_RAMB_REGION_0_1_BASE_IDX                                                       2
4040 #define regCM0_CM_SHAPER_RAMB_REGION_2_3                                                                0x0dfe
4041 #define regCM0_CM_SHAPER_RAMB_REGION_2_3_BASE_IDX                                                       2
4042 #define regCM0_CM_SHAPER_RAMB_REGION_4_5                                                                0x0dff
4043 #define regCM0_CM_SHAPER_RAMB_REGION_4_5_BASE_IDX                                                       2
4044 #define regCM0_CM_SHAPER_RAMB_REGION_6_7                                                                0x0e00
4045 #define regCM0_CM_SHAPER_RAMB_REGION_6_7_BASE_IDX                                                       2
4046 #define regCM0_CM_SHAPER_RAMB_REGION_8_9                                                                0x0e01
4047 #define regCM0_CM_SHAPER_RAMB_REGION_8_9_BASE_IDX                                                       2
4048 #define regCM0_CM_SHAPER_RAMB_REGION_10_11                                                              0x0e02
4049 #define regCM0_CM_SHAPER_RAMB_REGION_10_11_BASE_IDX                                                     2
4050 #define regCM0_CM_SHAPER_RAMB_REGION_12_13                                                              0x0e03
4051 #define regCM0_CM_SHAPER_RAMB_REGION_12_13_BASE_IDX                                                     2
4052 #define regCM0_CM_SHAPER_RAMB_REGION_14_15                                                              0x0e04
4053 #define regCM0_CM_SHAPER_RAMB_REGION_14_15_BASE_IDX                                                     2
4054 #define regCM0_CM_SHAPER_RAMB_REGION_16_17                                                              0x0e05
4055 #define regCM0_CM_SHAPER_RAMB_REGION_16_17_BASE_IDX                                                     2
4056 #define regCM0_CM_SHAPER_RAMB_REGION_18_19                                                              0x0e06
4057 #define regCM0_CM_SHAPER_RAMB_REGION_18_19_BASE_IDX                                                     2
4058 #define regCM0_CM_SHAPER_RAMB_REGION_20_21                                                              0x0e07
4059 #define regCM0_CM_SHAPER_RAMB_REGION_20_21_BASE_IDX                                                     2
4060 #define regCM0_CM_SHAPER_RAMB_REGION_22_23                                                              0x0e08
4061 #define regCM0_CM_SHAPER_RAMB_REGION_22_23_BASE_IDX                                                     2
4062 #define regCM0_CM_SHAPER_RAMB_REGION_24_25                                                              0x0e09
4063 #define regCM0_CM_SHAPER_RAMB_REGION_24_25_BASE_IDX                                                     2
4064 #define regCM0_CM_SHAPER_RAMB_REGION_26_27                                                              0x0e0a
4065 #define regCM0_CM_SHAPER_RAMB_REGION_26_27_BASE_IDX                                                     2
4066 #define regCM0_CM_SHAPER_RAMB_REGION_28_29                                                              0x0e0b
4067 #define regCM0_CM_SHAPER_RAMB_REGION_28_29_BASE_IDX                                                     2
4068 #define regCM0_CM_SHAPER_RAMB_REGION_30_31                                                              0x0e0c
4069 #define regCM0_CM_SHAPER_RAMB_REGION_30_31_BASE_IDX                                                     2
4070 #define regCM0_CM_SHAPER_RAMB_REGION_32_33                                                              0x0e0d
4071 #define regCM0_CM_SHAPER_RAMB_REGION_32_33_BASE_IDX                                                     2
4072 #define regCM0_CM_MEM_PWR_CTRL2                                                                         0x0e0e
4073 #define regCM0_CM_MEM_PWR_CTRL2_BASE_IDX                                                                2
4074 #define regCM0_CM_MEM_PWR_STATUS2                                                                       0x0e0f
4075 #define regCM0_CM_MEM_PWR_STATUS2_BASE_IDX                                                              2
4076 #define regCM0_CM_3DLUT_MODE                                                                            0x0e10
4077 #define regCM0_CM_3DLUT_MODE_BASE_IDX                                                                   2
4078 #define regCM0_CM_3DLUT_INDEX                                                                           0x0e11
4079 #define regCM0_CM_3DLUT_INDEX_BASE_IDX                                                                  2
4080 #define regCM0_CM_3DLUT_DATA                                                                            0x0e12
4081 #define regCM0_CM_3DLUT_DATA_BASE_IDX                                                                   2
4082 #define regCM0_CM_3DLUT_DATA_30BIT                                                                      0x0e13
4083 #define regCM0_CM_3DLUT_DATA_30BIT_BASE_IDX                                                             2
4084 #define regCM0_CM_3DLUT_READ_WRITE_CONTROL                                                              0x0e14
4085 #define regCM0_CM_3DLUT_READ_WRITE_CONTROL_BASE_IDX                                                     2
4086 #define regCM0_CM_3DLUT_OUT_NORM_FACTOR                                                                 0x0e15
4087 #define regCM0_CM_3DLUT_OUT_NORM_FACTOR_BASE_IDX                                                        2
4088 #define regCM0_CM_3DLUT_OUT_OFFSET_R                                                                    0x0e16
4089 #define regCM0_CM_3DLUT_OUT_OFFSET_R_BASE_IDX                                                           2
4090 #define regCM0_CM_3DLUT_OUT_OFFSET_G                                                                    0x0e17
4091 #define regCM0_CM_3DLUT_OUT_OFFSET_G_BASE_IDX                                                           2
4092 #define regCM0_CM_3DLUT_OUT_OFFSET_B                                                                    0x0e18
4093 #define regCM0_CM_3DLUT_OUT_OFFSET_B_BASE_IDX                                                           2
4094 #define regCM0_CM_TEST_DEBUG_INDEX                                                                      0x0e19
4095 #define regCM0_CM_TEST_DEBUG_INDEX_BASE_IDX                                                             2
4096 #define regCM0_CM_TEST_DEBUG_DATA                                                                       0x0e1a
4097 #define regCM0_CM_TEST_DEBUG_DATA_BASE_IDX                                                              2
4098 
4099 
4100 // addressBlock: dce_dc_dpp0_dispdec_dpp_top_dispdec
4101 // base address: 0x0
4102 #define regDPP_TOP0_DPP_CONTROL                                                                         0x0cc5
4103 #define regDPP_TOP0_DPP_CONTROL_BASE_IDX                                                                2
4104 #define regDPP_TOP0_DPP_SOFT_RESET                                                                      0x0cc6
4105 #define regDPP_TOP0_DPP_SOFT_RESET_BASE_IDX                                                             2
4106 #define regDPP_TOP0_DPP_CRC_VAL_R_G                                                                     0x0cc7
4107 #define regDPP_TOP0_DPP_CRC_VAL_R_G_BASE_IDX                                                            2
4108 #define regDPP_TOP0_DPP_CRC_VAL_B_A                                                                     0x0cc8
4109 #define regDPP_TOP0_DPP_CRC_VAL_B_A_BASE_IDX                                                            2
4110 #define regDPP_TOP0_DPP_CRC_CTRL                                                                        0x0cc9
4111 #define regDPP_TOP0_DPP_CRC_CTRL_BASE_IDX                                                               2
4112 #define regDPP_TOP0_HOST_READ_CONTROL                                                                   0x0cca
4113 #define regDPP_TOP0_HOST_READ_CONTROL_BASE_IDX                                                          2
4114 
4115 
4116 // addressBlock: dce_dc_dpp0_dispdec_dpp_dcperfmon_dc_perfmon_dispdec
4117 // base address: 0x3890
4118 #define regDC_PERFMON11_PERFCOUNTER_CNTL                                                                0x0e24
4119 #define regDC_PERFMON11_PERFCOUNTER_CNTL_BASE_IDX                                                       2
4120 #define regDC_PERFMON11_PERFCOUNTER_CNTL2                                                               0x0e25
4121 #define regDC_PERFMON11_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
4122 #define regDC_PERFMON11_PERFCOUNTER_STATE                                                               0x0e26
4123 #define regDC_PERFMON11_PERFCOUNTER_STATE_BASE_IDX                                                      2
4124 #define regDC_PERFMON11_PERFMON_CNTL                                                                    0x0e27
4125 #define regDC_PERFMON11_PERFMON_CNTL_BASE_IDX                                                           2
4126 #define regDC_PERFMON11_PERFMON_CNTL2                                                                   0x0e28
4127 #define regDC_PERFMON11_PERFMON_CNTL2_BASE_IDX                                                          2
4128 #define regDC_PERFMON11_PERFMON_CVALUE_INT_MISC                                                         0x0e29
4129 #define regDC_PERFMON11_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
4130 #define regDC_PERFMON11_PERFMON_CVALUE_LOW                                                              0x0e2a
4131 #define regDC_PERFMON11_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
4132 #define regDC_PERFMON11_PERFMON_HI                                                                      0x0e2b
4133 #define regDC_PERFMON11_PERFMON_HI_BASE_IDX                                                             2
4134 #define regDC_PERFMON11_PERFMON_LOW                                                                     0x0e2c
4135 #define regDC_PERFMON11_PERFMON_LOW_BASE_IDX                                                            2
4136 
4137 
4138 // addressBlock: dce_dc_dpp1_dispdec_cnvc_cfg_dispdec
4139 // base address: 0x5ac
4140 #define regCNVC_CFG1_CNVC_SURFACE_PIXEL_FORMAT                                                          0x0e3a
4141 #define regCNVC_CFG1_CNVC_SURFACE_PIXEL_FORMAT_BASE_IDX                                                 2
4142 #define regCNVC_CFG1_FORMAT_CONTROL                                                                     0x0e3b
4143 #define regCNVC_CFG1_FORMAT_CONTROL_BASE_IDX                                                            2
4144 #define regCNVC_CFG1_FCNV_FP_BIAS_R                                                                     0x0e3c
4145 #define regCNVC_CFG1_FCNV_FP_BIAS_R_BASE_IDX                                                            2
4146 #define regCNVC_CFG1_FCNV_FP_BIAS_G                                                                     0x0e3d
4147 #define regCNVC_CFG1_FCNV_FP_BIAS_G_BASE_IDX                                                            2
4148 #define regCNVC_CFG1_FCNV_FP_BIAS_B                                                                     0x0e3e
4149 #define regCNVC_CFG1_FCNV_FP_BIAS_B_BASE_IDX                                                            2
4150 #define regCNVC_CFG1_FCNV_FP_SCALE_R                                                                    0x0e3f
4151 #define regCNVC_CFG1_FCNV_FP_SCALE_R_BASE_IDX                                                           2
4152 #define regCNVC_CFG1_FCNV_FP_SCALE_G                                                                    0x0e40
4153 #define regCNVC_CFG1_FCNV_FP_SCALE_G_BASE_IDX                                                           2
4154 #define regCNVC_CFG1_FCNV_FP_SCALE_B                                                                    0x0e41
4155 #define regCNVC_CFG1_FCNV_FP_SCALE_B_BASE_IDX                                                           2
4156 #define regCNVC_CFG1_COLOR_KEYER_CONTROL                                                                0x0e42
4157 #define regCNVC_CFG1_COLOR_KEYER_CONTROL_BASE_IDX                                                       2
4158 #define regCNVC_CFG1_COLOR_KEYER_ALPHA                                                                  0x0e43
4159 #define regCNVC_CFG1_COLOR_KEYER_ALPHA_BASE_IDX                                                         2
4160 #define regCNVC_CFG1_COLOR_KEYER_RED                                                                    0x0e44
4161 #define regCNVC_CFG1_COLOR_KEYER_RED_BASE_IDX                                                           2
4162 #define regCNVC_CFG1_COLOR_KEYER_GREEN                                                                  0x0e45
4163 #define regCNVC_CFG1_COLOR_KEYER_GREEN_BASE_IDX                                                         2
4164 #define regCNVC_CFG1_COLOR_KEYER_BLUE                                                                   0x0e46
4165 #define regCNVC_CFG1_COLOR_KEYER_BLUE_BASE_IDX                                                          2
4166 #define regCNVC_CFG1_ALPHA_2BIT_LUT                                                                     0x0e48
4167 #define regCNVC_CFG1_ALPHA_2BIT_LUT_BASE_IDX                                                            2
4168 #define regCNVC_CFG1_PRE_DEALPHA                                                                        0x0e49
4169 #define regCNVC_CFG1_PRE_DEALPHA_BASE_IDX                                                               2
4170 #define regCNVC_CFG1_PRE_CSC_MODE                                                                       0x0e4a
4171 #define regCNVC_CFG1_PRE_CSC_MODE_BASE_IDX                                                              2
4172 #define regCNVC_CFG1_PRE_CSC_C11_C12                                                                    0x0e4b
4173 #define regCNVC_CFG1_PRE_CSC_C11_C12_BASE_IDX                                                           2
4174 #define regCNVC_CFG1_PRE_CSC_C13_C14                                                                    0x0e4c
4175 #define regCNVC_CFG1_PRE_CSC_C13_C14_BASE_IDX                                                           2
4176 #define regCNVC_CFG1_PRE_CSC_C21_C22                                                                    0x0e4d
4177 #define regCNVC_CFG1_PRE_CSC_C21_C22_BASE_IDX                                                           2
4178 #define regCNVC_CFG1_PRE_CSC_C23_C24                                                                    0x0e4e
4179 #define regCNVC_CFG1_PRE_CSC_C23_C24_BASE_IDX                                                           2
4180 #define regCNVC_CFG1_PRE_CSC_C31_C32                                                                    0x0e4f
4181 #define regCNVC_CFG1_PRE_CSC_C31_C32_BASE_IDX                                                           2
4182 #define regCNVC_CFG1_PRE_CSC_C33_C34                                                                    0x0e50
4183 #define regCNVC_CFG1_PRE_CSC_C33_C34_BASE_IDX                                                           2
4184 #define regCNVC_CFG1_PRE_CSC_B_C11_C12                                                                  0x0e51
4185 #define regCNVC_CFG1_PRE_CSC_B_C11_C12_BASE_IDX                                                         2
4186 #define regCNVC_CFG1_PRE_CSC_B_C13_C14                                                                  0x0e52
4187 #define regCNVC_CFG1_PRE_CSC_B_C13_C14_BASE_IDX                                                         2
4188 #define regCNVC_CFG1_PRE_CSC_B_C21_C22                                                                  0x0e53
4189 #define regCNVC_CFG1_PRE_CSC_B_C21_C22_BASE_IDX                                                         2
4190 #define regCNVC_CFG1_PRE_CSC_B_C23_C24                                                                  0x0e54
4191 #define regCNVC_CFG1_PRE_CSC_B_C23_C24_BASE_IDX                                                         2
4192 #define regCNVC_CFG1_PRE_CSC_B_C31_C32                                                                  0x0e55
4193 #define regCNVC_CFG1_PRE_CSC_B_C31_C32_BASE_IDX                                                         2
4194 #define regCNVC_CFG1_PRE_CSC_B_C33_C34                                                                  0x0e56
4195 #define regCNVC_CFG1_PRE_CSC_B_C33_C34_BASE_IDX                                                         2
4196 #define regCNVC_CFG1_CNVC_COEF_FORMAT                                                                   0x0e57
4197 #define regCNVC_CFG1_CNVC_COEF_FORMAT_BASE_IDX                                                          2
4198 #define regCNVC_CFG1_PRE_DEGAM                                                                          0x0e58
4199 #define regCNVC_CFG1_PRE_DEGAM_BASE_IDX                                                                 2
4200 #define regCNVC_CFG1_PRE_REALPHA                                                                        0x0e59
4201 #define regCNVC_CFG1_PRE_REALPHA_BASE_IDX                                                               2
4202 
4203 
4204 // addressBlock: dce_dc_dpp1_dispdec_cnvc_cur_dispdec
4205 // base address: 0x5ac
4206 #define regCNVC_CUR1_CURSOR0_CONTROL                                                                    0x0e5c
4207 #define regCNVC_CUR1_CURSOR0_CONTROL_BASE_IDX                                                           2
4208 #define regCNVC_CUR1_CURSOR0_COLOR0                                                                     0x0e5d
4209 #define regCNVC_CUR1_CURSOR0_COLOR0_BASE_IDX                                                            2
4210 #define regCNVC_CUR1_CURSOR0_COLOR1                                                                     0x0e5e
4211 #define regCNVC_CUR1_CURSOR0_COLOR1_BASE_IDX                                                            2
4212 #define regCNVC_CUR1_CURSOR0_FP_SCALE_BIAS                                                              0x0e5f
4213 #define regCNVC_CUR1_CURSOR0_FP_SCALE_BIAS_BASE_IDX                                                     2
4214 
4215 
4216 // addressBlock: dce_dc_dpp1_dispdec_dscl_dispdec
4217 // base address: 0x5ac
4218 #define regDSCL1_SCL_COEF_RAM_TAP_SELECT                                                                0x0e64
4219 #define regDSCL1_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2
4220 #define regDSCL1_SCL_COEF_RAM_TAP_DATA                                                                  0x0e65
4221 #define regDSCL1_SCL_COEF_RAM_TAP_DATA_BASE_IDX                                                         2
4222 #define regDSCL1_SCL_MODE                                                                               0x0e66
4223 #define regDSCL1_SCL_MODE_BASE_IDX                                                                      2
4224 #define regDSCL1_SCL_TAP_CONTROL                                                                        0x0e67
4225 #define regDSCL1_SCL_TAP_CONTROL_BASE_IDX                                                               2
4226 #define regDSCL1_DSCL_CONTROL                                                                           0x0e68
4227 #define regDSCL1_DSCL_CONTROL_BASE_IDX                                                                  2
4228 #define regDSCL1_DSCL_2TAP_CONTROL                                                                      0x0e69
4229 #define regDSCL1_DSCL_2TAP_CONTROL_BASE_IDX                                                             2
4230 #define regDSCL1_SCL_MANUAL_REPLICATE_CONTROL                                                           0x0e6a
4231 #define regDSCL1_SCL_MANUAL_REPLICATE_CONTROL_BASE_IDX                                                  2
4232 #define regDSCL1_SCL_HORZ_FILTER_SCALE_RATIO                                                            0x0e6b
4233 #define regDSCL1_SCL_HORZ_FILTER_SCALE_RATIO_BASE_IDX                                                   2
4234 #define regDSCL1_SCL_HORZ_FILTER_INIT                                                                   0x0e6c
4235 #define regDSCL1_SCL_HORZ_FILTER_INIT_BASE_IDX                                                          2
4236 #define regDSCL1_SCL_HORZ_FILTER_SCALE_RATIO_C                                                          0x0e6d
4237 #define regDSCL1_SCL_HORZ_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
4238 #define regDSCL1_SCL_HORZ_FILTER_INIT_C                                                                 0x0e6e
4239 #define regDSCL1_SCL_HORZ_FILTER_INIT_C_BASE_IDX                                                        2
4240 #define regDSCL1_SCL_VERT_FILTER_SCALE_RATIO                                                            0x0e6f
4241 #define regDSCL1_SCL_VERT_FILTER_SCALE_RATIO_BASE_IDX                                                   2
4242 #define regDSCL1_SCL_VERT_FILTER_INIT                                                                   0x0e70
4243 #define regDSCL1_SCL_VERT_FILTER_INIT_BASE_IDX                                                          2
4244 #define regDSCL1_SCL_VERT_FILTER_INIT_BOT                                                               0x0e71
4245 #define regDSCL1_SCL_VERT_FILTER_INIT_BOT_BASE_IDX                                                      2
4246 #define regDSCL1_SCL_VERT_FILTER_SCALE_RATIO_C                                                          0x0e72
4247 #define regDSCL1_SCL_VERT_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
4248 #define regDSCL1_SCL_VERT_FILTER_INIT_C                                                                 0x0e73
4249 #define regDSCL1_SCL_VERT_FILTER_INIT_C_BASE_IDX                                                        2
4250 #define regDSCL1_SCL_VERT_FILTER_INIT_BOT_C                                                             0x0e74
4251 #define regDSCL1_SCL_VERT_FILTER_INIT_BOT_C_BASE_IDX                                                    2
4252 #define regDSCL1_SCL_BLACK_COLOR                                                                        0x0e75
4253 #define regDSCL1_SCL_BLACK_COLOR_BASE_IDX                                                               2
4254 #define regDSCL1_DSCL_UPDATE                                                                            0x0e76
4255 #define regDSCL1_DSCL_UPDATE_BASE_IDX                                                                   2
4256 #define regDSCL1_DSCL_AUTOCAL                                                                           0x0e77
4257 #define regDSCL1_DSCL_AUTOCAL_BASE_IDX                                                                  2
4258 #define regDSCL1_DSCL_EXT_OVERSCAN_LEFT_RIGHT                                                           0x0e78
4259 #define regDSCL1_DSCL_EXT_OVERSCAN_LEFT_RIGHT_BASE_IDX                                                  2
4260 #define regDSCL1_DSCL_EXT_OVERSCAN_TOP_BOTTOM                                                           0x0e79
4261 #define regDSCL1_DSCL_EXT_OVERSCAN_TOP_BOTTOM_BASE_IDX                                                  2
4262 #define regDSCL1_OTG_H_BLANK                                                                            0x0e7a
4263 #define regDSCL1_OTG_H_BLANK_BASE_IDX                                                                   2
4264 #define regDSCL1_OTG_V_BLANK                                                                            0x0e7b
4265 #define regDSCL1_OTG_V_BLANK_BASE_IDX                                                                   2
4266 #define regDSCL1_RECOUT_START                                                                           0x0e7c
4267 #define regDSCL1_RECOUT_START_BASE_IDX                                                                  2
4268 #define regDSCL1_RECOUT_SIZE                                                                            0x0e7d
4269 #define regDSCL1_RECOUT_SIZE_BASE_IDX                                                                   2
4270 #define regDSCL1_MPC_SIZE                                                                               0x0e7e
4271 #define regDSCL1_MPC_SIZE_BASE_IDX                                                                      2
4272 #define regDSCL1_LB_DATA_FORMAT                                                                         0x0e7f
4273 #define regDSCL1_LB_DATA_FORMAT_BASE_IDX                                                                2
4274 #define regDSCL1_LB_MEMORY_CTRL                                                                         0x0e80
4275 #define regDSCL1_LB_MEMORY_CTRL_BASE_IDX                                                                2
4276 #define regDSCL1_LB_V_COUNTER                                                                           0x0e81
4277 #define regDSCL1_LB_V_COUNTER_BASE_IDX                                                                  2
4278 #define regDSCL1_DSCL_MEM_PWR_CTRL                                                                      0x0e82
4279 #define regDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX                                                             2
4280 #define regDSCL1_DSCL_MEM_PWR_STATUS                                                                    0x0e83
4281 #define regDSCL1_DSCL_MEM_PWR_STATUS_BASE_IDX                                                           2
4282 #define regDSCL1_OBUF_CONTROL                                                                           0x0e84
4283 #define regDSCL1_OBUF_CONTROL_BASE_IDX                                                                  2
4284 #define regDSCL1_OBUF_MEM_PWR_CTRL                                                                      0x0e85
4285 #define regDSCL1_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2
4286 
4287 
4288 // addressBlock: dce_dc_dpp1_dispdec_cm_dispdec
4289 // base address: 0x5ac
4290 #define regCM1_CM_CONTROL                                                                               0x0e8b
4291 #define regCM1_CM_CONTROL_BASE_IDX                                                                      2
4292 #define regCM1_CM_POST_CSC_CONTROL                                                                      0x0e8c
4293 #define regCM1_CM_POST_CSC_CONTROL_BASE_IDX                                                             2
4294 #define regCM1_CM_POST_CSC_C11_C12                                                                      0x0e8d
4295 #define regCM1_CM_POST_CSC_C11_C12_BASE_IDX                                                             2
4296 #define regCM1_CM_POST_CSC_C13_C14                                                                      0x0e8e
4297 #define regCM1_CM_POST_CSC_C13_C14_BASE_IDX                                                             2
4298 #define regCM1_CM_POST_CSC_C21_C22                                                                      0x0e8f
4299 #define regCM1_CM_POST_CSC_C21_C22_BASE_IDX                                                             2
4300 #define regCM1_CM_POST_CSC_C23_C24                                                                      0x0e90
4301 #define regCM1_CM_POST_CSC_C23_C24_BASE_IDX                                                             2
4302 #define regCM1_CM_POST_CSC_C31_C32                                                                      0x0e91
4303 #define regCM1_CM_POST_CSC_C31_C32_BASE_IDX                                                             2
4304 #define regCM1_CM_POST_CSC_C33_C34                                                                      0x0e92
4305 #define regCM1_CM_POST_CSC_C33_C34_BASE_IDX                                                             2
4306 #define regCM1_CM_POST_CSC_B_C11_C12                                                                    0x0e93
4307 #define regCM1_CM_POST_CSC_B_C11_C12_BASE_IDX                                                           2
4308 #define regCM1_CM_POST_CSC_B_C13_C14                                                                    0x0e94
4309 #define regCM1_CM_POST_CSC_B_C13_C14_BASE_IDX                                                           2
4310 #define regCM1_CM_POST_CSC_B_C21_C22                                                                    0x0e95
4311 #define regCM1_CM_POST_CSC_B_C21_C22_BASE_IDX                                                           2
4312 #define regCM1_CM_POST_CSC_B_C23_C24                                                                    0x0e96
4313 #define regCM1_CM_POST_CSC_B_C23_C24_BASE_IDX                                                           2
4314 #define regCM1_CM_POST_CSC_B_C31_C32                                                                    0x0e97
4315 #define regCM1_CM_POST_CSC_B_C31_C32_BASE_IDX                                                           2
4316 #define regCM1_CM_POST_CSC_B_C33_C34                                                                    0x0e98
4317 #define regCM1_CM_POST_CSC_B_C33_C34_BASE_IDX                                                           2
4318 #define regCM1_CM_GAMUT_REMAP_CONTROL                                                                   0x0e99
4319 #define regCM1_CM_GAMUT_REMAP_CONTROL_BASE_IDX                                                          2
4320 #define regCM1_CM_GAMUT_REMAP_C11_C12                                                                   0x0e9a
4321 #define regCM1_CM_GAMUT_REMAP_C11_C12_BASE_IDX                                                          2
4322 #define regCM1_CM_GAMUT_REMAP_C13_C14                                                                   0x0e9b
4323 #define regCM1_CM_GAMUT_REMAP_C13_C14_BASE_IDX                                                          2
4324 #define regCM1_CM_GAMUT_REMAP_C21_C22                                                                   0x0e9c
4325 #define regCM1_CM_GAMUT_REMAP_C21_C22_BASE_IDX                                                          2
4326 #define regCM1_CM_GAMUT_REMAP_C23_C24                                                                   0x0e9d
4327 #define regCM1_CM_GAMUT_REMAP_C23_C24_BASE_IDX                                                          2
4328 #define regCM1_CM_GAMUT_REMAP_C31_C32                                                                   0x0e9e
4329 #define regCM1_CM_GAMUT_REMAP_C31_C32_BASE_IDX                                                          2
4330 #define regCM1_CM_GAMUT_REMAP_C33_C34                                                                   0x0e9f
4331 #define regCM1_CM_GAMUT_REMAP_C33_C34_BASE_IDX                                                          2
4332 #define regCM1_CM_GAMUT_REMAP_B_C11_C12                                                                 0x0ea0
4333 #define regCM1_CM_GAMUT_REMAP_B_C11_C12_BASE_IDX                                                        2
4334 #define regCM1_CM_GAMUT_REMAP_B_C13_C14                                                                 0x0ea1
4335 #define regCM1_CM_GAMUT_REMAP_B_C13_C14_BASE_IDX                                                        2
4336 #define regCM1_CM_GAMUT_REMAP_B_C21_C22                                                                 0x0ea2
4337 #define regCM1_CM_GAMUT_REMAP_B_C21_C22_BASE_IDX                                                        2
4338 #define regCM1_CM_GAMUT_REMAP_B_C23_C24                                                                 0x0ea3
4339 #define regCM1_CM_GAMUT_REMAP_B_C23_C24_BASE_IDX                                                        2
4340 #define regCM1_CM_GAMUT_REMAP_B_C31_C32                                                                 0x0ea4
4341 #define regCM1_CM_GAMUT_REMAP_B_C31_C32_BASE_IDX                                                        2
4342 #define regCM1_CM_GAMUT_REMAP_B_C33_C34                                                                 0x0ea5
4343 #define regCM1_CM_GAMUT_REMAP_B_C33_C34_BASE_IDX                                                        2
4344 #define regCM1_CM_BIAS_CR_R                                                                             0x0ea6
4345 #define regCM1_CM_BIAS_CR_R_BASE_IDX                                                                    2
4346 #define regCM1_CM_BIAS_Y_G_CB_B                                                                         0x0ea7
4347 #define regCM1_CM_BIAS_Y_G_CB_B_BASE_IDX                                                                2
4348 #define regCM1_CM_GAMCOR_CONTROL                                                                        0x0ea8
4349 #define regCM1_CM_GAMCOR_CONTROL_BASE_IDX                                                               2
4350 #define regCM1_CM_GAMCOR_LUT_INDEX                                                                      0x0ea9
4351 #define regCM1_CM_GAMCOR_LUT_INDEX_BASE_IDX                                                             2
4352 #define regCM1_CM_GAMCOR_LUT_DATA                                                                       0x0eaa
4353 #define regCM1_CM_GAMCOR_LUT_DATA_BASE_IDX                                                              2
4354 #define regCM1_CM_GAMCOR_LUT_CONTROL                                                                    0x0eab
4355 #define regCM1_CM_GAMCOR_LUT_CONTROL_BASE_IDX                                                           2
4356 #define regCM1_CM_GAMCOR_RAMA_START_CNTL_B                                                              0x0eac
4357 #define regCM1_CM_GAMCOR_RAMA_START_CNTL_B_BASE_IDX                                                     2
4358 #define regCM1_CM_GAMCOR_RAMA_START_CNTL_G                                                              0x0ead
4359 #define regCM1_CM_GAMCOR_RAMA_START_CNTL_G_BASE_IDX                                                     2
4360 #define regCM1_CM_GAMCOR_RAMA_START_CNTL_R                                                              0x0eae
4361 #define regCM1_CM_GAMCOR_RAMA_START_CNTL_R_BASE_IDX                                                     2
4362 #define regCM1_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B                                                        0x0eaf
4363 #define regCM1_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                               2
4364 #define regCM1_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G                                                        0x0eb0
4365 #define regCM1_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                               2
4366 #define regCM1_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R                                                        0x0eb1
4367 #define regCM1_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                               2
4368 #define regCM1_CM_GAMCOR_RAMA_START_BASE_CNTL_B                                                         0x0eb2
4369 #define regCM1_CM_GAMCOR_RAMA_START_BASE_CNTL_B_BASE_IDX                                                2
4370 #define regCM1_CM_GAMCOR_RAMA_START_BASE_CNTL_G                                                         0x0eb3
4371 #define regCM1_CM_GAMCOR_RAMA_START_BASE_CNTL_G_BASE_IDX                                                2
4372 #define regCM1_CM_GAMCOR_RAMA_START_BASE_CNTL_R                                                         0x0eb4
4373 #define regCM1_CM_GAMCOR_RAMA_START_BASE_CNTL_R_BASE_IDX                                                2
4374 #define regCM1_CM_GAMCOR_RAMA_END_CNTL1_B                                                               0x0eb5
4375 #define regCM1_CM_GAMCOR_RAMA_END_CNTL1_B_BASE_IDX                                                      2
4376 #define regCM1_CM_GAMCOR_RAMA_END_CNTL2_B                                                               0x0eb6
4377 #define regCM1_CM_GAMCOR_RAMA_END_CNTL2_B_BASE_IDX                                                      2
4378 #define regCM1_CM_GAMCOR_RAMA_END_CNTL1_G                                                               0x0eb7
4379 #define regCM1_CM_GAMCOR_RAMA_END_CNTL1_G_BASE_IDX                                                      2
4380 #define regCM1_CM_GAMCOR_RAMA_END_CNTL2_G                                                               0x0eb8
4381 #define regCM1_CM_GAMCOR_RAMA_END_CNTL2_G_BASE_IDX                                                      2
4382 #define regCM1_CM_GAMCOR_RAMA_END_CNTL1_R                                                               0x0eb9
4383 #define regCM1_CM_GAMCOR_RAMA_END_CNTL1_R_BASE_IDX                                                      2
4384 #define regCM1_CM_GAMCOR_RAMA_END_CNTL2_R                                                               0x0eba
4385 #define regCM1_CM_GAMCOR_RAMA_END_CNTL2_R_BASE_IDX                                                      2
4386 #define regCM1_CM_GAMCOR_RAMA_OFFSET_B                                                                  0x0ebb
4387 #define regCM1_CM_GAMCOR_RAMA_OFFSET_B_BASE_IDX                                                         2
4388 #define regCM1_CM_GAMCOR_RAMA_OFFSET_G                                                                  0x0ebc
4389 #define regCM1_CM_GAMCOR_RAMA_OFFSET_G_BASE_IDX                                                         2
4390 #define regCM1_CM_GAMCOR_RAMA_OFFSET_R                                                                  0x0ebd
4391 #define regCM1_CM_GAMCOR_RAMA_OFFSET_R_BASE_IDX                                                         2
4392 #define regCM1_CM_GAMCOR_RAMA_REGION_0_1                                                                0x0ebe
4393 #define regCM1_CM_GAMCOR_RAMA_REGION_0_1_BASE_IDX                                                       2
4394 #define regCM1_CM_GAMCOR_RAMA_REGION_2_3                                                                0x0ebf
4395 #define regCM1_CM_GAMCOR_RAMA_REGION_2_3_BASE_IDX                                                       2
4396 #define regCM1_CM_GAMCOR_RAMA_REGION_4_5                                                                0x0ec0
4397 #define regCM1_CM_GAMCOR_RAMA_REGION_4_5_BASE_IDX                                                       2
4398 #define regCM1_CM_GAMCOR_RAMA_REGION_6_7                                                                0x0ec1
4399 #define regCM1_CM_GAMCOR_RAMA_REGION_6_7_BASE_IDX                                                       2
4400 #define regCM1_CM_GAMCOR_RAMA_REGION_8_9                                                                0x0ec2
4401 #define regCM1_CM_GAMCOR_RAMA_REGION_8_9_BASE_IDX                                                       2
4402 #define regCM1_CM_GAMCOR_RAMA_REGION_10_11                                                              0x0ec3
4403 #define regCM1_CM_GAMCOR_RAMA_REGION_10_11_BASE_IDX                                                     2
4404 #define regCM1_CM_GAMCOR_RAMA_REGION_12_13                                                              0x0ec4
4405 #define regCM1_CM_GAMCOR_RAMA_REGION_12_13_BASE_IDX                                                     2
4406 #define regCM1_CM_GAMCOR_RAMA_REGION_14_15                                                              0x0ec5
4407 #define regCM1_CM_GAMCOR_RAMA_REGION_14_15_BASE_IDX                                                     2
4408 #define regCM1_CM_GAMCOR_RAMA_REGION_16_17                                                              0x0ec6
4409 #define regCM1_CM_GAMCOR_RAMA_REGION_16_17_BASE_IDX                                                     2
4410 #define regCM1_CM_GAMCOR_RAMA_REGION_18_19                                                              0x0ec7
4411 #define regCM1_CM_GAMCOR_RAMA_REGION_18_19_BASE_IDX                                                     2
4412 #define regCM1_CM_GAMCOR_RAMA_REGION_20_21                                                              0x0ec8
4413 #define regCM1_CM_GAMCOR_RAMA_REGION_20_21_BASE_IDX                                                     2
4414 #define regCM1_CM_GAMCOR_RAMA_REGION_22_23                                                              0x0ec9
4415 #define regCM1_CM_GAMCOR_RAMA_REGION_22_23_BASE_IDX                                                     2
4416 #define regCM1_CM_GAMCOR_RAMA_REGION_24_25                                                              0x0eca
4417 #define regCM1_CM_GAMCOR_RAMA_REGION_24_25_BASE_IDX                                                     2
4418 #define regCM1_CM_GAMCOR_RAMA_REGION_26_27                                                              0x0ecb
4419 #define regCM1_CM_GAMCOR_RAMA_REGION_26_27_BASE_IDX                                                     2
4420 #define regCM1_CM_GAMCOR_RAMA_REGION_28_29                                                              0x0ecc
4421 #define regCM1_CM_GAMCOR_RAMA_REGION_28_29_BASE_IDX                                                     2
4422 #define regCM1_CM_GAMCOR_RAMA_REGION_30_31                                                              0x0ecd
4423 #define regCM1_CM_GAMCOR_RAMA_REGION_30_31_BASE_IDX                                                     2
4424 #define regCM1_CM_GAMCOR_RAMA_REGION_32_33                                                              0x0ece
4425 #define regCM1_CM_GAMCOR_RAMA_REGION_32_33_BASE_IDX                                                     2
4426 #define regCM1_CM_GAMCOR_RAMB_START_CNTL_B                                                              0x0ecf
4427 #define regCM1_CM_GAMCOR_RAMB_START_CNTL_B_BASE_IDX                                                     2
4428 #define regCM1_CM_GAMCOR_RAMB_START_CNTL_G                                                              0x0ed0
4429 #define regCM1_CM_GAMCOR_RAMB_START_CNTL_G_BASE_IDX                                                     2
4430 #define regCM1_CM_GAMCOR_RAMB_START_CNTL_R                                                              0x0ed1
4431 #define regCM1_CM_GAMCOR_RAMB_START_CNTL_R_BASE_IDX                                                     2
4432 #define regCM1_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B                                                        0x0ed2
4433 #define regCM1_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                               2
4434 #define regCM1_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G                                                        0x0ed3
4435 #define regCM1_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                               2
4436 #define regCM1_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R                                                        0x0ed4
4437 #define regCM1_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                               2
4438 #define regCM1_CM_GAMCOR_RAMB_START_BASE_CNTL_B                                                         0x0ed5
4439 #define regCM1_CM_GAMCOR_RAMB_START_BASE_CNTL_B_BASE_IDX                                                2
4440 #define regCM1_CM_GAMCOR_RAMB_START_BASE_CNTL_G                                                         0x0ed6
4441 #define regCM1_CM_GAMCOR_RAMB_START_BASE_CNTL_G_BASE_IDX                                                2
4442 #define regCM1_CM_GAMCOR_RAMB_START_BASE_CNTL_R                                                         0x0ed7
4443 #define regCM1_CM_GAMCOR_RAMB_START_BASE_CNTL_R_BASE_IDX                                                2
4444 #define regCM1_CM_GAMCOR_RAMB_END_CNTL1_B                                                               0x0ed8
4445 #define regCM1_CM_GAMCOR_RAMB_END_CNTL1_B_BASE_IDX                                                      2
4446 #define regCM1_CM_GAMCOR_RAMB_END_CNTL2_B                                                               0x0ed9
4447 #define regCM1_CM_GAMCOR_RAMB_END_CNTL2_B_BASE_IDX                                                      2
4448 #define regCM1_CM_GAMCOR_RAMB_END_CNTL1_G                                                               0x0eda
4449 #define regCM1_CM_GAMCOR_RAMB_END_CNTL1_G_BASE_IDX                                                      2
4450 #define regCM1_CM_GAMCOR_RAMB_END_CNTL2_G                                                               0x0edb
4451 #define regCM1_CM_GAMCOR_RAMB_END_CNTL2_G_BASE_IDX                                                      2
4452 #define regCM1_CM_GAMCOR_RAMB_END_CNTL1_R                                                               0x0edc
4453 #define regCM1_CM_GAMCOR_RAMB_END_CNTL1_R_BASE_IDX                                                      2
4454 #define regCM1_CM_GAMCOR_RAMB_END_CNTL2_R                                                               0x0edd
4455 #define regCM1_CM_GAMCOR_RAMB_END_CNTL2_R_BASE_IDX                                                      2
4456 #define regCM1_CM_GAMCOR_RAMB_OFFSET_B                                                                  0x0ede
4457 #define regCM1_CM_GAMCOR_RAMB_OFFSET_B_BASE_IDX                                                         2
4458 #define regCM1_CM_GAMCOR_RAMB_OFFSET_G                                                                  0x0edf
4459 #define regCM1_CM_GAMCOR_RAMB_OFFSET_G_BASE_IDX                                                         2
4460 #define regCM1_CM_GAMCOR_RAMB_OFFSET_R                                                                  0x0ee0
4461 #define regCM1_CM_GAMCOR_RAMB_OFFSET_R_BASE_IDX                                                         2
4462 #define regCM1_CM_GAMCOR_RAMB_REGION_0_1                                                                0x0ee1
4463 #define regCM1_CM_GAMCOR_RAMB_REGION_0_1_BASE_IDX                                                       2
4464 #define regCM1_CM_GAMCOR_RAMB_REGION_2_3                                                                0x0ee2
4465 #define regCM1_CM_GAMCOR_RAMB_REGION_2_3_BASE_IDX                                                       2
4466 #define regCM1_CM_GAMCOR_RAMB_REGION_4_5                                                                0x0ee3
4467 #define regCM1_CM_GAMCOR_RAMB_REGION_4_5_BASE_IDX                                                       2
4468 #define regCM1_CM_GAMCOR_RAMB_REGION_6_7                                                                0x0ee4
4469 #define regCM1_CM_GAMCOR_RAMB_REGION_6_7_BASE_IDX                                                       2
4470 #define regCM1_CM_GAMCOR_RAMB_REGION_8_9                                                                0x0ee5
4471 #define regCM1_CM_GAMCOR_RAMB_REGION_8_9_BASE_IDX                                                       2
4472 #define regCM1_CM_GAMCOR_RAMB_REGION_10_11                                                              0x0ee6
4473 #define regCM1_CM_GAMCOR_RAMB_REGION_10_11_BASE_IDX                                                     2
4474 #define regCM1_CM_GAMCOR_RAMB_REGION_12_13                                                              0x0ee7
4475 #define regCM1_CM_GAMCOR_RAMB_REGION_12_13_BASE_IDX                                                     2
4476 #define regCM1_CM_GAMCOR_RAMB_REGION_14_15                                                              0x0ee8
4477 #define regCM1_CM_GAMCOR_RAMB_REGION_14_15_BASE_IDX                                                     2
4478 #define regCM1_CM_GAMCOR_RAMB_REGION_16_17                                                              0x0ee9
4479 #define regCM1_CM_GAMCOR_RAMB_REGION_16_17_BASE_IDX                                                     2
4480 #define regCM1_CM_GAMCOR_RAMB_REGION_18_19                                                              0x0eea
4481 #define regCM1_CM_GAMCOR_RAMB_REGION_18_19_BASE_IDX                                                     2
4482 #define regCM1_CM_GAMCOR_RAMB_REGION_20_21                                                              0x0eeb
4483 #define regCM1_CM_GAMCOR_RAMB_REGION_20_21_BASE_IDX                                                     2
4484 #define regCM1_CM_GAMCOR_RAMB_REGION_22_23                                                              0x0eec
4485 #define regCM1_CM_GAMCOR_RAMB_REGION_22_23_BASE_IDX                                                     2
4486 #define regCM1_CM_GAMCOR_RAMB_REGION_24_25                                                              0x0eed
4487 #define regCM1_CM_GAMCOR_RAMB_REGION_24_25_BASE_IDX                                                     2
4488 #define regCM1_CM_GAMCOR_RAMB_REGION_26_27                                                              0x0eee
4489 #define regCM1_CM_GAMCOR_RAMB_REGION_26_27_BASE_IDX                                                     2
4490 #define regCM1_CM_GAMCOR_RAMB_REGION_28_29                                                              0x0eef
4491 #define regCM1_CM_GAMCOR_RAMB_REGION_28_29_BASE_IDX                                                     2
4492 #define regCM1_CM_GAMCOR_RAMB_REGION_30_31                                                              0x0ef0
4493 #define regCM1_CM_GAMCOR_RAMB_REGION_30_31_BASE_IDX                                                     2
4494 #define regCM1_CM_GAMCOR_RAMB_REGION_32_33                                                              0x0ef1
4495 #define regCM1_CM_GAMCOR_RAMB_REGION_32_33_BASE_IDX                                                     2
4496 #define regCM1_CM_BLNDGAM_CONTROL                                                                       0x0ef2
4497 #define regCM1_CM_BLNDGAM_CONTROL_BASE_IDX                                                              2
4498 #define regCM1_CM_BLNDGAM_LUT_INDEX                                                                     0x0ef3
4499 #define regCM1_CM_BLNDGAM_LUT_INDEX_BASE_IDX                                                            2
4500 #define regCM1_CM_BLNDGAM_LUT_DATA                                                                      0x0ef4
4501 #define regCM1_CM_BLNDGAM_LUT_DATA_BASE_IDX                                                             2
4502 #define regCM1_CM_BLNDGAM_LUT_CONTROL                                                                   0x0ef5
4503 #define regCM1_CM_BLNDGAM_LUT_CONTROL_BASE_IDX                                                          2
4504 #define regCM1_CM_BLNDGAM_RAMA_START_CNTL_B                                                             0x0ef6
4505 #define regCM1_CM_BLNDGAM_RAMA_START_CNTL_B_BASE_IDX                                                    2
4506 #define regCM1_CM_BLNDGAM_RAMA_START_CNTL_G                                                             0x0ef7
4507 #define regCM1_CM_BLNDGAM_RAMA_START_CNTL_G_BASE_IDX                                                    2
4508 #define regCM1_CM_BLNDGAM_RAMA_START_CNTL_R                                                             0x0ef8
4509 #define regCM1_CM_BLNDGAM_RAMA_START_CNTL_R_BASE_IDX                                                    2
4510 #define regCM1_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B                                                       0x0ef9
4511 #define regCM1_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                              2
4512 #define regCM1_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G                                                       0x0efa
4513 #define regCM1_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                              2
4514 #define regCM1_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R                                                       0x0efb
4515 #define regCM1_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                              2
4516 #define regCM1_CM_BLNDGAM_RAMA_START_BASE_CNTL_B                                                        0x0efc
4517 #define regCM1_CM_BLNDGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                               2
4518 #define regCM1_CM_BLNDGAM_RAMA_START_BASE_CNTL_G                                                        0x0efd
4519 #define regCM1_CM_BLNDGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                               2
4520 #define regCM1_CM_BLNDGAM_RAMA_START_BASE_CNTL_R                                                        0x0efe
4521 #define regCM1_CM_BLNDGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                               2
4522 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL1_B                                                              0x0eff
4523 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL1_B_BASE_IDX                                                     2
4524 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL2_B                                                              0x0f00
4525 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL2_B_BASE_IDX                                                     2
4526 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL1_G                                                              0x0f01
4527 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL1_G_BASE_IDX                                                     2
4528 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL2_G                                                              0x0f02
4529 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL2_G_BASE_IDX                                                     2
4530 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL1_R                                                              0x0f03
4531 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL1_R_BASE_IDX                                                     2
4532 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL2_R                                                              0x0f04
4533 #define regCM1_CM_BLNDGAM_RAMA_END_CNTL2_R_BASE_IDX                                                     2
4534 #define regCM1_CM_BLNDGAM_RAMA_OFFSET_B                                                                 0x0f05
4535 #define regCM1_CM_BLNDGAM_RAMA_OFFSET_B_BASE_IDX                                                        2
4536 #define regCM1_CM_BLNDGAM_RAMA_OFFSET_G                                                                 0x0f06
4537 #define regCM1_CM_BLNDGAM_RAMA_OFFSET_G_BASE_IDX                                                        2
4538 #define regCM1_CM_BLNDGAM_RAMA_OFFSET_R                                                                 0x0f07
4539 #define regCM1_CM_BLNDGAM_RAMA_OFFSET_R_BASE_IDX                                                        2
4540 #define regCM1_CM_BLNDGAM_RAMA_REGION_0_1                                                               0x0f08
4541 #define regCM1_CM_BLNDGAM_RAMA_REGION_0_1_BASE_IDX                                                      2
4542 #define regCM1_CM_BLNDGAM_RAMA_REGION_2_3                                                               0x0f09
4543 #define regCM1_CM_BLNDGAM_RAMA_REGION_2_3_BASE_IDX                                                      2
4544 #define regCM1_CM_BLNDGAM_RAMA_REGION_4_5                                                               0x0f0a
4545 #define regCM1_CM_BLNDGAM_RAMA_REGION_4_5_BASE_IDX                                                      2
4546 #define regCM1_CM_BLNDGAM_RAMA_REGION_6_7                                                               0x0f0b
4547 #define regCM1_CM_BLNDGAM_RAMA_REGION_6_7_BASE_IDX                                                      2
4548 #define regCM1_CM_BLNDGAM_RAMA_REGION_8_9                                                               0x0f0c
4549 #define regCM1_CM_BLNDGAM_RAMA_REGION_8_9_BASE_IDX                                                      2
4550 #define regCM1_CM_BLNDGAM_RAMA_REGION_10_11                                                             0x0f0d
4551 #define regCM1_CM_BLNDGAM_RAMA_REGION_10_11_BASE_IDX                                                    2
4552 #define regCM1_CM_BLNDGAM_RAMA_REGION_12_13                                                             0x0f0e
4553 #define regCM1_CM_BLNDGAM_RAMA_REGION_12_13_BASE_IDX                                                    2
4554 #define regCM1_CM_BLNDGAM_RAMA_REGION_14_15                                                             0x0f0f
4555 #define regCM1_CM_BLNDGAM_RAMA_REGION_14_15_BASE_IDX                                                    2
4556 #define regCM1_CM_BLNDGAM_RAMA_REGION_16_17                                                             0x0f10
4557 #define regCM1_CM_BLNDGAM_RAMA_REGION_16_17_BASE_IDX                                                    2
4558 #define regCM1_CM_BLNDGAM_RAMA_REGION_18_19                                                             0x0f11
4559 #define regCM1_CM_BLNDGAM_RAMA_REGION_18_19_BASE_IDX                                                    2
4560 #define regCM1_CM_BLNDGAM_RAMA_REGION_20_21                                                             0x0f12
4561 #define regCM1_CM_BLNDGAM_RAMA_REGION_20_21_BASE_IDX                                                    2
4562 #define regCM1_CM_BLNDGAM_RAMA_REGION_22_23                                                             0x0f13
4563 #define regCM1_CM_BLNDGAM_RAMA_REGION_22_23_BASE_IDX                                                    2
4564 #define regCM1_CM_BLNDGAM_RAMA_REGION_24_25                                                             0x0f14
4565 #define regCM1_CM_BLNDGAM_RAMA_REGION_24_25_BASE_IDX                                                    2
4566 #define regCM1_CM_BLNDGAM_RAMA_REGION_26_27                                                             0x0f15
4567 #define regCM1_CM_BLNDGAM_RAMA_REGION_26_27_BASE_IDX                                                    2
4568 #define regCM1_CM_BLNDGAM_RAMA_REGION_28_29                                                             0x0f16
4569 #define regCM1_CM_BLNDGAM_RAMA_REGION_28_29_BASE_IDX                                                    2
4570 #define regCM1_CM_BLNDGAM_RAMA_REGION_30_31                                                             0x0f17
4571 #define regCM1_CM_BLNDGAM_RAMA_REGION_30_31_BASE_IDX                                                    2
4572 #define regCM1_CM_BLNDGAM_RAMA_REGION_32_33                                                             0x0f18
4573 #define regCM1_CM_BLNDGAM_RAMA_REGION_32_33_BASE_IDX                                                    2
4574 #define regCM1_CM_BLNDGAM_RAMB_START_CNTL_B                                                             0x0f19
4575 #define regCM1_CM_BLNDGAM_RAMB_START_CNTL_B_BASE_IDX                                                    2
4576 #define regCM1_CM_BLNDGAM_RAMB_START_CNTL_G                                                             0x0f1a
4577 #define regCM1_CM_BLNDGAM_RAMB_START_CNTL_G_BASE_IDX                                                    2
4578 #define regCM1_CM_BLNDGAM_RAMB_START_CNTL_R                                                             0x0f1b
4579 #define regCM1_CM_BLNDGAM_RAMB_START_CNTL_R_BASE_IDX                                                    2
4580 #define regCM1_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B                                                       0x0f1c
4581 #define regCM1_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                              2
4582 #define regCM1_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G                                                       0x0f1d
4583 #define regCM1_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                              2
4584 #define regCM1_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R                                                       0x0f1e
4585 #define regCM1_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                              2
4586 #define regCM1_CM_BLNDGAM_RAMB_START_BASE_CNTL_B                                                        0x0f1f
4587 #define regCM1_CM_BLNDGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                               2
4588 #define regCM1_CM_BLNDGAM_RAMB_START_BASE_CNTL_G                                                        0x0f20
4589 #define regCM1_CM_BLNDGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                               2
4590 #define regCM1_CM_BLNDGAM_RAMB_START_BASE_CNTL_R                                                        0x0f21
4591 #define regCM1_CM_BLNDGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                               2
4592 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL1_B                                                              0x0f22
4593 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL1_B_BASE_IDX                                                     2
4594 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL2_B                                                              0x0f23
4595 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL2_B_BASE_IDX                                                     2
4596 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL1_G                                                              0x0f24
4597 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL1_G_BASE_IDX                                                     2
4598 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL2_G                                                              0x0f25
4599 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL2_G_BASE_IDX                                                     2
4600 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL1_R                                                              0x0f26
4601 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL1_R_BASE_IDX                                                     2
4602 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL2_R                                                              0x0f27
4603 #define regCM1_CM_BLNDGAM_RAMB_END_CNTL2_R_BASE_IDX                                                     2
4604 #define regCM1_CM_BLNDGAM_RAMB_OFFSET_B                                                                 0x0f28
4605 #define regCM1_CM_BLNDGAM_RAMB_OFFSET_B_BASE_IDX                                                        2
4606 #define regCM1_CM_BLNDGAM_RAMB_OFFSET_G                                                                 0x0f29
4607 #define regCM1_CM_BLNDGAM_RAMB_OFFSET_G_BASE_IDX                                                        2
4608 #define regCM1_CM_BLNDGAM_RAMB_OFFSET_R                                                                 0x0f2a
4609 #define regCM1_CM_BLNDGAM_RAMB_OFFSET_R_BASE_IDX                                                        2
4610 #define regCM1_CM_BLNDGAM_RAMB_REGION_0_1                                                               0x0f2b
4611 #define regCM1_CM_BLNDGAM_RAMB_REGION_0_1_BASE_IDX                                                      2
4612 #define regCM1_CM_BLNDGAM_RAMB_REGION_2_3                                                               0x0f2c
4613 #define regCM1_CM_BLNDGAM_RAMB_REGION_2_3_BASE_IDX                                                      2
4614 #define regCM1_CM_BLNDGAM_RAMB_REGION_4_5                                                               0x0f2d
4615 #define regCM1_CM_BLNDGAM_RAMB_REGION_4_5_BASE_IDX                                                      2
4616 #define regCM1_CM_BLNDGAM_RAMB_REGION_6_7                                                               0x0f2e
4617 #define regCM1_CM_BLNDGAM_RAMB_REGION_6_7_BASE_IDX                                                      2
4618 #define regCM1_CM_BLNDGAM_RAMB_REGION_8_9                                                               0x0f2f
4619 #define regCM1_CM_BLNDGAM_RAMB_REGION_8_9_BASE_IDX                                                      2
4620 #define regCM1_CM_BLNDGAM_RAMB_REGION_10_11                                                             0x0f30
4621 #define regCM1_CM_BLNDGAM_RAMB_REGION_10_11_BASE_IDX                                                    2
4622 #define regCM1_CM_BLNDGAM_RAMB_REGION_12_13                                                             0x0f31
4623 #define regCM1_CM_BLNDGAM_RAMB_REGION_12_13_BASE_IDX                                                    2
4624 #define regCM1_CM_BLNDGAM_RAMB_REGION_14_15                                                             0x0f32
4625 #define regCM1_CM_BLNDGAM_RAMB_REGION_14_15_BASE_IDX                                                    2
4626 #define regCM1_CM_BLNDGAM_RAMB_REGION_16_17                                                             0x0f33
4627 #define regCM1_CM_BLNDGAM_RAMB_REGION_16_17_BASE_IDX                                                    2
4628 #define regCM1_CM_BLNDGAM_RAMB_REGION_18_19                                                             0x0f34
4629 #define regCM1_CM_BLNDGAM_RAMB_REGION_18_19_BASE_IDX                                                    2
4630 #define regCM1_CM_BLNDGAM_RAMB_REGION_20_21                                                             0x0f35
4631 #define regCM1_CM_BLNDGAM_RAMB_REGION_20_21_BASE_IDX                                                    2
4632 #define regCM1_CM_BLNDGAM_RAMB_REGION_22_23                                                             0x0f36
4633 #define regCM1_CM_BLNDGAM_RAMB_REGION_22_23_BASE_IDX                                                    2
4634 #define regCM1_CM_BLNDGAM_RAMB_REGION_24_25                                                             0x0f37
4635 #define regCM1_CM_BLNDGAM_RAMB_REGION_24_25_BASE_IDX                                                    2
4636 #define regCM1_CM_BLNDGAM_RAMB_REGION_26_27                                                             0x0f38
4637 #define regCM1_CM_BLNDGAM_RAMB_REGION_26_27_BASE_IDX                                                    2
4638 #define regCM1_CM_BLNDGAM_RAMB_REGION_28_29                                                             0x0f39
4639 #define regCM1_CM_BLNDGAM_RAMB_REGION_28_29_BASE_IDX                                                    2
4640 #define regCM1_CM_BLNDGAM_RAMB_REGION_30_31                                                             0x0f3a
4641 #define regCM1_CM_BLNDGAM_RAMB_REGION_30_31_BASE_IDX                                                    2
4642 #define regCM1_CM_BLNDGAM_RAMB_REGION_32_33                                                             0x0f3b
4643 #define regCM1_CM_BLNDGAM_RAMB_REGION_32_33_BASE_IDX                                                    2
4644 #define regCM1_CM_HDR_MULT_COEF                                                                         0x0f3c
4645 #define regCM1_CM_HDR_MULT_COEF_BASE_IDX                                                                2
4646 #define regCM1_CM_MEM_PWR_CTRL                                                                          0x0f3d
4647 #define regCM1_CM_MEM_PWR_CTRL_BASE_IDX                                                                 2
4648 #define regCM1_CM_MEM_PWR_STATUS                                                                        0x0f3e
4649 #define regCM1_CM_MEM_PWR_STATUS_BASE_IDX                                                               2
4650 #define regCM1_CM_DEALPHA                                                                               0x0f40
4651 #define regCM1_CM_DEALPHA_BASE_IDX                                                                      2
4652 #define regCM1_CM_COEF_FORMAT                                                                           0x0f41
4653 #define regCM1_CM_COEF_FORMAT_BASE_IDX                                                                  2
4654 #define regCM1_CM_SHAPER_CONTROL                                                                        0x0f42
4655 #define regCM1_CM_SHAPER_CONTROL_BASE_IDX                                                               2
4656 #define regCM1_CM_SHAPER_OFFSET_R                                                                       0x0f43
4657 #define regCM1_CM_SHAPER_OFFSET_R_BASE_IDX                                                              2
4658 #define regCM1_CM_SHAPER_OFFSET_G                                                                       0x0f44
4659 #define regCM1_CM_SHAPER_OFFSET_G_BASE_IDX                                                              2
4660 #define regCM1_CM_SHAPER_OFFSET_B                                                                       0x0f45
4661 #define regCM1_CM_SHAPER_OFFSET_B_BASE_IDX                                                              2
4662 #define regCM1_CM_SHAPER_SCALE_R                                                                        0x0f46
4663 #define regCM1_CM_SHAPER_SCALE_R_BASE_IDX                                                               2
4664 #define regCM1_CM_SHAPER_SCALE_G_B                                                                      0x0f47
4665 #define regCM1_CM_SHAPER_SCALE_G_B_BASE_IDX                                                             2
4666 #define regCM1_CM_SHAPER_LUT_INDEX                                                                      0x0f48
4667 #define regCM1_CM_SHAPER_LUT_INDEX_BASE_IDX                                                             2
4668 #define regCM1_CM_SHAPER_LUT_DATA                                                                       0x0f49
4669 #define regCM1_CM_SHAPER_LUT_DATA_BASE_IDX                                                              2
4670 #define regCM1_CM_SHAPER_LUT_WRITE_EN_MASK                                                              0x0f4a
4671 #define regCM1_CM_SHAPER_LUT_WRITE_EN_MASK_BASE_IDX                                                     2
4672 #define regCM1_CM_SHAPER_RAMA_START_CNTL_B                                                              0x0f4b
4673 #define regCM1_CM_SHAPER_RAMA_START_CNTL_B_BASE_IDX                                                     2
4674 #define regCM1_CM_SHAPER_RAMA_START_CNTL_G                                                              0x0f4c
4675 #define regCM1_CM_SHAPER_RAMA_START_CNTL_G_BASE_IDX                                                     2
4676 #define regCM1_CM_SHAPER_RAMA_START_CNTL_R                                                              0x0f4d
4677 #define regCM1_CM_SHAPER_RAMA_START_CNTL_R_BASE_IDX                                                     2
4678 #define regCM1_CM_SHAPER_RAMA_END_CNTL_B                                                                0x0f4e
4679 #define regCM1_CM_SHAPER_RAMA_END_CNTL_B_BASE_IDX                                                       2
4680 #define regCM1_CM_SHAPER_RAMA_END_CNTL_G                                                                0x0f4f
4681 #define regCM1_CM_SHAPER_RAMA_END_CNTL_G_BASE_IDX                                                       2
4682 #define regCM1_CM_SHAPER_RAMA_END_CNTL_R                                                                0x0f50
4683 #define regCM1_CM_SHAPER_RAMA_END_CNTL_R_BASE_IDX                                                       2
4684 #define regCM1_CM_SHAPER_RAMA_REGION_0_1                                                                0x0f51
4685 #define regCM1_CM_SHAPER_RAMA_REGION_0_1_BASE_IDX                                                       2
4686 #define regCM1_CM_SHAPER_RAMA_REGION_2_3                                                                0x0f52
4687 #define regCM1_CM_SHAPER_RAMA_REGION_2_3_BASE_IDX                                                       2
4688 #define regCM1_CM_SHAPER_RAMA_REGION_4_5                                                                0x0f53
4689 #define regCM1_CM_SHAPER_RAMA_REGION_4_5_BASE_IDX                                                       2
4690 #define regCM1_CM_SHAPER_RAMA_REGION_6_7                                                                0x0f54
4691 #define regCM1_CM_SHAPER_RAMA_REGION_6_7_BASE_IDX                                                       2
4692 #define regCM1_CM_SHAPER_RAMA_REGION_8_9                                                                0x0f55
4693 #define regCM1_CM_SHAPER_RAMA_REGION_8_9_BASE_IDX                                                       2
4694 #define regCM1_CM_SHAPER_RAMA_REGION_10_11                                                              0x0f56
4695 #define regCM1_CM_SHAPER_RAMA_REGION_10_11_BASE_IDX                                                     2
4696 #define regCM1_CM_SHAPER_RAMA_REGION_12_13                                                              0x0f57
4697 #define regCM1_CM_SHAPER_RAMA_REGION_12_13_BASE_IDX                                                     2
4698 #define regCM1_CM_SHAPER_RAMA_REGION_14_15                                                              0x0f58
4699 #define regCM1_CM_SHAPER_RAMA_REGION_14_15_BASE_IDX                                                     2
4700 #define regCM1_CM_SHAPER_RAMA_REGION_16_17                                                              0x0f59
4701 #define regCM1_CM_SHAPER_RAMA_REGION_16_17_BASE_IDX                                                     2
4702 #define regCM1_CM_SHAPER_RAMA_REGION_18_19                                                              0x0f5a
4703 #define regCM1_CM_SHAPER_RAMA_REGION_18_19_BASE_IDX                                                     2
4704 #define regCM1_CM_SHAPER_RAMA_REGION_20_21                                                              0x0f5b
4705 #define regCM1_CM_SHAPER_RAMA_REGION_20_21_BASE_IDX                                                     2
4706 #define regCM1_CM_SHAPER_RAMA_REGION_22_23                                                              0x0f5c
4707 #define regCM1_CM_SHAPER_RAMA_REGION_22_23_BASE_IDX                                                     2
4708 #define regCM1_CM_SHAPER_RAMA_REGION_24_25                                                              0x0f5d
4709 #define regCM1_CM_SHAPER_RAMA_REGION_24_25_BASE_IDX                                                     2
4710 #define regCM1_CM_SHAPER_RAMA_REGION_26_27                                                              0x0f5e
4711 #define regCM1_CM_SHAPER_RAMA_REGION_26_27_BASE_IDX                                                     2
4712 #define regCM1_CM_SHAPER_RAMA_REGION_28_29                                                              0x0f5f
4713 #define regCM1_CM_SHAPER_RAMA_REGION_28_29_BASE_IDX                                                     2
4714 #define regCM1_CM_SHAPER_RAMA_REGION_30_31                                                              0x0f60
4715 #define regCM1_CM_SHAPER_RAMA_REGION_30_31_BASE_IDX                                                     2
4716 #define regCM1_CM_SHAPER_RAMA_REGION_32_33                                                              0x0f61
4717 #define regCM1_CM_SHAPER_RAMA_REGION_32_33_BASE_IDX                                                     2
4718 #define regCM1_CM_SHAPER_RAMB_START_CNTL_B                                                              0x0f62
4719 #define regCM1_CM_SHAPER_RAMB_START_CNTL_B_BASE_IDX                                                     2
4720 #define regCM1_CM_SHAPER_RAMB_START_CNTL_G                                                              0x0f63
4721 #define regCM1_CM_SHAPER_RAMB_START_CNTL_G_BASE_IDX                                                     2
4722 #define regCM1_CM_SHAPER_RAMB_START_CNTL_R                                                              0x0f64
4723 #define regCM1_CM_SHAPER_RAMB_START_CNTL_R_BASE_IDX                                                     2
4724 #define regCM1_CM_SHAPER_RAMB_END_CNTL_B                                                                0x0f65
4725 #define regCM1_CM_SHAPER_RAMB_END_CNTL_B_BASE_IDX                                                       2
4726 #define regCM1_CM_SHAPER_RAMB_END_CNTL_G                                                                0x0f66
4727 #define regCM1_CM_SHAPER_RAMB_END_CNTL_G_BASE_IDX                                                       2
4728 #define regCM1_CM_SHAPER_RAMB_END_CNTL_R                                                                0x0f67
4729 #define regCM1_CM_SHAPER_RAMB_END_CNTL_R_BASE_IDX                                                       2
4730 #define regCM1_CM_SHAPER_RAMB_REGION_0_1                                                                0x0f68
4731 #define regCM1_CM_SHAPER_RAMB_REGION_0_1_BASE_IDX                                                       2
4732 #define regCM1_CM_SHAPER_RAMB_REGION_2_3                                                                0x0f69
4733 #define regCM1_CM_SHAPER_RAMB_REGION_2_3_BASE_IDX                                                       2
4734 #define regCM1_CM_SHAPER_RAMB_REGION_4_5                                                                0x0f6a
4735 #define regCM1_CM_SHAPER_RAMB_REGION_4_5_BASE_IDX                                                       2
4736 #define regCM1_CM_SHAPER_RAMB_REGION_6_7                                                                0x0f6b
4737 #define regCM1_CM_SHAPER_RAMB_REGION_6_7_BASE_IDX                                                       2
4738 #define regCM1_CM_SHAPER_RAMB_REGION_8_9                                                                0x0f6c
4739 #define regCM1_CM_SHAPER_RAMB_REGION_8_9_BASE_IDX                                                       2
4740 #define regCM1_CM_SHAPER_RAMB_REGION_10_11                                                              0x0f6d
4741 #define regCM1_CM_SHAPER_RAMB_REGION_10_11_BASE_IDX                                                     2
4742 #define regCM1_CM_SHAPER_RAMB_REGION_12_13                                                              0x0f6e
4743 #define regCM1_CM_SHAPER_RAMB_REGION_12_13_BASE_IDX                                                     2
4744 #define regCM1_CM_SHAPER_RAMB_REGION_14_15                                                              0x0f6f
4745 #define regCM1_CM_SHAPER_RAMB_REGION_14_15_BASE_IDX                                                     2
4746 #define regCM1_CM_SHAPER_RAMB_REGION_16_17                                                              0x0f70
4747 #define regCM1_CM_SHAPER_RAMB_REGION_16_17_BASE_IDX                                                     2
4748 #define regCM1_CM_SHAPER_RAMB_REGION_18_19                                                              0x0f71
4749 #define regCM1_CM_SHAPER_RAMB_REGION_18_19_BASE_IDX                                                     2
4750 #define regCM1_CM_SHAPER_RAMB_REGION_20_21                                                              0x0f72
4751 #define regCM1_CM_SHAPER_RAMB_REGION_20_21_BASE_IDX                                                     2
4752 #define regCM1_CM_SHAPER_RAMB_REGION_22_23                                                              0x0f73
4753 #define regCM1_CM_SHAPER_RAMB_REGION_22_23_BASE_IDX                                                     2
4754 #define regCM1_CM_SHAPER_RAMB_REGION_24_25                                                              0x0f74
4755 #define regCM1_CM_SHAPER_RAMB_REGION_24_25_BASE_IDX                                                     2
4756 #define regCM1_CM_SHAPER_RAMB_REGION_26_27                                                              0x0f75
4757 #define regCM1_CM_SHAPER_RAMB_REGION_26_27_BASE_IDX                                                     2
4758 #define regCM1_CM_SHAPER_RAMB_REGION_28_29                                                              0x0f76
4759 #define regCM1_CM_SHAPER_RAMB_REGION_28_29_BASE_IDX                                                     2
4760 #define regCM1_CM_SHAPER_RAMB_REGION_30_31                                                              0x0f77
4761 #define regCM1_CM_SHAPER_RAMB_REGION_30_31_BASE_IDX                                                     2
4762 #define regCM1_CM_SHAPER_RAMB_REGION_32_33                                                              0x0f78
4763 #define regCM1_CM_SHAPER_RAMB_REGION_32_33_BASE_IDX                                                     2
4764 #define regCM1_CM_MEM_PWR_CTRL2                                                                         0x0f79
4765 #define regCM1_CM_MEM_PWR_CTRL2_BASE_IDX                                                                2
4766 #define regCM1_CM_MEM_PWR_STATUS2                                                                       0x0f7a
4767 #define regCM1_CM_MEM_PWR_STATUS2_BASE_IDX                                                              2
4768 #define regCM1_CM_3DLUT_MODE                                                                            0x0f7b
4769 #define regCM1_CM_3DLUT_MODE_BASE_IDX                                                                   2
4770 #define regCM1_CM_3DLUT_INDEX                                                                           0x0f7c
4771 #define regCM1_CM_3DLUT_INDEX_BASE_IDX                                                                  2
4772 #define regCM1_CM_3DLUT_DATA                                                                            0x0f7d
4773 #define regCM1_CM_3DLUT_DATA_BASE_IDX                                                                   2
4774 #define regCM1_CM_3DLUT_DATA_30BIT                                                                      0x0f7e
4775 #define regCM1_CM_3DLUT_DATA_30BIT_BASE_IDX                                                             2
4776 #define regCM1_CM_3DLUT_READ_WRITE_CONTROL                                                              0x0f7f
4777 #define regCM1_CM_3DLUT_READ_WRITE_CONTROL_BASE_IDX                                                     2
4778 #define regCM1_CM_3DLUT_OUT_NORM_FACTOR                                                                 0x0f80
4779 #define regCM1_CM_3DLUT_OUT_NORM_FACTOR_BASE_IDX                                                        2
4780 #define regCM1_CM_3DLUT_OUT_OFFSET_R                                                                    0x0f81
4781 #define regCM1_CM_3DLUT_OUT_OFFSET_R_BASE_IDX                                                           2
4782 #define regCM1_CM_3DLUT_OUT_OFFSET_G                                                                    0x0f82
4783 #define regCM1_CM_3DLUT_OUT_OFFSET_G_BASE_IDX                                                           2
4784 #define regCM1_CM_3DLUT_OUT_OFFSET_B                                                                    0x0f83
4785 #define regCM1_CM_3DLUT_OUT_OFFSET_B_BASE_IDX                                                           2
4786 #define regCM1_CM_TEST_DEBUG_INDEX                                                                      0x0f84
4787 #define regCM1_CM_TEST_DEBUG_INDEX_BASE_IDX                                                             2
4788 #define regCM1_CM_TEST_DEBUG_DATA                                                                       0x0f85
4789 #define regCM1_CM_TEST_DEBUG_DATA_BASE_IDX                                                              2
4790 
4791 
4792 // addressBlock: dce_dc_dpp1_dispdec_dpp_top_dispdec
4793 // base address: 0x5ac
4794 #define regDPP_TOP1_DPP_CONTROL                                                                         0x0e30
4795 #define regDPP_TOP1_DPP_CONTROL_BASE_IDX                                                                2
4796 #define regDPP_TOP1_DPP_SOFT_RESET                                                                      0x0e31
4797 #define regDPP_TOP1_DPP_SOFT_RESET_BASE_IDX                                                             2
4798 #define regDPP_TOP1_DPP_CRC_VAL_R_G                                                                     0x0e32
4799 #define regDPP_TOP1_DPP_CRC_VAL_R_G_BASE_IDX                                                            2
4800 #define regDPP_TOP1_DPP_CRC_VAL_B_A                                                                     0x0e33
4801 #define regDPP_TOP1_DPP_CRC_VAL_B_A_BASE_IDX                                                            2
4802 #define regDPP_TOP1_DPP_CRC_CTRL                                                                        0x0e34
4803 #define regDPP_TOP1_DPP_CRC_CTRL_BASE_IDX                                                               2
4804 #define regDPP_TOP1_HOST_READ_CONTROL                                                                   0x0e35
4805 #define regDPP_TOP1_HOST_READ_CONTROL_BASE_IDX                                                          2
4806 
4807 
4808 // addressBlock: dce_dc_dpp1_dispdec_dpp_dcperfmon_dc_perfmon_dispdec
4809 // base address: 0x3e3c
4810 #define regDC_PERFMON12_PERFCOUNTER_CNTL                                                                0x0f8f
4811 #define regDC_PERFMON12_PERFCOUNTER_CNTL_BASE_IDX                                                       2
4812 #define regDC_PERFMON12_PERFCOUNTER_CNTL2                                                               0x0f90
4813 #define regDC_PERFMON12_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
4814 #define regDC_PERFMON12_PERFCOUNTER_STATE                                                               0x0f91
4815 #define regDC_PERFMON12_PERFCOUNTER_STATE_BASE_IDX                                                      2
4816 #define regDC_PERFMON12_PERFMON_CNTL                                                                    0x0f92
4817 #define regDC_PERFMON12_PERFMON_CNTL_BASE_IDX                                                           2
4818 #define regDC_PERFMON12_PERFMON_CNTL2                                                                   0x0f93
4819 #define regDC_PERFMON12_PERFMON_CNTL2_BASE_IDX                                                          2
4820 #define regDC_PERFMON12_PERFMON_CVALUE_INT_MISC                                                         0x0f94
4821 #define regDC_PERFMON12_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
4822 #define regDC_PERFMON12_PERFMON_CVALUE_LOW                                                              0x0f95
4823 #define regDC_PERFMON12_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
4824 #define regDC_PERFMON12_PERFMON_HI                                                                      0x0f96
4825 #define regDC_PERFMON12_PERFMON_HI_BASE_IDX                                                             2
4826 #define regDC_PERFMON12_PERFMON_LOW                                                                     0x0f97
4827 #define regDC_PERFMON12_PERFMON_LOW_BASE_IDX                                                            2
4828 
4829 
4830 // addressBlock: dce_dc_dpp2_dispdec_cnvc_cfg_dispdec
4831 // base address: 0xb58
4832 #define regCNVC_CFG2_CNVC_SURFACE_PIXEL_FORMAT                                                          0x0fa5
4833 #define regCNVC_CFG2_CNVC_SURFACE_PIXEL_FORMAT_BASE_IDX                                                 2
4834 #define regCNVC_CFG2_FORMAT_CONTROL                                                                     0x0fa6
4835 #define regCNVC_CFG2_FORMAT_CONTROL_BASE_IDX                                                            2
4836 #define regCNVC_CFG2_FCNV_FP_BIAS_R                                                                     0x0fa7
4837 #define regCNVC_CFG2_FCNV_FP_BIAS_R_BASE_IDX                                                            2
4838 #define regCNVC_CFG2_FCNV_FP_BIAS_G                                                                     0x0fa8
4839 #define regCNVC_CFG2_FCNV_FP_BIAS_G_BASE_IDX                                                            2
4840 #define regCNVC_CFG2_FCNV_FP_BIAS_B                                                                     0x0fa9
4841 #define regCNVC_CFG2_FCNV_FP_BIAS_B_BASE_IDX                                                            2
4842 #define regCNVC_CFG2_FCNV_FP_SCALE_R                                                                    0x0faa
4843 #define regCNVC_CFG2_FCNV_FP_SCALE_R_BASE_IDX                                                           2
4844 #define regCNVC_CFG2_FCNV_FP_SCALE_G                                                                    0x0fab
4845 #define regCNVC_CFG2_FCNV_FP_SCALE_G_BASE_IDX                                                           2
4846 #define regCNVC_CFG2_FCNV_FP_SCALE_B                                                                    0x0fac
4847 #define regCNVC_CFG2_FCNV_FP_SCALE_B_BASE_IDX                                                           2
4848 #define regCNVC_CFG2_COLOR_KEYER_CONTROL                                                                0x0fad
4849 #define regCNVC_CFG2_COLOR_KEYER_CONTROL_BASE_IDX                                                       2
4850 #define regCNVC_CFG2_COLOR_KEYER_ALPHA                                                                  0x0fae
4851 #define regCNVC_CFG2_COLOR_KEYER_ALPHA_BASE_IDX                                                         2
4852 #define regCNVC_CFG2_COLOR_KEYER_RED                                                                    0x0faf
4853 #define regCNVC_CFG2_COLOR_KEYER_RED_BASE_IDX                                                           2
4854 #define regCNVC_CFG2_COLOR_KEYER_GREEN                                                                  0x0fb0
4855 #define regCNVC_CFG2_COLOR_KEYER_GREEN_BASE_IDX                                                         2
4856 #define regCNVC_CFG2_COLOR_KEYER_BLUE                                                                   0x0fb1
4857 #define regCNVC_CFG2_COLOR_KEYER_BLUE_BASE_IDX                                                          2
4858 #define regCNVC_CFG2_ALPHA_2BIT_LUT                                                                     0x0fb3
4859 #define regCNVC_CFG2_ALPHA_2BIT_LUT_BASE_IDX                                                            2
4860 #define regCNVC_CFG2_PRE_DEALPHA                                                                        0x0fb4
4861 #define regCNVC_CFG2_PRE_DEALPHA_BASE_IDX                                                               2
4862 #define regCNVC_CFG2_PRE_CSC_MODE                                                                       0x0fb5
4863 #define regCNVC_CFG2_PRE_CSC_MODE_BASE_IDX                                                              2
4864 #define regCNVC_CFG2_PRE_CSC_C11_C12                                                                    0x0fb6
4865 #define regCNVC_CFG2_PRE_CSC_C11_C12_BASE_IDX                                                           2
4866 #define regCNVC_CFG2_PRE_CSC_C13_C14                                                                    0x0fb7
4867 #define regCNVC_CFG2_PRE_CSC_C13_C14_BASE_IDX                                                           2
4868 #define regCNVC_CFG2_PRE_CSC_C21_C22                                                                    0x0fb8
4869 #define regCNVC_CFG2_PRE_CSC_C21_C22_BASE_IDX                                                           2
4870 #define regCNVC_CFG2_PRE_CSC_C23_C24                                                                    0x0fb9
4871 #define regCNVC_CFG2_PRE_CSC_C23_C24_BASE_IDX                                                           2
4872 #define regCNVC_CFG2_PRE_CSC_C31_C32                                                                    0x0fba
4873 #define regCNVC_CFG2_PRE_CSC_C31_C32_BASE_IDX                                                           2
4874 #define regCNVC_CFG2_PRE_CSC_C33_C34                                                                    0x0fbb
4875 #define regCNVC_CFG2_PRE_CSC_C33_C34_BASE_IDX                                                           2
4876 #define regCNVC_CFG2_PRE_CSC_B_C11_C12                                                                  0x0fbc
4877 #define regCNVC_CFG2_PRE_CSC_B_C11_C12_BASE_IDX                                                         2
4878 #define regCNVC_CFG2_PRE_CSC_B_C13_C14                                                                  0x0fbd
4879 #define regCNVC_CFG2_PRE_CSC_B_C13_C14_BASE_IDX                                                         2
4880 #define regCNVC_CFG2_PRE_CSC_B_C21_C22                                                                  0x0fbe
4881 #define regCNVC_CFG2_PRE_CSC_B_C21_C22_BASE_IDX                                                         2
4882 #define regCNVC_CFG2_PRE_CSC_B_C23_C24                                                                  0x0fbf
4883 #define regCNVC_CFG2_PRE_CSC_B_C23_C24_BASE_IDX                                                         2
4884 #define regCNVC_CFG2_PRE_CSC_B_C31_C32                                                                  0x0fc0
4885 #define regCNVC_CFG2_PRE_CSC_B_C31_C32_BASE_IDX                                                         2
4886 #define regCNVC_CFG2_PRE_CSC_B_C33_C34                                                                  0x0fc1
4887 #define regCNVC_CFG2_PRE_CSC_B_C33_C34_BASE_IDX                                                         2
4888 #define regCNVC_CFG2_CNVC_COEF_FORMAT                                                                   0x0fc2
4889 #define regCNVC_CFG2_CNVC_COEF_FORMAT_BASE_IDX                                                          2
4890 #define regCNVC_CFG2_PRE_DEGAM                                                                          0x0fc3
4891 #define regCNVC_CFG2_PRE_DEGAM_BASE_IDX                                                                 2
4892 #define regCNVC_CFG2_PRE_REALPHA                                                                        0x0fc4
4893 #define regCNVC_CFG2_PRE_REALPHA_BASE_IDX                                                               2
4894 
4895 
4896 // addressBlock: dce_dc_dpp2_dispdec_cnvc_cur_dispdec
4897 // base address: 0xb58
4898 #define regCNVC_CUR2_CURSOR0_CONTROL                                                                    0x0fc7
4899 #define regCNVC_CUR2_CURSOR0_CONTROL_BASE_IDX                                                           2
4900 #define regCNVC_CUR2_CURSOR0_COLOR0                                                                     0x0fc8
4901 #define regCNVC_CUR2_CURSOR0_COLOR0_BASE_IDX                                                            2
4902 #define regCNVC_CUR2_CURSOR0_COLOR1                                                                     0x0fc9
4903 #define regCNVC_CUR2_CURSOR0_COLOR1_BASE_IDX                                                            2
4904 #define regCNVC_CUR2_CURSOR0_FP_SCALE_BIAS                                                              0x0fca
4905 #define regCNVC_CUR2_CURSOR0_FP_SCALE_BIAS_BASE_IDX                                                     2
4906 
4907 
4908 // addressBlock: dce_dc_dpp2_dispdec_dscl_dispdec
4909 // base address: 0xb58
4910 #define regDSCL2_SCL_COEF_RAM_TAP_SELECT                                                                0x0fcf
4911 #define regDSCL2_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2
4912 #define regDSCL2_SCL_COEF_RAM_TAP_DATA                                                                  0x0fd0
4913 #define regDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX                                                         2
4914 #define regDSCL2_SCL_MODE                                                                               0x0fd1
4915 #define regDSCL2_SCL_MODE_BASE_IDX                                                                      2
4916 #define regDSCL2_SCL_TAP_CONTROL                                                                        0x0fd2
4917 #define regDSCL2_SCL_TAP_CONTROL_BASE_IDX                                                               2
4918 #define regDSCL2_DSCL_CONTROL                                                                           0x0fd3
4919 #define regDSCL2_DSCL_CONTROL_BASE_IDX                                                                  2
4920 #define regDSCL2_DSCL_2TAP_CONTROL                                                                      0x0fd4
4921 #define regDSCL2_DSCL_2TAP_CONTROL_BASE_IDX                                                             2
4922 #define regDSCL2_SCL_MANUAL_REPLICATE_CONTROL                                                           0x0fd5
4923 #define regDSCL2_SCL_MANUAL_REPLICATE_CONTROL_BASE_IDX                                                  2
4924 #define regDSCL2_SCL_HORZ_FILTER_SCALE_RATIO                                                            0x0fd6
4925 #define regDSCL2_SCL_HORZ_FILTER_SCALE_RATIO_BASE_IDX                                                   2
4926 #define regDSCL2_SCL_HORZ_FILTER_INIT                                                                   0x0fd7
4927 #define regDSCL2_SCL_HORZ_FILTER_INIT_BASE_IDX                                                          2
4928 #define regDSCL2_SCL_HORZ_FILTER_SCALE_RATIO_C                                                          0x0fd8
4929 #define regDSCL2_SCL_HORZ_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
4930 #define regDSCL2_SCL_HORZ_FILTER_INIT_C                                                                 0x0fd9
4931 #define regDSCL2_SCL_HORZ_FILTER_INIT_C_BASE_IDX                                                        2
4932 #define regDSCL2_SCL_VERT_FILTER_SCALE_RATIO                                                            0x0fda
4933 #define regDSCL2_SCL_VERT_FILTER_SCALE_RATIO_BASE_IDX                                                   2
4934 #define regDSCL2_SCL_VERT_FILTER_INIT                                                                   0x0fdb
4935 #define regDSCL2_SCL_VERT_FILTER_INIT_BASE_IDX                                                          2
4936 #define regDSCL2_SCL_VERT_FILTER_INIT_BOT                                                               0x0fdc
4937 #define regDSCL2_SCL_VERT_FILTER_INIT_BOT_BASE_IDX                                                      2
4938 #define regDSCL2_SCL_VERT_FILTER_SCALE_RATIO_C                                                          0x0fdd
4939 #define regDSCL2_SCL_VERT_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
4940 #define regDSCL2_SCL_VERT_FILTER_INIT_C                                                                 0x0fde
4941 #define regDSCL2_SCL_VERT_FILTER_INIT_C_BASE_IDX                                                        2
4942 #define regDSCL2_SCL_VERT_FILTER_INIT_BOT_C                                                             0x0fdf
4943 #define regDSCL2_SCL_VERT_FILTER_INIT_BOT_C_BASE_IDX                                                    2
4944 #define regDSCL2_SCL_BLACK_COLOR                                                                        0x0fe0
4945 #define regDSCL2_SCL_BLACK_COLOR_BASE_IDX                                                               2
4946 #define regDSCL2_DSCL_UPDATE                                                                            0x0fe1
4947 #define regDSCL2_DSCL_UPDATE_BASE_IDX                                                                   2
4948 #define regDSCL2_DSCL_AUTOCAL                                                                           0x0fe2
4949 #define regDSCL2_DSCL_AUTOCAL_BASE_IDX                                                                  2
4950 #define regDSCL2_DSCL_EXT_OVERSCAN_LEFT_RIGHT                                                           0x0fe3
4951 #define regDSCL2_DSCL_EXT_OVERSCAN_LEFT_RIGHT_BASE_IDX                                                  2
4952 #define regDSCL2_DSCL_EXT_OVERSCAN_TOP_BOTTOM                                                           0x0fe4
4953 #define regDSCL2_DSCL_EXT_OVERSCAN_TOP_BOTTOM_BASE_IDX                                                  2
4954 #define regDSCL2_OTG_H_BLANK                                                                            0x0fe5
4955 #define regDSCL2_OTG_H_BLANK_BASE_IDX                                                                   2
4956 #define regDSCL2_OTG_V_BLANK                                                                            0x0fe6
4957 #define regDSCL2_OTG_V_BLANK_BASE_IDX                                                                   2
4958 #define regDSCL2_RECOUT_START                                                                           0x0fe7
4959 #define regDSCL2_RECOUT_START_BASE_IDX                                                                  2
4960 #define regDSCL2_RECOUT_SIZE                                                                            0x0fe8
4961 #define regDSCL2_RECOUT_SIZE_BASE_IDX                                                                   2
4962 #define regDSCL2_MPC_SIZE                                                                               0x0fe9
4963 #define regDSCL2_MPC_SIZE_BASE_IDX                                                                      2
4964 #define regDSCL2_LB_DATA_FORMAT                                                                         0x0fea
4965 #define regDSCL2_LB_DATA_FORMAT_BASE_IDX                                                                2
4966 #define regDSCL2_LB_MEMORY_CTRL                                                                         0x0feb
4967 #define regDSCL2_LB_MEMORY_CTRL_BASE_IDX                                                                2
4968 #define regDSCL2_LB_V_COUNTER                                                                           0x0fec
4969 #define regDSCL2_LB_V_COUNTER_BASE_IDX                                                                  2
4970 #define regDSCL2_DSCL_MEM_PWR_CTRL                                                                      0x0fed
4971 #define regDSCL2_DSCL_MEM_PWR_CTRL_BASE_IDX                                                             2
4972 #define regDSCL2_DSCL_MEM_PWR_STATUS                                                                    0x0fee
4973 #define regDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX                                                           2
4974 #define regDSCL2_OBUF_CONTROL                                                                           0x0fef
4975 #define regDSCL2_OBUF_CONTROL_BASE_IDX                                                                  2
4976 #define regDSCL2_OBUF_MEM_PWR_CTRL                                                                      0x0ff0
4977 #define regDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2
4978 
4979 
4980 // addressBlock: dce_dc_dpp2_dispdec_cm_dispdec
4981 // base address: 0xb58
4982 #define regCM2_CM_CONTROL                                                                               0x0ff6
4983 #define regCM2_CM_CONTROL_BASE_IDX                                                                      2
4984 #define regCM2_CM_POST_CSC_CONTROL                                                                      0x0ff7
4985 #define regCM2_CM_POST_CSC_CONTROL_BASE_IDX                                                             2
4986 #define regCM2_CM_POST_CSC_C11_C12                                                                      0x0ff8
4987 #define regCM2_CM_POST_CSC_C11_C12_BASE_IDX                                                             2
4988 #define regCM2_CM_POST_CSC_C13_C14                                                                      0x0ff9
4989 #define regCM2_CM_POST_CSC_C13_C14_BASE_IDX                                                             2
4990 #define regCM2_CM_POST_CSC_C21_C22                                                                      0x0ffa
4991 #define regCM2_CM_POST_CSC_C21_C22_BASE_IDX                                                             2
4992 #define regCM2_CM_POST_CSC_C23_C24                                                                      0x0ffb
4993 #define regCM2_CM_POST_CSC_C23_C24_BASE_IDX                                                             2
4994 #define regCM2_CM_POST_CSC_C31_C32                                                                      0x0ffc
4995 #define regCM2_CM_POST_CSC_C31_C32_BASE_IDX                                                             2
4996 #define regCM2_CM_POST_CSC_C33_C34                                                                      0x0ffd
4997 #define regCM2_CM_POST_CSC_C33_C34_BASE_IDX                                                             2
4998 #define regCM2_CM_POST_CSC_B_C11_C12                                                                    0x0ffe
4999 #define regCM2_CM_POST_CSC_B_C11_C12_BASE_IDX                                                           2
5000 #define regCM2_CM_POST_CSC_B_C13_C14                                                                    0x0fff
5001 #define regCM2_CM_POST_CSC_B_C13_C14_BASE_IDX                                                           2
5002 #define regCM2_CM_POST_CSC_B_C21_C22                                                                    0x1000
5003 #define regCM2_CM_POST_CSC_B_C21_C22_BASE_IDX                                                           2
5004 #define regCM2_CM_POST_CSC_B_C23_C24                                                                    0x1001
5005 #define regCM2_CM_POST_CSC_B_C23_C24_BASE_IDX                                                           2
5006 #define regCM2_CM_POST_CSC_B_C31_C32                                                                    0x1002
5007 #define regCM2_CM_POST_CSC_B_C31_C32_BASE_IDX                                                           2
5008 #define regCM2_CM_POST_CSC_B_C33_C34                                                                    0x1003
5009 #define regCM2_CM_POST_CSC_B_C33_C34_BASE_IDX                                                           2
5010 #define regCM2_CM_GAMUT_REMAP_CONTROL                                                                   0x1004
5011 #define regCM2_CM_GAMUT_REMAP_CONTROL_BASE_IDX                                                          2
5012 #define regCM2_CM_GAMUT_REMAP_C11_C12                                                                   0x1005
5013 #define regCM2_CM_GAMUT_REMAP_C11_C12_BASE_IDX                                                          2
5014 #define regCM2_CM_GAMUT_REMAP_C13_C14                                                                   0x1006
5015 #define regCM2_CM_GAMUT_REMAP_C13_C14_BASE_IDX                                                          2
5016 #define regCM2_CM_GAMUT_REMAP_C21_C22                                                                   0x1007
5017 #define regCM2_CM_GAMUT_REMAP_C21_C22_BASE_IDX                                                          2
5018 #define regCM2_CM_GAMUT_REMAP_C23_C24                                                                   0x1008
5019 #define regCM2_CM_GAMUT_REMAP_C23_C24_BASE_IDX                                                          2
5020 #define regCM2_CM_GAMUT_REMAP_C31_C32                                                                   0x1009
5021 #define regCM2_CM_GAMUT_REMAP_C31_C32_BASE_IDX                                                          2
5022 #define regCM2_CM_GAMUT_REMAP_C33_C34                                                                   0x100a
5023 #define regCM2_CM_GAMUT_REMAP_C33_C34_BASE_IDX                                                          2
5024 #define regCM2_CM_GAMUT_REMAP_B_C11_C12                                                                 0x100b
5025 #define regCM2_CM_GAMUT_REMAP_B_C11_C12_BASE_IDX                                                        2
5026 #define regCM2_CM_GAMUT_REMAP_B_C13_C14                                                                 0x100c
5027 #define regCM2_CM_GAMUT_REMAP_B_C13_C14_BASE_IDX                                                        2
5028 #define regCM2_CM_GAMUT_REMAP_B_C21_C22                                                                 0x100d
5029 #define regCM2_CM_GAMUT_REMAP_B_C21_C22_BASE_IDX                                                        2
5030 #define regCM2_CM_GAMUT_REMAP_B_C23_C24                                                                 0x100e
5031 #define regCM2_CM_GAMUT_REMAP_B_C23_C24_BASE_IDX                                                        2
5032 #define regCM2_CM_GAMUT_REMAP_B_C31_C32                                                                 0x100f
5033 #define regCM2_CM_GAMUT_REMAP_B_C31_C32_BASE_IDX                                                        2
5034 #define regCM2_CM_GAMUT_REMAP_B_C33_C34                                                                 0x1010
5035 #define regCM2_CM_GAMUT_REMAP_B_C33_C34_BASE_IDX                                                        2
5036 #define regCM2_CM_BIAS_CR_R                                                                             0x1011
5037 #define regCM2_CM_BIAS_CR_R_BASE_IDX                                                                    2
5038 #define regCM2_CM_BIAS_Y_G_CB_B                                                                         0x1012
5039 #define regCM2_CM_BIAS_Y_G_CB_B_BASE_IDX                                                                2
5040 #define regCM2_CM_GAMCOR_CONTROL                                                                        0x1013
5041 #define regCM2_CM_GAMCOR_CONTROL_BASE_IDX                                                               2
5042 #define regCM2_CM_GAMCOR_LUT_INDEX                                                                      0x1014
5043 #define regCM2_CM_GAMCOR_LUT_INDEX_BASE_IDX                                                             2
5044 #define regCM2_CM_GAMCOR_LUT_DATA                                                                       0x1015
5045 #define regCM2_CM_GAMCOR_LUT_DATA_BASE_IDX                                                              2
5046 #define regCM2_CM_GAMCOR_LUT_CONTROL                                                                    0x1016
5047 #define regCM2_CM_GAMCOR_LUT_CONTROL_BASE_IDX                                                           2
5048 #define regCM2_CM_GAMCOR_RAMA_START_CNTL_B                                                              0x1017
5049 #define regCM2_CM_GAMCOR_RAMA_START_CNTL_B_BASE_IDX                                                     2
5050 #define regCM2_CM_GAMCOR_RAMA_START_CNTL_G                                                              0x1018
5051 #define regCM2_CM_GAMCOR_RAMA_START_CNTL_G_BASE_IDX                                                     2
5052 #define regCM2_CM_GAMCOR_RAMA_START_CNTL_R                                                              0x1019
5053 #define regCM2_CM_GAMCOR_RAMA_START_CNTL_R_BASE_IDX                                                     2
5054 #define regCM2_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B                                                        0x101a
5055 #define regCM2_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                               2
5056 #define regCM2_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G                                                        0x101b
5057 #define regCM2_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                               2
5058 #define regCM2_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R                                                        0x101c
5059 #define regCM2_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                               2
5060 #define regCM2_CM_GAMCOR_RAMA_START_BASE_CNTL_B                                                         0x101d
5061 #define regCM2_CM_GAMCOR_RAMA_START_BASE_CNTL_B_BASE_IDX                                                2
5062 #define regCM2_CM_GAMCOR_RAMA_START_BASE_CNTL_G                                                         0x101e
5063 #define regCM2_CM_GAMCOR_RAMA_START_BASE_CNTL_G_BASE_IDX                                                2
5064 #define regCM2_CM_GAMCOR_RAMA_START_BASE_CNTL_R                                                         0x101f
5065 #define regCM2_CM_GAMCOR_RAMA_START_BASE_CNTL_R_BASE_IDX                                                2
5066 #define regCM2_CM_GAMCOR_RAMA_END_CNTL1_B                                                               0x1020
5067 #define regCM2_CM_GAMCOR_RAMA_END_CNTL1_B_BASE_IDX                                                      2
5068 #define regCM2_CM_GAMCOR_RAMA_END_CNTL2_B                                                               0x1021
5069 #define regCM2_CM_GAMCOR_RAMA_END_CNTL2_B_BASE_IDX                                                      2
5070 #define regCM2_CM_GAMCOR_RAMA_END_CNTL1_G                                                               0x1022
5071 #define regCM2_CM_GAMCOR_RAMA_END_CNTL1_G_BASE_IDX                                                      2
5072 #define regCM2_CM_GAMCOR_RAMA_END_CNTL2_G                                                               0x1023
5073 #define regCM2_CM_GAMCOR_RAMA_END_CNTL2_G_BASE_IDX                                                      2
5074 #define regCM2_CM_GAMCOR_RAMA_END_CNTL1_R                                                               0x1024
5075 #define regCM2_CM_GAMCOR_RAMA_END_CNTL1_R_BASE_IDX                                                      2
5076 #define regCM2_CM_GAMCOR_RAMA_END_CNTL2_R                                                               0x1025
5077 #define regCM2_CM_GAMCOR_RAMA_END_CNTL2_R_BASE_IDX                                                      2
5078 #define regCM2_CM_GAMCOR_RAMA_OFFSET_B                                                                  0x1026
5079 #define regCM2_CM_GAMCOR_RAMA_OFFSET_B_BASE_IDX                                                         2
5080 #define regCM2_CM_GAMCOR_RAMA_OFFSET_G                                                                  0x1027
5081 #define regCM2_CM_GAMCOR_RAMA_OFFSET_G_BASE_IDX                                                         2
5082 #define regCM2_CM_GAMCOR_RAMA_OFFSET_R                                                                  0x1028
5083 #define regCM2_CM_GAMCOR_RAMA_OFFSET_R_BASE_IDX                                                         2
5084 #define regCM2_CM_GAMCOR_RAMA_REGION_0_1                                                                0x1029
5085 #define regCM2_CM_GAMCOR_RAMA_REGION_0_1_BASE_IDX                                                       2
5086 #define regCM2_CM_GAMCOR_RAMA_REGION_2_3                                                                0x102a
5087 #define regCM2_CM_GAMCOR_RAMA_REGION_2_3_BASE_IDX                                                       2
5088 #define regCM2_CM_GAMCOR_RAMA_REGION_4_5                                                                0x102b
5089 #define regCM2_CM_GAMCOR_RAMA_REGION_4_5_BASE_IDX                                                       2
5090 #define regCM2_CM_GAMCOR_RAMA_REGION_6_7                                                                0x102c
5091 #define regCM2_CM_GAMCOR_RAMA_REGION_6_7_BASE_IDX                                                       2
5092 #define regCM2_CM_GAMCOR_RAMA_REGION_8_9                                                                0x102d
5093 #define regCM2_CM_GAMCOR_RAMA_REGION_8_9_BASE_IDX                                                       2
5094 #define regCM2_CM_GAMCOR_RAMA_REGION_10_11                                                              0x102e
5095 #define regCM2_CM_GAMCOR_RAMA_REGION_10_11_BASE_IDX                                                     2
5096 #define regCM2_CM_GAMCOR_RAMA_REGION_12_13                                                              0x102f
5097 #define regCM2_CM_GAMCOR_RAMA_REGION_12_13_BASE_IDX                                                     2
5098 #define regCM2_CM_GAMCOR_RAMA_REGION_14_15                                                              0x1030
5099 #define regCM2_CM_GAMCOR_RAMA_REGION_14_15_BASE_IDX                                                     2
5100 #define regCM2_CM_GAMCOR_RAMA_REGION_16_17                                                              0x1031
5101 #define regCM2_CM_GAMCOR_RAMA_REGION_16_17_BASE_IDX                                                     2
5102 #define regCM2_CM_GAMCOR_RAMA_REGION_18_19                                                              0x1032
5103 #define regCM2_CM_GAMCOR_RAMA_REGION_18_19_BASE_IDX                                                     2
5104 #define regCM2_CM_GAMCOR_RAMA_REGION_20_21                                                              0x1033
5105 #define regCM2_CM_GAMCOR_RAMA_REGION_20_21_BASE_IDX                                                     2
5106 #define regCM2_CM_GAMCOR_RAMA_REGION_22_23                                                              0x1034
5107 #define regCM2_CM_GAMCOR_RAMA_REGION_22_23_BASE_IDX                                                     2
5108 #define regCM2_CM_GAMCOR_RAMA_REGION_24_25                                                              0x1035
5109 #define regCM2_CM_GAMCOR_RAMA_REGION_24_25_BASE_IDX                                                     2
5110 #define regCM2_CM_GAMCOR_RAMA_REGION_26_27                                                              0x1036
5111 #define regCM2_CM_GAMCOR_RAMA_REGION_26_27_BASE_IDX                                                     2
5112 #define regCM2_CM_GAMCOR_RAMA_REGION_28_29                                                              0x1037
5113 #define regCM2_CM_GAMCOR_RAMA_REGION_28_29_BASE_IDX                                                     2
5114 #define regCM2_CM_GAMCOR_RAMA_REGION_30_31                                                              0x1038
5115 #define regCM2_CM_GAMCOR_RAMA_REGION_30_31_BASE_IDX                                                     2
5116 #define regCM2_CM_GAMCOR_RAMA_REGION_32_33                                                              0x1039
5117 #define regCM2_CM_GAMCOR_RAMA_REGION_32_33_BASE_IDX                                                     2
5118 #define regCM2_CM_GAMCOR_RAMB_START_CNTL_B                                                              0x103a
5119 #define regCM2_CM_GAMCOR_RAMB_START_CNTL_B_BASE_IDX                                                     2
5120 #define regCM2_CM_GAMCOR_RAMB_START_CNTL_G                                                              0x103b
5121 #define regCM2_CM_GAMCOR_RAMB_START_CNTL_G_BASE_IDX                                                     2
5122 #define regCM2_CM_GAMCOR_RAMB_START_CNTL_R                                                              0x103c
5123 #define regCM2_CM_GAMCOR_RAMB_START_CNTL_R_BASE_IDX                                                     2
5124 #define regCM2_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B                                                        0x103d
5125 #define regCM2_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                               2
5126 #define regCM2_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G                                                        0x103e
5127 #define regCM2_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                               2
5128 #define regCM2_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R                                                        0x103f
5129 #define regCM2_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                               2
5130 #define regCM2_CM_GAMCOR_RAMB_START_BASE_CNTL_B                                                         0x1040
5131 #define regCM2_CM_GAMCOR_RAMB_START_BASE_CNTL_B_BASE_IDX                                                2
5132 #define regCM2_CM_GAMCOR_RAMB_START_BASE_CNTL_G                                                         0x1041
5133 #define regCM2_CM_GAMCOR_RAMB_START_BASE_CNTL_G_BASE_IDX                                                2
5134 #define regCM2_CM_GAMCOR_RAMB_START_BASE_CNTL_R                                                         0x1042
5135 #define regCM2_CM_GAMCOR_RAMB_START_BASE_CNTL_R_BASE_IDX                                                2
5136 #define regCM2_CM_GAMCOR_RAMB_END_CNTL1_B                                                               0x1043
5137 #define regCM2_CM_GAMCOR_RAMB_END_CNTL1_B_BASE_IDX                                                      2
5138 #define regCM2_CM_GAMCOR_RAMB_END_CNTL2_B                                                               0x1044
5139 #define regCM2_CM_GAMCOR_RAMB_END_CNTL2_B_BASE_IDX                                                      2
5140 #define regCM2_CM_GAMCOR_RAMB_END_CNTL1_G                                                               0x1045
5141 #define regCM2_CM_GAMCOR_RAMB_END_CNTL1_G_BASE_IDX                                                      2
5142 #define regCM2_CM_GAMCOR_RAMB_END_CNTL2_G                                                               0x1046
5143 #define regCM2_CM_GAMCOR_RAMB_END_CNTL2_G_BASE_IDX                                                      2
5144 #define regCM2_CM_GAMCOR_RAMB_END_CNTL1_R                                                               0x1047
5145 #define regCM2_CM_GAMCOR_RAMB_END_CNTL1_R_BASE_IDX                                                      2
5146 #define regCM2_CM_GAMCOR_RAMB_END_CNTL2_R                                                               0x1048
5147 #define regCM2_CM_GAMCOR_RAMB_END_CNTL2_R_BASE_IDX                                                      2
5148 #define regCM2_CM_GAMCOR_RAMB_OFFSET_B                                                                  0x1049
5149 #define regCM2_CM_GAMCOR_RAMB_OFFSET_B_BASE_IDX                                                         2
5150 #define regCM2_CM_GAMCOR_RAMB_OFFSET_G                                                                  0x104a
5151 #define regCM2_CM_GAMCOR_RAMB_OFFSET_G_BASE_IDX                                                         2
5152 #define regCM2_CM_GAMCOR_RAMB_OFFSET_R                                                                  0x104b
5153 #define regCM2_CM_GAMCOR_RAMB_OFFSET_R_BASE_IDX                                                         2
5154 #define regCM2_CM_GAMCOR_RAMB_REGION_0_1                                                                0x104c
5155 #define regCM2_CM_GAMCOR_RAMB_REGION_0_1_BASE_IDX                                                       2
5156 #define regCM2_CM_GAMCOR_RAMB_REGION_2_3                                                                0x104d
5157 #define regCM2_CM_GAMCOR_RAMB_REGION_2_3_BASE_IDX                                                       2
5158 #define regCM2_CM_GAMCOR_RAMB_REGION_4_5                                                                0x104e
5159 #define regCM2_CM_GAMCOR_RAMB_REGION_4_5_BASE_IDX                                                       2
5160 #define regCM2_CM_GAMCOR_RAMB_REGION_6_7                                                                0x104f
5161 #define regCM2_CM_GAMCOR_RAMB_REGION_6_7_BASE_IDX                                                       2
5162 #define regCM2_CM_GAMCOR_RAMB_REGION_8_9                                                                0x1050
5163 #define regCM2_CM_GAMCOR_RAMB_REGION_8_9_BASE_IDX                                                       2
5164 #define regCM2_CM_GAMCOR_RAMB_REGION_10_11                                                              0x1051
5165 #define regCM2_CM_GAMCOR_RAMB_REGION_10_11_BASE_IDX                                                     2
5166 #define regCM2_CM_GAMCOR_RAMB_REGION_12_13                                                              0x1052
5167 #define regCM2_CM_GAMCOR_RAMB_REGION_12_13_BASE_IDX                                                     2
5168 #define regCM2_CM_GAMCOR_RAMB_REGION_14_15                                                              0x1053
5169 #define regCM2_CM_GAMCOR_RAMB_REGION_14_15_BASE_IDX                                                     2
5170 #define regCM2_CM_GAMCOR_RAMB_REGION_16_17                                                              0x1054
5171 #define regCM2_CM_GAMCOR_RAMB_REGION_16_17_BASE_IDX                                                     2
5172 #define regCM2_CM_GAMCOR_RAMB_REGION_18_19                                                              0x1055
5173 #define regCM2_CM_GAMCOR_RAMB_REGION_18_19_BASE_IDX                                                     2
5174 #define regCM2_CM_GAMCOR_RAMB_REGION_20_21                                                              0x1056
5175 #define regCM2_CM_GAMCOR_RAMB_REGION_20_21_BASE_IDX                                                     2
5176 #define regCM2_CM_GAMCOR_RAMB_REGION_22_23                                                              0x1057
5177 #define regCM2_CM_GAMCOR_RAMB_REGION_22_23_BASE_IDX                                                     2
5178 #define regCM2_CM_GAMCOR_RAMB_REGION_24_25                                                              0x1058
5179 #define regCM2_CM_GAMCOR_RAMB_REGION_24_25_BASE_IDX                                                     2
5180 #define regCM2_CM_GAMCOR_RAMB_REGION_26_27                                                              0x1059
5181 #define regCM2_CM_GAMCOR_RAMB_REGION_26_27_BASE_IDX                                                     2
5182 #define regCM2_CM_GAMCOR_RAMB_REGION_28_29                                                              0x105a
5183 #define regCM2_CM_GAMCOR_RAMB_REGION_28_29_BASE_IDX                                                     2
5184 #define regCM2_CM_GAMCOR_RAMB_REGION_30_31                                                              0x105b
5185 #define regCM2_CM_GAMCOR_RAMB_REGION_30_31_BASE_IDX                                                     2
5186 #define regCM2_CM_GAMCOR_RAMB_REGION_32_33                                                              0x105c
5187 #define regCM2_CM_GAMCOR_RAMB_REGION_32_33_BASE_IDX                                                     2
5188 #define regCM2_CM_BLNDGAM_CONTROL                                                                       0x105d
5189 #define regCM2_CM_BLNDGAM_CONTROL_BASE_IDX                                                              2
5190 #define regCM2_CM_BLNDGAM_LUT_INDEX                                                                     0x105e
5191 #define regCM2_CM_BLNDGAM_LUT_INDEX_BASE_IDX                                                            2
5192 #define regCM2_CM_BLNDGAM_LUT_DATA                                                                      0x105f
5193 #define regCM2_CM_BLNDGAM_LUT_DATA_BASE_IDX                                                             2
5194 #define regCM2_CM_BLNDGAM_LUT_CONTROL                                                                   0x1060
5195 #define regCM2_CM_BLNDGAM_LUT_CONTROL_BASE_IDX                                                          2
5196 #define regCM2_CM_BLNDGAM_RAMA_START_CNTL_B                                                             0x1061
5197 #define regCM2_CM_BLNDGAM_RAMA_START_CNTL_B_BASE_IDX                                                    2
5198 #define regCM2_CM_BLNDGAM_RAMA_START_CNTL_G                                                             0x1062
5199 #define regCM2_CM_BLNDGAM_RAMA_START_CNTL_G_BASE_IDX                                                    2
5200 #define regCM2_CM_BLNDGAM_RAMA_START_CNTL_R                                                             0x1063
5201 #define regCM2_CM_BLNDGAM_RAMA_START_CNTL_R_BASE_IDX                                                    2
5202 #define regCM2_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B                                                       0x1064
5203 #define regCM2_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                              2
5204 #define regCM2_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G                                                       0x1065
5205 #define regCM2_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                              2
5206 #define regCM2_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R                                                       0x1066
5207 #define regCM2_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                              2
5208 #define regCM2_CM_BLNDGAM_RAMA_START_BASE_CNTL_B                                                        0x1067
5209 #define regCM2_CM_BLNDGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                               2
5210 #define regCM2_CM_BLNDGAM_RAMA_START_BASE_CNTL_G                                                        0x1068
5211 #define regCM2_CM_BLNDGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                               2
5212 #define regCM2_CM_BLNDGAM_RAMA_START_BASE_CNTL_R                                                        0x1069
5213 #define regCM2_CM_BLNDGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                               2
5214 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL1_B                                                              0x106a
5215 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL1_B_BASE_IDX                                                     2
5216 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL2_B                                                              0x106b
5217 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL2_B_BASE_IDX                                                     2
5218 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL1_G                                                              0x106c
5219 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL1_G_BASE_IDX                                                     2
5220 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL2_G                                                              0x106d
5221 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL2_G_BASE_IDX                                                     2
5222 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL1_R                                                              0x106e
5223 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL1_R_BASE_IDX                                                     2
5224 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL2_R                                                              0x106f
5225 #define regCM2_CM_BLNDGAM_RAMA_END_CNTL2_R_BASE_IDX                                                     2
5226 #define regCM2_CM_BLNDGAM_RAMA_OFFSET_B                                                                 0x1070
5227 #define regCM2_CM_BLNDGAM_RAMA_OFFSET_B_BASE_IDX                                                        2
5228 #define regCM2_CM_BLNDGAM_RAMA_OFFSET_G                                                                 0x1071
5229 #define regCM2_CM_BLNDGAM_RAMA_OFFSET_G_BASE_IDX                                                        2
5230 #define regCM2_CM_BLNDGAM_RAMA_OFFSET_R                                                                 0x1072
5231 #define regCM2_CM_BLNDGAM_RAMA_OFFSET_R_BASE_IDX                                                        2
5232 #define regCM2_CM_BLNDGAM_RAMA_REGION_0_1                                                               0x1073
5233 #define regCM2_CM_BLNDGAM_RAMA_REGION_0_1_BASE_IDX                                                      2
5234 #define regCM2_CM_BLNDGAM_RAMA_REGION_2_3                                                               0x1074
5235 #define regCM2_CM_BLNDGAM_RAMA_REGION_2_3_BASE_IDX                                                      2
5236 #define regCM2_CM_BLNDGAM_RAMA_REGION_4_5                                                               0x1075
5237 #define regCM2_CM_BLNDGAM_RAMA_REGION_4_5_BASE_IDX                                                      2
5238 #define regCM2_CM_BLNDGAM_RAMA_REGION_6_7                                                               0x1076
5239 #define regCM2_CM_BLNDGAM_RAMA_REGION_6_7_BASE_IDX                                                      2
5240 #define regCM2_CM_BLNDGAM_RAMA_REGION_8_9                                                               0x1077
5241 #define regCM2_CM_BLNDGAM_RAMA_REGION_8_9_BASE_IDX                                                      2
5242 #define regCM2_CM_BLNDGAM_RAMA_REGION_10_11                                                             0x1078
5243 #define regCM2_CM_BLNDGAM_RAMA_REGION_10_11_BASE_IDX                                                    2
5244 #define regCM2_CM_BLNDGAM_RAMA_REGION_12_13                                                             0x1079
5245 #define regCM2_CM_BLNDGAM_RAMA_REGION_12_13_BASE_IDX                                                    2
5246 #define regCM2_CM_BLNDGAM_RAMA_REGION_14_15                                                             0x107a
5247 #define regCM2_CM_BLNDGAM_RAMA_REGION_14_15_BASE_IDX                                                    2
5248 #define regCM2_CM_BLNDGAM_RAMA_REGION_16_17                                                             0x107b
5249 #define regCM2_CM_BLNDGAM_RAMA_REGION_16_17_BASE_IDX                                                    2
5250 #define regCM2_CM_BLNDGAM_RAMA_REGION_18_19                                                             0x107c
5251 #define regCM2_CM_BLNDGAM_RAMA_REGION_18_19_BASE_IDX                                                    2
5252 #define regCM2_CM_BLNDGAM_RAMA_REGION_20_21                                                             0x107d
5253 #define regCM2_CM_BLNDGAM_RAMA_REGION_20_21_BASE_IDX                                                    2
5254 #define regCM2_CM_BLNDGAM_RAMA_REGION_22_23                                                             0x107e
5255 #define regCM2_CM_BLNDGAM_RAMA_REGION_22_23_BASE_IDX                                                    2
5256 #define regCM2_CM_BLNDGAM_RAMA_REGION_24_25                                                             0x107f
5257 #define regCM2_CM_BLNDGAM_RAMA_REGION_24_25_BASE_IDX                                                    2
5258 #define regCM2_CM_BLNDGAM_RAMA_REGION_26_27                                                             0x1080
5259 #define regCM2_CM_BLNDGAM_RAMA_REGION_26_27_BASE_IDX                                                    2
5260 #define regCM2_CM_BLNDGAM_RAMA_REGION_28_29                                                             0x1081
5261 #define regCM2_CM_BLNDGAM_RAMA_REGION_28_29_BASE_IDX                                                    2
5262 #define regCM2_CM_BLNDGAM_RAMA_REGION_30_31                                                             0x1082
5263 #define regCM2_CM_BLNDGAM_RAMA_REGION_30_31_BASE_IDX                                                    2
5264 #define regCM2_CM_BLNDGAM_RAMA_REGION_32_33                                                             0x1083
5265 #define regCM2_CM_BLNDGAM_RAMA_REGION_32_33_BASE_IDX                                                    2
5266 #define regCM2_CM_BLNDGAM_RAMB_START_CNTL_B                                                             0x1084
5267 #define regCM2_CM_BLNDGAM_RAMB_START_CNTL_B_BASE_IDX                                                    2
5268 #define regCM2_CM_BLNDGAM_RAMB_START_CNTL_G                                                             0x1085
5269 #define regCM2_CM_BLNDGAM_RAMB_START_CNTL_G_BASE_IDX                                                    2
5270 #define regCM2_CM_BLNDGAM_RAMB_START_CNTL_R                                                             0x1086
5271 #define regCM2_CM_BLNDGAM_RAMB_START_CNTL_R_BASE_IDX                                                    2
5272 #define regCM2_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B                                                       0x1087
5273 #define regCM2_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                              2
5274 #define regCM2_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G                                                       0x1088
5275 #define regCM2_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                              2
5276 #define regCM2_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R                                                       0x1089
5277 #define regCM2_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                              2
5278 #define regCM2_CM_BLNDGAM_RAMB_START_BASE_CNTL_B                                                        0x108a
5279 #define regCM2_CM_BLNDGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                               2
5280 #define regCM2_CM_BLNDGAM_RAMB_START_BASE_CNTL_G                                                        0x108b
5281 #define regCM2_CM_BLNDGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                               2
5282 #define regCM2_CM_BLNDGAM_RAMB_START_BASE_CNTL_R                                                        0x108c
5283 #define regCM2_CM_BLNDGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                               2
5284 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL1_B                                                              0x108d
5285 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL1_B_BASE_IDX                                                     2
5286 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL2_B                                                              0x108e
5287 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL2_B_BASE_IDX                                                     2
5288 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL1_G                                                              0x108f
5289 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL1_G_BASE_IDX                                                     2
5290 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL2_G                                                              0x1090
5291 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL2_G_BASE_IDX                                                     2
5292 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL1_R                                                              0x1091
5293 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL1_R_BASE_IDX                                                     2
5294 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL2_R                                                              0x1092
5295 #define regCM2_CM_BLNDGAM_RAMB_END_CNTL2_R_BASE_IDX                                                     2
5296 #define regCM2_CM_BLNDGAM_RAMB_OFFSET_B                                                                 0x1093
5297 #define regCM2_CM_BLNDGAM_RAMB_OFFSET_B_BASE_IDX                                                        2
5298 #define regCM2_CM_BLNDGAM_RAMB_OFFSET_G                                                                 0x1094
5299 #define regCM2_CM_BLNDGAM_RAMB_OFFSET_G_BASE_IDX                                                        2
5300 #define regCM2_CM_BLNDGAM_RAMB_OFFSET_R                                                                 0x1095
5301 #define regCM2_CM_BLNDGAM_RAMB_OFFSET_R_BASE_IDX                                                        2
5302 #define regCM2_CM_BLNDGAM_RAMB_REGION_0_1                                                               0x1096
5303 #define regCM2_CM_BLNDGAM_RAMB_REGION_0_1_BASE_IDX                                                      2
5304 #define regCM2_CM_BLNDGAM_RAMB_REGION_2_3                                                               0x1097
5305 #define regCM2_CM_BLNDGAM_RAMB_REGION_2_3_BASE_IDX                                                      2
5306 #define regCM2_CM_BLNDGAM_RAMB_REGION_4_5                                                               0x1098
5307 #define regCM2_CM_BLNDGAM_RAMB_REGION_4_5_BASE_IDX                                                      2
5308 #define regCM2_CM_BLNDGAM_RAMB_REGION_6_7                                                               0x1099
5309 #define regCM2_CM_BLNDGAM_RAMB_REGION_6_7_BASE_IDX                                                      2
5310 #define regCM2_CM_BLNDGAM_RAMB_REGION_8_9                                                               0x109a
5311 #define regCM2_CM_BLNDGAM_RAMB_REGION_8_9_BASE_IDX                                                      2
5312 #define regCM2_CM_BLNDGAM_RAMB_REGION_10_11                                                             0x109b
5313 #define regCM2_CM_BLNDGAM_RAMB_REGION_10_11_BASE_IDX                                                    2
5314 #define regCM2_CM_BLNDGAM_RAMB_REGION_12_13                                                             0x109c
5315 #define regCM2_CM_BLNDGAM_RAMB_REGION_12_13_BASE_IDX                                                    2
5316 #define regCM2_CM_BLNDGAM_RAMB_REGION_14_15                                                             0x109d
5317 #define regCM2_CM_BLNDGAM_RAMB_REGION_14_15_BASE_IDX                                                    2
5318 #define regCM2_CM_BLNDGAM_RAMB_REGION_16_17                                                             0x109e
5319 #define regCM2_CM_BLNDGAM_RAMB_REGION_16_17_BASE_IDX                                                    2
5320 #define regCM2_CM_BLNDGAM_RAMB_REGION_18_19                                                             0x109f
5321 #define regCM2_CM_BLNDGAM_RAMB_REGION_18_19_BASE_IDX                                                    2
5322 #define regCM2_CM_BLNDGAM_RAMB_REGION_20_21                                                             0x10a0
5323 #define regCM2_CM_BLNDGAM_RAMB_REGION_20_21_BASE_IDX                                                    2
5324 #define regCM2_CM_BLNDGAM_RAMB_REGION_22_23                                                             0x10a1
5325 #define regCM2_CM_BLNDGAM_RAMB_REGION_22_23_BASE_IDX                                                    2
5326 #define regCM2_CM_BLNDGAM_RAMB_REGION_24_25                                                             0x10a2
5327 #define regCM2_CM_BLNDGAM_RAMB_REGION_24_25_BASE_IDX                                                    2
5328 #define regCM2_CM_BLNDGAM_RAMB_REGION_26_27                                                             0x10a3
5329 #define regCM2_CM_BLNDGAM_RAMB_REGION_26_27_BASE_IDX                                                    2
5330 #define regCM2_CM_BLNDGAM_RAMB_REGION_28_29                                                             0x10a4
5331 #define regCM2_CM_BLNDGAM_RAMB_REGION_28_29_BASE_IDX                                                    2
5332 #define regCM2_CM_BLNDGAM_RAMB_REGION_30_31                                                             0x10a5
5333 #define regCM2_CM_BLNDGAM_RAMB_REGION_30_31_BASE_IDX                                                    2
5334 #define regCM2_CM_BLNDGAM_RAMB_REGION_32_33                                                             0x10a6
5335 #define regCM2_CM_BLNDGAM_RAMB_REGION_32_33_BASE_IDX                                                    2
5336 #define regCM2_CM_HDR_MULT_COEF                                                                         0x10a7
5337 #define regCM2_CM_HDR_MULT_COEF_BASE_IDX                                                                2
5338 #define regCM2_CM_MEM_PWR_CTRL                                                                          0x10a8
5339 #define regCM2_CM_MEM_PWR_CTRL_BASE_IDX                                                                 2
5340 #define regCM2_CM_MEM_PWR_STATUS                                                                        0x10a9
5341 #define regCM2_CM_MEM_PWR_STATUS_BASE_IDX                                                               2
5342 #define regCM2_CM_DEALPHA                                                                               0x10ab
5343 #define regCM2_CM_DEALPHA_BASE_IDX                                                                      2
5344 #define regCM2_CM_COEF_FORMAT                                                                           0x10ac
5345 #define regCM2_CM_COEF_FORMAT_BASE_IDX                                                                  2
5346 #define regCM2_CM_SHAPER_CONTROL                                                                        0x10ad
5347 #define regCM2_CM_SHAPER_CONTROL_BASE_IDX                                                               2
5348 #define regCM2_CM_SHAPER_OFFSET_R                                                                       0x10ae
5349 #define regCM2_CM_SHAPER_OFFSET_R_BASE_IDX                                                              2
5350 #define regCM2_CM_SHAPER_OFFSET_G                                                                       0x10af
5351 #define regCM2_CM_SHAPER_OFFSET_G_BASE_IDX                                                              2
5352 #define regCM2_CM_SHAPER_OFFSET_B                                                                       0x10b0
5353 #define regCM2_CM_SHAPER_OFFSET_B_BASE_IDX                                                              2
5354 #define regCM2_CM_SHAPER_SCALE_R                                                                        0x10b1
5355 #define regCM2_CM_SHAPER_SCALE_R_BASE_IDX                                                               2
5356 #define regCM2_CM_SHAPER_SCALE_G_B                                                                      0x10b2
5357 #define regCM2_CM_SHAPER_SCALE_G_B_BASE_IDX                                                             2
5358 #define regCM2_CM_SHAPER_LUT_INDEX                                                                      0x10b3
5359 #define regCM2_CM_SHAPER_LUT_INDEX_BASE_IDX                                                             2
5360 #define regCM2_CM_SHAPER_LUT_DATA                                                                       0x10b4
5361 #define regCM2_CM_SHAPER_LUT_DATA_BASE_IDX                                                              2
5362 #define regCM2_CM_SHAPER_LUT_WRITE_EN_MASK                                                              0x10b5
5363 #define regCM2_CM_SHAPER_LUT_WRITE_EN_MASK_BASE_IDX                                                     2
5364 #define regCM2_CM_SHAPER_RAMA_START_CNTL_B                                                              0x10b6
5365 #define regCM2_CM_SHAPER_RAMA_START_CNTL_B_BASE_IDX                                                     2
5366 #define regCM2_CM_SHAPER_RAMA_START_CNTL_G                                                              0x10b7
5367 #define regCM2_CM_SHAPER_RAMA_START_CNTL_G_BASE_IDX                                                     2
5368 #define regCM2_CM_SHAPER_RAMA_START_CNTL_R                                                              0x10b8
5369 #define regCM2_CM_SHAPER_RAMA_START_CNTL_R_BASE_IDX                                                     2
5370 #define regCM2_CM_SHAPER_RAMA_END_CNTL_B                                                                0x10b9
5371 #define regCM2_CM_SHAPER_RAMA_END_CNTL_B_BASE_IDX                                                       2
5372 #define regCM2_CM_SHAPER_RAMA_END_CNTL_G                                                                0x10ba
5373 #define regCM2_CM_SHAPER_RAMA_END_CNTL_G_BASE_IDX                                                       2
5374 #define regCM2_CM_SHAPER_RAMA_END_CNTL_R                                                                0x10bb
5375 #define regCM2_CM_SHAPER_RAMA_END_CNTL_R_BASE_IDX                                                       2
5376 #define regCM2_CM_SHAPER_RAMA_REGION_0_1                                                                0x10bc
5377 #define regCM2_CM_SHAPER_RAMA_REGION_0_1_BASE_IDX                                                       2
5378 #define regCM2_CM_SHAPER_RAMA_REGION_2_3                                                                0x10bd
5379 #define regCM2_CM_SHAPER_RAMA_REGION_2_3_BASE_IDX                                                       2
5380 #define regCM2_CM_SHAPER_RAMA_REGION_4_5                                                                0x10be
5381 #define regCM2_CM_SHAPER_RAMA_REGION_4_5_BASE_IDX                                                       2
5382 #define regCM2_CM_SHAPER_RAMA_REGION_6_7                                                                0x10bf
5383 #define regCM2_CM_SHAPER_RAMA_REGION_6_7_BASE_IDX                                                       2
5384 #define regCM2_CM_SHAPER_RAMA_REGION_8_9                                                                0x10c0
5385 #define regCM2_CM_SHAPER_RAMA_REGION_8_9_BASE_IDX                                                       2
5386 #define regCM2_CM_SHAPER_RAMA_REGION_10_11                                                              0x10c1
5387 #define regCM2_CM_SHAPER_RAMA_REGION_10_11_BASE_IDX                                                     2
5388 #define regCM2_CM_SHAPER_RAMA_REGION_12_13                                                              0x10c2
5389 #define regCM2_CM_SHAPER_RAMA_REGION_12_13_BASE_IDX                                                     2
5390 #define regCM2_CM_SHAPER_RAMA_REGION_14_15                                                              0x10c3
5391 #define regCM2_CM_SHAPER_RAMA_REGION_14_15_BASE_IDX                                                     2
5392 #define regCM2_CM_SHAPER_RAMA_REGION_16_17                                                              0x10c4
5393 #define regCM2_CM_SHAPER_RAMA_REGION_16_17_BASE_IDX                                                     2
5394 #define regCM2_CM_SHAPER_RAMA_REGION_18_19                                                              0x10c5
5395 #define regCM2_CM_SHAPER_RAMA_REGION_18_19_BASE_IDX                                                     2
5396 #define regCM2_CM_SHAPER_RAMA_REGION_20_21                                                              0x10c6
5397 #define regCM2_CM_SHAPER_RAMA_REGION_20_21_BASE_IDX                                                     2
5398 #define regCM2_CM_SHAPER_RAMA_REGION_22_23                                                              0x10c7
5399 #define regCM2_CM_SHAPER_RAMA_REGION_22_23_BASE_IDX                                                     2
5400 #define regCM2_CM_SHAPER_RAMA_REGION_24_25                                                              0x10c8
5401 #define regCM2_CM_SHAPER_RAMA_REGION_24_25_BASE_IDX                                                     2
5402 #define regCM2_CM_SHAPER_RAMA_REGION_26_27                                                              0x10c9
5403 #define regCM2_CM_SHAPER_RAMA_REGION_26_27_BASE_IDX                                                     2
5404 #define regCM2_CM_SHAPER_RAMA_REGION_28_29                                                              0x10ca
5405 #define regCM2_CM_SHAPER_RAMA_REGION_28_29_BASE_IDX                                                     2
5406 #define regCM2_CM_SHAPER_RAMA_REGION_30_31                                                              0x10cb
5407 #define regCM2_CM_SHAPER_RAMA_REGION_30_31_BASE_IDX                                                     2
5408 #define regCM2_CM_SHAPER_RAMA_REGION_32_33                                                              0x10cc
5409 #define regCM2_CM_SHAPER_RAMA_REGION_32_33_BASE_IDX                                                     2
5410 #define regCM2_CM_SHAPER_RAMB_START_CNTL_B                                                              0x10cd
5411 #define regCM2_CM_SHAPER_RAMB_START_CNTL_B_BASE_IDX                                                     2
5412 #define regCM2_CM_SHAPER_RAMB_START_CNTL_G                                                              0x10ce
5413 #define regCM2_CM_SHAPER_RAMB_START_CNTL_G_BASE_IDX                                                     2
5414 #define regCM2_CM_SHAPER_RAMB_START_CNTL_R                                                              0x10cf
5415 #define regCM2_CM_SHAPER_RAMB_START_CNTL_R_BASE_IDX                                                     2
5416 #define regCM2_CM_SHAPER_RAMB_END_CNTL_B                                                                0x10d0
5417 #define regCM2_CM_SHAPER_RAMB_END_CNTL_B_BASE_IDX                                                       2
5418 #define regCM2_CM_SHAPER_RAMB_END_CNTL_G                                                                0x10d1
5419 #define regCM2_CM_SHAPER_RAMB_END_CNTL_G_BASE_IDX                                                       2
5420 #define regCM2_CM_SHAPER_RAMB_END_CNTL_R                                                                0x10d2
5421 #define regCM2_CM_SHAPER_RAMB_END_CNTL_R_BASE_IDX                                                       2
5422 #define regCM2_CM_SHAPER_RAMB_REGION_0_1                                                                0x10d3
5423 #define regCM2_CM_SHAPER_RAMB_REGION_0_1_BASE_IDX                                                       2
5424 #define regCM2_CM_SHAPER_RAMB_REGION_2_3                                                                0x10d4
5425 #define regCM2_CM_SHAPER_RAMB_REGION_2_3_BASE_IDX                                                       2
5426 #define regCM2_CM_SHAPER_RAMB_REGION_4_5                                                                0x10d5
5427 #define regCM2_CM_SHAPER_RAMB_REGION_4_5_BASE_IDX                                                       2
5428 #define regCM2_CM_SHAPER_RAMB_REGION_6_7                                                                0x10d6
5429 #define regCM2_CM_SHAPER_RAMB_REGION_6_7_BASE_IDX                                                       2
5430 #define regCM2_CM_SHAPER_RAMB_REGION_8_9                                                                0x10d7
5431 #define regCM2_CM_SHAPER_RAMB_REGION_8_9_BASE_IDX                                                       2
5432 #define regCM2_CM_SHAPER_RAMB_REGION_10_11                                                              0x10d8
5433 #define regCM2_CM_SHAPER_RAMB_REGION_10_11_BASE_IDX                                                     2
5434 #define regCM2_CM_SHAPER_RAMB_REGION_12_13                                                              0x10d9
5435 #define regCM2_CM_SHAPER_RAMB_REGION_12_13_BASE_IDX                                                     2
5436 #define regCM2_CM_SHAPER_RAMB_REGION_14_15                                                              0x10da
5437 #define regCM2_CM_SHAPER_RAMB_REGION_14_15_BASE_IDX                                                     2
5438 #define regCM2_CM_SHAPER_RAMB_REGION_16_17                                                              0x10db
5439 #define regCM2_CM_SHAPER_RAMB_REGION_16_17_BASE_IDX                                                     2
5440 #define regCM2_CM_SHAPER_RAMB_REGION_18_19                                                              0x10dc
5441 #define regCM2_CM_SHAPER_RAMB_REGION_18_19_BASE_IDX                                                     2
5442 #define regCM2_CM_SHAPER_RAMB_REGION_20_21                                                              0x10dd
5443 #define regCM2_CM_SHAPER_RAMB_REGION_20_21_BASE_IDX                                                     2
5444 #define regCM2_CM_SHAPER_RAMB_REGION_22_23                                                              0x10de
5445 #define regCM2_CM_SHAPER_RAMB_REGION_22_23_BASE_IDX                                                     2
5446 #define regCM2_CM_SHAPER_RAMB_REGION_24_25                                                              0x10df
5447 #define regCM2_CM_SHAPER_RAMB_REGION_24_25_BASE_IDX                                                     2
5448 #define regCM2_CM_SHAPER_RAMB_REGION_26_27                                                              0x10e0
5449 #define regCM2_CM_SHAPER_RAMB_REGION_26_27_BASE_IDX                                                     2
5450 #define regCM2_CM_SHAPER_RAMB_REGION_28_29                                                              0x10e1
5451 #define regCM2_CM_SHAPER_RAMB_REGION_28_29_BASE_IDX                                                     2
5452 #define regCM2_CM_SHAPER_RAMB_REGION_30_31                                                              0x10e2
5453 #define regCM2_CM_SHAPER_RAMB_REGION_30_31_BASE_IDX                                                     2
5454 #define regCM2_CM_SHAPER_RAMB_REGION_32_33                                                              0x10e3
5455 #define regCM2_CM_SHAPER_RAMB_REGION_32_33_BASE_IDX                                                     2
5456 #define regCM2_CM_MEM_PWR_CTRL2                                                                         0x10e4
5457 #define regCM2_CM_MEM_PWR_CTRL2_BASE_IDX                                                                2
5458 #define regCM2_CM_MEM_PWR_STATUS2                                                                       0x10e5
5459 #define regCM2_CM_MEM_PWR_STATUS2_BASE_IDX                                                              2
5460 #define regCM2_CM_3DLUT_MODE                                                                            0x10e6
5461 #define regCM2_CM_3DLUT_MODE_BASE_IDX                                                                   2
5462 #define regCM2_CM_3DLUT_INDEX                                                                           0x10e7
5463 #define regCM2_CM_3DLUT_INDEX_BASE_IDX                                                                  2
5464 #define regCM2_CM_3DLUT_DATA                                                                            0x10e8
5465 #define regCM2_CM_3DLUT_DATA_BASE_IDX                                                                   2
5466 #define regCM2_CM_3DLUT_DATA_30BIT                                                                      0x10e9
5467 #define regCM2_CM_3DLUT_DATA_30BIT_BASE_IDX                                                             2
5468 #define regCM2_CM_3DLUT_READ_WRITE_CONTROL                                                              0x10ea
5469 #define regCM2_CM_3DLUT_READ_WRITE_CONTROL_BASE_IDX                                                     2
5470 #define regCM2_CM_3DLUT_OUT_NORM_FACTOR                                                                 0x10eb
5471 #define regCM2_CM_3DLUT_OUT_NORM_FACTOR_BASE_IDX                                                        2
5472 #define regCM2_CM_3DLUT_OUT_OFFSET_R                                                                    0x10ec
5473 #define regCM2_CM_3DLUT_OUT_OFFSET_R_BASE_IDX                                                           2
5474 #define regCM2_CM_3DLUT_OUT_OFFSET_G                                                                    0x10ed
5475 #define regCM2_CM_3DLUT_OUT_OFFSET_G_BASE_IDX                                                           2
5476 #define regCM2_CM_3DLUT_OUT_OFFSET_B                                                                    0x10ee
5477 #define regCM2_CM_3DLUT_OUT_OFFSET_B_BASE_IDX                                                           2
5478 #define regCM2_CM_TEST_DEBUG_INDEX                                                                      0x10ef
5479 #define regCM2_CM_TEST_DEBUG_INDEX_BASE_IDX                                                             2
5480 #define regCM2_CM_TEST_DEBUG_DATA                                                                       0x10f0
5481 #define regCM2_CM_TEST_DEBUG_DATA_BASE_IDX                                                              2
5482 
5483 
5484 // addressBlock: dce_dc_dpp2_dispdec_dpp_top_dispdec
5485 // base address: 0xb58
5486 #define regDPP_TOP2_DPP_CONTROL                                                                         0x0f9b
5487 #define regDPP_TOP2_DPP_CONTROL_BASE_IDX                                                                2
5488 #define regDPP_TOP2_DPP_SOFT_RESET                                                                      0x0f9c
5489 #define regDPP_TOP2_DPP_SOFT_RESET_BASE_IDX                                                             2
5490 #define regDPP_TOP2_DPP_CRC_VAL_R_G                                                                     0x0f9d
5491 #define regDPP_TOP2_DPP_CRC_VAL_R_G_BASE_IDX                                                            2
5492 #define regDPP_TOP2_DPP_CRC_VAL_B_A                                                                     0x0f9e
5493 #define regDPP_TOP2_DPP_CRC_VAL_B_A_BASE_IDX                                                            2
5494 #define regDPP_TOP2_DPP_CRC_CTRL                                                                        0x0f9f
5495 #define regDPP_TOP2_DPP_CRC_CTRL_BASE_IDX                                                               2
5496 #define regDPP_TOP2_HOST_READ_CONTROL                                                                   0x0fa0
5497 #define regDPP_TOP2_HOST_READ_CONTROL_BASE_IDX                                                          2
5498 
5499 
5500 // addressBlock: dce_dc_dpp2_dispdec_dpp_dcperfmon_dc_perfmon_dispdec
5501 // base address: 0x43e8
5502 #define regDC_PERFMON13_PERFCOUNTER_CNTL                                                                0x10fa
5503 #define regDC_PERFMON13_PERFCOUNTER_CNTL_BASE_IDX                                                       2
5504 #define regDC_PERFMON13_PERFCOUNTER_CNTL2                                                               0x10fb
5505 #define regDC_PERFMON13_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
5506 #define regDC_PERFMON13_PERFCOUNTER_STATE                                                               0x10fc
5507 #define regDC_PERFMON13_PERFCOUNTER_STATE_BASE_IDX                                                      2
5508 #define regDC_PERFMON13_PERFMON_CNTL                                                                    0x10fd
5509 #define regDC_PERFMON13_PERFMON_CNTL_BASE_IDX                                                           2
5510 #define regDC_PERFMON13_PERFMON_CNTL2                                                                   0x10fe
5511 #define regDC_PERFMON13_PERFMON_CNTL2_BASE_IDX                                                          2
5512 #define regDC_PERFMON13_PERFMON_CVALUE_INT_MISC                                                         0x10ff
5513 #define regDC_PERFMON13_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
5514 #define regDC_PERFMON13_PERFMON_CVALUE_LOW                                                              0x1100
5515 #define regDC_PERFMON13_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
5516 #define regDC_PERFMON13_PERFMON_HI                                                                      0x1101
5517 #define regDC_PERFMON13_PERFMON_HI_BASE_IDX                                                             2
5518 #define regDC_PERFMON13_PERFMON_LOW                                                                     0x1102
5519 #define regDC_PERFMON13_PERFMON_LOW_BASE_IDX                                                            2
5520 
5521 
5522 // addressBlock: dce_dc_dpp3_dispdec_cnvc_cfg_dispdec
5523 // base address: 0x1104
5524 #define regCNVC_CFG3_CNVC_SURFACE_PIXEL_FORMAT                                                          0x1110
5525 #define regCNVC_CFG3_CNVC_SURFACE_PIXEL_FORMAT_BASE_IDX                                                 2
5526 #define regCNVC_CFG3_FORMAT_CONTROL                                                                     0x1111
5527 #define regCNVC_CFG3_FORMAT_CONTROL_BASE_IDX                                                            2
5528 #define regCNVC_CFG3_FCNV_FP_BIAS_R                                                                     0x1112
5529 #define regCNVC_CFG3_FCNV_FP_BIAS_R_BASE_IDX                                                            2
5530 #define regCNVC_CFG3_FCNV_FP_BIAS_G                                                                     0x1113
5531 #define regCNVC_CFG3_FCNV_FP_BIAS_G_BASE_IDX                                                            2
5532 #define regCNVC_CFG3_FCNV_FP_BIAS_B                                                                     0x1114
5533 #define regCNVC_CFG3_FCNV_FP_BIAS_B_BASE_IDX                                                            2
5534 #define regCNVC_CFG3_FCNV_FP_SCALE_R                                                                    0x1115
5535 #define regCNVC_CFG3_FCNV_FP_SCALE_R_BASE_IDX                                                           2
5536 #define regCNVC_CFG3_FCNV_FP_SCALE_G                                                                    0x1116
5537 #define regCNVC_CFG3_FCNV_FP_SCALE_G_BASE_IDX                                                           2
5538 #define regCNVC_CFG3_FCNV_FP_SCALE_B                                                                    0x1117
5539 #define regCNVC_CFG3_FCNV_FP_SCALE_B_BASE_IDX                                                           2
5540 #define regCNVC_CFG3_COLOR_KEYER_CONTROL                                                                0x1118
5541 #define regCNVC_CFG3_COLOR_KEYER_CONTROL_BASE_IDX                                                       2
5542 #define regCNVC_CFG3_COLOR_KEYER_ALPHA                                                                  0x1119
5543 #define regCNVC_CFG3_COLOR_KEYER_ALPHA_BASE_IDX                                                         2
5544 #define regCNVC_CFG3_COLOR_KEYER_RED                                                                    0x111a
5545 #define regCNVC_CFG3_COLOR_KEYER_RED_BASE_IDX                                                           2
5546 #define regCNVC_CFG3_COLOR_KEYER_GREEN                                                                  0x111b
5547 #define regCNVC_CFG3_COLOR_KEYER_GREEN_BASE_IDX                                                         2
5548 #define regCNVC_CFG3_COLOR_KEYER_BLUE                                                                   0x111c
5549 #define regCNVC_CFG3_COLOR_KEYER_BLUE_BASE_IDX                                                          2
5550 #define regCNVC_CFG3_ALPHA_2BIT_LUT                                                                     0x111e
5551 #define regCNVC_CFG3_ALPHA_2BIT_LUT_BASE_IDX                                                            2
5552 #define regCNVC_CFG3_PRE_DEALPHA                                                                        0x111f
5553 #define regCNVC_CFG3_PRE_DEALPHA_BASE_IDX                                                               2
5554 #define regCNVC_CFG3_PRE_CSC_MODE                                                                       0x1120
5555 #define regCNVC_CFG3_PRE_CSC_MODE_BASE_IDX                                                              2
5556 #define regCNVC_CFG3_PRE_CSC_C11_C12                                                                    0x1121
5557 #define regCNVC_CFG3_PRE_CSC_C11_C12_BASE_IDX                                                           2
5558 #define regCNVC_CFG3_PRE_CSC_C13_C14                                                                    0x1122
5559 #define regCNVC_CFG3_PRE_CSC_C13_C14_BASE_IDX                                                           2
5560 #define regCNVC_CFG3_PRE_CSC_C21_C22                                                                    0x1123
5561 #define regCNVC_CFG3_PRE_CSC_C21_C22_BASE_IDX                                                           2
5562 #define regCNVC_CFG3_PRE_CSC_C23_C24                                                                    0x1124
5563 #define regCNVC_CFG3_PRE_CSC_C23_C24_BASE_IDX                                                           2
5564 #define regCNVC_CFG3_PRE_CSC_C31_C32                                                                    0x1125
5565 #define regCNVC_CFG3_PRE_CSC_C31_C32_BASE_IDX                                                           2
5566 #define regCNVC_CFG3_PRE_CSC_C33_C34                                                                    0x1126
5567 #define regCNVC_CFG3_PRE_CSC_C33_C34_BASE_IDX                                                           2
5568 #define regCNVC_CFG3_PRE_CSC_B_C11_C12                                                                  0x1127
5569 #define regCNVC_CFG3_PRE_CSC_B_C11_C12_BASE_IDX                                                         2
5570 #define regCNVC_CFG3_PRE_CSC_B_C13_C14                                                                  0x1128
5571 #define regCNVC_CFG3_PRE_CSC_B_C13_C14_BASE_IDX                                                         2
5572 #define regCNVC_CFG3_PRE_CSC_B_C21_C22                                                                  0x1129
5573 #define regCNVC_CFG3_PRE_CSC_B_C21_C22_BASE_IDX                                                         2
5574 #define regCNVC_CFG3_PRE_CSC_B_C23_C24                                                                  0x112a
5575 #define regCNVC_CFG3_PRE_CSC_B_C23_C24_BASE_IDX                                                         2
5576 #define regCNVC_CFG3_PRE_CSC_B_C31_C32                                                                  0x112b
5577 #define regCNVC_CFG3_PRE_CSC_B_C31_C32_BASE_IDX                                                         2
5578 #define regCNVC_CFG3_PRE_CSC_B_C33_C34                                                                  0x112c
5579 #define regCNVC_CFG3_PRE_CSC_B_C33_C34_BASE_IDX                                                         2
5580 #define regCNVC_CFG3_CNVC_COEF_FORMAT                                                                   0x112d
5581 #define regCNVC_CFG3_CNVC_COEF_FORMAT_BASE_IDX                                                          2
5582 #define regCNVC_CFG3_PRE_DEGAM                                                                          0x112e
5583 #define regCNVC_CFG3_PRE_DEGAM_BASE_IDX                                                                 2
5584 #define regCNVC_CFG3_PRE_REALPHA                                                                        0x112f
5585 #define regCNVC_CFG3_PRE_REALPHA_BASE_IDX                                                               2
5586 
5587 
5588 // addressBlock: dce_dc_dpp3_dispdec_cnvc_cur_dispdec
5589 // base address: 0x1104
5590 #define regCNVC_CUR3_CURSOR0_CONTROL                                                                    0x1132
5591 #define regCNVC_CUR3_CURSOR0_CONTROL_BASE_IDX                                                           2
5592 #define regCNVC_CUR3_CURSOR0_COLOR0                                                                     0x1133
5593 #define regCNVC_CUR3_CURSOR0_COLOR0_BASE_IDX                                                            2
5594 #define regCNVC_CUR3_CURSOR0_COLOR1                                                                     0x1134
5595 #define regCNVC_CUR3_CURSOR0_COLOR1_BASE_IDX                                                            2
5596 #define regCNVC_CUR3_CURSOR0_FP_SCALE_BIAS                                                              0x1135
5597 #define regCNVC_CUR3_CURSOR0_FP_SCALE_BIAS_BASE_IDX                                                     2
5598 
5599 
5600 // addressBlock: dce_dc_dpp3_dispdec_dscl_dispdec
5601 // base address: 0x1104
5602 #define regDSCL3_SCL_COEF_RAM_TAP_SELECT                                                                0x113a
5603 #define regDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2
5604 #define regDSCL3_SCL_COEF_RAM_TAP_DATA                                                                  0x113b
5605 #define regDSCL3_SCL_COEF_RAM_TAP_DATA_BASE_IDX                                                         2
5606 #define regDSCL3_SCL_MODE                                                                               0x113c
5607 #define regDSCL3_SCL_MODE_BASE_IDX                                                                      2
5608 #define regDSCL3_SCL_TAP_CONTROL                                                                        0x113d
5609 #define regDSCL3_SCL_TAP_CONTROL_BASE_IDX                                                               2
5610 #define regDSCL3_DSCL_CONTROL                                                                           0x113e
5611 #define regDSCL3_DSCL_CONTROL_BASE_IDX                                                                  2
5612 #define regDSCL3_DSCL_2TAP_CONTROL                                                                      0x113f
5613 #define regDSCL3_DSCL_2TAP_CONTROL_BASE_IDX                                                             2
5614 #define regDSCL3_SCL_MANUAL_REPLICATE_CONTROL                                                           0x1140
5615 #define regDSCL3_SCL_MANUAL_REPLICATE_CONTROL_BASE_IDX                                                  2
5616 #define regDSCL3_SCL_HORZ_FILTER_SCALE_RATIO                                                            0x1141
5617 #define regDSCL3_SCL_HORZ_FILTER_SCALE_RATIO_BASE_IDX                                                   2
5618 #define regDSCL3_SCL_HORZ_FILTER_INIT                                                                   0x1142
5619 #define regDSCL3_SCL_HORZ_FILTER_INIT_BASE_IDX                                                          2
5620 #define regDSCL3_SCL_HORZ_FILTER_SCALE_RATIO_C                                                          0x1143
5621 #define regDSCL3_SCL_HORZ_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
5622 #define regDSCL3_SCL_HORZ_FILTER_INIT_C                                                                 0x1144
5623 #define regDSCL3_SCL_HORZ_FILTER_INIT_C_BASE_IDX                                                        2
5624 #define regDSCL3_SCL_VERT_FILTER_SCALE_RATIO                                                            0x1145
5625 #define regDSCL3_SCL_VERT_FILTER_SCALE_RATIO_BASE_IDX                                                   2
5626 #define regDSCL3_SCL_VERT_FILTER_INIT                                                                   0x1146
5627 #define regDSCL3_SCL_VERT_FILTER_INIT_BASE_IDX                                                          2
5628 #define regDSCL3_SCL_VERT_FILTER_INIT_BOT                                                               0x1147
5629 #define regDSCL3_SCL_VERT_FILTER_INIT_BOT_BASE_IDX                                                      2
5630 #define regDSCL3_SCL_VERT_FILTER_SCALE_RATIO_C                                                          0x1148
5631 #define regDSCL3_SCL_VERT_FILTER_SCALE_RATIO_C_BASE_IDX                                                 2
5632 #define regDSCL3_SCL_VERT_FILTER_INIT_C                                                                 0x1149
5633 #define regDSCL3_SCL_VERT_FILTER_INIT_C_BASE_IDX                                                        2
5634 #define regDSCL3_SCL_VERT_FILTER_INIT_BOT_C                                                             0x114a
5635 #define regDSCL3_SCL_VERT_FILTER_INIT_BOT_C_BASE_IDX                                                    2
5636 #define regDSCL3_SCL_BLACK_COLOR                                                                        0x114b
5637 #define regDSCL3_SCL_BLACK_COLOR_BASE_IDX                                                               2
5638 #define regDSCL3_DSCL_UPDATE                                                                            0x114c
5639 #define regDSCL3_DSCL_UPDATE_BASE_IDX                                                                   2
5640 #define regDSCL3_DSCL_AUTOCAL                                                                           0x114d
5641 #define regDSCL3_DSCL_AUTOCAL_BASE_IDX                                                                  2
5642 #define regDSCL3_DSCL_EXT_OVERSCAN_LEFT_RIGHT                                                           0x114e
5643 #define regDSCL3_DSCL_EXT_OVERSCAN_LEFT_RIGHT_BASE_IDX                                                  2
5644 #define regDSCL3_DSCL_EXT_OVERSCAN_TOP_BOTTOM                                                           0x114f
5645 #define regDSCL3_DSCL_EXT_OVERSCAN_TOP_BOTTOM_BASE_IDX                                                  2
5646 #define regDSCL3_OTG_H_BLANK                                                                            0x1150
5647 #define regDSCL3_OTG_H_BLANK_BASE_IDX                                                                   2
5648 #define regDSCL3_OTG_V_BLANK                                                                            0x1151
5649 #define regDSCL3_OTG_V_BLANK_BASE_IDX                                                                   2
5650 #define regDSCL3_RECOUT_START                                                                           0x1152
5651 #define regDSCL3_RECOUT_START_BASE_IDX                                                                  2
5652 #define regDSCL3_RECOUT_SIZE                                                                            0x1153
5653 #define regDSCL3_RECOUT_SIZE_BASE_IDX                                                                   2
5654 #define regDSCL3_MPC_SIZE                                                                               0x1154
5655 #define regDSCL3_MPC_SIZE_BASE_IDX                                                                      2
5656 #define regDSCL3_LB_DATA_FORMAT                                                                         0x1155
5657 #define regDSCL3_LB_DATA_FORMAT_BASE_IDX                                                                2
5658 #define regDSCL3_LB_MEMORY_CTRL                                                                         0x1156
5659 #define regDSCL3_LB_MEMORY_CTRL_BASE_IDX                                                                2
5660 #define regDSCL3_LB_V_COUNTER                                                                           0x1157
5661 #define regDSCL3_LB_V_COUNTER_BASE_IDX                                                                  2
5662 #define regDSCL3_DSCL_MEM_PWR_CTRL                                                                      0x1158
5663 #define regDSCL3_DSCL_MEM_PWR_CTRL_BASE_IDX                                                             2
5664 #define regDSCL3_DSCL_MEM_PWR_STATUS                                                                    0x1159
5665 #define regDSCL3_DSCL_MEM_PWR_STATUS_BASE_IDX                                                           2
5666 #define regDSCL3_OBUF_CONTROL                                                                           0x115a
5667 #define regDSCL3_OBUF_CONTROL_BASE_IDX                                                                  2
5668 #define regDSCL3_OBUF_MEM_PWR_CTRL                                                                      0x115b
5669 #define regDSCL3_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2
5670 
5671 
5672 // addressBlock: dce_dc_dpp3_dispdec_cm_dispdec
5673 // base address: 0x1104
5674 #define regCM3_CM_CONTROL                                                                               0x1161
5675 #define regCM3_CM_CONTROL_BASE_IDX                                                                      2
5676 #define regCM3_CM_POST_CSC_CONTROL                                                                      0x1162
5677 #define regCM3_CM_POST_CSC_CONTROL_BASE_IDX                                                             2
5678 #define regCM3_CM_POST_CSC_C11_C12                                                                      0x1163
5679 #define regCM3_CM_POST_CSC_C11_C12_BASE_IDX                                                             2
5680 #define regCM3_CM_POST_CSC_C13_C14                                                                      0x1164
5681 #define regCM3_CM_POST_CSC_C13_C14_BASE_IDX                                                             2
5682 #define regCM3_CM_POST_CSC_C21_C22                                                                      0x1165
5683 #define regCM3_CM_POST_CSC_C21_C22_BASE_IDX                                                             2
5684 #define regCM3_CM_POST_CSC_C23_C24                                                                      0x1166
5685 #define regCM3_CM_POST_CSC_C23_C24_BASE_IDX                                                             2
5686 #define regCM3_CM_POST_CSC_C31_C32                                                                      0x1167
5687 #define regCM3_CM_POST_CSC_C31_C32_BASE_IDX                                                             2
5688 #define regCM3_CM_POST_CSC_C33_C34                                                                      0x1168
5689 #define regCM3_CM_POST_CSC_C33_C34_BASE_IDX                                                             2
5690 #define regCM3_CM_POST_CSC_B_C11_C12                                                                    0x1169
5691 #define regCM3_CM_POST_CSC_B_C11_C12_BASE_IDX                                                           2
5692 #define regCM3_CM_POST_CSC_B_C13_C14                                                                    0x116a
5693 #define regCM3_CM_POST_CSC_B_C13_C14_BASE_IDX                                                           2
5694 #define regCM3_CM_POST_CSC_B_C21_C22                                                                    0x116b
5695 #define regCM3_CM_POST_CSC_B_C21_C22_BASE_IDX                                                           2
5696 #define regCM3_CM_POST_CSC_B_C23_C24                                                                    0x116c
5697 #define regCM3_CM_POST_CSC_B_C23_C24_BASE_IDX                                                           2
5698 #define regCM3_CM_POST_CSC_B_C31_C32                                                                    0x116d
5699 #define regCM3_CM_POST_CSC_B_C31_C32_BASE_IDX                                                           2
5700 #define regCM3_CM_POST_CSC_B_C33_C34                                                                    0x116e
5701 #define regCM3_CM_POST_CSC_B_C33_C34_BASE_IDX                                                           2
5702 #define regCM3_CM_GAMUT_REMAP_CONTROL                                                                   0x116f
5703 #define regCM3_CM_GAMUT_REMAP_CONTROL_BASE_IDX                                                          2
5704 #define regCM3_CM_GAMUT_REMAP_C11_C12                                                                   0x1170
5705 #define regCM3_CM_GAMUT_REMAP_C11_C12_BASE_IDX                                                          2
5706 #define regCM3_CM_GAMUT_REMAP_C13_C14                                                                   0x1171
5707 #define regCM3_CM_GAMUT_REMAP_C13_C14_BASE_IDX                                                          2
5708 #define regCM3_CM_GAMUT_REMAP_C21_C22                                                                   0x1172
5709 #define regCM3_CM_GAMUT_REMAP_C21_C22_BASE_IDX                                                          2
5710 #define regCM3_CM_GAMUT_REMAP_C23_C24                                                                   0x1173
5711 #define regCM3_CM_GAMUT_REMAP_C23_C24_BASE_IDX                                                          2
5712 #define regCM3_CM_GAMUT_REMAP_C31_C32                                                                   0x1174
5713 #define regCM3_CM_GAMUT_REMAP_C31_C32_BASE_IDX                                                          2
5714 #define regCM3_CM_GAMUT_REMAP_C33_C34                                                                   0x1175
5715 #define regCM3_CM_GAMUT_REMAP_C33_C34_BASE_IDX                                                          2
5716 #define regCM3_CM_GAMUT_REMAP_B_C11_C12                                                                 0x1176
5717 #define regCM3_CM_GAMUT_REMAP_B_C11_C12_BASE_IDX                                                        2
5718 #define regCM3_CM_GAMUT_REMAP_B_C13_C14                                                                 0x1177
5719 #define regCM3_CM_GAMUT_REMAP_B_C13_C14_BASE_IDX                                                        2
5720 #define regCM3_CM_GAMUT_REMAP_B_C21_C22                                                                 0x1178
5721 #define regCM3_CM_GAMUT_REMAP_B_C21_C22_BASE_IDX                                                        2
5722 #define regCM3_CM_GAMUT_REMAP_B_C23_C24                                                                 0x1179
5723 #define regCM3_CM_GAMUT_REMAP_B_C23_C24_BASE_IDX                                                        2
5724 #define regCM3_CM_GAMUT_REMAP_B_C31_C32                                                                 0x117a
5725 #define regCM3_CM_GAMUT_REMAP_B_C31_C32_BASE_IDX                                                        2
5726 #define regCM3_CM_GAMUT_REMAP_B_C33_C34                                                                 0x117b
5727 #define regCM3_CM_GAMUT_REMAP_B_C33_C34_BASE_IDX                                                        2
5728 #define regCM3_CM_BIAS_CR_R                                                                             0x117c
5729 #define regCM3_CM_BIAS_CR_R_BASE_IDX                                                                    2
5730 #define regCM3_CM_BIAS_Y_G_CB_B                                                                         0x117d
5731 #define regCM3_CM_BIAS_Y_G_CB_B_BASE_IDX                                                                2
5732 #define regCM3_CM_GAMCOR_CONTROL                                                                        0x117e
5733 #define regCM3_CM_GAMCOR_CONTROL_BASE_IDX                                                               2
5734 #define regCM3_CM_GAMCOR_LUT_INDEX                                                                      0x117f
5735 #define regCM3_CM_GAMCOR_LUT_INDEX_BASE_IDX                                                             2
5736 #define regCM3_CM_GAMCOR_LUT_DATA                                                                       0x1180
5737 #define regCM3_CM_GAMCOR_LUT_DATA_BASE_IDX                                                              2
5738 #define regCM3_CM_GAMCOR_LUT_CONTROL                                                                    0x1181
5739 #define regCM3_CM_GAMCOR_LUT_CONTROL_BASE_IDX                                                           2
5740 #define regCM3_CM_GAMCOR_RAMA_START_CNTL_B                                                              0x1182
5741 #define regCM3_CM_GAMCOR_RAMA_START_CNTL_B_BASE_IDX                                                     2
5742 #define regCM3_CM_GAMCOR_RAMA_START_CNTL_G                                                              0x1183
5743 #define regCM3_CM_GAMCOR_RAMA_START_CNTL_G_BASE_IDX                                                     2
5744 #define regCM3_CM_GAMCOR_RAMA_START_CNTL_R                                                              0x1184
5745 #define regCM3_CM_GAMCOR_RAMA_START_CNTL_R_BASE_IDX                                                     2
5746 #define regCM3_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B                                                        0x1185
5747 #define regCM3_CM_GAMCOR_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                               2
5748 #define regCM3_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G                                                        0x1186
5749 #define regCM3_CM_GAMCOR_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                               2
5750 #define regCM3_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R                                                        0x1187
5751 #define regCM3_CM_GAMCOR_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                               2
5752 #define regCM3_CM_GAMCOR_RAMA_START_BASE_CNTL_B                                                         0x1188
5753 #define regCM3_CM_GAMCOR_RAMA_START_BASE_CNTL_B_BASE_IDX                                                2
5754 #define regCM3_CM_GAMCOR_RAMA_START_BASE_CNTL_G                                                         0x1189
5755 #define regCM3_CM_GAMCOR_RAMA_START_BASE_CNTL_G_BASE_IDX                                                2
5756 #define regCM3_CM_GAMCOR_RAMA_START_BASE_CNTL_R                                                         0x118a
5757 #define regCM3_CM_GAMCOR_RAMA_START_BASE_CNTL_R_BASE_IDX                                                2
5758 #define regCM3_CM_GAMCOR_RAMA_END_CNTL1_B                                                               0x118b
5759 #define regCM3_CM_GAMCOR_RAMA_END_CNTL1_B_BASE_IDX                                                      2
5760 #define regCM3_CM_GAMCOR_RAMA_END_CNTL2_B                                                               0x118c
5761 #define regCM3_CM_GAMCOR_RAMA_END_CNTL2_B_BASE_IDX                                                      2
5762 #define regCM3_CM_GAMCOR_RAMA_END_CNTL1_G                                                               0x118d
5763 #define regCM3_CM_GAMCOR_RAMA_END_CNTL1_G_BASE_IDX                                                      2
5764 #define regCM3_CM_GAMCOR_RAMA_END_CNTL2_G                                                               0x118e
5765 #define regCM3_CM_GAMCOR_RAMA_END_CNTL2_G_BASE_IDX                                                      2
5766 #define regCM3_CM_GAMCOR_RAMA_END_CNTL1_R                                                               0x118f
5767 #define regCM3_CM_GAMCOR_RAMA_END_CNTL1_R_BASE_IDX                                                      2
5768 #define regCM3_CM_GAMCOR_RAMA_END_CNTL2_R                                                               0x1190
5769 #define regCM3_CM_GAMCOR_RAMA_END_CNTL2_R_BASE_IDX                                                      2
5770 #define regCM3_CM_GAMCOR_RAMA_OFFSET_B                                                                  0x1191
5771 #define regCM3_CM_GAMCOR_RAMA_OFFSET_B_BASE_IDX                                                         2
5772 #define regCM3_CM_GAMCOR_RAMA_OFFSET_G                                                                  0x1192
5773 #define regCM3_CM_GAMCOR_RAMA_OFFSET_G_BASE_IDX                                                         2
5774 #define regCM3_CM_GAMCOR_RAMA_OFFSET_R                                                                  0x1193
5775 #define regCM3_CM_GAMCOR_RAMA_OFFSET_R_BASE_IDX                                                         2
5776 #define regCM3_CM_GAMCOR_RAMA_REGION_0_1                                                                0x1194
5777 #define regCM3_CM_GAMCOR_RAMA_REGION_0_1_BASE_IDX                                                       2
5778 #define regCM3_CM_GAMCOR_RAMA_REGION_2_3                                                                0x1195
5779 #define regCM3_CM_GAMCOR_RAMA_REGION_2_3_BASE_IDX                                                       2
5780 #define regCM3_CM_GAMCOR_RAMA_REGION_4_5                                                                0x1196
5781 #define regCM3_CM_GAMCOR_RAMA_REGION_4_5_BASE_IDX                                                       2
5782 #define regCM3_CM_GAMCOR_RAMA_REGION_6_7                                                                0x1197
5783 #define regCM3_CM_GAMCOR_RAMA_REGION_6_7_BASE_IDX                                                       2
5784 #define regCM3_CM_GAMCOR_RAMA_REGION_8_9                                                                0x1198
5785 #define regCM3_CM_GAMCOR_RAMA_REGION_8_9_BASE_IDX                                                       2
5786 #define regCM3_CM_GAMCOR_RAMA_REGION_10_11                                                              0x1199
5787 #define regCM3_CM_GAMCOR_RAMA_REGION_10_11_BASE_IDX                                                     2
5788 #define regCM3_CM_GAMCOR_RAMA_REGION_12_13                                                              0x119a
5789 #define regCM3_CM_GAMCOR_RAMA_REGION_12_13_BASE_IDX                                                     2
5790 #define regCM3_CM_GAMCOR_RAMA_REGION_14_15                                                              0x119b
5791 #define regCM3_CM_GAMCOR_RAMA_REGION_14_15_BASE_IDX                                                     2
5792 #define regCM3_CM_GAMCOR_RAMA_REGION_16_17                                                              0x119c
5793 #define regCM3_CM_GAMCOR_RAMA_REGION_16_17_BASE_IDX                                                     2
5794 #define regCM3_CM_GAMCOR_RAMA_REGION_18_19                                                              0x119d
5795 #define regCM3_CM_GAMCOR_RAMA_REGION_18_19_BASE_IDX                                                     2
5796 #define regCM3_CM_GAMCOR_RAMA_REGION_20_21                                                              0x119e
5797 #define regCM3_CM_GAMCOR_RAMA_REGION_20_21_BASE_IDX                                                     2
5798 #define regCM3_CM_GAMCOR_RAMA_REGION_22_23                                                              0x119f
5799 #define regCM3_CM_GAMCOR_RAMA_REGION_22_23_BASE_IDX                                                     2
5800 #define regCM3_CM_GAMCOR_RAMA_REGION_24_25                                                              0x11a0
5801 #define regCM3_CM_GAMCOR_RAMA_REGION_24_25_BASE_IDX                                                     2
5802 #define regCM3_CM_GAMCOR_RAMA_REGION_26_27                                                              0x11a1
5803 #define regCM3_CM_GAMCOR_RAMA_REGION_26_27_BASE_IDX                                                     2
5804 #define regCM3_CM_GAMCOR_RAMA_REGION_28_29                                                              0x11a2
5805 #define regCM3_CM_GAMCOR_RAMA_REGION_28_29_BASE_IDX                                                     2
5806 #define regCM3_CM_GAMCOR_RAMA_REGION_30_31                                                              0x11a3
5807 #define regCM3_CM_GAMCOR_RAMA_REGION_30_31_BASE_IDX                                                     2
5808 #define regCM3_CM_GAMCOR_RAMA_REGION_32_33                                                              0x11a4
5809 #define regCM3_CM_GAMCOR_RAMA_REGION_32_33_BASE_IDX                                                     2
5810 #define regCM3_CM_GAMCOR_RAMB_START_CNTL_B                                                              0x11a5
5811 #define regCM3_CM_GAMCOR_RAMB_START_CNTL_B_BASE_IDX                                                     2
5812 #define regCM3_CM_GAMCOR_RAMB_START_CNTL_G                                                              0x11a6
5813 #define regCM3_CM_GAMCOR_RAMB_START_CNTL_G_BASE_IDX                                                     2
5814 #define regCM3_CM_GAMCOR_RAMB_START_CNTL_R                                                              0x11a7
5815 #define regCM3_CM_GAMCOR_RAMB_START_CNTL_R_BASE_IDX                                                     2
5816 #define regCM3_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B                                                        0x11a8
5817 #define regCM3_CM_GAMCOR_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                               2
5818 #define regCM3_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G                                                        0x11a9
5819 #define regCM3_CM_GAMCOR_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                               2
5820 #define regCM3_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R                                                        0x11aa
5821 #define regCM3_CM_GAMCOR_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                               2
5822 #define regCM3_CM_GAMCOR_RAMB_START_BASE_CNTL_B                                                         0x11ab
5823 #define regCM3_CM_GAMCOR_RAMB_START_BASE_CNTL_B_BASE_IDX                                                2
5824 #define regCM3_CM_GAMCOR_RAMB_START_BASE_CNTL_G                                                         0x11ac
5825 #define regCM3_CM_GAMCOR_RAMB_START_BASE_CNTL_G_BASE_IDX                                                2
5826 #define regCM3_CM_GAMCOR_RAMB_START_BASE_CNTL_R                                                         0x11ad
5827 #define regCM3_CM_GAMCOR_RAMB_START_BASE_CNTL_R_BASE_IDX                                                2
5828 #define regCM3_CM_GAMCOR_RAMB_END_CNTL1_B                                                               0x11ae
5829 #define regCM3_CM_GAMCOR_RAMB_END_CNTL1_B_BASE_IDX                                                      2
5830 #define regCM3_CM_GAMCOR_RAMB_END_CNTL2_B                                                               0x11af
5831 #define regCM3_CM_GAMCOR_RAMB_END_CNTL2_B_BASE_IDX                                                      2
5832 #define regCM3_CM_GAMCOR_RAMB_END_CNTL1_G                                                               0x11b0
5833 #define regCM3_CM_GAMCOR_RAMB_END_CNTL1_G_BASE_IDX                                                      2
5834 #define regCM3_CM_GAMCOR_RAMB_END_CNTL2_G                                                               0x11b1
5835 #define regCM3_CM_GAMCOR_RAMB_END_CNTL2_G_BASE_IDX                                                      2
5836 #define regCM3_CM_GAMCOR_RAMB_END_CNTL1_R                                                               0x11b2
5837 #define regCM3_CM_GAMCOR_RAMB_END_CNTL1_R_BASE_IDX                                                      2
5838 #define regCM3_CM_GAMCOR_RAMB_END_CNTL2_R                                                               0x11b3
5839 #define regCM3_CM_GAMCOR_RAMB_END_CNTL2_R_BASE_IDX                                                      2
5840 #define regCM3_CM_GAMCOR_RAMB_OFFSET_B                                                                  0x11b4
5841 #define regCM3_CM_GAMCOR_RAMB_OFFSET_B_BASE_IDX                                                         2
5842 #define regCM3_CM_GAMCOR_RAMB_OFFSET_G                                                                  0x11b5
5843 #define regCM3_CM_GAMCOR_RAMB_OFFSET_G_BASE_IDX                                                         2
5844 #define regCM3_CM_GAMCOR_RAMB_OFFSET_R                                                                  0x11b6
5845 #define regCM3_CM_GAMCOR_RAMB_OFFSET_R_BASE_IDX                                                         2
5846 #define regCM3_CM_GAMCOR_RAMB_REGION_0_1                                                                0x11b7
5847 #define regCM3_CM_GAMCOR_RAMB_REGION_0_1_BASE_IDX                                                       2
5848 #define regCM3_CM_GAMCOR_RAMB_REGION_2_3                                                                0x11b8
5849 #define regCM3_CM_GAMCOR_RAMB_REGION_2_3_BASE_IDX                                                       2
5850 #define regCM3_CM_GAMCOR_RAMB_REGION_4_5                                                                0x11b9
5851 #define regCM3_CM_GAMCOR_RAMB_REGION_4_5_BASE_IDX                                                       2
5852 #define regCM3_CM_GAMCOR_RAMB_REGION_6_7                                                                0x11ba
5853 #define regCM3_CM_GAMCOR_RAMB_REGION_6_7_BASE_IDX                                                       2
5854 #define regCM3_CM_GAMCOR_RAMB_REGION_8_9                                                                0x11bb
5855 #define regCM3_CM_GAMCOR_RAMB_REGION_8_9_BASE_IDX                                                       2
5856 #define regCM3_CM_GAMCOR_RAMB_REGION_10_11                                                              0x11bc
5857 #define regCM3_CM_GAMCOR_RAMB_REGION_10_11_BASE_IDX                                                     2
5858 #define regCM3_CM_GAMCOR_RAMB_REGION_12_13                                                              0x11bd
5859 #define regCM3_CM_GAMCOR_RAMB_REGION_12_13_BASE_IDX                                                     2
5860 #define regCM3_CM_GAMCOR_RAMB_REGION_14_15                                                              0x11be
5861 #define regCM3_CM_GAMCOR_RAMB_REGION_14_15_BASE_IDX                                                     2
5862 #define regCM3_CM_GAMCOR_RAMB_REGION_16_17                                                              0x11bf
5863 #define regCM3_CM_GAMCOR_RAMB_REGION_16_17_BASE_IDX                                                     2
5864 #define regCM3_CM_GAMCOR_RAMB_REGION_18_19                                                              0x11c0
5865 #define regCM3_CM_GAMCOR_RAMB_REGION_18_19_BASE_IDX                                                     2
5866 #define regCM3_CM_GAMCOR_RAMB_REGION_20_21                                                              0x11c1
5867 #define regCM3_CM_GAMCOR_RAMB_REGION_20_21_BASE_IDX                                                     2
5868 #define regCM3_CM_GAMCOR_RAMB_REGION_22_23                                                              0x11c2
5869 #define regCM3_CM_GAMCOR_RAMB_REGION_22_23_BASE_IDX                                                     2
5870 #define regCM3_CM_GAMCOR_RAMB_REGION_24_25                                                              0x11c3
5871 #define regCM3_CM_GAMCOR_RAMB_REGION_24_25_BASE_IDX                                                     2
5872 #define regCM3_CM_GAMCOR_RAMB_REGION_26_27                                                              0x11c4
5873 #define regCM3_CM_GAMCOR_RAMB_REGION_26_27_BASE_IDX                                                     2
5874 #define regCM3_CM_GAMCOR_RAMB_REGION_28_29                                                              0x11c5
5875 #define regCM3_CM_GAMCOR_RAMB_REGION_28_29_BASE_IDX                                                     2
5876 #define regCM3_CM_GAMCOR_RAMB_REGION_30_31                                                              0x11c6
5877 #define regCM3_CM_GAMCOR_RAMB_REGION_30_31_BASE_IDX                                                     2
5878 #define regCM3_CM_GAMCOR_RAMB_REGION_32_33                                                              0x11c7
5879 #define regCM3_CM_GAMCOR_RAMB_REGION_32_33_BASE_IDX                                                     2
5880 #define regCM3_CM_BLNDGAM_CONTROL                                                                       0x11c8
5881 #define regCM3_CM_BLNDGAM_CONTROL_BASE_IDX                                                              2
5882 #define regCM3_CM_BLNDGAM_LUT_INDEX                                                                     0x11c9
5883 #define regCM3_CM_BLNDGAM_LUT_INDEX_BASE_IDX                                                            2
5884 #define regCM3_CM_BLNDGAM_LUT_DATA                                                                      0x11ca
5885 #define regCM3_CM_BLNDGAM_LUT_DATA_BASE_IDX                                                             2
5886 #define regCM3_CM_BLNDGAM_LUT_CONTROL                                                                   0x11cb
5887 #define regCM3_CM_BLNDGAM_LUT_CONTROL_BASE_IDX                                                          2
5888 #define regCM3_CM_BLNDGAM_RAMA_START_CNTL_B                                                             0x11cc
5889 #define regCM3_CM_BLNDGAM_RAMA_START_CNTL_B_BASE_IDX                                                    2
5890 #define regCM3_CM_BLNDGAM_RAMA_START_CNTL_G                                                             0x11cd
5891 #define regCM3_CM_BLNDGAM_RAMA_START_CNTL_G_BASE_IDX                                                    2
5892 #define regCM3_CM_BLNDGAM_RAMA_START_CNTL_R                                                             0x11ce
5893 #define regCM3_CM_BLNDGAM_RAMA_START_CNTL_R_BASE_IDX                                                    2
5894 #define regCM3_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B                                                       0x11cf
5895 #define regCM3_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                              2
5896 #define regCM3_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G                                                       0x11d0
5897 #define regCM3_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                              2
5898 #define regCM3_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R                                                       0x11d1
5899 #define regCM3_CM_BLNDGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                              2
5900 #define regCM3_CM_BLNDGAM_RAMA_START_BASE_CNTL_B                                                        0x11d2
5901 #define regCM3_CM_BLNDGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                               2
5902 #define regCM3_CM_BLNDGAM_RAMA_START_BASE_CNTL_G                                                        0x11d3
5903 #define regCM3_CM_BLNDGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                               2
5904 #define regCM3_CM_BLNDGAM_RAMA_START_BASE_CNTL_R                                                        0x11d4
5905 #define regCM3_CM_BLNDGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                               2
5906 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL1_B                                                              0x11d5
5907 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL1_B_BASE_IDX                                                     2
5908 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL2_B                                                              0x11d6
5909 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL2_B_BASE_IDX                                                     2
5910 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL1_G                                                              0x11d7
5911 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL1_G_BASE_IDX                                                     2
5912 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL2_G                                                              0x11d8
5913 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL2_G_BASE_IDX                                                     2
5914 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL1_R                                                              0x11d9
5915 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL1_R_BASE_IDX                                                     2
5916 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL2_R                                                              0x11da
5917 #define regCM3_CM_BLNDGAM_RAMA_END_CNTL2_R_BASE_IDX                                                     2
5918 #define regCM3_CM_BLNDGAM_RAMA_OFFSET_B                                                                 0x11db
5919 #define regCM3_CM_BLNDGAM_RAMA_OFFSET_B_BASE_IDX                                                        2
5920 #define regCM3_CM_BLNDGAM_RAMA_OFFSET_G                                                                 0x11dc
5921 #define regCM3_CM_BLNDGAM_RAMA_OFFSET_G_BASE_IDX                                                        2
5922 #define regCM3_CM_BLNDGAM_RAMA_OFFSET_R                                                                 0x11dd
5923 #define regCM3_CM_BLNDGAM_RAMA_OFFSET_R_BASE_IDX                                                        2
5924 #define regCM3_CM_BLNDGAM_RAMA_REGION_0_1                                                               0x11de
5925 #define regCM3_CM_BLNDGAM_RAMA_REGION_0_1_BASE_IDX                                                      2
5926 #define regCM3_CM_BLNDGAM_RAMA_REGION_2_3                                                               0x11df
5927 #define regCM3_CM_BLNDGAM_RAMA_REGION_2_3_BASE_IDX                                                      2
5928 #define regCM3_CM_BLNDGAM_RAMA_REGION_4_5                                                               0x11e0
5929 #define regCM3_CM_BLNDGAM_RAMA_REGION_4_5_BASE_IDX                                                      2
5930 #define regCM3_CM_BLNDGAM_RAMA_REGION_6_7                                                               0x11e1
5931 #define regCM3_CM_BLNDGAM_RAMA_REGION_6_7_BASE_IDX                                                      2
5932 #define regCM3_CM_BLNDGAM_RAMA_REGION_8_9                                                               0x11e2
5933 #define regCM3_CM_BLNDGAM_RAMA_REGION_8_9_BASE_IDX                                                      2
5934 #define regCM3_CM_BLNDGAM_RAMA_REGION_10_11                                                             0x11e3
5935 #define regCM3_CM_BLNDGAM_RAMA_REGION_10_11_BASE_IDX                                                    2
5936 #define regCM3_CM_BLNDGAM_RAMA_REGION_12_13                                                             0x11e4
5937 #define regCM3_CM_BLNDGAM_RAMA_REGION_12_13_BASE_IDX                                                    2
5938 #define regCM3_CM_BLNDGAM_RAMA_REGION_14_15                                                             0x11e5
5939 #define regCM3_CM_BLNDGAM_RAMA_REGION_14_15_BASE_IDX                                                    2
5940 #define regCM3_CM_BLNDGAM_RAMA_REGION_16_17                                                             0x11e6
5941 #define regCM3_CM_BLNDGAM_RAMA_REGION_16_17_BASE_IDX                                                    2
5942 #define regCM3_CM_BLNDGAM_RAMA_REGION_18_19                                                             0x11e7
5943 #define regCM3_CM_BLNDGAM_RAMA_REGION_18_19_BASE_IDX                                                    2
5944 #define regCM3_CM_BLNDGAM_RAMA_REGION_20_21                                                             0x11e8
5945 #define regCM3_CM_BLNDGAM_RAMA_REGION_20_21_BASE_IDX                                                    2
5946 #define regCM3_CM_BLNDGAM_RAMA_REGION_22_23                                                             0x11e9
5947 #define regCM3_CM_BLNDGAM_RAMA_REGION_22_23_BASE_IDX                                                    2
5948 #define regCM3_CM_BLNDGAM_RAMA_REGION_24_25                                                             0x11ea
5949 #define regCM3_CM_BLNDGAM_RAMA_REGION_24_25_BASE_IDX                                                    2
5950 #define regCM3_CM_BLNDGAM_RAMA_REGION_26_27                                                             0x11eb
5951 #define regCM3_CM_BLNDGAM_RAMA_REGION_26_27_BASE_IDX                                                    2
5952 #define regCM3_CM_BLNDGAM_RAMA_REGION_28_29                                                             0x11ec
5953 #define regCM3_CM_BLNDGAM_RAMA_REGION_28_29_BASE_IDX                                                    2
5954 #define regCM3_CM_BLNDGAM_RAMA_REGION_30_31                                                             0x11ed
5955 #define regCM3_CM_BLNDGAM_RAMA_REGION_30_31_BASE_IDX                                                    2
5956 #define regCM3_CM_BLNDGAM_RAMA_REGION_32_33                                                             0x11ee
5957 #define regCM3_CM_BLNDGAM_RAMA_REGION_32_33_BASE_IDX                                                    2
5958 #define regCM3_CM_BLNDGAM_RAMB_START_CNTL_B                                                             0x11ef
5959 #define regCM3_CM_BLNDGAM_RAMB_START_CNTL_B_BASE_IDX                                                    2
5960 #define regCM3_CM_BLNDGAM_RAMB_START_CNTL_G                                                             0x11f0
5961 #define regCM3_CM_BLNDGAM_RAMB_START_CNTL_G_BASE_IDX                                                    2
5962 #define regCM3_CM_BLNDGAM_RAMB_START_CNTL_R                                                             0x11f1
5963 #define regCM3_CM_BLNDGAM_RAMB_START_CNTL_R_BASE_IDX                                                    2
5964 #define regCM3_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B                                                       0x11f2
5965 #define regCM3_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                              2
5966 #define regCM3_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G                                                       0x11f3
5967 #define regCM3_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                              2
5968 #define regCM3_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R                                                       0x11f4
5969 #define regCM3_CM_BLNDGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                              2
5970 #define regCM3_CM_BLNDGAM_RAMB_START_BASE_CNTL_B                                                        0x11f5
5971 #define regCM3_CM_BLNDGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                               2
5972 #define regCM3_CM_BLNDGAM_RAMB_START_BASE_CNTL_G                                                        0x11f6
5973 #define regCM3_CM_BLNDGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                               2
5974 #define regCM3_CM_BLNDGAM_RAMB_START_BASE_CNTL_R                                                        0x11f7
5975 #define regCM3_CM_BLNDGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                               2
5976 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL1_B                                                              0x11f8
5977 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL1_B_BASE_IDX                                                     2
5978 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL2_B                                                              0x11f9
5979 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL2_B_BASE_IDX                                                     2
5980 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL1_G                                                              0x11fa
5981 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL1_G_BASE_IDX                                                     2
5982 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL2_G                                                              0x11fb
5983 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL2_G_BASE_IDX                                                     2
5984 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL1_R                                                              0x11fc
5985 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL1_R_BASE_IDX                                                     2
5986 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL2_R                                                              0x11fd
5987 #define regCM3_CM_BLNDGAM_RAMB_END_CNTL2_R_BASE_IDX                                                     2
5988 #define regCM3_CM_BLNDGAM_RAMB_OFFSET_B                                                                 0x11fe
5989 #define regCM3_CM_BLNDGAM_RAMB_OFFSET_B_BASE_IDX                                                        2
5990 #define regCM3_CM_BLNDGAM_RAMB_OFFSET_G                                                                 0x11ff
5991 #define regCM3_CM_BLNDGAM_RAMB_OFFSET_G_BASE_IDX                                                        2
5992 #define regCM3_CM_BLNDGAM_RAMB_OFFSET_R                                                                 0x1200
5993 #define regCM3_CM_BLNDGAM_RAMB_OFFSET_R_BASE_IDX                                                        2
5994 #define regCM3_CM_BLNDGAM_RAMB_REGION_0_1                                                               0x1201
5995 #define regCM3_CM_BLNDGAM_RAMB_REGION_0_1_BASE_IDX                                                      2
5996 #define regCM3_CM_BLNDGAM_RAMB_REGION_2_3                                                               0x1202
5997 #define regCM3_CM_BLNDGAM_RAMB_REGION_2_3_BASE_IDX                                                      2
5998 #define regCM3_CM_BLNDGAM_RAMB_REGION_4_5                                                               0x1203
5999 #define regCM3_CM_BLNDGAM_RAMB_REGION_4_5_BASE_IDX                                                      2
6000 #define regCM3_CM_BLNDGAM_RAMB_REGION_6_7                                                               0x1204
6001 #define regCM3_CM_BLNDGAM_RAMB_REGION_6_7_BASE_IDX                                                      2
6002 #define regCM3_CM_BLNDGAM_RAMB_REGION_8_9                                                               0x1205
6003 #define regCM3_CM_BLNDGAM_RAMB_REGION_8_9_BASE_IDX                                                      2
6004 #define regCM3_CM_BLNDGAM_RAMB_REGION_10_11                                                             0x1206
6005 #define regCM3_CM_BLNDGAM_RAMB_REGION_10_11_BASE_IDX                                                    2
6006 #define regCM3_CM_BLNDGAM_RAMB_REGION_12_13                                                             0x1207
6007 #define regCM3_CM_BLNDGAM_RAMB_REGION_12_13_BASE_IDX                                                    2
6008 #define regCM3_CM_BLNDGAM_RAMB_REGION_14_15                                                             0x1208
6009 #define regCM3_CM_BLNDGAM_RAMB_REGION_14_15_BASE_IDX                                                    2
6010 #define regCM3_CM_BLNDGAM_RAMB_REGION_16_17                                                             0x1209
6011 #define regCM3_CM_BLNDGAM_RAMB_REGION_16_17_BASE_IDX                                                    2
6012 #define regCM3_CM_BLNDGAM_RAMB_REGION_18_19                                                             0x120a
6013 #define regCM3_CM_BLNDGAM_RAMB_REGION_18_19_BASE_IDX                                                    2
6014 #define regCM3_CM_BLNDGAM_RAMB_REGION_20_21                                                             0x120b
6015 #define regCM3_CM_BLNDGAM_RAMB_REGION_20_21_BASE_IDX                                                    2
6016 #define regCM3_CM_BLNDGAM_RAMB_REGION_22_23                                                             0x120c
6017 #define regCM3_CM_BLNDGAM_RAMB_REGION_22_23_BASE_IDX                                                    2
6018 #define regCM3_CM_BLNDGAM_RAMB_REGION_24_25                                                             0x120d
6019 #define regCM3_CM_BLNDGAM_RAMB_REGION_24_25_BASE_IDX                                                    2
6020 #define regCM3_CM_BLNDGAM_RAMB_REGION_26_27                                                             0x120e
6021 #define regCM3_CM_BLNDGAM_RAMB_REGION_26_27_BASE_IDX                                                    2
6022 #define regCM3_CM_BLNDGAM_RAMB_REGION_28_29                                                             0x120f
6023 #define regCM3_CM_BLNDGAM_RAMB_REGION_28_29_BASE_IDX                                                    2
6024 #define regCM3_CM_BLNDGAM_RAMB_REGION_30_31                                                             0x1210
6025 #define regCM3_CM_BLNDGAM_RAMB_REGION_30_31_BASE_IDX                                                    2
6026 #define regCM3_CM_BLNDGAM_RAMB_REGION_32_33                                                             0x1211
6027 #define regCM3_CM_BLNDGAM_RAMB_REGION_32_33_BASE_IDX                                                    2
6028 #define regCM3_CM_HDR_MULT_COEF                                                                         0x1212
6029 #define regCM3_CM_HDR_MULT_COEF_BASE_IDX                                                                2
6030 #define regCM3_CM_MEM_PWR_CTRL                                                                          0x1213
6031 #define regCM3_CM_MEM_PWR_CTRL_BASE_IDX                                                                 2
6032 #define regCM3_CM_MEM_PWR_STATUS                                                                        0x1214
6033 #define regCM3_CM_MEM_PWR_STATUS_BASE_IDX                                                               2
6034 #define regCM3_CM_DEALPHA                                                                               0x1216
6035 #define regCM3_CM_DEALPHA_BASE_IDX                                                                      2
6036 #define regCM3_CM_COEF_FORMAT                                                                           0x1217
6037 #define regCM3_CM_COEF_FORMAT_BASE_IDX                                                                  2
6038 #define regCM3_CM_SHAPER_CONTROL                                                                        0x1218
6039 #define regCM3_CM_SHAPER_CONTROL_BASE_IDX                                                               2
6040 #define regCM3_CM_SHAPER_OFFSET_R                                                                       0x1219
6041 #define regCM3_CM_SHAPER_OFFSET_R_BASE_IDX                                                              2
6042 #define regCM3_CM_SHAPER_OFFSET_G                                                                       0x121a
6043 #define regCM3_CM_SHAPER_OFFSET_G_BASE_IDX                                                              2
6044 #define regCM3_CM_SHAPER_OFFSET_B                                                                       0x121b
6045 #define regCM3_CM_SHAPER_OFFSET_B_BASE_IDX                                                              2
6046 #define regCM3_CM_SHAPER_SCALE_R                                                                        0x121c
6047 #define regCM3_CM_SHAPER_SCALE_R_BASE_IDX                                                               2
6048 #define regCM3_CM_SHAPER_SCALE_G_B                                                                      0x121d
6049 #define regCM3_CM_SHAPER_SCALE_G_B_BASE_IDX                                                             2
6050 #define regCM3_CM_SHAPER_LUT_INDEX                                                                      0x121e
6051 #define regCM3_CM_SHAPER_LUT_INDEX_BASE_IDX                                                             2
6052 #define regCM3_CM_SHAPER_LUT_DATA                                                                       0x121f
6053 #define regCM3_CM_SHAPER_LUT_DATA_BASE_IDX                                                              2
6054 #define regCM3_CM_SHAPER_LUT_WRITE_EN_MASK                                                              0x1220
6055 #define regCM3_CM_SHAPER_LUT_WRITE_EN_MASK_BASE_IDX                                                     2
6056 #define regCM3_CM_SHAPER_RAMA_START_CNTL_B                                                              0x1221
6057 #define regCM3_CM_SHAPER_RAMA_START_CNTL_B_BASE_IDX                                                     2
6058 #define regCM3_CM_SHAPER_RAMA_START_CNTL_G                                                              0x1222
6059 #define regCM3_CM_SHAPER_RAMA_START_CNTL_G_BASE_IDX                                                     2
6060 #define regCM3_CM_SHAPER_RAMA_START_CNTL_R                                                              0x1223
6061 #define regCM3_CM_SHAPER_RAMA_START_CNTL_R_BASE_IDX                                                     2
6062 #define regCM3_CM_SHAPER_RAMA_END_CNTL_B                                                                0x1224
6063 #define regCM3_CM_SHAPER_RAMA_END_CNTL_B_BASE_IDX                                                       2
6064 #define regCM3_CM_SHAPER_RAMA_END_CNTL_G                                                                0x1225
6065 #define regCM3_CM_SHAPER_RAMA_END_CNTL_G_BASE_IDX                                                       2
6066 #define regCM3_CM_SHAPER_RAMA_END_CNTL_R                                                                0x1226
6067 #define regCM3_CM_SHAPER_RAMA_END_CNTL_R_BASE_IDX                                                       2
6068 #define regCM3_CM_SHAPER_RAMA_REGION_0_1                                                                0x1227
6069 #define regCM3_CM_SHAPER_RAMA_REGION_0_1_BASE_IDX                                                       2
6070 #define regCM3_CM_SHAPER_RAMA_REGION_2_3                                                                0x1228
6071 #define regCM3_CM_SHAPER_RAMA_REGION_2_3_BASE_IDX                                                       2
6072 #define regCM3_CM_SHAPER_RAMA_REGION_4_5                                                                0x1229
6073 #define regCM3_CM_SHAPER_RAMA_REGION_4_5_BASE_IDX                                                       2
6074 #define regCM3_CM_SHAPER_RAMA_REGION_6_7                                                                0x122a
6075 #define regCM3_CM_SHAPER_RAMA_REGION_6_7_BASE_IDX                                                       2
6076 #define regCM3_CM_SHAPER_RAMA_REGION_8_9                                                                0x122b
6077 #define regCM3_CM_SHAPER_RAMA_REGION_8_9_BASE_IDX                                                       2
6078 #define regCM3_CM_SHAPER_RAMA_REGION_10_11                                                              0x122c
6079 #define regCM3_CM_SHAPER_RAMA_REGION_10_11_BASE_IDX                                                     2
6080 #define regCM3_CM_SHAPER_RAMA_REGION_12_13                                                              0x122d
6081 #define regCM3_CM_SHAPER_RAMA_REGION_12_13_BASE_IDX                                                     2
6082 #define regCM3_CM_SHAPER_RAMA_REGION_14_15                                                              0x122e
6083 #define regCM3_CM_SHAPER_RAMA_REGION_14_15_BASE_IDX                                                     2
6084 #define regCM3_CM_SHAPER_RAMA_REGION_16_17                                                              0x122f
6085 #define regCM3_CM_SHAPER_RAMA_REGION_16_17_BASE_IDX                                                     2
6086 #define regCM3_CM_SHAPER_RAMA_REGION_18_19                                                              0x1230
6087 #define regCM3_CM_SHAPER_RAMA_REGION_18_19_BASE_IDX                                                     2
6088 #define regCM3_CM_SHAPER_RAMA_REGION_20_21                                                              0x1231
6089 #define regCM3_CM_SHAPER_RAMA_REGION_20_21_BASE_IDX                                                     2
6090 #define regCM3_CM_SHAPER_RAMA_REGION_22_23                                                              0x1232
6091 #define regCM3_CM_SHAPER_RAMA_REGION_22_23_BASE_IDX                                                     2
6092 #define regCM3_CM_SHAPER_RAMA_REGION_24_25                                                              0x1233
6093 #define regCM3_CM_SHAPER_RAMA_REGION_24_25_BASE_IDX                                                     2
6094 #define regCM3_CM_SHAPER_RAMA_REGION_26_27                                                              0x1234
6095 #define regCM3_CM_SHAPER_RAMA_REGION_26_27_BASE_IDX                                                     2
6096 #define regCM3_CM_SHAPER_RAMA_REGION_28_29                                                              0x1235
6097 #define regCM3_CM_SHAPER_RAMA_REGION_28_29_BASE_IDX                                                     2
6098 #define regCM3_CM_SHAPER_RAMA_REGION_30_31                                                              0x1236
6099 #define regCM3_CM_SHAPER_RAMA_REGION_30_31_BASE_IDX                                                     2
6100 #define regCM3_CM_SHAPER_RAMA_REGION_32_33                                                              0x1237
6101 #define regCM3_CM_SHAPER_RAMA_REGION_32_33_BASE_IDX                                                     2
6102 #define regCM3_CM_SHAPER_RAMB_START_CNTL_B                                                              0x1238
6103 #define regCM3_CM_SHAPER_RAMB_START_CNTL_B_BASE_IDX                                                     2
6104 #define regCM3_CM_SHAPER_RAMB_START_CNTL_G                                                              0x1239
6105 #define regCM3_CM_SHAPER_RAMB_START_CNTL_G_BASE_IDX                                                     2
6106 #define regCM3_CM_SHAPER_RAMB_START_CNTL_R                                                              0x123a
6107 #define regCM3_CM_SHAPER_RAMB_START_CNTL_R_BASE_IDX                                                     2
6108 #define regCM3_CM_SHAPER_RAMB_END_CNTL_B                                                                0x123b
6109 #define regCM3_CM_SHAPER_RAMB_END_CNTL_B_BASE_IDX                                                       2
6110 #define regCM3_CM_SHAPER_RAMB_END_CNTL_G                                                                0x123c
6111 #define regCM3_CM_SHAPER_RAMB_END_CNTL_G_BASE_IDX                                                       2
6112 #define regCM3_CM_SHAPER_RAMB_END_CNTL_R                                                                0x123d
6113 #define regCM3_CM_SHAPER_RAMB_END_CNTL_R_BASE_IDX                                                       2
6114 #define regCM3_CM_SHAPER_RAMB_REGION_0_1                                                                0x123e
6115 #define regCM3_CM_SHAPER_RAMB_REGION_0_1_BASE_IDX                                                       2
6116 #define regCM3_CM_SHAPER_RAMB_REGION_2_3                                                                0x123f
6117 #define regCM3_CM_SHAPER_RAMB_REGION_2_3_BASE_IDX                                                       2
6118 #define regCM3_CM_SHAPER_RAMB_REGION_4_5                                                                0x1240
6119 #define regCM3_CM_SHAPER_RAMB_REGION_4_5_BASE_IDX                                                       2
6120 #define regCM3_CM_SHAPER_RAMB_REGION_6_7                                                                0x1241
6121 #define regCM3_CM_SHAPER_RAMB_REGION_6_7_BASE_IDX                                                       2
6122 #define regCM3_CM_SHAPER_RAMB_REGION_8_9                                                                0x1242
6123 #define regCM3_CM_SHAPER_RAMB_REGION_8_9_BASE_IDX                                                       2
6124 #define regCM3_CM_SHAPER_RAMB_REGION_10_11                                                              0x1243
6125 #define regCM3_CM_SHAPER_RAMB_REGION_10_11_BASE_IDX                                                     2
6126 #define regCM3_CM_SHAPER_RAMB_REGION_12_13                                                              0x1244
6127 #define regCM3_CM_SHAPER_RAMB_REGION_12_13_BASE_IDX                                                     2
6128 #define regCM3_CM_SHAPER_RAMB_REGION_14_15                                                              0x1245
6129 #define regCM3_CM_SHAPER_RAMB_REGION_14_15_BASE_IDX                                                     2
6130 #define regCM3_CM_SHAPER_RAMB_REGION_16_17                                                              0x1246
6131 #define regCM3_CM_SHAPER_RAMB_REGION_16_17_BASE_IDX                                                     2
6132 #define regCM3_CM_SHAPER_RAMB_REGION_18_19                                                              0x1247
6133 #define regCM3_CM_SHAPER_RAMB_REGION_18_19_BASE_IDX                                                     2
6134 #define regCM3_CM_SHAPER_RAMB_REGION_20_21                                                              0x1248
6135 #define regCM3_CM_SHAPER_RAMB_REGION_20_21_BASE_IDX                                                     2
6136 #define regCM3_CM_SHAPER_RAMB_REGION_22_23                                                              0x1249
6137 #define regCM3_CM_SHAPER_RAMB_REGION_22_23_BASE_IDX                                                     2
6138 #define regCM3_CM_SHAPER_RAMB_REGION_24_25                                                              0x124a
6139 #define regCM3_CM_SHAPER_RAMB_REGION_24_25_BASE_IDX                                                     2
6140 #define regCM3_CM_SHAPER_RAMB_REGION_26_27                                                              0x124b
6141 #define regCM3_CM_SHAPER_RAMB_REGION_26_27_BASE_IDX                                                     2
6142 #define regCM3_CM_SHAPER_RAMB_REGION_28_29                                                              0x124c
6143 #define regCM3_CM_SHAPER_RAMB_REGION_28_29_BASE_IDX                                                     2
6144 #define regCM3_CM_SHAPER_RAMB_REGION_30_31                                                              0x124d
6145 #define regCM3_CM_SHAPER_RAMB_REGION_30_31_BASE_IDX                                                     2
6146 #define regCM3_CM_SHAPER_RAMB_REGION_32_33                                                              0x124e
6147 #define regCM3_CM_SHAPER_RAMB_REGION_32_33_BASE_IDX                                                     2
6148 #define regCM3_CM_MEM_PWR_CTRL2                                                                         0x124f
6149 #define regCM3_CM_MEM_PWR_CTRL2_BASE_IDX                                                                2
6150 #define regCM3_CM_MEM_PWR_STATUS2                                                                       0x1250
6151 #define regCM3_CM_MEM_PWR_STATUS2_BASE_IDX                                                              2
6152 #define regCM3_CM_3DLUT_MODE                                                                            0x1251
6153 #define regCM3_CM_3DLUT_MODE_BASE_IDX                                                                   2
6154 #define regCM3_CM_3DLUT_INDEX                                                                           0x1252
6155 #define regCM3_CM_3DLUT_INDEX_BASE_IDX                                                                  2
6156 #define regCM3_CM_3DLUT_DATA                                                                            0x1253
6157 #define regCM3_CM_3DLUT_DATA_BASE_IDX                                                                   2
6158 #define regCM3_CM_3DLUT_DATA_30BIT                                                                      0x1254
6159 #define regCM3_CM_3DLUT_DATA_30BIT_BASE_IDX                                                             2
6160 #define regCM3_CM_3DLUT_READ_WRITE_CONTROL                                                              0x1255
6161 #define regCM3_CM_3DLUT_READ_WRITE_CONTROL_BASE_IDX                                                     2
6162 #define regCM3_CM_3DLUT_OUT_NORM_FACTOR                                                                 0x1256
6163 #define regCM3_CM_3DLUT_OUT_NORM_FACTOR_BASE_IDX                                                        2
6164 #define regCM3_CM_3DLUT_OUT_OFFSET_R                                                                    0x1257
6165 #define regCM3_CM_3DLUT_OUT_OFFSET_R_BASE_IDX                                                           2
6166 #define regCM3_CM_3DLUT_OUT_OFFSET_G                                                                    0x1258
6167 #define regCM3_CM_3DLUT_OUT_OFFSET_G_BASE_IDX                                                           2
6168 #define regCM3_CM_3DLUT_OUT_OFFSET_B                                                                    0x1259
6169 #define regCM3_CM_3DLUT_OUT_OFFSET_B_BASE_IDX                                                           2
6170 #define regCM3_CM_TEST_DEBUG_INDEX                                                                      0x125a
6171 #define regCM3_CM_TEST_DEBUG_INDEX_BASE_IDX                                                             2
6172 #define regCM3_CM_TEST_DEBUG_DATA                                                                       0x125b
6173 #define regCM3_CM_TEST_DEBUG_DATA_BASE_IDX                                                              2
6174 
6175 
6176 // addressBlock: dce_dc_dpp3_dispdec_dpp_top_dispdec
6177 // base address: 0x1104
6178 #define regDPP_TOP3_DPP_CONTROL                                                                         0x1106
6179 #define regDPP_TOP3_DPP_CONTROL_BASE_IDX                                                                2
6180 #define regDPP_TOP3_DPP_SOFT_RESET                                                                      0x1107
6181 #define regDPP_TOP3_DPP_SOFT_RESET_BASE_IDX                                                             2
6182 #define regDPP_TOP3_DPP_CRC_VAL_R_G                                                                     0x1108
6183 #define regDPP_TOP3_DPP_CRC_VAL_R_G_BASE_IDX                                                            2
6184 #define regDPP_TOP3_DPP_CRC_VAL_B_A                                                                     0x1109
6185 #define regDPP_TOP3_DPP_CRC_VAL_B_A_BASE_IDX                                                            2
6186 #define regDPP_TOP3_DPP_CRC_CTRL                                                                        0x110a
6187 #define regDPP_TOP3_DPP_CRC_CTRL_BASE_IDX                                                               2
6188 #define regDPP_TOP3_HOST_READ_CONTROL                                                                   0x110b
6189 #define regDPP_TOP3_HOST_READ_CONTROL_BASE_IDX                                                          2
6190 
6191 
6192 // addressBlock: dce_dc_dpp3_dispdec_dpp_dcperfmon_dc_perfmon_dispdec
6193 // base address: 0x4994
6194 #define regDC_PERFMON14_PERFCOUNTER_CNTL                                                                0x1265
6195 #define regDC_PERFMON14_PERFCOUNTER_CNTL_BASE_IDX                                                       2
6196 #define regDC_PERFMON14_PERFCOUNTER_CNTL2                                                               0x1266
6197 #define regDC_PERFMON14_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
6198 #define regDC_PERFMON14_PERFCOUNTER_STATE                                                               0x1267
6199 #define regDC_PERFMON14_PERFCOUNTER_STATE_BASE_IDX                                                      2
6200 #define regDC_PERFMON14_PERFMON_CNTL                                                                    0x1268
6201 #define regDC_PERFMON14_PERFMON_CNTL_BASE_IDX                                                           2
6202 #define regDC_PERFMON14_PERFMON_CNTL2                                                                   0x1269
6203 #define regDC_PERFMON14_PERFMON_CNTL2_BASE_IDX                                                          2
6204 #define regDC_PERFMON14_PERFMON_CVALUE_INT_MISC                                                         0x126a
6205 #define regDC_PERFMON14_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
6206 #define regDC_PERFMON14_PERFMON_CVALUE_LOW                                                              0x126b
6207 #define regDC_PERFMON14_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
6208 #define regDC_PERFMON14_PERFMON_HI                                                                      0x126c
6209 #define regDC_PERFMON14_PERFMON_HI_BASE_IDX                                                             2
6210 #define regDC_PERFMON14_PERFMON_LOW                                                                     0x126d
6211 #define regDC_PERFMON14_PERFMON_LOW_BASE_IDX                                                            2
6212 
6213 
6214 // addressBlock: dce_dc_mpc_mpcc0_dispdec
6215 // base address: 0x0
6216 #define regMPCC0_MPCC_TOP_SEL                                                                           0x0000
6217 #define regMPCC0_MPCC_TOP_SEL_BASE_IDX                                                                  3
6218 #define regMPCC0_MPCC_BOT_SEL                                                                           0x0001
6219 #define regMPCC0_MPCC_BOT_SEL_BASE_IDX                                                                  3
6220 #define regMPCC0_MPCC_OPP_ID                                                                            0x0002
6221 #define regMPCC0_MPCC_OPP_ID_BASE_IDX                                                                   3
6222 #define regMPCC0_MPCC_CONTROL                                                                           0x0003
6223 #define regMPCC0_MPCC_CONTROL_BASE_IDX                                                                  3
6224 #define regMPCC0_MPCC_SM_CONTROL                                                                        0x0004
6225 #define regMPCC0_MPCC_SM_CONTROL_BASE_IDX                                                               3
6226 #define regMPCC0_MPCC_UPDATE_LOCK_SEL                                                                   0x0005
6227 #define regMPCC0_MPCC_UPDATE_LOCK_SEL_BASE_IDX                                                          3
6228 #define regMPCC0_MPCC_TOP_GAIN                                                                          0x0006
6229 #define regMPCC0_MPCC_TOP_GAIN_BASE_IDX                                                                 3
6230 #define regMPCC0_MPCC_BOT_GAIN_INSIDE                                                                   0x0007
6231 #define regMPCC0_MPCC_BOT_GAIN_INSIDE_BASE_IDX                                                          3
6232 #define regMPCC0_MPCC_BOT_GAIN_OUTSIDE                                                                  0x0008
6233 #define regMPCC0_MPCC_BOT_GAIN_OUTSIDE_BASE_IDX                                                         3
6234 #define regMPCC0_MPCC_BG_R_CR                                                                           0x0009
6235 #define regMPCC0_MPCC_BG_R_CR_BASE_IDX                                                                  3
6236 #define regMPCC0_MPCC_BG_G_Y                                                                            0x000a
6237 #define regMPCC0_MPCC_BG_G_Y_BASE_IDX                                                                   3
6238 #define regMPCC0_MPCC_BG_B_CB                                                                           0x000b
6239 #define regMPCC0_MPCC_BG_B_CB_BASE_IDX                                                                  3
6240 #define regMPCC0_MPCC_MEM_PWR_CTRL                                                                      0x000c
6241 #define regMPCC0_MPCC_MEM_PWR_CTRL_BASE_IDX                                                             3
6242 #define regMPCC0_MPCC_STATUS                                                                            0x000d
6243 #define regMPCC0_MPCC_STATUS_BASE_IDX                                                                   3
6244 
6245 
6246 // addressBlock: dce_dc_mpc_mpcc1_dispdec
6247 // base address: 0x80
6248 #define regMPCC1_MPCC_TOP_SEL                                                                           0x0020
6249 #define regMPCC1_MPCC_TOP_SEL_BASE_IDX                                                                  3
6250 #define regMPCC1_MPCC_BOT_SEL                                                                           0x0021
6251 #define regMPCC1_MPCC_BOT_SEL_BASE_IDX                                                                  3
6252 #define regMPCC1_MPCC_OPP_ID                                                                            0x0022
6253 #define regMPCC1_MPCC_OPP_ID_BASE_IDX                                                                   3
6254 #define regMPCC1_MPCC_CONTROL                                                                           0x0023
6255 #define regMPCC1_MPCC_CONTROL_BASE_IDX                                                                  3
6256 #define regMPCC1_MPCC_SM_CONTROL                                                                        0x0024
6257 #define regMPCC1_MPCC_SM_CONTROL_BASE_IDX                                                               3
6258 #define regMPCC1_MPCC_UPDATE_LOCK_SEL                                                                   0x0025
6259 #define regMPCC1_MPCC_UPDATE_LOCK_SEL_BASE_IDX                                                          3
6260 #define regMPCC1_MPCC_TOP_GAIN                                                                          0x0026
6261 #define regMPCC1_MPCC_TOP_GAIN_BASE_IDX                                                                 3
6262 #define regMPCC1_MPCC_BOT_GAIN_INSIDE                                                                   0x0027
6263 #define regMPCC1_MPCC_BOT_GAIN_INSIDE_BASE_IDX                                                          3
6264 #define regMPCC1_MPCC_BOT_GAIN_OUTSIDE                                                                  0x0028
6265 #define regMPCC1_MPCC_BOT_GAIN_OUTSIDE_BASE_IDX                                                         3
6266 #define regMPCC1_MPCC_BG_R_CR                                                                           0x0029
6267 #define regMPCC1_MPCC_BG_R_CR_BASE_IDX                                                                  3
6268 #define regMPCC1_MPCC_BG_G_Y                                                                            0x002a
6269 #define regMPCC1_MPCC_BG_G_Y_BASE_IDX                                                                   3
6270 #define regMPCC1_MPCC_BG_B_CB                                                                           0x002b
6271 #define regMPCC1_MPCC_BG_B_CB_BASE_IDX                                                                  3
6272 #define regMPCC1_MPCC_MEM_PWR_CTRL                                                                      0x002c
6273 #define regMPCC1_MPCC_MEM_PWR_CTRL_BASE_IDX                                                             3
6274 #define regMPCC1_MPCC_STATUS                                                                            0x002d
6275 #define regMPCC1_MPCC_STATUS_BASE_IDX                                                                   3
6276 
6277 
6278 // addressBlock: dce_dc_mpc_mpcc2_dispdec
6279 // base address: 0x100
6280 #define regMPCC2_MPCC_TOP_SEL                                                                           0x0040
6281 #define regMPCC2_MPCC_TOP_SEL_BASE_IDX                                                                  3
6282 #define regMPCC2_MPCC_BOT_SEL                                                                           0x0041
6283 #define regMPCC2_MPCC_BOT_SEL_BASE_IDX                                                                  3
6284 #define regMPCC2_MPCC_OPP_ID                                                                            0x0042
6285 #define regMPCC2_MPCC_OPP_ID_BASE_IDX                                                                   3
6286 #define regMPCC2_MPCC_CONTROL                                                                           0x0043
6287 #define regMPCC2_MPCC_CONTROL_BASE_IDX                                                                  3
6288 #define regMPCC2_MPCC_SM_CONTROL                                                                        0x0044
6289 #define regMPCC2_MPCC_SM_CONTROL_BASE_IDX                                                               3
6290 #define regMPCC2_MPCC_UPDATE_LOCK_SEL                                                                   0x0045
6291 #define regMPCC2_MPCC_UPDATE_LOCK_SEL_BASE_IDX                                                          3
6292 #define regMPCC2_MPCC_TOP_GAIN                                                                          0x0046
6293 #define regMPCC2_MPCC_TOP_GAIN_BASE_IDX                                                                 3
6294 #define regMPCC2_MPCC_BOT_GAIN_INSIDE                                                                   0x0047
6295 #define regMPCC2_MPCC_BOT_GAIN_INSIDE_BASE_IDX                                                          3
6296 #define regMPCC2_MPCC_BOT_GAIN_OUTSIDE                                                                  0x0048
6297 #define regMPCC2_MPCC_BOT_GAIN_OUTSIDE_BASE_IDX                                                         3
6298 #define regMPCC2_MPCC_BG_R_CR                                                                           0x0049
6299 #define regMPCC2_MPCC_BG_R_CR_BASE_IDX                                                                  3
6300 #define regMPCC2_MPCC_BG_G_Y                                                                            0x004a
6301 #define regMPCC2_MPCC_BG_G_Y_BASE_IDX                                                                   3
6302 #define regMPCC2_MPCC_BG_B_CB                                                                           0x004b
6303 #define regMPCC2_MPCC_BG_B_CB_BASE_IDX                                                                  3
6304 #define regMPCC2_MPCC_MEM_PWR_CTRL                                                                      0x004c
6305 #define regMPCC2_MPCC_MEM_PWR_CTRL_BASE_IDX                                                             3
6306 #define regMPCC2_MPCC_STATUS                                                                            0x004d
6307 #define regMPCC2_MPCC_STATUS_BASE_IDX                                                                   3
6308 
6309 
6310 // addressBlock: dce_dc_mpc_mpcc3_dispdec
6311 // base address: 0x180
6312 #define regMPCC3_MPCC_TOP_SEL                                                                           0x0060
6313 #define regMPCC3_MPCC_TOP_SEL_BASE_IDX                                                                  3
6314 #define regMPCC3_MPCC_BOT_SEL                                                                           0x0061
6315 #define regMPCC3_MPCC_BOT_SEL_BASE_IDX                                                                  3
6316 #define regMPCC3_MPCC_OPP_ID                                                                            0x0062
6317 #define regMPCC3_MPCC_OPP_ID_BASE_IDX                                                                   3
6318 #define regMPCC3_MPCC_CONTROL                                                                           0x0063
6319 #define regMPCC3_MPCC_CONTROL_BASE_IDX                                                                  3
6320 #define regMPCC3_MPCC_SM_CONTROL                                                                        0x0064
6321 #define regMPCC3_MPCC_SM_CONTROL_BASE_IDX                                                               3
6322 #define regMPCC3_MPCC_UPDATE_LOCK_SEL                                                                   0x0065
6323 #define regMPCC3_MPCC_UPDATE_LOCK_SEL_BASE_IDX                                                          3
6324 #define regMPCC3_MPCC_TOP_GAIN                                                                          0x0066
6325 #define regMPCC3_MPCC_TOP_GAIN_BASE_IDX                                                                 3
6326 #define regMPCC3_MPCC_BOT_GAIN_INSIDE                                                                   0x0067
6327 #define regMPCC3_MPCC_BOT_GAIN_INSIDE_BASE_IDX                                                          3
6328 #define regMPCC3_MPCC_BOT_GAIN_OUTSIDE                                                                  0x0068
6329 #define regMPCC3_MPCC_BOT_GAIN_OUTSIDE_BASE_IDX                                                         3
6330 #define regMPCC3_MPCC_BG_R_CR                                                                           0x0069
6331 #define regMPCC3_MPCC_BG_R_CR_BASE_IDX                                                                  3
6332 #define regMPCC3_MPCC_BG_G_Y                                                                            0x006a
6333 #define regMPCC3_MPCC_BG_G_Y_BASE_IDX                                                                   3
6334 #define regMPCC3_MPCC_BG_B_CB                                                                           0x006b
6335 #define regMPCC3_MPCC_BG_B_CB_BASE_IDX                                                                  3
6336 #define regMPCC3_MPCC_MEM_PWR_CTRL                                                                      0x006c
6337 #define regMPCC3_MPCC_MEM_PWR_CTRL_BASE_IDX                                                             3
6338 #define regMPCC3_MPCC_STATUS                                                                            0x006d
6339 #define regMPCC3_MPCC_STATUS_BASE_IDX                                                                   3
6340 
6341 
6342 // addressBlock: dce_dc_mpc_mpc_cfg_dispdec
6343 // base address: 0x0
6344 #define regMPC_CLOCK_CONTROL                                                                            0x0500
6345 #define regMPC_CLOCK_CONTROL_BASE_IDX                                                                   3
6346 #define regMPC_SOFT_RESET                                                                               0x0501
6347 #define regMPC_SOFT_RESET_BASE_IDX                                                                      3
6348 #define regMPC_CRC_CTRL                                                                                 0x0502
6349 #define regMPC_CRC_CTRL_BASE_IDX                                                                        3
6350 #define regMPC_CRC_SEL_CONTROL                                                                          0x0503
6351 #define regMPC_CRC_SEL_CONTROL_BASE_IDX                                                                 3
6352 #define regMPC_CRC_RESULT_AR                                                                            0x0504
6353 #define regMPC_CRC_RESULT_AR_BASE_IDX                                                                   3
6354 #define regMPC_CRC_RESULT_GB                                                                            0x0505
6355 #define regMPC_CRC_RESULT_GB_BASE_IDX                                                                   3
6356 #define regMPC_CRC_RESULT_C                                                                             0x0506
6357 #define regMPC_CRC_RESULT_C_BASE_IDX                                                                    3
6358 #define regMPC_PERFMON_EVENT_CTRL                                                                       0x0509
6359 #define regMPC_PERFMON_EVENT_CTRL_BASE_IDX                                                              3
6360 #define regMPC_BYPASS_BG_AR                                                                             0x050a
6361 #define regMPC_BYPASS_BG_AR_BASE_IDX                                                                    3
6362 #define regMPC_BYPASS_BG_GB                                                                             0x050b
6363 #define regMPC_BYPASS_BG_GB_BASE_IDX                                                                    3
6364 #define regMPC_HOST_READ_CONTROL                                                                        0x050c
6365 #define regMPC_HOST_READ_CONTROL_BASE_IDX                                                               3
6366 #define regMPC_DPP_PENDING_STATUS                                                                       0x050d
6367 #define regMPC_DPP_PENDING_STATUS_BASE_IDX                                                              3
6368 #define regMPC_PENDING_STATUS_MISC                                                                      0x050e
6369 #define regMPC_PENDING_STATUS_MISC_BASE_IDX                                                             3
6370 #define regADR_CFG_CUR_VUPDATE_LOCK_SET0                                                                0x050f
6371 #define regADR_CFG_CUR_VUPDATE_LOCK_SET0_BASE_IDX                                                       3
6372 #define regADR_CFG_VUPDATE_LOCK_SET0                                                                    0x0510
6373 #define regADR_CFG_VUPDATE_LOCK_SET0_BASE_IDX                                                           3
6374 #define regADR_VUPDATE_LOCK_SET0                                                                        0x0511
6375 #define regADR_VUPDATE_LOCK_SET0_BASE_IDX                                                               3
6376 #define regCFG_VUPDATE_LOCK_SET0                                                                        0x0512
6377 #define regCFG_VUPDATE_LOCK_SET0_BASE_IDX                                                               3
6378 #define regCUR_VUPDATE_LOCK_SET0                                                                        0x0513
6379 #define regCUR_VUPDATE_LOCK_SET0_BASE_IDX                                                               3
6380 #define regADR_CFG_CUR_VUPDATE_LOCK_SET1                                                                0x0514
6381 #define regADR_CFG_CUR_VUPDATE_LOCK_SET1_BASE_IDX                                                       3
6382 #define regADR_CFG_VUPDATE_LOCK_SET1                                                                    0x0515
6383 #define regADR_CFG_VUPDATE_LOCK_SET1_BASE_IDX                                                           3
6384 #define regADR_VUPDATE_LOCK_SET1                                                                        0x0516
6385 #define regADR_VUPDATE_LOCK_SET1_BASE_IDX                                                               3
6386 #define regCFG_VUPDATE_LOCK_SET1                                                                        0x0517
6387 #define regCFG_VUPDATE_LOCK_SET1_BASE_IDX                                                               3
6388 #define regCUR_VUPDATE_LOCK_SET1                                                                        0x0518
6389 #define regCUR_VUPDATE_LOCK_SET1_BASE_IDX                                                               3
6390 #define regADR_CFG_CUR_VUPDATE_LOCK_SET2                                                                0x0519
6391 #define regADR_CFG_CUR_VUPDATE_LOCK_SET2_BASE_IDX                                                       3
6392 #define regADR_CFG_VUPDATE_LOCK_SET2                                                                    0x051a
6393 #define regADR_CFG_VUPDATE_LOCK_SET2_BASE_IDX                                                           3
6394 #define regADR_VUPDATE_LOCK_SET2                                                                        0x051b
6395 #define regADR_VUPDATE_LOCK_SET2_BASE_IDX                                                               3
6396 #define regCFG_VUPDATE_LOCK_SET2                                                                        0x051c
6397 #define regCFG_VUPDATE_LOCK_SET2_BASE_IDX                                                               3
6398 #define regCUR_VUPDATE_LOCK_SET2                                                                        0x051d
6399 #define regCUR_VUPDATE_LOCK_SET2_BASE_IDX                                                               3
6400 #define regADR_CFG_CUR_VUPDATE_LOCK_SET3                                                                0x051e
6401 #define regADR_CFG_CUR_VUPDATE_LOCK_SET3_BASE_IDX                                                       3
6402 #define regADR_CFG_VUPDATE_LOCK_SET3                                                                    0x051f
6403 #define regADR_CFG_VUPDATE_LOCK_SET3_BASE_IDX                                                           3
6404 #define regADR_VUPDATE_LOCK_SET3                                                                        0x0520
6405 #define regADR_VUPDATE_LOCK_SET3_BASE_IDX                                                               3
6406 #define regCFG_VUPDATE_LOCK_SET3                                                                        0x0521
6407 #define regCFG_VUPDATE_LOCK_SET3_BASE_IDX                                                               3
6408 #define regCUR_VUPDATE_LOCK_SET3                                                                        0x0522
6409 #define regCUR_VUPDATE_LOCK_SET3_BASE_IDX                                                               3
6410 #define regMPC_DWB0_MUX                                                                                 0x055c
6411 #define regMPC_DWB0_MUX_BASE_IDX                                                                        3
6412 
6413 
6414 // addressBlock: dce_dc_mpc_mpc_dcperfmon_dc_perfmon_dispdec
6415 // base address: 0x1901c
6416 #define regDC_PERFMON15_PERFCOUNTER_CNTL                                                                0x08c7
6417 #define regDC_PERFMON15_PERFCOUNTER_CNTL_BASE_IDX                                                       3
6418 #define regDC_PERFMON15_PERFCOUNTER_CNTL2                                                               0x08c8
6419 #define regDC_PERFMON15_PERFCOUNTER_CNTL2_BASE_IDX                                                      3
6420 #define regDC_PERFMON15_PERFCOUNTER_STATE                                                               0x08c9
6421 #define regDC_PERFMON15_PERFCOUNTER_STATE_BASE_IDX                                                      3
6422 #define regDC_PERFMON15_PERFMON_CNTL                                                                    0x08ca
6423 #define regDC_PERFMON15_PERFMON_CNTL_BASE_IDX                                                           3
6424 #define regDC_PERFMON15_PERFMON_CNTL2                                                                   0x08cb
6425 #define regDC_PERFMON15_PERFMON_CNTL2_BASE_IDX                                                          3
6426 #define regDC_PERFMON15_PERFMON_CVALUE_INT_MISC                                                         0x08cc
6427 #define regDC_PERFMON15_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                3
6428 #define regDC_PERFMON15_PERFMON_CVALUE_LOW                                                              0x08cd
6429 #define regDC_PERFMON15_PERFMON_CVALUE_LOW_BASE_IDX                                                     3
6430 #define regDC_PERFMON15_PERFMON_HI                                                                      0x08ce
6431 #define regDC_PERFMON15_PERFMON_HI_BASE_IDX                                                             3
6432 #define regDC_PERFMON15_PERFMON_LOW                                                                     0x08cf
6433 #define regDC_PERFMON15_PERFMON_LOW_BASE_IDX                                                            3
6434 
6435 
6436 // addressBlock: dce_dc_mpc_mpcc_ogam0_dispdec
6437 // base address: 0x0
6438 #define regMPCC_OGAM0_MPCC_OGAM_CONTROL                                                                 0x0100
6439 #define regMPCC_OGAM0_MPCC_OGAM_CONTROL_BASE_IDX                                                        3
6440 #define regMPCC_OGAM0_MPCC_OGAM_LUT_INDEX                                                               0x0101
6441 #define regMPCC_OGAM0_MPCC_OGAM_LUT_INDEX_BASE_IDX                                                      3
6442 #define regMPCC_OGAM0_MPCC_OGAM_LUT_DATA                                                                0x0102
6443 #define regMPCC_OGAM0_MPCC_OGAM_LUT_DATA_BASE_IDX                                                       3
6444 #define regMPCC_OGAM0_MPCC_OGAM_LUT_CONTROL                                                             0x0103
6445 #define regMPCC_OGAM0_MPCC_OGAM_LUT_CONTROL_BASE_IDX                                                    3
6446 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_CNTL_B                                                       0x0104
6447 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_CNTL_B_BASE_IDX                                              3
6448 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_CNTL_G                                                       0x0105
6449 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_CNTL_G_BASE_IDX                                              3
6450 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_CNTL_R                                                       0x0106
6451 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_CNTL_R_BASE_IDX                                              3
6452 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B                                                 0x0107
6453 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                        3
6454 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G                                                 0x0108
6455 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                        3
6456 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R                                                 0x0109
6457 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                        3
6458 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_BASE_CNTL_B                                                  0x010a
6459 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                         3
6460 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_BASE_CNTL_G                                                  0x010b
6461 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                         3
6462 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_BASE_CNTL_R                                                  0x010c
6463 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                         3
6464 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL1_B                                                        0x010d
6465 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL1_B_BASE_IDX                                               3
6466 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL2_B                                                        0x010e
6467 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL2_B_BASE_IDX                                               3
6468 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL1_G                                                        0x010f
6469 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL1_G_BASE_IDX                                               3
6470 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL2_G                                                        0x0110
6471 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL2_G_BASE_IDX                                               3
6472 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL1_R                                                        0x0111
6473 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL1_R_BASE_IDX                                               3
6474 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL2_R                                                        0x0112
6475 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_END_CNTL2_R_BASE_IDX                                               3
6476 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_OFFSET_B                                                           0x0113
6477 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_OFFSET_B_BASE_IDX                                                  3
6478 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_OFFSET_G                                                           0x0114
6479 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_OFFSET_G_BASE_IDX                                                  3
6480 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_OFFSET_R                                                           0x0115
6481 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_OFFSET_R_BASE_IDX                                                  3
6482 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_0_1                                                         0x0116
6483 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_0_1_BASE_IDX                                                3
6484 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_2_3                                                         0x0117
6485 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_2_3_BASE_IDX                                                3
6486 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_4_5                                                         0x0118
6487 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_4_5_BASE_IDX                                                3
6488 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_6_7                                                         0x0119
6489 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_6_7_BASE_IDX                                                3
6490 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_8_9                                                         0x011a
6491 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_8_9_BASE_IDX                                                3
6492 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_10_11                                                       0x011b
6493 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_10_11_BASE_IDX                                              3
6494 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_12_13                                                       0x011c
6495 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_12_13_BASE_IDX                                              3
6496 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_14_15                                                       0x011d
6497 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_14_15_BASE_IDX                                              3
6498 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_16_17                                                       0x011e
6499 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_16_17_BASE_IDX                                              3
6500 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_18_19                                                       0x011f
6501 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_18_19_BASE_IDX                                              3
6502 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_20_21                                                       0x0120
6503 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_20_21_BASE_IDX                                              3
6504 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_22_23                                                       0x0121
6505 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_22_23_BASE_IDX                                              3
6506 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_24_25                                                       0x0122
6507 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_24_25_BASE_IDX                                              3
6508 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_26_27                                                       0x0123
6509 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_26_27_BASE_IDX                                              3
6510 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_28_29                                                       0x0124
6511 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_28_29_BASE_IDX                                              3
6512 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_30_31                                                       0x0125
6513 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_30_31_BASE_IDX                                              3
6514 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_32_33                                                       0x0126
6515 #define regMPCC_OGAM0_MPCC_OGAM_RAMA_REGION_32_33_BASE_IDX                                              3
6516 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_CNTL_B                                                       0x0127
6517 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_CNTL_B_BASE_IDX                                              3
6518 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_CNTL_G                                                       0x0128
6519 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_CNTL_G_BASE_IDX                                              3
6520 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_CNTL_R                                                       0x0129
6521 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_CNTL_R_BASE_IDX                                              3
6522 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B                                                 0x012a
6523 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                        3
6524 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G                                                 0x012b
6525 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                        3
6526 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R                                                 0x012c
6527 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                        3
6528 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_BASE_CNTL_B                                                  0x012d
6529 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                         3
6530 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_BASE_CNTL_G                                                  0x012e
6531 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                         3
6532 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_BASE_CNTL_R                                                  0x012f
6533 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                         3
6534 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL1_B                                                        0x0130
6535 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL1_B_BASE_IDX                                               3
6536 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL2_B                                                        0x0131
6537 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL2_B_BASE_IDX                                               3
6538 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL1_G                                                        0x0132
6539 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL1_G_BASE_IDX                                               3
6540 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL2_G                                                        0x0133
6541 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL2_G_BASE_IDX                                               3
6542 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL1_R                                                        0x0134
6543 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL1_R_BASE_IDX                                               3
6544 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL2_R                                                        0x0135
6545 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_END_CNTL2_R_BASE_IDX                                               3
6546 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_OFFSET_B                                                           0x0136
6547 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_OFFSET_B_BASE_IDX                                                  3
6548 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_OFFSET_G                                                           0x0137
6549 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_OFFSET_G_BASE_IDX                                                  3
6550 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_OFFSET_R                                                           0x0138
6551 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_OFFSET_R_BASE_IDX                                                  3
6552 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_0_1                                                         0x0139
6553 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_0_1_BASE_IDX                                                3
6554 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_2_3                                                         0x013a
6555 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_2_3_BASE_IDX                                                3
6556 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_4_5                                                         0x013b
6557 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_4_5_BASE_IDX                                                3
6558 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_6_7                                                         0x013c
6559 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_6_7_BASE_IDX                                                3
6560 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_8_9                                                         0x013d
6561 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_8_9_BASE_IDX                                                3
6562 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_10_11                                                       0x013e
6563 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_10_11_BASE_IDX                                              3
6564 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_12_13                                                       0x013f
6565 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_12_13_BASE_IDX                                              3
6566 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_14_15                                                       0x0140
6567 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_14_15_BASE_IDX                                              3
6568 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_16_17                                                       0x0141
6569 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_16_17_BASE_IDX                                              3
6570 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_18_19                                                       0x0142
6571 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_18_19_BASE_IDX                                              3
6572 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_20_21                                                       0x0143
6573 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_20_21_BASE_IDX                                              3
6574 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_22_23                                                       0x0144
6575 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_22_23_BASE_IDX                                              3
6576 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_24_25                                                       0x0145
6577 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_24_25_BASE_IDX                                              3
6578 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_26_27                                                       0x0146
6579 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_26_27_BASE_IDX                                              3
6580 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_28_29                                                       0x0147
6581 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_28_29_BASE_IDX                                              3
6582 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_30_31                                                       0x0148
6583 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_30_31_BASE_IDX                                              3
6584 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_32_33                                                       0x0149
6585 #define regMPCC_OGAM0_MPCC_OGAM_RAMB_REGION_32_33_BASE_IDX                                              3
6586 #define regMPCC_OGAM0_MPCC_GAMUT_REMAP_COEF_FORMAT                                                      0x014a
6587 #define regMPCC_OGAM0_MPCC_GAMUT_REMAP_COEF_FORMAT_BASE_IDX                                             3
6588 #define regMPCC_OGAM0_MPCC_GAMUT_REMAP_MODE                                                             0x014b
6589 #define regMPCC_OGAM0_MPCC_GAMUT_REMAP_MODE_BASE_IDX                                                    3
6590 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C11_C12_A                                                         0x014c
6591 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C11_C12_A_BASE_IDX                                                3
6592 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C13_C14_A                                                         0x014d
6593 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C13_C14_A_BASE_IDX                                                3
6594 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C21_C22_A                                                         0x014e
6595 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C21_C22_A_BASE_IDX                                                3
6596 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C23_C24_A                                                         0x014f
6597 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C23_C24_A_BASE_IDX                                                3
6598 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C31_C32_A                                                         0x0150
6599 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C31_C32_A_BASE_IDX                                                3
6600 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C33_C34_A                                                         0x0151
6601 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C33_C34_A_BASE_IDX                                                3
6602 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C11_C12_B                                                         0x0152
6603 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C11_C12_B_BASE_IDX                                                3
6604 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C13_C14_B                                                         0x0153
6605 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C13_C14_B_BASE_IDX                                                3
6606 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C21_C22_B                                                         0x0154
6607 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C21_C22_B_BASE_IDX                                                3
6608 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C23_C24_B                                                         0x0155
6609 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C23_C24_B_BASE_IDX                                                3
6610 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C31_C32_B                                                         0x0156
6611 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C31_C32_B_BASE_IDX                                                3
6612 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C33_C34_B                                                         0x0157
6613 #define regMPCC_OGAM0_MPC_GAMUT_REMAP_C33_C34_B_BASE_IDX                                                3
6614 
6615 
6616 // addressBlock: dce_dc_mpc_mpcc_ogam1_dispdec
6617 // base address: 0x200
6618 #define regMPCC_OGAM1_MPCC_OGAM_CONTROL                                                                 0x0180
6619 #define regMPCC_OGAM1_MPCC_OGAM_CONTROL_BASE_IDX                                                        3
6620 #define regMPCC_OGAM1_MPCC_OGAM_LUT_INDEX                                                               0x0181
6621 #define regMPCC_OGAM1_MPCC_OGAM_LUT_INDEX_BASE_IDX                                                      3
6622 #define regMPCC_OGAM1_MPCC_OGAM_LUT_DATA                                                                0x0182
6623 #define regMPCC_OGAM1_MPCC_OGAM_LUT_DATA_BASE_IDX                                                       3
6624 #define regMPCC_OGAM1_MPCC_OGAM_LUT_CONTROL                                                             0x0183
6625 #define regMPCC_OGAM1_MPCC_OGAM_LUT_CONTROL_BASE_IDX                                                    3
6626 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_CNTL_B                                                       0x0184
6627 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_CNTL_B_BASE_IDX                                              3
6628 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_CNTL_G                                                       0x0185
6629 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_CNTL_G_BASE_IDX                                              3
6630 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_CNTL_R                                                       0x0186
6631 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_CNTL_R_BASE_IDX                                              3
6632 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B                                                 0x0187
6633 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                        3
6634 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G                                                 0x0188
6635 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                        3
6636 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R                                                 0x0189
6637 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                        3
6638 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_BASE_CNTL_B                                                  0x018a
6639 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                         3
6640 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_BASE_CNTL_G                                                  0x018b
6641 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                         3
6642 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_BASE_CNTL_R                                                  0x018c
6643 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                         3
6644 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL1_B                                                        0x018d
6645 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL1_B_BASE_IDX                                               3
6646 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL2_B                                                        0x018e
6647 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL2_B_BASE_IDX                                               3
6648 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL1_G                                                        0x018f
6649 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL1_G_BASE_IDX                                               3
6650 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL2_G                                                        0x0190
6651 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL2_G_BASE_IDX                                               3
6652 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL1_R                                                        0x0191
6653 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL1_R_BASE_IDX                                               3
6654 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL2_R                                                        0x0192
6655 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_END_CNTL2_R_BASE_IDX                                               3
6656 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_OFFSET_B                                                           0x0193
6657 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_OFFSET_B_BASE_IDX                                                  3
6658 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_OFFSET_G                                                           0x0194
6659 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_OFFSET_G_BASE_IDX                                                  3
6660 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_OFFSET_R                                                           0x0195
6661 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_OFFSET_R_BASE_IDX                                                  3
6662 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_0_1                                                         0x0196
6663 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_0_1_BASE_IDX                                                3
6664 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_2_3                                                         0x0197
6665 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_2_3_BASE_IDX                                                3
6666 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_4_5                                                         0x0198
6667 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_4_5_BASE_IDX                                                3
6668 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_6_7                                                         0x0199
6669 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_6_7_BASE_IDX                                                3
6670 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_8_9                                                         0x019a
6671 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_8_9_BASE_IDX                                                3
6672 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_10_11                                                       0x019b
6673 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_10_11_BASE_IDX                                              3
6674 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_12_13                                                       0x019c
6675 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_12_13_BASE_IDX                                              3
6676 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_14_15                                                       0x019d
6677 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_14_15_BASE_IDX                                              3
6678 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_16_17                                                       0x019e
6679 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_16_17_BASE_IDX                                              3
6680 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_18_19                                                       0x019f
6681 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_18_19_BASE_IDX                                              3
6682 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_20_21                                                       0x01a0
6683 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_20_21_BASE_IDX                                              3
6684 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_22_23                                                       0x01a1
6685 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_22_23_BASE_IDX                                              3
6686 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_24_25                                                       0x01a2
6687 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_24_25_BASE_IDX                                              3
6688 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_26_27                                                       0x01a3
6689 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_26_27_BASE_IDX                                              3
6690 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_28_29                                                       0x01a4
6691 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_28_29_BASE_IDX                                              3
6692 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_30_31                                                       0x01a5
6693 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_30_31_BASE_IDX                                              3
6694 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_32_33                                                       0x01a6
6695 #define regMPCC_OGAM1_MPCC_OGAM_RAMA_REGION_32_33_BASE_IDX                                              3
6696 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_CNTL_B                                                       0x01a7
6697 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_CNTL_B_BASE_IDX                                              3
6698 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_CNTL_G                                                       0x01a8
6699 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_CNTL_G_BASE_IDX                                              3
6700 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_CNTL_R                                                       0x01a9
6701 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_CNTL_R_BASE_IDX                                              3
6702 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B                                                 0x01aa
6703 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                        3
6704 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G                                                 0x01ab
6705 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                        3
6706 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R                                                 0x01ac
6707 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                        3
6708 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_BASE_CNTL_B                                                  0x01ad
6709 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                         3
6710 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_BASE_CNTL_G                                                  0x01ae
6711 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                         3
6712 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_BASE_CNTL_R                                                  0x01af
6713 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                         3
6714 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL1_B                                                        0x01b0
6715 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL1_B_BASE_IDX                                               3
6716 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL2_B                                                        0x01b1
6717 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL2_B_BASE_IDX                                               3
6718 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL1_G                                                        0x01b2
6719 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL1_G_BASE_IDX                                               3
6720 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL2_G                                                        0x01b3
6721 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL2_G_BASE_IDX                                               3
6722 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL1_R                                                        0x01b4
6723 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL1_R_BASE_IDX                                               3
6724 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL2_R                                                        0x01b5
6725 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_END_CNTL2_R_BASE_IDX                                               3
6726 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_OFFSET_B                                                           0x01b6
6727 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_OFFSET_B_BASE_IDX                                                  3
6728 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_OFFSET_G                                                           0x01b7
6729 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_OFFSET_G_BASE_IDX                                                  3
6730 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_OFFSET_R                                                           0x01b8
6731 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_OFFSET_R_BASE_IDX                                                  3
6732 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_0_1                                                         0x01b9
6733 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_0_1_BASE_IDX                                                3
6734 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_2_3                                                         0x01ba
6735 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_2_3_BASE_IDX                                                3
6736 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_4_5                                                         0x01bb
6737 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_4_5_BASE_IDX                                                3
6738 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_6_7                                                         0x01bc
6739 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_6_7_BASE_IDX                                                3
6740 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_8_9                                                         0x01bd
6741 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_8_9_BASE_IDX                                                3
6742 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_10_11                                                       0x01be
6743 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_10_11_BASE_IDX                                              3
6744 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_12_13                                                       0x01bf
6745 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_12_13_BASE_IDX                                              3
6746 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_14_15                                                       0x01c0
6747 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_14_15_BASE_IDX                                              3
6748 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_16_17                                                       0x01c1
6749 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_16_17_BASE_IDX                                              3
6750 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_18_19                                                       0x01c2
6751 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_18_19_BASE_IDX                                              3
6752 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_20_21                                                       0x01c3
6753 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_20_21_BASE_IDX                                              3
6754 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_22_23                                                       0x01c4
6755 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_22_23_BASE_IDX                                              3
6756 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_24_25                                                       0x01c5
6757 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_24_25_BASE_IDX                                              3
6758 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_26_27                                                       0x01c6
6759 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_26_27_BASE_IDX                                              3
6760 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_28_29                                                       0x01c7
6761 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_28_29_BASE_IDX                                              3
6762 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_30_31                                                       0x01c8
6763 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_30_31_BASE_IDX                                              3
6764 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_32_33                                                       0x01c9
6765 #define regMPCC_OGAM1_MPCC_OGAM_RAMB_REGION_32_33_BASE_IDX                                              3
6766 #define regMPCC_OGAM1_MPCC_GAMUT_REMAP_COEF_FORMAT                                                      0x01ca
6767 #define regMPCC_OGAM1_MPCC_GAMUT_REMAP_COEF_FORMAT_BASE_IDX                                             3
6768 #define regMPCC_OGAM1_MPCC_GAMUT_REMAP_MODE                                                             0x01cb
6769 #define regMPCC_OGAM1_MPCC_GAMUT_REMAP_MODE_BASE_IDX                                                    3
6770 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C11_C12_A                                                         0x01cc
6771 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C11_C12_A_BASE_IDX                                                3
6772 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C13_C14_A                                                         0x01cd
6773 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C13_C14_A_BASE_IDX                                                3
6774 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C21_C22_A                                                         0x01ce
6775 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C21_C22_A_BASE_IDX                                                3
6776 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C23_C24_A                                                         0x01cf
6777 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C23_C24_A_BASE_IDX                                                3
6778 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C31_C32_A                                                         0x01d0
6779 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C31_C32_A_BASE_IDX                                                3
6780 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C33_C34_A                                                         0x01d1
6781 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C33_C34_A_BASE_IDX                                                3
6782 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C11_C12_B                                                         0x01d2
6783 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C11_C12_B_BASE_IDX                                                3
6784 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C13_C14_B                                                         0x01d3
6785 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C13_C14_B_BASE_IDX                                                3
6786 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C21_C22_B                                                         0x01d4
6787 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C21_C22_B_BASE_IDX                                                3
6788 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C23_C24_B                                                         0x01d5
6789 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C23_C24_B_BASE_IDX                                                3
6790 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C31_C32_B                                                         0x01d6
6791 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C31_C32_B_BASE_IDX                                                3
6792 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C33_C34_B                                                         0x01d7
6793 #define regMPCC_OGAM1_MPC_GAMUT_REMAP_C33_C34_B_BASE_IDX                                                3
6794 
6795 
6796 // addressBlock: dce_dc_mpc_mpcc_ogam2_dispdec
6797 // base address: 0x400
6798 #define regMPCC_OGAM2_MPCC_OGAM_CONTROL                                                                 0x0200
6799 #define regMPCC_OGAM2_MPCC_OGAM_CONTROL_BASE_IDX                                                        3
6800 #define regMPCC_OGAM2_MPCC_OGAM_LUT_INDEX                                                               0x0201
6801 #define regMPCC_OGAM2_MPCC_OGAM_LUT_INDEX_BASE_IDX                                                      3
6802 #define regMPCC_OGAM2_MPCC_OGAM_LUT_DATA                                                                0x0202
6803 #define regMPCC_OGAM2_MPCC_OGAM_LUT_DATA_BASE_IDX                                                       3
6804 #define regMPCC_OGAM2_MPCC_OGAM_LUT_CONTROL                                                             0x0203
6805 #define regMPCC_OGAM2_MPCC_OGAM_LUT_CONTROL_BASE_IDX                                                    3
6806 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_CNTL_B                                                       0x0204
6807 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_CNTL_B_BASE_IDX                                              3
6808 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_CNTL_G                                                       0x0205
6809 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_CNTL_G_BASE_IDX                                              3
6810 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_CNTL_R                                                       0x0206
6811 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_CNTL_R_BASE_IDX                                              3
6812 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B                                                 0x0207
6813 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                        3
6814 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G                                                 0x0208
6815 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                        3
6816 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R                                                 0x0209
6817 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                        3
6818 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_BASE_CNTL_B                                                  0x020a
6819 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                         3
6820 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_BASE_CNTL_G                                                  0x020b
6821 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                         3
6822 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_BASE_CNTL_R                                                  0x020c
6823 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                         3
6824 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL1_B                                                        0x020d
6825 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL1_B_BASE_IDX                                               3
6826 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL2_B                                                        0x020e
6827 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL2_B_BASE_IDX                                               3
6828 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL1_G                                                        0x020f
6829 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL1_G_BASE_IDX                                               3
6830 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL2_G                                                        0x0210
6831 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL2_G_BASE_IDX                                               3
6832 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL1_R                                                        0x0211
6833 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL1_R_BASE_IDX                                               3
6834 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL2_R                                                        0x0212
6835 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_END_CNTL2_R_BASE_IDX                                               3
6836 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_OFFSET_B                                                           0x0213
6837 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_OFFSET_B_BASE_IDX                                                  3
6838 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_OFFSET_G                                                           0x0214
6839 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_OFFSET_G_BASE_IDX                                                  3
6840 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_OFFSET_R                                                           0x0215
6841 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_OFFSET_R_BASE_IDX                                                  3
6842 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_0_1                                                         0x0216
6843 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_0_1_BASE_IDX                                                3
6844 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_2_3                                                         0x0217
6845 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_2_3_BASE_IDX                                                3
6846 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_4_5                                                         0x0218
6847 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_4_5_BASE_IDX                                                3
6848 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_6_7                                                         0x0219
6849 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_6_7_BASE_IDX                                                3
6850 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_8_9                                                         0x021a
6851 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_8_9_BASE_IDX                                                3
6852 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_10_11                                                       0x021b
6853 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_10_11_BASE_IDX                                              3
6854 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_12_13                                                       0x021c
6855 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_12_13_BASE_IDX                                              3
6856 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_14_15                                                       0x021d
6857 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_14_15_BASE_IDX                                              3
6858 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_16_17                                                       0x021e
6859 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_16_17_BASE_IDX                                              3
6860 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_18_19                                                       0x021f
6861 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_18_19_BASE_IDX                                              3
6862 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_20_21                                                       0x0220
6863 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_20_21_BASE_IDX                                              3
6864 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_22_23                                                       0x0221
6865 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_22_23_BASE_IDX                                              3
6866 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_24_25                                                       0x0222
6867 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_24_25_BASE_IDX                                              3
6868 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_26_27                                                       0x0223
6869 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_26_27_BASE_IDX                                              3
6870 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_28_29                                                       0x0224
6871 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_28_29_BASE_IDX                                              3
6872 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_30_31                                                       0x0225
6873 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_30_31_BASE_IDX                                              3
6874 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_32_33                                                       0x0226
6875 #define regMPCC_OGAM2_MPCC_OGAM_RAMA_REGION_32_33_BASE_IDX                                              3
6876 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_CNTL_B                                                       0x0227
6877 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_CNTL_B_BASE_IDX                                              3
6878 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_CNTL_G                                                       0x0228
6879 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_CNTL_G_BASE_IDX                                              3
6880 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_CNTL_R                                                       0x0229
6881 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_CNTL_R_BASE_IDX                                              3
6882 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B                                                 0x022a
6883 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                        3
6884 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G                                                 0x022b
6885 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                        3
6886 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R                                                 0x022c
6887 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                        3
6888 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_BASE_CNTL_B                                                  0x022d
6889 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                         3
6890 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_BASE_CNTL_G                                                  0x022e
6891 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                         3
6892 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_BASE_CNTL_R                                                  0x022f
6893 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                         3
6894 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL1_B                                                        0x0230
6895 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL1_B_BASE_IDX                                               3
6896 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL2_B                                                        0x0231
6897 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL2_B_BASE_IDX                                               3
6898 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL1_G                                                        0x0232
6899 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL1_G_BASE_IDX                                               3
6900 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL2_G                                                        0x0233
6901 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL2_G_BASE_IDX                                               3
6902 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL1_R                                                        0x0234
6903 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL1_R_BASE_IDX                                               3
6904 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL2_R                                                        0x0235
6905 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_END_CNTL2_R_BASE_IDX                                               3
6906 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_OFFSET_B                                                           0x0236
6907 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_OFFSET_B_BASE_IDX                                                  3
6908 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_OFFSET_G                                                           0x0237
6909 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_OFFSET_G_BASE_IDX                                                  3
6910 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_OFFSET_R                                                           0x0238
6911 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_OFFSET_R_BASE_IDX                                                  3
6912 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_0_1                                                         0x0239
6913 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_0_1_BASE_IDX                                                3
6914 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_2_3                                                         0x023a
6915 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_2_3_BASE_IDX                                                3
6916 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_4_5                                                         0x023b
6917 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_4_5_BASE_IDX                                                3
6918 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_6_7                                                         0x023c
6919 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_6_7_BASE_IDX                                                3
6920 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_8_9                                                         0x023d
6921 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_8_9_BASE_IDX                                                3
6922 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_10_11                                                       0x023e
6923 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_10_11_BASE_IDX                                              3
6924 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_12_13                                                       0x023f
6925 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_12_13_BASE_IDX                                              3
6926 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_14_15                                                       0x0240
6927 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_14_15_BASE_IDX                                              3
6928 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_16_17                                                       0x0241
6929 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_16_17_BASE_IDX                                              3
6930 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_18_19                                                       0x0242
6931 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_18_19_BASE_IDX                                              3
6932 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_20_21                                                       0x0243
6933 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_20_21_BASE_IDX                                              3
6934 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_22_23                                                       0x0244
6935 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_22_23_BASE_IDX                                              3
6936 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_24_25                                                       0x0245
6937 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_24_25_BASE_IDX                                              3
6938 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_26_27                                                       0x0246
6939 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_26_27_BASE_IDX                                              3
6940 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_28_29                                                       0x0247
6941 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_28_29_BASE_IDX                                              3
6942 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_30_31                                                       0x0248
6943 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_30_31_BASE_IDX                                              3
6944 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_32_33                                                       0x0249
6945 #define regMPCC_OGAM2_MPCC_OGAM_RAMB_REGION_32_33_BASE_IDX                                              3
6946 #define regMPCC_OGAM2_MPCC_GAMUT_REMAP_COEF_FORMAT                                                      0x024a
6947 #define regMPCC_OGAM2_MPCC_GAMUT_REMAP_COEF_FORMAT_BASE_IDX                                             3
6948 #define regMPCC_OGAM2_MPCC_GAMUT_REMAP_MODE                                                             0x024b
6949 #define regMPCC_OGAM2_MPCC_GAMUT_REMAP_MODE_BASE_IDX                                                    3
6950 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C11_C12_A                                                         0x024c
6951 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C11_C12_A_BASE_IDX                                                3
6952 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C13_C14_A                                                         0x024d
6953 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C13_C14_A_BASE_IDX                                                3
6954 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C21_C22_A                                                         0x024e
6955 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C21_C22_A_BASE_IDX                                                3
6956 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C23_C24_A                                                         0x024f
6957 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C23_C24_A_BASE_IDX                                                3
6958 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C31_C32_A                                                         0x0250
6959 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C31_C32_A_BASE_IDX                                                3
6960 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C33_C34_A                                                         0x0251
6961 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C33_C34_A_BASE_IDX                                                3
6962 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C11_C12_B                                                         0x0252
6963 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C11_C12_B_BASE_IDX                                                3
6964 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C13_C14_B                                                         0x0253
6965 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C13_C14_B_BASE_IDX                                                3
6966 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C21_C22_B                                                         0x0254
6967 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C21_C22_B_BASE_IDX                                                3
6968 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C23_C24_B                                                         0x0255
6969 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C23_C24_B_BASE_IDX                                                3
6970 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C31_C32_B                                                         0x0256
6971 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C31_C32_B_BASE_IDX                                                3
6972 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C33_C34_B                                                         0x0257
6973 #define regMPCC_OGAM2_MPC_GAMUT_REMAP_C33_C34_B_BASE_IDX                                                3
6974 
6975 
6976 // addressBlock: dce_dc_mpc_mpcc_ogam3_dispdec
6977 // base address: 0x600
6978 #define regMPCC_OGAM3_MPCC_OGAM_CONTROL                                                                 0x0280
6979 #define regMPCC_OGAM3_MPCC_OGAM_CONTROL_BASE_IDX                                                        3
6980 #define regMPCC_OGAM3_MPCC_OGAM_LUT_INDEX                                                               0x0281
6981 #define regMPCC_OGAM3_MPCC_OGAM_LUT_INDEX_BASE_IDX                                                      3
6982 #define regMPCC_OGAM3_MPCC_OGAM_LUT_DATA                                                                0x0282
6983 #define regMPCC_OGAM3_MPCC_OGAM_LUT_DATA_BASE_IDX                                                       3
6984 #define regMPCC_OGAM3_MPCC_OGAM_LUT_CONTROL                                                             0x0283
6985 #define regMPCC_OGAM3_MPCC_OGAM_LUT_CONTROL_BASE_IDX                                                    3
6986 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_CNTL_B                                                       0x0284
6987 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_CNTL_B_BASE_IDX                                              3
6988 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_CNTL_G                                                       0x0285
6989 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_CNTL_G_BASE_IDX                                              3
6990 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_CNTL_R                                                       0x0286
6991 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_CNTL_R_BASE_IDX                                              3
6992 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B                                                 0x0287
6993 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_SLOPE_CNTL_B_BASE_IDX                                        3
6994 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G                                                 0x0288
6995 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_SLOPE_CNTL_G_BASE_IDX                                        3
6996 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R                                                 0x0289
6997 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_SLOPE_CNTL_R_BASE_IDX                                        3
6998 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_BASE_CNTL_B                                                  0x028a
6999 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_BASE_CNTL_B_BASE_IDX                                         3
7000 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_BASE_CNTL_G                                                  0x028b
7001 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_BASE_CNTL_G_BASE_IDX                                         3
7002 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_BASE_CNTL_R                                                  0x028c
7003 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_START_BASE_CNTL_R_BASE_IDX                                         3
7004 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL1_B                                                        0x028d
7005 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL1_B_BASE_IDX                                               3
7006 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL2_B                                                        0x028e
7007 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL2_B_BASE_IDX                                               3
7008 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL1_G                                                        0x028f
7009 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL1_G_BASE_IDX                                               3
7010 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL2_G                                                        0x0290
7011 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL2_G_BASE_IDX                                               3
7012 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL1_R                                                        0x0291
7013 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL1_R_BASE_IDX                                               3
7014 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL2_R                                                        0x0292
7015 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_END_CNTL2_R_BASE_IDX                                               3
7016 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_OFFSET_B                                                           0x0293
7017 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_OFFSET_B_BASE_IDX                                                  3
7018 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_OFFSET_G                                                           0x0294
7019 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_OFFSET_G_BASE_IDX                                                  3
7020 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_OFFSET_R                                                           0x0295
7021 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_OFFSET_R_BASE_IDX                                                  3
7022 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_0_1                                                         0x0296
7023 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_0_1_BASE_IDX                                                3
7024 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_2_3                                                         0x0297
7025 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_2_3_BASE_IDX                                                3
7026 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_4_5                                                         0x0298
7027 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_4_5_BASE_IDX                                                3
7028 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_6_7                                                         0x0299
7029 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_6_7_BASE_IDX                                                3
7030 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_8_9                                                         0x029a
7031 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_8_9_BASE_IDX                                                3
7032 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_10_11                                                       0x029b
7033 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_10_11_BASE_IDX                                              3
7034 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_12_13                                                       0x029c
7035 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_12_13_BASE_IDX                                              3
7036 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_14_15                                                       0x029d
7037 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_14_15_BASE_IDX                                              3
7038 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_16_17                                                       0x029e
7039 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_16_17_BASE_IDX                                              3
7040 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_18_19                                                       0x029f
7041 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_18_19_BASE_IDX                                              3
7042 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_20_21                                                       0x02a0
7043 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_20_21_BASE_IDX                                              3
7044 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_22_23                                                       0x02a1
7045 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_22_23_BASE_IDX                                              3
7046 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_24_25                                                       0x02a2
7047 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_24_25_BASE_IDX                                              3
7048 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_26_27                                                       0x02a3
7049 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_26_27_BASE_IDX                                              3
7050 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_28_29                                                       0x02a4
7051 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_28_29_BASE_IDX                                              3
7052 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_30_31                                                       0x02a5
7053 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_30_31_BASE_IDX                                              3
7054 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_32_33                                                       0x02a6
7055 #define regMPCC_OGAM3_MPCC_OGAM_RAMA_REGION_32_33_BASE_IDX                                              3
7056 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_CNTL_B                                                       0x02a7
7057 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_CNTL_B_BASE_IDX                                              3
7058 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_CNTL_G                                                       0x02a8
7059 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_CNTL_G_BASE_IDX                                              3
7060 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_CNTL_R                                                       0x02a9
7061 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_CNTL_R_BASE_IDX                                              3
7062 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B                                                 0x02aa
7063 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_SLOPE_CNTL_B_BASE_IDX                                        3
7064 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G                                                 0x02ab
7065 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_SLOPE_CNTL_G_BASE_IDX                                        3
7066 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R                                                 0x02ac
7067 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_SLOPE_CNTL_R_BASE_IDX                                        3
7068 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_BASE_CNTL_B                                                  0x02ad
7069 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_BASE_CNTL_B_BASE_IDX                                         3
7070 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_BASE_CNTL_G                                                  0x02ae
7071 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_BASE_CNTL_G_BASE_IDX                                         3
7072 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_BASE_CNTL_R                                                  0x02af
7073 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_START_BASE_CNTL_R_BASE_IDX                                         3
7074 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL1_B                                                        0x02b0
7075 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL1_B_BASE_IDX                                               3
7076 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL2_B                                                        0x02b1
7077 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL2_B_BASE_IDX                                               3
7078 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL1_G                                                        0x02b2
7079 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL1_G_BASE_IDX                                               3
7080 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL2_G                                                        0x02b3
7081 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL2_G_BASE_IDX                                               3
7082 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL1_R                                                        0x02b4
7083 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL1_R_BASE_IDX                                               3
7084 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL2_R                                                        0x02b5
7085 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_END_CNTL2_R_BASE_IDX                                               3
7086 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_OFFSET_B                                                           0x02b6
7087 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_OFFSET_B_BASE_IDX                                                  3
7088 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_OFFSET_G                                                           0x02b7
7089 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_OFFSET_G_BASE_IDX                                                  3
7090 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_OFFSET_R                                                           0x02b8
7091 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_OFFSET_R_BASE_IDX                                                  3
7092 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_0_1                                                         0x02b9
7093 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_0_1_BASE_IDX                                                3
7094 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_2_3                                                         0x02ba
7095 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_2_3_BASE_IDX                                                3
7096 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_4_5                                                         0x02bb
7097 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_4_5_BASE_IDX                                                3
7098 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_6_7                                                         0x02bc
7099 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_6_7_BASE_IDX                                                3
7100 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_8_9                                                         0x02bd
7101 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_8_9_BASE_IDX                                                3
7102 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_10_11                                                       0x02be
7103 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_10_11_BASE_IDX                                              3
7104 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_12_13                                                       0x02bf
7105 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_12_13_BASE_IDX                                              3
7106 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_14_15                                                       0x02c0
7107 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_14_15_BASE_IDX                                              3
7108 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_16_17                                                       0x02c1
7109 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_16_17_BASE_IDX                                              3
7110 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_18_19                                                       0x02c2
7111 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_18_19_BASE_IDX                                              3
7112 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_20_21                                                       0x02c3
7113 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_20_21_BASE_IDX                                              3
7114 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_22_23                                                       0x02c4
7115 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_22_23_BASE_IDX                                              3
7116 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_24_25                                                       0x02c5
7117 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_24_25_BASE_IDX                                              3
7118 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_26_27                                                       0x02c6
7119 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_26_27_BASE_IDX                                              3
7120 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_28_29                                                       0x02c7
7121 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_28_29_BASE_IDX                                              3
7122 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_30_31                                                       0x02c8
7123 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_30_31_BASE_IDX                                              3
7124 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_32_33                                                       0x02c9
7125 #define regMPCC_OGAM3_MPCC_OGAM_RAMB_REGION_32_33_BASE_IDX                                              3
7126 #define regMPCC_OGAM3_MPCC_GAMUT_REMAP_COEF_FORMAT                                                      0x02ca
7127 #define regMPCC_OGAM3_MPCC_GAMUT_REMAP_COEF_FORMAT_BASE_IDX                                             3
7128 #define regMPCC_OGAM3_MPCC_GAMUT_REMAP_MODE                                                             0x02cb
7129 #define regMPCC_OGAM3_MPCC_GAMUT_REMAP_MODE_BASE_IDX                                                    3
7130 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C11_C12_A                                                         0x02cc
7131 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C11_C12_A_BASE_IDX                                                3
7132 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C13_C14_A                                                         0x02cd
7133 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C13_C14_A_BASE_IDX                                                3
7134 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C21_C22_A                                                         0x02ce
7135 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C21_C22_A_BASE_IDX                                                3
7136 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C23_C24_A                                                         0x02cf
7137 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C23_C24_A_BASE_IDX                                                3
7138 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C31_C32_A                                                         0x02d0
7139 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C31_C32_A_BASE_IDX                                                3
7140 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C33_C34_A                                                         0x02d1
7141 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C33_C34_A_BASE_IDX                                                3
7142 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C11_C12_B                                                         0x02d2
7143 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C11_C12_B_BASE_IDX                                                3
7144 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C13_C14_B                                                         0x02d3
7145 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C13_C14_B_BASE_IDX                                                3
7146 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C21_C22_B                                                         0x02d4
7147 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C21_C22_B_BASE_IDX                                                3
7148 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C23_C24_B                                                         0x02d5
7149 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C23_C24_B_BASE_IDX                                                3
7150 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C31_C32_B                                                         0x02d6
7151 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C31_C32_B_BASE_IDX                                                3
7152 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C33_C34_B                                                         0x02d7
7153 #define regMPCC_OGAM3_MPC_GAMUT_REMAP_C33_C34_B_BASE_IDX                                                3
7154 
7155 
7156 // addressBlock: dce_dc_mpc_mpc_ocsc_dispdec
7157 // base address: 0x0
7158 #define regMPC_OUT0_MUX                                                                                 0x0580
7159 #define regMPC_OUT0_MUX_BASE_IDX                                                                        3
7160 #define regMPC_OUT0_DENORM_CONTROL                                                                      0x0581
7161 #define regMPC_OUT0_DENORM_CONTROL_BASE_IDX                                                             3
7162 #define regMPC_OUT0_DENORM_CLAMP_G_Y                                                                    0x0582
7163 #define regMPC_OUT0_DENORM_CLAMP_G_Y_BASE_IDX                                                           3
7164 #define regMPC_OUT0_DENORM_CLAMP_B_CB                                                                   0x0583
7165 #define regMPC_OUT0_DENORM_CLAMP_B_CB_BASE_IDX                                                          3
7166 #define regMPC_OUT1_MUX                                                                                 0x0584
7167 #define regMPC_OUT1_MUX_BASE_IDX                                                                        3
7168 #define regMPC_OUT1_DENORM_CONTROL                                                                      0x0585
7169 #define regMPC_OUT1_DENORM_CONTROL_BASE_IDX                                                             3
7170 #define regMPC_OUT1_DENORM_CLAMP_G_Y                                                                    0x0586
7171 #define regMPC_OUT1_DENORM_CLAMP_G_Y_BASE_IDX                                                           3
7172 #define regMPC_OUT1_DENORM_CLAMP_B_CB                                                                   0x0587
7173 #define regMPC_OUT1_DENORM_CLAMP_B_CB_BASE_IDX                                                          3
7174 #define regMPC_OUT2_MUX                                                                                 0x0588
7175 #define regMPC_OUT2_MUX_BASE_IDX                                                                        3
7176 #define regMPC_OUT2_DENORM_CONTROL                                                                      0x0589
7177 #define regMPC_OUT2_DENORM_CONTROL_BASE_IDX                                                             3
7178 #define regMPC_OUT2_DENORM_CLAMP_G_Y                                                                    0x058a
7179 #define regMPC_OUT2_DENORM_CLAMP_G_Y_BASE_IDX                                                           3
7180 #define regMPC_OUT2_DENORM_CLAMP_B_CB                                                                   0x058b
7181 #define regMPC_OUT2_DENORM_CLAMP_B_CB_BASE_IDX                                                          3
7182 #define regMPC_OUT3_MUX                                                                                 0x058c
7183 #define regMPC_OUT3_MUX_BASE_IDX                                                                        3
7184 #define regMPC_OUT3_DENORM_CONTROL                                                                      0x058d
7185 #define regMPC_OUT3_DENORM_CONTROL_BASE_IDX                                                             3
7186 #define regMPC_OUT3_DENORM_CLAMP_G_Y                                                                    0x058e
7187 #define regMPC_OUT3_DENORM_CLAMP_G_Y_BASE_IDX                                                           3
7188 #define regMPC_OUT3_DENORM_CLAMP_B_CB                                                                   0x058f
7189 #define regMPC_OUT3_DENORM_CLAMP_B_CB_BASE_IDX                                                          3
7190 #define regMPC_OUT_CSC_COEF_FORMAT                                                                      0x05a0
7191 #define regMPC_OUT_CSC_COEF_FORMAT_BASE_IDX                                                             3
7192 #define regMPC_OUT0_CSC_MODE                                                                            0x05a1
7193 #define regMPC_OUT0_CSC_MODE_BASE_IDX                                                                   3
7194 #define regMPC_OUT0_CSC_C11_C12_A                                                                       0x05a2
7195 #define regMPC_OUT0_CSC_C11_C12_A_BASE_IDX                                                              3
7196 #define regMPC_OUT0_CSC_C13_C14_A                                                                       0x05a3
7197 #define regMPC_OUT0_CSC_C13_C14_A_BASE_IDX                                                              3
7198 #define regMPC_OUT0_CSC_C21_C22_A                                                                       0x05a4
7199 #define regMPC_OUT0_CSC_C21_C22_A_BASE_IDX                                                              3
7200 #define regMPC_OUT0_CSC_C23_C24_A                                                                       0x05a5
7201 #define regMPC_OUT0_CSC_C23_C24_A_BASE_IDX                                                              3
7202 #define regMPC_OUT0_CSC_C31_C32_A                                                                       0x05a6
7203 #define regMPC_OUT0_CSC_C31_C32_A_BASE_IDX                                                              3
7204 #define regMPC_OUT0_CSC_C33_C34_A                                                                       0x05a7
7205 #define regMPC_OUT0_CSC_C33_C34_A_BASE_IDX                                                              3
7206 #define regMPC_OUT0_CSC_C11_C12_B                                                                       0x05a8
7207 #define regMPC_OUT0_CSC_C11_C12_B_BASE_IDX                                                              3
7208 #define regMPC_OUT0_CSC_C13_C14_B                                                                       0x05a9
7209 #define regMPC_OUT0_CSC_C13_C14_B_BASE_IDX                                                              3
7210 #define regMPC_OUT0_CSC_C21_C22_B                                                                       0x05aa
7211 #define regMPC_OUT0_CSC_C21_C22_B_BASE_IDX                                                              3
7212 #define regMPC_OUT0_CSC_C23_C24_B                                                                       0x05ab
7213 #define regMPC_OUT0_CSC_C23_C24_B_BASE_IDX                                                              3
7214 #define regMPC_OUT0_CSC_C31_C32_B                                                                       0x05ac
7215 #define regMPC_OUT0_CSC_C31_C32_B_BASE_IDX                                                              3
7216 #define regMPC_OUT0_CSC_C33_C34_B                                                                       0x05ad
7217 #define regMPC_OUT0_CSC_C33_C34_B_BASE_IDX                                                              3
7218 #define regMPC_OUT1_CSC_MODE                                                                            0x05ae
7219 #define regMPC_OUT1_CSC_MODE_BASE_IDX                                                                   3
7220 #define regMPC_OUT1_CSC_C11_C12_A                                                                       0x05af
7221 #define regMPC_OUT1_CSC_C11_C12_A_BASE_IDX                                                              3
7222 #define regMPC_OUT1_CSC_C13_C14_A                                                                       0x05b0
7223 #define regMPC_OUT1_CSC_C13_C14_A_BASE_IDX                                                              3
7224 #define regMPC_OUT1_CSC_C21_C22_A                                                                       0x05b1
7225 #define regMPC_OUT1_CSC_C21_C22_A_BASE_IDX                                                              3
7226 #define regMPC_OUT1_CSC_C23_C24_A                                                                       0x05b2
7227 #define regMPC_OUT1_CSC_C23_C24_A_BASE_IDX                                                              3
7228 #define regMPC_OUT1_CSC_C31_C32_A                                                                       0x05b3
7229 #define regMPC_OUT1_CSC_C31_C32_A_BASE_IDX                                                              3
7230 #define regMPC_OUT1_CSC_C33_C34_A                                                                       0x05b4
7231 #define regMPC_OUT1_CSC_C33_C34_A_BASE_IDX                                                              3
7232 #define regMPC_OUT1_CSC_C11_C12_B                                                                       0x05b5
7233 #define regMPC_OUT1_CSC_C11_C12_B_BASE_IDX                                                              3
7234 #define regMPC_OUT1_CSC_C13_C14_B                                                                       0x05b6
7235 #define regMPC_OUT1_CSC_C13_C14_B_BASE_IDX                                                              3
7236 #define regMPC_OUT1_CSC_C21_C22_B                                                                       0x05b7
7237 #define regMPC_OUT1_CSC_C21_C22_B_BASE_IDX                                                              3
7238 #define regMPC_OUT1_CSC_C23_C24_B                                                                       0x05b8
7239 #define regMPC_OUT1_CSC_C23_C24_B_BASE_IDX                                                              3
7240 #define regMPC_OUT1_CSC_C31_C32_B                                                                       0x05b9
7241 #define regMPC_OUT1_CSC_C31_C32_B_BASE_IDX                                                              3
7242 #define regMPC_OUT1_CSC_C33_C34_B                                                                       0x05ba
7243 #define regMPC_OUT1_CSC_C33_C34_B_BASE_IDX                                                              3
7244 #define regMPC_OUT2_CSC_MODE                                                                            0x05bb
7245 #define regMPC_OUT2_CSC_MODE_BASE_IDX                                                                   3
7246 #define regMPC_OUT2_CSC_C11_C12_A                                                                       0x05bc
7247 #define regMPC_OUT2_CSC_C11_C12_A_BASE_IDX                                                              3
7248 #define regMPC_OUT2_CSC_C13_C14_A                                                                       0x05bd
7249 #define regMPC_OUT2_CSC_C13_C14_A_BASE_IDX                                                              3
7250 #define regMPC_OUT2_CSC_C21_C22_A                                                                       0x05be
7251 #define regMPC_OUT2_CSC_C21_C22_A_BASE_IDX                                                              3
7252 #define regMPC_OUT2_CSC_C23_C24_A                                                                       0x05bf
7253 #define regMPC_OUT2_CSC_C23_C24_A_BASE_IDX                                                              3
7254 #define regMPC_OUT2_CSC_C31_C32_A                                                                       0x05c0
7255 #define regMPC_OUT2_CSC_C31_C32_A_BASE_IDX                                                              3
7256 #define regMPC_OUT2_CSC_C33_C34_A                                                                       0x05c1
7257 #define regMPC_OUT2_CSC_C33_C34_A_BASE_IDX                                                              3
7258 #define regMPC_OUT2_CSC_C11_C12_B                                                                       0x05c2
7259 #define regMPC_OUT2_CSC_C11_C12_B_BASE_IDX                                                              3
7260 #define regMPC_OUT2_CSC_C13_C14_B                                                                       0x05c3
7261 #define regMPC_OUT2_CSC_C13_C14_B_BASE_IDX                                                              3
7262 #define regMPC_OUT2_CSC_C21_C22_B                                                                       0x05c4
7263 #define regMPC_OUT2_CSC_C21_C22_B_BASE_IDX                                                              3
7264 #define regMPC_OUT2_CSC_C23_C24_B                                                                       0x05c5
7265 #define regMPC_OUT2_CSC_C23_C24_B_BASE_IDX                                                              3
7266 #define regMPC_OUT2_CSC_C31_C32_B                                                                       0x05c6
7267 #define regMPC_OUT2_CSC_C31_C32_B_BASE_IDX                                                              3
7268 #define regMPC_OUT2_CSC_C33_C34_B                                                                       0x05c7
7269 #define regMPC_OUT2_CSC_C33_C34_B_BASE_IDX                                                              3
7270 #define regMPC_OUT3_CSC_MODE                                                                            0x05c8
7271 #define regMPC_OUT3_CSC_MODE_BASE_IDX                                                                   3
7272 #define regMPC_OUT3_CSC_C11_C12_A                                                                       0x05c9
7273 #define regMPC_OUT3_CSC_C11_C12_A_BASE_IDX                                                              3
7274 #define regMPC_OUT3_CSC_C13_C14_A                                                                       0x05ca
7275 #define regMPC_OUT3_CSC_C13_C14_A_BASE_IDX                                                              3
7276 #define regMPC_OUT3_CSC_C21_C22_A                                                                       0x05cb
7277 #define regMPC_OUT3_CSC_C21_C22_A_BASE_IDX                                                              3
7278 #define regMPC_OUT3_CSC_C23_C24_A                                                                       0x05cc
7279 #define regMPC_OUT3_CSC_C23_C24_A_BASE_IDX                                                              3
7280 #define regMPC_OUT3_CSC_C31_C32_A                                                                       0x05cd
7281 #define regMPC_OUT3_CSC_C31_C32_A_BASE_IDX                                                              3
7282 #define regMPC_OUT3_CSC_C33_C34_A                                                                       0x05ce
7283 #define regMPC_OUT3_CSC_C33_C34_A_BASE_IDX                                                              3
7284 #define regMPC_OUT3_CSC_C11_C12_B                                                                       0x05cf
7285 #define regMPC_OUT3_CSC_C11_C12_B_BASE_IDX                                                              3
7286 #define regMPC_OUT3_CSC_C13_C14_B                                                                       0x05d0
7287 #define regMPC_OUT3_CSC_C13_C14_B_BASE_IDX                                                              3
7288 #define regMPC_OUT3_CSC_C21_C22_B                                                                       0x05d1
7289 #define regMPC_OUT3_CSC_C21_C22_B_BASE_IDX                                                              3
7290 #define regMPC_OUT3_CSC_C23_C24_B                                                                       0x05d2
7291 #define regMPC_OUT3_CSC_C23_C24_B_BASE_IDX                                                              3
7292 #define regMPC_OUT3_CSC_C31_C32_B                                                                       0x05d3
7293 #define regMPC_OUT3_CSC_C31_C32_B_BASE_IDX                                                              3
7294 #define regMPC_OUT3_CSC_C33_C34_B                                                                       0x05d4
7295 #define regMPC_OUT3_CSC_C33_C34_B_BASE_IDX                                                              3
7296 #define regMPC_OCSC_TEST_DEBUG_INDEX                                                                    0x0605
7297 #define regMPC_OCSC_TEST_DEBUG_INDEX_BASE_IDX                                                           3
7298 #define regMPC_OCSC_TEST_DEBUG_DATA                                                                     0x0606
7299 #define regMPC_OCSC_TEST_DEBUG_DATA_BASE_IDX                                                            3
7300 
7301 
7302 // addressBlock: dce_dc_mpc_mpc_rmu_dispdec
7303 // base address: 0x0
7304 #define regMPC_RMU_CONTROL                                                                              0x0680
7305 #define regMPC_RMU_CONTROL_BASE_IDX                                                                     3
7306 #define regMPC_RMU_MEM_PWR_CTRL                                                                         0x0681
7307 #define regMPC_RMU_MEM_PWR_CTRL_BASE_IDX                                                                3
7308 #define regMPC_RMU0_SHAPER_CONTROL                                                                      0x0682
7309 #define regMPC_RMU0_SHAPER_CONTROL_BASE_IDX                                                             3
7310 #define regMPC_RMU0_SHAPER_OFFSET_R                                                                     0x0683
7311 #define regMPC_RMU0_SHAPER_OFFSET_R_BASE_IDX                                                            3
7312 #define regMPC_RMU0_SHAPER_OFFSET_G                                                                     0x0684
7313 #define regMPC_RMU0_SHAPER_OFFSET_G_BASE_IDX                                                            3
7314 #define regMPC_RMU0_SHAPER_OFFSET_B                                                                     0x0685
7315 #define regMPC_RMU0_SHAPER_OFFSET_B_BASE_IDX                                                            3
7316 #define regMPC_RMU0_SHAPER_SCALE_R                                                                      0x0686
7317 #define regMPC_RMU0_SHAPER_SCALE_R_BASE_IDX                                                             3
7318 #define regMPC_RMU0_SHAPER_SCALE_G_B                                                                    0x0687
7319 #define regMPC_RMU0_SHAPER_SCALE_G_B_BASE_IDX                                                           3
7320 #define regMPC_RMU0_SHAPER_LUT_INDEX                                                                    0x0688
7321 #define regMPC_RMU0_SHAPER_LUT_INDEX_BASE_IDX                                                           3
7322 #define regMPC_RMU0_SHAPER_LUT_DATA                                                                     0x0689
7323 #define regMPC_RMU0_SHAPER_LUT_DATA_BASE_IDX                                                            3
7324 #define regMPC_RMU0_SHAPER_LUT_WRITE_EN_MASK                                                            0x068a
7325 #define regMPC_RMU0_SHAPER_LUT_WRITE_EN_MASK_BASE_IDX                                                   3
7326 #define regMPC_RMU0_SHAPER_RAMA_START_CNTL_B                                                            0x068b
7327 #define regMPC_RMU0_SHAPER_RAMA_START_CNTL_B_BASE_IDX                                                   3
7328 #define regMPC_RMU0_SHAPER_RAMA_START_CNTL_G                                                            0x068c
7329 #define regMPC_RMU0_SHAPER_RAMA_START_CNTL_G_BASE_IDX                                                   3
7330 #define regMPC_RMU0_SHAPER_RAMA_START_CNTL_R                                                            0x068d
7331 #define regMPC_RMU0_SHAPER_RAMA_START_CNTL_R_BASE_IDX                                                   3
7332 #define regMPC_RMU0_SHAPER_RAMA_END_CNTL_B                                                              0x068e
7333 #define regMPC_RMU0_SHAPER_RAMA_END_CNTL_B_BASE_IDX                                                     3
7334 #define regMPC_RMU0_SHAPER_RAMA_END_CNTL_G                                                              0x068f
7335 #define regMPC_RMU0_SHAPER_RAMA_END_CNTL_G_BASE_IDX                                                     3
7336 #define regMPC_RMU0_SHAPER_RAMA_END_CNTL_R                                                              0x0690
7337 #define regMPC_RMU0_SHAPER_RAMA_END_CNTL_R_BASE_IDX                                                     3
7338 #define regMPC_RMU0_SHAPER_RAMA_REGION_0_1                                                              0x0691
7339 #define regMPC_RMU0_SHAPER_RAMA_REGION_0_1_BASE_IDX                                                     3
7340 #define regMPC_RMU0_SHAPER_RAMA_REGION_2_3                                                              0x0692
7341 #define regMPC_RMU0_SHAPER_RAMA_REGION_2_3_BASE_IDX                                                     3
7342 #define regMPC_RMU0_SHAPER_RAMA_REGION_4_5                                                              0x0693
7343 #define regMPC_RMU0_SHAPER_RAMA_REGION_4_5_BASE_IDX                                                     3
7344 #define regMPC_RMU0_SHAPER_RAMA_REGION_6_7                                                              0x0694
7345 #define regMPC_RMU0_SHAPER_RAMA_REGION_6_7_BASE_IDX                                                     3
7346 #define regMPC_RMU0_SHAPER_RAMA_REGION_8_9                                                              0x0695
7347 #define regMPC_RMU0_SHAPER_RAMA_REGION_8_9_BASE_IDX                                                     3
7348 #define regMPC_RMU0_SHAPER_RAMA_REGION_10_11                                                            0x0696
7349 #define regMPC_RMU0_SHAPER_RAMA_REGION_10_11_BASE_IDX                                                   3
7350 #define regMPC_RMU0_SHAPER_RAMA_REGION_12_13                                                            0x0697
7351 #define regMPC_RMU0_SHAPER_RAMA_REGION_12_13_BASE_IDX                                                   3
7352 #define regMPC_RMU0_SHAPER_RAMA_REGION_14_15                                                            0x0698
7353 #define regMPC_RMU0_SHAPER_RAMA_REGION_14_15_BASE_IDX                                                   3
7354 #define regMPC_RMU0_SHAPER_RAMA_REGION_16_17                                                            0x0699
7355 #define regMPC_RMU0_SHAPER_RAMA_REGION_16_17_BASE_IDX                                                   3
7356 #define regMPC_RMU0_SHAPER_RAMA_REGION_18_19                                                            0x069a
7357 #define regMPC_RMU0_SHAPER_RAMA_REGION_18_19_BASE_IDX                                                   3
7358 #define regMPC_RMU0_SHAPER_RAMA_REGION_20_21                                                            0x069b
7359 #define regMPC_RMU0_SHAPER_RAMA_REGION_20_21_BASE_IDX                                                   3
7360 #define regMPC_RMU0_SHAPER_RAMA_REGION_22_23                                                            0x069c
7361 #define regMPC_RMU0_SHAPER_RAMA_REGION_22_23_BASE_IDX                                                   3
7362 #define regMPC_RMU0_SHAPER_RAMA_REGION_24_25                                                            0x069d
7363 #define regMPC_RMU0_SHAPER_RAMA_REGION_24_25_BASE_IDX                                                   3
7364 #define regMPC_RMU0_SHAPER_RAMA_REGION_26_27                                                            0x069e
7365 #define regMPC_RMU0_SHAPER_RAMA_REGION_26_27_BASE_IDX                                                   3
7366 #define regMPC_RMU0_SHAPER_RAMA_REGION_28_29                                                            0x069f
7367 #define regMPC_RMU0_SHAPER_RAMA_REGION_28_29_BASE_IDX                                                   3
7368 #define regMPC_RMU0_SHAPER_RAMA_REGION_30_31                                                            0x06a0
7369 #define regMPC_RMU0_SHAPER_RAMA_REGION_30_31_BASE_IDX                                                   3
7370 #define regMPC_RMU0_SHAPER_RAMA_REGION_32_33                                                            0x06a1
7371 #define regMPC_RMU0_SHAPER_RAMA_REGION_32_33_BASE_IDX                                                   3
7372 #define regMPC_RMU0_SHAPER_RAMB_START_CNTL_B                                                            0x06a2
7373 #define regMPC_RMU0_SHAPER_RAMB_START_CNTL_B_BASE_IDX                                                   3
7374 #define regMPC_RMU0_SHAPER_RAMB_START_CNTL_G                                                            0x06a3
7375 #define regMPC_RMU0_SHAPER_RAMB_START_CNTL_G_BASE_IDX                                                   3
7376 #define regMPC_RMU0_SHAPER_RAMB_START_CNTL_R                                                            0x06a4
7377 #define regMPC_RMU0_SHAPER_RAMB_START_CNTL_R_BASE_IDX                                                   3
7378 #define regMPC_RMU0_SHAPER_RAMB_END_CNTL_B                                                              0x06a5
7379 #define regMPC_RMU0_SHAPER_RAMB_END_CNTL_B_BASE_IDX                                                     3
7380 #define regMPC_RMU0_SHAPER_RAMB_END_CNTL_G                                                              0x06a6
7381 #define regMPC_RMU0_SHAPER_RAMB_END_CNTL_G_BASE_IDX                                                     3
7382 #define regMPC_RMU0_SHAPER_RAMB_END_CNTL_R                                                              0x06a7
7383 #define regMPC_RMU0_SHAPER_RAMB_END_CNTL_R_BASE_IDX                                                     3
7384 #define regMPC_RMU0_SHAPER_RAMB_REGION_0_1                                                              0x06a8
7385 #define regMPC_RMU0_SHAPER_RAMB_REGION_0_1_BASE_IDX                                                     3
7386 #define regMPC_RMU0_SHAPER_RAMB_REGION_2_3                                                              0x06a9
7387 #define regMPC_RMU0_SHAPER_RAMB_REGION_2_3_BASE_IDX                                                     3
7388 #define regMPC_RMU0_SHAPER_RAMB_REGION_4_5                                                              0x06aa
7389 #define regMPC_RMU0_SHAPER_RAMB_REGION_4_5_BASE_IDX                                                     3
7390 #define regMPC_RMU0_SHAPER_RAMB_REGION_6_7                                                              0x06ab
7391 #define regMPC_RMU0_SHAPER_RAMB_REGION_6_7_BASE_IDX                                                     3
7392 #define regMPC_RMU0_SHAPER_RAMB_REGION_8_9                                                              0x06ac
7393 #define regMPC_RMU0_SHAPER_RAMB_REGION_8_9_BASE_IDX                                                     3
7394 #define regMPC_RMU0_SHAPER_RAMB_REGION_10_11                                                            0x06ad
7395 #define regMPC_RMU0_SHAPER_RAMB_REGION_10_11_BASE_IDX                                                   3
7396 #define regMPC_RMU0_SHAPER_RAMB_REGION_12_13                                                            0x06ae
7397 #define regMPC_RMU0_SHAPER_RAMB_REGION_12_13_BASE_IDX                                                   3
7398 #define regMPC_RMU0_SHAPER_RAMB_REGION_14_15                                                            0x06af
7399 #define regMPC_RMU0_SHAPER_RAMB_REGION_14_15_BASE_IDX                                                   3
7400 #define regMPC_RMU0_SHAPER_RAMB_REGION_16_17                                                            0x06b0
7401 #define regMPC_RMU0_SHAPER_RAMB_REGION_16_17_BASE_IDX                                                   3
7402 #define regMPC_RMU0_SHAPER_RAMB_REGION_18_19                                                            0x06b1
7403 #define regMPC_RMU0_SHAPER_RAMB_REGION_18_19_BASE_IDX                                                   3
7404 #define regMPC_RMU0_SHAPER_RAMB_REGION_20_21                                                            0x06b2
7405 #define regMPC_RMU0_SHAPER_RAMB_REGION_20_21_BASE_IDX                                                   3
7406 #define regMPC_RMU0_SHAPER_RAMB_REGION_22_23                                                            0x06b3
7407 #define regMPC_RMU0_SHAPER_RAMB_REGION_22_23_BASE_IDX                                                   3
7408 #define regMPC_RMU0_SHAPER_RAMB_REGION_24_25                                                            0x06b4
7409 #define regMPC_RMU0_SHAPER_RAMB_REGION_24_25_BASE_IDX                                                   3
7410 #define regMPC_RMU0_SHAPER_RAMB_REGION_26_27                                                            0x06b5
7411 #define regMPC_RMU0_SHAPER_RAMB_REGION_26_27_BASE_IDX                                                   3
7412 #define regMPC_RMU0_SHAPER_RAMB_REGION_28_29                                                            0x06b6
7413 #define regMPC_RMU0_SHAPER_RAMB_REGION_28_29_BASE_IDX                                                   3
7414 #define regMPC_RMU0_SHAPER_RAMB_REGION_30_31                                                            0x06b7
7415 #define regMPC_RMU0_SHAPER_RAMB_REGION_30_31_BASE_IDX                                                   3
7416 #define regMPC_RMU0_SHAPER_RAMB_REGION_32_33                                                            0x06b8
7417 #define regMPC_RMU0_SHAPER_RAMB_REGION_32_33_BASE_IDX                                                   3
7418 #define regMPC_RMU0_3DLUT_MODE                                                                          0x06b9
7419 #define regMPC_RMU0_3DLUT_MODE_BASE_IDX                                                                 3
7420 #define regMPC_RMU0_3DLUT_INDEX                                                                         0x06ba
7421 #define regMPC_RMU0_3DLUT_INDEX_BASE_IDX                                                                3
7422 #define regMPC_RMU0_3DLUT_DATA                                                                          0x06bb
7423 #define regMPC_RMU0_3DLUT_DATA_BASE_IDX                                                                 3
7424 #define regMPC_RMU0_3DLUT_DATA_30BIT                                                                    0x06bc
7425 #define regMPC_RMU0_3DLUT_DATA_30BIT_BASE_IDX                                                           3
7426 #define regMPC_RMU0_3DLUT_READ_WRITE_CONTROL                                                            0x06bd
7427 #define regMPC_RMU0_3DLUT_READ_WRITE_CONTROL_BASE_IDX                                                   3
7428 #define regMPC_RMU0_3DLUT_OUT_NORM_FACTOR                                                               0x06be
7429 #define regMPC_RMU0_3DLUT_OUT_NORM_FACTOR_BASE_IDX                                                      3
7430 #define regMPC_RMU0_3DLUT_OUT_OFFSET_R                                                                  0x06bf
7431 #define regMPC_RMU0_3DLUT_OUT_OFFSET_R_BASE_IDX                                                         3
7432 #define regMPC_RMU0_3DLUT_OUT_OFFSET_G                                                                  0x06c0
7433 #define regMPC_RMU0_3DLUT_OUT_OFFSET_G_BASE_IDX                                                         3
7434 #define regMPC_RMU0_3DLUT_OUT_OFFSET_B                                                                  0x06c1
7435 #define regMPC_RMU0_3DLUT_OUT_OFFSET_B_BASE_IDX                                                         3
7436 #define regMPC_RMU1_SHAPER_CONTROL                                                                      0x06c2
7437 #define regMPC_RMU1_SHAPER_CONTROL_BASE_IDX                                                             3
7438 #define regMPC_RMU1_SHAPER_OFFSET_R                                                                     0x06c3
7439 #define regMPC_RMU1_SHAPER_OFFSET_R_BASE_IDX                                                            3
7440 #define regMPC_RMU1_SHAPER_OFFSET_G                                                                     0x06c4
7441 #define regMPC_RMU1_SHAPER_OFFSET_G_BASE_IDX                                                            3
7442 #define regMPC_RMU1_SHAPER_OFFSET_B                                                                     0x06c5
7443 #define regMPC_RMU1_SHAPER_OFFSET_B_BASE_IDX                                                            3
7444 #define regMPC_RMU1_SHAPER_SCALE_R                                                                      0x06c6
7445 #define regMPC_RMU1_SHAPER_SCALE_R_BASE_IDX                                                             3
7446 #define regMPC_RMU1_SHAPER_SCALE_G_B                                                                    0x06c7
7447 #define regMPC_RMU1_SHAPER_SCALE_G_B_BASE_IDX                                                           3
7448 #define regMPC_RMU1_SHAPER_LUT_INDEX                                                                    0x06c8
7449 #define regMPC_RMU1_SHAPER_LUT_INDEX_BASE_IDX                                                           3
7450 #define regMPC_RMU1_SHAPER_LUT_DATA                                                                     0x06c9
7451 #define regMPC_RMU1_SHAPER_LUT_DATA_BASE_IDX                                                            3
7452 #define regMPC_RMU1_SHAPER_LUT_WRITE_EN_MASK                                                            0x06ca
7453 #define regMPC_RMU1_SHAPER_LUT_WRITE_EN_MASK_BASE_IDX                                                   3
7454 #define regMPC_RMU1_SHAPER_RAMA_START_CNTL_B                                                            0x06cb
7455 #define regMPC_RMU1_SHAPER_RAMA_START_CNTL_B_BASE_IDX                                                   3
7456 #define regMPC_RMU1_SHAPER_RAMA_START_CNTL_G                                                            0x06cc
7457 #define regMPC_RMU1_SHAPER_RAMA_START_CNTL_G_BASE_IDX                                                   3
7458 #define regMPC_RMU1_SHAPER_RAMA_START_CNTL_R                                                            0x06cd
7459 #define regMPC_RMU1_SHAPER_RAMA_START_CNTL_R_BASE_IDX                                                   3
7460 #define regMPC_RMU1_SHAPER_RAMA_END_CNTL_B                                                              0x06ce
7461 #define regMPC_RMU1_SHAPER_RAMA_END_CNTL_B_BASE_IDX                                                     3
7462 #define regMPC_RMU1_SHAPER_RAMA_END_CNTL_G                                                              0x06cf
7463 #define regMPC_RMU1_SHAPER_RAMA_END_CNTL_G_BASE_IDX                                                     3
7464 #define regMPC_RMU1_SHAPER_RAMA_END_CNTL_R                                                              0x06d0
7465 #define regMPC_RMU1_SHAPER_RAMA_END_CNTL_R_BASE_IDX                                                     3
7466 #define regMPC_RMU1_SHAPER_RAMA_REGION_0_1                                                              0x06d1
7467 #define regMPC_RMU1_SHAPER_RAMA_REGION_0_1_BASE_IDX                                                     3
7468 #define regMPC_RMU1_SHAPER_RAMA_REGION_2_3                                                              0x06d2
7469 #define regMPC_RMU1_SHAPER_RAMA_REGION_2_3_BASE_IDX                                                     3
7470 #define regMPC_RMU1_SHAPER_RAMA_REGION_4_5                                                              0x06d3
7471 #define regMPC_RMU1_SHAPER_RAMA_REGION_4_5_BASE_IDX                                                     3
7472 #define regMPC_RMU1_SHAPER_RAMA_REGION_6_7                                                              0x06d4
7473 #define regMPC_RMU1_SHAPER_RAMA_REGION_6_7_BASE_IDX                                                     3
7474 #define regMPC_RMU1_SHAPER_RAMA_REGION_8_9                                                              0x06d5
7475 #define regMPC_RMU1_SHAPER_RAMA_REGION_8_9_BASE_IDX                                                     3
7476 #define regMPC_RMU1_SHAPER_RAMA_REGION_10_11                                                            0x06d6
7477 #define regMPC_RMU1_SHAPER_RAMA_REGION_10_11_BASE_IDX                                                   3
7478 #define regMPC_RMU1_SHAPER_RAMA_REGION_12_13                                                            0x06d7
7479 #define regMPC_RMU1_SHAPER_RAMA_REGION_12_13_BASE_IDX                                                   3
7480 #define regMPC_RMU1_SHAPER_RAMA_REGION_14_15                                                            0x06d8
7481 #define regMPC_RMU1_SHAPER_RAMA_REGION_14_15_BASE_IDX                                                   3
7482 #define regMPC_RMU1_SHAPER_RAMA_REGION_16_17                                                            0x06d9
7483 #define regMPC_RMU1_SHAPER_RAMA_REGION_16_17_BASE_IDX                                                   3
7484 #define regMPC_RMU1_SHAPER_RAMA_REGION_18_19                                                            0x06da
7485 #define regMPC_RMU1_SHAPER_RAMA_REGION_18_19_BASE_IDX                                                   3
7486 #define regMPC_RMU1_SHAPER_RAMA_REGION_20_21                                                            0x06db
7487 #define regMPC_RMU1_SHAPER_RAMA_REGION_20_21_BASE_IDX                                                   3
7488 #define regMPC_RMU1_SHAPER_RAMA_REGION_22_23                                                            0x06dc
7489 #define regMPC_RMU1_SHAPER_RAMA_REGION_22_23_BASE_IDX                                                   3
7490 #define regMPC_RMU1_SHAPER_RAMA_REGION_24_25                                                            0x06dd
7491 #define regMPC_RMU1_SHAPER_RAMA_REGION_24_25_BASE_IDX                                                   3
7492 #define regMPC_RMU1_SHAPER_RAMA_REGION_26_27                                                            0x06de
7493 #define regMPC_RMU1_SHAPER_RAMA_REGION_26_27_BASE_IDX                                                   3
7494 #define regMPC_RMU1_SHAPER_RAMA_REGION_28_29                                                            0x06df
7495 #define regMPC_RMU1_SHAPER_RAMA_REGION_28_29_BASE_IDX                                                   3
7496 #define regMPC_RMU1_SHAPER_RAMA_REGION_30_31                                                            0x06e0
7497 #define regMPC_RMU1_SHAPER_RAMA_REGION_30_31_BASE_IDX                                                   3
7498 #define regMPC_RMU1_SHAPER_RAMA_REGION_32_33                                                            0x06e1
7499 #define regMPC_RMU1_SHAPER_RAMA_REGION_32_33_BASE_IDX                                                   3
7500 #define regMPC_RMU1_SHAPER_RAMB_START_CNTL_B                                                            0x06e2
7501 #define regMPC_RMU1_SHAPER_RAMB_START_CNTL_B_BASE_IDX                                                   3
7502 #define regMPC_RMU1_SHAPER_RAMB_START_CNTL_G                                                            0x06e3
7503 #define regMPC_RMU1_SHAPER_RAMB_START_CNTL_G_BASE_IDX                                                   3
7504 #define regMPC_RMU1_SHAPER_RAMB_START_CNTL_R                                                            0x06e4
7505 #define regMPC_RMU1_SHAPER_RAMB_START_CNTL_R_BASE_IDX                                                   3
7506 #define regMPC_RMU1_SHAPER_RAMB_END_CNTL_B                                                              0x06e5
7507 #define regMPC_RMU1_SHAPER_RAMB_END_CNTL_B_BASE_IDX                                                     3
7508 #define regMPC_RMU1_SHAPER_RAMB_END_CNTL_G                                                              0x06e6
7509 #define regMPC_RMU1_SHAPER_RAMB_END_CNTL_G_BASE_IDX                                                     3
7510 #define regMPC_RMU1_SHAPER_RAMB_END_CNTL_R                                                              0x06e7
7511 #define regMPC_RMU1_SHAPER_RAMB_END_CNTL_R_BASE_IDX                                                     3
7512 #define regMPC_RMU1_SHAPER_RAMB_REGION_0_1                                                              0x06e8
7513 #define regMPC_RMU1_SHAPER_RAMB_REGION_0_1_BASE_IDX                                                     3
7514 #define regMPC_RMU1_SHAPER_RAMB_REGION_2_3                                                              0x06e9
7515 #define regMPC_RMU1_SHAPER_RAMB_REGION_2_3_BASE_IDX                                                     3
7516 #define regMPC_RMU1_SHAPER_RAMB_REGION_4_5                                                              0x06ea
7517 #define regMPC_RMU1_SHAPER_RAMB_REGION_4_5_BASE_IDX                                                     3
7518 #define regMPC_RMU1_SHAPER_RAMB_REGION_6_7                                                              0x06eb
7519 #define regMPC_RMU1_SHAPER_RAMB_REGION_6_7_BASE_IDX                                                     3
7520 #define regMPC_RMU1_SHAPER_RAMB_REGION_8_9                                                              0x06ec
7521 #define regMPC_RMU1_SHAPER_RAMB_REGION_8_9_BASE_IDX                                                     3
7522 #define regMPC_RMU1_SHAPER_RAMB_REGION_10_11                                                            0x06ed
7523 #define regMPC_RMU1_SHAPER_RAMB_REGION_10_11_BASE_IDX                                                   3
7524 #define regMPC_RMU1_SHAPER_RAMB_REGION_12_13                                                            0x06ee
7525 #define regMPC_RMU1_SHAPER_RAMB_REGION_12_13_BASE_IDX                                                   3
7526 #define regMPC_RMU1_SHAPER_RAMB_REGION_14_15                                                            0x06ef
7527 #define regMPC_RMU1_SHAPER_RAMB_REGION_14_15_BASE_IDX                                                   3
7528 #define regMPC_RMU1_SHAPER_RAMB_REGION_16_17                                                            0x06f0
7529 #define regMPC_RMU1_SHAPER_RAMB_REGION_16_17_BASE_IDX                                                   3
7530 #define regMPC_RMU1_SHAPER_RAMB_REGION_18_19                                                            0x06f1
7531 #define regMPC_RMU1_SHAPER_RAMB_REGION_18_19_BASE_IDX                                                   3
7532 #define regMPC_RMU1_SHAPER_RAMB_REGION_20_21                                                            0x06f2
7533 #define regMPC_RMU1_SHAPER_RAMB_REGION_20_21_BASE_IDX                                                   3
7534 #define regMPC_RMU1_SHAPER_RAMB_REGION_22_23                                                            0x06f3
7535 #define regMPC_RMU1_SHAPER_RAMB_REGION_22_23_BASE_IDX                                                   3
7536 #define regMPC_RMU1_SHAPER_RAMB_REGION_24_25                                                            0x06f4
7537 #define regMPC_RMU1_SHAPER_RAMB_REGION_24_25_BASE_IDX                                                   3
7538 #define regMPC_RMU1_SHAPER_RAMB_REGION_26_27                                                            0x06f5
7539 #define regMPC_RMU1_SHAPER_RAMB_REGION_26_27_BASE_IDX                                                   3
7540 #define regMPC_RMU1_SHAPER_RAMB_REGION_28_29                                                            0x06f6
7541 #define regMPC_RMU1_SHAPER_RAMB_REGION_28_29_BASE_IDX                                                   3
7542 #define regMPC_RMU1_SHAPER_RAMB_REGION_30_31                                                            0x06f7
7543 #define regMPC_RMU1_SHAPER_RAMB_REGION_30_31_BASE_IDX                                                   3
7544 #define regMPC_RMU1_SHAPER_RAMB_REGION_32_33                                                            0x06f8
7545 #define regMPC_RMU1_SHAPER_RAMB_REGION_32_33_BASE_IDX                                                   3
7546 #define regMPC_RMU1_3DLUT_MODE                                                                          0x06f9
7547 #define regMPC_RMU1_3DLUT_MODE_BASE_IDX                                                                 3
7548 #define regMPC_RMU1_3DLUT_INDEX                                                                         0x06fa
7549 #define regMPC_RMU1_3DLUT_INDEX_BASE_IDX                                                                3
7550 #define regMPC_RMU1_3DLUT_DATA                                                                          0x06fb
7551 #define regMPC_RMU1_3DLUT_DATA_BASE_IDX                                                                 3
7552 #define regMPC_RMU1_3DLUT_DATA_30BIT                                                                    0x06fc
7553 #define regMPC_RMU1_3DLUT_DATA_30BIT_BASE_IDX                                                           3
7554 #define regMPC_RMU1_3DLUT_READ_WRITE_CONTROL                                                            0x06fd
7555 #define regMPC_RMU1_3DLUT_READ_WRITE_CONTROL_BASE_IDX                                                   3
7556 #define regMPC_RMU1_3DLUT_OUT_NORM_FACTOR                                                               0x06fe
7557 #define regMPC_RMU1_3DLUT_OUT_NORM_FACTOR_BASE_IDX                                                      3
7558 #define regMPC_RMU1_3DLUT_OUT_OFFSET_R                                                                  0x06ff
7559 #define regMPC_RMU1_3DLUT_OUT_OFFSET_R_BASE_IDX                                                         3
7560 #define regMPC_RMU1_3DLUT_OUT_OFFSET_G                                                                  0x0700
7561 #define regMPC_RMU1_3DLUT_OUT_OFFSET_G_BASE_IDX                                                         3
7562 #define regMPC_RMU1_3DLUT_OUT_OFFSET_B                                                                  0x0701
7563 #define regMPC_RMU1_3DLUT_OUT_OFFSET_B_BASE_IDX                                                         3
7564 
7565 
7566 // addressBlock: dce_dc_opp_abm0_dispdec
7567 // base address: 0x0
7568 #define regABM0_BL1_PWM_AMBIENT_LIGHT_LEVEL                                                             0x0e7a
7569 #define regABM0_BL1_PWM_AMBIENT_LIGHT_LEVEL_BASE_IDX                                                    3
7570 #define regABM0_BL1_PWM_USER_LEVEL                                                                      0x0e7b
7571 #define regABM0_BL1_PWM_USER_LEVEL_BASE_IDX                                                             3
7572 #define regABM0_BL1_PWM_TARGET_ABM_LEVEL                                                                0x0e7c
7573 #define regABM0_BL1_PWM_TARGET_ABM_LEVEL_BASE_IDX                                                       3
7574 #define regABM0_BL1_PWM_CURRENT_ABM_LEVEL                                                               0x0e7d
7575 #define regABM0_BL1_PWM_CURRENT_ABM_LEVEL_BASE_IDX                                                      3
7576 #define regABM0_BL1_PWM_FINAL_DUTY_CYCLE                                                                0x0e7e
7577 #define regABM0_BL1_PWM_FINAL_DUTY_CYCLE_BASE_IDX                                                       3
7578 #define regABM0_BL1_PWM_MINIMUM_DUTY_CYCLE                                                              0x0e7f
7579 #define regABM0_BL1_PWM_MINIMUM_DUTY_CYCLE_BASE_IDX                                                     3
7580 #define regABM0_BL1_PWM_ABM_CNTL                                                                        0x0e80
7581 #define regABM0_BL1_PWM_ABM_CNTL_BASE_IDX                                                               3
7582 #define regABM0_BL1_PWM_BL_UPDATE_SAMPLE_RATE                                                           0x0e81
7583 #define regABM0_BL1_PWM_BL_UPDATE_SAMPLE_RATE_BASE_IDX                                                  3
7584 #define regABM0_BL1_PWM_GRP2_REG_LOCK                                                                   0x0e82
7585 #define regABM0_BL1_PWM_GRP2_REG_LOCK_BASE_IDX                                                          3
7586 #define regABM0_DC_ABM1_CNTL                                                                            0x0e83
7587 #define regABM0_DC_ABM1_CNTL_BASE_IDX                                                                   3
7588 #define regABM0_DC_ABM1_IPCSC_COEFF_SEL                                                                 0x0e84
7589 #define regABM0_DC_ABM1_IPCSC_COEFF_SEL_BASE_IDX                                                        3
7590 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_0                                                              0x0e85
7591 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_0_BASE_IDX                                                     3
7592 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_1                                                              0x0e86
7593 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_1_BASE_IDX                                                     3
7594 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_2                                                              0x0e87
7595 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_2_BASE_IDX                                                     3
7596 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_3                                                              0x0e88
7597 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_3_BASE_IDX                                                     3
7598 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_4                                                              0x0e89
7599 #define regABM0_DC_ABM1_ACE_OFFSET_SLOPE_4_BASE_IDX                                                     3
7600 #define regABM0_DC_ABM1_ACE_THRES_12                                                                    0x0e8a
7601 #define regABM0_DC_ABM1_ACE_THRES_12_BASE_IDX                                                           3
7602 #define regABM0_DC_ABM1_ACE_THRES_34                                                                    0x0e8b
7603 #define regABM0_DC_ABM1_ACE_THRES_34_BASE_IDX                                                           3
7604 #define regABM0_DC_ABM1_ACE_CNTL_MISC                                                                   0x0e8c
7605 #define regABM0_DC_ABM1_ACE_CNTL_MISC_BASE_IDX                                                          3
7606 #define regABM0_DC_ABM1_HGLS_REG_READ_PROGRESS                                                          0x0e8e
7607 #define regABM0_DC_ABM1_HGLS_REG_READ_PROGRESS_BASE_IDX                                                 3
7608 #define regABM0_DC_ABM1_HG_MISC_CTRL                                                                    0x0e8f
7609 #define regABM0_DC_ABM1_HG_MISC_CTRL_BASE_IDX                                                           3
7610 #define regABM0_DC_ABM1_LS_SUM_OF_LUMA                                                                  0x0e90
7611 #define regABM0_DC_ABM1_LS_SUM_OF_LUMA_BASE_IDX                                                         3
7612 #define regABM0_DC_ABM1_LS_MIN_MAX_LUMA                                                                 0x0e91
7613 #define regABM0_DC_ABM1_LS_MIN_MAX_LUMA_BASE_IDX                                                        3
7614 #define regABM0_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA                                                        0x0e92
7615 #define regABM0_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA_BASE_IDX                                               3
7616 #define regABM0_DC_ABM1_LS_PIXEL_COUNT                                                                  0x0e93
7617 #define regABM0_DC_ABM1_LS_PIXEL_COUNT_BASE_IDX                                                         3
7618 #define regABM0_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES                                                    0x0e94
7619 #define regABM0_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES_BASE_IDX                                           3
7620 #define regABM0_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT                                                        0x0e95
7621 #define regABM0_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7622 #define regABM0_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT                                                        0x0e96
7623 #define regABM0_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7624 #define regABM0_DC_ABM1_HG_SAMPLE_RATE                                                                  0x0e97
7625 #define regABM0_DC_ABM1_HG_SAMPLE_RATE_BASE_IDX                                                         3
7626 #define regABM0_DC_ABM1_LS_SAMPLE_RATE                                                                  0x0e98
7627 #define regABM0_DC_ABM1_LS_SAMPLE_RATE_BASE_IDX                                                         3
7628 #define regABM0_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG                                                          0x0e99
7629 #define regABM0_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG_BASE_IDX                                                 3
7630 #define regABM0_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX                                                          0x0e9a
7631 #define regABM0_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX_BASE_IDX                                                 3
7632 #define regABM0_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX                                                         0x0e9b
7633 #define regABM0_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX_BASE_IDX                                                3
7634 #define regABM0_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX                                                        0x0e9c
7635 #define regABM0_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX_BASE_IDX                                               3
7636 #define regABM0_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX                                                        0x0e9d
7637 #define regABM0_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX_BASE_IDX                                               3
7638 #define regABM0_DC_ABM1_HG_RESULT_1                                                                     0x0e9e
7639 #define regABM0_DC_ABM1_HG_RESULT_1_BASE_IDX                                                            3
7640 #define regABM0_DC_ABM1_HG_RESULT_2                                                                     0x0e9f
7641 #define regABM0_DC_ABM1_HG_RESULT_2_BASE_IDX                                                            3
7642 #define regABM0_DC_ABM1_HG_RESULT_3                                                                     0x0ea0
7643 #define regABM0_DC_ABM1_HG_RESULT_3_BASE_IDX                                                            3
7644 #define regABM0_DC_ABM1_HG_RESULT_4                                                                     0x0ea1
7645 #define regABM0_DC_ABM1_HG_RESULT_4_BASE_IDX                                                            3
7646 #define regABM0_DC_ABM1_HG_RESULT_5                                                                     0x0ea2
7647 #define regABM0_DC_ABM1_HG_RESULT_5_BASE_IDX                                                            3
7648 #define regABM0_DC_ABM1_HG_RESULT_6                                                                     0x0ea3
7649 #define regABM0_DC_ABM1_HG_RESULT_6_BASE_IDX                                                            3
7650 #define regABM0_DC_ABM1_HG_RESULT_7                                                                     0x0ea4
7651 #define regABM0_DC_ABM1_HG_RESULT_7_BASE_IDX                                                            3
7652 #define regABM0_DC_ABM1_HG_RESULT_8                                                                     0x0ea5
7653 #define regABM0_DC_ABM1_HG_RESULT_8_BASE_IDX                                                            3
7654 #define regABM0_DC_ABM1_HG_RESULT_9                                                                     0x0ea6
7655 #define regABM0_DC_ABM1_HG_RESULT_9_BASE_IDX                                                            3
7656 #define regABM0_DC_ABM1_HG_RESULT_10                                                                    0x0ea7
7657 #define regABM0_DC_ABM1_HG_RESULT_10_BASE_IDX                                                           3
7658 #define regABM0_DC_ABM1_HG_RESULT_11                                                                    0x0ea8
7659 #define regABM0_DC_ABM1_HG_RESULT_11_BASE_IDX                                                           3
7660 #define regABM0_DC_ABM1_HG_RESULT_12                                                                    0x0ea9
7661 #define regABM0_DC_ABM1_HG_RESULT_12_BASE_IDX                                                           3
7662 #define regABM0_DC_ABM1_HG_RESULT_13                                                                    0x0eaa
7663 #define regABM0_DC_ABM1_HG_RESULT_13_BASE_IDX                                                           3
7664 #define regABM0_DC_ABM1_HG_RESULT_14                                                                    0x0eab
7665 #define regABM0_DC_ABM1_HG_RESULT_14_BASE_IDX                                                           3
7666 #define regABM0_DC_ABM1_HG_RESULT_15                                                                    0x0eac
7667 #define regABM0_DC_ABM1_HG_RESULT_15_BASE_IDX                                                           3
7668 #define regABM0_DC_ABM1_HG_RESULT_16                                                                    0x0ead
7669 #define regABM0_DC_ABM1_HG_RESULT_16_BASE_IDX                                                           3
7670 #define regABM0_DC_ABM1_HG_RESULT_17                                                                    0x0eae
7671 #define regABM0_DC_ABM1_HG_RESULT_17_BASE_IDX                                                           3
7672 #define regABM0_DC_ABM1_HG_RESULT_18                                                                    0x0eaf
7673 #define regABM0_DC_ABM1_HG_RESULT_18_BASE_IDX                                                           3
7674 #define regABM0_DC_ABM1_HG_RESULT_19                                                                    0x0eb0
7675 #define regABM0_DC_ABM1_HG_RESULT_19_BASE_IDX                                                           3
7676 #define regABM0_DC_ABM1_HG_RESULT_20                                                                    0x0eb1
7677 #define regABM0_DC_ABM1_HG_RESULT_20_BASE_IDX                                                           3
7678 #define regABM0_DC_ABM1_HG_RESULT_21                                                                    0x0eb2
7679 #define regABM0_DC_ABM1_HG_RESULT_21_BASE_IDX                                                           3
7680 #define regABM0_DC_ABM1_HG_RESULT_22                                                                    0x0eb3
7681 #define regABM0_DC_ABM1_HG_RESULT_22_BASE_IDX                                                           3
7682 #define regABM0_DC_ABM1_HG_RESULT_23                                                                    0x0eb4
7683 #define regABM0_DC_ABM1_HG_RESULT_23_BASE_IDX                                                           3
7684 #define regABM0_DC_ABM1_HG_RESULT_24                                                                    0x0eb5
7685 #define regABM0_DC_ABM1_HG_RESULT_24_BASE_IDX                                                           3
7686 #define regABM0_DC_ABM1_BL_MASTER_LOCK                                                                  0x0eb6
7687 #define regABM0_DC_ABM1_BL_MASTER_LOCK_BASE_IDX                                                         3
7688 
7689 
7690 // addressBlock: dce_dc_opp_abm1_dispdec
7691 // base address: 0x104
7692 #define regABM1_BL1_PWM_AMBIENT_LIGHT_LEVEL                                                             0x0ebb
7693 #define regABM1_BL1_PWM_AMBIENT_LIGHT_LEVEL_BASE_IDX                                                    3
7694 #define regABM1_BL1_PWM_USER_LEVEL                                                                      0x0ebc
7695 #define regABM1_BL1_PWM_USER_LEVEL_BASE_IDX                                                             3
7696 #define regABM1_BL1_PWM_TARGET_ABM_LEVEL                                                                0x0ebd
7697 #define regABM1_BL1_PWM_TARGET_ABM_LEVEL_BASE_IDX                                                       3
7698 #define regABM1_BL1_PWM_CURRENT_ABM_LEVEL                                                               0x0ebe
7699 #define regABM1_BL1_PWM_CURRENT_ABM_LEVEL_BASE_IDX                                                      3
7700 #define regABM1_BL1_PWM_FINAL_DUTY_CYCLE                                                                0x0ebf
7701 #define regABM1_BL1_PWM_FINAL_DUTY_CYCLE_BASE_IDX                                                       3
7702 #define regABM1_BL1_PWM_MINIMUM_DUTY_CYCLE                                                              0x0ec0
7703 #define regABM1_BL1_PWM_MINIMUM_DUTY_CYCLE_BASE_IDX                                                     3
7704 #define regABM1_BL1_PWM_ABM_CNTL                                                                        0x0ec1
7705 #define regABM1_BL1_PWM_ABM_CNTL_BASE_IDX                                                               3
7706 #define regABM1_BL1_PWM_BL_UPDATE_SAMPLE_RATE                                                           0x0ec2
7707 #define regABM1_BL1_PWM_BL_UPDATE_SAMPLE_RATE_BASE_IDX                                                  3
7708 #define regABM1_BL1_PWM_GRP2_REG_LOCK                                                                   0x0ec3
7709 #define regABM1_BL1_PWM_GRP2_REG_LOCK_BASE_IDX                                                          3
7710 #define regABM1_DC_ABM1_CNTL                                                                            0x0ec4
7711 #define regABM1_DC_ABM1_CNTL_BASE_IDX                                                                   3
7712 #define regABM1_DC_ABM1_IPCSC_COEFF_SEL                                                                 0x0ec5
7713 #define regABM1_DC_ABM1_IPCSC_COEFF_SEL_BASE_IDX                                                        3
7714 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_0                                                              0x0ec6
7715 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_0_BASE_IDX                                                     3
7716 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_1                                                              0x0ec7
7717 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_1_BASE_IDX                                                     3
7718 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_2                                                              0x0ec8
7719 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_2_BASE_IDX                                                     3
7720 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_3                                                              0x0ec9
7721 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_3_BASE_IDX                                                     3
7722 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_4                                                              0x0eca
7723 #define regABM1_DC_ABM1_ACE_OFFSET_SLOPE_4_BASE_IDX                                                     3
7724 #define regABM1_DC_ABM1_ACE_THRES_12                                                                    0x0ecb
7725 #define regABM1_DC_ABM1_ACE_THRES_12_BASE_IDX                                                           3
7726 #define regABM1_DC_ABM1_ACE_THRES_34                                                                    0x0ecc
7727 #define regABM1_DC_ABM1_ACE_THRES_34_BASE_IDX                                                           3
7728 #define regABM1_DC_ABM1_ACE_CNTL_MISC                                                                   0x0ecd
7729 #define regABM1_DC_ABM1_ACE_CNTL_MISC_BASE_IDX                                                          3
7730 #define regABM1_DC_ABM1_HGLS_REG_READ_PROGRESS                                                          0x0ecf
7731 #define regABM1_DC_ABM1_HGLS_REG_READ_PROGRESS_BASE_IDX                                                 3
7732 #define regABM1_DC_ABM1_HG_MISC_CTRL                                                                    0x0ed0
7733 #define regABM1_DC_ABM1_HG_MISC_CTRL_BASE_IDX                                                           3
7734 #define regABM1_DC_ABM1_LS_SUM_OF_LUMA                                                                  0x0ed1
7735 #define regABM1_DC_ABM1_LS_SUM_OF_LUMA_BASE_IDX                                                         3
7736 #define regABM1_DC_ABM1_LS_MIN_MAX_LUMA                                                                 0x0ed2
7737 #define regABM1_DC_ABM1_LS_MIN_MAX_LUMA_BASE_IDX                                                        3
7738 #define regABM1_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA                                                        0x0ed3
7739 #define regABM1_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA_BASE_IDX                                               3
7740 #define regABM1_DC_ABM1_LS_PIXEL_COUNT                                                                  0x0ed4
7741 #define regABM1_DC_ABM1_LS_PIXEL_COUNT_BASE_IDX                                                         3
7742 #define regABM1_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES                                                    0x0ed5
7743 #define regABM1_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES_BASE_IDX                                           3
7744 #define regABM1_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT                                                        0x0ed6
7745 #define regABM1_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7746 #define regABM1_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT                                                        0x0ed7
7747 #define regABM1_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7748 #define regABM1_DC_ABM1_HG_SAMPLE_RATE                                                                  0x0ed8
7749 #define regABM1_DC_ABM1_HG_SAMPLE_RATE_BASE_IDX                                                         3
7750 #define regABM1_DC_ABM1_LS_SAMPLE_RATE                                                                  0x0ed9
7751 #define regABM1_DC_ABM1_LS_SAMPLE_RATE_BASE_IDX                                                         3
7752 #define regABM1_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG                                                          0x0eda
7753 #define regABM1_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG_BASE_IDX                                                 3
7754 #define regABM1_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX                                                          0x0edb
7755 #define regABM1_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX_BASE_IDX                                                 3
7756 #define regABM1_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX                                                         0x0edc
7757 #define regABM1_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX_BASE_IDX                                                3
7758 #define regABM1_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX                                                        0x0edd
7759 #define regABM1_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX_BASE_IDX                                               3
7760 #define regABM1_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX                                                        0x0ede
7761 #define regABM1_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX_BASE_IDX                                               3
7762 #define regABM1_DC_ABM1_HG_RESULT_1                                                                     0x0edf
7763 #define regABM1_DC_ABM1_HG_RESULT_1_BASE_IDX                                                            3
7764 #define regABM1_DC_ABM1_HG_RESULT_2                                                                     0x0ee0
7765 #define regABM1_DC_ABM1_HG_RESULT_2_BASE_IDX                                                            3
7766 #define regABM1_DC_ABM1_HG_RESULT_3                                                                     0x0ee1
7767 #define regABM1_DC_ABM1_HG_RESULT_3_BASE_IDX                                                            3
7768 #define regABM1_DC_ABM1_HG_RESULT_4                                                                     0x0ee2
7769 #define regABM1_DC_ABM1_HG_RESULT_4_BASE_IDX                                                            3
7770 #define regABM1_DC_ABM1_HG_RESULT_5                                                                     0x0ee3
7771 #define regABM1_DC_ABM1_HG_RESULT_5_BASE_IDX                                                            3
7772 #define regABM1_DC_ABM1_HG_RESULT_6                                                                     0x0ee4
7773 #define regABM1_DC_ABM1_HG_RESULT_6_BASE_IDX                                                            3
7774 #define regABM1_DC_ABM1_HG_RESULT_7                                                                     0x0ee5
7775 #define regABM1_DC_ABM1_HG_RESULT_7_BASE_IDX                                                            3
7776 #define regABM1_DC_ABM1_HG_RESULT_8                                                                     0x0ee6
7777 #define regABM1_DC_ABM1_HG_RESULT_8_BASE_IDX                                                            3
7778 #define regABM1_DC_ABM1_HG_RESULT_9                                                                     0x0ee7
7779 #define regABM1_DC_ABM1_HG_RESULT_9_BASE_IDX                                                            3
7780 #define regABM1_DC_ABM1_HG_RESULT_10                                                                    0x0ee8
7781 #define regABM1_DC_ABM1_HG_RESULT_10_BASE_IDX                                                           3
7782 #define regABM1_DC_ABM1_HG_RESULT_11                                                                    0x0ee9
7783 #define regABM1_DC_ABM1_HG_RESULT_11_BASE_IDX                                                           3
7784 #define regABM1_DC_ABM1_HG_RESULT_12                                                                    0x0eea
7785 #define regABM1_DC_ABM1_HG_RESULT_12_BASE_IDX                                                           3
7786 #define regABM1_DC_ABM1_HG_RESULT_13                                                                    0x0eeb
7787 #define regABM1_DC_ABM1_HG_RESULT_13_BASE_IDX                                                           3
7788 #define regABM1_DC_ABM1_HG_RESULT_14                                                                    0x0eec
7789 #define regABM1_DC_ABM1_HG_RESULT_14_BASE_IDX                                                           3
7790 #define regABM1_DC_ABM1_HG_RESULT_15                                                                    0x0eed
7791 #define regABM1_DC_ABM1_HG_RESULT_15_BASE_IDX                                                           3
7792 #define regABM1_DC_ABM1_HG_RESULT_16                                                                    0x0eee
7793 #define regABM1_DC_ABM1_HG_RESULT_16_BASE_IDX                                                           3
7794 #define regABM1_DC_ABM1_HG_RESULT_17                                                                    0x0eef
7795 #define regABM1_DC_ABM1_HG_RESULT_17_BASE_IDX                                                           3
7796 #define regABM1_DC_ABM1_HG_RESULT_18                                                                    0x0ef0
7797 #define regABM1_DC_ABM1_HG_RESULT_18_BASE_IDX                                                           3
7798 #define regABM1_DC_ABM1_HG_RESULT_19                                                                    0x0ef1
7799 #define regABM1_DC_ABM1_HG_RESULT_19_BASE_IDX                                                           3
7800 #define regABM1_DC_ABM1_HG_RESULT_20                                                                    0x0ef2
7801 #define regABM1_DC_ABM1_HG_RESULT_20_BASE_IDX                                                           3
7802 #define regABM1_DC_ABM1_HG_RESULT_21                                                                    0x0ef3
7803 #define regABM1_DC_ABM1_HG_RESULT_21_BASE_IDX                                                           3
7804 #define regABM1_DC_ABM1_HG_RESULT_22                                                                    0x0ef4
7805 #define regABM1_DC_ABM1_HG_RESULT_22_BASE_IDX                                                           3
7806 #define regABM1_DC_ABM1_HG_RESULT_23                                                                    0x0ef5
7807 #define regABM1_DC_ABM1_HG_RESULT_23_BASE_IDX                                                           3
7808 #define regABM1_DC_ABM1_HG_RESULT_24                                                                    0x0ef6
7809 #define regABM1_DC_ABM1_HG_RESULT_24_BASE_IDX                                                           3
7810 #define regABM1_DC_ABM1_BL_MASTER_LOCK                                                                  0x0ef7
7811 #define regABM1_DC_ABM1_BL_MASTER_LOCK_BASE_IDX                                                         3
7812 
7813 
7814 // addressBlock: dce_dc_opp_abm2_dispdec
7815 // base address: 0x208
7816 #define regABM2_BL1_PWM_AMBIENT_LIGHT_LEVEL                                                             0x0efc
7817 #define regABM2_BL1_PWM_AMBIENT_LIGHT_LEVEL_BASE_IDX                                                    3
7818 #define regABM2_BL1_PWM_USER_LEVEL                                                                      0x0efd
7819 #define regABM2_BL1_PWM_USER_LEVEL_BASE_IDX                                                             3
7820 #define regABM2_BL1_PWM_TARGET_ABM_LEVEL                                                                0x0efe
7821 #define regABM2_BL1_PWM_TARGET_ABM_LEVEL_BASE_IDX                                                       3
7822 #define regABM2_BL1_PWM_CURRENT_ABM_LEVEL                                                               0x0eff
7823 #define regABM2_BL1_PWM_CURRENT_ABM_LEVEL_BASE_IDX                                                      3
7824 #define regABM2_BL1_PWM_FINAL_DUTY_CYCLE                                                                0x0f00
7825 #define regABM2_BL1_PWM_FINAL_DUTY_CYCLE_BASE_IDX                                                       3
7826 #define regABM2_BL1_PWM_MINIMUM_DUTY_CYCLE                                                              0x0f01
7827 #define regABM2_BL1_PWM_MINIMUM_DUTY_CYCLE_BASE_IDX                                                     3
7828 #define regABM2_BL1_PWM_ABM_CNTL                                                                        0x0f02
7829 #define regABM2_BL1_PWM_ABM_CNTL_BASE_IDX                                                               3
7830 #define regABM2_BL1_PWM_BL_UPDATE_SAMPLE_RATE                                                           0x0f03
7831 #define regABM2_BL1_PWM_BL_UPDATE_SAMPLE_RATE_BASE_IDX                                                  3
7832 #define regABM2_BL1_PWM_GRP2_REG_LOCK                                                                   0x0f04
7833 #define regABM2_BL1_PWM_GRP2_REG_LOCK_BASE_IDX                                                          3
7834 #define regABM2_DC_ABM1_CNTL                                                                            0x0f05
7835 #define regABM2_DC_ABM1_CNTL_BASE_IDX                                                                   3
7836 #define regABM2_DC_ABM1_IPCSC_COEFF_SEL                                                                 0x0f06
7837 #define regABM2_DC_ABM1_IPCSC_COEFF_SEL_BASE_IDX                                                        3
7838 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_0                                                              0x0f07
7839 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_0_BASE_IDX                                                     3
7840 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_1                                                              0x0f08
7841 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_1_BASE_IDX                                                     3
7842 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_2                                                              0x0f09
7843 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_2_BASE_IDX                                                     3
7844 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_3                                                              0x0f0a
7845 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_3_BASE_IDX                                                     3
7846 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_4                                                              0x0f0b
7847 #define regABM2_DC_ABM1_ACE_OFFSET_SLOPE_4_BASE_IDX                                                     3
7848 #define regABM2_DC_ABM1_ACE_THRES_12                                                                    0x0f0c
7849 #define regABM2_DC_ABM1_ACE_THRES_12_BASE_IDX                                                           3
7850 #define regABM2_DC_ABM1_ACE_THRES_34                                                                    0x0f0d
7851 #define regABM2_DC_ABM1_ACE_THRES_34_BASE_IDX                                                           3
7852 #define regABM2_DC_ABM1_ACE_CNTL_MISC                                                                   0x0f0e
7853 #define regABM2_DC_ABM1_ACE_CNTL_MISC_BASE_IDX                                                          3
7854 #define regABM2_DC_ABM1_HGLS_REG_READ_PROGRESS                                                          0x0f10
7855 #define regABM2_DC_ABM1_HGLS_REG_READ_PROGRESS_BASE_IDX                                                 3
7856 #define regABM2_DC_ABM1_HG_MISC_CTRL                                                                    0x0f11
7857 #define regABM2_DC_ABM1_HG_MISC_CTRL_BASE_IDX                                                           3
7858 #define regABM2_DC_ABM1_LS_SUM_OF_LUMA                                                                  0x0f12
7859 #define regABM2_DC_ABM1_LS_SUM_OF_LUMA_BASE_IDX                                                         3
7860 #define regABM2_DC_ABM1_LS_MIN_MAX_LUMA                                                                 0x0f13
7861 #define regABM2_DC_ABM1_LS_MIN_MAX_LUMA_BASE_IDX                                                        3
7862 #define regABM2_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA                                                        0x0f14
7863 #define regABM2_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA_BASE_IDX                                               3
7864 #define regABM2_DC_ABM1_LS_PIXEL_COUNT                                                                  0x0f15
7865 #define regABM2_DC_ABM1_LS_PIXEL_COUNT_BASE_IDX                                                         3
7866 #define regABM2_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES                                                    0x0f16
7867 #define regABM2_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES_BASE_IDX                                           3
7868 #define regABM2_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT                                                        0x0f17
7869 #define regABM2_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7870 #define regABM2_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT                                                        0x0f18
7871 #define regABM2_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7872 #define regABM2_DC_ABM1_HG_SAMPLE_RATE                                                                  0x0f19
7873 #define regABM2_DC_ABM1_HG_SAMPLE_RATE_BASE_IDX                                                         3
7874 #define regABM2_DC_ABM1_LS_SAMPLE_RATE                                                                  0x0f1a
7875 #define regABM2_DC_ABM1_LS_SAMPLE_RATE_BASE_IDX                                                         3
7876 #define regABM2_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG                                                          0x0f1b
7877 #define regABM2_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG_BASE_IDX                                                 3
7878 #define regABM2_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX                                                          0x0f1c
7879 #define regABM2_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX_BASE_IDX                                                 3
7880 #define regABM2_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX                                                         0x0f1d
7881 #define regABM2_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX_BASE_IDX                                                3
7882 #define regABM2_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX                                                        0x0f1e
7883 #define regABM2_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX_BASE_IDX                                               3
7884 #define regABM2_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX                                                        0x0f1f
7885 #define regABM2_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX_BASE_IDX                                               3
7886 #define regABM2_DC_ABM1_HG_RESULT_1                                                                     0x0f20
7887 #define regABM2_DC_ABM1_HG_RESULT_1_BASE_IDX                                                            3
7888 #define regABM2_DC_ABM1_HG_RESULT_2                                                                     0x0f21
7889 #define regABM2_DC_ABM1_HG_RESULT_2_BASE_IDX                                                            3
7890 #define regABM2_DC_ABM1_HG_RESULT_3                                                                     0x0f22
7891 #define regABM2_DC_ABM1_HG_RESULT_3_BASE_IDX                                                            3
7892 #define regABM2_DC_ABM1_HG_RESULT_4                                                                     0x0f23
7893 #define regABM2_DC_ABM1_HG_RESULT_4_BASE_IDX                                                            3
7894 #define regABM2_DC_ABM1_HG_RESULT_5                                                                     0x0f24
7895 #define regABM2_DC_ABM1_HG_RESULT_5_BASE_IDX                                                            3
7896 #define regABM2_DC_ABM1_HG_RESULT_6                                                                     0x0f25
7897 #define regABM2_DC_ABM1_HG_RESULT_6_BASE_IDX                                                            3
7898 #define regABM2_DC_ABM1_HG_RESULT_7                                                                     0x0f26
7899 #define regABM2_DC_ABM1_HG_RESULT_7_BASE_IDX                                                            3
7900 #define regABM2_DC_ABM1_HG_RESULT_8                                                                     0x0f27
7901 #define regABM2_DC_ABM1_HG_RESULT_8_BASE_IDX                                                            3
7902 #define regABM2_DC_ABM1_HG_RESULT_9                                                                     0x0f28
7903 #define regABM2_DC_ABM1_HG_RESULT_9_BASE_IDX                                                            3
7904 #define regABM2_DC_ABM1_HG_RESULT_10                                                                    0x0f29
7905 #define regABM2_DC_ABM1_HG_RESULT_10_BASE_IDX                                                           3
7906 #define regABM2_DC_ABM1_HG_RESULT_11                                                                    0x0f2a
7907 #define regABM2_DC_ABM1_HG_RESULT_11_BASE_IDX                                                           3
7908 #define regABM2_DC_ABM1_HG_RESULT_12                                                                    0x0f2b
7909 #define regABM2_DC_ABM1_HG_RESULT_12_BASE_IDX                                                           3
7910 #define regABM2_DC_ABM1_HG_RESULT_13                                                                    0x0f2c
7911 #define regABM2_DC_ABM1_HG_RESULT_13_BASE_IDX                                                           3
7912 #define regABM2_DC_ABM1_HG_RESULT_14                                                                    0x0f2d
7913 #define regABM2_DC_ABM1_HG_RESULT_14_BASE_IDX                                                           3
7914 #define regABM2_DC_ABM1_HG_RESULT_15                                                                    0x0f2e
7915 #define regABM2_DC_ABM1_HG_RESULT_15_BASE_IDX                                                           3
7916 #define regABM2_DC_ABM1_HG_RESULT_16                                                                    0x0f2f
7917 #define regABM2_DC_ABM1_HG_RESULT_16_BASE_IDX                                                           3
7918 #define regABM2_DC_ABM1_HG_RESULT_17                                                                    0x0f30
7919 #define regABM2_DC_ABM1_HG_RESULT_17_BASE_IDX                                                           3
7920 #define regABM2_DC_ABM1_HG_RESULT_18                                                                    0x0f31
7921 #define regABM2_DC_ABM1_HG_RESULT_18_BASE_IDX                                                           3
7922 #define regABM2_DC_ABM1_HG_RESULT_19                                                                    0x0f32
7923 #define regABM2_DC_ABM1_HG_RESULT_19_BASE_IDX                                                           3
7924 #define regABM2_DC_ABM1_HG_RESULT_20                                                                    0x0f33
7925 #define regABM2_DC_ABM1_HG_RESULT_20_BASE_IDX                                                           3
7926 #define regABM2_DC_ABM1_HG_RESULT_21                                                                    0x0f34
7927 #define regABM2_DC_ABM1_HG_RESULT_21_BASE_IDX                                                           3
7928 #define regABM2_DC_ABM1_HG_RESULT_22                                                                    0x0f35
7929 #define regABM2_DC_ABM1_HG_RESULT_22_BASE_IDX                                                           3
7930 #define regABM2_DC_ABM1_HG_RESULT_23                                                                    0x0f36
7931 #define regABM2_DC_ABM1_HG_RESULT_23_BASE_IDX                                                           3
7932 #define regABM2_DC_ABM1_HG_RESULT_24                                                                    0x0f37
7933 #define regABM2_DC_ABM1_HG_RESULT_24_BASE_IDX                                                           3
7934 #define regABM2_DC_ABM1_BL_MASTER_LOCK                                                                  0x0f38
7935 #define regABM2_DC_ABM1_BL_MASTER_LOCK_BASE_IDX                                                         3
7936 
7937 
7938 // addressBlock: dce_dc_opp_abm3_dispdec
7939 // base address: 0x30c
7940 #define regABM3_BL1_PWM_AMBIENT_LIGHT_LEVEL                                                             0x0f3d
7941 #define regABM3_BL1_PWM_AMBIENT_LIGHT_LEVEL_BASE_IDX                                                    3
7942 #define regABM3_BL1_PWM_USER_LEVEL                                                                      0x0f3e
7943 #define regABM3_BL1_PWM_USER_LEVEL_BASE_IDX                                                             3
7944 #define regABM3_BL1_PWM_TARGET_ABM_LEVEL                                                                0x0f3f
7945 #define regABM3_BL1_PWM_TARGET_ABM_LEVEL_BASE_IDX                                                       3
7946 #define regABM3_BL1_PWM_CURRENT_ABM_LEVEL                                                               0x0f40
7947 #define regABM3_BL1_PWM_CURRENT_ABM_LEVEL_BASE_IDX                                                      3
7948 #define regABM3_BL1_PWM_FINAL_DUTY_CYCLE                                                                0x0f41
7949 #define regABM3_BL1_PWM_FINAL_DUTY_CYCLE_BASE_IDX                                                       3
7950 #define regABM3_BL1_PWM_MINIMUM_DUTY_CYCLE                                                              0x0f42
7951 #define regABM3_BL1_PWM_MINIMUM_DUTY_CYCLE_BASE_IDX                                                     3
7952 #define regABM3_BL1_PWM_ABM_CNTL                                                                        0x0f43
7953 #define regABM3_BL1_PWM_ABM_CNTL_BASE_IDX                                                               3
7954 #define regABM3_BL1_PWM_BL_UPDATE_SAMPLE_RATE                                                           0x0f44
7955 #define regABM3_BL1_PWM_BL_UPDATE_SAMPLE_RATE_BASE_IDX                                                  3
7956 #define regABM3_BL1_PWM_GRP2_REG_LOCK                                                                   0x0f45
7957 #define regABM3_BL1_PWM_GRP2_REG_LOCK_BASE_IDX                                                          3
7958 #define regABM3_DC_ABM1_CNTL                                                                            0x0f46
7959 #define regABM3_DC_ABM1_CNTL_BASE_IDX                                                                   3
7960 #define regABM3_DC_ABM1_IPCSC_COEFF_SEL                                                                 0x0f47
7961 #define regABM3_DC_ABM1_IPCSC_COEFF_SEL_BASE_IDX                                                        3
7962 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_0                                                              0x0f48
7963 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_0_BASE_IDX                                                     3
7964 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_1                                                              0x0f49
7965 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_1_BASE_IDX                                                     3
7966 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_2                                                              0x0f4a
7967 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_2_BASE_IDX                                                     3
7968 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_3                                                              0x0f4b
7969 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_3_BASE_IDX                                                     3
7970 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_4                                                              0x0f4c
7971 #define regABM3_DC_ABM1_ACE_OFFSET_SLOPE_4_BASE_IDX                                                     3
7972 #define regABM3_DC_ABM1_ACE_THRES_12                                                                    0x0f4d
7973 #define regABM3_DC_ABM1_ACE_THRES_12_BASE_IDX                                                           3
7974 #define regABM3_DC_ABM1_ACE_THRES_34                                                                    0x0f4e
7975 #define regABM3_DC_ABM1_ACE_THRES_34_BASE_IDX                                                           3
7976 #define regABM3_DC_ABM1_ACE_CNTL_MISC                                                                   0x0f4f
7977 #define regABM3_DC_ABM1_ACE_CNTL_MISC_BASE_IDX                                                          3
7978 #define regABM3_DC_ABM1_HGLS_REG_READ_PROGRESS                                                          0x0f51
7979 #define regABM3_DC_ABM1_HGLS_REG_READ_PROGRESS_BASE_IDX                                                 3
7980 #define regABM3_DC_ABM1_HG_MISC_CTRL                                                                    0x0f52
7981 #define regABM3_DC_ABM1_HG_MISC_CTRL_BASE_IDX                                                           3
7982 #define regABM3_DC_ABM1_LS_SUM_OF_LUMA                                                                  0x0f53
7983 #define regABM3_DC_ABM1_LS_SUM_OF_LUMA_BASE_IDX                                                         3
7984 #define regABM3_DC_ABM1_LS_MIN_MAX_LUMA                                                                 0x0f54
7985 #define regABM3_DC_ABM1_LS_MIN_MAX_LUMA_BASE_IDX                                                        3
7986 #define regABM3_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA                                                        0x0f55
7987 #define regABM3_DC_ABM1_LS_FILTERED_MIN_MAX_LUMA_BASE_IDX                                               3
7988 #define regABM3_DC_ABM1_LS_PIXEL_COUNT                                                                  0x0f56
7989 #define regABM3_DC_ABM1_LS_PIXEL_COUNT_BASE_IDX                                                         3
7990 #define regABM3_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES                                                    0x0f57
7991 #define regABM3_DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES_BASE_IDX                                           3
7992 #define regABM3_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT                                                        0x0f58
7993 #define regABM3_DC_ABM1_LS_MIN_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7994 #define regABM3_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT                                                        0x0f59
7995 #define regABM3_DC_ABM1_LS_MAX_PIXEL_VALUE_COUNT_BASE_IDX                                               3
7996 #define regABM3_DC_ABM1_HG_SAMPLE_RATE                                                                  0x0f5a
7997 #define regABM3_DC_ABM1_HG_SAMPLE_RATE_BASE_IDX                                                         3
7998 #define regABM3_DC_ABM1_LS_SAMPLE_RATE                                                                  0x0f5b
7999 #define regABM3_DC_ABM1_LS_SAMPLE_RATE_BASE_IDX                                                         3
8000 #define regABM3_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG                                                          0x0f5c
8001 #define regABM3_DC_ABM1_HG_BIN_1_32_SHIFT_FLAG_BASE_IDX                                                 3
8002 #define regABM3_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX                                                          0x0f5d
8003 #define regABM3_DC_ABM1_HG_BIN_1_8_SHIFT_INDEX_BASE_IDX                                                 3
8004 #define regABM3_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX                                                         0x0f5e
8005 #define regABM3_DC_ABM1_HG_BIN_9_16_SHIFT_INDEX_BASE_IDX                                                3
8006 #define regABM3_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX                                                        0x0f5f
8007 #define regABM3_DC_ABM1_HG_BIN_17_24_SHIFT_INDEX_BASE_IDX                                               3
8008 #define regABM3_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX                                                        0x0f60
8009 #define regABM3_DC_ABM1_HG_BIN_25_32_SHIFT_INDEX_BASE_IDX                                               3
8010 #define regABM3_DC_ABM1_HG_RESULT_1                                                                     0x0f61
8011 #define regABM3_DC_ABM1_HG_RESULT_1_BASE_IDX                                                            3
8012 #define regABM3_DC_ABM1_HG_RESULT_2                                                                     0x0f62
8013 #define regABM3_DC_ABM1_HG_RESULT_2_BASE_IDX                                                            3
8014 #define regABM3_DC_ABM1_HG_RESULT_3                                                                     0x0f63
8015 #define regABM3_DC_ABM1_HG_RESULT_3_BASE_IDX                                                            3
8016 #define regABM3_DC_ABM1_HG_RESULT_4                                                                     0x0f64
8017 #define regABM3_DC_ABM1_HG_RESULT_4_BASE_IDX                                                            3
8018 #define regABM3_DC_ABM1_HG_RESULT_5                                                                     0x0f65
8019 #define regABM3_DC_ABM1_HG_RESULT_5_BASE_IDX                                                            3
8020 #define regABM3_DC_ABM1_HG_RESULT_6                                                                     0x0f66
8021 #define regABM3_DC_ABM1_HG_RESULT_6_BASE_IDX                                                            3
8022 #define regABM3_DC_ABM1_HG_RESULT_7                                                                     0x0f67
8023 #define regABM3_DC_ABM1_HG_RESULT_7_BASE_IDX                                                            3
8024 #define regABM3_DC_ABM1_HG_RESULT_8                                                                     0x0f68
8025 #define regABM3_DC_ABM1_HG_RESULT_8_BASE_IDX                                                            3
8026 #define regABM3_DC_ABM1_HG_RESULT_9                                                                     0x0f69
8027 #define regABM3_DC_ABM1_HG_RESULT_9_BASE_IDX                                                            3
8028 #define regABM3_DC_ABM1_HG_RESULT_10                                                                    0x0f6a
8029 #define regABM3_DC_ABM1_HG_RESULT_10_BASE_IDX                                                           3
8030 #define regABM3_DC_ABM1_HG_RESULT_11                                                                    0x0f6b
8031 #define regABM3_DC_ABM1_HG_RESULT_11_BASE_IDX                                                           3
8032 #define regABM3_DC_ABM1_HG_RESULT_12                                                                    0x0f6c
8033 #define regABM3_DC_ABM1_HG_RESULT_12_BASE_IDX                                                           3
8034 #define regABM3_DC_ABM1_HG_RESULT_13                                                                    0x0f6d
8035 #define regABM3_DC_ABM1_HG_RESULT_13_BASE_IDX                                                           3
8036 #define regABM3_DC_ABM1_HG_RESULT_14                                                                    0x0f6e
8037 #define regABM3_DC_ABM1_HG_RESULT_14_BASE_IDX                                                           3
8038 #define regABM3_DC_ABM1_HG_RESULT_15                                                                    0x0f6f
8039 #define regABM3_DC_ABM1_HG_RESULT_15_BASE_IDX                                                           3
8040 #define regABM3_DC_ABM1_HG_RESULT_16                                                                    0x0f70
8041 #define regABM3_DC_ABM1_HG_RESULT_16_BASE_IDX                                                           3
8042 #define regABM3_DC_ABM1_HG_RESULT_17                                                                    0x0f71
8043 #define regABM3_DC_ABM1_HG_RESULT_17_BASE_IDX                                                           3
8044 #define regABM3_DC_ABM1_HG_RESULT_18                                                                    0x0f72
8045 #define regABM3_DC_ABM1_HG_RESULT_18_BASE_IDX                                                           3
8046 #define regABM3_DC_ABM1_HG_RESULT_19                                                                    0x0f73
8047 #define regABM3_DC_ABM1_HG_RESULT_19_BASE_IDX                                                           3
8048 #define regABM3_DC_ABM1_HG_RESULT_20                                                                    0x0f74
8049 #define regABM3_DC_ABM1_HG_RESULT_20_BASE_IDX                                                           3
8050 #define regABM3_DC_ABM1_HG_RESULT_21                                                                    0x0f75
8051 #define regABM3_DC_ABM1_HG_RESULT_21_BASE_IDX                                                           3
8052 #define regABM3_DC_ABM1_HG_RESULT_22                                                                    0x0f76
8053 #define regABM3_DC_ABM1_HG_RESULT_22_BASE_IDX                                                           3
8054 #define regABM3_DC_ABM1_HG_RESULT_23                                                                    0x0f77
8055 #define regABM3_DC_ABM1_HG_RESULT_23_BASE_IDX                                                           3
8056 #define regABM3_DC_ABM1_HG_RESULT_24                                                                    0x0f78
8057 #define regABM3_DC_ABM1_HG_RESULT_24_BASE_IDX                                                           3
8058 #define regABM3_DC_ABM1_BL_MASTER_LOCK                                                                  0x0f79
8059 #define regABM3_DC_ABM1_BL_MASTER_LOCK_BASE_IDX                                                         3
8060 
8061 
8062 // addressBlock: dce_dc_opp_dpg0_dispdec
8063 // base address: 0x0
8064 #define regDPG0_DPG_CONTROL                                                                             0x1854
8065 #define regDPG0_DPG_CONTROL_BASE_IDX                                                                    2
8066 #define regDPG0_DPG_RAMP_CONTROL                                                                        0x1855
8067 #define regDPG0_DPG_RAMP_CONTROL_BASE_IDX                                                               2
8068 #define regDPG0_DPG_DIMENSIONS                                                                          0x1856
8069 #define regDPG0_DPG_DIMENSIONS_BASE_IDX                                                                 2
8070 #define regDPG0_DPG_COLOUR_R_CR                                                                         0x1857
8071 #define regDPG0_DPG_COLOUR_R_CR_BASE_IDX                                                                2
8072 #define regDPG0_DPG_COLOUR_G_Y                                                                          0x1858
8073 #define regDPG0_DPG_COLOUR_G_Y_BASE_IDX                                                                 2
8074 #define regDPG0_DPG_COLOUR_B_CB                                                                         0x1859
8075 #define regDPG0_DPG_COLOUR_B_CB_BASE_IDX                                                                2
8076 #define regDPG0_DPG_OFFSET_SEGMENT                                                                      0x185a
8077 #define regDPG0_DPG_OFFSET_SEGMENT_BASE_IDX                                                             2
8078 #define regDPG0_DPG_STATUS                                                                              0x185b
8079 #define regDPG0_DPG_STATUS_BASE_IDX                                                                     2
8080 
8081 
8082 // addressBlock: dce_dc_opp_fmt0_dispdec
8083 // base address: 0x0
8084 #define regFMT0_FMT_CLAMP_COMPONENT_R                                                                   0x183c
8085 #define regFMT0_FMT_CLAMP_COMPONENT_R_BASE_IDX                                                          2
8086 #define regFMT0_FMT_CLAMP_COMPONENT_G                                                                   0x183d
8087 #define regFMT0_FMT_CLAMP_COMPONENT_G_BASE_IDX                                                          2
8088 #define regFMT0_FMT_CLAMP_COMPONENT_B                                                                   0x183e
8089 #define regFMT0_FMT_CLAMP_COMPONENT_B_BASE_IDX                                                          2
8090 #define regFMT0_FMT_DYNAMIC_EXP_CNTL                                                                    0x183f
8091 #define regFMT0_FMT_DYNAMIC_EXP_CNTL_BASE_IDX                                                           2
8092 #define regFMT0_FMT_CONTROL                                                                             0x1840
8093 #define regFMT0_FMT_CONTROL_BASE_IDX                                                                    2
8094 #define regFMT0_FMT_BIT_DEPTH_CONTROL                                                                   0x1841
8095 #define regFMT0_FMT_BIT_DEPTH_CONTROL_BASE_IDX                                                          2
8096 #define regFMT0_FMT_DITHER_RAND_R_SEED                                                                  0x1842
8097 #define regFMT0_FMT_DITHER_RAND_R_SEED_BASE_IDX                                                         2
8098 #define regFMT0_FMT_DITHER_RAND_G_SEED                                                                  0x1843
8099 #define regFMT0_FMT_DITHER_RAND_G_SEED_BASE_IDX                                                         2
8100 #define regFMT0_FMT_DITHER_RAND_B_SEED                                                                  0x1844
8101 #define regFMT0_FMT_DITHER_RAND_B_SEED_BASE_IDX                                                         2
8102 #define regFMT0_FMT_CLAMP_CNTL                                                                          0x1845
8103 #define regFMT0_FMT_CLAMP_CNTL_BASE_IDX                                                                 2
8104 #define regFMT0_FMT_SIDE_BY_SIDE_STEREO_CONTROL                                                         0x1846
8105 #define regFMT0_FMT_SIDE_BY_SIDE_STEREO_CONTROL_BASE_IDX                                                2
8106 #define regFMT0_FMT_MAP420_MEMORY_CONTROL                                                               0x1847
8107 #define regFMT0_FMT_MAP420_MEMORY_CONTROL_BASE_IDX                                                      2
8108 #define regFMT0_FMT_422_CONTROL                                                                         0x1849
8109 #define regFMT0_FMT_422_CONTROL_BASE_IDX                                                                2
8110 
8111 
8112 // addressBlock: dce_dc_opp_oppbuf0_dispdec
8113 // base address: 0x0
8114 #define regOPPBUF0_OPPBUF_CONTROL                                                                       0x1884
8115 #define regOPPBUF0_OPPBUF_CONTROL_BASE_IDX                                                              2
8116 #define regOPPBUF0_OPPBUF_3D_PARAMETERS_0                                                               0x1885
8117 #define regOPPBUF0_OPPBUF_3D_PARAMETERS_0_BASE_IDX                                                      2
8118 #define regOPPBUF0_OPPBUF_3D_PARAMETERS_1                                                               0x1886
8119 #define regOPPBUF0_OPPBUF_3D_PARAMETERS_1_BASE_IDX                                                      2
8120 #define regOPPBUF0_OPPBUF_CONTROL1                                                                      0x1889
8121 #define regOPPBUF0_OPPBUF_CONTROL1_BASE_IDX                                                             2
8122 
8123 
8124 // addressBlock: dce_dc_opp_opp_pipe0_dispdec
8125 // base address: 0x0
8126 #define regOPP_PIPE0_OPP_PIPE_CONTROL                                                                   0x188c
8127 #define regOPP_PIPE0_OPP_PIPE_CONTROL_BASE_IDX                                                          2
8128 
8129 
8130 // addressBlock: dce_dc_opp_opp_pipe_crc0_dispdec
8131 // base address: 0x0
8132 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_CONTROL                                                           0x1891
8133 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_CONTROL_BASE_IDX                                                  2
8134 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_MASK                                                              0x1892
8135 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_MASK_BASE_IDX                                                     2
8136 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_RESULT0                                                           0x1893
8137 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_RESULT0_BASE_IDX                                                  2
8138 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_RESULT1                                                           0x1894
8139 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_RESULT1_BASE_IDX                                                  2
8140 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_RESULT2                                                           0x1895
8141 #define regOPP_PIPE_CRC0_OPP_PIPE_CRC_RESULT2_BASE_IDX                                                  2
8142 
8143 
8144 // addressBlock: dce_dc_opp_dpg1_dispdec
8145 // base address: 0x168
8146 #define regDPG1_DPG_CONTROL                                                                             0x18ae
8147 #define regDPG1_DPG_CONTROL_BASE_IDX                                                                    2
8148 #define regDPG1_DPG_RAMP_CONTROL                                                                        0x18af
8149 #define regDPG1_DPG_RAMP_CONTROL_BASE_IDX                                                               2
8150 #define regDPG1_DPG_DIMENSIONS                                                                          0x18b0
8151 #define regDPG1_DPG_DIMENSIONS_BASE_IDX                                                                 2
8152 #define regDPG1_DPG_COLOUR_R_CR                                                                         0x18b1
8153 #define regDPG1_DPG_COLOUR_R_CR_BASE_IDX                                                                2
8154 #define regDPG1_DPG_COLOUR_G_Y                                                                          0x18b2
8155 #define regDPG1_DPG_COLOUR_G_Y_BASE_IDX                                                                 2
8156 #define regDPG1_DPG_COLOUR_B_CB                                                                         0x18b3
8157 #define regDPG1_DPG_COLOUR_B_CB_BASE_IDX                                                                2
8158 #define regDPG1_DPG_OFFSET_SEGMENT                                                                      0x18b4
8159 #define regDPG1_DPG_OFFSET_SEGMENT_BASE_IDX                                                             2
8160 #define regDPG1_DPG_STATUS                                                                              0x18b5
8161 #define regDPG1_DPG_STATUS_BASE_IDX                                                                     2
8162 
8163 
8164 // addressBlock: dce_dc_opp_fmt1_dispdec
8165 // base address: 0x168
8166 #define regFMT1_FMT_CLAMP_COMPONENT_R                                                                   0x1896
8167 #define regFMT1_FMT_CLAMP_COMPONENT_R_BASE_IDX                                                          2
8168 #define regFMT1_FMT_CLAMP_COMPONENT_G                                                                   0x1897
8169 #define regFMT1_FMT_CLAMP_COMPONENT_G_BASE_IDX                                                          2
8170 #define regFMT1_FMT_CLAMP_COMPONENT_B                                                                   0x1898
8171 #define regFMT1_FMT_CLAMP_COMPONENT_B_BASE_IDX                                                          2
8172 #define regFMT1_FMT_DYNAMIC_EXP_CNTL                                                                    0x1899
8173 #define regFMT1_FMT_DYNAMIC_EXP_CNTL_BASE_IDX                                                           2
8174 #define regFMT1_FMT_CONTROL                                                                             0x189a
8175 #define regFMT1_FMT_CONTROL_BASE_IDX                                                                    2
8176 #define regFMT1_FMT_BIT_DEPTH_CONTROL                                                                   0x189b
8177 #define regFMT1_FMT_BIT_DEPTH_CONTROL_BASE_IDX                                                          2
8178 #define regFMT1_FMT_DITHER_RAND_R_SEED                                                                  0x189c
8179 #define regFMT1_FMT_DITHER_RAND_R_SEED_BASE_IDX                                                         2
8180 #define regFMT1_FMT_DITHER_RAND_G_SEED                                                                  0x189d
8181 #define regFMT1_FMT_DITHER_RAND_G_SEED_BASE_IDX                                                         2
8182 #define regFMT1_FMT_DITHER_RAND_B_SEED                                                                  0x189e
8183 #define regFMT1_FMT_DITHER_RAND_B_SEED_BASE_IDX                                                         2
8184 #define regFMT1_FMT_CLAMP_CNTL                                                                          0x189f
8185 #define regFMT1_FMT_CLAMP_CNTL_BASE_IDX                                                                 2
8186 #define regFMT1_FMT_SIDE_BY_SIDE_STEREO_CONTROL                                                         0x18a0
8187 #define regFMT1_FMT_SIDE_BY_SIDE_STEREO_CONTROL_BASE_IDX                                                2
8188 #define regFMT1_FMT_MAP420_MEMORY_CONTROL                                                               0x18a1
8189 #define regFMT1_FMT_MAP420_MEMORY_CONTROL_BASE_IDX                                                      2
8190 #define regFMT1_FMT_422_CONTROL                                                                         0x18a3
8191 #define regFMT1_FMT_422_CONTROL_BASE_IDX                                                                2
8192 
8193 
8194 // addressBlock: dce_dc_opp_oppbuf1_dispdec
8195 // base address: 0x168
8196 #define regOPPBUF1_OPPBUF_CONTROL                                                                       0x18de
8197 #define regOPPBUF1_OPPBUF_CONTROL_BASE_IDX                                                              2
8198 #define regOPPBUF1_OPPBUF_3D_PARAMETERS_0                                                               0x18df
8199 #define regOPPBUF1_OPPBUF_3D_PARAMETERS_0_BASE_IDX                                                      2
8200 #define regOPPBUF1_OPPBUF_3D_PARAMETERS_1                                                               0x18e0
8201 #define regOPPBUF1_OPPBUF_3D_PARAMETERS_1_BASE_IDX                                                      2
8202 #define regOPPBUF1_OPPBUF_CONTROL1                                                                      0x18e3
8203 #define regOPPBUF1_OPPBUF_CONTROL1_BASE_IDX                                                             2
8204 
8205 
8206 // addressBlock: dce_dc_opp_opp_pipe1_dispdec
8207 // base address: 0x168
8208 #define regOPP_PIPE1_OPP_PIPE_CONTROL                                                                   0x18e6
8209 #define regOPP_PIPE1_OPP_PIPE_CONTROL_BASE_IDX                                                          2
8210 
8211 
8212 // addressBlock: dce_dc_opp_opp_pipe_crc1_dispdec
8213 // base address: 0x168
8214 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_CONTROL                                                           0x18eb
8215 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_CONTROL_BASE_IDX                                                  2
8216 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_MASK                                                              0x18ec
8217 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_MASK_BASE_IDX                                                     2
8218 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_RESULT0                                                           0x18ed
8219 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_RESULT0_BASE_IDX                                                  2
8220 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_RESULT1                                                           0x18ee
8221 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_RESULT1_BASE_IDX                                                  2
8222 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_RESULT2                                                           0x18ef
8223 #define regOPP_PIPE_CRC1_OPP_PIPE_CRC_RESULT2_BASE_IDX                                                  2
8224 
8225 
8226 // addressBlock: dce_dc_opp_dpg2_dispdec
8227 // base address: 0x2d0
8228 #define regDPG2_DPG_CONTROL                                                                             0x1908
8229 #define regDPG2_DPG_CONTROL_BASE_IDX                                                                    2
8230 #define regDPG2_DPG_RAMP_CONTROL                                                                        0x1909
8231 #define regDPG2_DPG_RAMP_CONTROL_BASE_IDX                                                               2
8232 #define regDPG2_DPG_DIMENSIONS                                                                          0x190a
8233 #define regDPG2_DPG_DIMENSIONS_BASE_IDX                                                                 2
8234 #define regDPG2_DPG_COLOUR_R_CR                                                                         0x190b
8235 #define regDPG2_DPG_COLOUR_R_CR_BASE_IDX                                                                2
8236 #define regDPG2_DPG_COLOUR_G_Y                                                                          0x190c
8237 #define regDPG2_DPG_COLOUR_G_Y_BASE_IDX                                                                 2
8238 #define regDPG2_DPG_COLOUR_B_CB                                                                         0x190d
8239 #define regDPG2_DPG_COLOUR_B_CB_BASE_IDX                                                                2
8240 #define regDPG2_DPG_OFFSET_SEGMENT                                                                      0x190e
8241 #define regDPG2_DPG_OFFSET_SEGMENT_BASE_IDX                                                             2
8242 #define regDPG2_DPG_STATUS                                                                              0x190f
8243 #define regDPG2_DPG_STATUS_BASE_IDX                                                                     2
8244 
8245 
8246 // addressBlock: dce_dc_opp_fmt2_dispdec
8247 // base address: 0x2d0
8248 #define regFMT2_FMT_CLAMP_COMPONENT_R                                                                   0x18f0
8249 #define regFMT2_FMT_CLAMP_COMPONENT_R_BASE_IDX                                                          2
8250 #define regFMT2_FMT_CLAMP_COMPONENT_G                                                                   0x18f1
8251 #define regFMT2_FMT_CLAMP_COMPONENT_G_BASE_IDX                                                          2
8252 #define regFMT2_FMT_CLAMP_COMPONENT_B                                                                   0x18f2
8253 #define regFMT2_FMT_CLAMP_COMPONENT_B_BASE_IDX                                                          2
8254 #define regFMT2_FMT_DYNAMIC_EXP_CNTL                                                                    0x18f3
8255 #define regFMT2_FMT_DYNAMIC_EXP_CNTL_BASE_IDX                                                           2
8256 #define regFMT2_FMT_CONTROL                                                                             0x18f4
8257 #define regFMT2_FMT_CONTROL_BASE_IDX                                                                    2
8258 #define regFMT2_FMT_BIT_DEPTH_CONTROL                                                                   0x18f5
8259 #define regFMT2_FMT_BIT_DEPTH_CONTROL_BASE_IDX                                                          2
8260 #define regFMT2_FMT_DITHER_RAND_R_SEED                                                                  0x18f6
8261 #define regFMT2_FMT_DITHER_RAND_R_SEED_BASE_IDX                                                         2
8262 #define regFMT2_FMT_DITHER_RAND_G_SEED                                                                  0x18f7
8263 #define regFMT2_FMT_DITHER_RAND_G_SEED_BASE_IDX                                                         2
8264 #define regFMT2_FMT_DITHER_RAND_B_SEED                                                                  0x18f8
8265 #define regFMT2_FMT_DITHER_RAND_B_SEED_BASE_IDX                                                         2
8266 #define regFMT2_FMT_CLAMP_CNTL                                                                          0x18f9
8267 #define regFMT2_FMT_CLAMP_CNTL_BASE_IDX                                                                 2
8268 #define regFMT2_FMT_SIDE_BY_SIDE_STEREO_CONTROL                                                         0x18fa
8269 #define regFMT2_FMT_SIDE_BY_SIDE_STEREO_CONTROL_BASE_IDX                                                2
8270 #define regFMT2_FMT_MAP420_MEMORY_CONTROL                                                               0x18fb
8271 #define regFMT2_FMT_MAP420_MEMORY_CONTROL_BASE_IDX                                                      2
8272 #define regFMT2_FMT_422_CONTROL                                                                         0x18fd
8273 #define regFMT2_FMT_422_CONTROL_BASE_IDX                                                                2
8274 
8275 
8276 // addressBlock: dce_dc_opp_oppbuf2_dispdec
8277 // base address: 0x2d0
8278 #define regOPPBUF2_OPPBUF_CONTROL                                                                       0x1938
8279 #define regOPPBUF2_OPPBUF_CONTROL_BASE_IDX                                                              2
8280 #define regOPPBUF2_OPPBUF_3D_PARAMETERS_0                                                               0x1939
8281 #define regOPPBUF2_OPPBUF_3D_PARAMETERS_0_BASE_IDX                                                      2
8282 #define regOPPBUF2_OPPBUF_3D_PARAMETERS_1                                                               0x193a
8283 #define regOPPBUF2_OPPBUF_3D_PARAMETERS_1_BASE_IDX                                                      2
8284 #define regOPPBUF2_OPPBUF_CONTROL1                                                                      0x193d
8285 #define regOPPBUF2_OPPBUF_CONTROL1_BASE_IDX                                                             2
8286 
8287 
8288 // addressBlock: dce_dc_opp_opp_pipe2_dispdec
8289 // base address: 0x2d0
8290 #define regOPP_PIPE2_OPP_PIPE_CONTROL                                                                   0x1940
8291 #define regOPP_PIPE2_OPP_PIPE_CONTROL_BASE_IDX                                                          2
8292 
8293 
8294 // addressBlock: dce_dc_opp_opp_pipe_crc2_dispdec
8295 // base address: 0x2d0
8296 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_CONTROL                                                           0x1945
8297 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_CONTROL_BASE_IDX                                                  2
8298 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_MASK                                                              0x1946
8299 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_MASK_BASE_IDX                                                     2
8300 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_RESULT0                                                           0x1947
8301 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_RESULT0_BASE_IDX                                                  2
8302 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_RESULT1                                                           0x1948
8303 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_RESULT1_BASE_IDX                                                  2
8304 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_RESULT2                                                           0x1949
8305 #define regOPP_PIPE_CRC2_OPP_PIPE_CRC_RESULT2_BASE_IDX                                                  2
8306 
8307 
8308 // addressBlock: dce_dc_opp_dpg3_dispdec
8309 // base address: 0x438
8310 #define regDPG3_DPG_CONTROL                                                                             0x1962
8311 #define regDPG3_DPG_CONTROL_BASE_IDX                                                                    2
8312 #define regDPG3_DPG_RAMP_CONTROL                                                                        0x1963
8313 #define regDPG3_DPG_RAMP_CONTROL_BASE_IDX                                                               2
8314 #define regDPG3_DPG_DIMENSIONS                                                                          0x1964
8315 #define regDPG3_DPG_DIMENSIONS_BASE_IDX                                                                 2
8316 #define regDPG3_DPG_COLOUR_R_CR                                                                         0x1965
8317 #define regDPG3_DPG_COLOUR_R_CR_BASE_IDX                                                                2
8318 #define regDPG3_DPG_COLOUR_G_Y                                                                          0x1966
8319 #define regDPG3_DPG_COLOUR_G_Y_BASE_IDX                                                                 2
8320 #define regDPG3_DPG_COLOUR_B_CB                                                                         0x1967
8321 #define regDPG3_DPG_COLOUR_B_CB_BASE_IDX                                                                2
8322 #define regDPG3_DPG_OFFSET_SEGMENT                                                                      0x1968
8323 #define regDPG3_DPG_OFFSET_SEGMENT_BASE_IDX                                                             2
8324 #define regDPG3_DPG_STATUS                                                                              0x1969
8325 #define regDPG3_DPG_STATUS_BASE_IDX                                                                     2
8326 
8327 
8328 // addressBlock: dce_dc_opp_fmt3_dispdec
8329 // base address: 0x438
8330 #define regFMT3_FMT_CLAMP_COMPONENT_R                                                                   0x194a
8331 #define regFMT3_FMT_CLAMP_COMPONENT_R_BASE_IDX                                                          2
8332 #define regFMT3_FMT_CLAMP_COMPONENT_G                                                                   0x194b
8333 #define regFMT3_FMT_CLAMP_COMPONENT_G_BASE_IDX                                                          2
8334 #define regFMT3_FMT_CLAMP_COMPONENT_B                                                                   0x194c
8335 #define regFMT3_FMT_CLAMP_COMPONENT_B_BASE_IDX                                                          2
8336 #define regFMT3_FMT_DYNAMIC_EXP_CNTL                                                                    0x194d
8337 #define regFMT3_FMT_DYNAMIC_EXP_CNTL_BASE_IDX                                                           2
8338 #define regFMT3_FMT_CONTROL                                                                             0x194e
8339 #define regFMT3_FMT_CONTROL_BASE_IDX                                                                    2
8340 #define regFMT3_FMT_BIT_DEPTH_CONTROL                                                                   0x194f
8341 #define regFMT3_FMT_BIT_DEPTH_CONTROL_BASE_IDX                                                          2
8342 #define regFMT3_FMT_DITHER_RAND_R_SEED                                                                  0x1950
8343 #define regFMT3_FMT_DITHER_RAND_R_SEED_BASE_IDX                                                         2
8344 #define regFMT3_FMT_DITHER_RAND_G_SEED                                                                  0x1951
8345 #define regFMT3_FMT_DITHER_RAND_G_SEED_BASE_IDX                                                         2
8346 #define regFMT3_FMT_DITHER_RAND_B_SEED                                                                  0x1952
8347 #define regFMT3_FMT_DITHER_RAND_B_SEED_BASE_IDX                                                         2
8348 #define regFMT3_FMT_CLAMP_CNTL                                                                          0x1953
8349 #define regFMT3_FMT_CLAMP_CNTL_BASE_IDX                                                                 2
8350 #define regFMT3_FMT_SIDE_BY_SIDE_STEREO_CONTROL                                                         0x1954
8351 #define regFMT3_FMT_SIDE_BY_SIDE_STEREO_CONTROL_BASE_IDX                                                2
8352 #define regFMT3_FMT_MAP420_MEMORY_CONTROL                                                               0x1955
8353 #define regFMT3_FMT_MAP420_MEMORY_CONTROL_BASE_IDX                                                      2
8354 #define regFMT3_FMT_422_CONTROL                                                                         0x1957
8355 #define regFMT3_FMT_422_CONTROL_BASE_IDX                                                                2
8356 
8357 
8358 // addressBlock: dce_dc_opp_oppbuf3_dispdec
8359 // base address: 0x438
8360 #define regOPPBUF3_OPPBUF_CONTROL                                                                       0x1992
8361 #define regOPPBUF3_OPPBUF_CONTROL_BASE_IDX                                                              2
8362 #define regOPPBUF3_OPPBUF_3D_PARAMETERS_0                                                               0x1993
8363 #define regOPPBUF3_OPPBUF_3D_PARAMETERS_0_BASE_IDX                                                      2
8364 #define regOPPBUF3_OPPBUF_3D_PARAMETERS_1                                                               0x1994
8365 #define regOPPBUF3_OPPBUF_3D_PARAMETERS_1_BASE_IDX                                                      2
8366 #define regOPPBUF3_OPPBUF_CONTROL1                                                                      0x1997
8367 #define regOPPBUF3_OPPBUF_CONTROL1_BASE_IDX                                                             2
8368 
8369 
8370 // addressBlock: dce_dc_opp_opp_pipe3_dispdec
8371 // base address: 0x438
8372 #define regOPP_PIPE3_OPP_PIPE_CONTROL                                                                   0x199a
8373 #define regOPP_PIPE3_OPP_PIPE_CONTROL_BASE_IDX                                                          2
8374 
8375 
8376 // addressBlock: dce_dc_opp_opp_pipe_crc3_dispdec
8377 // base address: 0x438
8378 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_CONTROL                                                           0x199f
8379 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_CONTROL_BASE_IDX                                                  2
8380 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_MASK                                                              0x19a0
8381 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_MASK_BASE_IDX                                                     2
8382 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_RESULT0                                                           0x19a1
8383 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_RESULT0_BASE_IDX                                                  2
8384 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_RESULT1                                                           0x19a2
8385 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_RESULT1_BASE_IDX                                                  2
8386 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_RESULT2                                                           0x19a3
8387 #define regOPP_PIPE_CRC3_OPP_PIPE_CRC_RESULT2_BASE_IDX                                                  2
8388 
8389 
8390 // addressBlock: dce_dc_opp_dscrm0_dispdec
8391 // base address: 0x0
8392 #define regDSCRM0_DSCRM_DSC_FORWARD_CONFIG                                                              0x1a64
8393 #define regDSCRM0_DSCRM_DSC_FORWARD_CONFIG_BASE_IDX                                                     2
8394 
8395 
8396 // addressBlock: dce_dc_opp_dscrm1_dispdec
8397 // base address: 0x4
8398 #define regDSCRM1_DSCRM_DSC_FORWARD_CONFIG                                                              0x1a65
8399 #define regDSCRM1_DSCRM_DSC_FORWARD_CONFIG_BASE_IDX                                                     2
8400 
8401 
8402 // addressBlock: dce_dc_opp_dscrm2_dispdec
8403 // base address: 0x8
8404 #define regDSCRM2_DSCRM_DSC_FORWARD_CONFIG                                                              0x1a66
8405 #define regDSCRM2_DSCRM_DSC_FORWARD_CONFIG_BASE_IDX                                                     2
8406 
8407 
8408 // addressBlock: dce_dc_opp_opp_top_dispdec
8409 // base address: 0x0
8410 #define regOPP_TOP_CLK_CONTROL                                                                          0x1a5e
8411 #define regOPP_TOP_CLK_CONTROL_BASE_IDX                                                                 2
8412 #define regOPP_ABM_CONTROL                                                                              0x1a60
8413 #define regOPP_ABM_CONTROL_BASE_IDX                                                                     2
8414 
8415 
8416 // addressBlock: dce_dc_opp_opp_dcperfmon_dc_perfmon_dispdec
8417 // base address: 0x6af8
8418 #define regDC_PERFMON16_PERFCOUNTER_CNTL                                                                0x1abe
8419 #define regDC_PERFMON16_PERFCOUNTER_CNTL_BASE_IDX                                                       2
8420 #define regDC_PERFMON16_PERFCOUNTER_CNTL2                                                               0x1abf
8421 #define regDC_PERFMON16_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
8422 #define regDC_PERFMON16_PERFCOUNTER_STATE                                                               0x1ac0
8423 #define regDC_PERFMON16_PERFCOUNTER_STATE_BASE_IDX                                                      2
8424 #define regDC_PERFMON16_PERFMON_CNTL                                                                    0x1ac1
8425 #define regDC_PERFMON16_PERFMON_CNTL_BASE_IDX                                                           2
8426 #define regDC_PERFMON16_PERFMON_CNTL2                                                                   0x1ac2
8427 #define regDC_PERFMON16_PERFMON_CNTL2_BASE_IDX                                                          2
8428 #define regDC_PERFMON16_PERFMON_CVALUE_INT_MISC                                                         0x1ac3
8429 #define regDC_PERFMON16_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
8430 #define regDC_PERFMON16_PERFMON_CVALUE_LOW                                                              0x1ac4
8431 #define regDC_PERFMON16_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
8432 #define regDC_PERFMON16_PERFMON_HI                                                                      0x1ac5
8433 #define regDC_PERFMON16_PERFMON_HI_BASE_IDX                                                             2
8434 #define regDC_PERFMON16_PERFMON_LOW                                                                     0x1ac6
8435 #define regDC_PERFMON16_PERFMON_LOW_BASE_IDX                                                            2
8436 
8437 
8438 // addressBlock: dce_dc_optc_odm0_dispdec
8439 // base address: 0x0
8440 #define regODM0_OPTC_INPUT_GLOBAL_CONTROL                                                               0x1aca
8441 #define regODM0_OPTC_INPUT_GLOBAL_CONTROL_BASE_IDX                                                      2
8442 #define regODM0_OPTC_DATA_SOURCE_SELECT                                                                 0x1acb
8443 #define regODM0_OPTC_DATA_SOURCE_SELECT_BASE_IDX                                                        2
8444 #define regODM0_OPTC_DATA_FORMAT_CONTROL                                                                0x1acc
8445 #define regODM0_OPTC_DATA_FORMAT_CONTROL_BASE_IDX                                                       2
8446 #define regODM0_OPTC_BYTES_PER_PIXEL                                                                    0x1acd
8447 #define regODM0_OPTC_BYTES_PER_PIXEL_BASE_IDX                                                           2
8448 #define regODM0_OPTC_WIDTH_CONTROL                                                                      0x1ace
8449 #define regODM0_OPTC_WIDTH_CONTROL_BASE_IDX                                                             2
8450 #define regODM0_OPTC_INPUT_CLOCK_CONTROL                                                                0x1acf
8451 #define regODM0_OPTC_INPUT_CLOCK_CONTROL_BASE_IDX                                                       2
8452 #define regODM0_OPTC_MEMORY_CONFIG                                                                      0x1ad0
8453 #define regODM0_OPTC_MEMORY_CONFIG_BASE_IDX                                                             2
8454 #define regODM0_OPTC_INPUT_SPARE_REGISTER                                                               0x1ad1
8455 #define regODM0_OPTC_INPUT_SPARE_REGISTER_BASE_IDX                                                      2
8456 
8457 
8458 // addressBlock: dce_dc_optc_odm1_dispdec
8459 // base address: 0x40
8460 #define regODM1_OPTC_INPUT_GLOBAL_CONTROL                                                               0x1ada
8461 #define regODM1_OPTC_INPUT_GLOBAL_CONTROL_BASE_IDX                                                      2
8462 #define regODM1_OPTC_DATA_SOURCE_SELECT                                                                 0x1adb
8463 #define regODM1_OPTC_DATA_SOURCE_SELECT_BASE_IDX                                                        2
8464 #define regODM1_OPTC_DATA_FORMAT_CONTROL                                                                0x1adc
8465 #define regODM1_OPTC_DATA_FORMAT_CONTROL_BASE_IDX                                                       2
8466 #define regODM1_OPTC_BYTES_PER_PIXEL                                                                    0x1add
8467 #define regODM1_OPTC_BYTES_PER_PIXEL_BASE_IDX                                                           2
8468 #define regODM1_OPTC_WIDTH_CONTROL                                                                      0x1ade
8469 #define regODM1_OPTC_WIDTH_CONTROL_BASE_IDX                                                             2
8470 #define regODM1_OPTC_INPUT_CLOCK_CONTROL                                                                0x1adf
8471 #define regODM1_OPTC_INPUT_CLOCK_CONTROL_BASE_IDX                                                       2
8472 #define regODM1_OPTC_MEMORY_CONFIG                                                                      0x1ae0
8473 #define regODM1_OPTC_MEMORY_CONFIG_BASE_IDX                                                             2
8474 #define regODM1_OPTC_INPUT_SPARE_REGISTER                                                               0x1ae1
8475 #define regODM1_OPTC_INPUT_SPARE_REGISTER_BASE_IDX                                                      2
8476 
8477 
8478 // addressBlock: dce_dc_optc_odm2_dispdec
8479 // base address: 0x80
8480 #define regODM2_OPTC_INPUT_GLOBAL_CONTROL                                                               0x1aea
8481 #define regODM2_OPTC_INPUT_GLOBAL_CONTROL_BASE_IDX                                                      2
8482 #define regODM2_OPTC_DATA_SOURCE_SELECT                                                                 0x1aeb
8483 #define regODM2_OPTC_DATA_SOURCE_SELECT_BASE_IDX                                                        2
8484 #define regODM2_OPTC_DATA_FORMAT_CONTROL                                                                0x1aec
8485 #define regODM2_OPTC_DATA_FORMAT_CONTROL_BASE_IDX                                                       2
8486 #define regODM2_OPTC_BYTES_PER_PIXEL                                                                    0x1aed
8487 #define regODM2_OPTC_BYTES_PER_PIXEL_BASE_IDX                                                           2
8488 #define regODM2_OPTC_WIDTH_CONTROL                                                                      0x1aee
8489 #define regODM2_OPTC_WIDTH_CONTROL_BASE_IDX                                                             2
8490 #define regODM2_OPTC_INPUT_CLOCK_CONTROL                                                                0x1aef
8491 #define regODM2_OPTC_INPUT_CLOCK_CONTROL_BASE_IDX                                                       2
8492 #define regODM2_OPTC_MEMORY_CONFIG                                                                      0x1af0
8493 #define regODM2_OPTC_MEMORY_CONFIG_BASE_IDX                                                             2
8494 #define regODM2_OPTC_INPUT_SPARE_REGISTER                                                               0x1af1
8495 #define regODM2_OPTC_INPUT_SPARE_REGISTER_BASE_IDX                                                      2
8496 
8497 
8498 // addressBlock: dce_dc_optc_odm3_dispdec
8499 // base address: 0xc0
8500 #define regODM3_OPTC_INPUT_GLOBAL_CONTROL                                                               0x1afa
8501 #define regODM3_OPTC_INPUT_GLOBAL_CONTROL_BASE_IDX                                                      2
8502 #define regODM3_OPTC_DATA_SOURCE_SELECT                                                                 0x1afb
8503 #define regODM3_OPTC_DATA_SOURCE_SELECT_BASE_IDX                                                        2
8504 #define regODM3_OPTC_DATA_FORMAT_CONTROL                                                                0x1afc
8505 #define regODM3_OPTC_DATA_FORMAT_CONTROL_BASE_IDX                                                       2
8506 #define regODM3_OPTC_BYTES_PER_PIXEL                                                                    0x1afd
8507 #define regODM3_OPTC_BYTES_PER_PIXEL_BASE_IDX                                                           2
8508 #define regODM3_OPTC_WIDTH_CONTROL                                                                      0x1afe
8509 #define regODM3_OPTC_WIDTH_CONTROL_BASE_IDX                                                             2
8510 #define regODM3_OPTC_INPUT_CLOCK_CONTROL                                                                0x1aff
8511 #define regODM3_OPTC_INPUT_CLOCK_CONTROL_BASE_IDX                                                       2
8512 #define regODM3_OPTC_MEMORY_CONFIG                                                                      0x1b00
8513 #define regODM3_OPTC_MEMORY_CONFIG_BASE_IDX                                                             2
8514 #define regODM3_OPTC_INPUT_SPARE_REGISTER                                                               0x1b01
8515 #define regODM3_OPTC_INPUT_SPARE_REGISTER_BASE_IDX                                                      2
8516 
8517 
8518 // addressBlock: dce_dc_optc_otg0_dispdec
8519 // base address: 0x0
8520 #define regOTG0_OTG_H_TOTAL                                                                             0x1b2a
8521 #define regOTG0_OTG_H_TOTAL_BASE_IDX                                                                    2
8522 #define regOTG0_OTG_H_BLANK_START_END                                                                   0x1b2b
8523 #define regOTG0_OTG_H_BLANK_START_END_BASE_IDX                                                          2
8524 #define regOTG0_OTG_H_SYNC_A                                                                            0x1b2c
8525 #define regOTG0_OTG_H_SYNC_A_BASE_IDX                                                                   2
8526 #define regOTG0_OTG_H_SYNC_A_CNTL                                                                       0x1b2d
8527 #define regOTG0_OTG_H_SYNC_A_CNTL_BASE_IDX                                                              2
8528 #define regOTG0_OTG_H_TIMING_CNTL                                                                       0x1b2e
8529 #define regOTG0_OTG_H_TIMING_CNTL_BASE_IDX                                                              2
8530 #define regOTG0_OTG_V_TOTAL                                                                             0x1b2f
8531 #define regOTG0_OTG_V_TOTAL_BASE_IDX                                                                    2
8532 #define regOTG0_OTG_V_TOTAL_MIN                                                                         0x1b30
8533 #define regOTG0_OTG_V_TOTAL_MIN_BASE_IDX                                                                2
8534 #define regOTG0_OTG_V_TOTAL_MAX                                                                         0x1b31
8535 #define regOTG0_OTG_V_TOTAL_MAX_BASE_IDX                                                                2
8536 #define regOTG0_OTG_V_TOTAL_MID                                                                         0x1b32
8537 #define regOTG0_OTG_V_TOTAL_MID_BASE_IDX                                                                2
8538 #define regOTG0_OTG_V_TOTAL_CONTROL                                                                     0x1b33
8539 #define regOTG0_OTG_V_TOTAL_CONTROL_BASE_IDX                                                            2
8540 #define regOTG0_OTG_V_TOTAL_INT_STATUS                                                                  0x1b34
8541 #define regOTG0_OTG_V_TOTAL_INT_STATUS_BASE_IDX                                                         2
8542 #define regOTG0_OTG_VSYNC_NOM_INT_STATUS                                                                0x1b35
8543 #define regOTG0_OTG_VSYNC_NOM_INT_STATUS_BASE_IDX                                                       2
8544 #define regOTG0_OTG_V_BLANK_START_END                                                                   0x1b36
8545 #define regOTG0_OTG_V_BLANK_START_END_BASE_IDX                                                          2
8546 #define regOTG0_OTG_V_SYNC_A                                                                            0x1b37
8547 #define regOTG0_OTG_V_SYNC_A_BASE_IDX                                                                   2
8548 #define regOTG0_OTG_V_SYNC_A_CNTL                                                                       0x1b38
8549 #define regOTG0_OTG_V_SYNC_A_CNTL_BASE_IDX                                                              2
8550 #define regOTG0_OTG_TRIGA_CNTL                                                                          0x1b39
8551 #define regOTG0_OTG_TRIGA_CNTL_BASE_IDX                                                                 2
8552 #define regOTG0_OTG_TRIGA_MANUAL_TRIG                                                                   0x1b3a
8553 #define regOTG0_OTG_TRIGA_MANUAL_TRIG_BASE_IDX                                                          2
8554 #define regOTG0_OTG_TRIGB_CNTL                                                                          0x1b3b
8555 #define regOTG0_OTG_TRIGB_CNTL_BASE_IDX                                                                 2
8556 #define regOTG0_OTG_TRIGB_MANUAL_TRIG                                                                   0x1b3c
8557 #define regOTG0_OTG_TRIGB_MANUAL_TRIG_BASE_IDX                                                          2
8558 #define regOTG0_OTG_FORCE_COUNT_NOW_CNTL                                                                0x1b3d
8559 #define regOTG0_OTG_FORCE_COUNT_NOW_CNTL_BASE_IDX                                                       2
8560 #define regOTG0_OTG_FLOW_CONTROL                                                                        0x1b3e
8561 #define regOTG0_OTG_FLOW_CONTROL_BASE_IDX                                                               2
8562 #define regOTG0_OTG_STEREO_FORCE_NEXT_EYE                                                               0x1b3f
8563 #define regOTG0_OTG_STEREO_FORCE_NEXT_EYE_BASE_IDX                                                      2
8564 #define regOTG0_OTG_CONTROL                                                                             0x1b41
8565 #define regOTG0_OTG_CONTROL_BASE_IDX                                                                    2
8566 #define regOTG0_OTG_INTERLACE_CONTROL                                                                   0x1b44
8567 #define regOTG0_OTG_INTERLACE_CONTROL_BASE_IDX                                                          2
8568 #define regOTG0_OTG_INTERLACE_STATUS                                                                    0x1b45
8569 #define regOTG0_OTG_INTERLACE_STATUS_BASE_IDX                                                           2
8570 #define regOTG0_OTG_PIXEL_DATA_READBACK0                                                                0x1b47
8571 #define regOTG0_OTG_PIXEL_DATA_READBACK0_BASE_IDX                                                       2
8572 #define regOTG0_OTG_PIXEL_DATA_READBACK1                                                                0x1b48
8573 #define regOTG0_OTG_PIXEL_DATA_READBACK1_BASE_IDX                                                       2
8574 #define regOTG0_OTG_STATUS                                                                              0x1b49
8575 #define regOTG0_OTG_STATUS_BASE_IDX                                                                     2
8576 #define regOTG0_OTG_STATUS_POSITION                                                                     0x1b4a
8577 #define regOTG0_OTG_STATUS_POSITION_BASE_IDX                                                            2
8578 #define regOTG0_OTG_NOM_VERT_POSITION                                                                   0x1b4b
8579 #define regOTG0_OTG_NOM_VERT_POSITION_BASE_IDX                                                          2
8580 #define regOTG0_OTG_STATUS_FRAME_COUNT                                                                  0x1b4c
8581 #define regOTG0_OTG_STATUS_FRAME_COUNT_BASE_IDX                                                         2
8582 #define regOTG0_OTG_STATUS_VF_COUNT                                                                     0x1b4d
8583 #define regOTG0_OTG_STATUS_VF_COUNT_BASE_IDX                                                            2
8584 #define regOTG0_OTG_STATUS_HV_COUNT                                                                     0x1b4e
8585 #define regOTG0_OTG_STATUS_HV_COUNT_BASE_IDX                                                            2
8586 #define regOTG0_OTG_COUNT_CONTROL                                                                       0x1b4f
8587 #define regOTG0_OTG_COUNT_CONTROL_BASE_IDX                                                              2
8588 #define regOTG0_OTG_COUNT_RESET                                                                         0x1b50
8589 #define regOTG0_OTG_COUNT_RESET_BASE_IDX                                                                2
8590 #define regOTG0_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE                                                        0x1b51
8591 #define regOTG0_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE_BASE_IDX                                               2
8592 #define regOTG0_OTG_VERT_SYNC_CONTROL                                                                   0x1b52
8593 #define regOTG0_OTG_VERT_SYNC_CONTROL_BASE_IDX                                                          2
8594 #define regOTG0_OTG_STEREO_STATUS                                                                       0x1b53
8595 #define regOTG0_OTG_STEREO_STATUS_BASE_IDX                                                              2
8596 #define regOTG0_OTG_STEREO_CONTROL                                                                      0x1b54
8597 #define regOTG0_OTG_STEREO_CONTROL_BASE_IDX                                                             2
8598 #define regOTG0_OTG_SNAPSHOT_STATUS                                                                     0x1b55
8599 #define regOTG0_OTG_SNAPSHOT_STATUS_BASE_IDX                                                            2
8600 #define regOTG0_OTG_SNAPSHOT_CONTROL                                                                    0x1b56
8601 #define regOTG0_OTG_SNAPSHOT_CONTROL_BASE_IDX                                                           2
8602 #define regOTG0_OTG_SNAPSHOT_POSITION                                                                   0x1b57
8603 #define regOTG0_OTG_SNAPSHOT_POSITION_BASE_IDX                                                          2
8604 #define regOTG0_OTG_SNAPSHOT_FRAME                                                                      0x1b58
8605 #define regOTG0_OTG_SNAPSHOT_FRAME_BASE_IDX                                                             2
8606 #define regOTG0_OTG_UPDATE_LOCK                                                                         0x1b5a
8607 #define regOTG0_OTG_UPDATE_LOCK_BASE_IDX                                                                2
8608 #define regOTG0_OTG_DOUBLE_BUFFER_CONTROL                                                               0x1b5b
8609 #define regOTG0_OTG_DOUBLE_BUFFER_CONTROL_BASE_IDX                                                      2
8610 #define regOTG0_OTG_MASTER_EN                                                                           0x1b5c
8611 #define regOTG0_OTG_MASTER_EN_BASE_IDX                                                                  2
8612 #define regOTG0_OTG_VERTICAL_INTERRUPT0_POSITION                                                        0x1b62
8613 #define regOTG0_OTG_VERTICAL_INTERRUPT0_POSITION_BASE_IDX                                               2
8614 #define regOTG0_OTG_VERTICAL_INTERRUPT0_CONTROL                                                         0x1b63
8615 #define regOTG0_OTG_VERTICAL_INTERRUPT0_CONTROL_BASE_IDX                                                2
8616 #define regOTG0_OTG_VERTICAL_INTERRUPT1_POSITION                                                        0x1b64
8617 #define regOTG0_OTG_VERTICAL_INTERRUPT1_POSITION_BASE_IDX                                               2
8618 #define regOTG0_OTG_VERTICAL_INTERRUPT1_CONTROL                                                         0x1b65
8619 #define regOTG0_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX                                                2
8620 #define regOTG0_OTG_VERTICAL_INTERRUPT2_POSITION                                                        0x1b66
8621 #define regOTG0_OTG_VERTICAL_INTERRUPT2_POSITION_BASE_IDX                                               2
8622 #define regOTG0_OTG_VERTICAL_INTERRUPT2_CONTROL                                                         0x1b67
8623 #define regOTG0_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX                                                2
8624 #define regOTG0_OTG_CRC_CNTL                                                                            0x1b68
8625 #define regOTG0_OTG_CRC_CNTL_BASE_IDX                                                                   2
8626 #define regOTG0_OTG_CRC_CNTL2                                                                           0x1b69
8627 #define regOTG0_OTG_CRC_CNTL2_BASE_IDX                                                                  2
8628 #define regOTG0_OTG_CRC0_WINDOWA_X_CONTROL                                                              0x1b6a
8629 #define regOTG0_OTG_CRC0_WINDOWA_X_CONTROL_BASE_IDX                                                     2
8630 #define regOTG0_OTG_CRC0_WINDOWA_Y_CONTROL                                                              0x1b6b
8631 #define regOTG0_OTG_CRC0_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
8632 #define regOTG0_OTG_CRC0_WINDOWB_X_CONTROL                                                              0x1b6c
8633 #define regOTG0_OTG_CRC0_WINDOWB_X_CONTROL_BASE_IDX                                                     2
8634 #define regOTG0_OTG_CRC0_WINDOWB_Y_CONTROL                                                              0x1b6d
8635 #define regOTG0_OTG_CRC0_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
8636 #define regOTG0_OTG_CRC0_DATA_RG                                                                        0x1b6e
8637 #define regOTG0_OTG_CRC0_DATA_RG_BASE_IDX                                                               2
8638 #define regOTG0_OTG_CRC0_DATA_B                                                                         0x1b6f
8639 #define regOTG0_OTG_CRC0_DATA_B_BASE_IDX                                                                2
8640 #define regOTG0_OTG_CRC1_WINDOWA_X_CONTROL                                                              0x1b70
8641 #define regOTG0_OTG_CRC1_WINDOWA_X_CONTROL_BASE_IDX                                                     2
8642 #define regOTG0_OTG_CRC1_WINDOWA_Y_CONTROL                                                              0x1b71
8643 #define regOTG0_OTG_CRC1_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
8644 #define regOTG0_OTG_CRC1_WINDOWB_X_CONTROL                                                              0x1b72
8645 #define regOTG0_OTG_CRC1_WINDOWB_X_CONTROL_BASE_IDX                                                     2
8646 #define regOTG0_OTG_CRC1_WINDOWB_Y_CONTROL                                                              0x1b73
8647 #define regOTG0_OTG_CRC1_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
8648 #define regOTG0_OTG_CRC1_DATA_RG                                                                        0x1b74
8649 #define regOTG0_OTG_CRC1_DATA_RG_BASE_IDX                                                               2
8650 #define regOTG0_OTG_CRC1_DATA_B                                                                         0x1b75
8651 #define regOTG0_OTG_CRC1_DATA_B_BASE_IDX                                                                2
8652 #define regOTG0_OTG_CRC2_DATA_RG                                                                        0x1b76
8653 #define regOTG0_OTG_CRC2_DATA_RG_BASE_IDX                                                               2
8654 #define regOTG0_OTG_CRC2_DATA_B                                                                         0x1b77
8655 #define regOTG0_OTG_CRC2_DATA_B_BASE_IDX                                                                2
8656 #define regOTG0_OTG_CRC3_DATA_RG                                                                        0x1b78
8657 #define regOTG0_OTG_CRC3_DATA_RG_BASE_IDX                                                               2
8658 #define regOTG0_OTG_CRC3_DATA_B                                                                         0x1b79
8659 #define regOTG0_OTG_CRC3_DATA_B_BASE_IDX                                                                2
8660 #define regOTG0_OTG_CRC_SIG_RED_GREEN_MASK                                                              0x1b7a
8661 #define regOTG0_OTG_CRC_SIG_RED_GREEN_MASK_BASE_IDX                                                     2
8662 #define regOTG0_OTG_CRC_SIG_BLUE_CONTROL_MASK                                                           0x1b7b
8663 #define regOTG0_OTG_CRC_SIG_BLUE_CONTROL_MASK_BASE_IDX                                                  2
8664 #define regOTG0_OTG_STATIC_SCREEN_CONTROL                                                               0x1b82
8665 #define regOTG0_OTG_STATIC_SCREEN_CONTROL_BASE_IDX                                                      2
8666 #define regOTG0_OTG_3D_STRUCTURE_CONTROL                                                                0x1b83
8667 #define regOTG0_OTG_3D_STRUCTURE_CONTROL_BASE_IDX                                                       2
8668 #define regOTG0_OTG_GSL_VSYNC_GAP                                                                       0x1b84
8669 #define regOTG0_OTG_GSL_VSYNC_GAP_BASE_IDX                                                              2
8670 #define regOTG0_OTG_MASTER_UPDATE_MODE                                                                  0x1b85
8671 #define regOTG0_OTG_MASTER_UPDATE_MODE_BASE_IDX                                                         2
8672 #define regOTG0_OTG_CLOCK_CONTROL                                                                       0x1b86
8673 #define regOTG0_OTG_CLOCK_CONTROL_BASE_IDX                                                              2
8674 #define regOTG0_OTG_VSTARTUP_PARAM                                                                      0x1b87
8675 #define regOTG0_OTG_VSTARTUP_PARAM_BASE_IDX                                                             2
8676 #define regOTG0_OTG_VUPDATE_PARAM                                                                       0x1b88
8677 #define regOTG0_OTG_VUPDATE_PARAM_BASE_IDX                                                              2
8678 #define regOTG0_OTG_VREADY_PARAM                                                                        0x1b89
8679 #define regOTG0_OTG_VREADY_PARAM_BASE_IDX                                                               2
8680 #define regOTG0_OTG_GLOBAL_SYNC_STATUS                                                                  0x1b8a
8681 #define regOTG0_OTG_GLOBAL_SYNC_STATUS_BASE_IDX                                                         2
8682 #define regOTG0_OTG_MASTER_UPDATE_LOCK                                                                  0x1b8b
8683 #define regOTG0_OTG_MASTER_UPDATE_LOCK_BASE_IDX                                                         2
8684 #define regOTG0_OTG_GSL_CONTROL                                                                         0x1b8c
8685 #define regOTG0_OTG_GSL_CONTROL_BASE_IDX                                                                2
8686 #define regOTG0_OTG_GSL_WINDOW_X                                                                        0x1b8d
8687 #define regOTG0_OTG_GSL_WINDOW_X_BASE_IDX                                                               2
8688 #define regOTG0_OTG_GSL_WINDOW_Y                                                                        0x1b8e
8689 #define regOTG0_OTG_GSL_WINDOW_Y_BASE_IDX                                                               2
8690 #define regOTG0_OTG_VUPDATE_KEEPOUT                                                                     0x1b8f
8691 #define regOTG0_OTG_VUPDATE_KEEPOUT_BASE_IDX                                                            2
8692 #define regOTG0_OTG_GLOBAL_CONTROL0                                                                     0x1b90
8693 #define regOTG0_OTG_GLOBAL_CONTROL0_BASE_IDX                                                            2
8694 #define regOTG0_OTG_GLOBAL_CONTROL1                                                                     0x1b91
8695 #define regOTG0_OTG_GLOBAL_CONTROL1_BASE_IDX                                                            2
8696 #define regOTG0_OTG_GLOBAL_CONTROL2                                                                     0x1b92
8697 #define regOTG0_OTG_GLOBAL_CONTROL2_BASE_IDX                                                            2
8698 #define regOTG0_OTG_GLOBAL_CONTROL3                                                                     0x1b93
8699 #define regOTG0_OTG_GLOBAL_CONTROL3_BASE_IDX                                                            2
8700 #define regOTG0_OTG_GLOBAL_CONTROL4                                                                     0x1b94
8701 #define regOTG0_OTG_GLOBAL_CONTROL4_BASE_IDX                                                            2
8702 #define regOTG0_OTG_TRIG_MANUAL_CONTROL                                                                 0x1b95
8703 #define regOTG0_OTG_TRIG_MANUAL_CONTROL_BASE_IDX                                                        2
8704 #define regOTG0_OTG_MANUAL_FLOW_CONTROL                                                                 0x1b96
8705 #define regOTG0_OTG_MANUAL_FLOW_CONTROL_BASE_IDX                                                        2
8706 #define regOTG0_OTG_DRR_TIMING_INT_STATUS                                                               0x1b97
8707 #define regOTG0_OTG_DRR_TIMING_INT_STATUS_BASE_IDX                                                      2
8708 #define regOTG0_OTG_DRR_V_TOTAL_REACH_RANGE                                                             0x1b98
8709 #define regOTG0_OTG_DRR_V_TOTAL_REACH_RANGE_BASE_IDX                                                    2
8710 #define regOTG0_OTG_DRR_V_TOTAL_CHANGE                                                                  0x1b99
8711 #define regOTG0_OTG_DRR_V_TOTAL_CHANGE_BASE_IDX                                                         2
8712 #define regOTG0_OTG_DRR_TRIGGER_WINDOW                                                                  0x1b9a
8713 #define regOTG0_OTG_DRR_TRIGGER_WINDOW_BASE_IDX                                                         2
8714 #define regOTG0_OTG_DRR_CONTROL                                                                         0x1b9b
8715 #define regOTG0_OTG_DRR_CONTROL_BASE_IDX                                                                2
8716 #define regOTG0_OTG_M_CONST_DTO0                                                                        0x1b9c
8717 #define regOTG0_OTG_M_CONST_DTO0_BASE_IDX                                                               2
8718 #define regOTG0_OTG_M_CONST_DTO1                                                                        0x1b9d
8719 #define regOTG0_OTG_M_CONST_DTO1_BASE_IDX                                                               2
8720 #define regOTG0_OTG_REQUEST_CONTROL                                                                     0x1b9e
8721 #define regOTG0_OTG_REQUEST_CONTROL_BASE_IDX                                                            2
8722 #define regOTG0_OTG_DSC_START_POSITION                                                                  0x1b9f
8723 #define regOTG0_OTG_DSC_START_POSITION_BASE_IDX                                                         2
8724 #define regOTG0_OTG_PIPE_UPDATE_STATUS                                                                  0x1ba0
8725 #define regOTG0_OTG_PIPE_UPDATE_STATUS_BASE_IDX                                                         2
8726 #define regOTG0_OTG_SPARE_REGISTER                                                                      0x1ba2
8727 #define regOTG0_OTG_SPARE_REGISTER_BASE_IDX                                                             2
8728 
8729 
8730 // addressBlock: dce_dc_optc_otg1_dispdec
8731 // base address: 0x200
8732 #define regOTG1_OTG_H_TOTAL                                                                             0x1baa
8733 #define regOTG1_OTG_H_TOTAL_BASE_IDX                                                                    2
8734 #define regOTG1_OTG_H_BLANK_START_END                                                                   0x1bab
8735 #define regOTG1_OTG_H_BLANK_START_END_BASE_IDX                                                          2
8736 #define regOTG1_OTG_H_SYNC_A                                                                            0x1bac
8737 #define regOTG1_OTG_H_SYNC_A_BASE_IDX                                                                   2
8738 #define regOTG1_OTG_H_SYNC_A_CNTL                                                                       0x1bad
8739 #define regOTG1_OTG_H_SYNC_A_CNTL_BASE_IDX                                                              2
8740 #define regOTG1_OTG_H_TIMING_CNTL                                                                       0x1bae
8741 #define regOTG1_OTG_H_TIMING_CNTL_BASE_IDX                                                              2
8742 #define regOTG1_OTG_V_TOTAL                                                                             0x1baf
8743 #define regOTG1_OTG_V_TOTAL_BASE_IDX                                                                    2
8744 #define regOTG1_OTG_V_TOTAL_MIN                                                                         0x1bb0
8745 #define regOTG1_OTG_V_TOTAL_MIN_BASE_IDX                                                                2
8746 #define regOTG1_OTG_V_TOTAL_MAX                                                                         0x1bb1
8747 #define regOTG1_OTG_V_TOTAL_MAX_BASE_IDX                                                                2
8748 #define regOTG1_OTG_V_TOTAL_MID                                                                         0x1bb2
8749 #define regOTG1_OTG_V_TOTAL_MID_BASE_IDX                                                                2
8750 #define regOTG1_OTG_V_TOTAL_CONTROL                                                                     0x1bb3
8751 #define regOTG1_OTG_V_TOTAL_CONTROL_BASE_IDX                                                            2
8752 #define regOTG1_OTG_V_TOTAL_INT_STATUS                                                                  0x1bb4
8753 #define regOTG1_OTG_V_TOTAL_INT_STATUS_BASE_IDX                                                         2
8754 #define regOTG1_OTG_VSYNC_NOM_INT_STATUS                                                                0x1bb5
8755 #define regOTG1_OTG_VSYNC_NOM_INT_STATUS_BASE_IDX                                                       2
8756 #define regOTG1_OTG_V_BLANK_START_END                                                                   0x1bb6
8757 #define regOTG1_OTG_V_BLANK_START_END_BASE_IDX                                                          2
8758 #define regOTG1_OTG_V_SYNC_A                                                                            0x1bb7
8759 #define regOTG1_OTG_V_SYNC_A_BASE_IDX                                                                   2
8760 #define regOTG1_OTG_V_SYNC_A_CNTL                                                                       0x1bb8
8761 #define regOTG1_OTG_V_SYNC_A_CNTL_BASE_IDX                                                              2
8762 #define regOTG1_OTG_TRIGA_CNTL                                                                          0x1bb9
8763 #define regOTG1_OTG_TRIGA_CNTL_BASE_IDX                                                                 2
8764 #define regOTG1_OTG_TRIGA_MANUAL_TRIG                                                                   0x1bba
8765 #define regOTG1_OTG_TRIGA_MANUAL_TRIG_BASE_IDX                                                          2
8766 #define regOTG1_OTG_TRIGB_CNTL                                                                          0x1bbb
8767 #define regOTG1_OTG_TRIGB_CNTL_BASE_IDX                                                                 2
8768 #define regOTG1_OTG_TRIGB_MANUAL_TRIG                                                                   0x1bbc
8769 #define regOTG1_OTG_TRIGB_MANUAL_TRIG_BASE_IDX                                                          2
8770 #define regOTG1_OTG_FORCE_COUNT_NOW_CNTL                                                                0x1bbd
8771 #define regOTG1_OTG_FORCE_COUNT_NOW_CNTL_BASE_IDX                                                       2
8772 #define regOTG1_OTG_FLOW_CONTROL                                                                        0x1bbe
8773 #define regOTG1_OTG_FLOW_CONTROL_BASE_IDX                                                               2
8774 #define regOTG1_OTG_STEREO_FORCE_NEXT_EYE                                                               0x1bbf
8775 #define regOTG1_OTG_STEREO_FORCE_NEXT_EYE_BASE_IDX                                                      2
8776 #define regOTG1_OTG_CONTROL                                                                             0x1bc1
8777 #define regOTG1_OTG_CONTROL_BASE_IDX                                                                    2
8778 #define regOTG1_OTG_INTERLACE_CONTROL                                                                   0x1bc4
8779 #define regOTG1_OTG_INTERLACE_CONTROL_BASE_IDX                                                          2
8780 #define regOTG1_OTG_INTERLACE_STATUS                                                                    0x1bc5
8781 #define regOTG1_OTG_INTERLACE_STATUS_BASE_IDX                                                           2
8782 #define regOTG1_OTG_PIXEL_DATA_READBACK0                                                                0x1bc7
8783 #define regOTG1_OTG_PIXEL_DATA_READBACK0_BASE_IDX                                                       2
8784 #define regOTG1_OTG_PIXEL_DATA_READBACK1                                                                0x1bc8
8785 #define regOTG1_OTG_PIXEL_DATA_READBACK1_BASE_IDX                                                       2
8786 #define regOTG1_OTG_STATUS                                                                              0x1bc9
8787 #define regOTG1_OTG_STATUS_BASE_IDX                                                                     2
8788 #define regOTG1_OTG_STATUS_POSITION                                                                     0x1bca
8789 #define regOTG1_OTG_STATUS_POSITION_BASE_IDX                                                            2
8790 #define regOTG1_OTG_NOM_VERT_POSITION                                                                   0x1bcb
8791 #define regOTG1_OTG_NOM_VERT_POSITION_BASE_IDX                                                          2
8792 #define regOTG1_OTG_STATUS_FRAME_COUNT                                                                  0x1bcc
8793 #define regOTG1_OTG_STATUS_FRAME_COUNT_BASE_IDX                                                         2
8794 #define regOTG1_OTG_STATUS_VF_COUNT                                                                     0x1bcd
8795 #define regOTG1_OTG_STATUS_VF_COUNT_BASE_IDX                                                            2
8796 #define regOTG1_OTG_STATUS_HV_COUNT                                                                     0x1bce
8797 #define regOTG1_OTG_STATUS_HV_COUNT_BASE_IDX                                                            2
8798 #define regOTG1_OTG_COUNT_CONTROL                                                                       0x1bcf
8799 #define regOTG1_OTG_COUNT_CONTROL_BASE_IDX                                                              2
8800 #define regOTG1_OTG_COUNT_RESET                                                                         0x1bd0
8801 #define regOTG1_OTG_COUNT_RESET_BASE_IDX                                                                2
8802 #define regOTG1_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE                                                        0x1bd1
8803 #define regOTG1_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE_BASE_IDX                                               2
8804 #define regOTG1_OTG_VERT_SYNC_CONTROL                                                                   0x1bd2
8805 #define regOTG1_OTG_VERT_SYNC_CONTROL_BASE_IDX                                                          2
8806 #define regOTG1_OTG_STEREO_STATUS                                                                       0x1bd3
8807 #define regOTG1_OTG_STEREO_STATUS_BASE_IDX                                                              2
8808 #define regOTG1_OTG_STEREO_CONTROL                                                                      0x1bd4
8809 #define regOTG1_OTG_STEREO_CONTROL_BASE_IDX                                                             2
8810 #define regOTG1_OTG_SNAPSHOT_STATUS                                                                     0x1bd5
8811 #define regOTG1_OTG_SNAPSHOT_STATUS_BASE_IDX                                                            2
8812 #define regOTG1_OTG_SNAPSHOT_CONTROL                                                                    0x1bd6
8813 #define regOTG1_OTG_SNAPSHOT_CONTROL_BASE_IDX                                                           2
8814 #define regOTG1_OTG_SNAPSHOT_POSITION                                                                   0x1bd7
8815 #define regOTG1_OTG_SNAPSHOT_POSITION_BASE_IDX                                                          2
8816 #define regOTG1_OTG_SNAPSHOT_FRAME                                                                      0x1bd8
8817 #define regOTG1_OTG_SNAPSHOT_FRAME_BASE_IDX                                                             2
8818 #define regOTG1_OTG_UPDATE_LOCK                                                                         0x1bda
8819 #define regOTG1_OTG_UPDATE_LOCK_BASE_IDX                                                                2
8820 #define regOTG1_OTG_DOUBLE_BUFFER_CONTROL                                                               0x1bdb
8821 #define regOTG1_OTG_DOUBLE_BUFFER_CONTROL_BASE_IDX                                                      2
8822 #define regOTG1_OTG_MASTER_EN                                                                           0x1bdc
8823 #define regOTG1_OTG_MASTER_EN_BASE_IDX                                                                  2
8824 #define regOTG1_OTG_VERTICAL_INTERRUPT0_POSITION                                                        0x1be2
8825 #define regOTG1_OTG_VERTICAL_INTERRUPT0_POSITION_BASE_IDX                                               2
8826 #define regOTG1_OTG_VERTICAL_INTERRUPT0_CONTROL                                                         0x1be3
8827 #define regOTG1_OTG_VERTICAL_INTERRUPT0_CONTROL_BASE_IDX                                                2
8828 #define regOTG1_OTG_VERTICAL_INTERRUPT1_POSITION                                                        0x1be4
8829 #define regOTG1_OTG_VERTICAL_INTERRUPT1_POSITION_BASE_IDX                                               2
8830 #define regOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL                                                         0x1be5
8831 #define regOTG1_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX                                                2
8832 #define regOTG1_OTG_VERTICAL_INTERRUPT2_POSITION                                                        0x1be6
8833 #define regOTG1_OTG_VERTICAL_INTERRUPT2_POSITION_BASE_IDX                                               2
8834 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL                                                         0x1be7
8835 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX                                                2
8836 #define regOTG1_OTG_CRC_CNTL                                                                            0x1be8
8837 #define regOTG1_OTG_CRC_CNTL_BASE_IDX                                                                   2
8838 #define regOTG1_OTG_CRC_CNTL2                                                                           0x1be9
8839 #define regOTG1_OTG_CRC_CNTL2_BASE_IDX                                                                  2
8840 #define regOTG1_OTG_CRC0_WINDOWA_X_CONTROL                                                              0x1bea
8841 #define regOTG1_OTG_CRC0_WINDOWA_X_CONTROL_BASE_IDX                                                     2
8842 #define regOTG1_OTG_CRC0_WINDOWA_Y_CONTROL                                                              0x1beb
8843 #define regOTG1_OTG_CRC0_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
8844 #define regOTG1_OTG_CRC0_WINDOWB_X_CONTROL                                                              0x1bec
8845 #define regOTG1_OTG_CRC0_WINDOWB_X_CONTROL_BASE_IDX                                                     2
8846 #define regOTG1_OTG_CRC0_WINDOWB_Y_CONTROL                                                              0x1bed
8847 #define regOTG1_OTG_CRC0_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
8848 #define regOTG1_OTG_CRC0_DATA_RG                                                                        0x1bee
8849 #define regOTG1_OTG_CRC0_DATA_RG_BASE_IDX                                                               2
8850 #define regOTG1_OTG_CRC0_DATA_B                                                                         0x1bef
8851 #define regOTG1_OTG_CRC0_DATA_B_BASE_IDX                                                                2
8852 #define regOTG1_OTG_CRC1_WINDOWA_X_CONTROL                                                              0x1bf0
8853 #define regOTG1_OTG_CRC1_WINDOWA_X_CONTROL_BASE_IDX                                                     2
8854 #define regOTG1_OTG_CRC1_WINDOWA_Y_CONTROL                                                              0x1bf1
8855 #define regOTG1_OTG_CRC1_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
8856 #define regOTG1_OTG_CRC1_WINDOWB_X_CONTROL                                                              0x1bf2
8857 #define regOTG1_OTG_CRC1_WINDOWB_X_CONTROL_BASE_IDX                                                     2
8858 #define regOTG1_OTG_CRC1_WINDOWB_Y_CONTROL                                                              0x1bf3
8859 #define regOTG1_OTG_CRC1_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
8860 #define regOTG1_OTG_CRC1_DATA_RG                                                                        0x1bf4
8861 #define regOTG1_OTG_CRC1_DATA_RG_BASE_IDX                                                               2
8862 #define regOTG1_OTG_CRC1_DATA_B                                                                         0x1bf5
8863 #define regOTG1_OTG_CRC1_DATA_B_BASE_IDX                                                                2
8864 #define regOTG1_OTG_CRC2_DATA_RG                                                                        0x1bf6
8865 #define regOTG1_OTG_CRC2_DATA_RG_BASE_IDX                                                               2
8866 #define regOTG1_OTG_CRC2_DATA_B                                                                         0x1bf7
8867 #define regOTG1_OTG_CRC2_DATA_B_BASE_IDX                                                                2
8868 #define regOTG1_OTG_CRC3_DATA_RG                                                                        0x1bf8
8869 #define regOTG1_OTG_CRC3_DATA_RG_BASE_IDX                                                               2
8870 #define regOTG1_OTG_CRC3_DATA_B                                                                         0x1bf9
8871 #define regOTG1_OTG_CRC3_DATA_B_BASE_IDX                                                                2
8872 #define regOTG1_OTG_CRC_SIG_RED_GREEN_MASK                                                              0x1bfa
8873 #define regOTG1_OTG_CRC_SIG_RED_GREEN_MASK_BASE_IDX                                                     2
8874 #define regOTG1_OTG_CRC_SIG_BLUE_CONTROL_MASK                                                           0x1bfb
8875 #define regOTG1_OTG_CRC_SIG_BLUE_CONTROL_MASK_BASE_IDX                                                  2
8876 #define regOTG1_OTG_STATIC_SCREEN_CONTROL                                                               0x1c02
8877 #define regOTG1_OTG_STATIC_SCREEN_CONTROL_BASE_IDX                                                      2
8878 #define regOTG1_OTG_3D_STRUCTURE_CONTROL                                                                0x1c03
8879 #define regOTG1_OTG_3D_STRUCTURE_CONTROL_BASE_IDX                                                       2
8880 #define regOTG1_OTG_GSL_VSYNC_GAP                                                                       0x1c04
8881 #define regOTG1_OTG_GSL_VSYNC_GAP_BASE_IDX                                                              2
8882 #define regOTG1_OTG_MASTER_UPDATE_MODE                                                                  0x1c05
8883 #define regOTG1_OTG_MASTER_UPDATE_MODE_BASE_IDX                                                         2
8884 #define regOTG1_OTG_CLOCK_CONTROL                                                                       0x1c06
8885 #define regOTG1_OTG_CLOCK_CONTROL_BASE_IDX                                                              2
8886 #define regOTG1_OTG_VSTARTUP_PARAM                                                                      0x1c07
8887 #define regOTG1_OTG_VSTARTUP_PARAM_BASE_IDX                                                             2
8888 #define regOTG1_OTG_VUPDATE_PARAM                                                                       0x1c08
8889 #define regOTG1_OTG_VUPDATE_PARAM_BASE_IDX                                                              2
8890 #define regOTG1_OTG_VREADY_PARAM                                                                        0x1c09
8891 #define regOTG1_OTG_VREADY_PARAM_BASE_IDX                                                               2
8892 #define regOTG1_OTG_GLOBAL_SYNC_STATUS                                                                  0x1c0a
8893 #define regOTG1_OTG_GLOBAL_SYNC_STATUS_BASE_IDX                                                         2
8894 #define regOTG1_OTG_MASTER_UPDATE_LOCK                                                                  0x1c0b
8895 #define regOTG1_OTG_MASTER_UPDATE_LOCK_BASE_IDX                                                         2
8896 #define regOTG1_OTG_GSL_CONTROL                                                                         0x1c0c
8897 #define regOTG1_OTG_GSL_CONTROL_BASE_IDX                                                                2
8898 #define regOTG1_OTG_GSL_WINDOW_X                                                                        0x1c0d
8899 #define regOTG1_OTG_GSL_WINDOW_X_BASE_IDX                                                               2
8900 #define regOTG1_OTG_GSL_WINDOW_Y                                                                        0x1c0e
8901 #define regOTG1_OTG_GSL_WINDOW_Y_BASE_IDX                                                               2
8902 #define regOTG1_OTG_VUPDATE_KEEPOUT                                                                     0x1c0f
8903 #define regOTG1_OTG_VUPDATE_KEEPOUT_BASE_IDX                                                            2
8904 #define regOTG1_OTG_GLOBAL_CONTROL0                                                                     0x1c10
8905 #define regOTG1_OTG_GLOBAL_CONTROL0_BASE_IDX                                                            2
8906 #define regOTG1_OTG_GLOBAL_CONTROL1                                                                     0x1c11
8907 #define regOTG1_OTG_GLOBAL_CONTROL1_BASE_IDX                                                            2
8908 #define regOTG1_OTG_GLOBAL_CONTROL2                                                                     0x1c12
8909 #define regOTG1_OTG_GLOBAL_CONTROL2_BASE_IDX                                                            2
8910 #define regOTG1_OTG_GLOBAL_CONTROL3                                                                     0x1c13
8911 #define regOTG1_OTG_GLOBAL_CONTROL3_BASE_IDX                                                            2
8912 #define regOTG1_OTG_GLOBAL_CONTROL4                                                                     0x1c14
8913 #define regOTG1_OTG_GLOBAL_CONTROL4_BASE_IDX                                                            2
8914 #define regOTG1_OTG_TRIG_MANUAL_CONTROL                                                                 0x1c15
8915 #define regOTG1_OTG_TRIG_MANUAL_CONTROL_BASE_IDX                                                        2
8916 #define regOTG1_OTG_MANUAL_FLOW_CONTROL                                                                 0x1c16
8917 #define regOTG1_OTG_MANUAL_FLOW_CONTROL_BASE_IDX                                                        2
8918 #define regOTG1_OTG_DRR_TIMING_INT_STATUS                                                               0x1c17
8919 #define regOTG1_OTG_DRR_TIMING_INT_STATUS_BASE_IDX                                                      2
8920 #define regOTG1_OTG_DRR_V_TOTAL_REACH_RANGE                                                             0x1c18
8921 #define regOTG1_OTG_DRR_V_TOTAL_REACH_RANGE_BASE_IDX                                                    2
8922 #define regOTG1_OTG_DRR_V_TOTAL_CHANGE                                                                  0x1c19
8923 #define regOTG1_OTG_DRR_V_TOTAL_CHANGE_BASE_IDX                                                         2
8924 #define regOTG1_OTG_DRR_TRIGGER_WINDOW                                                                  0x1c1a
8925 #define regOTG1_OTG_DRR_TRIGGER_WINDOW_BASE_IDX                                                         2
8926 #define regOTG1_OTG_DRR_CONTROL                                                                         0x1c1b
8927 #define regOTG1_OTG_DRR_CONTROL_BASE_IDX                                                                2
8928 #define regOTG1_OTG_M_CONST_DTO0                                                                        0x1c1c
8929 #define regOTG1_OTG_M_CONST_DTO0_BASE_IDX                                                               2
8930 #define regOTG1_OTG_M_CONST_DTO1                                                                        0x1c1d
8931 #define regOTG1_OTG_M_CONST_DTO1_BASE_IDX                                                               2
8932 #define regOTG1_OTG_REQUEST_CONTROL                                                                     0x1c1e
8933 #define regOTG1_OTG_REQUEST_CONTROL_BASE_IDX                                                            2
8934 #define regOTG1_OTG_DSC_START_POSITION                                                                  0x1c1f
8935 #define regOTG1_OTG_DSC_START_POSITION_BASE_IDX                                                         2
8936 #define regOTG1_OTG_PIPE_UPDATE_STATUS                                                                  0x1c20
8937 #define regOTG1_OTG_PIPE_UPDATE_STATUS_BASE_IDX                                                         2
8938 #define regOTG1_OTG_SPARE_REGISTER                                                                      0x1c22
8939 #define regOTG1_OTG_SPARE_REGISTER_BASE_IDX                                                             2
8940 
8941 
8942 // addressBlock: dce_dc_optc_otg2_dispdec
8943 // base address: 0x400
8944 #define regOTG2_OTG_H_TOTAL                                                                             0x1c2a
8945 #define regOTG2_OTG_H_TOTAL_BASE_IDX                                                                    2
8946 #define regOTG2_OTG_H_BLANK_START_END                                                                   0x1c2b
8947 #define regOTG2_OTG_H_BLANK_START_END_BASE_IDX                                                          2
8948 #define regOTG2_OTG_H_SYNC_A                                                                            0x1c2c
8949 #define regOTG2_OTG_H_SYNC_A_BASE_IDX                                                                   2
8950 #define regOTG2_OTG_H_SYNC_A_CNTL                                                                       0x1c2d
8951 #define regOTG2_OTG_H_SYNC_A_CNTL_BASE_IDX                                                              2
8952 #define regOTG2_OTG_H_TIMING_CNTL                                                                       0x1c2e
8953 #define regOTG2_OTG_H_TIMING_CNTL_BASE_IDX                                                              2
8954 #define regOTG2_OTG_V_TOTAL                                                                             0x1c2f
8955 #define regOTG2_OTG_V_TOTAL_BASE_IDX                                                                    2
8956 #define regOTG2_OTG_V_TOTAL_MIN                                                                         0x1c30
8957 #define regOTG2_OTG_V_TOTAL_MIN_BASE_IDX                                                                2
8958 #define regOTG2_OTG_V_TOTAL_MAX                                                                         0x1c31
8959 #define regOTG2_OTG_V_TOTAL_MAX_BASE_IDX                                                                2
8960 #define regOTG2_OTG_V_TOTAL_MID                                                                         0x1c32
8961 #define regOTG2_OTG_V_TOTAL_MID_BASE_IDX                                                                2
8962 #define regOTG2_OTG_V_TOTAL_CONTROL                                                                     0x1c33
8963 #define regOTG2_OTG_V_TOTAL_CONTROL_BASE_IDX                                                            2
8964 #define regOTG2_OTG_V_TOTAL_INT_STATUS                                                                  0x1c34
8965 #define regOTG2_OTG_V_TOTAL_INT_STATUS_BASE_IDX                                                         2
8966 #define regOTG2_OTG_VSYNC_NOM_INT_STATUS                                                                0x1c35
8967 #define regOTG2_OTG_VSYNC_NOM_INT_STATUS_BASE_IDX                                                       2
8968 #define regOTG2_OTG_V_BLANK_START_END                                                                   0x1c36
8969 #define regOTG2_OTG_V_BLANK_START_END_BASE_IDX                                                          2
8970 #define regOTG2_OTG_V_SYNC_A                                                                            0x1c37
8971 #define regOTG2_OTG_V_SYNC_A_BASE_IDX                                                                   2
8972 #define regOTG2_OTG_V_SYNC_A_CNTL                                                                       0x1c38
8973 #define regOTG2_OTG_V_SYNC_A_CNTL_BASE_IDX                                                              2
8974 #define regOTG2_OTG_TRIGA_CNTL                                                                          0x1c39
8975 #define regOTG2_OTG_TRIGA_CNTL_BASE_IDX                                                                 2
8976 #define regOTG2_OTG_TRIGA_MANUAL_TRIG                                                                   0x1c3a
8977 #define regOTG2_OTG_TRIGA_MANUAL_TRIG_BASE_IDX                                                          2
8978 #define regOTG2_OTG_TRIGB_CNTL                                                                          0x1c3b
8979 #define regOTG2_OTG_TRIGB_CNTL_BASE_IDX                                                                 2
8980 #define regOTG2_OTG_TRIGB_MANUAL_TRIG                                                                   0x1c3c
8981 #define regOTG2_OTG_TRIGB_MANUAL_TRIG_BASE_IDX                                                          2
8982 #define regOTG2_OTG_FORCE_COUNT_NOW_CNTL                                                                0x1c3d
8983 #define regOTG2_OTG_FORCE_COUNT_NOW_CNTL_BASE_IDX                                                       2
8984 #define regOTG2_OTG_FLOW_CONTROL                                                                        0x1c3e
8985 #define regOTG2_OTG_FLOW_CONTROL_BASE_IDX                                                               2
8986 #define regOTG2_OTG_STEREO_FORCE_NEXT_EYE                                                               0x1c3f
8987 #define regOTG2_OTG_STEREO_FORCE_NEXT_EYE_BASE_IDX                                                      2
8988 #define regOTG2_OTG_CONTROL                                                                             0x1c41
8989 #define regOTG2_OTG_CONTROL_BASE_IDX                                                                    2
8990 #define regOTG2_OTG_INTERLACE_CONTROL                                                                   0x1c44
8991 #define regOTG2_OTG_INTERLACE_CONTROL_BASE_IDX                                                          2
8992 #define regOTG2_OTG_INTERLACE_STATUS                                                                    0x1c45
8993 #define regOTG2_OTG_INTERLACE_STATUS_BASE_IDX                                                           2
8994 #define regOTG2_OTG_PIXEL_DATA_READBACK0                                                                0x1c47
8995 #define regOTG2_OTG_PIXEL_DATA_READBACK0_BASE_IDX                                                       2
8996 #define regOTG2_OTG_PIXEL_DATA_READBACK1                                                                0x1c48
8997 #define regOTG2_OTG_PIXEL_DATA_READBACK1_BASE_IDX                                                       2
8998 #define regOTG2_OTG_STATUS                                                                              0x1c49
8999 #define regOTG2_OTG_STATUS_BASE_IDX                                                                     2
9000 #define regOTG2_OTG_STATUS_POSITION                                                                     0x1c4a
9001 #define regOTG2_OTG_STATUS_POSITION_BASE_IDX                                                            2
9002 #define regOTG2_OTG_NOM_VERT_POSITION                                                                   0x1c4b
9003 #define regOTG2_OTG_NOM_VERT_POSITION_BASE_IDX                                                          2
9004 #define regOTG2_OTG_STATUS_FRAME_COUNT                                                                  0x1c4c
9005 #define regOTG2_OTG_STATUS_FRAME_COUNT_BASE_IDX                                                         2
9006 #define regOTG2_OTG_STATUS_VF_COUNT                                                                     0x1c4d
9007 #define regOTG2_OTG_STATUS_VF_COUNT_BASE_IDX                                                            2
9008 #define regOTG2_OTG_STATUS_HV_COUNT                                                                     0x1c4e
9009 #define regOTG2_OTG_STATUS_HV_COUNT_BASE_IDX                                                            2
9010 #define regOTG2_OTG_COUNT_CONTROL                                                                       0x1c4f
9011 #define regOTG2_OTG_COUNT_CONTROL_BASE_IDX                                                              2
9012 #define regOTG2_OTG_COUNT_RESET                                                                         0x1c50
9013 #define regOTG2_OTG_COUNT_RESET_BASE_IDX                                                                2
9014 #define regOTG2_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE                                                        0x1c51
9015 #define regOTG2_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE_BASE_IDX                                               2
9016 #define regOTG2_OTG_VERT_SYNC_CONTROL                                                                   0x1c52
9017 #define regOTG2_OTG_VERT_SYNC_CONTROL_BASE_IDX                                                          2
9018 #define regOTG2_OTG_STEREO_STATUS                                                                       0x1c53
9019 #define regOTG2_OTG_STEREO_STATUS_BASE_IDX                                                              2
9020 #define regOTG2_OTG_STEREO_CONTROL                                                                      0x1c54
9021 #define regOTG2_OTG_STEREO_CONTROL_BASE_IDX                                                             2
9022 #define regOTG2_OTG_SNAPSHOT_STATUS                                                                     0x1c55
9023 #define regOTG2_OTG_SNAPSHOT_STATUS_BASE_IDX                                                            2
9024 #define regOTG2_OTG_SNAPSHOT_CONTROL                                                                    0x1c56
9025 #define regOTG2_OTG_SNAPSHOT_CONTROL_BASE_IDX                                                           2
9026 #define regOTG2_OTG_SNAPSHOT_POSITION                                                                   0x1c57
9027 #define regOTG2_OTG_SNAPSHOT_POSITION_BASE_IDX                                                          2
9028 #define regOTG2_OTG_SNAPSHOT_FRAME                                                                      0x1c58
9029 #define regOTG2_OTG_SNAPSHOT_FRAME_BASE_IDX                                                             2
9030 #define regOTG2_OTG_UPDATE_LOCK                                                                         0x1c5a
9031 #define regOTG2_OTG_UPDATE_LOCK_BASE_IDX                                                                2
9032 #define regOTG2_OTG_DOUBLE_BUFFER_CONTROL                                                               0x1c5b
9033 #define regOTG2_OTG_DOUBLE_BUFFER_CONTROL_BASE_IDX                                                      2
9034 #define regOTG2_OTG_MASTER_EN                                                                           0x1c5c
9035 #define regOTG2_OTG_MASTER_EN_BASE_IDX                                                                  2
9036 #define regOTG2_OTG_VERTICAL_INTERRUPT0_POSITION                                                        0x1c62
9037 #define regOTG2_OTG_VERTICAL_INTERRUPT0_POSITION_BASE_IDX                                               2
9038 #define regOTG2_OTG_VERTICAL_INTERRUPT0_CONTROL                                                         0x1c63
9039 #define regOTG2_OTG_VERTICAL_INTERRUPT0_CONTROL_BASE_IDX                                                2
9040 #define regOTG2_OTG_VERTICAL_INTERRUPT1_POSITION                                                        0x1c64
9041 #define regOTG2_OTG_VERTICAL_INTERRUPT1_POSITION_BASE_IDX                                               2
9042 #define regOTG2_OTG_VERTICAL_INTERRUPT1_CONTROL                                                         0x1c65
9043 #define regOTG2_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX                                                2
9044 #define regOTG2_OTG_VERTICAL_INTERRUPT2_POSITION                                                        0x1c66
9045 #define regOTG2_OTG_VERTICAL_INTERRUPT2_POSITION_BASE_IDX                                               2
9046 #define regOTG2_OTG_VERTICAL_INTERRUPT2_CONTROL                                                         0x1c67
9047 #define regOTG2_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX                                                2
9048 #define regOTG2_OTG_CRC_CNTL                                                                            0x1c68
9049 #define regOTG2_OTG_CRC_CNTL_BASE_IDX                                                                   2
9050 #define regOTG2_OTG_CRC_CNTL2                                                                           0x1c69
9051 #define regOTG2_OTG_CRC_CNTL2_BASE_IDX                                                                  2
9052 #define regOTG2_OTG_CRC0_WINDOWA_X_CONTROL                                                              0x1c6a
9053 #define regOTG2_OTG_CRC0_WINDOWA_X_CONTROL_BASE_IDX                                                     2
9054 #define regOTG2_OTG_CRC0_WINDOWA_Y_CONTROL                                                              0x1c6b
9055 #define regOTG2_OTG_CRC0_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
9056 #define regOTG2_OTG_CRC0_WINDOWB_X_CONTROL                                                              0x1c6c
9057 #define regOTG2_OTG_CRC0_WINDOWB_X_CONTROL_BASE_IDX                                                     2
9058 #define regOTG2_OTG_CRC0_WINDOWB_Y_CONTROL                                                              0x1c6d
9059 #define regOTG2_OTG_CRC0_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
9060 #define regOTG2_OTG_CRC0_DATA_RG                                                                        0x1c6e
9061 #define regOTG2_OTG_CRC0_DATA_RG_BASE_IDX                                                               2
9062 #define regOTG2_OTG_CRC0_DATA_B                                                                         0x1c6f
9063 #define regOTG2_OTG_CRC0_DATA_B_BASE_IDX                                                                2
9064 #define regOTG2_OTG_CRC1_WINDOWA_X_CONTROL                                                              0x1c70
9065 #define regOTG2_OTG_CRC1_WINDOWA_X_CONTROL_BASE_IDX                                                     2
9066 #define regOTG2_OTG_CRC1_WINDOWA_Y_CONTROL                                                              0x1c71
9067 #define regOTG2_OTG_CRC1_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
9068 #define regOTG2_OTG_CRC1_WINDOWB_X_CONTROL                                                              0x1c72
9069 #define regOTG2_OTG_CRC1_WINDOWB_X_CONTROL_BASE_IDX                                                     2
9070 #define regOTG2_OTG_CRC1_WINDOWB_Y_CONTROL                                                              0x1c73
9071 #define regOTG2_OTG_CRC1_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
9072 #define regOTG2_OTG_CRC1_DATA_RG                                                                        0x1c74
9073 #define regOTG2_OTG_CRC1_DATA_RG_BASE_IDX                                                               2
9074 #define regOTG2_OTG_CRC1_DATA_B                                                                         0x1c75
9075 #define regOTG2_OTG_CRC1_DATA_B_BASE_IDX                                                                2
9076 #define regOTG2_OTG_CRC2_DATA_RG                                                                        0x1c76
9077 #define regOTG2_OTG_CRC2_DATA_RG_BASE_IDX                                                               2
9078 #define regOTG2_OTG_CRC2_DATA_B                                                                         0x1c77
9079 #define regOTG2_OTG_CRC2_DATA_B_BASE_IDX                                                                2
9080 #define regOTG2_OTG_CRC3_DATA_RG                                                                        0x1c78
9081 #define regOTG2_OTG_CRC3_DATA_RG_BASE_IDX                                                               2
9082 #define regOTG2_OTG_CRC3_DATA_B                                                                         0x1c79
9083 #define regOTG2_OTG_CRC3_DATA_B_BASE_IDX                                                                2
9084 #define regOTG2_OTG_CRC_SIG_RED_GREEN_MASK                                                              0x1c7a
9085 #define regOTG2_OTG_CRC_SIG_RED_GREEN_MASK_BASE_IDX                                                     2
9086 #define regOTG2_OTG_CRC_SIG_BLUE_CONTROL_MASK                                                           0x1c7b
9087 #define regOTG2_OTG_CRC_SIG_BLUE_CONTROL_MASK_BASE_IDX                                                  2
9088 #define regOTG2_OTG_STATIC_SCREEN_CONTROL                                                               0x1c82
9089 #define regOTG2_OTG_STATIC_SCREEN_CONTROL_BASE_IDX                                                      2
9090 #define regOTG2_OTG_3D_STRUCTURE_CONTROL                                                                0x1c83
9091 #define regOTG2_OTG_3D_STRUCTURE_CONTROL_BASE_IDX                                                       2
9092 #define regOTG2_OTG_GSL_VSYNC_GAP                                                                       0x1c84
9093 #define regOTG2_OTG_GSL_VSYNC_GAP_BASE_IDX                                                              2
9094 #define regOTG2_OTG_MASTER_UPDATE_MODE                                                                  0x1c85
9095 #define regOTG2_OTG_MASTER_UPDATE_MODE_BASE_IDX                                                         2
9096 #define regOTG2_OTG_CLOCK_CONTROL                                                                       0x1c86
9097 #define regOTG2_OTG_CLOCK_CONTROL_BASE_IDX                                                              2
9098 #define regOTG2_OTG_VSTARTUP_PARAM                                                                      0x1c87
9099 #define regOTG2_OTG_VSTARTUP_PARAM_BASE_IDX                                                             2
9100 #define regOTG2_OTG_VUPDATE_PARAM                                                                       0x1c88
9101 #define regOTG2_OTG_VUPDATE_PARAM_BASE_IDX                                                              2
9102 #define regOTG2_OTG_VREADY_PARAM                                                                        0x1c89
9103 #define regOTG2_OTG_VREADY_PARAM_BASE_IDX                                                               2
9104 #define regOTG2_OTG_GLOBAL_SYNC_STATUS                                                                  0x1c8a
9105 #define regOTG2_OTG_GLOBAL_SYNC_STATUS_BASE_IDX                                                         2
9106 #define regOTG2_OTG_MASTER_UPDATE_LOCK                                                                  0x1c8b
9107 #define regOTG2_OTG_MASTER_UPDATE_LOCK_BASE_IDX                                                         2
9108 #define regOTG2_OTG_GSL_CONTROL                                                                         0x1c8c
9109 #define regOTG2_OTG_GSL_CONTROL_BASE_IDX                                                                2
9110 #define regOTG2_OTG_GSL_WINDOW_X                                                                        0x1c8d
9111 #define regOTG2_OTG_GSL_WINDOW_X_BASE_IDX                                                               2
9112 #define regOTG2_OTG_GSL_WINDOW_Y                                                                        0x1c8e
9113 #define regOTG2_OTG_GSL_WINDOW_Y_BASE_IDX                                                               2
9114 #define regOTG2_OTG_VUPDATE_KEEPOUT                                                                     0x1c8f
9115 #define regOTG2_OTG_VUPDATE_KEEPOUT_BASE_IDX                                                            2
9116 #define regOTG2_OTG_GLOBAL_CONTROL0                                                                     0x1c90
9117 #define regOTG2_OTG_GLOBAL_CONTROL0_BASE_IDX                                                            2
9118 #define regOTG2_OTG_GLOBAL_CONTROL1                                                                     0x1c91
9119 #define regOTG2_OTG_GLOBAL_CONTROL1_BASE_IDX                                                            2
9120 #define regOTG2_OTG_GLOBAL_CONTROL2                                                                     0x1c92
9121 #define regOTG2_OTG_GLOBAL_CONTROL2_BASE_IDX                                                            2
9122 #define regOTG2_OTG_GLOBAL_CONTROL3                                                                     0x1c93
9123 #define regOTG2_OTG_GLOBAL_CONTROL3_BASE_IDX                                                            2
9124 #define regOTG2_OTG_GLOBAL_CONTROL4                                                                     0x1c94
9125 #define regOTG2_OTG_GLOBAL_CONTROL4_BASE_IDX                                                            2
9126 #define regOTG2_OTG_TRIG_MANUAL_CONTROL                                                                 0x1c95
9127 #define regOTG2_OTG_TRIG_MANUAL_CONTROL_BASE_IDX                                                        2
9128 #define regOTG2_OTG_MANUAL_FLOW_CONTROL                                                                 0x1c96
9129 #define regOTG2_OTG_MANUAL_FLOW_CONTROL_BASE_IDX                                                        2
9130 #define regOTG2_OTG_DRR_TIMING_INT_STATUS                                                               0x1c97
9131 #define regOTG2_OTG_DRR_TIMING_INT_STATUS_BASE_IDX                                                      2
9132 #define regOTG2_OTG_DRR_V_TOTAL_REACH_RANGE                                                             0x1c98
9133 #define regOTG2_OTG_DRR_V_TOTAL_REACH_RANGE_BASE_IDX                                                    2
9134 #define regOTG2_OTG_DRR_V_TOTAL_CHANGE                                                                  0x1c99
9135 #define regOTG2_OTG_DRR_V_TOTAL_CHANGE_BASE_IDX                                                         2
9136 #define regOTG2_OTG_DRR_TRIGGER_WINDOW                                                                  0x1c9a
9137 #define regOTG2_OTG_DRR_TRIGGER_WINDOW_BASE_IDX                                                         2
9138 #define regOTG2_OTG_DRR_CONTROL                                                                         0x1c9b
9139 #define regOTG2_OTG_DRR_CONTROL_BASE_IDX                                                                2
9140 #define regOTG2_OTG_M_CONST_DTO0                                                                        0x1c9c
9141 #define regOTG2_OTG_M_CONST_DTO0_BASE_IDX                                                               2
9142 #define regOTG2_OTG_M_CONST_DTO1                                                                        0x1c9d
9143 #define regOTG2_OTG_M_CONST_DTO1_BASE_IDX                                                               2
9144 #define regOTG2_OTG_REQUEST_CONTROL                                                                     0x1c9e
9145 #define regOTG2_OTG_REQUEST_CONTROL_BASE_IDX                                                            2
9146 #define regOTG2_OTG_DSC_START_POSITION                                                                  0x1c9f
9147 #define regOTG2_OTG_DSC_START_POSITION_BASE_IDX                                                         2
9148 #define regOTG2_OTG_PIPE_UPDATE_STATUS                                                                  0x1ca0
9149 #define regOTG2_OTG_PIPE_UPDATE_STATUS_BASE_IDX                                                         2
9150 #define regOTG2_OTG_SPARE_REGISTER                                                                      0x1ca2
9151 #define regOTG2_OTG_SPARE_REGISTER_BASE_IDX                                                             2
9152 
9153 
9154 // addressBlock: dce_dc_optc_otg3_dispdec
9155 // base address: 0x600
9156 #define regOTG3_OTG_H_TOTAL                                                                             0x1caa
9157 #define regOTG3_OTG_H_TOTAL_BASE_IDX                                                                    2
9158 #define regOTG3_OTG_H_BLANK_START_END                                                                   0x1cab
9159 #define regOTG3_OTG_H_BLANK_START_END_BASE_IDX                                                          2
9160 #define regOTG3_OTG_H_SYNC_A                                                                            0x1cac
9161 #define regOTG3_OTG_H_SYNC_A_BASE_IDX                                                                   2
9162 #define regOTG3_OTG_H_SYNC_A_CNTL                                                                       0x1cad
9163 #define regOTG3_OTG_H_SYNC_A_CNTL_BASE_IDX                                                              2
9164 #define regOTG3_OTG_H_TIMING_CNTL                                                                       0x1cae
9165 #define regOTG3_OTG_H_TIMING_CNTL_BASE_IDX                                                              2
9166 #define regOTG3_OTG_V_TOTAL                                                                             0x1caf
9167 #define regOTG3_OTG_V_TOTAL_BASE_IDX                                                                    2
9168 #define regOTG3_OTG_V_TOTAL_MIN                                                                         0x1cb0
9169 #define regOTG3_OTG_V_TOTAL_MIN_BASE_IDX                                                                2
9170 #define regOTG3_OTG_V_TOTAL_MAX                                                                         0x1cb1
9171 #define regOTG3_OTG_V_TOTAL_MAX_BASE_IDX                                                                2
9172 #define regOTG3_OTG_V_TOTAL_MID                                                                         0x1cb2
9173 #define regOTG3_OTG_V_TOTAL_MID_BASE_IDX                                                                2
9174 #define regOTG3_OTG_V_TOTAL_CONTROL                                                                     0x1cb3
9175 #define regOTG3_OTG_V_TOTAL_CONTROL_BASE_IDX                                                            2
9176 #define regOTG3_OTG_V_TOTAL_INT_STATUS                                                                  0x1cb4
9177 #define regOTG3_OTG_V_TOTAL_INT_STATUS_BASE_IDX                                                         2
9178 #define regOTG3_OTG_VSYNC_NOM_INT_STATUS                                                                0x1cb5
9179 #define regOTG3_OTG_VSYNC_NOM_INT_STATUS_BASE_IDX                                                       2
9180 #define regOTG3_OTG_V_BLANK_START_END                                                                   0x1cb6
9181 #define regOTG3_OTG_V_BLANK_START_END_BASE_IDX                                                          2
9182 #define regOTG3_OTG_V_SYNC_A                                                                            0x1cb7
9183 #define regOTG3_OTG_V_SYNC_A_BASE_IDX                                                                   2
9184 #define regOTG3_OTG_V_SYNC_A_CNTL                                                                       0x1cb8
9185 #define regOTG3_OTG_V_SYNC_A_CNTL_BASE_IDX                                                              2
9186 #define regOTG3_OTG_TRIGA_CNTL                                                                          0x1cb9
9187 #define regOTG3_OTG_TRIGA_CNTL_BASE_IDX                                                                 2
9188 #define regOTG3_OTG_TRIGA_MANUAL_TRIG                                                                   0x1cba
9189 #define regOTG3_OTG_TRIGA_MANUAL_TRIG_BASE_IDX                                                          2
9190 #define regOTG3_OTG_TRIGB_CNTL                                                                          0x1cbb
9191 #define regOTG3_OTG_TRIGB_CNTL_BASE_IDX                                                                 2
9192 #define regOTG3_OTG_TRIGB_MANUAL_TRIG                                                                   0x1cbc
9193 #define regOTG3_OTG_TRIGB_MANUAL_TRIG_BASE_IDX                                                          2
9194 #define regOTG3_OTG_FORCE_COUNT_NOW_CNTL                                                                0x1cbd
9195 #define regOTG3_OTG_FORCE_COUNT_NOW_CNTL_BASE_IDX                                                       2
9196 #define regOTG3_OTG_FLOW_CONTROL                                                                        0x1cbe
9197 #define regOTG3_OTG_FLOW_CONTROL_BASE_IDX                                                               2
9198 #define regOTG3_OTG_STEREO_FORCE_NEXT_EYE                                                               0x1cbf
9199 #define regOTG3_OTG_STEREO_FORCE_NEXT_EYE_BASE_IDX                                                      2
9200 #define regOTG3_OTG_CONTROL                                                                             0x1cc1
9201 #define regOTG3_OTG_CONTROL_BASE_IDX                                                                    2
9202 #define regOTG3_OTG_INTERLACE_CONTROL                                                                   0x1cc4
9203 #define regOTG3_OTG_INTERLACE_CONTROL_BASE_IDX                                                          2
9204 #define regOTG3_OTG_INTERLACE_STATUS                                                                    0x1cc5
9205 #define regOTG3_OTG_INTERLACE_STATUS_BASE_IDX                                                           2
9206 #define regOTG3_OTG_PIXEL_DATA_READBACK0                                                                0x1cc7
9207 #define regOTG3_OTG_PIXEL_DATA_READBACK0_BASE_IDX                                                       2
9208 #define regOTG3_OTG_PIXEL_DATA_READBACK1                                                                0x1cc8
9209 #define regOTG3_OTG_PIXEL_DATA_READBACK1_BASE_IDX                                                       2
9210 #define regOTG3_OTG_STATUS                                                                              0x1cc9
9211 #define regOTG3_OTG_STATUS_BASE_IDX                                                                     2
9212 #define regOTG3_OTG_STATUS_POSITION                                                                     0x1cca
9213 #define regOTG3_OTG_STATUS_POSITION_BASE_IDX                                                            2
9214 #define regOTG3_OTG_NOM_VERT_POSITION                                                                   0x1ccb
9215 #define regOTG3_OTG_NOM_VERT_POSITION_BASE_IDX                                                          2
9216 #define regOTG3_OTG_STATUS_FRAME_COUNT                                                                  0x1ccc
9217 #define regOTG3_OTG_STATUS_FRAME_COUNT_BASE_IDX                                                         2
9218 #define regOTG3_OTG_STATUS_VF_COUNT                                                                     0x1ccd
9219 #define regOTG3_OTG_STATUS_VF_COUNT_BASE_IDX                                                            2
9220 #define regOTG3_OTG_STATUS_HV_COUNT                                                                     0x1cce
9221 #define regOTG3_OTG_STATUS_HV_COUNT_BASE_IDX                                                            2
9222 #define regOTG3_OTG_COUNT_CONTROL                                                                       0x1ccf
9223 #define regOTG3_OTG_COUNT_CONTROL_BASE_IDX                                                              2
9224 #define regOTG3_OTG_COUNT_RESET                                                                         0x1cd0
9225 #define regOTG3_OTG_COUNT_RESET_BASE_IDX                                                                2
9226 #define regOTG3_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE                                                        0x1cd1
9227 #define regOTG3_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE_BASE_IDX                                               2
9228 #define regOTG3_OTG_VERT_SYNC_CONTROL                                                                   0x1cd2
9229 #define regOTG3_OTG_VERT_SYNC_CONTROL_BASE_IDX                                                          2
9230 #define regOTG3_OTG_STEREO_STATUS                                                                       0x1cd3
9231 #define regOTG3_OTG_STEREO_STATUS_BASE_IDX                                                              2
9232 #define regOTG3_OTG_STEREO_CONTROL                                                                      0x1cd4
9233 #define regOTG3_OTG_STEREO_CONTROL_BASE_IDX                                                             2
9234 #define regOTG3_OTG_SNAPSHOT_STATUS                                                                     0x1cd5
9235 #define regOTG3_OTG_SNAPSHOT_STATUS_BASE_IDX                                                            2
9236 #define regOTG3_OTG_SNAPSHOT_CONTROL                                                                    0x1cd6
9237 #define regOTG3_OTG_SNAPSHOT_CONTROL_BASE_IDX                                                           2
9238 #define regOTG3_OTG_SNAPSHOT_POSITION                                                                   0x1cd7
9239 #define regOTG3_OTG_SNAPSHOT_POSITION_BASE_IDX                                                          2
9240 #define regOTG3_OTG_SNAPSHOT_FRAME                                                                      0x1cd8
9241 #define regOTG3_OTG_SNAPSHOT_FRAME_BASE_IDX                                                             2
9242 #define regOTG3_OTG_UPDATE_LOCK                                                                         0x1cda
9243 #define regOTG3_OTG_UPDATE_LOCK_BASE_IDX                                                                2
9244 #define regOTG3_OTG_DOUBLE_BUFFER_CONTROL                                                               0x1cdb
9245 #define regOTG3_OTG_DOUBLE_BUFFER_CONTROL_BASE_IDX                                                      2
9246 #define regOTG3_OTG_MASTER_EN                                                                           0x1cdc
9247 #define regOTG3_OTG_MASTER_EN_BASE_IDX                                                                  2
9248 #define regOTG3_OTG_VERTICAL_INTERRUPT0_POSITION                                                        0x1ce2
9249 #define regOTG3_OTG_VERTICAL_INTERRUPT0_POSITION_BASE_IDX                                               2
9250 #define regOTG3_OTG_VERTICAL_INTERRUPT0_CONTROL                                                         0x1ce3
9251 #define regOTG3_OTG_VERTICAL_INTERRUPT0_CONTROL_BASE_IDX                                                2
9252 #define regOTG3_OTG_VERTICAL_INTERRUPT1_POSITION                                                        0x1ce4
9253 #define regOTG3_OTG_VERTICAL_INTERRUPT1_POSITION_BASE_IDX                                               2
9254 #define regOTG3_OTG_VERTICAL_INTERRUPT1_CONTROL                                                         0x1ce5
9255 #define regOTG3_OTG_VERTICAL_INTERRUPT1_CONTROL_BASE_IDX                                                2
9256 #define regOTG3_OTG_VERTICAL_INTERRUPT2_POSITION                                                        0x1ce6
9257 #define regOTG3_OTG_VERTICAL_INTERRUPT2_POSITION_BASE_IDX                                               2
9258 #define regOTG3_OTG_VERTICAL_INTERRUPT2_CONTROL                                                         0x1ce7
9259 #define regOTG3_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX                                                2
9260 #define regOTG3_OTG_CRC_CNTL                                                                            0x1ce8
9261 #define regOTG3_OTG_CRC_CNTL_BASE_IDX                                                                   2
9262 #define regOTG3_OTG_CRC_CNTL2                                                                           0x1ce9
9263 #define regOTG3_OTG_CRC_CNTL2_BASE_IDX                                                                  2
9264 #define regOTG3_OTG_CRC0_WINDOWA_X_CONTROL                                                              0x1cea
9265 #define regOTG3_OTG_CRC0_WINDOWA_X_CONTROL_BASE_IDX                                                     2
9266 #define regOTG3_OTG_CRC0_WINDOWA_Y_CONTROL                                                              0x1ceb
9267 #define regOTG3_OTG_CRC0_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
9268 #define regOTG3_OTG_CRC0_WINDOWB_X_CONTROL                                                              0x1cec
9269 #define regOTG3_OTG_CRC0_WINDOWB_X_CONTROL_BASE_IDX                                                     2
9270 #define regOTG3_OTG_CRC0_WINDOWB_Y_CONTROL                                                              0x1ced
9271 #define regOTG3_OTG_CRC0_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
9272 #define regOTG3_OTG_CRC0_DATA_RG                                                                        0x1cee
9273 #define regOTG3_OTG_CRC0_DATA_RG_BASE_IDX                                                               2
9274 #define regOTG3_OTG_CRC0_DATA_B                                                                         0x1cef
9275 #define regOTG3_OTG_CRC0_DATA_B_BASE_IDX                                                                2
9276 #define regOTG3_OTG_CRC1_WINDOWA_X_CONTROL                                                              0x1cf0
9277 #define regOTG3_OTG_CRC1_WINDOWA_X_CONTROL_BASE_IDX                                                     2
9278 #define regOTG3_OTG_CRC1_WINDOWA_Y_CONTROL                                                              0x1cf1
9279 #define regOTG3_OTG_CRC1_WINDOWA_Y_CONTROL_BASE_IDX                                                     2
9280 #define regOTG3_OTG_CRC1_WINDOWB_X_CONTROL                                                              0x1cf2
9281 #define regOTG3_OTG_CRC1_WINDOWB_X_CONTROL_BASE_IDX                                                     2
9282 #define regOTG3_OTG_CRC1_WINDOWB_Y_CONTROL                                                              0x1cf3
9283 #define regOTG3_OTG_CRC1_WINDOWB_Y_CONTROL_BASE_IDX                                                     2
9284 #define regOTG3_OTG_CRC1_DATA_RG                                                                        0x1cf4
9285 #define regOTG3_OTG_CRC1_DATA_RG_BASE_IDX                                                               2
9286 #define regOTG3_OTG_CRC1_DATA_B                                                                         0x1cf5
9287 #define regOTG3_OTG_CRC1_DATA_B_BASE_IDX                                                                2
9288 #define regOTG3_OTG_CRC2_DATA_RG                                                                        0x1cf6
9289 #define regOTG3_OTG_CRC2_DATA_RG_BASE_IDX                                                               2
9290 #define regOTG3_OTG_CRC2_DATA_B                                                                         0x1cf7
9291 #define regOTG3_OTG_CRC2_DATA_B_BASE_IDX                                                                2
9292 #define regOTG3_OTG_CRC3_DATA_RG                                                                        0x1cf8
9293 #define regOTG3_OTG_CRC3_DATA_RG_BASE_IDX                                                               2
9294 #define regOTG3_OTG_CRC3_DATA_B                                                                         0x1cf9
9295 #define regOTG3_OTG_CRC3_DATA_B_BASE_IDX                                                                2
9296 #define regOTG3_OTG_CRC_SIG_RED_GREEN_MASK                                                              0x1cfa
9297 #define regOTG3_OTG_CRC_SIG_RED_GREEN_MASK_BASE_IDX                                                     2
9298 #define regOTG3_OTG_CRC_SIG_BLUE_CONTROL_MASK                                                           0x1cfb
9299 #define regOTG3_OTG_CRC_SIG_BLUE_CONTROL_MASK_BASE_IDX                                                  2
9300 #define regOTG3_OTG_STATIC_SCREEN_CONTROL                                                               0x1d02
9301 #define regOTG3_OTG_STATIC_SCREEN_CONTROL_BASE_IDX                                                      2
9302 #define regOTG3_OTG_3D_STRUCTURE_CONTROL                                                                0x1d03
9303 #define regOTG3_OTG_3D_STRUCTURE_CONTROL_BASE_IDX                                                       2
9304 #define regOTG3_OTG_GSL_VSYNC_GAP                                                                       0x1d04
9305 #define regOTG3_OTG_GSL_VSYNC_GAP_BASE_IDX                                                              2
9306 #define regOTG3_OTG_MASTER_UPDATE_MODE                                                                  0x1d05
9307 #define regOTG3_OTG_MASTER_UPDATE_MODE_BASE_IDX                                                         2
9308 #define regOTG3_OTG_CLOCK_CONTROL                                                                       0x1d06
9309 #define regOTG3_OTG_CLOCK_CONTROL_BASE_IDX                                                              2
9310 #define regOTG3_OTG_VSTARTUP_PARAM                                                                      0x1d07
9311 #define regOTG3_OTG_VSTARTUP_PARAM_BASE_IDX                                                             2
9312 #define regOTG3_OTG_VUPDATE_PARAM                                                                       0x1d08
9313 #define regOTG3_OTG_VUPDATE_PARAM_BASE_IDX                                                              2
9314 #define regOTG3_OTG_VREADY_PARAM                                                                        0x1d09
9315 #define regOTG3_OTG_VREADY_PARAM_BASE_IDX                                                               2
9316 #define regOTG3_OTG_GLOBAL_SYNC_STATUS                                                                  0x1d0a
9317 #define regOTG3_OTG_GLOBAL_SYNC_STATUS_BASE_IDX                                                         2
9318 #define regOTG3_OTG_MASTER_UPDATE_LOCK                                                                  0x1d0b
9319 #define regOTG3_OTG_MASTER_UPDATE_LOCK_BASE_IDX                                                         2
9320 #define regOTG3_OTG_GSL_CONTROL                                                                         0x1d0c
9321 #define regOTG3_OTG_GSL_CONTROL_BASE_IDX                                                                2
9322 #define regOTG3_OTG_GSL_WINDOW_X                                                                        0x1d0d
9323 #define regOTG3_OTG_GSL_WINDOW_X_BASE_IDX                                                               2
9324 #define regOTG3_OTG_GSL_WINDOW_Y                                                                        0x1d0e
9325 #define regOTG3_OTG_GSL_WINDOW_Y_BASE_IDX                                                               2
9326 #define regOTG3_OTG_VUPDATE_KEEPOUT                                                                     0x1d0f
9327 #define regOTG3_OTG_VUPDATE_KEEPOUT_BASE_IDX                                                            2
9328 #define regOTG3_OTG_GLOBAL_CONTROL0                                                                     0x1d10
9329 #define regOTG3_OTG_GLOBAL_CONTROL0_BASE_IDX                                                            2
9330 #define regOTG3_OTG_GLOBAL_CONTROL1                                                                     0x1d11
9331 #define regOTG3_OTG_GLOBAL_CONTROL1_BASE_IDX                                                            2
9332 #define regOTG3_OTG_GLOBAL_CONTROL2                                                                     0x1d12
9333 #define regOTG3_OTG_GLOBAL_CONTROL2_BASE_IDX                                                            2
9334 #define regOTG3_OTG_GLOBAL_CONTROL3                                                                     0x1d13
9335 #define regOTG3_OTG_GLOBAL_CONTROL3_BASE_IDX                                                            2
9336 #define regOTG3_OTG_GLOBAL_CONTROL4                                                                     0x1d14
9337 #define regOTG3_OTG_GLOBAL_CONTROL4_BASE_IDX                                                            2
9338 #define regOTG3_OTG_TRIG_MANUAL_CONTROL                                                                 0x1d15
9339 #define regOTG3_OTG_TRIG_MANUAL_CONTROL_BASE_IDX                                                        2
9340 #define regOTG3_OTG_MANUAL_FLOW_CONTROL                                                                 0x1d16
9341 #define regOTG3_OTG_MANUAL_FLOW_CONTROL_BASE_IDX                                                        2
9342 #define regOTG3_OTG_DRR_TIMING_INT_STATUS                                                               0x1d17
9343 #define regOTG3_OTG_DRR_TIMING_INT_STATUS_BASE_IDX                                                      2
9344 #define regOTG3_OTG_DRR_V_TOTAL_REACH_RANGE                                                             0x1d18
9345 #define regOTG3_OTG_DRR_V_TOTAL_REACH_RANGE_BASE_IDX                                                    2
9346 #define regOTG3_OTG_DRR_V_TOTAL_CHANGE                                                                  0x1d19
9347 #define regOTG3_OTG_DRR_V_TOTAL_CHANGE_BASE_IDX                                                         2
9348 #define regOTG3_OTG_DRR_TRIGGER_WINDOW                                                                  0x1d1a
9349 #define regOTG3_OTG_DRR_TRIGGER_WINDOW_BASE_IDX                                                         2
9350 #define regOTG3_OTG_DRR_CONTROL                                                                         0x1d1b
9351 #define regOTG3_OTG_DRR_CONTROL_BASE_IDX                                                                2
9352 #define regOTG3_OTG_M_CONST_DTO0                                                                        0x1d1c
9353 #define regOTG3_OTG_M_CONST_DTO0_BASE_IDX                                                               2
9354 #define regOTG3_OTG_M_CONST_DTO1                                                                        0x1d1d
9355 #define regOTG3_OTG_M_CONST_DTO1_BASE_IDX                                                               2
9356 #define regOTG3_OTG_REQUEST_CONTROL                                                                     0x1d1e
9357 #define regOTG3_OTG_REQUEST_CONTROL_BASE_IDX                                                            2
9358 #define regOTG3_OTG_DSC_START_POSITION                                                                  0x1d1f
9359 #define regOTG3_OTG_DSC_START_POSITION_BASE_IDX                                                         2
9360 #define regOTG3_OTG_PIPE_UPDATE_STATUS                                                                  0x1d20
9361 #define regOTG3_OTG_PIPE_UPDATE_STATUS_BASE_IDX                                                         2
9362 #define regOTG3_OTG_SPARE_REGISTER                                                                      0x1d22
9363 #define regOTG3_OTG_SPARE_REGISTER_BASE_IDX                                                             2
9364 
9365 
9366 // addressBlock: dce_dc_optc_optc_misc_dispdec
9367 // base address: 0x0
9368 #define regDWB_SOURCE_SELECT                                                                            0x1e2a
9369 #define regDWB_SOURCE_SELECT_BASE_IDX                                                                   2
9370 #define regGSL_SOURCE_SELECT                                                                            0x1e2b
9371 #define regGSL_SOURCE_SELECT_BASE_IDX                                                                   2
9372 #define regOPTC_CLOCK_CONTROL                                                                           0x1e2c
9373 #define regOPTC_CLOCK_CONTROL_BASE_IDX                                                                  2
9374 #define regODM_MEM_PWR_CTRL                                                                             0x1e2d
9375 #define regODM_MEM_PWR_CTRL_BASE_IDX                                                                    2
9376 #define regODM_MEM_PWR_CTRL3                                                                            0x1e2f
9377 #define regODM_MEM_PWR_CTRL3_BASE_IDX                                                                   2
9378 #define regODM_MEM_PWR_STATUS                                                                           0x1e30
9379 #define regODM_MEM_PWR_STATUS_BASE_IDX                                                                  2
9380 #define regOPTC_MISC_SPARE_REGISTER                                                                     0x1e31
9381 #define regOPTC_MISC_SPARE_REGISTER_BASE_IDX                                                            2
9382 
9383 
9384 // addressBlock: dce_dc_optc_optc_dcperfmon_dc_perfmon_dispdec
9385 // base address: 0x79a8
9386 #define regDC_PERFMON17_PERFCOUNTER_CNTL                                                                0x1e6a
9387 #define regDC_PERFMON17_PERFCOUNTER_CNTL_BASE_IDX                                                       2
9388 #define regDC_PERFMON17_PERFCOUNTER_CNTL2                                                               0x1e6b
9389 #define regDC_PERFMON17_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
9390 #define regDC_PERFMON17_PERFCOUNTER_STATE                                                               0x1e6c
9391 #define regDC_PERFMON17_PERFCOUNTER_STATE_BASE_IDX                                                      2
9392 #define regDC_PERFMON17_PERFMON_CNTL                                                                    0x1e6d
9393 #define regDC_PERFMON17_PERFMON_CNTL_BASE_IDX                                                           2
9394 #define regDC_PERFMON17_PERFMON_CNTL2                                                                   0x1e6e
9395 #define regDC_PERFMON17_PERFMON_CNTL2_BASE_IDX                                                          2
9396 #define regDC_PERFMON17_PERFMON_CVALUE_INT_MISC                                                         0x1e6f
9397 #define regDC_PERFMON17_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
9398 #define regDC_PERFMON17_PERFMON_CVALUE_LOW                                                              0x1e70
9399 #define regDC_PERFMON17_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
9400 #define regDC_PERFMON17_PERFMON_HI                                                                      0x1e71
9401 #define regDC_PERFMON17_PERFMON_HI_BASE_IDX                                                             2
9402 #define regDC_PERFMON17_PERFMON_LOW                                                                     0x1e72
9403 #define regDC_PERFMON17_PERFMON_LOW_BASE_IDX                                                            2
9404 
9405 
9406 // addressBlock: dce_dc_dio_hpd0_dispdec
9407 // base address: 0x0
9408 #define regHPD0_DC_HPD_INT_STATUS                                                                       0x1f14
9409 #define regHPD0_DC_HPD_INT_STATUS_BASE_IDX                                                              2
9410 #define regHPD0_DC_HPD_INT_CONTROL                                                                      0x1f15
9411 #define regHPD0_DC_HPD_INT_CONTROL_BASE_IDX                                                             2
9412 #define regHPD0_DC_HPD_CONTROL                                                                          0x1f16
9413 #define regHPD0_DC_HPD_CONTROL_BASE_IDX                                                                 2
9414 #define regHPD0_DC_HPD_FAST_TRAIN_CNTL                                                                  0x1f17
9415 #define regHPD0_DC_HPD_FAST_TRAIN_CNTL_BASE_IDX                                                         2
9416 #define regHPD0_DC_HPD_TOGGLE_FILT_CNTL                                                                 0x1f18
9417 #define regHPD0_DC_HPD_TOGGLE_FILT_CNTL_BASE_IDX                                                        2
9418 
9419 
9420 // addressBlock: dce_dc_dio_hpd1_dispdec
9421 // base address: 0x20
9422 #define regHPD1_DC_HPD_INT_STATUS                                                                       0x1f1c
9423 #define regHPD1_DC_HPD_INT_STATUS_BASE_IDX                                                              2
9424 #define regHPD1_DC_HPD_INT_CONTROL                                                                      0x1f1d
9425 #define regHPD1_DC_HPD_INT_CONTROL_BASE_IDX                                                             2
9426 #define regHPD1_DC_HPD_CONTROL                                                                          0x1f1e
9427 #define regHPD1_DC_HPD_CONTROL_BASE_IDX                                                                 2
9428 #define regHPD1_DC_HPD_FAST_TRAIN_CNTL                                                                  0x1f1f
9429 #define regHPD1_DC_HPD_FAST_TRAIN_CNTL_BASE_IDX                                                         2
9430 #define regHPD1_DC_HPD_TOGGLE_FILT_CNTL                                                                 0x1f20
9431 #define regHPD1_DC_HPD_TOGGLE_FILT_CNTL_BASE_IDX                                                        2
9432 
9433 
9434 // addressBlock: dce_dc_dio_hpd2_dispdec
9435 // base address: 0x40
9436 #define regHPD2_DC_HPD_INT_STATUS                                                                       0x1f24
9437 #define regHPD2_DC_HPD_INT_STATUS_BASE_IDX                                                              2
9438 #define regHPD2_DC_HPD_INT_CONTROL                                                                      0x1f25
9439 #define regHPD2_DC_HPD_INT_CONTROL_BASE_IDX                                                             2
9440 #define regHPD2_DC_HPD_CONTROL                                                                          0x1f26
9441 #define regHPD2_DC_HPD_CONTROL_BASE_IDX                                                                 2
9442 #define regHPD2_DC_HPD_FAST_TRAIN_CNTL                                                                  0x1f27
9443 #define regHPD2_DC_HPD_FAST_TRAIN_CNTL_BASE_IDX                                                         2
9444 #define regHPD2_DC_HPD_TOGGLE_FILT_CNTL                                                                 0x1f28
9445 #define regHPD2_DC_HPD_TOGGLE_FILT_CNTL_BASE_IDX                                                        2
9446 
9447 
9448 // addressBlock: dce_dc_dio_hpd3_dispdec
9449 // base address: 0x60
9450 #define regHPD3_DC_HPD_INT_STATUS                                                                       0x1f2c
9451 #define regHPD3_DC_HPD_INT_STATUS_BASE_IDX                                                              2
9452 #define regHPD3_DC_HPD_INT_CONTROL                                                                      0x1f2d
9453 #define regHPD3_DC_HPD_INT_CONTROL_BASE_IDX                                                             2
9454 #define regHPD3_DC_HPD_CONTROL                                                                          0x1f2e
9455 #define regHPD3_DC_HPD_CONTROL_BASE_IDX                                                                 2
9456 #define regHPD3_DC_HPD_FAST_TRAIN_CNTL                                                                  0x1f2f
9457 #define regHPD3_DC_HPD_FAST_TRAIN_CNTL_BASE_IDX                                                         2
9458 #define regHPD3_DC_HPD_TOGGLE_FILT_CNTL                                                                 0x1f30
9459 #define regHPD3_DC_HPD_TOGGLE_FILT_CNTL_BASE_IDX                                                        2
9460 
9461 
9462 // addressBlock: dce_dc_dio_hpd4_dispdec
9463 // base address: 0x80
9464 #define regHPD4_DC_HPD_INT_STATUS                                                                       0x1f34
9465 #define regHPD4_DC_HPD_INT_STATUS_BASE_IDX                                                              2
9466 #define regHPD4_DC_HPD_INT_CONTROL                                                                      0x1f35
9467 #define regHPD4_DC_HPD_INT_CONTROL_BASE_IDX                                                             2
9468 #define regHPD4_DC_HPD_CONTROL                                                                          0x1f36
9469 #define regHPD4_DC_HPD_CONTROL_BASE_IDX                                                                 2
9470 #define regHPD4_DC_HPD_FAST_TRAIN_CNTL                                                                  0x1f37
9471 #define regHPD4_DC_HPD_FAST_TRAIN_CNTL_BASE_IDX                                                         2
9472 #define regHPD4_DC_HPD_TOGGLE_FILT_CNTL                                                                 0x1f38
9473 #define regHPD4_DC_HPD_TOGGLE_FILT_CNTL_BASE_IDX                                                        2
9474 
9475 
9476 // addressBlock: dce_dc_dio_dp0_dispdec
9477 // base address: 0x0
9478 #define regDP0_DP_LINK_CNTL                                                                             0x2108
9479 #define regDP0_DP_LINK_CNTL_BASE_IDX                                                                    2
9480 #define regDP0_DP_PIXEL_FORMAT                                                                          0x2109
9481 #define regDP0_DP_PIXEL_FORMAT_BASE_IDX                                                                 2
9482 #define regDP0_DP_MSA_COLORIMETRY                                                                       0x210a
9483 #define regDP0_DP_MSA_COLORIMETRY_BASE_IDX                                                              2
9484 #define regDP0_DP_CONFIG                                                                                0x210b
9485 #define regDP0_DP_CONFIG_BASE_IDX                                                                       2
9486 #define regDP0_DP_VID_STREAM_CNTL                                                                       0x210c
9487 #define regDP0_DP_VID_STREAM_CNTL_BASE_IDX                                                              2
9488 #define regDP0_DP_STEER_FIFO                                                                            0x210d
9489 #define regDP0_DP_STEER_FIFO_BASE_IDX                                                                   2
9490 #define regDP0_DP_MSA_MISC                                                                              0x210e
9491 #define regDP0_DP_MSA_MISC_BASE_IDX                                                                     2
9492 #define regDP0_DP_DPHY_INTERNAL_CTRL                                                                    0x210f
9493 #define regDP0_DP_DPHY_INTERNAL_CTRL_BASE_IDX                                                           2
9494 #define regDP0_DP_VID_TIMING                                                                            0x2110
9495 #define regDP0_DP_VID_TIMING_BASE_IDX                                                                   2
9496 #define regDP0_DP_VID_N                                                                                 0x2111
9497 #define regDP0_DP_VID_N_BASE_IDX                                                                        2
9498 #define regDP0_DP_VID_M                                                                                 0x2112
9499 #define regDP0_DP_VID_M_BASE_IDX                                                                        2
9500 #define regDP0_DP_LINK_FRAMING_CNTL                                                                     0x2113
9501 #define regDP0_DP_LINK_FRAMING_CNTL_BASE_IDX                                                            2
9502 #define regDP0_DP_HBR2_EYE_PATTERN                                                                      0x2114
9503 #define regDP0_DP_HBR2_EYE_PATTERN_BASE_IDX                                                             2
9504 #define regDP0_DP_VID_MSA_VBID                                                                          0x2115
9505 #define regDP0_DP_VID_MSA_VBID_BASE_IDX                                                                 2
9506 #define regDP0_DP_VID_INTERRUPT_CNTL                                                                    0x2116
9507 #define regDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
9508 #define regDP0_DP_DPHY_CNTL                                                                             0x2117
9509 #define regDP0_DP_DPHY_CNTL_BASE_IDX                                                                    2
9510 #define regDP0_DP_DPHY_TRAINING_PATTERN_SEL                                                             0x2118
9511 #define regDP0_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX                                                    2
9512 #define regDP0_DP_DPHY_SYM0                                                                             0x2119
9513 #define regDP0_DP_DPHY_SYM0_BASE_IDX                                                                    2
9514 #define regDP0_DP_DPHY_SYM1                                                                             0x211a
9515 #define regDP0_DP_DPHY_SYM1_BASE_IDX                                                                    2
9516 #define regDP0_DP_DPHY_SYM2                                                                             0x211b
9517 #define regDP0_DP_DPHY_SYM2_BASE_IDX                                                                    2
9518 #define regDP0_DP_DPHY_8B10B_CNTL                                                                       0x211c
9519 #define regDP0_DP_DPHY_8B10B_CNTL_BASE_IDX                                                              2
9520 #define regDP0_DP_DPHY_PRBS_CNTL                                                                        0x211d
9521 #define regDP0_DP_DPHY_PRBS_CNTL_BASE_IDX                                                               2
9522 #define regDP0_DP_DPHY_SCRAM_CNTL                                                                       0x211e
9523 #define regDP0_DP_DPHY_SCRAM_CNTL_BASE_IDX                                                              2
9524 #define regDP0_DP_DPHY_CRC_EN                                                                           0x211f
9525 #define regDP0_DP_DPHY_CRC_EN_BASE_IDX                                                                  2
9526 #define regDP0_DP_DPHY_CRC_CNTL                                                                         0x2120
9527 #define regDP0_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
9528 #define regDP0_DP_DPHY_CRC_RESULT                                                                       0x2121
9529 #define regDP0_DP_DPHY_CRC_RESULT_BASE_IDX                                                              2
9530 #define regDP0_DP_DPHY_CRC_MST_CNTL                                                                     0x2122
9531 #define regDP0_DP_DPHY_CRC_MST_CNTL_BASE_IDX                                                            2
9532 #define regDP0_DP_DPHY_CRC_MST_STATUS                                                                   0x2123
9533 #define regDP0_DP_DPHY_CRC_MST_STATUS_BASE_IDX                                                          2
9534 #define regDP0_DP_DPHY_FAST_TRAINING                                                                    0x2124
9535 #define regDP0_DP_DPHY_FAST_TRAINING_BASE_IDX                                                           2
9536 #define regDP0_DP_DPHY_FAST_TRAINING_STATUS                                                             0x2125
9537 #define regDP0_DP_DPHY_FAST_TRAINING_STATUS_BASE_IDX                                                    2
9538 #define regDP0_DP_SEC_CNTL                                                                              0x212b
9539 #define regDP0_DP_SEC_CNTL_BASE_IDX                                                                     2
9540 #define regDP0_DP_SEC_CNTL1                                                                             0x212c
9541 #define regDP0_DP_SEC_CNTL1_BASE_IDX                                                                    2
9542 #define regDP0_DP_SEC_FRAMING1                                                                          0x212d
9543 #define regDP0_DP_SEC_FRAMING1_BASE_IDX                                                                 2
9544 #define regDP0_DP_SEC_FRAMING2                                                                          0x212e
9545 #define regDP0_DP_SEC_FRAMING2_BASE_IDX                                                                 2
9546 #define regDP0_DP_SEC_FRAMING3                                                                          0x212f
9547 #define regDP0_DP_SEC_FRAMING3_BASE_IDX                                                                 2
9548 #define regDP0_DP_SEC_FRAMING4                                                                          0x2130
9549 #define regDP0_DP_SEC_FRAMING4_BASE_IDX                                                                 2
9550 #define regDP0_DP_SEC_AUD_N                                                                             0x2131
9551 #define regDP0_DP_SEC_AUD_N_BASE_IDX                                                                    2
9552 #define regDP0_DP_SEC_AUD_N_READBACK                                                                    0x2132
9553 #define regDP0_DP_SEC_AUD_N_READBACK_BASE_IDX                                                           2
9554 #define regDP0_DP_SEC_AUD_M                                                                             0x2133
9555 #define regDP0_DP_SEC_AUD_M_BASE_IDX                                                                    2
9556 #define regDP0_DP_SEC_AUD_M_READBACK                                                                    0x2134
9557 #define regDP0_DP_SEC_AUD_M_READBACK_BASE_IDX                                                           2
9558 #define regDP0_DP_SEC_TIMESTAMP                                                                         0x2135
9559 #define regDP0_DP_SEC_TIMESTAMP_BASE_IDX                                                                2
9560 #define regDP0_DP_SEC_PACKET_CNTL                                                                       0x2136
9561 #define regDP0_DP_SEC_PACKET_CNTL_BASE_IDX                                                              2
9562 #define regDP0_DP_MSE_RATE_CNTL                                                                         0x2137
9563 #define regDP0_DP_MSE_RATE_CNTL_BASE_IDX                                                                2
9564 #define regDP0_DP_MSE_RATE_UPDATE                                                                       0x2139
9565 #define regDP0_DP_MSE_RATE_UPDATE_BASE_IDX                                                              2
9566 #define regDP0_DP_MSE_SAT0                                                                              0x213a
9567 #define regDP0_DP_MSE_SAT0_BASE_IDX                                                                     2
9568 #define regDP0_DP_MSE_SAT1                                                                              0x213b
9569 #define regDP0_DP_MSE_SAT1_BASE_IDX                                                                     2
9570 #define regDP0_DP_MSE_SAT2                                                                              0x213c
9571 #define regDP0_DP_MSE_SAT2_BASE_IDX                                                                     2
9572 #define regDP0_DP_MSE_SAT_UPDATE                                                                        0x213d
9573 #define regDP0_DP_MSE_SAT_UPDATE_BASE_IDX                                                               2
9574 #define regDP0_DP_MSE_LINK_TIMING                                                                       0x213e
9575 #define regDP0_DP_MSE_LINK_TIMING_BASE_IDX                                                              2
9576 #define regDP0_DP_MSE_MISC_CNTL                                                                         0x213f
9577 #define regDP0_DP_MSE_MISC_CNTL_BASE_IDX                                                                2
9578 #define regDP0_DP_DPHY_BS_SR_SWAP_CNTL                                                                  0x2144
9579 #define regDP0_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
9580 #define regDP0_DP_DPHY_HBR2_PATTERN_CONTROL                                                             0x2145
9581 #define regDP0_DP_DPHY_HBR2_PATTERN_CONTROL_BASE_IDX                                                    2
9582 #define regDP0_DP_MSE_SAT0_STATUS                                                                       0x2147
9583 #define regDP0_DP_MSE_SAT0_STATUS_BASE_IDX                                                              2
9584 #define regDP0_DP_MSE_SAT1_STATUS                                                                       0x2148
9585 #define regDP0_DP_MSE_SAT1_STATUS_BASE_IDX                                                              2
9586 #define regDP0_DP_MSE_SAT2_STATUS                                                                       0x2149
9587 #define regDP0_DP_MSE_SAT2_STATUS_BASE_IDX                                                              2
9588 #define regDP0_DP_MSA_TIMING_PARAM1                                                                     0x214c
9589 #define regDP0_DP_MSA_TIMING_PARAM1_BASE_IDX                                                            2
9590 #define regDP0_DP_MSA_TIMING_PARAM2                                                                     0x214d
9591 #define regDP0_DP_MSA_TIMING_PARAM2_BASE_IDX                                                            2
9592 #define regDP0_DP_MSA_TIMING_PARAM3                                                                     0x214e
9593 #define regDP0_DP_MSA_TIMING_PARAM3_BASE_IDX                                                            2
9594 #define regDP0_DP_MSA_TIMING_PARAM4                                                                     0x214f
9595 #define regDP0_DP_MSA_TIMING_PARAM4_BASE_IDX                                                            2
9596 #define regDP0_DP_MSO_CNTL                                                                              0x2150
9597 #define regDP0_DP_MSO_CNTL_BASE_IDX                                                                     2
9598 #define regDP0_DP_MSO_CNTL1                                                                             0x2151
9599 #define regDP0_DP_MSO_CNTL1_BASE_IDX                                                                    2
9600 #define regDP0_DP_DSC_CNTL                                                                              0x2152
9601 #define regDP0_DP_DSC_CNTL_BASE_IDX                                                                     2
9602 #define regDP0_DP_SEC_CNTL2                                                                             0x2153
9603 #define regDP0_DP_SEC_CNTL2_BASE_IDX                                                                    2
9604 #define regDP0_DP_SEC_CNTL3                                                                             0x2154
9605 #define regDP0_DP_SEC_CNTL3_BASE_IDX                                                                    2
9606 #define regDP0_DP_SEC_CNTL4                                                                             0x2155
9607 #define regDP0_DP_SEC_CNTL4_BASE_IDX                                                                    2
9608 #define regDP0_DP_SEC_CNTL5                                                                             0x2156
9609 #define regDP0_DP_SEC_CNTL5_BASE_IDX                                                                    2
9610 #define regDP0_DP_SEC_CNTL6                                                                             0x2157
9611 #define regDP0_DP_SEC_CNTL6_BASE_IDX                                                                    2
9612 #define regDP0_DP_SEC_CNTL7                                                                             0x2158
9613 #define regDP0_DP_SEC_CNTL7_BASE_IDX                                                                    2
9614 #define regDP0_DP_DB_CNTL                                                                               0x2159
9615 #define regDP0_DP_DB_CNTL_BASE_IDX                                                                      2
9616 #define regDP0_DP_MSA_VBID_MISC                                                                         0x215a
9617 #define regDP0_DP_MSA_VBID_MISC_BASE_IDX                                                                2
9618 #define regDP0_DP_SEC_METADATA_TRANSMISSION                                                             0x215b
9619 #define regDP0_DP_SEC_METADATA_TRANSMISSION_BASE_IDX                                                    2
9620 #define regDP0_DP_DSC_BYTES_PER_PIXEL                                                                   0x215c
9621 #define regDP0_DP_DSC_BYTES_PER_PIXEL_BASE_IDX                                                          2
9622 #define regDP0_DP_ALPM_CNTL                                                                             0x215d
9623 #define regDP0_DP_ALPM_CNTL_BASE_IDX                                                                    2
9624 #define regDP0_DP_GSP8_CNTL                                                                             0x215e
9625 #define regDP0_DP_GSP8_CNTL_BASE_IDX                                                                    2
9626 #define regDP0_DP_GSP9_CNTL                                                                             0x215f
9627 #define regDP0_DP_GSP9_CNTL_BASE_IDX                                                                    2
9628 #define regDP0_DP_GSP10_CNTL                                                                            0x2160
9629 #define regDP0_DP_GSP10_CNTL_BASE_IDX                                                                   2
9630 #define regDP0_DP_GSP11_CNTL                                                                            0x2161
9631 #define regDP0_DP_GSP11_CNTL_BASE_IDX                                                                   2
9632 #define regDP0_DP_GSP_EN_DB_STATUS                                                                      0x2162
9633 #define regDP0_DP_GSP_EN_DB_STATUS_BASE_IDX                                                             2
9634 
9635 
9636 // addressBlock: dce_dc_dio_dig0_dispdec
9637 // base address: 0x0
9638 #define regDIG0_DIG_FE_CNTL                                                                             0x208b
9639 #define regDIG0_DIG_FE_CNTL_BASE_IDX                                                                    2
9640 #define regDIG0_DIG_OUTPUT_CRC_CNTL                                                                     0x208c
9641 #define regDIG0_DIG_OUTPUT_CRC_CNTL_BASE_IDX                                                            2
9642 #define regDIG0_DIG_OUTPUT_CRC_RESULT                                                                   0x208d
9643 #define regDIG0_DIG_OUTPUT_CRC_RESULT_BASE_IDX                                                          2
9644 #define regDIG0_DIG_CLOCK_PATTERN                                                                       0x208e
9645 #define regDIG0_DIG_CLOCK_PATTERN_BASE_IDX                                                              2
9646 #define regDIG0_DIG_TEST_PATTERN                                                                        0x208f
9647 #define regDIG0_DIG_TEST_PATTERN_BASE_IDX                                                               2
9648 #define regDIG0_DIG_RANDOM_PATTERN_SEED                                                                 0x2090
9649 #define regDIG0_DIG_RANDOM_PATTERN_SEED_BASE_IDX                                                        2
9650 #define regDIG0_DIG_FIFO_STATUS                                                                         0x2091
9651 #define regDIG0_DIG_FIFO_STATUS_BASE_IDX                                                                2
9652 #define regDIG0_HDMI_METADATA_PACKET_CONTROL                                                            0x2092
9653 #define regDIG0_HDMI_METADATA_PACKET_CONTROL_BASE_IDX                                                   2
9654 #define regDIG0_HDMI_CONTROL                                                                            0x2093
9655 #define regDIG0_HDMI_CONTROL_BASE_IDX                                                                   2
9656 #define regDIG0_HDMI_STATUS                                                                             0x2094
9657 #define regDIG0_HDMI_STATUS_BASE_IDX                                                                    2
9658 #define regDIG0_HDMI_AUDIO_PACKET_CONTROL                                                               0x2095
9659 #define regDIG0_HDMI_AUDIO_PACKET_CONTROL_BASE_IDX                                                      2
9660 #define regDIG0_HDMI_ACR_PACKET_CONTROL                                                                 0x2096
9661 #define regDIG0_HDMI_ACR_PACKET_CONTROL_BASE_IDX                                                        2
9662 #define regDIG0_HDMI_VBI_PACKET_CONTROL                                                                 0x2097
9663 #define regDIG0_HDMI_VBI_PACKET_CONTROL_BASE_IDX                                                        2
9664 #define regDIG0_HDMI_INFOFRAME_CONTROL0                                                                 0x2098
9665 #define regDIG0_HDMI_INFOFRAME_CONTROL0_BASE_IDX                                                        2
9666 #define regDIG0_HDMI_INFOFRAME_CONTROL1                                                                 0x2099
9667 #define regDIG0_HDMI_INFOFRAME_CONTROL1_BASE_IDX                                                        2
9668 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL0                                                            0x209a
9669 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL0_BASE_IDX                                                   2
9670 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL6                                                            0x209b
9671 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL6_BASE_IDX                                                   2
9672 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL5                                                            0x209c
9673 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL5_BASE_IDX                                                   2
9674 #define regDIG0_HDMI_GC                                                                                 0x209d
9675 #define regDIG0_HDMI_GC_BASE_IDX                                                                        2
9676 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL1                                                            0x209e
9677 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL1_BASE_IDX                                                   2
9678 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL2                                                            0x209f
9679 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL2_BASE_IDX                                                   2
9680 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL3                                                            0x20a0
9681 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL3_BASE_IDX                                                   2
9682 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL4                                                            0x20a1
9683 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL4_BASE_IDX                                                   2
9684 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL7                                                            0x20a2
9685 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL7_BASE_IDX                                                   2
9686 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL8                                                            0x20a3
9687 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL8_BASE_IDX                                                   2
9688 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL9                                                            0x20a4
9689 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL9_BASE_IDX                                                   2
9690 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL10                                                           0x20a5
9691 #define regDIG0_HDMI_GENERIC_PACKET_CONTROL10_BASE_IDX                                                  2
9692 #define regDIG0_HDMI_DB_CONTROL                                                                         0x20a6
9693 #define regDIG0_HDMI_DB_CONTROL_BASE_IDX                                                                2
9694 #define regDIG0_HDMI_ACR_32_0                                                                           0x20a7
9695 #define regDIG0_HDMI_ACR_32_0_BASE_IDX                                                                  2
9696 #define regDIG0_HDMI_ACR_32_1                                                                           0x20a8
9697 #define regDIG0_HDMI_ACR_32_1_BASE_IDX                                                                  2
9698 #define regDIG0_HDMI_ACR_44_0                                                                           0x20a9
9699 #define regDIG0_HDMI_ACR_44_0_BASE_IDX                                                                  2
9700 #define regDIG0_HDMI_ACR_44_1                                                                           0x20aa
9701 #define regDIG0_HDMI_ACR_44_1_BASE_IDX                                                                  2
9702 #define regDIG0_HDMI_ACR_48_0                                                                           0x20ab
9703 #define regDIG0_HDMI_ACR_48_0_BASE_IDX                                                                  2
9704 #define regDIG0_HDMI_ACR_48_1                                                                           0x20ac
9705 #define regDIG0_HDMI_ACR_48_1_BASE_IDX                                                                  2
9706 #define regDIG0_HDMI_ACR_STATUS_0                                                                       0x20ad
9707 #define regDIG0_HDMI_ACR_STATUS_0_BASE_IDX                                                              2
9708 #define regDIG0_HDMI_ACR_STATUS_1                                                                       0x20ae
9709 #define regDIG0_HDMI_ACR_STATUS_1_BASE_IDX                                                              2
9710 #define regDIG0_AFMT_CNTL                                                                               0x20af
9711 #define regDIG0_AFMT_CNTL_BASE_IDX                                                                      2
9712 #define regDIG0_DIG_BE_CNTL                                                                             0x20b0
9713 #define regDIG0_DIG_BE_CNTL_BASE_IDX                                                                    2
9714 #define regDIG0_DIG_BE_EN_CNTL                                                                          0x20b1
9715 #define regDIG0_DIG_BE_EN_CNTL_BASE_IDX                                                                 2
9716 #define regDIG0_TMDS_CNTL                                                                               0x20d7
9717 #define regDIG0_TMDS_CNTL_BASE_IDX                                                                      2
9718 #define regDIG0_TMDS_CONTROL_CHAR                                                                       0x20d8
9719 #define regDIG0_TMDS_CONTROL_CHAR_BASE_IDX                                                              2
9720 #define regDIG0_TMDS_CONTROL0_FEEDBACK                                                                  0x20d9
9721 #define regDIG0_TMDS_CONTROL0_FEEDBACK_BASE_IDX                                                         2
9722 #define regDIG0_TMDS_STEREOSYNC_CTL_SEL                                                                 0x20da
9723 #define regDIG0_TMDS_STEREOSYNC_CTL_SEL_BASE_IDX                                                        2
9724 #define regDIG0_TMDS_SYNC_CHAR_PATTERN_0_1                                                              0x20db
9725 #define regDIG0_TMDS_SYNC_CHAR_PATTERN_0_1_BASE_IDX                                                     2
9726 #define regDIG0_TMDS_SYNC_CHAR_PATTERN_2_3                                                              0x20dc
9727 #define regDIG0_TMDS_SYNC_CHAR_PATTERN_2_3_BASE_IDX                                                     2
9728 #define regDIG0_TMDS_CTL_BITS                                                                           0x20de
9729 #define regDIG0_TMDS_CTL_BITS_BASE_IDX                                                                  2
9730 #define regDIG0_TMDS_DCBALANCER_CONTROL                                                                 0x20df
9731 #define regDIG0_TMDS_DCBALANCER_CONTROL_BASE_IDX                                                        2
9732 #define regDIG0_TMDS_SYNC_DCBALANCE_CHAR                                                                0x20e0
9733 #define regDIG0_TMDS_SYNC_DCBALANCE_CHAR_BASE_IDX                                                       2
9734 #define regDIG0_TMDS_CTL0_1_GEN_CNTL                                                                    0x20e1
9735 #define regDIG0_TMDS_CTL0_1_GEN_CNTL_BASE_IDX                                                           2
9736 #define regDIG0_TMDS_CTL2_3_GEN_CNTL                                                                    0x20e2
9737 #define regDIG0_TMDS_CTL2_3_GEN_CNTL_BASE_IDX                                                           2
9738 #define regDIG0_DIG_VERSION                                                                             0x20e4
9739 #define regDIG0_DIG_VERSION_BASE_IDX                                                                    2
9740 #define regDIG0_FORCE_DIG_DISABLE                                                                       0x20e5
9741 #define regDIG0_FORCE_DIG_DISABLE_BASE_IDX                                                              2
9742 
9743 
9744 // addressBlock: dce_dc_dio_dp1_dispdec
9745 // base address: 0x400
9746 #define regDP1_DP_LINK_CNTL                                                                             0x2208
9747 #define regDP1_DP_LINK_CNTL_BASE_IDX                                                                    2
9748 #define regDP1_DP_PIXEL_FORMAT                                                                          0x2209
9749 #define regDP1_DP_PIXEL_FORMAT_BASE_IDX                                                                 2
9750 #define regDP1_DP_MSA_COLORIMETRY                                                                       0x220a
9751 #define regDP1_DP_MSA_COLORIMETRY_BASE_IDX                                                              2
9752 #define regDP1_DP_CONFIG                                                                                0x220b
9753 #define regDP1_DP_CONFIG_BASE_IDX                                                                       2
9754 #define regDP1_DP_VID_STREAM_CNTL                                                                       0x220c
9755 #define regDP1_DP_VID_STREAM_CNTL_BASE_IDX                                                              2
9756 #define regDP1_DP_STEER_FIFO                                                                            0x220d
9757 #define regDP1_DP_STEER_FIFO_BASE_IDX                                                                   2
9758 #define regDP1_DP_MSA_MISC                                                                              0x220e
9759 #define regDP1_DP_MSA_MISC_BASE_IDX                                                                     2
9760 #define regDP1_DP_DPHY_INTERNAL_CTRL                                                                    0x220f
9761 #define regDP1_DP_DPHY_INTERNAL_CTRL_BASE_IDX                                                           2
9762 #define regDP1_DP_VID_TIMING                                                                            0x2210
9763 #define regDP1_DP_VID_TIMING_BASE_IDX                                                                   2
9764 #define regDP1_DP_VID_N                                                                                 0x2211
9765 #define regDP1_DP_VID_N_BASE_IDX                                                                        2
9766 #define regDP1_DP_VID_M                                                                                 0x2212
9767 #define regDP1_DP_VID_M_BASE_IDX                                                                        2
9768 #define regDP1_DP_LINK_FRAMING_CNTL                                                                     0x2213
9769 #define regDP1_DP_LINK_FRAMING_CNTL_BASE_IDX                                                            2
9770 #define regDP1_DP_HBR2_EYE_PATTERN                                                                      0x2214
9771 #define regDP1_DP_HBR2_EYE_PATTERN_BASE_IDX                                                             2
9772 #define regDP1_DP_VID_MSA_VBID                                                                          0x2215
9773 #define regDP1_DP_VID_MSA_VBID_BASE_IDX                                                                 2
9774 #define regDP1_DP_VID_INTERRUPT_CNTL                                                                    0x2216
9775 #define regDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
9776 #define regDP1_DP_DPHY_CNTL                                                                             0x2217
9777 #define regDP1_DP_DPHY_CNTL_BASE_IDX                                                                    2
9778 #define regDP1_DP_DPHY_TRAINING_PATTERN_SEL                                                             0x2218
9779 #define regDP1_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX                                                    2
9780 #define regDP1_DP_DPHY_SYM0                                                                             0x2219
9781 #define regDP1_DP_DPHY_SYM0_BASE_IDX                                                                    2
9782 #define regDP1_DP_DPHY_SYM1                                                                             0x221a
9783 #define regDP1_DP_DPHY_SYM1_BASE_IDX                                                                    2
9784 #define regDP1_DP_DPHY_SYM2                                                                             0x221b
9785 #define regDP1_DP_DPHY_SYM2_BASE_IDX                                                                    2
9786 #define regDP1_DP_DPHY_8B10B_CNTL                                                                       0x221c
9787 #define regDP1_DP_DPHY_8B10B_CNTL_BASE_IDX                                                              2
9788 #define regDP1_DP_DPHY_PRBS_CNTL                                                                        0x221d
9789 #define regDP1_DP_DPHY_PRBS_CNTL_BASE_IDX                                                               2
9790 #define regDP1_DP_DPHY_SCRAM_CNTL                                                                       0x221e
9791 #define regDP1_DP_DPHY_SCRAM_CNTL_BASE_IDX                                                              2
9792 #define regDP1_DP_DPHY_CRC_EN                                                                           0x221f
9793 #define regDP1_DP_DPHY_CRC_EN_BASE_IDX                                                                  2
9794 #define regDP1_DP_DPHY_CRC_CNTL                                                                         0x2220
9795 #define regDP1_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
9796 #define regDP1_DP_DPHY_CRC_RESULT                                                                       0x2221
9797 #define regDP1_DP_DPHY_CRC_RESULT_BASE_IDX                                                              2
9798 #define regDP1_DP_DPHY_CRC_MST_CNTL                                                                     0x2222
9799 #define regDP1_DP_DPHY_CRC_MST_CNTL_BASE_IDX                                                            2
9800 #define regDP1_DP_DPHY_CRC_MST_STATUS                                                                   0x2223
9801 #define regDP1_DP_DPHY_CRC_MST_STATUS_BASE_IDX                                                          2
9802 #define regDP1_DP_DPHY_FAST_TRAINING                                                                    0x2224
9803 #define regDP1_DP_DPHY_FAST_TRAINING_BASE_IDX                                                           2
9804 #define regDP1_DP_DPHY_FAST_TRAINING_STATUS                                                             0x2225
9805 #define regDP1_DP_DPHY_FAST_TRAINING_STATUS_BASE_IDX                                                    2
9806 #define regDP1_DP_SEC_CNTL                                                                              0x222b
9807 #define regDP1_DP_SEC_CNTL_BASE_IDX                                                                     2
9808 #define regDP1_DP_SEC_CNTL1                                                                             0x222c
9809 #define regDP1_DP_SEC_CNTL1_BASE_IDX                                                                    2
9810 #define regDP1_DP_SEC_FRAMING1                                                                          0x222d
9811 #define regDP1_DP_SEC_FRAMING1_BASE_IDX                                                                 2
9812 #define regDP1_DP_SEC_FRAMING2                                                                          0x222e
9813 #define regDP1_DP_SEC_FRAMING2_BASE_IDX                                                                 2
9814 #define regDP1_DP_SEC_FRAMING3                                                                          0x222f
9815 #define regDP1_DP_SEC_FRAMING3_BASE_IDX                                                                 2
9816 #define regDP1_DP_SEC_FRAMING4                                                                          0x2230
9817 #define regDP1_DP_SEC_FRAMING4_BASE_IDX                                                                 2
9818 #define regDP1_DP_SEC_AUD_N                                                                             0x2231
9819 #define regDP1_DP_SEC_AUD_N_BASE_IDX                                                                    2
9820 #define regDP1_DP_SEC_AUD_N_READBACK                                                                    0x2232
9821 #define regDP1_DP_SEC_AUD_N_READBACK_BASE_IDX                                                           2
9822 #define regDP1_DP_SEC_AUD_M                                                                             0x2233
9823 #define regDP1_DP_SEC_AUD_M_BASE_IDX                                                                    2
9824 #define regDP1_DP_SEC_AUD_M_READBACK                                                                    0x2234
9825 #define regDP1_DP_SEC_AUD_M_READBACK_BASE_IDX                                                           2
9826 #define regDP1_DP_SEC_TIMESTAMP                                                                         0x2235
9827 #define regDP1_DP_SEC_TIMESTAMP_BASE_IDX                                                                2
9828 #define regDP1_DP_SEC_PACKET_CNTL                                                                       0x2236
9829 #define regDP1_DP_SEC_PACKET_CNTL_BASE_IDX                                                              2
9830 #define regDP1_DP_MSE_RATE_CNTL                                                                         0x2237
9831 #define regDP1_DP_MSE_RATE_CNTL_BASE_IDX                                                                2
9832 #define regDP1_DP_MSE_RATE_UPDATE                                                                       0x2239
9833 #define regDP1_DP_MSE_RATE_UPDATE_BASE_IDX                                                              2
9834 #define regDP1_DP_MSE_SAT0                                                                              0x223a
9835 #define regDP1_DP_MSE_SAT0_BASE_IDX                                                                     2
9836 #define regDP1_DP_MSE_SAT1                                                                              0x223b
9837 #define regDP1_DP_MSE_SAT1_BASE_IDX                                                                     2
9838 #define regDP1_DP_MSE_SAT2                                                                              0x223c
9839 #define regDP1_DP_MSE_SAT2_BASE_IDX                                                                     2
9840 #define regDP1_DP_MSE_SAT_UPDATE                                                                        0x223d
9841 #define regDP1_DP_MSE_SAT_UPDATE_BASE_IDX                                                               2
9842 #define regDP1_DP_MSE_LINK_TIMING                                                                       0x223e
9843 #define regDP1_DP_MSE_LINK_TIMING_BASE_IDX                                                              2
9844 #define regDP1_DP_MSE_MISC_CNTL                                                                         0x223f
9845 #define regDP1_DP_MSE_MISC_CNTL_BASE_IDX                                                                2
9846 #define regDP1_DP_DPHY_BS_SR_SWAP_CNTL                                                                  0x2244
9847 #define regDP1_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
9848 #define regDP1_DP_DPHY_HBR2_PATTERN_CONTROL                                                             0x2245
9849 #define regDP1_DP_DPHY_HBR2_PATTERN_CONTROL_BASE_IDX                                                    2
9850 #define regDP1_DP_MSE_SAT0_STATUS                                                                       0x2247
9851 #define regDP1_DP_MSE_SAT0_STATUS_BASE_IDX                                                              2
9852 #define regDP1_DP_MSE_SAT1_STATUS                                                                       0x2248
9853 #define regDP1_DP_MSE_SAT1_STATUS_BASE_IDX                                                              2
9854 #define regDP1_DP_MSE_SAT2_STATUS                                                                       0x2249
9855 #define regDP1_DP_MSE_SAT2_STATUS_BASE_IDX                                                              2
9856 #define regDP1_DP_MSA_TIMING_PARAM1                                                                     0x224c
9857 #define regDP1_DP_MSA_TIMING_PARAM1_BASE_IDX                                                            2
9858 #define regDP1_DP_MSA_TIMING_PARAM2                                                                     0x224d
9859 #define regDP1_DP_MSA_TIMING_PARAM2_BASE_IDX                                                            2
9860 #define regDP1_DP_MSA_TIMING_PARAM3                                                                     0x224e
9861 #define regDP1_DP_MSA_TIMING_PARAM3_BASE_IDX                                                            2
9862 #define regDP1_DP_MSA_TIMING_PARAM4                                                                     0x224f
9863 #define regDP1_DP_MSA_TIMING_PARAM4_BASE_IDX                                                            2
9864 #define regDP1_DP_MSO_CNTL                                                                              0x2250
9865 #define regDP1_DP_MSO_CNTL_BASE_IDX                                                                     2
9866 #define regDP1_DP_MSO_CNTL1                                                                             0x2251
9867 #define regDP1_DP_MSO_CNTL1_BASE_IDX                                                                    2
9868 #define regDP1_DP_DSC_CNTL                                                                              0x2252
9869 #define regDP1_DP_DSC_CNTL_BASE_IDX                                                                     2
9870 #define regDP1_DP_SEC_CNTL2                                                                             0x2253
9871 #define regDP1_DP_SEC_CNTL2_BASE_IDX                                                                    2
9872 #define regDP1_DP_SEC_CNTL3                                                                             0x2254
9873 #define regDP1_DP_SEC_CNTL3_BASE_IDX                                                                    2
9874 #define regDP1_DP_SEC_CNTL4                                                                             0x2255
9875 #define regDP1_DP_SEC_CNTL4_BASE_IDX                                                                    2
9876 #define regDP1_DP_SEC_CNTL5                                                                             0x2256
9877 #define regDP1_DP_SEC_CNTL5_BASE_IDX                                                                    2
9878 #define regDP1_DP_SEC_CNTL6                                                                             0x2257
9879 #define regDP1_DP_SEC_CNTL6_BASE_IDX                                                                    2
9880 #define regDP1_DP_SEC_CNTL7                                                                             0x2258
9881 #define regDP1_DP_SEC_CNTL7_BASE_IDX                                                                    2
9882 #define regDP1_DP_DB_CNTL                                                                               0x2259
9883 #define regDP1_DP_DB_CNTL_BASE_IDX                                                                      2
9884 #define regDP1_DP_MSA_VBID_MISC                                                                         0x225a
9885 #define regDP1_DP_MSA_VBID_MISC_BASE_IDX                                                                2
9886 #define regDP1_DP_SEC_METADATA_TRANSMISSION                                                             0x225b
9887 #define regDP1_DP_SEC_METADATA_TRANSMISSION_BASE_IDX                                                    2
9888 #define regDP1_DP_DSC_BYTES_PER_PIXEL                                                                   0x225c
9889 #define regDP1_DP_DSC_BYTES_PER_PIXEL_BASE_IDX                                                          2
9890 #define regDP1_DP_ALPM_CNTL                                                                             0x225d
9891 #define regDP1_DP_ALPM_CNTL_BASE_IDX                                                                    2
9892 #define regDP1_DP_GSP8_CNTL                                                                             0x225e
9893 #define regDP1_DP_GSP8_CNTL_BASE_IDX                                                                    2
9894 #define regDP1_DP_GSP9_CNTL                                                                             0x225f
9895 #define regDP1_DP_GSP9_CNTL_BASE_IDX                                                                    2
9896 #define regDP1_DP_GSP10_CNTL                                                                            0x2260
9897 #define regDP1_DP_GSP10_CNTL_BASE_IDX                                                                   2
9898 #define regDP1_DP_GSP11_CNTL                                                                            0x2261
9899 #define regDP1_DP_GSP11_CNTL_BASE_IDX                                                                   2
9900 #define regDP1_DP_GSP_EN_DB_STATUS                                                                      0x2262
9901 #define regDP1_DP_GSP_EN_DB_STATUS_BASE_IDX                                                             2
9902 
9903 
9904 // addressBlock: dce_dc_dio_dig1_dispdec
9905 // base address: 0x400
9906 #define regDIG1_DIG_FE_CNTL                                                                             0x218b
9907 #define regDIG1_DIG_FE_CNTL_BASE_IDX                                                                    2
9908 #define regDIG1_DIG_OUTPUT_CRC_CNTL                                                                     0x218c
9909 #define regDIG1_DIG_OUTPUT_CRC_CNTL_BASE_IDX                                                            2
9910 #define regDIG1_DIG_OUTPUT_CRC_RESULT                                                                   0x218d
9911 #define regDIG1_DIG_OUTPUT_CRC_RESULT_BASE_IDX                                                          2
9912 #define regDIG1_DIG_CLOCK_PATTERN                                                                       0x218e
9913 #define regDIG1_DIG_CLOCK_PATTERN_BASE_IDX                                                              2
9914 #define regDIG1_DIG_TEST_PATTERN                                                                        0x218f
9915 #define regDIG1_DIG_TEST_PATTERN_BASE_IDX                                                               2
9916 #define regDIG1_DIG_RANDOM_PATTERN_SEED                                                                 0x2190
9917 #define regDIG1_DIG_RANDOM_PATTERN_SEED_BASE_IDX                                                        2
9918 #define regDIG1_DIG_FIFO_STATUS                                                                         0x2191
9919 #define regDIG1_DIG_FIFO_STATUS_BASE_IDX                                                                2
9920 #define regDIG1_HDMI_METADATA_PACKET_CONTROL                                                            0x2192
9921 #define regDIG1_HDMI_METADATA_PACKET_CONTROL_BASE_IDX                                                   2
9922 #define regDIG1_HDMI_CONTROL                                                                            0x2193
9923 #define regDIG1_HDMI_CONTROL_BASE_IDX                                                                   2
9924 #define regDIG1_HDMI_STATUS                                                                             0x2194
9925 #define regDIG1_HDMI_STATUS_BASE_IDX                                                                    2
9926 #define regDIG1_HDMI_AUDIO_PACKET_CONTROL                                                               0x2195
9927 #define regDIG1_HDMI_AUDIO_PACKET_CONTROL_BASE_IDX                                                      2
9928 #define regDIG1_HDMI_ACR_PACKET_CONTROL                                                                 0x2196
9929 #define regDIG1_HDMI_ACR_PACKET_CONTROL_BASE_IDX                                                        2
9930 #define regDIG1_HDMI_VBI_PACKET_CONTROL                                                                 0x2197
9931 #define regDIG1_HDMI_VBI_PACKET_CONTROL_BASE_IDX                                                        2
9932 #define regDIG1_HDMI_INFOFRAME_CONTROL0                                                                 0x2198
9933 #define regDIG1_HDMI_INFOFRAME_CONTROL0_BASE_IDX                                                        2
9934 #define regDIG1_HDMI_INFOFRAME_CONTROL1                                                                 0x2199
9935 #define regDIG1_HDMI_INFOFRAME_CONTROL1_BASE_IDX                                                        2
9936 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL0                                                            0x219a
9937 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL0_BASE_IDX                                                   2
9938 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL6                                                            0x219b
9939 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL6_BASE_IDX                                                   2
9940 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL5                                                            0x219c
9941 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL5_BASE_IDX                                                   2
9942 #define regDIG1_HDMI_GC                                                                                 0x219d
9943 #define regDIG1_HDMI_GC_BASE_IDX                                                                        2
9944 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL1                                                            0x219e
9945 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL1_BASE_IDX                                                   2
9946 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL2                                                            0x219f
9947 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL2_BASE_IDX                                                   2
9948 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL3                                                            0x21a0
9949 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL3_BASE_IDX                                                   2
9950 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL4                                                            0x21a1
9951 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL4_BASE_IDX                                                   2
9952 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL7                                                            0x21a2
9953 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL7_BASE_IDX                                                   2
9954 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL8                                                            0x21a3
9955 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL8_BASE_IDX                                                   2
9956 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL9                                                            0x21a4
9957 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL9_BASE_IDX                                                   2
9958 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL10                                                           0x21a5
9959 #define regDIG1_HDMI_GENERIC_PACKET_CONTROL10_BASE_IDX                                                  2
9960 #define regDIG1_HDMI_DB_CONTROL                                                                         0x21a6
9961 #define regDIG1_HDMI_DB_CONTROL_BASE_IDX                                                                2
9962 #define regDIG1_HDMI_ACR_32_0                                                                           0x21a7
9963 #define regDIG1_HDMI_ACR_32_0_BASE_IDX                                                                  2
9964 #define regDIG1_HDMI_ACR_32_1                                                                           0x21a8
9965 #define regDIG1_HDMI_ACR_32_1_BASE_IDX                                                                  2
9966 #define regDIG1_HDMI_ACR_44_0                                                                           0x21a9
9967 #define regDIG1_HDMI_ACR_44_0_BASE_IDX                                                                  2
9968 #define regDIG1_HDMI_ACR_44_1                                                                           0x21aa
9969 #define regDIG1_HDMI_ACR_44_1_BASE_IDX                                                                  2
9970 #define regDIG1_HDMI_ACR_48_0                                                                           0x21ab
9971 #define regDIG1_HDMI_ACR_48_0_BASE_IDX                                                                  2
9972 #define regDIG1_HDMI_ACR_48_1                                                                           0x21ac
9973 #define regDIG1_HDMI_ACR_48_1_BASE_IDX                                                                  2
9974 #define regDIG1_HDMI_ACR_STATUS_0                                                                       0x21ad
9975 #define regDIG1_HDMI_ACR_STATUS_0_BASE_IDX                                                              2
9976 #define regDIG1_HDMI_ACR_STATUS_1                                                                       0x21ae
9977 #define regDIG1_HDMI_ACR_STATUS_1_BASE_IDX                                                              2
9978 #define regDIG1_AFMT_CNTL                                                                               0x21af
9979 #define regDIG1_AFMT_CNTL_BASE_IDX                                                                      2
9980 #define regDIG1_DIG_BE_CNTL                                                                             0x21b0
9981 #define regDIG1_DIG_BE_CNTL_BASE_IDX                                                                    2
9982 #define regDIG1_DIG_BE_EN_CNTL                                                                          0x21b1
9983 #define regDIG1_DIG_BE_EN_CNTL_BASE_IDX                                                                 2
9984 #define regDIG1_TMDS_CNTL                                                                               0x21d7
9985 #define regDIG1_TMDS_CNTL_BASE_IDX                                                                      2
9986 #define regDIG1_TMDS_CONTROL_CHAR                                                                       0x21d8
9987 #define regDIG1_TMDS_CONTROL_CHAR_BASE_IDX                                                              2
9988 #define regDIG1_TMDS_CONTROL0_FEEDBACK                                                                  0x21d9
9989 #define regDIG1_TMDS_CONTROL0_FEEDBACK_BASE_IDX                                                         2
9990 #define regDIG1_TMDS_STEREOSYNC_CTL_SEL                                                                 0x21da
9991 #define regDIG1_TMDS_STEREOSYNC_CTL_SEL_BASE_IDX                                                        2
9992 #define regDIG1_TMDS_SYNC_CHAR_PATTERN_0_1                                                              0x21db
9993 #define regDIG1_TMDS_SYNC_CHAR_PATTERN_0_1_BASE_IDX                                                     2
9994 #define regDIG1_TMDS_SYNC_CHAR_PATTERN_2_3                                                              0x21dc
9995 #define regDIG1_TMDS_SYNC_CHAR_PATTERN_2_3_BASE_IDX                                                     2
9996 #define regDIG1_TMDS_CTL_BITS                                                                           0x21de
9997 #define regDIG1_TMDS_CTL_BITS_BASE_IDX                                                                  2
9998 #define regDIG1_TMDS_DCBALANCER_CONTROL                                                                 0x21df
9999 #define regDIG1_TMDS_DCBALANCER_CONTROL_BASE_IDX                                                        2
10000 #define regDIG1_TMDS_SYNC_DCBALANCE_CHAR                                                                0x21e0
10001 #define regDIG1_TMDS_SYNC_DCBALANCE_CHAR_BASE_IDX                                                       2
10002 #define regDIG1_TMDS_CTL0_1_GEN_CNTL                                                                    0x21e1
10003 #define regDIG1_TMDS_CTL0_1_GEN_CNTL_BASE_IDX                                                           2
10004 #define regDIG1_TMDS_CTL2_3_GEN_CNTL                                                                    0x21e2
10005 #define regDIG1_TMDS_CTL2_3_GEN_CNTL_BASE_IDX                                                           2
10006 #define regDIG1_DIG_VERSION                                                                             0x21e4
10007 #define regDIG1_DIG_VERSION_BASE_IDX                                                                    2
10008 #define regDIG1_FORCE_DIG_DISABLE                                                                       0x21e5
10009 #define regDIG1_FORCE_DIG_DISABLE_BASE_IDX                                                              2
10010 
10011 
10012 // addressBlock: dce_dc_dio_dp2_dispdec
10013 // base address: 0x800
10014 #define regDP2_DP_LINK_CNTL                                                                             0x2308
10015 #define regDP2_DP_LINK_CNTL_BASE_IDX                                                                    2
10016 #define regDP2_DP_PIXEL_FORMAT                                                                          0x2309
10017 #define regDP2_DP_PIXEL_FORMAT_BASE_IDX                                                                 2
10018 #define regDP2_DP_MSA_COLORIMETRY                                                                       0x230a
10019 #define regDP2_DP_MSA_COLORIMETRY_BASE_IDX                                                              2
10020 #define regDP2_DP_CONFIG                                                                                0x230b
10021 #define regDP2_DP_CONFIG_BASE_IDX                                                                       2
10022 #define regDP2_DP_VID_STREAM_CNTL                                                                       0x230c
10023 #define regDP2_DP_VID_STREAM_CNTL_BASE_IDX                                                              2
10024 #define regDP2_DP_STEER_FIFO                                                                            0x230d
10025 #define regDP2_DP_STEER_FIFO_BASE_IDX                                                                   2
10026 #define regDP2_DP_MSA_MISC                                                                              0x230e
10027 #define regDP2_DP_MSA_MISC_BASE_IDX                                                                     2
10028 #define regDP2_DP_DPHY_INTERNAL_CTRL                                                                    0x230f
10029 #define regDP2_DP_DPHY_INTERNAL_CTRL_BASE_IDX                                                           2
10030 #define regDP2_DP_VID_TIMING                                                                            0x2310
10031 #define regDP2_DP_VID_TIMING_BASE_IDX                                                                   2
10032 #define regDP2_DP_VID_N                                                                                 0x2311
10033 #define regDP2_DP_VID_N_BASE_IDX                                                                        2
10034 #define regDP2_DP_VID_M                                                                                 0x2312
10035 #define regDP2_DP_VID_M_BASE_IDX                                                                        2
10036 #define regDP2_DP_LINK_FRAMING_CNTL                                                                     0x2313
10037 #define regDP2_DP_LINK_FRAMING_CNTL_BASE_IDX                                                            2
10038 #define regDP2_DP_HBR2_EYE_PATTERN                                                                      0x2314
10039 #define regDP2_DP_HBR2_EYE_PATTERN_BASE_IDX                                                             2
10040 #define regDP2_DP_VID_MSA_VBID                                                                          0x2315
10041 #define regDP2_DP_VID_MSA_VBID_BASE_IDX                                                                 2
10042 #define regDP2_DP_VID_INTERRUPT_CNTL                                                                    0x2316
10043 #define regDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
10044 #define regDP2_DP_DPHY_CNTL                                                                             0x2317
10045 #define regDP2_DP_DPHY_CNTL_BASE_IDX                                                                    2
10046 #define regDP2_DP_DPHY_TRAINING_PATTERN_SEL                                                             0x2318
10047 #define regDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX                                                    2
10048 #define regDP2_DP_DPHY_SYM0                                                                             0x2319
10049 #define regDP2_DP_DPHY_SYM0_BASE_IDX                                                                    2
10050 #define regDP2_DP_DPHY_SYM1                                                                             0x231a
10051 #define regDP2_DP_DPHY_SYM1_BASE_IDX                                                                    2
10052 #define regDP2_DP_DPHY_SYM2                                                                             0x231b
10053 #define regDP2_DP_DPHY_SYM2_BASE_IDX                                                                    2
10054 #define regDP2_DP_DPHY_8B10B_CNTL                                                                       0x231c
10055 #define regDP2_DP_DPHY_8B10B_CNTL_BASE_IDX                                                              2
10056 #define regDP2_DP_DPHY_PRBS_CNTL                                                                        0x231d
10057 #define regDP2_DP_DPHY_PRBS_CNTL_BASE_IDX                                                               2
10058 #define regDP2_DP_DPHY_SCRAM_CNTL                                                                       0x231e
10059 #define regDP2_DP_DPHY_SCRAM_CNTL_BASE_IDX                                                              2
10060 #define regDP2_DP_DPHY_CRC_EN                                                                           0x231f
10061 #define regDP2_DP_DPHY_CRC_EN_BASE_IDX                                                                  2
10062 #define regDP2_DP_DPHY_CRC_CNTL                                                                         0x2320
10063 #define regDP2_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
10064 #define regDP2_DP_DPHY_CRC_RESULT                                                                       0x2321
10065 #define regDP2_DP_DPHY_CRC_RESULT_BASE_IDX                                                              2
10066 #define regDP2_DP_DPHY_CRC_MST_CNTL                                                                     0x2322
10067 #define regDP2_DP_DPHY_CRC_MST_CNTL_BASE_IDX                                                            2
10068 #define regDP2_DP_DPHY_CRC_MST_STATUS                                                                   0x2323
10069 #define regDP2_DP_DPHY_CRC_MST_STATUS_BASE_IDX                                                          2
10070 #define regDP2_DP_DPHY_FAST_TRAINING                                                                    0x2324
10071 #define regDP2_DP_DPHY_FAST_TRAINING_BASE_IDX                                                           2
10072 #define regDP2_DP_DPHY_FAST_TRAINING_STATUS                                                             0x2325
10073 #define regDP2_DP_DPHY_FAST_TRAINING_STATUS_BASE_IDX                                                    2
10074 #define regDP2_DP_SEC_CNTL                                                                              0x232b
10075 #define regDP2_DP_SEC_CNTL_BASE_IDX                                                                     2
10076 #define regDP2_DP_SEC_CNTL1                                                                             0x232c
10077 #define regDP2_DP_SEC_CNTL1_BASE_IDX                                                                    2
10078 #define regDP2_DP_SEC_FRAMING1                                                                          0x232d
10079 #define regDP2_DP_SEC_FRAMING1_BASE_IDX                                                                 2
10080 #define regDP2_DP_SEC_FRAMING2                                                                          0x232e
10081 #define regDP2_DP_SEC_FRAMING2_BASE_IDX                                                                 2
10082 #define regDP2_DP_SEC_FRAMING3                                                                          0x232f
10083 #define regDP2_DP_SEC_FRAMING3_BASE_IDX                                                                 2
10084 #define regDP2_DP_SEC_FRAMING4                                                                          0x2330
10085 #define regDP2_DP_SEC_FRAMING4_BASE_IDX                                                                 2
10086 #define regDP2_DP_SEC_AUD_N                                                                             0x2331
10087 #define regDP2_DP_SEC_AUD_N_BASE_IDX                                                                    2
10088 #define regDP2_DP_SEC_AUD_N_READBACK                                                                    0x2332
10089 #define regDP2_DP_SEC_AUD_N_READBACK_BASE_IDX                                                           2
10090 #define regDP2_DP_SEC_AUD_M                                                                             0x2333
10091 #define regDP2_DP_SEC_AUD_M_BASE_IDX                                                                    2
10092 #define regDP2_DP_SEC_AUD_M_READBACK                                                                    0x2334
10093 #define regDP2_DP_SEC_AUD_M_READBACK_BASE_IDX                                                           2
10094 #define regDP2_DP_SEC_TIMESTAMP                                                                         0x2335
10095 #define regDP2_DP_SEC_TIMESTAMP_BASE_IDX                                                                2
10096 #define regDP2_DP_SEC_PACKET_CNTL                                                                       0x2336
10097 #define regDP2_DP_SEC_PACKET_CNTL_BASE_IDX                                                              2
10098 #define regDP2_DP_MSE_RATE_CNTL                                                                         0x2337
10099 #define regDP2_DP_MSE_RATE_CNTL_BASE_IDX                                                                2
10100 #define regDP2_DP_MSE_RATE_UPDATE                                                                       0x2339
10101 #define regDP2_DP_MSE_RATE_UPDATE_BASE_IDX                                                              2
10102 #define regDP2_DP_MSE_SAT0                                                                              0x233a
10103 #define regDP2_DP_MSE_SAT0_BASE_IDX                                                                     2
10104 #define regDP2_DP_MSE_SAT1                                                                              0x233b
10105 #define regDP2_DP_MSE_SAT1_BASE_IDX                                                                     2
10106 #define regDP2_DP_MSE_SAT2                                                                              0x233c
10107 #define regDP2_DP_MSE_SAT2_BASE_IDX                                                                     2
10108 #define regDP2_DP_MSE_SAT_UPDATE                                                                        0x233d
10109 #define regDP2_DP_MSE_SAT_UPDATE_BASE_IDX                                                               2
10110 #define regDP2_DP_MSE_LINK_TIMING                                                                       0x233e
10111 #define regDP2_DP_MSE_LINK_TIMING_BASE_IDX                                                              2
10112 #define regDP2_DP_MSE_MISC_CNTL                                                                         0x233f
10113 #define regDP2_DP_MSE_MISC_CNTL_BASE_IDX                                                                2
10114 #define regDP2_DP_DPHY_BS_SR_SWAP_CNTL                                                                  0x2344
10115 #define regDP2_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
10116 #define regDP2_DP_DPHY_HBR2_PATTERN_CONTROL                                                             0x2345
10117 #define regDP2_DP_DPHY_HBR2_PATTERN_CONTROL_BASE_IDX                                                    2
10118 #define regDP2_DP_MSE_SAT0_STATUS                                                                       0x2347
10119 #define regDP2_DP_MSE_SAT0_STATUS_BASE_IDX                                                              2
10120 #define regDP2_DP_MSE_SAT1_STATUS                                                                       0x2348
10121 #define regDP2_DP_MSE_SAT1_STATUS_BASE_IDX                                                              2
10122 #define regDP2_DP_MSE_SAT2_STATUS                                                                       0x2349
10123 #define regDP2_DP_MSE_SAT2_STATUS_BASE_IDX                                                              2
10124 #define regDP2_DP_MSA_TIMING_PARAM1                                                                     0x234c
10125 #define regDP2_DP_MSA_TIMING_PARAM1_BASE_IDX                                                            2
10126 #define regDP2_DP_MSA_TIMING_PARAM2                                                                     0x234d
10127 #define regDP2_DP_MSA_TIMING_PARAM2_BASE_IDX                                                            2
10128 #define regDP2_DP_MSA_TIMING_PARAM3                                                                     0x234e
10129 #define regDP2_DP_MSA_TIMING_PARAM3_BASE_IDX                                                            2
10130 #define regDP2_DP_MSA_TIMING_PARAM4                                                                     0x234f
10131 #define regDP2_DP_MSA_TIMING_PARAM4_BASE_IDX                                                            2
10132 #define regDP2_DP_MSO_CNTL                                                                              0x2350
10133 #define regDP2_DP_MSO_CNTL_BASE_IDX                                                                     2
10134 #define regDP2_DP_MSO_CNTL1                                                                             0x2351
10135 #define regDP2_DP_MSO_CNTL1_BASE_IDX                                                                    2
10136 #define regDP2_DP_DSC_CNTL                                                                              0x2352
10137 #define regDP2_DP_DSC_CNTL_BASE_IDX                                                                     2
10138 #define regDP2_DP_SEC_CNTL2                                                                             0x2353
10139 #define regDP2_DP_SEC_CNTL2_BASE_IDX                                                                    2
10140 #define regDP2_DP_SEC_CNTL3                                                                             0x2354
10141 #define regDP2_DP_SEC_CNTL3_BASE_IDX                                                                    2
10142 #define regDP2_DP_SEC_CNTL4                                                                             0x2355
10143 #define regDP2_DP_SEC_CNTL4_BASE_IDX                                                                    2
10144 #define regDP2_DP_SEC_CNTL5                                                                             0x2356
10145 #define regDP2_DP_SEC_CNTL5_BASE_IDX                                                                    2
10146 #define regDP2_DP_SEC_CNTL6                                                                             0x2357
10147 #define regDP2_DP_SEC_CNTL6_BASE_IDX                                                                    2
10148 #define regDP2_DP_SEC_CNTL7                                                                             0x2358
10149 #define regDP2_DP_SEC_CNTL7_BASE_IDX                                                                    2
10150 #define regDP2_DP_DB_CNTL                                                                               0x2359
10151 #define regDP2_DP_DB_CNTL_BASE_IDX                                                                      2
10152 #define regDP2_DP_MSA_VBID_MISC                                                                         0x235a
10153 #define regDP2_DP_MSA_VBID_MISC_BASE_IDX                                                                2
10154 #define regDP2_DP_SEC_METADATA_TRANSMISSION                                                             0x235b
10155 #define regDP2_DP_SEC_METADATA_TRANSMISSION_BASE_IDX                                                    2
10156 #define regDP2_DP_DSC_BYTES_PER_PIXEL                                                                   0x235c
10157 #define regDP2_DP_DSC_BYTES_PER_PIXEL_BASE_IDX                                                          2
10158 #define regDP2_DP_ALPM_CNTL                                                                             0x235d
10159 #define regDP2_DP_ALPM_CNTL_BASE_IDX                                                                    2
10160 #define regDP2_DP_GSP8_CNTL                                                                             0x235e
10161 #define regDP2_DP_GSP8_CNTL_BASE_IDX                                                                    2
10162 #define regDP2_DP_GSP9_CNTL                                                                             0x235f
10163 #define regDP2_DP_GSP9_CNTL_BASE_IDX                                                                    2
10164 #define regDP2_DP_GSP10_CNTL                                                                            0x2360
10165 #define regDP2_DP_GSP10_CNTL_BASE_IDX                                                                   2
10166 #define regDP2_DP_GSP11_CNTL                                                                            0x2361
10167 #define regDP2_DP_GSP11_CNTL_BASE_IDX                                                                   2
10168 #define regDP2_DP_GSP_EN_DB_STATUS                                                                      0x2362
10169 #define regDP2_DP_GSP_EN_DB_STATUS_BASE_IDX                                                             2
10170 
10171 
10172 // addressBlock: dce_dc_dio_dig2_dispdec
10173 // base address: 0x800
10174 #define regDIG2_DIG_FE_CNTL                                                                             0x228b
10175 #define regDIG2_DIG_FE_CNTL_BASE_IDX                                                                    2
10176 #define regDIG2_DIG_OUTPUT_CRC_CNTL                                                                     0x228c
10177 #define regDIG2_DIG_OUTPUT_CRC_CNTL_BASE_IDX                                                            2
10178 #define regDIG2_DIG_OUTPUT_CRC_RESULT                                                                   0x228d
10179 #define regDIG2_DIG_OUTPUT_CRC_RESULT_BASE_IDX                                                          2
10180 #define regDIG2_DIG_CLOCK_PATTERN                                                                       0x228e
10181 #define regDIG2_DIG_CLOCK_PATTERN_BASE_IDX                                                              2
10182 #define regDIG2_DIG_TEST_PATTERN                                                                        0x228f
10183 #define regDIG2_DIG_TEST_PATTERN_BASE_IDX                                                               2
10184 #define regDIG2_DIG_RANDOM_PATTERN_SEED                                                                 0x2290
10185 #define regDIG2_DIG_RANDOM_PATTERN_SEED_BASE_IDX                                                        2
10186 #define regDIG2_DIG_FIFO_STATUS                                                                         0x2291
10187 #define regDIG2_DIG_FIFO_STATUS_BASE_IDX                                                                2
10188 #define regDIG2_HDMI_METADATA_PACKET_CONTROL                                                            0x2292
10189 #define regDIG2_HDMI_METADATA_PACKET_CONTROL_BASE_IDX                                                   2
10190 #define regDIG2_HDMI_CONTROL                                                                            0x2293
10191 #define regDIG2_HDMI_CONTROL_BASE_IDX                                                                   2
10192 #define regDIG2_HDMI_STATUS                                                                             0x2294
10193 #define regDIG2_HDMI_STATUS_BASE_IDX                                                                    2
10194 #define regDIG2_HDMI_AUDIO_PACKET_CONTROL                                                               0x2295
10195 #define regDIG2_HDMI_AUDIO_PACKET_CONTROL_BASE_IDX                                                      2
10196 #define regDIG2_HDMI_ACR_PACKET_CONTROL                                                                 0x2296
10197 #define regDIG2_HDMI_ACR_PACKET_CONTROL_BASE_IDX                                                        2
10198 #define regDIG2_HDMI_VBI_PACKET_CONTROL                                                                 0x2297
10199 #define regDIG2_HDMI_VBI_PACKET_CONTROL_BASE_IDX                                                        2
10200 #define regDIG2_HDMI_INFOFRAME_CONTROL0                                                                 0x2298
10201 #define regDIG2_HDMI_INFOFRAME_CONTROL0_BASE_IDX                                                        2
10202 #define regDIG2_HDMI_INFOFRAME_CONTROL1                                                                 0x2299
10203 #define regDIG2_HDMI_INFOFRAME_CONTROL1_BASE_IDX                                                        2
10204 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL0                                                            0x229a
10205 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL0_BASE_IDX                                                   2
10206 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL6                                                            0x229b
10207 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL6_BASE_IDX                                                   2
10208 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL5                                                            0x229c
10209 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL5_BASE_IDX                                                   2
10210 #define regDIG2_HDMI_GC                                                                                 0x229d
10211 #define regDIG2_HDMI_GC_BASE_IDX                                                                        2
10212 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL1                                                            0x229e
10213 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL1_BASE_IDX                                                   2
10214 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL2                                                            0x229f
10215 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL2_BASE_IDX                                                   2
10216 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL3                                                            0x22a0
10217 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL3_BASE_IDX                                                   2
10218 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL4                                                            0x22a1
10219 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL4_BASE_IDX                                                   2
10220 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL7                                                            0x22a2
10221 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL7_BASE_IDX                                                   2
10222 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL8                                                            0x22a3
10223 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL8_BASE_IDX                                                   2
10224 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL9                                                            0x22a4
10225 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL9_BASE_IDX                                                   2
10226 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL10                                                           0x22a5
10227 #define regDIG2_HDMI_GENERIC_PACKET_CONTROL10_BASE_IDX                                                  2
10228 #define regDIG2_HDMI_DB_CONTROL                                                                         0x22a6
10229 #define regDIG2_HDMI_DB_CONTROL_BASE_IDX                                                                2
10230 #define regDIG2_HDMI_ACR_32_0                                                                           0x22a7
10231 #define regDIG2_HDMI_ACR_32_0_BASE_IDX                                                                  2
10232 #define regDIG2_HDMI_ACR_32_1                                                                           0x22a8
10233 #define regDIG2_HDMI_ACR_32_1_BASE_IDX                                                                  2
10234 #define regDIG2_HDMI_ACR_44_0                                                                           0x22a9
10235 #define regDIG2_HDMI_ACR_44_0_BASE_IDX                                                                  2
10236 #define regDIG2_HDMI_ACR_44_1                                                                           0x22aa
10237 #define regDIG2_HDMI_ACR_44_1_BASE_IDX                                                                  2
10238 #define regDIG2_HDMI_ACR_48_0                                                                           0x22ab
10239 #define regDIG2_HDMI_ACR_48_0_BASE_IDX                                                                  2
10240 #define regDIG2_HDMI_ACR_48_1                                                                           0x22ac
10241 #define regDIG2_HDMI_ACR_48_1_BASE_IDX                                                                  2
10242 #define regDIG2_HDMI_ACR_STATUS_0                                                                       0x22ad
10243 #define regDIG2_HDMI_ACR_STATUS_0_BASE_IDX                                                              2
10244 #define regDIG2_HDMI_ACR_STATUS_1                                                                       0x22ae
10245 #define regDIG2_HDMI_ACR_STATUS_1_BASE_IDX                                                              2
10246 #define regDIG2_AFMT_CNTL                                                                               0x22af
10247 #define regDIG2_AFMT_CNTL_BASE_IDX                                                                      2
10248 #define regDIG2_DIG_BE_CNTL                                                                             0x22b0
10249 #define regDIG2_DIG_BE_CNTL_BASE_IDX                                                                    2
10250 #define regDIG2_DIG_BE_EN_CNTL                                                                          0x22b1
10251 #define regDIG2_DIG_BE_EN_CNTL_BASE_IDX                                                                 2
10252 #define regDIG2_TMDS_CNTL                                                                               0x22d7
10253 #define regDIG2_TMDS_CNTL_BASE_IDX                                                                      2
10254 #define regDIG2_TMDS_CONTROL_CHAR                                                                       0x22d8
10255 #define regDIG2_TMDS_CONTROL_CHAR_BASE_IDX                                                              2
10256 #define regDIG2_TMDS_CONTROL0_FEEDBACK                                                                  0x22d9
10257 #define regDIG2_TMDS_CONTROL0_FEEDBACK_BASE_IDX                                                         2
10258 #define regDIG2_TMDS_STEREOSYNC_CTL_SEL                                                                 0x22da
10259 #define regDIG2_TMDS_STEREOSYNC_CTL_SEL_BASE_IDX                                                        2
10260 #define regDIG2_TMDS_SYNC_CHAR_PATTERN_0_1                                                              0x22db
10261 #define regDIG2_TMDS_SYNC_CHAR_PATTERN_0_1_BASE_IDX                                                     2
10262 #define regDIG2_TMDS_SYNC_CHAR_PATTERN_2_3                                                              0x22dc
10263 #define regDIG2_TMDS_SYNC_CHAR_PATTERN_2_3_BASE_IDX                                                     2
10264 #define regDIG2_TMDS_CTL_BITS                                                                           0x22de
10265 #define regDIG2_TMDS_CTL_BITS_BASE_IDX                                                                  2
10266 #define regDIG2_TMDS_DCBALANCER_CONTROL                                                                 0x22df
10267 #define regDIG2_TMDS_DCBALANCER_CONTROL_BASE_IDX                                                        2
10268 #define regDIG2_TMDS_SYNC_DCBALANCE_CHAR                                                                0x22e0
10269 #define regDIG2_TMDS_SYNC_DCBALANCE_CHAR_BASE_IDX                                                       2
10270 #define regDIG2_TMDS_CTL0_1_GEN_CNTL                                                                    0x22e1
10271 #define regDIG2_TMDS_CTL0_1_GEN_CNTL_BASE_IDX                                                           2
10272 #define regDIG2_TMDS_CTL2_3_GEN_CNTL                                                                    0x22e2
10273 #define regDIG2_TMDS_CTL2_3_GEN_CNTL_BASE_IDX                                                           2
10274 #define regDIG2_DIG_VERSION                                                                             0x22e4
10275 #define regDIG2_DIG_VERSION_BASE_IDX                                                                    2
10276 #define regDIG2_FORCE_DIG_DISABLE                                                                       0x22e5
10277 #define regDIG2_FORCE_DIG_DISABLE_BASE_IDX                                                              2
10278 
10279 
10280 // addressBlock: dce_dc_dio_dp3_dispdec
10281 // base address: 0xc00
10282 #define regDP3_DP_LINK_CNTL                                                                             0x2408
10283 #define regDP3_DP_LINK_CNTL_BASE_IDX                                                                    2
10284 #define regDP3_DP_PIXEL_FORMAT                                                                          0x2409
10285 #define regDP3_DP_PIXEL_FORMAT_BASE_IDX                                                                 2
10286 #define regDP3_DP_MSA_COLORIMETRY                                                                       0x240a
10287 #define regDP3_DP_MSA_COLORIMETRY_BASE_IDX                                                              2
10288 #define regDP3_DP_CONFIG                                                                                0x240b
10289 #define regDP3_DP_CONFIG_BASE_IDX                                                                       2
10290 #define regDP3_DP_VID_STREAM_CNTL                                                                       0x240c
10291 #define regDP3_DP_VID_STREAM_CNTL_BASE_IDX                                                              2
10292 #define regDP3_DP_STEER_FIFO                                                                            0x240d
10293 #define regDP3_DP_STEER_FIFO_BASE_IDX                                                                   2
10294 #define regDP3_DP_MSA_MISC                                                                              0x240e
10295 #define regDP3_DP_MSA_MISC_BASE_IDX                                                                     2
10296 #define regDP3_DP_DPHY_INTERNAL_CTRL                                                                    0x240f
10297 #define regDP3_DP_DPHY_INTERNAL_CTRL_BASE_IDX                                                           2
10298 #define regDP3_DP_VID_TIMING                                                                            0x2410
10299 #define regDP3_DP_VID_TIMING_BASE_IDX                                                                   2
10300 #define regDP3_DP_VID_N                                                                                 0x2411
10301 #define regDP3_DP_VID_N_BASE_IDX                                                                        2
10302 #define regDP3_DP_VID_M                                                                                 0x2412
10303 #define regDP3_DP_VID_M_BASE_IDX                                                                        2
10304 #define regDP3_DP_LINK_FRAMING_CNTL                                                                     0x2413
10305 #define regDP3_DP_LINK_FRAMING_CNTL_BASE_IDX                                                            2
10306 #define regDP3_DP_HBR2_EYE_PATTERN                                                                      0x2414
10307 #define regDP3_DP_HBR2_EYE_PATTERN_BASE_IDX                                                             2
10308 #define regDP3_DP_VID_MSA_VBID                                                                          0x2415
10309 #define regDP3_DP_VID_MSA_VBID_BASE_IDX                                                                 2
10310 #define regDP3_DP_VID_INTERRUPT_CNTL                                                                    0x2416
10311 #define regDP3_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
10312 #define regDP3_DP_DPHY_CNTL                                                                             0x2417
10313 #define regDP3_DP_DPHY_CNTL_BASE_IDX                                                                    2
10314 #define regDP3_DP_DPHY_TRAINING_PATTERN_SEL                                                             0x2418
10315 #define regDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX                                                    2
10316 #define regDP3_DP_DPHY_SYM0                                                                             0x2419
10317 #define regDP3_DP_DPHY_SYM0_BASE_IDX                                                                    2
10318 #define regDP3_DP_DPHY_SYM1                                                                             0x241a
10319 #define regDP3_DP_DPHY_SYM1_BASE_IDX                                                                    2
10320 #define regDP3_DP_DPHY_SYM2                                                                             0x241b
10321 #define regDP3_DP_DPHY_SYM2_BASE_IDX                                                                    2
10322 #define regDP3_DP_DPHY_8B10B_CNTL                                                                       0x241c
10323 #define regDP3_DP_DPHY_8B10B_CNTL_BASE_IDX                                                              2
10324 #define regDP3_DP_DPHY_PRBS_CNTL                                                                        0x241d
10325 #define regDP3_DP_DPHY_PRBS_CNTL_BASE_IDX                                                               2
10326 #define regDP3_DP_DPHY_SCRAM_CNTL                                                                       0x241e
10327 #define regDP3_DP_DPHY_SCRAM_CNTL_BASE_IDX                                                              2
10328 #define regDP3_DP_DPHY_CRC_EN                                                                           0x241f
10329 #define regDP3_DP_DPHY_CRC_EN_BASE_IDX                                                                  2
10330 #define regDP3_DP_DPHY_CRC_CNTL                                                                         0x2420
10331 #define regDP3_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
10332 #define regDP3_DP_DPHY_CRC_RESULT                                                                       0x2421
10333 #define regDP3_DP_DPHY_CRC_RESULT_BASE_IDX                                                              2
10334 #define regDP3_DP_DPHY_CRC_MST_CNTL                                                                     0x2422
10335 #define regDP3_DP_DPHY_CRC_MST_CNTL_BASE_IDX                                                            2
10336 #define regDP3_DP_DPHY_CRC_MST_STATUS                                                                   0x2423
10337 #define regDP3_DP_DPHY_CRC_MST_STATUS_BASE_IDX                                                          2
10338 #define regDP3_DP_DPHY_FAST_TRAINING                                                                    0x2424
10339 #define regDP3_DP_DPHY_FAST_TRAINING_BASE_IDX                                                           2
10340 #define regDP3_DP_DPHY_FAST_TRAINING_STATUS                                                             0x2425
10341 #define regDP3_DP_DPHY_FAST_TRAINING_STATUS_BASE_IDX                                                    2
10342 #define regDP3_DP_SEC_CNTL                                                                              0x242b
10343 #define regDP3_DP_SEC_CNTL_BASE_IDX                                                                     2
10344 #define regDP3_DP_SEC_CNTL1                                                                             0x242c
10345 #define regDP3_DP_SEC_CNTL1_BASE_IDX                                                                    2
10346 #define regDP3_DP_SEC_FRAMING1                                                                          0x242d
10347 #define regDP3_DP_SEC_FRAMING1_BASE_IDX                                                                 2
10348 #define regDP3_DP_SEC_FRAMING2                                                                          0x242e
10349 #define regDP3_DP_SEC_FRAMING2_BASE_IDX                                                                 2
10350 #define regDP3_DP_SEC_FRAMING3                                                                          0x242f
10351 #define regDP3_DP_SEC_FRAMING3_BASE_IDX                                                                 2
10352 #define regDP3_DP_SEC_FRAMING4                                                                          0x2430
10353 #define regDP3_DP_SEC_FRAMING4_BASE_IDX                                                                 2
10354 #define regDP3_DP_SEC_AUD_N                                                                             0x2431
10355 #define regDP3_DP_SEC_AUD_N_BASE_IDX                                                                    2
10356 #define regDP3_DP_SEC_AUD_N_READBACK                                                                    0x2432
10357 #define regDP3_DP_SEC_AUD_N_READBACK_BASE_IDX                                                           2
10358 #define regDP3_DP_SEC_AUD_M                                                                             0x2433
10359 #define regDP3_DP_SEC_AUD_M_BASE_IDX                                                                    2
10360 #define regDP3_DP_SEC_AUD_M_READBACK                                                                    0x2434
10361 #define regDP3_DP_SEC_AUD_M_READBACK_BASE_IDX                                                           2
10362 #define regDP3_DP_SEC_TIMESTAMP                                                                         0x2435
10363 #define regDP3_DP_SEC_TIMESTAMP_BASE_IDX                                                                2
10364 #define regDP3_DP_SEC_PACKET_CNTL                                                                       0x2436
10365 #define regDP3_DP_SEC_PACKET_CNTL_BASE_IDX                                                              2
10366 #define regDP3_DP_MSE_RATE_CNTL                                                                         0x2437
10367 #define regDP3_DP_MSE_RATE_CNTL_BASE_IDX                                                                2
10368 #define regDP3_DP_MSE_RATE_UPDATE                                                                       0x2439
10369 #define regDP3_DP_MSE_RATE_UPDATE_BASE_IDX                                                              2
10370 #define regDP3_DP_MSE_SAT0                                                                              0x243a
10371 #define regDP3_DP_MSE_SAT0_BASE_IDX                                                                     2
10372 #define regDP3_DP_MSE_SAT1                                                                              0x243b
10373 #define regDP3_DP_MSE_SAT1_BASE_IDX                                                                     2
10374 #define regDP3_DP_MSE_SAT2                                                                              0x243c
10375 #define regDP3_DP_MSE_SAT2_BASE_IDX                                                                     2
10376 #define regDP3_DP_MSE_SAT_UPDATE                                                                        0x243d
10377 #define regDP3_DP_MSE_SAT_UPDATE_BASE_IDX                                                               2
10378 #define regDP3_DP_MSE_LINK_TIMING                                                                       0x243e
10379 #define regDP3_DP_MSE_LINK_TIMING_BASE_IDX                                                              2
10380 #define regDP3_DP_MSE_MISC_CNTL                                                                         0x243f
10381 #define regDP3_DP_MSE_MISC_CNTL_BASE_IDX                                                                2
10382 #define regDP3_DP_DPHY_BS_SR_SWAP_CNTL                                                                  0x2444
10383 #define regDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
10384 #define regDP3_DP_DPHY_HBR2_PATTERN_CONTROL                                                             0x2445
10385 #define regDP3_DP_DPHY_HBR2_PATTERN_CONTROL_BASE_IDX                                                    2
10386 #define regDP3_DP_MSE_SAT0_STATUS                                                                       0x2447
10387 #define regDP3_DP_MSE_SAT0_STATUS_BASE_IDX                                                              2
10388 #define regDP3_DP_MSE_SAT1_STATUS                                                                       0x2448
10389 #define regDP3_DP_MSE_SAT1_STATUS_BASE_IDX                                                              2
10390 #define regDP3_DP_MSE_SAT2_STATUS                                                                       0x2449
10391 #define regDP3_DP_MSE_SAT2_STATUS_BASE_IDX                                                              2
10392 #define regDP3_DP_MSA_TIMING_PARAM1                                                                     0x244c
10393 #define regDP3_DP_MSA_TIMING_PARAM1_BASE_IDX                                                            2
10394 #define regDP3_DP_MSA_TIMING_PARAM2                                                                     0x244d
10395 #define regDP3_DP_MSA_TIMING_PARAM2_BASE_IDX                                                            2
10396 #define regDP3_DP_MSA_TIMING_PARAM3                                                                     0x244e
10397 #define regDP3_DP_MSA_TIMING_PARAM3_BASE_IDX                                                            2
10398 #define regDP3_DP_MSA_TIMING_PARAM4                                                                     0x244f
10399 #define regDP3_DP_MSA_TIMING_PARAM4_BASE_IDX                                                            2
10400 #define regDP3_DP_MSO_CNTL                                                                              0x2450
10401 #define regDP3_DP_MSO_CNTL_BASE_IDX                                                                     2
10402 #define regDP3_DP_MSO_CNTL1                                                                             0x2451
10403 #define regDP3_DP_MSO_CNTL1_BASE_IDX                                                                    2
10404 #define regDP3_DP_DSC_CNTL                                                                              0x2452
10405 #define regDP3_DP_DSC_CNTL_BASE_IDX                                                                     2
10406 #define regDP3_DP_SEC_CNTL2                                                                             0x2453
10407 #define regDP3_DP_SEC_CNTL2_BASE_IDX                                                                    2
10408 #define regDP3_DP_SEC_CNTL3                                                                             0x2454
10409 #define regDP3_DP_SEC_CNTL3_BASE_IDX                                                                    2
10410 #define regDP3_DP_SEC_CNTL4                                                                             0x2455
10411 #define regDP3_DP_SEC_CNTL4_BASE_IDX                                                                    2
10412 #define regDP3_DP_SEC_CNTL5                                                                             0x2456
10413 #define regDP3_DP_SEC_CNTL5_BASE_IDX                                                                    2
10414 #define regDP3_DP_SEC_CNTL6                                                                             0x2457
10415 #define regDP3_DP_SEC_CNTL6_BASE_IDX                                                                    2
10416 #define regDP3_DP_SEC_CNTL7                                                                             0x2458
10417 #define regDP3_DP_SEC_CNTL7_BASE_IDX                                                                    2
10418 #define regDP3_DP_DB_CNTL                                                                               0x2459
10419 #define regDP3_DP_DB_CNTL_BASE_IDX                                                                      2
10420 #define regDP3_DP_MSA_VBID_MISC                                                                         0x245a
10421 #define regDP3_DP_MSA_VBID_MISC_BASE_IDX                                                                2
10422 #define regDP3_DP_SEC_METADATA_TRANSMISSION                                                             0x245b
10423 #define regDP3_DP_SEC_METADATA_TRANSMISSION_BASE_IDX                                                    2
10424 #define regDP3_DP_DSC_BYTES_PER_PIXEL                                                                   0x245c
10425 #define regDP3_DP_DSC_BYTES_PER_PIXEL_BASE_IDX                                                          2
10426 #define regDP3_DP_ALPM_CNTL                                                                             0x245d
10427 #define regDP3_DP_ALPM_CNTL_BASE_IDX                                                                    2
10428 #define regDP3_DP_GSP8_CNTL                                                                             0x245e
10429 #define regDP3_DP_GSP8_CNTL_BASE_IDX                                                                    2
10430 #define regDP3_DP_GSP9_CNTL                                                                             0x245f
10431 #define regDP3_DP_GSP9_CNTL_BASE_IDX                                                                    2
10432 #define regDP3_DP_GSP10_CNTL                                                                            0x2460
10433 #define regDP3_DP_GSP10_CNTL_BASE_IDX                                                                   2
10434 #define regDP3_DP_GSP11_CNTL                                                                            0x2461
10435 #define regDP3_DP_GSP11_CNTL_BASE_IDX                                                                   2
10436 #define regDP3_DP_GSP_EN_DB_STATUS                                                                      0x2462
10437 #define regDP3_DP_GSP_EN_DB_STATUS_BASE_IDX                                                             2
10438 
10439 
10440 // addressBlock: dce_dc_dio_dig3_dispdec
10441 // base address: 0xc00
10442 #define regDIG3_DIG_FE_CNTL                                                                             0x238b
10443 #define regDIG3_DIG_FE_CNTL_BASE_IDX                                                                    2
10444 #define regDIG3_DIG_OUTPUT_CRC_CNTL                                                                     0x238c
10445 #define regDIG3_DIG_OUTPUT_CRC_CNTL_BASE_IDX                                                            2
10446 #define regDIG3_DIG_OUTPUT_CRC_RESULT                                                                   0x238d
10447 #define regDIG3_DIG_OUTPUT_CRC_RESULT_BASE_IDX                                                          2
10448 #define regDIG3_DIG_CLOCK_PATTERN                                                                       0x238e
10449 #define regDIG3_DIG_CLOCK_PATTERN_BASE_IDX                                                              2
10450 #define regDIG3_DIG_TEST_PATTERN                                                                        0x238f
10451 #define regDIG3_DIG_TEST_PATTERN_BASE_IDX                                                               2
10452 #define regDIG3_DIG_RANDOM_PATTERN_SEED                                                                 0x2390
10453 #define regDIG3_DIG_RANDOM_PATTERN_SEED_BASE_IDX                                                        2
10454 #define regDIG3_DIG_FIFO_STATUS                                                                         0x2391
10455 #define regDIG3_DIG_FIFO_STATUS_BASE_IDX                                                                2
10456 #define regDIG3_HDMI_METADATA_PACKET_CONTROL                                                            0x2392
10457 #define regDIG3_HDMI_METADATA_PACKET_CONTROL_BASE_IDX                                                   2
10458 #define regDIG3_HDMI_CONTROL                                                                            0x2393
10459 #define regDIG3_HDMI_CONTROL_BASE_IDX                                                                   2
10460 #define regDIG3_HDMI_STATUS                                                                             0x2394
10461 #define regDIG3_HDMI_STATUS_BASE_IDX                                                                    2
10462 #define regDIG3_HDMI_AUDIO_PACKET_CONTROL                                                               0x2395
10463 #define regDIG3_HDMI_AUDIO_PACKET_CONTROL_BASE_IDX                                                      2
10464 #define regDIG3_HDMI_ACR_PACKET_CONTROL                                                                 0x2396
10465 #define regDIG3_HDMI_ACR_PACKET_CONTROL_BASE_IDX                                                        2
10466 #define regDIG3_HDMI_VBI_PACKET_CONTROL                                                                 0x2397
10467 #define regDIG3_HDMI_VBI_PACKET_CONTROL_BASE_IDX                                                        2
10468 #define regDIG3_HDMI_INFOFRAME_CONTROL0                                                                 0x2398
10469 #define regDIG3_HDMI_INFOFRAME_CONTROL0_BASE_IDX                                                        2
10470 #define regDIG3_HDMI_INFOFRAME_CONTROL1                                                                 0x2399
10471 #define regDIG3_HDMI_INFOFRAME_CONTROL1_BASE_IDX                                                        2
10472 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL0                                                            0x239a
10473 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL0_BASE_IDX                                                   2
10474 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL6                                                            0x239b
10475 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL6_BASE_IDX                                                   2
10476 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL5                                                            0x239c
10477 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL5_BASE_IDX                                                   2
10478 #define regDIG3_HDMI_GC                                                                                 0x239d
10479 #define regDIG3_HDMI_GC_BASE_IDX                                                                        2
10480 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL1                                                            0x239e
10481 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL1_BASE_IDX                                                   2
10482 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL2                                                            0x239f
10483 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL2_BASE_IDX                                                   2
10484 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL3                                                            0x23a0
10485 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL3_BASE_IDX                                                   2
10486 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL4                                                            0x23a1
10487 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL4_BASE_IDX                                                   2
10488 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL7                                                            0x23a2
10489 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL7_BASE_IDX                                                   2
10490 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL8                                                            0x23a3
10491 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL8_BASE_IDX                                                   2
10492 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL9                                                            0x23a4
10493 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL9_BASE_IDX                                                   2
10494 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL10                                                           0x23a5
10495 #define regDIG3_HDMI_GENERIC_PACKET_CONTROL10_BASE_IDX                                                  2
10496 #define regDIG3_HDMI_DB_CONTROL                                                                         0x23a6
10497 #define regDIG3_HDMI_DB_CONTROL_BASE_IDX                                                                2
10498 #define regDIG3_HDMI_ACR_32_0                                                                           0x23a7
10499 #define regDIG3_HDMI_ACR_32_0_BASE_IDX                                                                  2
10500 #define regDIG3_HDMI_ACR_32_1                                                                           0x23a8
10501 #define regDIG3_HDMI_ACR_32_1_BASE_IDX                                                                  2
10502 #define regDIG3_HDMI_ACR_44_0                                                                           0x23a9
10503 #define regDIG3_HDMI_ACR_44_0_BASE_IDX                                                                  2
10504 #define regDIG3_HDMI_ACR_44_1                                                                           0x23aa
10505 #define regDIG3_HDMI_ACR_44_1_BASE_IDX                                                                  2
10506 #define regDIG3_HDMI_ACR_48_0                                                                           0x23ab
10507 #define regDIG3_HDMI_ACR_48_0_BASE_IDX                                                                  2
10508 #define regDIG3_HDMI_ACR_48_1                                                                           0x23ac
10509 #define regDIG3_HDMI_ACR_48_1_BASE_IDX                                                                  2
10510 #define regDIG3_HDMI_ACR_STATUS_0                                                                       0x23ad
10511 #define regDIG3_HDMI_ACR_STATUS_0_BASE_IDX                                                              2
10512 #define regDIG3_HDMI_ACR_STATUS_1                                                                       0x23ae
10513 #define regDIG3_HDMI_ACR_STATUS_1_BASE_IDX                                                              2
10514 #define regDIG3_AFMT_CNTL                                                                               0x23af
10515 #define regDIG3_AFMT_CNTL_BASE_IDX                                                                      2
10516 #define regDIG3_DIG_BE_CNTL                                                                             0x23b0
10517 #define regDIG3_DIG_BE_CNTL_BASE_IDX                                                                    2
10518 #define regDIG3_DIG_BE_EN_CNTL                                                                          0x23b1
10519 #define regDIG3_DIG_BE_EN_CNTL_BASE_IDX                                                                 2
10520 #define regDIG3_TMDS_CNTL                                                                               0x23d7
10521 #define regDIG3_TMDS_CNTL_BASE_IDX                                                                      2
10522 #define regDIG3_TMDS_CONTROL_CHAR                                                                       0x23d8
10523 #define regDIG3_TMDS_CONTROL_CHAR_BASE_IDX                                                              2
10524 #define regDIG3_TMDS_CONTROL0_FEEDBACK                                                                  0x23d9
10525 #define regDIG3_TMDS_CONTROL0_FEEDBACK_BASE_IDX                                                         2
10526 #define regDIG3_TMDS_STEREOSYNC_CTL_SEL                                                                 0x23da
10527 #define regDIG3_TMDS_STEREOSYNC_CTL_SEL_BASE_IDX                                                        2
10528 #define regDIG3_TMDS_SYNC_CHAR_PATTERN_0_1                                                              0x23db
10529 #define regDIG3_TMDS_SYNC_CHAR_PATTERN_0_1_BASE_IDX                                                     2
10530 #define regDIG3_TMDS_SYNC_CHAR_PATTERN_2_3                                                              0x23dc
10531 #define regDIG3_TMDS_SYNC_CHAR_PATTERN_2_3_BASE_IDX                                                     2
10532 #define regDIG3_TMDS_CTL_BITS                                                                           0x23de
10533 #define regDIG3_TMDS_CTL_BITS_BASE_IDX                                                                  2
10534 #define regDIG3_TMDS_DCBALANCER_CONTROL                                                                 0x23df
10535 #define regDIG3_TMDS_DCBALANCER_CONTROL_BASE_IDX                                                        2
10536 #define regDIG3_TMDS_SYNC_DCBALANCE_CHAR                                                                0x23e0
10537 #define regDIG3_TMDS_SYNC_DCBALANCE_CHAR_BASE_IDX                                                       2
10538 #define regDIG3_TMDS_CTL0_1_GEN_CNTL                                                                    0x23e1
10539 #define regDIG3_TMDS_CTL0_1_GEN_CNTL_BASE_IDX                                                           2
10540 #define regDIG3_TMDS_CTL2_3_GEN_CNTL                                                                    0x23e2
10541 #define regDIG3_TMDS_CTL2_3_GEN_CNTL_BASE_IDX                                                           2
10542 #define regDIG3_DIG_VERSION                                                                             0x23e4
10543 #define regDIG3_DIG_VERSION_BASE_IDX                                                                    2
10544 #define regDIG3_FORCE_DIG_DISABLE                                                                       0x23e5
10545 #define regDIG3_FORCE_DIG_DISABLE_BASE_IDX                                                              2
10546 
10547 
10548 // addressBlock: dce_dc_dio_dp4_dispdec
10549 // base address: 0x1000
10550 #define regDP4_DP_LINK_CNTL                                                                             0x2508
10551 #define regDP4_DP_LINK_CNTL_BASE_IDX                                                                    2
10552 #define regDP4_DP_PIXEL_FORMAT                                                                          0x2509
10553 #define regDP4_DP_PIXEL_FORMAT_BASE_IDX                                                                 2
10554 #define regDP4_DP_MSA_COLORIMETRY                                                                       0x250a
10555 #define regDP4_DP_MSA_COLORIMETRY_BASE_IDX                                                              2
10556 #define regDP4_DP_CONFIG                                                                                0x250b
10557 #define regDP4_DP_CONFIG_BASE_IDX                                                                       2
10558 #define regDP4_DP_VID_STREAM_CNTL                                                                       0x250c
10559 #define regDP4_DP_VID_STREAM_CNTL_BASE_IDX                                                              2
10560 #define regDP4_DP_STEER_FIFO                                                                            0x250d
10561 #define regDP4_DP_STEER_FIFO_BASE_IDX                                                                   2
10562 #define regDP4_DP_MSA_MISC                                                                              0x250e
10563 #define regDP4_DP_MSA_MISC_BASE_IDX                                                                     2
10564 #define regDP4_DP_DPHY_INTERNAL_CTRL                                                                    0x250f
10565 #define regDP4_DP_DPHY_INTERNAL_CTRL_BASE_IDX                                                           2
10566 #define regDP4_DP_VID_TIMING                                                                            0x2510
10567 #define regDP4_DP_VID_TIMING_BASE_IDX                                                                   2
10568 #define regDP4_DP_VID_N                                                                                 0x2511
10569 #define regDP4_DP_VID_N_BASE_IDX                                                                        2
10570 #define regDP4_DP_VID_M                                                                                 0x2512
10571 #define regDP4_DP_VID_M_BASE_IDX                                                                        2
10572 #define regDP4_DP_LINK_FRAMING_CNTL                                                                     0x2513
10573 #define regDP4_DP_LINK_FRAMING_CNTL_BASE_IDX                                                            2
10574 #define regDP4_DP_HBR2_EYE_PATTERN                                                                      0x2514
10575 #define regDP4_DP_HBR2_EYE_PATTERN_BASE_IDX                                                             2
10576 #define regDP4_DP_VID_MSA_VBID                                                                          0x2515
10577 #define regDP4_DP_VID_MSA_VBID_BASE_IDX                                                                 2
10578 #define regDP4_DP_VID_INTERRUPT_CNTL                                                                    0x2516
10579 #define regDP4_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
10580 #define regDP4_DP_DPHY_CNTL                                                                             0x2517
10581 #define regDP4_DP_DPHY_CNTL_BASE_IDX                                                                    2
10582 #define regDP4_DP_DPHY_TRAINING_PATTERN_SEL                                                             0x2518
10583 #define regDP4_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX                                                    2
10584 #define regDP4_DP_DPHY_SYM0                                                                             0x2519
10585 #define regDP4_DP_DPHY_SYM0_BASE_IDX                                                                    2
10586 #define regDP4_DP_DPHY_SYM1                                                                             0x251a
10587 #define regDP4_DP_DPHY_SYM1_BASE_IDX                                                                    2
10588 #define regDP4_DP_DPHY_SYM2                                                                             0x251b
10589 #define regDP4_DP_DPHY_SYM2_BASE_IDX                                                                    2
10590 #define regDP4_DP_DPHY_8B10B_CNTL                                                                       0x251c
10591 #define regDP4_DP_DPHY_8B10B_CNTL_BASE_IDX                                                              2
10592 #define regDP4_DP_DPHY_PRBS_CNTL                                                                        0x251d
10593 #define regDP4_DP_DPHY_PRBS_CNTL_BASE_IDX                                                               2
10594 #define regDP4_DP_DPHY_SCRAM_CNTL                                                                       0x251e
10595 #define regDP4_DP_DPHY_SCRAM_CNTL_BASE_IDX                                                              2
10596 #define regDP4_DP_DPHY_CRC_EN                                                                           0x251f
10597 #define regDP4_DP_DPHY_CRC_EN_BASE_IDX                                                                  2
10598 #define regDP4_DP_DPHY_CRC_CNTL                                                                         0x2520
10599 #define regDP4_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
10600 #define regDP4_DP_DPHY_CRC_RESULT                                                                       0x2521
10601 #define regDP4_DP_DPHY_CRC_RESULT_BASE_IDX                                                              2
10602 #define regDP4_DP_DPHY_CRC_MST_CNTL                                                                     0x2522
10603 #define regDP4_DP_DPHY_CRC_MST_CNTL_BASE_IDX                                                            2
10604 #define regDP4_DP_DPHY_CRC_MST_STATUS                                                                   0x2523
10605 #define regDP4_DP_DPHY_CRC_MST_STATUS_BASE_IDX                                                          2
10606 #define regDP4_DP_DPHY_FAST_TRAINING                                                                    0x2524
10607 #define regDP4_DP_DPHY_FAST_TRAINING_BASE_IDX                                                           2
10608 #define regDP4_DP_DPHY_FAST_TRAINING_STATUS                                                             0x2525
10609 #define regDP4_DP_DPHY_FAST_TRAINING_STATUS_BASE_IDX                                                    2
10610 #define regDP4_DP_SEC_CNTL                                                                              0x252b
10611 #define regDP4_DP_SEC_CNTL_BASE_IDX                                                                     2
10612 #define regDP4_DP_SEC_CNTL1                                                                             0x252c
10613 #define regDP4_DP_SEC_CNTL1_BASE_IDX                                                                    2
10614 #define regDP4_DP_SEC_FRAMING1                                                                          0x252d
10615 #define regDP4_DP_SEC_FRAMING1_BASE_IDX                                                                 2
10616 #define regDP4_DP_SEC_FRAMING2                                                                          0x252e
10617 #define regDP4_DP_SEC_FRAMING2_BASE_IDX                                                                 2
10618 #define regDP4_DP_SEC_FRAMING3                                                                          0x252f
10619 #define regDP4_DP_SEC_FRAMING3_BASE_IDX                                                                 2
10620 #define regDP4_DP_SEC_FRAMING4                                                                          0x2530
10621 #define regDP4_DP_SEC_FRAMING4_BASE_IDX                                                                 2
10622 #define regDP4_DP_SEC_AUD_N                                                                             0x2531
10623 #define regDP4_DP_SEC_AUD_N_BASE_IDX                                                                    2
10624 #define regDP4_DP_SEC_AUD_N_READBACK                                                                    0x2532
10625 #define regDP4_DP_SEC_AUD_N_READBACK_BASE_IDX                                                           2
10626 #define regDP4_DP_SEC_AUD_M                                                                             0x2533
10627 #define regDP4_DP_SEC_AUD_M_BASE_IDX                                                                    2
10628 #define regDP4_DP_SEC_AUD_M_READBACK                                                                    0x2534
10629 #define regDP4_DP_SEC_AUD_M_READBACK_BASE_IDX                                                           2
10630 #define regDP4_DP_SEC_TIMESTAMP                                                                         0x2535
10631 #define regDP4_DP_SEC_TIMESTAMP_BASE_IDX                                                                2
10632 #define regDP4_DP_SEC_PACKET_CNTL                                                                       0x2536
10633 #define regDP4_DP_SEC_PACKET_CNTL_BASE_IDX                                                              2
10634 #define regDP4_DP_MSE_RATE_CNTL                                                                         0x2537
10635 #define regDP4_DP_MSE_RATE_CNTL_BASE_IDX                                                                2
10636 #define regDP4_DP_MSE_RATE_UPDATE                                                                       0x2539
10637 #define regDP4_DP_MSE_RATE_UPDATE_BASE_IDX                                                              2
10638 #define regDP4_DP_MSE_SAT0                                                                              0x253a
10639 #define regDP4_DP_MSE_SAT0_BASE_IDX                                                                     2
10640 #define regDP4_DP_MSE_SAT1                                                                              0x253b
10641 #define regDP4_DP_MSE_SAT1_BASE_IDX                                                                     2
10642 #define regDP4_DP_MSE_SAT2                                                                              0x253c
10643 #define regDP4_DP_MSE_SAT2_BASE_IDX                                                                     2
10644 #define regDP4_DP_MSE_SAT_UPDATE                                                                        0x253d
10645 #define regDP4_DP_MSE_SAT_UPDATE_BASE_IDX                                                               2
10646 #define regDP4_DP_MSE_LINK_TIMING                                                                       0x253e
10647 #define regDP4_DP_MSE_LINK_TIMING_BASE_IDX                                                              2
10648 #define regDP4_DP_MSE_MISC_CNTL                                                                         0x253f
10649 #define regDP4_DP_MSE_MISC_CNTL_BASE_IDX                                                                2
10650 #define regDP4_DP_DPHY_BS_SR_SWAP_CNTL                                                                  0x2544
10651 #define regDP4_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
10652 #define regDP4_DP_DPHY_HBR2_PATTERN_CONTROL                                                             0x2545
10653 #define regDP4_DP_DPHY_HBR2_PATTERN_CONTROL_BASE_IDX                                                    2
10654 #define regDP4_DP_MSE_SAT0_STATUS                                                                       0x2547
10655 #define regDP4_DP_MSE_SAT0_STATUS_BASE_IDX                                                              2
10656 #define regDP4_DP_MSE_SAT1_STATUS                                                                       0x2548
10657 #define regDP4_DP_MSE_SAT1_STATUS_BASE_IDX                                                              2
10658 #define regDP4_DP_MSE_SAT2_STATUS                                                                       0x2549
10659 #define regDP4_DP_MSE_SAT2_STATUS_BASE_IDX                                                              2
10660 #define regDP4_DP_MSA_TIMING_PARAM1                                                                     0x254c
10661 #define regDP4_DP_MSA_TIMING_PARAM1_BASE_IDX                                                            2
10662 #define regDP4_DP_MSA_TIMING_PARAM2                                                                     0x254d
10663 #define regDP4_DP_MSA_TIMING_PARAM2_BASE_IDX                                                            2
10664 #define regDP4_DP_MSA_TIMING_PARAM3                                                                     0x254e
10665 #define regDP4_DP_MSA_TIMING_PARAM3_BASE_IDX                                                            2
10666 #define regDP4_DP_MSA_TIMING_PARAM4                                                                     0x254f
10667 #define regDP4_DP_MSA_TIMING_PARAM4_BASE_IDX                                                            2
10668 #define regDP4_DP_MSO_CNTL                                                                              0x2550
10669 #define regDP4_DP_MSO_CNTL_BASE_IDX                                                                     2
10670 #define regDP4_DP_MSO_CNTL1                                                                             0x2551
10671 #define regDP4_DP_MSO_CNTL1_BASE_IDX                                                                    2
10672 #define regDP4_DP_DSC_CNTL                                                                              0x2552
10673 #define regDP4_DP_DSC_CNTL_BASE_IDX                                                                     2
10674 #define regDP4_DP_SEC_CNTL2                                                                             0x2553
10675 #define regDP4_DP_SEC_CNTL2_BASE_IDX                                                                    2
10676 #define regDP4_DP_SEC_CNTL3                                                                             0x2554
10677 #define regDP4_DP_SEC_CNTL3_BASE_IDX                                                                    2
10678 #define regDP4_DP_SEC_CNTL4                                                                             0x2555
10679 #define regDP4_DP_SEC_CNTL4_BASE_IDX                                                                    2
10680 #define regDP4_DP_SEC_CNTL5                                                                             0x2556
10681 #define regDP4_DP_SEC_CNTL5_BASE_IDX                                                                    2
10682 #define regDP4_DP_SEC_CNTL6                                                                             0x2557
10683 #define regDP4_DP_SEC_CNTL6_BASE_IDX                                                                    2
10684 #define regDP4_DP_SEC_CNTL7                                                                             0x2558
10685 #define regDP4_DP_SEC_CNTL7_BASE_IDX                                                                    2
10686 #define regDP4_DP_DB_CNTL                                                                               0x2559
10687 #define regDP4_DP_DB_CNTL_BASE_IDX                                                                      2
10688 #define regDP4_DP_MSA_VBID_MISC                                                                         0x255a
10689 #define regDP4_DP_MSA_VBID_MISC_BASE_IDX                                                                2
10690 #define regDP4_DP_SEC_METADATA_TRANSMISSION                                                             0x255b
10691 #define regDP4_DP_SEC_METADATA_TRANSMISSION_BASE_IDX                                                    2
10692 #define regDP4_DP_DSC_BYTES_PER_PIXEL                                                                   0x255c
10693 #define regDP4_DP_DSC_BYTES_PER_PIXEL_BASE_IDX                                                          2
10694 #define regDP4_DP_ALPM_CNTL                                                                             0x255d
10695 #define regDP4_DP_ALPM_CNTL_BASE_IDX                                                                    2
10696 #define regDP4_DP_GSP8_CNTL                                                                             0x255e
10697 #define regDP4_DP_GSP8_CNTL_BASE_IDX                                                                    2
10698 #define regDP4_DP_GSP9_CNTL                                                                             0x255f
10699 #define regDP4_DP_GSP9_CNTL_BASE_IDX                                                                    2
10700 #define regDP4_DP_GSP10_CNTL                                                                            0x2560
10701 #define regDP4_DP_GSP10_CNTL_BASE_IDX                                                                   2
10702 #define regDP4_DP_GSP11_CNTL                                                                            0x2561
10703 #define regDP4_DP_GSP11_CNTL_BASE_IDX                                                                   2
10704 #define regDP4_DP_GSP_EN_DB_STATUS                                                                      0x2562
10705 #define regDP4_DP_GSP_EN_DB_STATUS_BASE_IDX                                                             2
10706 
10707 
10708 // addressBlock: dce_dc_dio_dig4_dispdec
10709 // base address: 0x1000
10710 #define regDIG4_DIG_FE_CNTL                                                                             0x248b
10711 #define regDIG4_DIG_FE_CNTL_BASE_IDX                                                                    2
10712 #define regDIG4_DIG_OUTPUT_CRC_CNTL                                                                     0x248c
10713 #define regDIG4_DIG_OUTPUT_CRC_CNTL_BASE_IDX                                                            2
10714 #define regDIG4_DIG_OUTPUT_CRC_RESULT                                                                   0x248d
10715 #define regDIG4_DIG_OUTPUT_CRC_RESULT_BASE_IDX                                                          2
10716 #define regDIG4_DIG_CLOCK_PATTERN                                                                       0x248e
10717 #define regDIG4_DIG_CLOCK_PATTERN_BASE_IDX                                                              2
10718 #define regDIG4_DIG_TEST_PATTERN                                                                        0x248f
10719 #define regDIG4_DIG_TEST_PATTERN_BASE_IDX                                                               2
10720 #define regDIG4_DIG_RANDOM_PATTERN_SEED                                                                 0x2490
10721 #define regDIG4_DIG_RANDOM_PATTERN_SEED_BASE_IDX                                                        2
10722 #define regDIG4_DIG_FIFO_STATUS                                                                         0x2491
10723 #define regDIG4_DIG_FIFO_STATUS_BASE_IDX                                                                2
10724 #define regDIG4_HDMI_METADATA_PACKET_CONTROL                                                            0x2492
10725 #define regDIG4_HDMI_METADATA_PACKET_CONTROL_BASE_IDX                                                   2
10726 #define regDIG4_HDMI_CONTROL                                                                            0x2493
10727 #define regDIG4_HDMI_CONTROL_BASE_IDX                                                                   2
10728 #define regDIG4_HDMI_STATUS                                                                             0x2494
10729 #define regDIG4_HDMI_STATUS_BASE_IDX                                                                    2
10730 #define regDIG4_HDMI_AUDIO_PACKET_CONTROL                                                               0x2495
10731 #define regDIG4_HDMI_AUDIO_PACKET_CONTROL_BASE_IDX                                                      2
10732 #define regDIG4_HDMI_ACR_PACKET_CONTROL                                                                 0x2496
10733 #define regDIG4_HDMI_ACR_PACKET_CONTROL_BASE_IDX                                                        2
10734 #define regDIG4_HDMI_VBI_PACKET_CONTROL                                                                 0x2497
10735 #define regDIG4_HDMI_VBI_PACKET_CONTROL_BASE_IDX                                                        2
10736 #define regDIG4_HDMI_INFOFRAME_CONTROL0                                                                 0x2498
10737 #define regDIG4_HDMI_INFOFRAME_CONTROL0_BASE_IDX                                                        2
10738 #define regDIG4_HDMI_INFOFRAME_CONTROL1                                                                 0x2499
10739 #define regDIG4_HDMI_INFOFRAME_CONTROL1_BASE_IDX                                                        2
10740 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL0                                                            0x249a
10741 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL0_BASE_IDX                                                   2
10742 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL6                                                            0x249b
10743 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL6_BASE_IDX                                                   2
10744 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL5                                                            0x249c
10745 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL5_BASE_IDX                                                   2
10746 #define regDIG4_HDMI_GC                                                                                 0x249d
10747 #define regDIG4_HDMI_GC_BASE_IDX                                                                        2
10748 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL1                                                            0x249e
10749 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL1_BASE_IDX                                                   2
10750 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL2                                                            0x249f
10751 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL2_BASE_IDX                                                   2
10752 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL3                                                            0x24a0
10753 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL3_BASE_IDX                                                   2
10754 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL4                                                            0x24a1
10755 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL4_BASE_IDX                                                   2
10756 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL7                                                            0x24a2
10757 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL7_BASE_IDX                                                   2
10758 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL8                                                            0x24a3
10759 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL8_BASE_IDX                                                   2
10760 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL9                                                            0x24a4
10761 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL9_BASE_IDX                                                   2
10762 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL10                                                           0x24a5
10763 #define regDIG4_HDMI_GENERIC_PACKET_CONTROL10_BASE_IDX                                                  2
10764 #define regDIG4_HDMI_DB_CONTROL                                                                         0x24a6
10765 #define regDIG4_HDMI_DB_CONTROL_BASE_IDX                                                                2
10766 #define regDIG4_HDMI_ACR_32_0                                                                           0x24a7
10767 #define regDIG4_HDMI_ACR_32_0_BASE_IDX                                                                  2
10768 #define regDIG4_HDMI_ACR_32_1                                                                           0x24a8
10769 #define regDIG4_HDMI_ACR_32_1_BASE_IDX                                                                  2
10770 #define regDIG4_HDMI_ACR_44_0                                                                           0x24a9
10771 #define regDIG4_HDMI_ACR_44_0_BASE_IDX                                                                  2
10772 #define regDIG4_HDMI_ACR_44_1                                                                           0x24aa
10773 #define regDIG4_HDMI_ACR_44_1_BASE_IDX                                                                  2
10774 #define regDIG4_HDMI_ACR_48_0                                                                           0x24ab
10775 #define regDIG4_HDMI_ACR_48_0_BASE_IDX                                                                  2
10776 #define regDIG4_HDMI_ACR_48_1                                                                           0x24ac
10777 #define regDIG4_HDMI_ACR_48_1_BASE_IDX                                                                  2
10778 #define regDIG4_HDMI_ACR_STATUS_0                                                                       0x24ad
10779 #define regDIG4_HDMI_ACR_STATUS_0_BASE_IDX                                                              2
10780 #define regDIG4_HDMI_ACR_STATUS_1                                                                       0x24ae
10781 #define regDIG4_HDMI_ACR_STATUS_1_BASE_IDX                                                              2
10782 #define regDIG4_AFMT_CNTL                                                                               0x24af
10783 #define regDIG4_AFMT_CNTL_BASE_IDX                                                                      2
10784 #define regDIG4_DIG_BE_CNTL                                                                             0x24b0
10785 #define regDIG4_DIG_BE_CNTL_BASE_IDX                                                                    2
10786 #define regDIG4_DIG_BE_EN_CNTL                                                                          0x24b1
10787 #define regDIG4_DIG_BE_EN_CNTL_BASE_IDX                                                                 2
10788 #define regDIG4_TMDS_CNTL                                                                               0x24d7
10789 #define regDIG4_TMDS_CNTL_BASE_IDX                                                                      2
10790 #define regDIG4_TMDS_CONTROL_CHAR                                                                       0x24d8
10791 #define regDIG4_TMDS_CONTROL_CHAR_BASE_IDX                                                              2
10792 #define regDIG4_TMDS_CONTROL0_FEEDBACK                                                                  0x24d9
10793 #define regDIG4_TMDS_CONTROL0_FEEDBACK_BASE_IDX                                                         2
10794 #define regDIG4_TMDS_STEREOSYNC_CTL_SEL                                                                 0x24da
10795 #define regDIG4_TMDS_STEREOSYNC_CTL_SEL_BASE_IDX                                                        2
10796 #define regDIG4_TMDS_SYNC_CHAR_PATTERN_0_1                                                              0x24db
10797 #define regDIG4_TMDS_SYNC_CHAR_PATTERN_0_1_BASE_IDX                                                     2
10798 #define regDIG4_TMDS_SYNC_CHAR_PATTERN_2_3                                                              0x24dc
10799 #define regDIG4_TMDS_SYNC_CHAR_PATTERN_2_3_BASE_IDX                                                     2
10800 #define regDIG4_TMDS_CTL_BITS                                                                           0x24de
10801 #define regDIG4_TMDS_CTL_BITS_BASE_IDX                                                                  2
10802 #define regDIG4_TMDS_DCBALANCER_CONTROL                                                                 0x24df
10803 #define regDIG4_TMDS_DCBALANCER_CONTROL_BASE_IDX                                                        2
10804 #define regDIG4_TMDS_SYNC_DCBALANCE_CHAR                                                                0x24e0
10805 #define regDIG4_TMDS_SYNC_DCBALANCE_CHAR_BASE_IDX                                                       2
10806 #define regDIG4_TMDS_CTL0_1_GEN_CNTL                                                                    0x24e1
10807 #define regDIG4_TMDS_CTL0_1_GEN_CNTL_BASE_IDX                                                           2
10808 #define regDIG4_TMDS_CTL2_3_GEN_CNTL                                                                    0x24e2
10809 #define regDIG4_TMDS_CTL2_3_GEN_CNTL_BASE_IDX                                                           2
10810 #define regDIG4_DIG_VERSION                                                                             0x24e4
10811 #define regDIG4_DIG_VERSION_BASE_IDX                                                                    2
10812 #define regDIG4_FORCE_DIG_DISABLE                                                                       0x24e5
10813 #define regDIG4_FORCE_DIG_DISABLE_BASE_IDX                                                              2
10814 
10815 
10816 // addressBlock: dce_dc_dio_dig0_afmt_afmt_dispdec
10817 // base address: 0x154cc
10818 #define regAFMT0_AFMT_VBI_PACKET_CONTROL                                                                0x2074
10819 #define regAFMT0_AFMT_VBI_PACKET_CONTROL_BASE_IDX                                                       2
10820 #define regAFMT0_AFMT_AUDIO_PACKET_CONTROL2                                                             0x2075
10821 #define regAFMT0_AFMT_AUDIO_PACKET_CONTROL2_BASE_IDX                                                    2
10822 #define regAFMT0_AFMT_AUDIO_INFO0                                                                       0x2076
10823 #define regAFMT0_AFMT_AUDIO_INFO0_BASE_IDX                                                              2
10824 #define regAFMT0_AFMT_AUDIO_INFO1                                                                       0x2077
10825 #define regAFMT0_AFMT_AUDIO_INFO1_BASE_IDX                                                              2
10826 #define regAFMT0_AFMT_60958_0                                                                           0x2078
10827 #define regAFMT0_AFMT_60958_0_BASE_IDX                                                                  2
10828 #define regAFMT0_AFMT_60958_1                                                                           0x2079
10829 #define regAFMT0_AFMT_60958_1_BASE_IDX                                                                  2
10830 #define regAFMT0_AFMT_AUDIO_CRC_CONTROL                                                                 0x207a
10831 #define regAFMT0_AFMT_AUDIO_CRC_CONTROL_BASE_IDX                                                        2
10832 #define regAFMT0_AFMT_RAMP_CONTROL0                                                                     0x207b
10833 #define regAFMT0_AFMT_RAMP_CONTROL0_BASE_IDX                                                            2
10834 #define regAFMT0_AFMT_RAMP_CONTROL1                                                                     0x207c
10835 #define regAFMT0_AFMT_RAMP_CONTROL1_BASE_IDX                                                            2
10836 #define regAFMT0_AFMT_RAMP_CONTROL2                                                                     0x207d
10837 #define regAFMT0_AFMT_RAMP_CONTROL2_BASE_IDX                                                            2
10838 #define regAFMT0_AFMT_RAMP_CONTROL3                                                                     0x207e
10839 #define regAFMT0_AFMT_RAMP_CONTROL3_BASE_IDX                                                            2
10840 #define regAFMT0_AFMT_60958_2                                                                           0x207f
10841 #define regAFMT0_AFMT_60958_2_BASE_IDX                                                                  2
10842 #define regAFMT0_AFMT_AUDIO_CRC_RESULT                                                                  0x2080
10843 #define regAFMT0_AFMT_AUDIO_CRC_RESULT_BASE_IDX                                                         2
10844 #define regAFMT0_AFMT_STATUS                                                                            0x2081
10845 #define regAFMT0_AFMT_STATUS_BASE_IDX                                                                   2
10846 #define regAFMT0_AFMT_AUDIO_PACKET_CONTROL                                                              0x2082
10847 #define regAFMT0_AFMT_AUDIO_PACKET_CONTROL_BASE_IDX                                                     2
10848 #define regAFMT0_AFMT_INFOFRAME_CONTROL0                                                                0x2083
10849 #define regAFMT0_AFMT_INFOFRAME_CONTROL0_BASE_IDX                                                       2
10850 #define regAFMT0_AFMT_AUDIO_SRC_CONTROL                                                                 0x2085
10851 #define regAFMT0_AFMT_AUDIO_SRC_CONTROL_BASE_IDX                                                        2
10852 #define regAFMT0_AFMT_MEM_PWR                                                                           0x2087
10853 #define regAFMT0_AFMT_MEM_PWR_BASE_IDX                                                                  2
10854 
10855 
10856 // addressBlock: dce_dc_dio_dig1_afmt_afmt_dispdec
10857 // base address: 0x158cc
10858 #define regAFMT1_AFMT_VBI_PACKET_CONTROL                                                                0x2174
10859 #define regAFMT1_AFMT_VBI_PACKET_CONTROL_BASE_IDX                                                       2
10860 #define regAFMT1_AFMT_AUDIO_PACKET_CONTROL2                                                             0x2175
10861 #define regAFMT1_AFMT_AUDIO_PACKET_CONTROL2_BASE_IDX                                                    2
10862 #define regAFMT1_AFMT_AUDIO_INFO0                                                                       0x2176
10863 #define regAFMT1_AFMT_AUDIO_INFO0_BASE_IDX                                                              2
10864 #define regAFMT1_AFMT_AUDIO_INFO1                                                                       0x2177
10865 #define regAFMT1_AFMT_AUDIO_INFO1_BASE_IDX                                                              2
10866 #define regAFMT1_AFMT_60958_0                                                                           0x2178
10867 #define regAFMT1_AFMT_60958_0_BASE_IDX                                                                  2
10868 #define regAFMT1_AFMT_60958_1                                                                           0x2179
10869 #define regAFMT1_AFMT_60958_1_BASE_IDX                                                                  2
10870 #define regAFMT1_AFMT_AUDIO_CRC_CONTROL                                                                 0x217a
10871 #define regAFMT1_AFMT_AUDIO_CRC_CONTROL_BASE_IDX                                                        2
10872 #define regAFMT1_AFMT_RAMP_CONTROL0                                                                     0x217b
10873 #define regAFMT1_AFMT_RAMP_CONTROL0_BASE_IDX                                                            2
10874 #define regAFMT1_AFMT_RAMP_CONTROL1                                                                     0x217c
10875 #define regAFMT1_AFMT_RAMP_CONTROL1_BASE_IDX                                                            2
10876 #define regAFMT1_AFMT_RAMP_CONTROL2                                                                     0x217d
10877 #define regAFMT1_AFMT_RAMP_CONTROL2_BASE_IDX                                                            2
10878 #define regAFMT1_AFMT_RAMP_CONTROL3                                                                     0x217e
10879 #define regAFMT1_AFMT_RAMP_CONTROL3_BASE_IDX                                                            2
10880 #define regAFMT1_AFMT_60958_2                                                                           0x217f
10881 #define regAFMT1_AFMT_60958_2_BASE_IDX                                                                  2
10882 #define regAFMT1_AFMT_AUDIO_CRC_RESULT                                                                  0x2180
10883 #define regAFMT1_AFMT_AUDIO_CRC_RESULT_BASE_IDX                                                         2
10884 #define regAFMT1_AFMT_STATUS                                                                            0x2181
10885 #define regAFMT1_AFMT_STATUS_BASE_IDX                                                                   2
10886 #define regAFMT1_AFMT_AUDIO_PACKET_CONTROL                                                              0x2182
10887 #define regAFMT1_AFMT_AUDIO_PACKET_CONTROL_BASE_IDX                                                     2
10888 #define regAFMT1_AFMT_INFOFRAME_CONTROL0                                                                0x2183
10889 #define regAFMT1_AFMT_INFOFRAME_CONTROL0_BASE_IDX                                                       2
10890 #define regAFMT1_AFMT_AUDIO_SRC_CONTROL                                                                 0x2185
10891 #define regAFMT1_AFMT_AUDIO_SRC_CONTROL_BASE_IDX                                                        2
10892 #define regAFMT1_AFMT_MEM_PWR                                                                           0x2187
10893 #define regAFMT1_AFMT_MEM_PWR_BASE_IDX                                                                  2
10894 
10895 
10896 // addressBlock: dce_dc_dio_dig2_afmt_afmt_dispdec
10897 // base address: 0x15ccc
10898 #define regAFMT2_AFMT_VBI_PACKET_CONTROL                                                                0x2274
10899 #define regAFMT2_AFMT_VBI_PACKET_CONTROL_BASE_IDX                                                       2
10900 #define regAFMT2_AFMT_AUDIO_PACKET_CONTROL2                                                             0x2275
10901 #define regAFMT2_AFMT_AUDIO_PACKET_CONTROL2_BASE_IDX                                                    2
10902 #define regAFMT2_AFMT_AUDIO_INFO0                                                                       0x2276
10903 #define regAFMT2_AFMT_AUDIO_INFO0_BASE_IDX                                                              2
10904 #define regAFMT2_AFMT_AUDIO_INFO1                                                                       0x2277
10905 #define regAFMT2_AFMT_AUDIO_INFO1_BASE_IDX                                                              2
10906 #define regAFMT2_AFMT_60958_0                                                                           0x2278
10907 #define regAFMT2_AFMT_60958_0_BASE_IDX                                                                  2
10908 #define regAFMT2_AFMT_60958_1                                                                           0x2279
10909 #define regAFMT2_AFMT_60958_1_BASE_IDX                                                                  2
10910 #define regAFMT2_AFMT_AUDIO_CRC_CONTROL                                                                 0x227a
10911 #define regAFMT2_AFMT_AUDIO_CRC_CONTROL_BASE_IDX                                                        2
10912 #define regAFMT2_AFMT_RAMP_CONTROL0                                                                     0x227b
10913 #define regAFMT2_AFMT_RAMP_CONTROL0_BASE_IDX                                                            2
10914 #define regAFMT2_AFMT_RAMP_CONTROL1                                                                     0x227c
10915 #define regAFMT2_AFMT_RAMP_CONTROL1_BASE_IDX                                                            2
10916 #define regAFMT2_AFMT_RAMP_CONTROL2                                                                     0x227d
10917 #define regAFMT2_AFMT_RAMP_CONTROL2_BASE_IDX                                                            2
10918 #define regAFMT2_AFMT_RAMP_CONTROL3                                                                     0x227e
10919 #define regAFMT2_AFMT_RAMP_CONTROL3_BASE_IDX                                                            2
10920 #define regAFMT2_AFMT_60958_2                                                                           0x227f
10921 #define regAFMT2_AFMT_60958_2_BASE_IDX                                                                  2
10922 #define regAFMT2_AFMT_AUDIO_CRC_RESULT                                                                  0x2280
10923 #define regAFMT2_AFMT_AUDIO_CRC_RESULT_BASE_IDX                                                         2
10924 #define regAFMT2_AFMT_STATUS                                                                            0x2281
10925 #define regAFMT2_AFMT_STATUS_BASE_IDX                                                                   2
10926 #define regAFMT2_AFMT_AUDIO_PACKET_CONTROL                                                              0x2282
10927 #define regAFMT2_AFMT_AUDIO_PACKET_CONTROL_BASE_IDX                                                     2
10928 #define regAFMT2_AFMT_INFOFRAME_CONTROL0                                                                0x2283
10929 #define regAFMT2_AFMT_INFOFRAME_CONTROL0_BASE_IDX                                                       2
10930 #define regAFMT2_AFMT_AUDIO_SRC_CONTROL                                                                 0x2285
10931 #define regAFMT2_AFMT_AUDIO_SRC_CONTROL_BASE_IDX                                                        2
10932 #define regAFMT2_AFMT_MEM_PWR                                                                           0x2287
10933 #define regAFMT2_AFMT_MEM_PWR_BASE_IDX                                                                  2
10934 
10935 
10936 // addressBlock: dce_dc_dio_dig3_afmt_afmt_dispdec
10937 // base address: 0x160cc
10938 #define regAFMT3_AFMT_VBI_PACKET_CONTROL                                                                0x2374
10939 #define regAFMT3_AFMT_VBI_PACKET_CONTROL_BASE_IDX                                                       2
10940 #define regAFMT3_AFMT_AUDIO_PACKET_CONTROL2                                                             0x2375
10941 #define regAFMT3_AFMT_AUDIO_PACKET_CONTROL2_BASE_IDX                                                    2
10942 #define regAFMT3_AFMT_AUDIO_INFO0                                                                       0x2376
10943 #define regAFMT3_AFMT_AUDIO_INFO0_BASE_IDX                                                              2
10944 #define regAFMT3_AFMT_AUDIO_INFO1                                                                       0x2377
10945 #define regAFMT3_AFMT_AUDIO_INFO1_BASE_IDX                                                              2
10946 #define regAFMT3_AFMT_60958_0                                                                           0x2378
10947 #define regAFMT3_AFMT_60958_0_BASE_IDX                                                                  2
10948 #define regAFMT3_AFMT_60958_1                                                                           0x2379
10949 #define regAFMT3_AFMT_60958_1_BASE_IDX                                                                  2
10950 #define regAFMT3_AFMT_AUDIO_CRC_CONTROL                                                                 0x237a
10951 #define regAFMT3_AFMT_AUDIO_CRC_CONTROL_BASE_IDX                                                        2
10952 #define regAFMT3_AFMT_RAMP_CONTROL0                                                                     0x237b
10953 #define regAFMT3_AFMT_RAMP_CONTROL0_BASE_IDX                                                            2
10954 #define regAFMT3_AFMT_RAMP_CONTROL1                                                                     0x237c
10955 #define regAFMT3_AFMT_RAMP_CONTROL1_BASE_IDX                                                            2
10956 #define regAFMT3_AFMT_RAMP_CONTROL2                                                                     0x237d
10957 #define regAFMT3_AFMT_RAMP_CONTROL2_BASE_IDX                                                            2
10958 #define regAFMT3_AFMT_RAMP_CONTROL3                                                                     0x237e
10959 #define regAFMT3_AFMT_RAMP_CONTROL3_BASE_IDX                                                            2
10960 #define regAFMT3_AFMT_60958_2                                                                           0x237f
10961 #define regAFMT3_AFMT_60958_2_BASE_IDX                                                                  2
10962 #define regAFMT3_AFMT_AUDIO_CRC_RESULT                                                                  0x2380
10963 #define regAFMT3_AFMT_AUDIO_CRC_RESULT_BASE_IDX                                                         2
10964 #define regAFMT3_AFMT_STATUS                                                                            0x2381
10965 #define regAFMT3_AFMT_STATUS_BASE_IDX                                                                   2
10966 #define regAFMT3_AFMT_AUDIO_PACKET_CONTROL                                                              0x2382
10967 #define regAFMT3_AFMT_AUDIO_PACKET_CONTROL_BASE_IDX                                                     2
10968 #define regAFMT3_AFMT_INFOFRAME_CONTROL0                                                                0x2383
10969 #define regAFMT3_AFMT_INFOFRAME_CONTROL0_BASE_IDX                                                       2
10970 #define regAFMT3_AFMT_AUDIO_SRC_CONTROL                                                                 0x2385
10971 #define regAFMT3_AFMT_AUDIO_SRC_CONTROL_BASE_IDX                                                        2
10972 #define regAFMT3_AFMT_MEM_PWR                                                                           0x2387
10973 #define regAFMT3_AFMT_MEM_PWR_BASE_IDX                                                                  2
10974 
10975 
10976 // addressBlock: dce_dc_dio_dig4_afmt_afmt_dispdec
10977 // base address: 0x164cc
10978 #define regAFMT4_AFMT_VBI_PACKET_CONTROL                                                                0x2474
10979 #define regAFMT4_AFMT_VBI_PACKET_CONTROL_BASE_IDX                                                       2
10980 #define regAFMT4_AFMT_AUDIO_PACKET_CONTROL2                                                             0x2475
10981 #define regAFMT4_AFMT_AUDIO_PACKET_CONTROL2_BASE_IDX                                                    2
10982 #define regAFMT4_AFMT_AUDIO_INFO0                                                                       0x2476
10983 #define regAFMT4_AFMT_AUDIO_INFO0_BASE_IDX                                                              2
10984 #define regAFMT4_AFMT_AUDIO_INFO1                                                                       0x2477
10985 #define regAFMT4_AFMT_AUDIO_INFO1_BASE_IDX                                                              2
10986 #define regAFMT4_AFMT_60958_0                                                                           0x2478
10987 #define regAFMT4_AFMT_60958_0_BASE_IDX                                                                  2
10988 #define regAFMT4_AFMT_60958_1                                                                           0x2479
10989 #define regAFMT4_AFMT_60958_1_BASE_IDX                                                                  2
10990 #define regAFMT4_AFMT_AUDIO_CRC_CONTROL                                                                 0x247a
10991 #define regAFMT4_AFMT_AUDIO_CRC_CONTROL_BASE_IDX                                                        2
10992 #define regAFMT4_AFMT_RAMP_CONTROL0                                                                     0x247b
10993 #define regAFMT4_AFMT_RAMP_CONTROL0_BASE_IDX                                                            2
10994 #define regAFMT4_AFMT_RAMP_CONTROL1                                                                     0x247c
10995 #define regAFMT4_AFMT_RAMP_CONTROL1_BASE_IDX                                                            2
10996 #define regAFMT4_AFMT_RAMP_CONTROL2                                                                     0x247d
10997 #define regAFMT4_AFMT_RAMP_CONTROL2_BASE_IDX                                                            2
10998 #define regAFMT4_AFMT_RAMP_CONTROL3                                                                     0x247e
10999 #define regAFMT4_AFMT_RAMP_CONTROL3_BASE_IDX                                                            2
11000 #define regAFMT4_AFMT_60958_2                                                                           0x247f
11001 #define regAFMT4_AFMT_60958_2_BASE_IDX                                                                  2
11002 #define regAFMT4_AFMT_AUDIO_CRC_RESULT                                                                  0x2480
11003 #define regAFMT4_AFMT_AUDIO_CRC_RESULT_BASE_IDX                                                         2
11004 #define regAFMT4_AFMT_STATUS                                                                            0x2481
11005 #define regAFMT4_AFMT_STATUS_BASE_IDX                                                                   2
11006 #define regAFMT4_AFMT_AUDIO_PACKET_CONTROL                                                              0x2482
11007 #define regAFMT4_AFMT_AUDIO_PACKET_CONTROL_BASE_IDX                                                     2
11008 #define regAFMT4_AFMT_INFOFRAME_CONTROL0                                                                0x2483
11009 #define regAFMT4_AFMT_INFOFRAME_CONTROL0_BASE_IDX                                                       2
11010 #define regAFMT4_AFMT_AUDIO_SRC_CONTROL                                                                 0x2485
11011 #define regAFMT4_AFMT_AUDIO_SRC_CONTROL_BASE_IDX                                                        2
11012 #define regAFMT4_AFMT_MEM_PWR                                                                           0x2487
11013 #define regAFMT4_AFMT_MEM_PWR_BASE_IDX                                                                  2
11014 
11015 
11016 // addressBlock: dce_dc_dio_dig0_dme_dme_dispdec
11017 // base address: 0x15524
11018 #define regDME0_DME_CONTROL                                                                             0x2089
11019 #define regDME0_DME_CONTROL_BASE_IDX                                                                    2
11020 #define regDME0_DME_MEMORY_CONTROL                                                                      0x208a
11021 #define regDME0_DME_MEMORY_CONTROL_BASE_IDX                                                             2
11022 
11023 
11024 // addressBlock: dce_dc_dio_dig0_vpg_vpg_dispdec
11025 // base address: 0x154a0
11026 #define regVPG0_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x2068
11027 #define regVPG0_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
11028 #define regVPG0_VPG_GENERIC_PACKET_DATA                                                                 0x2069
11029 #define regVPG0_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
11030 #define regVPG0_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x206a
11031 #define regVPG0_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
11032 #define regVPG0_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x206b
11033 #define regVPG0_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
11034 #define regVPG0_VPG_GENERIC_STATUS                                                                      0x206c
11035 #define regVPG0_VPG_GENERIC_STATUS_BASE_IDX                                                             2
11036 #define regVPG0_VPG_MEM_PWR                                                                             0x206d
11037 #define regVPG0_VPG_MEM_PWR_BASE_IDX                                                                    2
11038 #define regVPG0_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x206e
11039 #define regVPG0_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
11040 #define regVPG0_VPG_ISRC1_2_DATA                                                                        0x206f
11041 #define regVPG0_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
11042 #define regVPG0_VPG_MPEG_INFO0                                                                          0x2070
11043 #define regVPG0_VPG_MPEG_INFO0_BASE_IDX                                                                 2
11044 #define regVPG0_VPG_MPEG_INFO1                                                                          0x2071
11045 #define regVPG0_VPG_MPEG_INFO1_BASE_IDX                                                                 2
11046 
11047 
11048 // addressBlock: dce_dc_dio_dig1_dme_dme_dispdec
11049 // base address: 0x15924
11050 #define regDME1_DME_CONTROL                                                                             0x2189
11051 #define regDME1_DME_CONTROL_BASE_IDX                                                                    2
11052 #define regDME1_DME_MEMORY_CONTROL                                                                      0x218a
11053 #define regDME1_DME_MEMORY_CONTROL_BASE_IDX                                                             2
11054 
11055 
11056 // addressBlock: dce_dc_dio_dig1_vpg_vpg_dispdec
11057 // base address: 0x158a0
11058 #define regVPG1_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x2168
11059 #define regVPG1_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
11060 #define regVPG1_VPG_GENERIC_PACKET_DATA                                                                 0x2169
11061 #define regVPG1_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
11062 #define regVPG1_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x216a
11063 #define regVPG1_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
11064 #define regVPG1_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x216b
11065 #define regVPG1_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
11066 #define regVPG1_VPG_GENERIC_STATUS                                                                      0x216c
11067 #define regVPG1_VPG_GENERIC_STATUS_BASE_IDX                                                             2
11068 #define regVPG1_VPG_MEM_PWR                                                                             0x216d
11069 #define regVPG1_VPG_MEM_PWR_BASE_IDX                                                                    2
11070 #define regVPG1_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x216e
11071 #define regVPG1_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
11072 #define regVPG1_VPG_ISRC1_2_DATA                                                                        0x216f
11073 #define regVPG1_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
11074 #define regVPG1_VPG_MPEG_INFO0                                                                          0x2170
11075 #define regVPG1_VPG_MPEG_INFO0_BASE_IDX                                                                 2
11076 #define regVPG1_VPG_MPEG_INFO1                                                                          0x2171
11077 #define regVPG1_VPG_MPEG_INFO1_BASE_IDX                                                                 2
11078 
11079 
11080 // addressBlock: dce_dc_dio_dig2_dme_dme_dispdec
11081 // base address: 0x15d24
11082 #define regDME2_DME_CONTROL                                                                             0x2289
11083 #define regDME2_DME_CONTROL_BASE_IDX                                                                    2
11084 #define regDME2_DME_MEMORY_CONTROL                                                                      0x228a
11085 #define regDME2_DME_MEMORY_CONTROL_BASE_IDX                                                             2
11086 
11087 
11088 // addressBlock: dce_dc_dio_dig2_vpg_vpg_dispdec
11089 // base address: 0x15ca0
11090 #define regVPG2_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x2268
11091 #define regVPG2_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
11092 #define regVPG2_VPG_GENERIC_PACKET_DATA                                                                 0x2269
11093 #define regVPG2_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
11094 #define regVPG2_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x226a
11095 #define regVPG2_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
11096 #define regVPG2_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x226b
11097 #define regVPG2_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
11098 #define regVPG2_VPG_GENERIC_STATUS                                                                      0x226c
11099 #define regVPG2_VPG_GENERIC_STATUS_BASE_IDX                                                             2
11100 #define regVPG2_VPG_MEM_PWR                                                                             0x226d
11101 #define regVPG2_VPG_MEM_PWR_BASE_IDX                                                                    2
11102 #define regVPG2_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x226e
11103 #define regVPG2_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
11104 #define regVPG2_VPG_ISRC1_2_DATA                                                                        0x226f
11105 #define regVPG2_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
11106 #define regVPG2_VPG_MPEG_INFO0                                                                          0x2270
11107 #define regVPG2_VPG_MPEG_INFO0_BASE_IDX                                                                 2
11108 #define regVPG2_VPG_MPEG_INFO1                                                                          0x2271
11109 #define regVPG2_VPG_MPEG_INFO1_BASE_IDX                                                                 2
11110 
11111 
11112 // addressBlock: dce_dc_dio_dig3_dme_dme_dispdec
11113 // base address: 0x16124
11114 #define regDME3_DME_CONTROL                                                                             0x2389
11115 #define regDME3_DME_CONTROL_BASE_IDX                                                                    2
11116 #define regDME3_DME_MEMORY_CONTROL                                                                      0x238a
11117 #define regDME3_DME_MEMORY_CONTROL_BASE_IDX                                                             2
11118 
11119 
11120 // addressBlock: dce_dc_dio_dig3_vpg_vpg_dispdec
11121 // base address: 0x160a0
11122 #define regVPG3_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x2368
11123 #define regVPG3_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
11124 #define regVPG3_VPG_GENERIC_PACKET_DATA                                                                 0x2369
11125 #define regVPG3_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
11126 #define regVPG3_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x236a
11127 #define regVPG3_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
11128 #define regVPG3_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x236b
11129 #define regVPG3_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
11130 #define regVPG3_VPG_GENERIC_STATUS                                                                      0x236c
11131 #define regVPG3_VPG_GENERIC_STATUS_BASE_IDX                                                             2
11132 #define regVPG3_VPG_MEM_PWR                                                                             0x236d
11133 #define regVPG3_VPG_MEM_PWR_BASE_IDX                                                                    2
11134 #define regVPG3_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x236e
11135 #define regVPG3_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
11136 #define regVPG3_VPG_ISRC1_2_DATA                                                                        0x236f
11137 #define regVPG3_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
11138 #define regVPG3_VPG_MPEG_INFO0                                                                          0x2370
11139 #define regVPG3_VPG_MPEG_INFO0_BASE_IDX                                                                 2
11140 #define regVPG3_VPG_MPEG_INFO1                                                                          0x2371
11141 #define regVPG3_VPG_MPEG_INFO1_BASE_IDX                                                                 2
11142 
11143 
11144 // addressBlock: dce_dc_dio_dig4_dme_dme_dispdec
11145 // base address: 0x16524
11146 #define regDME4_DME_CONTROL                                                                             0x2489
11147 #define regDME4_DME_CONTROL_BASE_IDX                                                                    2
11148 #define regDME4_DME_MEMORY_CONTROL                                                                      0x248a
11149 #define regDME4_DME_MEMORY_CONTROL_BASE_IDX                                                             2
11150 
11151 
11152 // addressBlock: dce_dc_dio_dig4_vpg_vpg_dispdec
11153 // base address: 0x164a0
11154 #define regVPG4_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x2468
11155 #define regVPG4_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
11156 #define regVPG4_VPG_GENERIC_PACKET_DATA                                                                 0x2469
11157 #define regVPG4_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
11158 #define regVPG4_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x246a
11159 #define regVPG4_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
11160 #define regVPG4_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x246b
11161 #define regVPG4_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
11162 #define regVPG4_VPG_GENERIC_STATUS                                                                      0x246c
11163 #define regVPG4_VPG_GENERIC_STATUS_BASE_IDX                                                             2
11164 #define regVPG4_VPG_MEM_PWR                                                                             0x246d
11165 #define regVPG4_VPG_MEM_PWR_BASE_IDX                                                                    2
11166 #define regVPG4_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x246e
11167 #define regVPG4_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
11168 #define regVPG4_VPG_ISRC1_2_DATA                                                                        0x246f
11169 #define regVPG4_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
11170 #define regVPG4_VPG_MPEG_INFO0                                                                          0x2470
11171 #define regVPG4_VPG_MPEG_INFO0_BASE_IDX                                                                 2
11172 #define regVPG4_VPG_MPEG_INFO1                                                                          0x2471
11173 #define regVPG4_VPG_MPEG_INFO1_BASE_IDX                                                                 2
11174 
11175 
11176 // addressBlock: dce_dc_dio_dp_aux0_dispdec
11177 // base address: 0x0
11178 #define regDP_AUX0_AUX_CONTROL                                                                          0x1f50
11179 #define regDP_AUX0_AUX_CONTROL_BASE_IDX                                                                 2
11180 #define regDP_AUX0_AUX_SW_CONTROL                                                                       0x1f51
11181 #define regDP_AUX0_AUX_SW_CONTROL_BASE_IDX                                                              2
11182 #define regDP_AUX0_AUX_ARB_CONTROL                                                                      0x1f52
11183 #define regDP_AUX0_AUX_ARB_CONTROL_BASE_IDX                                                             2
11184 #define regDP_AUX0_AUX_INTERRUPT_CONTROL                                                                0x1f53
11185 #define regDP_AUX0_AUX_INTERRUPT_CONTROL_BASE_IDX                                                       2
11186 #define regDP_AUX0_AUX_SW_STATUS                                                                        0x1f54
11187 #define regDP_AUX0_AUX_SW_STATUS_BASE_IDX                                                               2
11188 #define regDP_AUX0_AUX_LS_STATUS                                                                        0x1f55
11189 #define regDP_AUX0_AUX_LS_STATUS_BASE_IDX                                                               2
11190 #define regDP_AUX0_AUX_SW_DATA                                                                          0x1f56
11191 #define regDP_AUX0_AUX_SW_DATA_BASE_IDX                                                                 2
11192 #define regDP_AUX0_AUX_LS_DATA                                                                          0x1f57
11193 #define regDP_AUX0_AUX_LS_DATA_BASE_IDX                                                                 2
11194 #define regDP_AUX0_AUX_DPHY_TX_REF_CONTROL                                                              0x1f58
11195 #define regDP_AUX0_AUX_DPHY_TX_REF_CONTROL_BASE_IDX                                                     2
11196 #define regDP_AUX0_AUX_DPHY_TX_CONTROL                                                                  0x1f59
11197 #define regDP_AUX0_AUX_DPHY_TX_CONTROL_BASE_IDX                                                         2
11198 #define regDP_AUX0_AUX_DPHY_RX_CONTROL0                                                                 0x1f5a
11199 #define regDP_AUX0_AUX_DPHY_RX_CONTROL0_BASE_IDX                                                        2
11200 #define regDP_AUX0_AUX_DPHY_RX_CONTROL1                                                                 0x1f5b
11201 #define regDP_AUX0_AUX_DPHY_RX_CONTROL1_BASE_IDX                                                        2
11202 #define regDP_AUX0_AUX_DPHY_TX_STATUS                                                                   0x1f5c
11203 #define regDP_AUX0_AUX_DPHY_TX_STATUS_BASE_IDX                                                          2
11204 #define regDP_AUX0_AUX_DPHY_RX_STATUS                                                                   0x1f5d
11205 #define regDP_AUX0_AUX_DPHY_RX_STATUS_BASE_IDX                                                          2
11206 #define regDP_AUX0_AUX_GTC_SYNC_CONTROL                                                                 0x1f5e
11207 #define regDP_AUX0_AUX_GTC_SYNC_CONTROL_BASE_IDX                                                        2
11208 #define regDP_AUX0_AUX_GTC_SYNC_ERROR_CONTROL                                                           0x1f5f
11209 #define regDP_AUX0_AUX_GTC_SYNC_ERROR_CONTROL_BASE_IDX                                                  2
11210 #define regDP_AUX0_AUX_GTC_SYNC_CONTROLLER_STATUS                                                       0x1f60
11211 #define regDP_AUX0_AUX_GTC_SYNC_CONTROLLER_STATUS_BASE_IDX                                              2
11212 #define regDP_AUX0_AUX_GTC_SYNC_STATUS                                                                  0x1f61
11213 #define regDP_AUX0_AUX_GTC_SYNC_STATUS_BASE_IDX                                                         2
11214 #define regDP_AUX0_AUX_PHY_WAKE_CNTL                                                                    0x1f66
11215 #define regDP_AUX0_AUX_PHY_WAKE_CNTL_BASE_IDX                                                           2
11216 
11217 
11218 // addressBlock: dce_dc_dio_dp_aux1_dispdec
11219 // base address: 0x70
11220 #define regDP_AUX1_AUX_CONTROL                                                                          0x1f6c
11221 #define regDP_AUX1_AUX_CONTROL_BASE_IDX                                                                 2
11222 #define regDP_AUX1_AUX_SW_CONTROL                                                                       0x1f6d
11223 #define regDP_AUX1_AUX_SW_CONTROL_BASE_IDX                                                              2
11224 #define regDP_AUX1_AUX_ARB_CONTROL                                                                      0x1f6e
11225 #define regDP_AUX1_AUX_ARB_CONTROL_BASE_IDX                                                             2
11226 #define regDP_AUX1_AUX_INTERRUPT_CONTROL                                                                0x1f6f
11227 #define regDP_AUX1_AUX_INTERRUPT_CONTROL_BASE_IDX                                                       2
11228 #define regDP_AUX1_AUX_SW_STATUS                                                                        0x1f70
11229 #define regDP_AUX1_AUX_SW_STATUS_BASE_IDX                                                               2
11230 #define regDP_AUX1_AUX_LS_STATUS                                                                        0x1f71
11231 #define regDP_AUX1_AUX_LS_STATUS_BASE_IDX                                                               2
11232 #define regDP_AUX1_AUX_SW_DATA                                                                          0x1f72
11233 #define regDP_AUX1_AUX_SW_DATA_BASE_IDX                                                                 2
11234 #define regDP_AUX1_AUX_LS_DATA                                                                          0x1f73
11235 #define regDP_AUX1_AUX_LS_DATA_BASE_IDX                                                                 2
11236 #define regDP_AUX1_AUX_DPHY_TX_REF_CONTROL                                                              0x1f74
11237 #define regDP_AUX1_AUX_DPHY_TX_REF_CONTROL_BASE_IDX                                                     2
11238 #define regDP_AUX1_AUX_DPHY_TX_CONTROL                                                                  0x1f75
11239 #define regDP_AUX1_AUX_DPHY_TX_CONTROL_BASE_IDX                                                         2
11240 #define regDP_AUX1_AUX_DPHY_RX_CONTROL0                                                                 0x1f76
11241 #define regDP_AUX1_AUX_DPHY_RX_CONTROL0_BASE_IDX                                                        2
11242 #define regDP_AUX1_AUX_DPHY_RX_CONTROL1                                                                 0x1f77
11243 #define regDP_AUX1_AUX_DPHY_RX_CONTROL1_BASE_IDX                                                        2
11244 #define regDP_AUX1_AUX_DPHY_TX_STATUS                                                                   0x1f78
11245 #define regDP_AUX1_AUX_DPHY_TX_STATUS_BASE_IDX                                                          2
11246 #define regDP_AUX1_AUX_DPHY_RX_STATUS                                                                   0x1f79
11247 #define regDP_AUX1_AUX_DPHY_RX_STATUS_BASE_IDX                                                          2
11248 #define regDP_AUX1_AUX_GTC_SYNC_CONTROL                                                                 0x1f7a
11249 #define regDP_AUX1_AUX_GTC_SYNC_CONTROL_BASE_IDX                                                        2
11250 #define regDP_AUX1_AUX_GTC_SYNC_ERROR_CONTROL                                                           0x1f7b
11251 #define regDP_AUX1_AUX_GTC_SYNC_ERROR_CONTROL_BASE_IDX                                                  2
11252 #define regDP_AUX1_AUX_GTC_SYNC_CONTROLLER_STATUS                                                       0x1f7c
11253 #define regDP_AUX1_AUX_GTC_SYNC_CONTROLLER_STATUS_BASE_IDX                                              2
11254 #define regDP_AUX1_AUX_GTC_SYNC_STATUS                                                                  0x1f7d
11255 #define regDP_AUX1_AUX_GTC_SYNC_STATUS_BASE_IDX                                                         2
11256 #define regDP_AUX1_AUX_PHY_WAKE_CNTL                                                                    0x1f82
11257 #define regDP_AUX1_AUX_PHY_WAKE_CNTL_BASE_IDX                                                           2
11258 
11259 
11260 // addressBlock: dce_dc_dio_dp_aux2_dispdec
11261 // base address: 0xe0
11262 #define regDP_AUX2_AUX_CONTROL                                                                          0x1f88
11263 #define regDP_AUX2_AUX_CONTROL_BASE_IDX                                                                 2
11264 #define regDP_AUX2_AUX_SW_CONTROL                                                                       0x1f89
11265 #define regDP_AUX2_AUX_SW_CONTROL_BASE_IDX                                                              2
11266 #define regDP_AUX2_AUX_ARB_CONTROL                                                                      0x1f8a
11267 #define regDP_AUX2_AUX_ARB_CONTROL_BASE_IDX                                                             2
11268 #define regDP_AUX2_AUX_INTERRUPT_CONTROL                                                                0x1f8b
11269 #define regDP_AUX2_AUX_INTERRUPT_CONTROL_BASE_IDX                                                       2
11270 #define regDP_AUX2_AUX_SW_STATUS                                                                        0x1f8c
11271 #define regDP_AUX2_AUX_SW_STATUS_BASE_IDX                                                               2
11272 #define regDP_AUX2_AUX_LS_STATUS                                                                        0x1f8d
11273 #define regDP_AUX2_AUX_LS_STATUS_BASE_IDX                                                               2
11274 #define regDP_AUX2_AUX_SW_DATA                                                                          0x1f8e
11275 #define regDP_AUX2_AUX_SW_DATA_BASE_IDX                                                                 2
11276 #define regDP_AUX2_AUX_LS_DATA                                                                          0x1f8f
11277 #define regDP_AUX2_AUX_LS_DATA_BASE_IDX                                                                 2
11278 #define regDP_AUX2_AUX_DPHY_TX_REF_CONTROL                                                              0x1f90
11279 #define regDP_AUX2_AUX_DPHY_TX_REF_CONTROL_BASE_IDX                                                     2
11280 #define regDP_AUX2_AUX_DPHY_TX_CONTROL                                                                  0x1f91
11281 #define regDP_AUX2_AUX_DPHY_TX_CONTROL_BASE_IDX                                                         2
11282 #define regDP_AUX2_AUX_DPHY_RX_CONTROL0                                                                 0x1f92
11283 #define regDP_AUX2_AUX_DPHY_RX_CONTROL0_BASE_IDX                                                        2
11284 #define regDP_AUX2_AUX_DPHY_RX_CONTROL1                                                                 0x1f93
11285 #define regDP_AUX2_AUX_DPHY_RX_CONTROL1_BASE_IDX                                                        2
11286 #define regDP_AUX2_AUX_DPHY_TX_STATUS                                                                   0x1f94
11287 #define regDP_AUX2_AUX_DPHY_TX_STATUS_BASE_IDX                                                          2
11288 #define regDP_AUX2_AUX_DPHY_RX_STATUS                                                                   0x1f95
11289 #define regDP_AUX2_AUX_DPHY_RX_STATUS_BASE_IDX                                                          2
11290 #define regDP_AUX2_AUX_GTC_SYNC_CONTROL                                                                 0x1f96
11291 #define regDP_AUX2_AUX_GTC_SYNC_CONTROL_BASE_IDX                                                        2
11292 #define regDP_AUX2_AUX_GTC_SYNC_ERROR_CONTROL                                                           0x1f97
11293 #define regDP_AUX2_AUX_GTC_SYNC_ERROR_CONTROL_BASE_IDX                                                  2
11294 #define regDP_AUX2_AUX_GTC_SYNC_CONTROLLER_STATUS                                                       0x1f98
11295 #define regDP_AUX2_AUX_GTC_SYNC_CONTROLLER_STATUS_BASE_IDX                                              2
11296 #define regDP_AUX2_AUX_GTC_SYNC_STATUS                                                                  0x1f99
11297 #define regDP_AUX2_AUX_GTC_SYNC_STATUS_BASE_IDX                                                         2
11298 #define regDP_AUX2_AUX_PHY_WAKE_CNTL                                                                    0x1f9e
11299 #define regDP_AUX2_AUX_PHY_WAKE_CNTL_BASE_IDX                                                           2
11300 
11301 
11302 // addressBlock: dce_dc_dio_dp_aux3_dispdec
11303 // base address: 0x150
11304 #define regDP_AUX3_AUX_CONTROL                                                                          0x1fa4
11305 #define regDP_AUX3_AUX_CONTROL_BASE_IDX                                                                 2
11306 #define regDP_AUX3_AUX_SW_CONTROL                                                                       0x1fa5
11307 #define regDP_AUX3_AUX_SW_CONTROL_BASE_IDX                                                              2
11308 #define regDP_AUX3_AUX_ARB_CONTROL                                                                      0x1fa6
11309 #define regDP_AUX3_AUX_ARB_CONTROL_BASE_IDX                                                             2
11310 #define regDP_AUX3_AUX_INTERRUPT_CONTROL                                                                0x1fa7
11311 #define regDP_AUX3_AUX_INTERRUPT_CONTROL_BASE_IDX                                                       2
11312 #define regDP_AUX3_AUX_SW_STATUS                                                                        0x1fa8
11313 #define regDP_AUX3_AUX_SW_STATUS_BASE_IDX                                                               2
11314 #define regDP_AUX3_AUX_LS_STATUS                                                                        0x1fa9
11315 #define regDP_AUX3_AUX_LS_STATUS_BASE_IDX                                                               2
11316 #define regDP_AUX3_AUX_SW_DATA                                                                          0x1faa
11317 #define regDP_AUX3_AUX_SW_DATA_BASE_IDX                                                                 2
11318 #define regDP_AUX3_AUX_LS_DATA                                                                          0x1fab
11319 #define regDP_AUX3_AUX_LS_DATA_BASE_IDX                                                                 2
11320 #define regDP_AUX3_AUX_DPHY_TX_REF_CONTROL                                                              0x1fac
11321 #define regDP_AUX3_AUX_DPHY_TX_REF_CONTROL_BASE_IDX                                                     2
11322 #define regDP_AUX3_AUX_DPHY_TX_CONTROL                                                                  0x1fad
11323 #define regDP_AUX3_AUX_DPHY_TX_CONTROL_BASE_IDX                                                         2
11324 #define regDP_AUX3_AUX_DPHY_RX_CONTROL0                                                                 0x1fae
11325 #define regDP_AUX3_AUX_DPHY_RX_CONTROL0_BASE_IDX                                                        2
11326 #define regDP_AUX3_AUX_DPHY_RX_CONTROL1                                                                 0x1faf
11327 #define regDP_AUX3_AUX_DPHY_RX_CONTROL1_BASE_IDX                                                        2
11328 #define regDP_AUX3_AUX_DPHY_TX_STATUS                                                                   0x1fb0
11329 #define regDP_AUX3_AUX_DPHY_TX_STATUS_BASE_IDX                                                          2
11330 #define regDP_AUX3_AUX_DPHY_RX_STATUS                                                                   0x1fb1
11331 #define regDP_AUX3_AUX_DPHY_RX_STATUS_BASE_IDX                                                          2
11332 #define regDP_AUX3_AUX_GTC_SYNC_CONTROL                                                                 0x1fb2
11333 #define regDP_AUX3_AUX_GTC_SYNC_CONTROL_BASE_IDX                                                        2
11334 #define regDP_AUX3_AUX_GTC_SYNC_ERROR_CONTROL                                                           0x1fb3
11335 #define regDP_AUX3_AUX_GTC_SYNC_ERROR_CONTROL_BASE_IDX                                                  2
11336 #define regDP_AUX3_AUX_GTC_SYNC_CONTROLLER_STATUS                                                       0x1fb4
11337 #define regDP_AUX3_AUX_GTC_SYNC_CONTROLLER_STATUS_BASE_IDX                                              2
11338 #define regDP_AUX3_AUX_GTC_SYNC_STATUS                                                                  0x1fb5
11339 #define regDP_AUX3_AUX_GTC_SYNC_STATUS_BASE_IDX                                                         2
11340 #define regDP_AUX3_AUX_PHY_WAKE_CNTL                                                                    0x1fba
11341 #define regDP_AUX3_AUX_PHY_WAKE_CNTL_BASE_IDX                                                           2
11342 
11343 
11344 // addressBlock: dce_dc_dio_dp_aux4_dispdec
11345 // base address: 0x1c0
11346 #define regDP_AUX4_AUX_CONTROL                                                                          0x1fc0
11347 #define regDP_AUX4_AUX_CONTROL_BASE_IDX                                                                 2
11348 #define regDP_AUX4_AUX_SW_CONTROL                                                                       0x1fc1
11349 #define regDP_AUX4_AUX_SW_CONTROL_BASE_IDX                                                              2
11350 #define regDP_AUX4_AUX_ARB_CONTROL                                                                      0x1fc2
11351 #define regDP_AUX4_AUX_ARB_CONTROL_BASE_IDX                                                             2
11352 #define regDP_AUX4_AUX_INTERRUPT_CONTROL                                                                0x1fc3
11353 #define regDP_AUX4_AUX_INTERRUPT_CONTROL_BASE_IDX                                                       2
11354 #define regDP_AUX4_AUX_SW_STATUS                                                                        0x1fc4
11355 #define regDP_AUX4_AUX_SW_STATUS_BASE_IDX                                                               2
11356 #define regDP_AUX4_AUX_LS_STATUS                                                                        0x1fc5
11357 #define regDP_AUX4_AUX_LS_STATUS_BASE_IDX                                                               2
11358 #define regDP_AUX4_AUX_SW_DATA                                                                          0x1fc6
11359 #define regDP_AUX4_AUX_SW_DATA_BASE_IDX                                                                 2
11360 #define regDP_AUX4_AUX_LS_DATA                                                                          0x1fc7
11361 #define regDP_AUX4_AUX_LS_DATA_BASE_IDX                                                                 2
11362 #define regDP_AUX4_AUX_DPHY_TX_REF_CONTROL                                                              0x1fc8
11363 #define regDP_AUX4_AUX_DPHY_TX_REF_CONTROL_BASE_IDX                                                     2
11364 #define regDP_AUX4_AUX_DPHY_TX_CONTROL                                                                  0x1fc9
11365 #define regDP_AUX4_AUX_DPHY_TX_CONTROL_BASE_IDX                                                         2
11366 #define regDP_AUX4_AUX_DPHY_RX_CONTROL0                                                                 0x1fca
11367 #define regDP_AUX4_AUX_DPHY_RX_CONTROL0_BASE_IDX                                                        2
11368 #define regDP_AUX4_AUX_DPHY_RX_CONTROL1                                                                 0x1fcb
11369 #define regDP_AUX4_AUX_DPHY_RX_CONTROL1_BASE_IDX                                                        2
11370 #define regDP_AUX4_AUX_DPHY_TX_STATUS                                                                   0x1fcc
11371 #define regDP_AUX4_AUX_DPHY_TX_STATUS_BASE_IDX                                                          2
11372 #define regDP_AUX4_AUX_DPHY_RX_STATUS                                                                   0x1fcd
11373 #define regDP_AUX4_AUX_DPHY_RX_STATUS_BASE_IDX                                                          2
11374 #define regDP_AUX4_AUX_GTC_SYNC_CONTROL                                                                 0x1fce
11375 #define regDP_AUX4_AUX_GTC_SYNC_CONTROL_BASE_IDX                                                        2
11376 #define regDP_AUX4_AUX_GTC_SYNC_ERROR_CONTROL                                                           0x1fcf
11377 #define regDP_AUX4_AUX_GTC_SYNC_ERROR_CONTROL_BASE_IDX                                                  2
11378 #define regDP_AUX4_AUX_GTC_SYNC_CONTROLLER_STATUS                                                       0x1fd0
11379 #define regDP_AUX4_AUX_GTC_SYNC_CONTROLLER_STATUS_BASE_IDX                                              2
11380 #define regDP_AUX4_AUX_GTC_SYNC_STATUS                                                                  0x1fd1
11381 #define regDP_AUX4_AUX_GTC_SYNC_STATUS_BASE_IDX                                                         2
11382 #define regDP_AUX4_AUX_PHY_WAKE_CNTL                                                                    0x1fd6
11383 #define regDP_AUX4_AUX_PHY_WAKE_CNTL_BASE_IDX                                                           2
11384 
11385 
11386 // addressBlock: dce_dc_dio_dout_i2c_dispdec
11387 // base address: 0x0
11388 #define regDC_I2C_CONTROL                                                                               0x1e98
11389 #define regDC_I2C_CONTROL_BASE_IDX                                                                      2
11390 #define regDC_I2C_ARBITRATION                                                                           0x1e99
11391 #define regDC_I2C_ARBITRATION_BASE_IDX                                                                  2
11392 #define regDC_I2C_SW_STATUS                                                                             0x1e9b
11393 #define regDC_I2C_SW_STATUS_BASE_IDX                                                                    2
11394 #define regDC_I2C_DDC1_HW_STATUS                                                                        0x1e9c
11395 #define regDC_I2C_DDC1_HW_STATUS_BASE_IDX                                                               2
11396 #define regDC_I2C_DDC2_HW_STATUS                                                                        0x1e9d
11397 #define regDC_I2C_DDC2_HW_STATUS_BASE_IDX                                                               2
11398 #define regDC_I2C_DDC3_HW_STATUS                                                                        0x1e9e
11399 #define regDC_I2C_DDC3_HW_STATUS_BASE_IDX                                                               2
11400 #define regDC_I2C_DDC4_HW_STATUS                                                                        0x1e9f
11401 #define regDC_I2C_DDC4_HW_STATUS_BASE_IDX                                                               2
11402 #define regDC_I2C_DDC5_HW_STATUS                                                                        0x1ea0
11403 #define regDC_I2C_DDC5_HW_STATUS_BASE_IDX                                                               2
11404 #define regDC_I2C_DDC1_SPEED                                                                            0x1ea2
11405 #define regDC_I2C_DDC1_SPEED_BASE_IDX                                                                   2
11406 #define regDC_I2C_DDC1_SETUP                                                                            0x1ea3
11407 #define regDC_I2C_DDC1_SETUP_BASE_IDX                                                                   2
11408 #define regDC_I2C_DDC2_SPEED                                                                            0x1ea4
11409 #define regDC_I2C_DDC2_SPEED_BASE_IDX                                                                   2
11410 #define regDC_I2C_DDC2_SETUP                                                                            0x1ea5
11411 #define regDC_I2C_DDC2_SETUP_BASE_IDX                                                                   2
11412 #define regDC_I2C_DDC3_SPEED                                                                            0x1ea6
11413 #define regDC_I2C_DDC3_SPEED_BASE_IDX                                                                   2
11414 #define regDC_I2C_DDC3_SETUP                                                                            0x1ea7
11415 #define regDC_I2C_DDC3_SETUP_BASE_IDX                                                                   2
11416 #define regDC_I2C_DDC4_SPEED                                                                            0x1ea8
11417 #define regDC_I2C_DDC4_SPEED_BASE_IDX                                                                   2
11418 #define regDC_I2C_DDC4_SETUP                                                                            0x1ea9
11419 #define regDC_I2C_DDC4_SETUP_BASE_IDX                                                                   2
11420 #define regDC_I2C_DDC5_SPEED                                                                            0x1eaa
11421 #define regDC_I2C_DDC5_SPEED_BASE_IDX                                                                   2
11422 #define regDC_I2C_DDC5_SETUP                                                                            0x1eab
11423 #define regDC_I2C_DDC5_SETUP_BASE_IDX                                                                   2
11424 #define regDC_I2C_TRANSACTION0                                                                          0x1eae
11425 #define regDC_I2C_TRANSACTION0_BASE_IDX                                                                 2
11426 #define regDC_I2C_TRANSACTION1                                                                          0x1eaf
11427 #define regDC_I2C_TRANSACTION1_BASE_IDX                                                                 2
11428 #define regDC_I2C_TRANSACTION2                                                                          0x1eb0
11429 #define regDC_I2C_TRANSACTION2_BASE_IDX                                                                 2
11430 #define regDC_I2C_TRANSACTION3                                                                          0x1eb1
11431 #define regDC_I2C_TRANSACTION3_BASE_IDX                                                                 2
11432 #define regDC_I2C_DATA                                                                                  0x1eb2
11433 #define regDC_I2C_DATA_BASE_IDX                                                                         2
11434 #define regDC_I2C_EDID_DETECT_CTRL                                                                      0x1eb6
11435 #define regDC_I2C_EDID_DETECT_CTRL_BASE_IDX                                                             2
11436 #define regDC_I2C_READ_REQUEST_INTERRUPT                                                                0x1eb7
11437 #define regDC_I2C_READ_REQUEST_INTERRUPT_BASE_IDX                                                       2
11438 
11439 
11440 // addressBlock: dce_dc_dio_dio_misc_dispdec
11441 // base address: 0x0
11442 #define regDIO_SCRATCH0                                                                                 0x1eca
11443 #define regDIO_SCRATCH0_BASE_IDX                                                                        2
11444 #define regDIO_SCRATCH1                                                                                 0x1ecb
11445 #define regDIO_SCRATCH1_BASE_IDX                                                                        2
11446 #define regDIO_SCRATCH2                                                                                 0x1ecc
11447 #define regDIO_SCRATCH2_BASE_IDX                                                                        2
11448 #define regDIO_SCRATCH3                                                                                 0x1ecd
11449 #define regDIO_SCRATCH3_BASE_IDX                                                                        2
11450 #define regDIO_SCRATCH4                                                                                 0x1ece
11451 #define regDIO_SCRATCH4_BASE_IDX                                                                        2
11452 #define regDIO_SCRATCH5                                                                                 0x1ecf
11453 #define regDIO_SCRATCH5_BASE_IDX                                                                        2
11454 #define regDIO_SCRATCH6                                                                                 0x1ed0
11455 #define regDIO_SCRATCH6_BASE_IDX                                                                        2
11456 #define regDIO_SCRATCH7                                                                                 0x1ed1
11457 #define regDIO_SCRATCH7_BASE_IDX                                                                        2
11458 #define regDIO_MEM_PWR_STATUS                                                                           0x1edd
11459 #define regDIO_MEM_PWR_STATUS_BASE_IDX                                                                  2
11460 #define regDIO_MEM_PWR_CTRL                                                                             0x1ede
11461 #define regDIO_MEM_PWR_CTRL_BASE_IDX                                                                    2
11462 #define regDIO_MEM_PWR_CTRL2                                                                            0x1edf
11463 #define regDIO_MEM_PWR_CTRL2_BASE_IDX                                                                   2
11464 #define regDIO_CLK_CNTL                                                                                 0x1ee0
11465 #define regDIO_CLK_CNTL_BASE_IDX                                                                        2
11466 #define regDIO_POWER_MANAGEMENT_CNTL                                                                    0x1ee4
11467 #define regDIO_POWER_MANAGEMENT_CNTL_BASE_IDX                                                           2
11468 #define regDIG_SOFT_RESET                                                                               0x1eee
11469 #define regDIG_SOFT_RESET_BASE_IDX                                                                      2
11470 #define regDIO_CLK_CNTL2                                                                                0x1ef2
11471 #define regDIO_CLK_CNTL2_BASE_IDX                                                                       2
11472 #define regDIO_CLK_CNTL3                                                                                0x1ef3
11473 #define regDIO_CLK_CNTL3_BASE_IDX                                                                       2
11474 #define regDIO_HDMI_RXSTATUS_TIMER_CONTROL                                                              0x1eff
11475 #define regDIO_HDMI_RXSTATUS_TIMER_CONTROL_BASE_IDX                                                     2
11476 #define regDIO_PSP_INTERRUPT_CLEAR                                                                      0x1f01
11477 #define regDIO_PSP_INTERRUPT_CLEAR_BASE_IDX                                                             2
11478 #define regDIO_GENERIC_INTERRUPT_MESSAGE                                                                0x1f02
11479 #define regDIO_GENERIC_INTERRUPT_MESSAGE_BASE_IDX                                                       2
11480 #define regDIO_GENERIC_INTERRUPT_CLEAR                                                                  0x1f03
11481 #define regDIO_GENERIC_INTERRUPT_CLEAR_BASE_IDX                                                         2
11482 #define regDIO_LINKA_CNTL                                                                               0x1f04
11483 #define regDIO_LINKA_CNTL_BASE_IDX                                                                      2
11484 #define regDIO_LINKB_CNTL                                                                               0x1f05
11485 #define regDIO_LINKB_CNTL_BASE_IDX                                                                      2
11486 #define regDIO_LINKC_CNTL                                                                               0x1f06
11487 #define regDIO_LINKC_CNTL_BASE_IDX                                                                      2
11488 #define regDIO_LINKD_CNTL                                                                               0x1f07
11489 #define regDIO_LINKD_CNTL_BASE_IDX                                                                      2
11490 #define regDIO_LINKE_CNTL                                                                               0x1f08
11491 #define regDIO_LINKE_CNTL_BASE_IDX                                                                      2
11492 #define regDIO_LINKF_CNTL                                                                               0x1f09
11493 #define regDIO_LINKF_CNTL_BASE_IDX                                                                      2
11494 
11495 
11496 // addressBlock: dce_dc_dio_dio_dcperfmon_dc_perfmon_dispdec
11497 // base address: 0x7d10
11498 #define regDC_PERFMON18_PERFCOUNTER_CNTL                                                                0x1f44
11499 #define regDC_PERFMON18_PERFCOUNTER_CNTL_BASE_IDX                                                       2
11500 #define regDC_PERFMON18_PERFCOUNTER_CNTL2                                                               0x1f45
11501 #define regDC_PERFMON18_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
11502 #define regDC_PERFMON18_PERFCOUNTER_STATE                                                               0x1f46
11503 #define regDC_PERFMON18_PERFCOUNTER_STATE_BASE_IDX                                                      2
11504 #define regDC_PERFMON18_PERFMON_CNTL                                                                    0x1f47
11505 #define regDC_PERFMON18_PERFMON_CNTL_BASE_IDX                                                           2
11506 #define regDC_PERFMON18_PERFMON_CNTL2                                                                   0x1f48
11507 #define regDC_PERFMON18_PERFMON_CNTL2_BASE_IDX                                                          2
11508 #define regDC_PERFMON18_PERFMON_CVALUE_INT_MISC                                                         0x1f49
11509 #define regDC_PERFMON18_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
11510 #define regDC_PERFMON18_PERFMON_CVALUE_LOW                                                              0x1f4a
11511 #define regDC_PERFMON18_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
11512 #define regDC_PERFMON18_PERFMON_HI                                                                      0x1f4b
11513 #define regDC_PERFMON18_PERFMON_HI_BASE_IDX                                                             2
11514 #define regDC_PERFMON18_PERFMON_LOW                                                                     0x1f4c
11515 #define regDC_PERFMON18_PERFMON_LOW_BASE_IDX                                                            2
11516 
11517 
11518 // addressBlock: dce_dc_dcio_dcio_dispdec
11519 // base address: 0x0
11520 #define regDC_GENERICA                                                                                  0x2868
11521 #define regDC_GENERICA_BASE_IDX                                                                         2
11522 #define regDC_GENERICB                                                                                  0x2869
11523 #define regDC_GENERICB_BASE_IDX                                                                         2
11524 #define regDCIO_CLOCK_CNTL                                                                              0x286a
11525 #define regDCIO_CLOCK_CNTL_BASE_IDX                                                                     2
11526 #define regDC_REF_CLK_CNTL                                                                              0x286b
11527 #define regDC_REF_CLK_CNTL_BASE_IDX                                                                     2
11528 #define regUNIPHYA_LINK_CNTL                                                                            0x286d
11529 #define regUNIPHYA_LINK_CNTL_BASE_IDX                                                                   2
11530 #define regUNIPHYA_CHANNEL_XBAR_CNTL                                                                    0x286e
11531 #define regUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
11532 #define regUNIPHYB_LINK_CNTL                                                                            0x286f
11533 #define regUNIPHYB_LINK_CNTL_BASE_IDX                                                                   2
11534 #define regUNIPHYB_CHANNEL_XBAR_CNTL                                                                    0x2870
11535 #define regUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
11536 #define regUNIPHYC_LINK_CNTL                                                                            0x2871
11537 #define regUNIPHYC_LINK_CNTL_BASE_IDX                                                                   2
11538 #define regUNIPHYC_CHANNEL_XBAR_CNTL                                                                    0x2872
11539 #define regUNIPHYC_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
11540 #define regUNIPHYD_LINK_CNTL                                                                            0x2873
11541 #define regUNIPHYD_LINK_CNTL_BASE_IDX                                                                   2
11542 #define regUNIPHYD_CHANNEL_XBAR_CNTL                                                                    0x2874
11543 #define regUNIPHYD_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
11544 #define regUNIPHYE_LINK_CNTL                                                                            0x2875
11545 #define regUNIPHYE_LINK_CNTL_BASE_IDX                                                                   2
11546 #define regUNIPHYE_CHANNEL_XBAR_CNTL                                                                    0x2876
11547 #define regUNIPHYE_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
11548 #define regDCIO_WRCMD_DELAY                                                                             0x287e
11549 #define regDCIO_WRCMD_DELAY_BASE_IDX                                                                    2
11550 #define regDC_PINSTRAPS                                                                                 0x2880
11551 #define regDC_PINSTRAPS_BASE_IDX                                                                        2
11552 #define regINTERCEPT_STATE                                                                              0x2884
11553 #define regINTERCEPT_STATE_BASE_IDX                                                                     2
11554 #define regDCIO_BL_PWM_FRAME_START_DISP_SEL                                                             0x288b
11555 #define regDCIO_BL_PWM_FRAME_START_DISP_SEL_BASE_IDX                                                    2
11556 #define regDCIO_GSL_GENLK_PAD_CNTL                                                                      0x288c
11557 #define regDCIO_GSL_GENLK_PAD_CNTL_BASE_IDX                                                             2
11558 #define regDCIO_GSL_SWAPLOCK_PAD_CNTL                                                                   0x288d
11559 #define regDCIO_GSL_SWAPLOCK_PAD_CNTL_BASE_IDX                                                          2
11560 #define regDCIO_SOFT_RESET                                                                              0x289e
11561 #define regDCIO_SOFT_RESET_BASE_IDX                                                                     2
11562 
11563 
11564 // addressBlock: dce_dc_dcio_dcio_chip_dispdec
11565 // base address: 0x0
11566 #define regDC_GPIO_GENERIC_MASK                                                                         0x28c8
11567 #define regDC_GPIO_GENERIC_MASK_BASE_IDX                                                                2
11568 #define regDC_GPIO_GENERIC_A                                                                            0x28c9
11569 #define regDC_GPIO_GENERIC_A_BASE_IDX                                                                   2
11570 #define regDC_GPIO_GENERIC_EN                                                                           0x28ca
11571 #define regDC_GPIO_GENERIC_EN_BASE_IDX                                                                  2
11572 #define regDC_GPIO_GENERIC_Y                                                                            0x28cb
11573 #define regDC_GPIO_GENERIC_Y_BASE_IDX                                                                   2
11574 #define regDC_GPIO_DDC1_MASK                                                                            0x28d0
11575 #define regDC_GPIO_DDC1_MASK_BASE_IDX                                                                   2
11576 #define regDC_GPIO_DDC1_A                                                                               0x28d1
11577 #define regDC_GPIO_DDC1_A_BASE_IDX                                                                      2
11578 #define regDC_GPIO_DDC1_EN                                                                              0x28d2
11579 #define regDC_GPIO_DDC1_EN_BASE_IDX                                                                     2
11580 #define regDC_GPIO_DDC1_Y                                                                               0x28d3
11581 #define regDC_GPIO_DDC1_Y_BASE_IDX                                                                      2
11582 #define regDC_GPIO_DDC2_MASK                                                                            0x28d4
11583 #define regDC_GPIO_DDC2_MASK_BASE_IDX                                                                   2
11584 #define regDC_GPIO_DDC2_A                                                                               0x28d5
11585 #define regDC_GPIO_DDC2_A_BASE_IDX                                                                      2
11586 #define regDC_GPIO_DDC2_EN                                                                              0x28d6
11587 #define regDC_GPIO_DDC2_EN_BASE_IDX                                                                     2
11588 #define regDC_GPIO_DDC2_Y                                                                               0x28d7
11589 #define regDC_GPIO_DDC2_Y_BASE_IDX                                                                      2
11590 #define regDC_GPIO_DDC3_MASK                                                                            0x28d8
11591 #define regDC_GPIO_DDC3_MASK_BASE_IDX                                                                   2
11592 #define regDC_GPIO_DDC3_A                                                                               0x28d9
11593 #define regDC_GPIO_DDC3_A_BASE_IDX                                                                      2
11594 #define regDC_GPIO_DDC3_EN                                                                              0x28da
11595 #define regDC_GPIO_DDC3_EN_BASE_IDX                                                                     2
11596 #define regDC_GPIO_DDC3_Y                                                                               0x28db
11597 #define regDC_GPIO_DDC3_Y_BASE_IDX                                                                      2
11598 #define regDC_GPIO_DDC4_MASK                                                                            0x28dc
11599 #define regDC_GPIO_DDC4_MASK_BASE_IDX                                                                   2
11600 #define regDC_GPIO_DDC4_A                                                                               0x28dd
11601 #define regDC_GPIO_DDC4_A_BASE_IDX                                                                      2
11602 #define regDC_GPIO_DDC4_EN                                                                              0x28de
11603 #define regDC_GPIO_DDC4_EN_BASE_IDX                                                                     2
11604 #define regDC_GPIO_DDC4_Y                                                                               0x28df
11605 #define regDC_GPIO_DDC4_Y_BASE_IDX                                                                      2
11606 #define regDC_GPIO_DDC5_MASK                                                                            0x28e0
11607 #define regDC_GPIO_DDC5_MASK_BASE_IDX                                                                   2
11608 #define regDC_GPIO_DDC5_A                                                                               0x28e1
11609 #define regDC_GPIO_DDC5_A_BASE_IDX                                                                      2
11610 #define regDC_GPIO_DDC5_EN                                                                              0x28e2
11611 #define regDC_GPIO_DDC5_EN_BASE_IDX                                                                     2
11612 #define regDC_GPIO_DDC5_Y                                                                               0x28e3
11613 #define regDC_GPIO_DDC5_Y_BASE_IDX                                                                      2
11614 #define regDC_GPIO_DDCVGA_MASK                                                                          0x28e8
11615 #define regDC_GPIO_DDCVGA_MASK_BASE_IDX                                                                 2
11616 #define regDC_GPIO_DDCVGA_A                                                                             0x28e9
11617 #define regDC_GPIO_DDCVGA_A_BASE_IDX                                                                    2
11618 #define regDC_GPIO_DDCVGA_EN                                                                            0x28ea
11619 #define regDC_GPIO_DDCVGA_EN_BASE_IDX                                                                   2
11620 #define regDC_GPIO_DDCVGA_Y                                                                             0x28eb
11621 #define regDC_GPIO_DDCVGA_Y_BASE_IDX                                                                    2
11622 #define regDC_GPIO_GENLK_MASK                                                                           0x28f0
11623 #define regDC_GPIO_GENLK_MASK_BASE_IDX                                                                  2
11624 #define regDC_GPIO_GENLK_A                                                                              0x28f1
11625 #define regDC_GPIO_GENLK_A_BASE_IDX                                                                     2
11626 #define regDC_GPIO_GENLK_EN                                                                             0x28f2
11627 #define regDC_GPIO_GENLK_EN_BASE_IDX                                                                    2
11628 #define regDC_GPIO_GENLK_Y                                                                              0x28f3
11629 #define regDC_GPIO_GENLK_Y_BASE_IDX                                                                     2
11630 #define regDC_GPIO_HPD_MASK                                                                             0x28f4
11631 #define regDC_GPIO_HPD_MASK_BASE_IDX                                                                    2
11632 #define regDC_GPIO_HPD_A                                                                                0x28f5
11633 #define regDC_GPIO_HPD_A_BASE_IDX                                                                       2
11634 #define regDC_GPIO_HPD_EN                                                                               0x28f6
11635 #define regDC_GPIO_HPD_EN_BASE_IDX                                                                      2
11636 #define regDC_GPIO_HPD_Y                                                                                0x28f7
11637 #define regDC_GPIO_HPD_Y_BASE_IDX                                                                       2
11638 #define regDC_GPIO_PWRSEQ0_EN                                                                           0x28fa
11639 #define regDC_GPIO_PWRSEQ0_EN_BASE_IDX                                                                  2
11640 #define regDC_GPIO_PAD_STRENGTH_1                                                                       0x28fc
11641 #define regDC_GPIO_PAD_STRENGTH_1_BASE_IDX                                                              2
11642 #define regDC_GPIO_PAD_STRENGTH_2                                                                       0x28fd
11643 #define regDC_GPIO_PAD_STRENGTH_2_BASE_IDX                                                              2
11644 #define regPHY_AUX_CNTL                                                                                 0x28ff
11645 #define regPHY_AUX_CNTL_BASE_IDX                                                                        2
11646 #define regDC_GPIO_PWRSEQ1_EN                                                                           0x2902
11647 #define regDC_GPIO_PWRSEQ1_EN_BASE_IDX                                                                  2
11648 #define regDC_GPIO_TX12_EN                                                                              0x2915
11649 #define regDC_GPIO_TX12_EN_BASE_IDX                                                                     2
11650 #define regDC_GPIO_AUX_CTRL_0                                                                           0x2916
11651 #define regDC_GPIO_AUX_CTRL_0_BASE_IDX                                                                  2
11652 #define regDC_GPIO_AUX_CTRL_1                                                                           0x2917
11653 #define regDC_GPIO_AUX_CTRL_1_BASE_IDX                                                                  2
11654 #define regDC_GPIO_AUX_CTRL_2                                                                           0x2918
11655 #define regDC_GPIO_AUX_CTRL_2_BASE_IDX                                                                  2
11656 #define regDC_GPIO_RXEN                                                                                 0x2919
11657 #define regDC_GPIO_RXEN_BASE_IDX                                                                        2
11658 #define regDC_GPIO_PULLUPEN                                                                             0x291a
11659 #define regDC_GPIO_PULLUPEN_BASE_IDX                                                                    2
11660 #define regDC_GPIO_AUX_CTRL_3                                                                           0x291b
11661 #define regDC_GPIO_AUX_CTRL_3_BASE_IDX                                                                  2
11662 #define regDC_GPIO_AUX_CTRL_4                                                                           0x291c
11663 #define regDC_GPIO_AUX_CTRL_4_BASE_IDX                                                                  2
11664 #define regDC_GPIO_AUX_CTRL_5                                                                           0x291d
11665 #define regDC_GPIO_AUX_CTRL_5_BASE_IDX                                                                  2
11666 #define regAUXI2C_PAD_ALL_PWR_OK                                                                        0x291e
11667 #define regAUXI2C_PAD_ALL_PWR_OK_BASE_IDX                                                               2
11668 
11669 
11670 // addressBlock: dce_dc_dcio_dcio_uniphy0_dispdec
11671 // base address: 0x0
11672 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2928
11673 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
11674 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2929
11675 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
11676 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x292a
11677 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
11678 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x292b
11679 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
11680 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x292c
11681 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
11682 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x292d
11683 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
11684 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x292e
11685 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
11686 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x292f
11687 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
11688 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2930
11689 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
11690 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2931
11691 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
11692 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2932
11693 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
11694 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2933
11695 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
11696 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2934
11697 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
11698 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2935
11699 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
11700 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2936
11701 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
11702 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2937
11703 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
11704 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2938
11705 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
11706 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2939
11707 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
11708 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x293a
11709 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
11710 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x293b
11711 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
11712 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x293c
11713 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
11714 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x293d
11715 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
11716 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x293e
11717 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
11718 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x293f
11719 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
11720 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2940
11721 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
11722 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2941
11723 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
11724 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2942
11725 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
11726 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2943
11727 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
11728 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2944
11729 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
11730 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2945
11731 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
11732 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2946
11733 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
11734 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2947
11735 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
11736 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2948
11737 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
11738 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2949
11739 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
11740 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x294a
11741 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
11742 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x294b
11743 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
11744 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x294c
11745 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
11746 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x294d
11747 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
11748 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x294e
11749 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
11750 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x294f
11751 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
11752 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2950
11753 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
11754 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2951
11755 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
11756 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2952
11757 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
11758 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2953
11759 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
11760 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2954
11761 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
11762 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2955
11763 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
11764 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2956
11765 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
11766 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2957
11767 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
11768 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2958
11769 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
11770 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2959
11771 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
11772 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x295a
11773 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
11774 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x295b
11775 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
11776 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x295c
11777 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
11778 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x295d
11779 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
11780 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x295e
11781 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
11782 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x295f
11783 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
11784 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2960
11785 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
11786 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2961
11787 #define regDCIO_UNIPHY0_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
11788 
11789 
11790 // addressBlock: dce_dc_dcio_dcio_uniphy1_dispdec
11791 // base address: 0x360
11792 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2a00
11793 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
11794 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2a01
11795 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
11796 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2a02
11797 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
11798 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2a03
11799 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
11800 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2a04
11801 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
11802 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2a05
11803 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
11804 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2a06
11805 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
11806 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2a07
11807 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
11808 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2a08
11809 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
11810 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2a09
11811 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
11812 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2a0a
11813 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
11814 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2a0b
11815 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
11816 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2a0c
11817 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
11818 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2a0d
11819 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
11820 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2a0e
11821 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
11822 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2a0f
11823 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
11824 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2a10
11825 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
11826 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2a11
11827 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
11828 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2a12
11829 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
11830 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2a13
11831 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
11832 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2a14
11833 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
11834 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2a15
11835 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
11836 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2a16
11837 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
11838 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2a17
11839 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
11840 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2a18
11841 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
11842 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2a19
11843 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
11844 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2a1a
11845 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
11846 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2a1b
11847 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
11848 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2a1c
11849 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
11850 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2a1d
11851 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
11852 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2a1e
11853 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
11854 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2a1f
11855 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
11856 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2a20
11857 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
11858 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2a21
11859 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
11860 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2a22
11861 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
11862 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2a23
11863 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
11864 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2a24
11865 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
11866 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2a25
11867 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
11868 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2a26
11869 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
11870 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2a27
11871 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
11872 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2a28
11873 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
11874 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2a29
11875 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
11876 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2a2a
11877 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
11878 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2a2b
11879 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
11880 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2a2c
11881 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
11882 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2a2d
11883 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
11884 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2a2e
11885 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
11886 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2a2f
11887 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
11888 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2a30
11889 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
11890 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2a31
11891 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
11892 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2a32
11893 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
11894 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2a33
11895 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
11896 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2a34
11897 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
11898 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2a35
11899 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
11900 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2a36
11901 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
11902 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2a37
11903 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
11904 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2a38
11905 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
11906 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2a39
11907 #define regDCIO_UNIPHY1_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
11908 
11909 
11910 // addressBlock: dce_dc_dcio_dcio_uniphy2_dispdec
11911 // base address: 0x6c0
11912 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2ad8
11913 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
11914 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2ad9
11915 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
11916 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2ada
11917 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
11918 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2adb
11919 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
11920 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2adc
11921 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
11922 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2add
11923 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
11924 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2ade
11925 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
11926 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2adf
11927 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
11928 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2ae0
11929 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
11930 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2ae1
11931 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
11932 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2ae2
11933 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
11934 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2ae3
11935 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
11936 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2ae4
11937 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
11938 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2ae5
11939 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
11940 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2ae6
11941 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
11942 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2ae7
11943 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
11944 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2ae8
11945 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
11946 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2ae9
11947 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
11948 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2aea
11949 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
11950 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2aeb
11951 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
11952 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2aec
11953 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
11954 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2aed
11955 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
11956 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2aee
11957 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
11958 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2aef
11959 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
11960 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2af0
11961 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
11962 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2af1
11963 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
11964 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2af2
11965 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
11966 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2af3
11967 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
11968 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2af4
11969 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
11970 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2af5
11971 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
11972 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2af6
11973 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
11974 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2af7
11975 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
11976 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2af8
11977 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
11978 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2af9
11979 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
11980 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2afa
11981 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
11982 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2afb
11983 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
11984 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2afc
11985 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
11986 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2afd
11987 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
11988 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2afe
11989 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
11990 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2aff
11991 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
11992 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2b00
11993 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
11994 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2b01
11995 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
11996 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2b02
11997 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
11998 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2b03
11999 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
12000 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2b04
12001 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
12002 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2b05
12003 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
12004 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2b06
12005 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
12006 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2b07
12007 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
12008 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2b08
12009 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
12010 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2b09
12011 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
12012 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2b0a
12013 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
12014 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2b0b
12015 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
12016 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2b0c
12017 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
12018 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2b0d
12019 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
12020 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2b0e
12021 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
12022 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2b0f
12023 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
12024 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2b10
12025 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
12026 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2b11
12027 #define regDCIO_UNIPHY2_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
12028 
12029 
12030 // addressBlock: dce_dc_dcio_dcio_uniphy3_dispdec
12031 // base address: 0xa20
12032 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2bb0
12033 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
12034 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2bb1
12035 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
12036 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2bb2
12037 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
12038 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2bb3
12039 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
12040 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2bb4
12041 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
12042 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2bb5
12043 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
12044 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2bb6
12045 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
12046 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2bb7
12047 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
12048 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2bb8
12049 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
12050 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2bb9
12051 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
12052 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2bba
12053 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
12054 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2bbb
12055 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
12056 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2bbc
12057 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
12058 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2bbd
12059 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
12060 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2bbe
12061 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
12062 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2bbf
12063 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
12064 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2bc0
12065 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
12066 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2bc1
12067 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
12068 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2bc2
12069 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
12070 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2bc3
12071 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
12072 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2bc4
12073 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
12074 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2bc5
12075 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
12076 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2bc6
12077 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
12078 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2bc7
12079 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
12080 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2bc8
12081 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
12082 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2bc9
12083 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
12084 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2bca
12085 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
12086 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2bcb
12087 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
12088 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2bcc
12089 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
12090 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2bcd
12091 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
12092 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2bce
12093 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
12094 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2bcf
12095 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
12096 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2bd0
12097 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
12098 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2bd1
12099 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
12100 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2bd2
12101 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
12102 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2bd3
12103 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
12104 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2bd4
12105 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
12106 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2bd5
12107 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
12108 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2bd6
12109 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
12110 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2bd7
12111 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
12112 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2bd8
12113 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
12114 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2bd9
12115 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
12116 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2bda
12117 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
12118 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2bdb
12119 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
12120 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2bdc
12121 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
12122 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2bdd
12123 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
12124 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2bde
12125 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
12126 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2bdf
12127 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
12128 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2be0
12129 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
12130 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2be1
12131 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
12132 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2be2
12133 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
12134 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2be3
12135 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
12136 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2be4
12137 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
12138 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2be5
12139 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
12140 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2be6
12141 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
12142 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2be7
12143 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
12144 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2be8
12145 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
12146 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2be9
12147 #define regDCIO_UNIPHY3_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
12148 
12149 
12150 // addressBlock: dce_dc_dcio_dcio_uniphy4_dispdec
12151 // base address: 0xd80
12152 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED0                                                     0x2c88
12153 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED0_BASE_IDX                                            2
12154 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED1                                                     0x2c89
12155 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED1_BASE_IDX                                            2
12156 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED2                                                     0x2c8a
12157 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED2_BASE_IDX                                            2
12158 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED3                                                     0x2c8b
12159 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED3_BASE_IDX                                            2
12160 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED4                                                     0x2c8c
12161 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED4_BASE_IDX                                            2
12162 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED5                                                     0x2c8d
12163 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED5_BASE_IDX                                            2
12164 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED6                                                     0x2c8e
12165 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED6_BASE_IDX                                            2
12166 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED7                                                     0x2c8f
12167 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED7_BASE_IDX                                            2
12168 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED8                                                     0x2c90
12169 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED8_BASE_IDX                                            2
12170 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED9                                                     0x2c91
12171 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED9_BASE_IDX                                            2
12172 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED10                                                    0x2c92
12173 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED10_BASE_IDX                                           2
12174 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED11                                                    0x2c93
12175 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED11_BASE_IDX                                           2
12176 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED12                                                    0x2c94
12177 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED12_BASE_IDX                                           2
12178 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED13                                                    0x2c95
12179 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED13_BASE_IDX                                           2
12180 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED14                                                    0x2c96
12181 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED14_BASE_IDX                                           2
12182 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED15                                                    0x2c97
12183 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED15_BASE_IDX                                           2
12184 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED16                                                    0x2c98
12185 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED16_BASE_IDX                                           2
12186 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED17                                                    0x2c99
12187 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED17_BASE_IDX                                           2
12188 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED18                                                    0x2c9a
12189 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED18_BASE_IDX                                           2
12190 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED19                                                    0x2c9b
12191 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED19_BASE_IDX                                           2
12192 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED20                                                    0x2c9c
12193 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED20_BASE_IDX                                           2
12194 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED21                                                    0x2c9d
12195 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED21_BASE_IDX                                           2
12196 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED22                                                    0x2c9e
12197 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED22_BASE_IDX                                           2
12198 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED23                                                    0x2c9f
12199 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED23_BASE_IDX                                           2
12200 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED24                                                    0x2ca0
12201 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED24_BASE_IDX                                           2
12202 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED25                                                    0x2ca1
12203 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED25_BASE_IDX                                           2
12204 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED26                                                    0x2ca2
12205 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED26_BASE_IDX                                           2
12206 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED27                                                    0x2ca3
12207 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED27_BASE_IDX                                           2
12208 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED28                                                    0x2ca4
12209 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED28_BASE_IDX                                           2
12210 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED29                                                    0x2ca5
12211 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED29_BASE_IDX                                           2
12212 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED30                                                    0x2ca6
12213 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED30_BASE_IDX                                           2
12214 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED31                                                    0x2ca7
12215 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED31_BASE_IDX                                           2
12216 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED32                                                    0x2ca8
12217 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED32_BASE_IDX                                           2
12218 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED33                                                    0x2ca9
12219 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED33_BASE_IDX                                           2
12220 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED34                                                    0x2caa
12221 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED34_BASE_IDX                                           2
12222 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED35                                                    0x2cab
12223 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED35_BASE_IDX                                           2
12224 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED36                                                    0x2cac
12225 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED36_BASE_IDX                                           2
12226 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED37                                                    0x2cad
12227 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED37_BASE_IDX                                           2
12228 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED38                                                    0x2cae
12229 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED38_BASE_IDX                                           2
12230 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED39                                                    0x2caf
12231 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED39_BASE_IDX                                           2
12232 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED40                                                    0x2cb0
12233 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED40_BASE_IDX                                           2
12234 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED41                                                    0x2cb1
12235 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED41_BASE_IDX                                           2
12236 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED42                                                    0x2cb2
12237 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED42_BASE_IDX                                           2
12238 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED43                                                    0x2cb3
12239 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED43_BASE_IDX                                           2
12240 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED44                                                    0x2cb4
12241 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED44_BASE_IDX                                           2
12242 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED45                                                    0x2cb5
12243 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED45_BASE_IDX                                           2
12244 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED46                                                    0x2cb6
12245 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED46_BASE_IDX                                           2
12246 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED47                                                    0x2cb7
12247 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED47_BASE_IDX                                           2
12248 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED48                                                    0x2cb8
12249 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED48_BASE_IDX                                           2
12250 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED49                                                    0x2cb9
12251 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED49_BASE_IDX                                           2
12252 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED50                                                    0x2cba
12253 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED50_BASE_IDX                                           2
12254 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED51                                                    0x2cbb
12255 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED51_BASE_IDX                                           2
12256 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED52                                                    0x2cbc
12257 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED52_BASE_IDX                                           2
12258 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED53                                                    0x2cbd
12259 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED53_BASE_IDX                                           2
12260 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED54                                                    0x2cbe
12261 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED54_BASE_IDX                                           2
12262 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED55                                                    0x2cbf
12263 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED55_BASE_IDX                                           2
12264 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED56                                                    0x2cc0
12265 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED56_BASE_IDX                                           2
12266 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED57                                                    0x2cc1
12267 #define regDCIO_UNIPHY4_UNIPHY_MACRO_CNTL_RESERVED57_BASE_IDX                                           2
12268 
12269 
12270 // addressBlock: dce_dc_pwrseq0_dispdec_pwrseq_dispdec
12271 // base address: 0x0
12272 #define regPWRSEQ0_DC_GPIO_PWRSEQ_EN                                                                    0x2f10
12273 #define regPWRSEQ0_DC_GPIO_PWRSEQ_EN_BASE_IDX                                                           2
12274 #define regPWRSEQ0_DC_GPIO_PWRSEQ_CTRL                                                                  0x2f11
12275 #define regPWRSEQ0_DC_GPIO_PWRSEQ_CTRL_BASE_IDX                                                         2
12276 #define regPWRSEQ0_DC_GPIO_PWRSEQ_MASK                                                                  0x2f12
12277 #define regPWRSEQ0_DC_GPIO_PWRSEQ_MASK_BASE_IDX                                                         2
12278 #define regPWRSEQ0_DC_GPIO_PWRSEQ_A_Y                                                                   0x2f13
12279 #define regPWRSEQ0_DC_GPIO_PWRSEQ_A_Y_BASE_IDX                                                          2
12280 #define regPWRSEQ0_PANEL_PWRSEQ_CNTL                                                                    0x2f14
12281 #define regPWRSEQ0_PANEL_PWRSEQ_CNTL_BASE_IDX                                                           2
12282 #define regPWRSEQ0_PANEL_PWRSEQ_STATE                                                                   0x2f15
12283 #define regPWRSEQ0_PANEL_PWRSEQ_STATE_BASE_IDX                                                          2
12284 #define regPWRSEQ0_PANEL_PWRSEQ_DELAY1                                                                  0x2f16
12285 #define regPWRSEQ0_PANEL_PWRSEQ_DELAY1_BASE_IDX                                                         2
12286 #define regPWRSEQ0_PANEL_PWRSEQ_DELAY2                                                                  0x2f17
12287 #define regPWRSEQ0_PANEL_PWRSEQ_DELAY2_BASE_IDX                                                         2
12288 #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV1                                                                0x2f18
12289 #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV1_BASE_IDX                                                       2
12290 #define regPWRSEQ0_BL_PWM_CNTL                                                                          0x2f19
12291 #define regPWRSEQ0_BL_PWM_CNTL_BASE_IDX                                                                 2
12292 #define regPWRSEQ0_BL_PWM_CNTL2                                                                         0x2f1a
12293 #define regPWRSEQ0_BL_PWM_CNTL2_BASE_IDX                                                                2
12294 #define regPWRSEQ0_BL_PWM_PERIOD_CNTL                                                                   0x2f1b
12295 #define regPWRSEQ0_BL_PWM_PERIOD_CNTL_BASE_IDX                                                          2
12296 #define regPWRSEQ0_BL_PWM_GRP1_REG_LOCK                                                                 0x2f1c
12297 #define regPWRSEQ0_BL_PWM_GRP1_REG_LOCK_BASE_IDX                                                        2
12298 #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV2                                                                0x2f1d
12299 #define regPWRSEQ0_PANEL_PWRSEQ_REF_DIV2_BASE_IDX                                                       2
12300 #define regPWRSEQ0_PWRSEQ_SPARE                                                                         0x2f21
12301 #define regPWRSEQ0_PWRSEQ_SPARE_BASE_IDX                                                                2
12302 
12303 
12304 // addressBlock: dce_dc_pwrseq1_dispdec_pwrseq_dispdec
12305 // base address: 0x1b0
12306 #define regPWRSEQ1_DC_GPIO_PWRSEQ_EN                                                                    0x2f7c
12307 #define regPWRSEQ1_DC_GPIO_PWRSEQ_EN_BASE_IDX                                                           2
12308 #define regPWRSEQ1_DC_GPIO_PWRSEQ_CTRL                                                                  0x2f7d
12309 #define regPWRSEQ1_DC_GPIO_PWRSEQ_CTRL_BASE_IDX                                                         2
12310 #define regPWRSEQ1_DC_GPIO_PWRSEQ_MASK                                                                  0x2f7e
12311 #define regPWRSEQ1_DC_GPIO_PWRSEQ_MASK_BASE_IDX                                                         2
12312 #define regPWRSEQ1_DC_GPIO_PWRSEQ_A_Y                                                                   0x2f7f
12313 #define regPWRSEQ1_DC_GPIO_PWRSEQ_A_Y_BASE_IDX                                                          2
12314 #define regPWRSEQ1_PANEL_PWRSEQ_CNTL                                                                    0x2f80
12315 #define regPWRSEQ1_PANEL_PWRSEQ_CNTL_BASE_IDX                                                           2
12316 #define regPWRSEQ1_PANEL_PWRSEQ_STATE                                                                   0x2f81
12317 #define regPWRSEQ1_PANEL_PWRSEQ_STATE_BASE_IDX                                                          2
12318 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1                                                                  0x2f82
12319 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY1_BASE_IDX                                                         2
12320 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY2                                                                  0x2f83
12321 #define regPWRSEQ1_PANEL_PWRSEQ_DELAY2_BASE_IDX                                                         2
12322 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1                                                                0x2f84
12323 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV1_BASE_IDX                                                       2
12324 #define regPWRSEQ1_BL_PWM_CNTL                                                                          0x2f85
12325 #define regPWRSEQ1_BL_PWM_CNTL_BASE_IDX                                                                 2
12326 #define regPWRSEQ1_BL_PWM_CNTL2                                                                         0x2f86
12327 #define regPWRSEQ1_BL_PWM_CNTL2_BASE_IDX                                                                2
12328 #define regPWRSEQ1_BL_PWM_PERIOD_CNTL                                                                   0x2f87
12329 #define regPWRSEQ1_BL_PWM_PERIOD_CNTL_BASE_IDX                                                          2
12330 #define regPWRSEQ1_BL_PWM_GRP1_REG_LOCK                                                                 0x2f88
12331 #define regPWRSEQ1_BL_PWM_GRP1_REG_LOCK_BASE_IDX                                                        2
12332 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV2                                                                0x2f89
12333 #define regPWRSEQ1_PANEL_PWRSEQ_REF_DIV2_BASE_IDX                                                       2
12334 #define regPWRSEQ1_PWRSEQ_SPARE                                                                         0x2f8d
12335 #define regPWRSEQ1_PWRSEQ_SPARE_BASE_IDX                                                                2
12336 
12337 
12338 // addressBlock: dce_dc_dsc0_dispdec_dscc_dispdec
12339 // base address: 0x0
12340 #define regDSCC0_DSCC_CONFIG0                                                                           0x300a
12341 #define regDSCC0_DSCC_CONFIG0_BASE_IDX                                                                  2
12342 #define regDSCC0_DSCC_CONFIG1                                                                           0x300b
12343 #define regDSCC0_DSCC_CONFIG1_BASE_IDX                                                                  2
12344 #define regDSCC0_DSCC_STATUS                                                                            0x300c
12345 #define regDSCC0_DSCC_STATUS_BASE_IDX                                                                   2
12346 #define regDSCC0_DSCC_INTERRUPT_CONTROL_STATUS                                                          0x300d
12347 #define regDSCC0_DSCC_INTERRUPT_CONTROL_STATUS_BASE_IDX                                                 2
12348 #define regDSCC0_DSCC_PPS_CONFIG0                                                                       0x300e
12349 #define regDSCC0_DSCC_PPS_CONFIG0_BASE_IDX                                                              2
12350 #define regDSCC0_DSCC_PPS_CONFIG1                                                                       0x300f
12351 #define regDSCC0_DSCC_PPS_CONFIG1_BASE_IDX                                                              2
12352 #define regDSCC0_DSCC_PPS_CONFIG2                                                                       0x3010
12353 #define regDSCC0_DSCC_PPS_CONFIG2_BASE_IDX                                                              2
12354 #define regDSCC0_DSCC_PPS_CONFIG3                                                                       0x3011
12355 #define regDSCC0_DSCC_PPS_CONFIG3_BASE_IDX                                                              2
12356 #define regDSCC0_DSCC_PPS_CONFIG4                                                                       0x3012
12357 #define regDSCC0_DSCC_PPS_CONFIG4_BASE_IDX                                                              2
12358 #define regDSCC0_DSCC_PPS_CONFIG5                                                                       0x3013
12359 #define regDSCC0_DSCC_PPS_CONFIG5_BASE_IDX                                                              2
12360 #define regDSCC0_DSCC_PPS_CONFIG6                                                                       0x3014
12361 #define regDSCC0_DSCC_PPS_CONFIG6_BASE_IDX                                                              2
12362 #define regDSCC0_DSCC_PPS_CONFIG7                                                                       0x3015
12363 #define regDSCC0_DSCC_PPS_CONFIG7_BASE_IDX                                                              2
12364 #define regDSCC0_DSCC_PPS_CONFIG8                                                                       0x3016
12365 #define regDSCC0_DSCC_PPS_CONFIG8_BASE_IDX                                                              2
12366 #define regDSCC0_DSCC_PPS_CONFIG9                                                                       0x3017
12367 #define regDSCC0_DSCC_PPS_CONFIG9_BASE_IDX                                                              2
12368 #define regDSCC0_DSCC_PPS_CONFIG10                                                                      0x3018
12369 #define regDSCC0_DSCC_PPS_CONFIG10_BASE_IDX                                                             2
12370 #define regDSCC0_DSCC_PPS_CONFIG11                                                                      0x3019
12371 #define regDSCC0_DSCC_PPS_CONFIG11_BASE_IDX                                                             2
12372 #define regDSCC0_DSCC_PPS_CONFIG12                                                                      0x301a
12373 #define regDSCC0_DSCC_PPS_CONFIG12_BASE_IDX                                                             2
12374 #define regDSCC0_DSCC_PPS_CONFIG13                                                                      0x301b
12375 #define regDSCC0_DSCC_PPS_CONFIG13_BASE_IDX                                                             2
12376 #define regDSCC0_DSCC_PPS_CONFIG14                                                                      0x301c
12377 #define regDSCC0_DSCC_PPS_CONFIG14_BASE_IDX                                                             2
12378 #define regDSCC0_DSCC_PPS_CONFIG15                                                                      0x301d
12379 #define regDSCC0_DSCC_PPS_CONFIG15_BASE_IDX                                                             2
12380 #define regDSCC0_DSCC_PPS_CONFIG16                                                                      0x301e
12381 #define regDSCC0_DSCC_PPS_CONFIG16_BASE_IDX                                                             2
12382 #define regDSCC0_DSCC_PPS_CONFIG17                                                                      0x301f
12383 #define regDSCC0_DSCC_PPS_CONFIG17_BASE_IDX                                                             2
12384 #define regDSCC0_DSCC_PPS_CONFIG18                                                                      0x3020
12385 #define regDSCC0_DSCC_PPS_CONFIG18_BASE_IDX                                                             2
12386 #define regDSCC0_DSCC_PPS_CONFIG19                                                                      0x3021
12387 #define regDSCC0_DSCC_PPS_CONFIG19_BASE_IDX                                                             2
12388 #define regDSCC0_DSCC_PPS_CONFIG20                                                                      0x3022
12389 #define regDSCC0_DSCC_PPS_CONFIG20_BASE_IDX                                                             2
12390 #define regDSCC0_DSCC_PPS_CONFIG21                                                                      0x3023
12391 #define regDSCC0_DSCC_PPS_CONFIG21_BASE_IDX                                                             2
12392 #define regDSCC0_DSCC_PPS_CONFIG22                                                                      0x3024
12393 #define regDSCC0_DSCC_PPS_CONFIG22_BASE_IDX                                                             2
12394 #define regDSCC0_DSCC_MEM_POWER_CONTROL                                                                 0x3025
12395 #define regDSCC0_DSCC_MEM_POWER_CONTROL_BASE_IDX                                                        2
12396 #define regDSCC0_DSCC_R_Y_SQUARED_ERROR_LOWER                                                           0x3026
12397 #define regDSCC0_DSCC_R_Y_SQUARED_ERROR_LOWER_BASE_IDX                                                  2
12398 #define regDSCC0_DSCC_R_Y_SQUARED_ERROR_UPPER                                                           0x3027
12399 #define regDSCC0_DSCC_R_Y_SQUARED_ERROR_UPPER_BASE_IDX                                                  2
12400 #define regDSCC0_DSCC_G_CB_SQUARED_ERROR_LOWER                                                          0x3028
12401 #define regDSCC0_DSCC_G_CB_SQUARED_ERROR_LOWER_BASE_IDX                                                 2
12402 #define regDSCC0_DSCC_G_CB_SQUARED_ERROR_UPPER                                                          0x3029
12403 #define regDSCC0_DSCC_G_CB_SQUARED_ERROR_UPPER_BASE_IDX                                                 2
12404 #define regDSCC0_DSCC_B_CR_SQUARED_ERROR_LOWER                                                          0x302a
12405 #define regDSCC0_DSCC_B_CR_SQUARED_ERROR_LOWER_BASE_IDX                                                 2
12406 #define regDSCC0_DSCC_B_CR_SQUARED_ERROR_UPPER                                                          0x302b
12407 #define regDSCC0_DSCC_B_CR_SQUARED_ERROR_UPPER_BASE_IDX                                                 2
12408 #define regDSCC0_DSCC_MAX_ABS_ERROR0                                                                    0x302c
12409 #define regDSCC0_DSCC_MAX_ABS_ERROR0_BASE_IDX                                                           2
12410 #define regDSCC0_DSCC_MAX_ABS_ERROR1                                                                    0x302d
12411 #define regDSCC0_DSCC_MAX_ABS_ERROR1_BASE_IDX                                                           2
12412 #define regDSCC0_DSCC_RATE_BUFFER0_MAX_FULLNESS_LEVEL                                                   0x302e
12413 #define regDSCC0_DSCC_RATE_BUFFER0_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12414 #define regDSCC0_DSCC_RATE_BUFFER1_MAX_FULLNESS_LEVEL                                                   0x302f
12415 #define regDSCC0_DSCC_RATE_BUFFER1_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12416 #define regDSCC0_DSCC_RATE_BUFFER2_MAX_FULLNESS_LEVEL                                                   0x3030
12417 #define regDSCC0_DSCC_RATE_BUFFER2_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12418 #define regDSCC0_DSCC_RATE_BUFFER3_MAX_FULLNESS_LEVEL                                                   0x3031
12419 #define regDSCC0_DSCC_RATE_BUFFER3_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12420 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER0_MAX_FULLNESS_LEVEL                                           0x3032
12421 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER0_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12422 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER1_MAX_FULLNESS_LEVEL                                           0x3033
12423 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER1_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12424 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER2_MAX_FULLNESS_LEVEL                                           0x3034
12425 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER2_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12426 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER3_MAX_FULLNESS_LEVEL                                           0x3035
12427 #define regDSCC0_DSCC_RATE_CONTROL_BUFFER3_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12428 #define regDSCC0_DSCC_TEST_DEBUG_BUS_ROTATE                                                             0x303a
12429 #define regDSCC0_DSCC_TEST_DEBUG_BUS_ROTATE_BASE_IDX                                                    2
12430 
12431 
12432 // addressBlock: dce_dc_dsc0_dispdec_dsccif_dispdec
12433 // base address: 0x0
12434 #define regDSCCIF0_DSCCIF_CONFIG0                                                                       0x3005
12435 #define regDSCCIF0_DSCCIF_CONFIG0_BASE_IDX                                                              2
12436 #define regDSCCIF0_DSCCIF_CONFIG1                                                                       0x3006
12437 #define regDSCCIF0_DSCCIF_CONFIG1_BASE_IDX                                                              2
12438 
12439 
12440 // addressBlock: dce_dc_dsc0_dispdec_dsc_top_dispdec
12441 // base address: 0x0
12442 #define regDSC_TOP0_DSC_TOP_CONTROL                                                                     0x3000
12443 #define regDSC_TOP0_DSC_TOP_CONTROL_BASE_IDX                                                            2
12444 #define regDSC_TOP0_DSC_DEBUG_CONTROL                                                                   0x3001
12445 #define regDSC_TOP0_DSC_DEBUG_CONTROL_BASE_IDX                                                          2
12446 
12447 
12448 // addressBlock: dce_dc_dsc0_dispdec_dsc_dcperfmon_dc_perfmon_dispdec
12449 // base address: 0xc140
12450 #define regDC_PERFMON19_PERFCOUNTER_CNTL                                                                0x3050
12451 #define regDC_PERFMON19_PERFCOUNTER_CNTL_BASE_IDX                                                       2
12452 #define regDC_PERFMON19_PERFCOUNTER_CNTL2                                                               0x3051
12453 #define regDC_PERFMON19_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
12454 #define regDC_PERFMON19_PERFCOUNTER_STATE                                                               0x3052
12455 #define regDC_PERFMON19_PERFCOUNTER_STATE_BASE_IDX                                                      2
12456 #define regDC_PERFMON19_PERFMON_CNTL                                                                    0x3053
12457 #define regDC_PERFMON19_PERFMON_CNTL_BASE_IDX                                                           2
12458 #define regDC_PERFMON19_PERFMON_CNTL2                                                                   0x3054
12459 #define regDC_PERFMON19_PERFMON_CNTL2_BASE_IDX                                                          2
12460 #define regDC_PERFMON19_PERFMON_CVALUE_INT_MISC                                                         0x3055
12461 #define regDC_PERFMON19_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
12462 #define regDC_PERFMON19_PERFMON_CVALUE_LOW                                                              0x3056
12463 #define regDC_PERFMON19_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
12464 #define regDC_PERFMON19_PERFMON_HI                                                                      0x3057
12465 #define regDC_PERFMON19_PERFMON_HI_BASE_IDX                                                             2
12466 #define regDC_PERFMON19_PERFMON_LOW                                                                     0x3058
12467 #define regDC_PERFMON19_PERFMON_LOW_BASE_IDX                                                            2
12468 
12469 
12470 // addressBlock: dce_dc_dsc1_dispdec_dscc_dispdec
12471 // base address: 0x170
12472 #define regDSCC1_DSCC_CONFIG0                                                                           0x3066
12473 #define regDSCC1_DSCC_CONFIG0_BASE_IDX                                                                  2
12474 #define regDSCC1_DSCC_CONFIG1                                                                           0x3067
12475 #define regDSCC1_DSCC_CONFIG1_BASE_IDX                                                                  2
12476 #define regDSCC1_DSCC_STATUS                                                                            0x3068
12477 #define regDSCC1_DSCC_STATUS_BASE_IDX                                                                   2
12478 #define regDSCC1_DSCC_INTERRUPT_CONTROL_STATUS                                                          0x3069
12479 #define regDSCC1_DSCC_INTERRUPT_CONTROL_STATUS_BASE_IDX                                                 2
12480 #define regDSCC1_DSCC_PPS_CONFIG0                                                                       0x306a
12481 #define regDSCC1_DSCC_PPS_CONFIG0_BASE_IDX                                                              2
12482 #define regDSCC1_DSCC_PPS_CONFIG1                                                                       0x306b
12483 #define regDSCC1_DSCC_PPS_CONFIG1_BASE_IDX                                                              2
12484 #define regDSCC1_DSCC_PPS_CONFIG2                                                                       0x306c
12485 #define regDSCC1_DSCC_PPS_CONFIG2_BASE_IDX                                                              2
12486 #define regDSCC1_DSCC_PPS_CONFIG3                                                                       0x306d
12487 #define regDSCC1_DSCC_PPS_CONFIG3_BASE_IDX                                                              2
12488 #define regDSCC1_DSCC_PPS_CONFIG4                                                                       0x306e
12489 #define regDSCC1_DSCC_PPS_CONFIG4_BASE_IDX                                                              2
12490 #define regDSCC1_DSCC_PPS_CONFIG5                                                                       0x306f
12491 #define regDSCC1_DSCC_PPS_CONFIG5_BASE_IDX                                                              2
12492 #define regDSCC1_DSCC_PPS_CONFIG6                                                                       0x3070
12493 #define regDSCC1_DSCC_PPS_CONFIG6_BASE_IDX                                                              2
12494 #define regDSCC1_DSCC_PPS_CONFIG7                                                                       0x3071
12495 #define regDSCC1_DSCC_PPS_CONFIG7_BASE_IDX                                                              2
12496 #define regDSCC1_DSCC_PPS_CONFIG8                                                                       0x3072
12497 #define regDSCC1_DSCC_PPS_CONFIG8_BASE_IDX                                                              2
12498 #define regDSCC1_DSCC_PPS_CONFIG9                                                                       0x3073
12499 #define regDSCC1_DSCC_PPS_CONFIG9_BASE_IDX                                                              2
12500 #define regDSCC1_DSCC_PPS_CONFIG10                                                                      0x3074
12501 #define regDSCC1_DSCC_PPS_CONFIG10_BASE_IDX                                                             2
12502 #define regDSCC1_DSCC_PPS_CONFIG11                                                                      0x3075
12503 #define regDSCC1_DSCC_PPS_CONFIG11_BASE_IDX                                                             2
12504 #define regDSCC1_DSCC_PPS_CONFIG12                                                                      0x3076
12505 #define regDSCC1_DSCC_PPS_CONFIG12_BASE_IDX                                                             2
12506 #define regDSCC1_DSCC_PPS_CONFIG13                                                                      0x3077
12507 #define regDSCC1_DSCC_PPS_CONFIG13_BASE_IDX                                                             2
12508 #define regDSCC1_DSCC_PPS_CONFIG14                                                                      0x3078
12509 #define regDSCC1_DSCC_PPS_CONFIG14_BASE_IDX                                                             2
12510 #define regDSCC1_DSCC_PPS_CONFIG15                                                                      0x3079
12511 #define regDSCC1_DSCC_PPS_CONFIG15_BASE_IDX                                                             2
12512 #define regDSCC1_DSCC_PPS_CONFIG16                                                                      0x307a
12513 #define regDSCC1_DSCC_PPS_CONFIG16_BASE_IDX                                                             2
12514 #define regDSCC1_DSCC_PPS_CONFIG17                                                                      0x307b
12515 #define regDSCC1_DSCC_PPS_CONFIG17_BASE_IDX                                                             2
12516 #define regDSCC1_DSCC_PPS_CONFIG18                                                                      0x307c
12517 #define regDSCC1_DSCC_PPS_CONFIG18_BASE_IDX                                                             2
12518 #define regDSCC1_DSCC_PPS_CONFIG19                                                                      0x307d
12519 #define regDSCC1_DSCC_PPS_CONFIG19_BASE_IDX                                                             2
12520 #define regDSCC1_DSCC_PPS_CONFIG20                                                                      0x307e
12521 #define regDSCC1_DSCC_PPS_CONFIG20_BASE_IDX                                                             2
12522 #define regDSCC1_DSCC_PPS_CONFIG21                                                                      0x307f
12523 #define regDSCC1_DSCC_PPS_CONFIG21_BASE_IDX                                                             2
12524 #define regDSCC1_DSCC_PPS_CONFIG22                                                                      0x3080
12525 #define regDSCC1_DSCC_PPS_CONFIG22_BASE_IDX                                                             2
12526 #define regDSCC1_DSCC_MEM_POWER_CONTROL                                                                 0x3081
12527 #define regDSCC1_DSCC_MEM_POWER_CONTROL_BASE_IDX                                                        2
12528 #define regDSCC1_DSCC_R_Y_SQUARED_ERROR_LOWER                                                           0x3082
12529 #define regDSCC1_DSCC_R_Y_SQUARED_ERROR_LOWER_BASE_IDX                                                  2
12530 #define regDSCC1_DSCC_R_Y_SQUARED_ERROR_UPPER                                                           0x3083
12531 #define regDSCC1_DSCC_R_Y_SQUARED_ERROR_UPPER_BASE_IDX                                                  2
12532 #define regDSCC1_DSCC_G_CB_SQUARED_ERROR_LOWER                                                          0x3084
12533 #define regDSCC1_DSCC_G_CB_SQUARED_ERROR_LOWER_BASE_IDX                                                 2
12534 #define regDSCC1_DSCC_G_CB_SQUARED_ERROR_UPPER                                                          0x3085
12535 #define regDSCC1_DSCC_G_CB_SQUARED_ERROR_UPPER_BASE_IDX                                                 2
12536 #define regDSCC1_DSCC_B_CR_SQUARED_ERROR_LOWER                                                          0x3086
12537 #define regDSCC1_DSCC_B_CR_SQUARED_ERROR_LOWER_BASE_IDX                                                 2
12538 #define regDSCC1_DSCC_B_CR_SQUARED_ERROR_UPPER                                                          0x3087
12539 #define regDSCC1_DSCC_B_CR_SQUARED_ERROR_UPPER_BASE_IDX                                                 2
12540 #define regDSCC1_DSCC_MAX_ABS_ERROR0                                                                    0x3088
12541 #define regDSCC1_DSCC_MAX_ABS_ERROR0_BASE_IDX                                                           2
12542 #define regDSCC1_DSCC_MAX_ABS_ERROR1                                                                    0x3089
12543 #define regDSCC1_DSCC_MAX_ABS_ERROR1_BASE_IDX                                                           2
12544 #define regDSCC1_DSCC_RATE_BUFFER0_MAX_FULLNESS_LEVEL                                                   0x308a
12545 #define regDSCC1_DSCC_RATE_BUFFER0_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12546 #define regDSCC1_DSCC_RATE_BUFFER1_MAX_FULLNESS_LEVEL                                                   0x308b
12547 #define regDSCC1_DSCC_RATE_BUFFER1_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12548 #define regDSCC1_DSCC_RATE_BUFFER2_MAX_FULLNESS_LEVEL                                                   0x308c
12549 #define regDSCC1_DSCC_RATE_BUFFER2_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12550 #define regDSCC1_DSCC_RATE_BUFFER3_MAX_FULLNESS_LEVEL                                                   0x308d
12551 #define regDSCC1_DSCC_RATE_BUFFER3_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12552 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER0_MAX_FULLNESS_LEVEL                                           0x308e
12553 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER0_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12554 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER1_MAX_FULLNESS_LEVEL                                           0x308f
12555 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER1_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12556 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER2_MAX_FULLNESS_LEVEL                                           0x3090
12557 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER2_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12558 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER3_MAX_FULLNESS_LEVEL                                           0x3091
12559 #define regDSCC1_DSCC_RATE_CONTROL_BUFFER3_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12560 #define regDSCC1_DSCC_TEST_DEBUG_BUS_ROTATE                                                             0x3096
12561 #define regDSCC1_DSCC_TEST_DEBUG_BUS_ROTATE_BASE_IDX                                                    2
12562 
12563 
12564 // addressBlock: dce_dc_dsc1_dispdec_dsccif_dispdec
12565 // base address: 0x170
12566 #define regDSCCIF1_DSCCIF_CONFIG0                                                                       0x3061
12567 #define regDSCCIF1_DSCCIF_CONFIG0_BASE_IDX                                                              2
12568 #define regDSCCIF1_DSCCIF_CONFIG1                                                                       0x3062
12569 #define regDSCCIF1_DSCCIF_CONFIG1_BASE_IDX                                                              2
12570 
12571 
12572 // addressBlock: dce_dc_dsc1_dispdec_dsc_top_dispdec
12573 // base address: 0x170
12574 #define regDSC_TOP1_DSC_TOP_CONTROL                                                                     0x305c
12575 #define regDSC_TOP1_DSC_TOP_CONTROL_BASE_IDX                                                            2
12576 #define regDSC_TOP1_DSC_DEBUG_CONTROL                                                                   0x305d
12577 #define regDSC_TOP1_DSC_DEBUG_CONTROL_BASE_IDX                                                          2
12578 
12579 
12580 // addressBlock: dce_dc_dsc1_dispdec_dsc_dcperfmon_dc_perfmon_dispdec
12581 // base address: 0xc2b0
12582 #define regDC_PERFMON20_PERFCOUNTER_CNTL                                                                0x30ac
12583 #define regDC_PERFMON20_PERFCOUNTER_CNTL_BASE_IDX                                                       2
12584 #define regDC_PERFMON20_PERFCOUNTER_CNTL2                                                               0x30ad
12585 #define regDC_PERFMON20_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
12586 #define regDC_PERFMON20_PERFCOUNTER_STATE                                                               0x30ae
12587 #define regDC_PERFMON20_PERFCOUNTER_STATE_BASE_IDX                                                      2
12588 #define regDC_PERFMON20_PERFMON_CNTL                                                                    0x30af
12589 #define regDC_PERFMON20_PERFMON_CNTL_BASE_IDX                                                           2
12590 #define regDC_PERFMON20_PERFMON_CNTL2                                                                   0x30b0
12591 #define regDC_PERFMON20_PERFMON_CNTL2_BASE_IDX                                                          2
12592 #define regDC_PERFMON20_PERFMON_CVALUE_INT_MISC                                                         0x30b1
12593 #define regDC_PERFMON20_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
12594 #define regDC_PERFMON20_PERFMON_CVALUE_LOW                                                              0x30b2
12595 #define regDC_PERFMON20_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
12596 #define regDC_PERFMON20_PERFMON_HI                                                                      0x30b3
12597 #define regDC_PERFMON20_PERFMON_HI_BASE_IDX                                                             2
12598 #define regDC_PERFMON20_PERFMON_LOW                                                                     0x30b4
12599 #define regDC_PERFMON20_PERFMON_LOW_BASE_IDX                                                            2
12600 
12601 
12602 // addressBlock: dce_dc_dsc2_dispdec_dscc_dispdec
12603 // base address: 0x2e0
12604 #define regDSCC2_DSCC_CONFIG0                                                                           0x30c2
12605 #define regDSCC2_DSCC_CONFIG0_BASE_IDX                                                                  2
12606 #define regDSCC2_DSCC_CONFIG1                                                                           0x30c3
12607 #define regDSCC2_DSCC_CONFIG1_BASE_IDX                                                                  2
12608 #define regDSCC2_DSCC_STATUS                                                                            0x30c4
12609 #define regDSCC2_DSCC_STATUS_BASE_IDX                                                                   2
12610 #define regDSCC2_DSCC_INTERRUPT_CONTROL_STATUS                                                          0x30c5
12611 #define regDSCC2_DSCC_INTERRUPT_CONTROL_STATUS_BASE_IDX                                                 2
12612 #define regDSCC2_DSCC_PPS_CONFIG0                                                                       0x30c6
12613 #define regDSCC2_DSCC_PPS_CONFIG0_BASE_IDX                                                              2
12614 #define regDSCC2_DSCC_PPS_CONFIG1                                                                       0x30c7
12615 #define regDSCC2_DSCC_PPS_CONFIG1_BASE_IDX                                                              2
12616 #define regDSCC2_DSCC_PPS_CONFIG2                                                                       0x30c8
12617 #define regDSCC2_DSCC_PPS_CONFIG2_BASE_IDX                                                              2
12618 #define regDSCC2_DSCC_PPS_CONFIG3                                                                       0x30c9
12619 #define regDSCC2_DSCC_PPS_CONFIG3_BASE_IDX                                                              2
12620 #define regDSCC2_DSCC_PPS_CONFIG4                                                                       0x30ca
12621 #define regDSCC2_DSCC_PPS_CONFIG4_BASE_IDX                                                              2
12622 #define regDSCC2_DSCC_PPS_CONFIG5                                                                       0x30cb
12623 #define regDSCC2_DSCC_PPS_CONFIG5_BASE_IDX                                                              2
12624 #define regDSCC2_DSCC_PPS_CONFIG6                                                                       0x30cc
12625 #define regDSCC2_DSCC_PPS_CONFIG6_BASE_IDX                                                              2
12626 #define regDSCC2_DSCC_PPS_CONFIG7                                                                       0x30cd
12627 #define regDSCC2_DSCC_PPS_CONFIG7_BASE_IDX                                                              2
12628 #define regDSCC2_DSCC_PPS_CONFIG8                                                                       0x30ce
12629 #define regDSCC2_DSCC_PPS_CONFIG8_BASE_IDX                                                              2
12630 #define regDSCC2_DSCC_PPS_CONFIG9                                                                       0x30cf
12631 #define regDSCC2_DSCC_PPS_CONFIG9_BASE_IDX                                                              2
12632 #define regDSCC2_DSCC_PPS_CONFIG10                                                                      0x30d0
12633 #define regDSCC2_DSCC_PPS_CONFIG10_BASE_IDX                                                             2
12634 #define regDSCC2_DSCC_PPS_CONFIG11                                                                      0x30d1
12635 #define regDSCC2_DSCC_PPS_CONFIG11_BASE_IDX                                                             2
12636 #define regDSCC2_DSCC_PPS_CONFIG12                                                                      0x30d2
12637 #define regDSCC2_DSCC_PPS_CONFIG12_BASE_IDX                                                             2
12638 #define regDSCC2_DSCC_PPS_CONFIG13                                                                      0x30d3
12639 #define regDSCC2_DSCC_PPS_CONFIG13_BASE_IDX                                                             2
12640 #define regDSCC2_DSCC_PPS_CONFIG14                                                                      0x30d4
12641 #define regDSCC2_DSCC_PPS_CONFIG14_BASE_IDX                                                             2
12642 #define regDSCC2_DSCC_PPS_CONFIG15                                                                      0x30d5
12643 #define regDSCC2_DSCC_PPS_CONFIG15_BASE_IDX                                                             2
12644 #define regDSCC2_DSCC_PPS_CONFIG16                                                                      0x30d6
12645 #define regDSCC2_DSCC_PPS_CONFIG16_BASE_IDX                                                             2
12646 #define regDSCC2_DSCC_PPS_CONFIG17                                                                      0x30d7
12647 #define regDSCC2_DSCC_PPS_CONFIG17_BASE_IDX                                                             2
12648 #define regDSCC2_DSCC_PPS_CONFIG18                                                                      0x30d8
12649 #define regDSCC2_DSCC_PPS_CONFIG18_BASE_IDX                                                             2
12650 #define regDSCC2_DSCC_PPS_CONFIG19                                                                      0x30d9
12651 #define regDSCC2_DSCC_PPS_CONFIG19_BASE_IDX                                                             2
12652 #define regDSCC2_DSCC_PPS_CONFIG20                                                                      0x30da
12653 #define regDSCC2_DSCC_PPS_CONFIG20_BASE_IDX                                                             2
12654 #define regDSCC2_DSCC_PPS_CONFIG21                                                                      0x30db
12655 #define regDSCC2_DSCC_PPS_CONFIG21_BASE_IDX                                                             2
12656 #define regDSCC2_DSCC_PPS_CONFIG22                                                                      0x30dc
12657 #define regDSCC2_DSCC_PPS_CONFIG22_BASE_IDX                                                             2
12658 #define regDSCC2_DSCC_MEM_POWER_CONTROL                                                                 0x30dd
12659 #define regDSCC2_DSCC_MEM_POWER_CONTROL_BASE_IDX                                                        2
12660 #define regDSCC2_DSCC_R_Y_SQUARED_ERROR_LOWER                                                           0x30de
12661 #define regDSCC2_DSCC_R_Y_SQUARED_ERROR_LOWER_BASE_IDX                                                  2
12662 #define regDSCC2_DSCC_R_Y_SQUARED_ERROR_UPPER                                                           0x30df
12663 #define regDSCC2_DSCC_R_Y_SQUARED_ERROR_UPPER_BASE_IDX                                                  2
12664 #define regDSCC2_DSCC_G_CB_SQUARED_ERROR_LOWER                                                          0x30e0
12665 #define regDSCC2_DSCC_G_CB_SQUARED_ERROR_LOWER_BASE_IDX                                                 2
12666 #define regDSCC2_DSCC_G_CB_SQUARED_ERROR_UPPER                                                          0x30e1
12667 #define regDSCC2_DSCC_G_CB_SQUARED_ERROR_UPPER_BASE_IDX                                                 2
12668 #define regDSCC2_DSCC_B_CR_SQUARED_ERROR_LOWER                                                          0x30e2
12669 #define regDSCC2_DSCC_B_CR_SQUARED_ERROR_LOWER_BASE_IDX                                                 2
12670 #define regDSCC2_DSCC_B_CR_SQUARED_ERROR_UPPER                                                          0x30e3
12671 #define regDSCC2_DSCC_B_CR_SQUARED_ERROR_UPPER_BASE_IDX                                                 2
12672 #define regDSCC2_DSCC_MAX_ABS_ERROR0                                                                    0x30e4
12673 #define regDSCC2_DSCC_MAX_ABS_ERROR0_BASE_IDX                                                           2
12674 #define regDSCC2_DSCC_MAX_ABS_ERROR1                                                                    0x30e5
12675 #define regDSCC2_DSCC_MAX_ABS_ERROR1_BASE_IDX                                                           2
12676 #define regDSCC2_DSCC_RATE_BUFFER0_MAX_FULLNESS_LEVEL                                                   0x30e6
12677 #define regDSCC2_DSCC_RATE_BUFFER0_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12678 #define regDSCC2_DSCC_RATE_BUFFER1_MAX_FULLNESS_LEVEL                                                   0x30e7
12679 #define regDSCC2_DSCC_RATE_BUFFER1_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12680 #define regDSCC2_DSCC_RATE_BUFFER2_MAX_FULLNESS_LEVEL                                                   0x30e8
12681 #define regDSCC2_DSCC_RATE_BUFFER2_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12682 #define regDSCC2_DSCC_RATE_BUFFER3_MAX_FULLNESS_LEVEL                                                   0x30e9
12683 #define regDSCC2_DSCC_RATE_BUFFER3_MAX_FULLNESS_LEVEL_BASE_IDX                                          2
12684 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER0_MAX_FULLNESS_LEVEL                                           0x30ea
12685 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER0_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12686 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER1_MAX_FULLNESS_LEVEL                                           0x30eb
12687 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER1_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12688 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER2_MAX_FULLNESS_LEVEL                                           0x30ec
12689 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER2_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12690 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER3_MAX_FULLNESS_LEVEL                                           0x30ed
12691 #define regDSCC2_DSCC_RATE_CONTROL_BUFFER3_MAX_FULLNESS_LEVEL_BASE_IDX                                  2
12692 #define regDSCC2_DSCC_TEST_DEBUG_BUS_ROTATE                                                             0x30f2
12693 #define regDSCC2_DSCC_TEST_DEBUG_BUS_ROTATE_BASE_IDX                                                    2
12694 
12695 
12696 // addressBlock: dce_dc_dsc2_dispdec_dsccif_dispdec
12697 // base address: 0x2e0
12698 #define regDSCCIF2_DSCCIF_CONFIG0                                                                       0x30bd
12699 #define regDSCCIF2_DSCCIF_CONFIG0_BASE_IDX                                                              2
12700 #define regDSCCIF2_DSCCIF_CONFIG1                                                                       0x30be
12701 #define regDSCCIF2_DSCCIF_CONFIG1_BASE_IDX                                                              2
12702 
12703 
12704 // addressBlock: dce_dc_dsc2_dispdec_dsc_top_dispdec
12705 // base address: 0x2e0
12706 #define regDSC_TOP2_DSC_TOP_CONTROL                                                                     0x30b8
12707 #define regDSC_TOP2_DSC_TOP_CONTROL_BASE_IDX                                                            2
12708 #define regDSC_TOP2_DSC_DEBUG_CONTROL                                                                   0x30b9
12709 #define regDSC_TOP2_DSC_DEBUG_CONTROL_BASE_IDX                                                          2
12710 
12711 
12712 // addressBlock: dce_dc_dsc2_dispdec_dsc_dcperfmon_dc_perfmon_dispdec
12713 // base address: 0xc420
12714 #define regDC_PERFMON21_PERFCOUNTER_CNTL                                                                0x3108
12715 #define regDC_PERFMON21_PERFCOUNTER_CNTL_BASE_IDX                                                       2
12716 #define regDC_PERFMON21_PERFCOUNTER_CNTL2                                                               0x3109
12717 #define regDC_PERFMON21_PERFCOUNTER_CNTL2_BASE_IDX                                                      2
12718 #define regDC_PERFMON21_PERFCOUNTER_STATE                                                               0x310a
12719 #define regDC_PERFMON21_PERFCOUNTER_STATE_BASE_IDX                                                      2
12720 #define regDC_PERFMON21_PERFMON_CNTL                                                                    0x310b
12721 #define regDC_PERFMON21_PERFMON_CNTL_BASE_IDX                                                           2
12722 #define regDC_PERFMON21_PERFMON_CNTL2                                                                   0x310c
12723 #define regDC_PERFMON21_PERFMON_CNTL2_BASE_IDX                                                          2
12724 #define regDC_PERFMON21_PERFMON_CVALUE_INT_MISC                                                         0x310d
12725 #define regDC_PERFMON21_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                2
12726 #define regDC_PERFMON21_PERFMON_CVALUE_LOW                                                              0x310e
12727 #define regDC_PERFMON21_PERFMON_CVALUE_LOW_BASE_IDX                                                     2
12728 #define regDC_PERFMON21_PERFMON_HI                                                                      0x310f
12729 #define regDC_PERFMON21_PERFMON_HI_BASE_IDX                                                             2
12730 #define regDC_PERFMON21_PERFMON_LOW                                                                     0x3110
12731 #define regDC_PERFMON21_PERFMON_LOW_BASE_IDX                                                            2
12732 
12733 
12734 // addressBlock: dce_dc_hpo_hpo_top_dispdec
12735 // base address: 0x2790c
12736 #define regHPO_TOP_CLOCK_CONTROL                                                                        0x0e43
12737 #define regHPO_TOP_CLOCK_CONTROL_BASE_IDX                                                               3
12738 #define regHPO_TOP_HW_CONTROL                                                                           0x0e4a
12739 #define regHPO_TOP_HW_CONTROL_BASE_IDX                                                                  3
12740 
12741 
12742 // addressBlock: dce_dc_hpo_dp_stream_mapper_dispdec
12743 // base address: 0x27958
12744 #define regDP_STREAM_MAPPER_CONTROL0                                                                    0x0e56
12745 #define regDP_STREAM_MAPPER_CONTROL0_BASE_IDX                                                           3
12746 #define regDP_STREAM_MAPPER_CONTROL1                                                                    0x0e57
12747 #define regDP_STREAM_MAPPER_CONTROL1_BASE_IDX                                                           3
12748 #define regDP_STREAM_MAPPER_CONTROL2                                                                    0x0e58
12749 #define regDP_STREAM_MAPPER_CONTROL2_BASE_IDX                                                           3
12750 #define regDP_STREAM_MAPPER_CONTROL3                                                                    0x0e59
12751 #define regDP_STREAM_MAPPER_CONTROL3_BASE_IDX                                                           3
12752 
12753 
12754 // addressBlock: dce_dc_hpo_hpo_dcperfmon_dc_perfmon_dispdec
12755 // base address: 0x1a698
12756 #define regDC_PERFMON22_PERFCOUNTER_CNTL                                                                0x0e66
12757 #define regDC_PERFMON22_PERFCOUNTER_CNTL_BASE_IDX                                                       3
12758 #define regDC_PERFMON22_PERFCOUNTER_CNTL2                                                               0x0e67
12759 #define regDC_PERFMON22_PERFCOUNTER_CNTL2_BASE_IDX                                                      3
12760 #define regDC_PERFMON22_PERFCOUNTER_STATE                                                               0x0e68
12761 #define regDC_PERFMON22_PERFCOUNTER_STATE_BASE_IDX                                                      3
12762 #define regDC_PERFMON22_PERFMON_CNTL                                                                    0x0e69
12763 #define regDC_PERFMON22_PERFMON_CNTL_BASE_IDX                                                           3
12764 #define regDC_PERFMON22_PERFMON_CNTL2                                                                   0x0e6a
12765 #define regDC_PERFMON22_PERFMON_CNTL2_BASE_IDX                                                          3
12766 #define regDC_PERFMON22_PERFMON_CVALUE_INT_MISC                                                         0x0e6b
12767 #define regDC_PERFMON22_PERFMON_CVALUE_INT_MISC_BASE_IDX                                                3
12768 #define regDC_PERFMON22_PERFMON_CVALUE_LOW                                                              0x0e6c
12769 #define regDC_PERFMON22_PERFMON_CVALUE_LOW_BASE_IDX                                                     3
12770 #define regDC_PERFMON22_PERFMON_HI                                                                      0x0e6d
12771 #define regDC_PERFMON22_PERFMON_HI_BASE_IDX                                                             3
12772 #define regDC_PERFMON22_PERFMON_LOW                                                                     0x0e6e
12773 #define regDC_PERFMON22_PERFMON_LOW_BASE_IDX                                                            3
12774 
12775 
12776 // addressBlock: dce_dc_hpo_hdmi_stream_enc0_afmt_afmt_dispdec
12777 // base address: 0x2646c
12778 #define regAFMT5_AFMT_VBI_PACKET_CONTROL                                                                0x091c
12779 #define regAFMT5_AFMT_VBI_PACKET_CONTROL_BASE_IDX                                                       3
12780 #define regAFMT5_AFMT_AUDIO_PACKET_CONTROL2                                                             0x091d
12781 #define regAFMT5_AFMT_AUDIO_PACKET_CONTROL2_BASE_IDX                                                    3
12782 #define regAFMT5_AFMT_AUDIO_INFO0                                                                       0x091e
12783 #define regAFMT5_AFMT_AUDIO_INFO0_BASE_IDX                                                              3
12784 #define regAFMT5_AFMT_AUDIO_INFO1                                                                       0x091f
12785 #define regAFMT5_AFMT_AUDIO_INFO1_BASE_IDX                                                              3
12786 #define regAFMT5_AFMT_60958_0                                                                           0x0920
12787 #define regAFMT5_AFMT_60958_0_BASE_IDX                                                                  3
12788 #define regAFMT5_AFMT_60958_1                                                                           0x0921
12789 #define regAFMT5_AFMT_60958_1_BASE_IDX                                                                  3
12790 #define regAFMT5_AFMT_AUDIO_CRC_CONTROL                                                                 0x0922
12791 #define regAFMT5_AFMT_AUDIO_CRC_CONTROL_BASE_IDX                                                        3
12792 #define regAFMT5_AFMT_RAMP_CONTROL0                                                                     0x0923
12793 #define regAFMT5_AFMT_RAMP_CONTROL0_BASE_IDX                                                            3
12794 #define regAFMT5_AFMT_RAMP_CONTROL1                                                                     0x0924
12795 #define regAFMT5_AFMT_RAMP_CONTROL1_BASE_IDX                                                            3
12796 #define regAFMT5_AFMT_RAMP_CONTROL2                                                                     0x0925
12797 #define regAFMT5_AFMT_RAMP_CONTROL2_BASE_IDX                                                            3
12798 #define regAFMT5_AFMT_RAMP_CONTROL3                                                                     0x0926
12799 #define regAFMT5_AFMT_RAMP_CONTROL3_BASE_IDX                                                            3
12800 #define regAFMT5_AFMT_60958_2                                                                           0x0927
12801 #define regAFMT5_AFMT_60958_2_BASE_IDX                                                                  3
12802 #define regAFMT5_AFMT_AUDIO_CRC_RESULT                                                                  0x0928
12803 #define regAFMT5_AFMT_AUDIO_CRC_RESULT_BASE_IDX                                                         3
12804 #define regAFMT5_AFMT_STATUS                                                                            0x0929
12805 #define regAFMT5_AFMT_STATUS_BASE_IDX                                                                   3
12806 #define regAFMT5_AFMT_AUDIO_PACKET_CONTROL                                                              0x092a
12807 #define regAFMT5_AFMT_AUDIO_PACKET_CONTROL_BASE_IDX                                                     3
12808 #define regAFMT5_AFMT_INFOFRAME_CONTROL0                                                                0x092b
12809 #define regAFMT5_AFMT_INFOFRAME_CONTROL0_BASE_IDX                                                       3
12810 #define regAFMT5_AFMT_AUDIO_SRC_CONTROL                                                                 0x092d
12811 #define regAFMT5_AFMT_AUDIO_SRC_CONTROL_BASE_IDX                                                        3
12812 #define regAFMT5_AFMT_MEM_PWR                                                                           0x092f
12813 #define regAFMT5_AFMT_MEM_PWR_BASE_IDX                                                                  3
12814 
12815 
12816 // addressBlock: dce_dc_hpo_hdmi_stream_enc0_dme_dme_dispdec
12817 // base address: 0x264f0
12818 #define regDME5_DME_CONTROL                                                                             0x093c
12819 #define regDME5_DME_CONTROL_BASE_IDX                                                                    3
12820 #define regDME5_DME_MEMORY_CONTROL                                                                      0x093d
12821 #define regDME5_DME_MEMORY_CONTROL_BASE_IDX                                                             3
12822 
12823 
12824 // addressBlock: dce_dc_hpo_hdmi_stream_enc0_vpg_vpg_dispdec
12825 // base address: 0x264c4
12826 #define regVPG5_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x0931
12827 #define regVPG5_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 3
12828 #define regVPG5_VPG_GENERIC_PACKET_DATA                                                                 0x0932
12829 #define regVPG5_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        3
12830 #define regVPG5_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x0933
12831 #define regVPG5_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      3
12832 #define regVPG5_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x0934
12833 #define regVPG5_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  3
12834 #define regVPG5_VPG_GENERIC_STATUS                                                                      0x0935
12835 #define regVPG5_VPG_GENERIC_STATUS_BASE_IDX                                                             3
12836 #define regVPG5_VPG_MEM_PWR                                                                             0x0936
12837 #define regVPG5_VPG_MEM_PWR_BASE_IDX                                                                    3
12838 #define regVPG5_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x0937
12839 #define regVPG5_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        3
12840 #define regVPG5_VPG_ISRC1_2_DATA                                                                        0x0938
12841 #define regVPG5_VPG_ISRC1_2_DATA_BASE_IDX                                                               3
12842 #define regVPG5_VPG_MPEG_INFO0                                                                          0x0939
12843 #define regVPG5_VPG_MPEG_INFO0_BASE_IDX                                                                 3
12844 #define regVPG5_VPG_MPEG_INFO1                                                                          0x093a
12845 #define regVPG5_VPG_MPEG_INFO1_BASE_IDX                                                                 3
12846 
12847 
12848 // addressBlock: dce_dc_hpo_dp_stream_enc0_dispdec
12849 // base address: 0x1ab8c
12850 #define regDP_STREAM_ENC0_DP_STREAM_ENC_CLOCK_CONTROL                                                   0x3623
12851 #define regDP_STREAM_ENC0_DP_STREAM_ENC_CLOCK_CONTROL_BASE_IDX                                          2
12852 #define regDP_STREAM_ENC0_DP_STREAM_ENC_INPUT_MUX_CONTROL                                               0x3624
12853 #define regDP_STREAM_ENC0_DP_STREAM_ENC_INPUT_MUX_CONTROL_BASE_IDX                                      2
12854 #define regDP_STREAM_ENC0_DP_STREAM_ENC_AUDIO_CONTROL                                                   0x3625
12855 #define regDP_STREAM_ENC0_DP_STREAM_ENC_AUDIO_CONTROL_BASE_IDX                                          2
12856 #define regDP_STREAM_ENC0_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0                        0x3626
12857 #define regDP_STREAM_ENC0_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0_BASE_IDX               2
12858 #define regDP_STREAM_ENC0_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1                        0x3627
12859 #define regDP_STREAM_ENC0_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1_BASE_IDX               2
12860 #define regDP_STREAM_ENC0_DP_STREAM_ENC_SPARE                                                           0x3628
12861 #define regDP_STREAM_ENC0_DP_STREAM_ENC_SPARE_BASE_IDX                                                  2
12862 
12863 
12864 // addressBlock: dce_dc_hpo_dp_stream_enc0_apg_apg_dispdec
12865 // base address: 0x1abc0
12866 #define regAPG0_APG_CONTROL                                                                             0x3630
12867 #define regAPG0_APG_CONTROL_BASE_IDX                                                                    2
12868 #define regAPG0_APG_CONTROL2                                                                            0x3631
12869 #define regAPG0_APG_CONTROL2_BASE_IDX                                                                   2
12870 #define regAPG0_APG_DBG_GEN_CONTROL                                                                     0x3632
12871 #define regAPG0_APG_DBG_GEN_CONTROL_BASE_IDX                                                            2
12872 #define regAPG0_APG_PACKET_CONTROL                                                                      0x3633
12873 #define regAPG0_APG_PACKET_CONTROL_BASE_IDX                                                             2
12874 #define regAPG0_APG_AUDIO_CRC_CONTROL                                                                   0x363a
12875 #define regAPG0_APG_AUDIO_CRC_CONTROL_BASE_IDX                                                          2
12876 #define regAPG0_APG_AUDIO_CRC_CONTROL2                                                                  0x363b
12877 #define regAPG0_APG_AUDIO_CRC_CONTROL2_BASE_IDX                                                         2
12878 #define regAPG0_APG_AUDIO_CRC_RESULT                                                                    0x363c
12879 #define regAPG0_APG_AUDIO_CRC_RESULT_BASE_IDX                                                           2
12880 #define regAPG0_APG_STATUS                                                                              0x3641
12881 #define regAPG0_APG_STATUS_BASE_IDX                                                                     2
12882 #define regAPG0_APG_STATUS2                                                                             0x3642
12883 #define regAPG0_APG_STATUS2_BASE_IDX                                                                    2
12884 #define regAPG0_APG_MEM_PWR                                                                             0x3644
12885 #define regAPG0_APG_MEM_PWR_BASE_IDX                                                                    2
12886 #define regAPG0_APG_SPARE                                                                               0x3646
12887 #define regAPG0_APG_SPARE_BASE_IDX                                                                      2
12888 
12889 
12890 // addressBlock: dce_dc_hpo_dp_stream_enc0_dme_dme_dispdec
12891 // base address: 0x1ac38
12892 #define regDME6_DME_CONTROL                                                                             0x364e
12893 #define regDME6_DME_CONTROL_BASE_IDX                                                                    2
12894 #define regDME6_DME_MEMORY_CONTROL                                                                      0x364f
12895 #define regDME6_DME_MEMORY_CONTROL_BASE_IDX                                                             2
12896 
12897 
12898 // addressBlock: dce_dc_hpo_dp_stream_enc0_vpg_vpg_dispdec
12899 // base address: 0x1ac44
12900 #define regVPG6_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x3651
12901 #define regVPG6_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
12902 #define regVPG6_VPG_GENERIC_PACKET_DATA                                                                 0x3652
12903 #define regVPG6_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
12904 #define regVPG6_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x3653
12905 #define regVPG6_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
12906 #define regVPG6_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x3654
12907 #define regVPG6_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
12908 #define regVPG6_VPG_GENERIC_STATUS                                                                      0x3655
12909 #define regVPG6_VPG_GENERIC_STATUS_BASE_IDX                                                             2
12910 #define regVPG6_VPG_MEM_PWR                                                                             0x3656
12911 #define regVPG6_VPG_MEM_PWR_BASE_IDX                                                                    2
12912 #define regVPG6_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x3657
12913 #define regVPG6_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
12914 #define regVPG6_VPG_ISRC1_2_DATA                                                                        0x3658
12915 #define regVPG6_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
12916 #define regVPG6_VPG_MPEG_INFO0                                                                          0x3659
12917 #define regVPG6_VPG_MPEG_INFO0_BASE_IDX                                                                 2
12918 #define regVPG6_VPG_MPEG_INFO1                                                                          0x365a
12919 #define regVPG6_VPG_MPEG_INFO1_BASE_IDX                                                                 2
12920 
12921 
12922 // addressBlock: dce_dc_hpo_dp_sym32_enc0_dispdec
12923 // base address: 0x1ac74
12924 #define regDP_SYM32_ENC0_DP_SYM32_ENC_CONTROL                                                           0x365d
12925 #define regDP_SYM32_ENC0_DP_SYM32_ENC_CONTROL_BASE_IDX                                                  2
12926 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_FIFO_CONTROL                                                  0x365e
12927 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_FIFO_CONTROL_BASE_IDX                                         2
12928 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL                                     0x365f
12929 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL_BASE_IDX                            2
12930 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL                            0x3660
12931 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL_BASE_IDX                   2
12932 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_PIXEL_FORMAT                                                  0x3661
12933 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_PIXEL_FORMAT_BASE_IDX                                         2
12934 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA0                                                          0x3662
12935 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA0_BASE_IDX                                                 2
12936 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA1                                                          0x3663
12937 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA1_BASE_IDX                                                 2
12938 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA2                                                          0x3664
12939 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA2_BASE_IDX                                                 2
12940 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA3                                                          0x3665
12941 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA3_BASE_IDX                                                 2
12942 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA4                                                          0x3666
12943 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA4_BASE_IDX                                                 2
12944 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA5                                                          0x3667
12945 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA5_BASE_IDX                                                 2
12946 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA6                                                          0x3668
12947 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA6_BASE_IDX                                                 2
12948 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA7                                                          0x3669
12949 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA7_BASE_IDX                                                 2
12950 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA8                                                          0x366a
12951 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA8_BASE_IDX                                                 2
12952 #define regDP_SYM32_ENC0_DP_SYM32_ENC_HBLANK_CONTROL                                                    0x366b
12953 #define regDP_SYM32_ENC0_DP_SYM32_ENC_HBLANK_CONTROL_BASE_IDX                                           2
12954 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL0                                                  0x366c
12955 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL0_BASE_IDX                                         2
12956 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL1                                                  0x366d
12957 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL1_BASE_IDX                                         2
12958 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL2                                                  0x366e
12959 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL2_BASE_IDX                                         2
12960 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL3                                                  0x366f
12961 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL3_BASE_IDX                                         2
12962 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL4                                                  0x3670
12963 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL4_BASE_IDX                                         2
12964 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL5                                                  0x3671
12965 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL5_BASE_IDX                                         2
12966 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL6                                                  0x3672
12967 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL6_BASE_IDX                                         2
12968 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL7                                                  0x3673
12969 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL7_BASE_IDX                                         2
12970 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL8                                                  0x3674
12971 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL8_BASE_IDX                                         2
12972 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL9                                                  0x3675
12973 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL9_BASE_IDX                                         2
12974 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL10                                                 0x3676
12975 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL10_BASE_IDX                                        2
12976 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL11                                                 0x3677
12977 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL11_BASE_IDX                                        2
12978 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL12                                                 0x3678
12979 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL12_BASE_IDX                                        2
12980 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL13                                                 0x3679
12981 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL13_BASE_IDX                                        2
12982 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL14                                                 0x367a
12983 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_GSP_CONTROL14_BASE_IDX                                        2
12984 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_CONTROL                                                       0x367b
12985 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_CONTROL_BASE_IDX                                              2
12986 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_AUDIO_CONTROL0                                                0x367c
12987 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_AUDIO_CONTROL0_BASE_IDX                                       2
12988 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_AUDIO_CONTROL1                                                0x367d
12989 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_AUDIO_CONTROL1_BASE_IDX                                       2
12990 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL                                       0x367e
12991 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL_BASE_IDX                              2
12992 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA_CONTROL                                                   0x3683
12993 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_MSA_CONTROL_BASE_IDX                                          2
12994 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_VBID_CONTROL                                                  0x3684
12995 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_VBID_CONTROL_BASE_IDX                                         2
12996 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_STREAM_CONTROL                                                0x3685
12997 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_STREAM_CONTROL_BASE_IDX                                       2
12998 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL                                          0x3686
12999 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL_BASE_IDX                                 2
13000 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_CONTROL                                                   0x3687
13001 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_CONTROL_BASE_IDX                                          2
13002 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_RESULT0                                                   0x3688
13003 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_RESULT0_BASE_IDX                                          2
13004 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_RESULT1                                                   0x3689
13005 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_RESULT1_BASE_IDX                                          2
13006 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_STATUS                                                    0x368a
13007 #define regDP_SYM32_ENC0_DP_SYM32_ENC_VID_CRC_STATUS_BASE_IDX                                           2
13008 #define regDP_SYM32_ENC0_DP_SYM32_ENC_MEM_POWER_CONTROL                                                 0x368b
13009 #define regDP_SYM32_ENC0_DP_SYM32_ENC_MEM_POWER_CONTROL_BASE_IDX                                        2
13010 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SPARE                                                             0x368c
13011 #define regDP_SYM32_ENC0_DP_SYM32_ENC_SPARE_BASE_IDX                                                    2
13012 
13013 
13014 // addressBlock: dce_dc_hpo_dp_stream_enc1_dispdec
13015 // base address: 0x1aedc
13016 #define regDP_STREAM_ENC1_DP_STREAM_ENC_CLOCK_CONTROL                                                   0x36f7
13017 #define regDP_STREAM_ENC1_DP_STREAM_ENC_CLOCK_CONTROL_BASE_IDX                                          2
13018 #define regDP_STREAM_ENC1_DP_STREAM_ENC_INPUT_MUX_CONTROL                                               0x36f8
13019 #define regDP_STREAM_ENC1_DP_STREAM_ENC_INPUT_MUX_CONTROL_BASE_IDX                                      2
13020 #define regDP_STREAM_ENC1_DP_STREAM_ENC_AUDIO_CONTROL                                                   0x36f9
13021 #define regDP_STREAM_ENC1_DP_STREAM_ENC_AUDIO_CONTROL_BASE_IDX                                          2
13022 #define regDP_STREAM_ENC1_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0                        0x36fa
13023 #define regDP_STREAM_ENC1_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0_BASE_IDX               2
13024 #define regDP_STREAM_ENC1_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1                        0x36fb
13025 #define regDP_STREAM_ENC1_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1_BASE_IDX               2
13026 #define regDP_STREAM_ENC1_DP_STREAM_ENC_SPARE                                                           0x36fc
13027 #define regDP_STREAM_ENC1_DP_STREAM_ENC_SPARE_BASE_IDX                                                  2
13028 
13029 
13030 // addressBlock: dce_dc_hpo_dp_stream_enc1_apg_apg_dispdec
13031 // base address: 0x1af10
13032 #define regAPG1_APG_CONTROL                                                                             0x3704
13033 #define regAPG1_APG_CONTROL_BASE_IDX                                                                    2
13034 #define regAPG1_APG_CONTROL2                                                                            0x3705
13035 #define regAPG1_APG_CONTROL2_BASE_IDX                                                                   2
13036 #define regAPG1_APG_DBG_GEN_CONTROL                                                                     0x3706
13037 #define regAPG1_APG_DBG_GEN_CONTROL_BASE_IDX                                                            2
13038 #define regAPG1_APG_PACKET_CONTROL                                                                      0x3707
13039 #define regAPG1_APG_PACKET_CONTROL_BASE_IDX                                                             2
13040 #define regAPG1_APG_AUDIO_CRC_CONTROL                                                                   0x370e
13041 #define regAPG1_APG_AUDIO_CRC_CONTROL_BASE_IDX                                                          2
13042 #define regAPG1_APG_AUDIO_CRC_CONTROL2                                                                  0x370f
13043 #define regAPG1_APG_AUDIO_CRC_CONTROL2_BASE_IDX                                                         2
13044 #define regAPG1_APG_AUDIO_CRC_RESULT                                                                    0x3710
13045 #define regAPG1_APG_AUDIO_CRC_RESULT_BASE_IDX                                                           2
13046 #define regAPG1_APG_STATUS                                                                              0x3715
13047 #define regAPG1_APG_STATUS_BASE_IDX                                                                     2
13048 #define regAPG1_APG_STATUS2                                                                             0x3716
13049 #define regAPG1_APG_STATUS2_BASE_IDX                                                                    2
13050 #define regAPG1_APG_MEM_PWR                                                                             0x3718
13051 #define regAPG1_APG_MEM_PWR_BASE_IDX                                                                    2
13052 #define regAPG1_APG_SPARE                                                                               0x371a
13053 #define regAPG1_APG_SPARE_BASE_IDX                                                                      2
13054 
13055 
13056 // addressBlock: dce_dc_hpo_dp_stream_enc1_dme_dme_dispdec
13057 // base address: 0x1af88
13058 #define regDME7_DME_CONTROL                                                                             0x3722
13059 #define regDME7_DME_CONTROL_BASE_IDX                                                                    2
13060 #define regDME7_DME_MEMORY_CONTROL                                                                      0x3723
13061 #define regDME7_DME_MEMORY_CONTROL_BASE_IDX                                                             2
13062 
13063 
13064 // addressBlock: dce_dc_hpo_dp_stream_enc1_vpg_vpg_dispdec
13065 // base address: 0x1af94
13066 #define regVPG7_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x3725
13067 #define regVPG7_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
13068 #define regVPG7_VPG_GENERIC_PACKET_DATA                                                                 0x3726
13069 #define regVPG7_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
13070 #define regVPG7_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x3727
13071 #define regVPG7_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
13072 #define regVPG7_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x3728
13073 #define regVPG7_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
13074 #define regVPG7_VPG_GENERIC_STATUS                                                                      0x3729
13075 #define regVPG7_VPG_GENERIC_STATUS_BASE_IDX                                                             2
13076 #define regVPG7_VPG_MEM_PWR                                                                             0x372a
13077 #define regVPG7_VPG_MEM_PWR_BASE_IDX                                                                    2
13078 #define regVPG7_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x372b
13079 #define regVPG7_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
13080 #define regVPG7_VPG_ISRC1_2_DATA                                                                        0x372c
13081 #define regVPG7_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
13082 #define regVPG7_VPG_MPEG_INFO0                                                                          0x372d
13083 #define regVPG7_VPG_MPEG_INFO0_BASE_IDX                                                                 2
13084 #define regVPG7_VPG_MPEG_INFO1                                                                          0x372e
13085 #define regVPG7_VPG_MPEG_INFO1_BASE_IDX                                                                 2
13086 
13087 
13088 // addressBlock: dce_dc_hpo_dp_sym32_enc1_dispdec
13089 // base address: 0x1afc4
13090 #define regDP_SYM32_ENC1_DP_SYM32_ENC_CONTROL                                                           0x3731
13091 #define regDP_SYM32_ENC1_DP_SYM32_ENC_CONTROL_BASE_IDX                                                  2
13092 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_FIFO_CONTROL                                                  0x3732
13093 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_FIFO_CONTROL_BASE_IDX                                         2
13094 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL                                     0x3733
13095 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL_BASE_IDX                            2
13096 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL                            0x3734
13097 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL_BASE_IDX                   2
13098 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_PIXEL_FORMAT                                                  0x3735
13099 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_PIXEL_FORMAT_BASE_IDX                                         2
13100 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA0                                                          0x3736
13101 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA0_BASE_IDX                                                 2
13102 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA1                                                          0x3737
13103 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA1_BASE_IDX                                                 2
13104 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA2                                                          0x3738
13105 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA2_BASE_IDX                                                 2
13106 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA3                                                          0x3739
13107 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA3_BASE_IDX                                                 2
13108 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA4                                                          0x373a
13109 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA4_BASE_IDX                                                 2
13110 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA5                                                          0x373b
13111 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA5_BASE_IDX                                                 2
13112 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA6                                                          0x373c
13113 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA6_BASE_IDX                                                 2
13114 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA7                                                          0x373d
13115 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA7_BASE_IDX                                                 2
13116 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA8                                                          0x373e
13117 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA8_BASE_IDX                                                 2
13118 #define regDP_SYM32_ENC1_DP_SYM32_ENC_HBLANK_CONTROL                                                    0x373f
13119 #define regDP_SYM32_ENC1_DP_SYM32_ENC_HBLANK_CONTROL_BASE_IDX                                           2
13120 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL0                                                  0x3740
13121 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL0_BASE_IDX                                         2
13122 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL1                                                  0x3741
13123 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL1_BASE_IDX                                         2
13124 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL2                                                  0x3742
13125 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL2_BASE_IDX                                         2
13126 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL3                                                  0x3743
13127 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL3_BASE_IDX                                         2
13128 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL4                                                  0x3744
13129 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL4_BASE_IDX                                         2
13130 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL5                                                  0x3745
13131 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL5_BASE_IDX                                         2
13132 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL6                                                  0x3746
13133 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL6_BASE_IDX                                         2
13134 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL7                                                  0x3747
13135 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL7_BASE_IDX                                         2
13136 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL8                                                  0x3748
13137 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL8_BASE_IDX                                         2
13138 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL9                                                  0x3749
13139 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL9_BASE_IDX                                         2
13140 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL10                                                 0x374a
13141 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL10_BASE_IDX                                        2
13142 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL11                                                 0x374b
13143 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL11_BASE_IDX                                        2
13144 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL12                                                 0x374c
13145 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL12_BASE_IDX                                        2
13146 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL13                                                 0x374d
13147 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL13_BASE_IDX                                        2
13148 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL14                                                 0x374e
13149 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_GSP_CONTROL14_BASE_IDX                                        2
13150 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_CONTROL                                                       0x374f
13151 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_CONTROL_BASE_IDX                                              2
13152 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_AUDIO_CONTROL0                                                0x3750
13153 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_AUDIO_CONTROL0_BASE_IDX                                       2
13154 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_AUDIO_CONTROL1                                                0x3751
13155 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_AUDIO_CONTROL1_BASE_IDX                                       2
13156 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL                                       0x3752
13157 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL_BASE_IDX                              2
13158 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA_CONTROL                                                   0x3757
13159 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_MSA_CONTROL_BASE_IDX                                          2
13160 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_VBID_CONTROL                                                  0x3758
13161 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_VBID_CONTROL_BASE_IDX                                         2
13162 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_STREAM_CONTROL                                                0x3759
13163 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_STREAM_CONTROL_BASE_IDX                                       2
13164 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL                                          0x375a
13165 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL_BASE_IDX                                 2
13166 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_CONTROL                                                   0x375b
13167 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_CONTROL_BASE_IDX                                          2
13168 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_RESULT0                                                   0x375c
13169 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_RESULT0_BASE_IDX                                          2
13170 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_RESULT1                                                   0x375d
13171 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_RESULT1_BASE_IDX                                          2
13172 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_STATUS                                                    0x375e
13173 #define regDP_SYM32_ENC1_DP_SYM32_ENC_VID_CRC_STATUS_BASE_IDX                                           2
13174 #define regDP_SYM32_ENC1_DP_SYM32_ENC_MEM_POWER_CONTROL                                                 0x375f
13175 #define regDP_SYM32_ENC1_DP_SYM32_ENC_MEM_POWER_CONTROL_BASE_IDX                                        2
13176 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SPARE                                                             0x3760
13177 #define regDP_SYM32_ENC1_DP_SYM32_ENC_SPARE_BASE_IDX                                                    2
13178 
13179 
13180 // addressBlock: dce_dc_hpo_dp_stream_enc2_dispdec
13181 // base address: 0x1b22c
13182 #define regDP_STREAM_ENC2_DP_STREAM_ENC_CLOCK_CONTROL                                                   0x37cb
13183 #define regDP_STREAM_ENC2_DP_STREAM_ENC_CLOCK_CONTROL_BASE_IDX                                          2
13184 #define regDP_STREAM_ENC2_DP_STREAM_ENC_INPUT_MUX_CONTROL                                               0x37cc
13185 #define regDP_STREAM_ENC2_DP_STREAM_ENC_INPUT_MUX_CONTROL_BASE_IDX                                      2
13186 #define regDP_STREAM_ENC2_DP_STREAM_ENC_AUDIO_CONTROL                                                   0x37cd
13187 #define regDP_STREAM_ENC2_DP_STREAM_ENC_AUDIO_CONTROL_BASE_IDX                                          2
13188 #define regDP_STREAM_ENC2_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0                        0x37ce
13189 #define regDP_STREAM_ENC2_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0_BASE_IDX               2
13190 #define regDP_STREAM_ENC2_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1                        0x37cf
13191 #define regDP_STREAM_ENC2_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1_BASE_IDX               2
13192 #define regDP_STREAM_ENC2_DP_STREAM_ENC_SPARE                                                           0x37d0
13193 #define regDP_STREAM_ENC2_DP_STREAM_ENC_SPARE_BASE_IDX                                                  2
13194 
13195 
13196 // addressBlock: dce_dc_hpo_dp_stream_enc2_apg_apg_dispdec
13197 // base address: 0x1b260
13198 #define regAPG2_APG_CONTROL                                                                             0x37d8
13199 #define regAPG2_APG_CONTROL_BASE_IDX                                                                    2
13200 #define regAPG2_APG_CONTROL2                                                                            0x37d9
13201 #define regAPG2_APG_CONTROL2_BASE_IDX                                                                   2
13202 #define regAPG2_APG_DBG_GEN_CONTROL                                                                     0x37da
13203 #define regAPG2_APG_DBG_GEN_CONTROL_BASE_IDX                                                            2
13204 #define regAPG2_APG_PACKET_CONTROL                                                                      0x37db
13205 #define regAPG2_APG_PACKET_CONTROL_BASE_IDX                                                             2
13206 #define regAPG2_APG_AUDIO_CRC_CONTROL                                                                   0x37e2
13207 #define regAPG2_APG_AUDIO_CRC_CONTROL_BASE_IDX                                                          2
13208 #define regAPG2_APG_AUDIO_CRC_CONTROL2                                                                  0x37e3
13209 #define regAPG2_APG_AUDIO_CRC_CONTROL2_BASE_IDX                                                         2
13210 #define regAPG2_APG_AUDIO_CRC_RESULT                                                                    0x37e4
13211 #define regAPG2_APG_AUDIO_CRC_RESULT_BASE_IDX                                                           2
13212 #define regAPG2_APG_STATUS                                                                              0x37e9
13213 #define regAPG2_APG_STATUS_BASE_IDX                                                                     2
13214 #define regAPG2_APG_STATUS2                                                                             0x37ea
13215 #define regAPG2_APG_STATUS2_BASE_IDX                                                                    2
13216 #define regAPG2_APG_MEM_PWR                                                                             0x37ec
13217 #define regAPG2_APG_MEM_PWR_BASE_IDX                                                                    2
13218 #define regAPG2_APG_SPARE                                                                               0x37ee
13219 #define regAPG2_APG_SPARE_BASE_IDX                                                                      2
13220 
13221 
13222 // addressBlock: dce_dc_hpo_dp_stream_enc2_dme_dme_dispdec
13223 // base address: 0x1b2d8
13224 #define regDME8_DME_CONTROL                                                                             0x37f6
13225 #define regDME8_DME_CONTROL_BASE_IDX                                                                    2
13226 #define regDME8_DME_MEMORY_CONTROL                                                                      0x37f7
13227 #define regDME8_DME_MEMORY_CONTROL_BASE_IDX                                                             2
13228 
13229 
13230 // addressBlock: dce_dc_hpo_dp_stream_enc2_vpg_vpg_dispdec
13231 // base address: 0x1b2e4
13232 #define regVPG8_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x37f9
13233 #define regVPG8_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
13234 #define regVPG8_VPG_GENERIC_PACKET_DATA                                                                 0x37fa
13235 #define regVPG8_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
13236 #define regVPG8_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x37fb
13237 #define regVPG8_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
13238 #define regVPG8_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x37fc
13239 #define regVPG8_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
13240 #define regVPG8_VPG_GENERIC_STATUS                                                                      0x37fd
13241 #define regVPG8_VPG_GENERIC_STATUS_BASE_IDX                                                             2
13242 #define regVPG8_VPG_MEM_PWR                                                                             0x37fe
13243 #define regVPG8_VPG_MEM_PWR_BASE_IDX                                                                    2
13244 #define regVPG8_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x37ff
13245 #define regVPG8_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
13246 #define regVPG8_VPG_ISRC1_2_DATA                                                                        0x3800
13247 #define regVPG8_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
13248 #define regVPG8_VPG_MPEG_INFO0                                                                          0x3801
13249 #define regVPG8_VPG_MPEG_INFO0_BASE_IDX                                                                 2
13250 #define regVPG8_VPG_MPEG_INFO1                                                                          0x3802
13251 #define regVPG8_VPG_MPEG_INFO1_BASE_IDX                                                                 2
13252 
13253 
13254 // addressBlock: dce_dc_hpo_dp_sym32_enc2_dispdec
13255 // base address: 0x1b314
13256 #define regDP_SYM32_ENC2_DP_SYM32_ENC_CONTROL                                                           0x3805
13257 #define regDP_SYM32_ENC2_DP_SYM32_ENC_CONTROL_BASE_IDX                                                  2
13258 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_FIFO_CONTROL                                                  0x3806
13259 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_FIFO_CONTROL_BASE_IDX                                         2
13260 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL                                     0x3807
13261 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL_BASE_IDX                            2
13262 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL                            0x3808
13263 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL_BASE_IDX                   2
13264 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_PIXEL_FORMAT                                                  0x3809
13265 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_PIXEL_FORMAT_BASE_IDX                                         2
13266 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA0                                                          0x380a
13267 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA0_BASE_IDX                                                 2
13268 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA1                                                          0x380b
13269 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA1_BASE_IDX                                                 2
13270 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA2                                                          0x380c
13271 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA2_BASE_IDX                                                 2
13272 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA3                                                          0x380d
13273 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA3_BASE_IDX                                                 2
13274 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA4                                                          0x380e
13275 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA4_BASE_IDX                                                 2
13276 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA5                                                          0x380f
13277 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA5_BASE_IDX                                                 2
13278 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA6                                                          0x3810
13279 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA6_BASE_IDX                                                 2
13280 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA7                                                          0x3811
13281 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA7_BASE_IDX                                                 2
13282 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA8                                                          0x3812
13283 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA8_BASE_IDX                                                 2
13284 #define regDP_SYM32_ENC2_DP_SYM32_ENC_HBLANK_CONTROL                                                    0x3813
13285 #define regDP_SYM32_ENC2_DP_SYM32_ENC_HBLANK_CONTROL_BASE_IDX                                           2
13286 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL0                                                  0x3814
13287 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL0_BASE_IDX                                         2
13288 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL1                                                  0x3815
13289 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL1_BASE_IDX                                         2
13290 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL2                                                  0x3816
13291 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL2_BASE_IDX                                         2
13292 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL3                                                  0x3817
13293 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL3_BASE_IDX                                         2
13294 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL4                                                  0x3818
13295 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL4_BASE_IDX                                         2
13296 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL5                                                  0x3819
13297 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL5_BASE_IDX                                         2
13298 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL6                                                  0x381a
13299 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL6_BASE_IDX                                         2
13300 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL7                                                  0x381b
13301 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL7_BASE_IDX                                         2
13302 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL8                                                  0x381c
13303 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL8_BASE_IDX                                         2
13304 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL9                                                  0x381d
13305 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL9_BASE_IDX                                         2
13306 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL10                                                 0x381e
13307 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL10_BASE_IDX                                        2
13308 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL11                                                 0x381f
13309 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL11_BASE_IDX                                        2
13310 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL12                                                 0x3820
13311 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL12_BASE_IDX                                        2
13312 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL13                                                 0x3821
13313 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL13_BASE_IDX                                        2
13314 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL14                                                 0x3822
13315 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_GSP_CONTROL14_BASE_IDX                                        2
13316 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_CONTROL                                                       0x3823
13317 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_CONTROL_BASE_IDX                                              2
13318 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_AUDIO_CONTROL0                                                0x3824
13319 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_AUDIO_CONTROL0_BASE_IDX                                       2
13320 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_AUDIO_CONTROL1                                                0x3825
13321 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_AUDIO_CONTROL1_BASE_IDX                                       2
13322 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL                                       0x3826
13323 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL_BASE_IDX                              2
13324 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA_CONTROL                                                   0x382b
13325 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_MSA_CONTROL_BASE_IDX                                          2
13326 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_VBID_CONTROL                                                  0x382c
13327 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_VBID_CONTROL_BASE_IDX                                         2
13328 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_STREAM_CONTROL                                                0x382d
13329 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_STREAM_CONTROL_BASE_IDX                                       2
13330 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL                                          0x382e
13331 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL_BASE_IDX                                 2
13332 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_CONTROL                                                   0x382f
13333 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_CONTROL_BASE_IDX                                          2
13334 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_RESULT0                                                   0x3830
13335 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_RESULT0_BASE_IDX                                          2
13336 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_RESULT1                                                   0x3831
13337 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_RESULT1_BASE_IDX                                          2
13338 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_STATUS                                                    0x3832
13339 #define regDP_SYM32_ENC2_DP_SYM32_ENC_VID_CRC_STATUS_BASE_IDX                                           2
13340 #define regDP_SYM32_ENC2_DP_SYM32_ENC_MEM_POWER_CONTROL                                                 0x3833
13341 #define regDP_SYM32_ENC2_DP_SYM32_ENC_MEM_POWER_CONTROL_BASE_IDX                                        2
13342 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SPARE                                                             0x3834
13343 #define regDP_SYM32_ENC2_DP_SYM32_ENC_SPARE_BASE_IDX                                                    2
13344 
13345 
13346 // addressBlock: dce_dc_hpo_dp_stream_enc3_dispdec
13347 // base address: 0x1b57c
13348 #define regDP_STREAM_ENC3_DP_STREAM_ENC_CLOCK_CONTROL                                                   0x389f
13349 #define regDP_STREAM_ENC3_DP_STREAM_ENC_CLOCK_CONTROL_BASE_IDX                                          2
13350 #define regDP_STREAM_ENC3_DP_STREAM_ENC_INPUT_MUX_CONTROL                                               0x38a0
13351 #define regDP_STREAM_ENC3_DP_STREAM_ENC_INPUT_MUX_CONTROL_BASE_IDX                                      2
13352 #define regDP_STREAM_ENC3_DP_STREAM_ENC_AUDIO_CONTROL                                                   0x38a1
13353 #define regDP_STREAM_ENC3_DP_STREAM_ENC_AUDIO_CONTROL_BASE_IDX                                          2
13354 #define regDP_STREAM_ENC3_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0                        0x38a2
13355 #define regDP_STREAM_ENC3_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL0_BASE_IDX               2
13356 #define regDP_STREAM_ENC3_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1                        0x38a3
13357 #define regDP_STREAM_ENC3_DP_STREAM_ENC_CLOCK_RAMP_ADJUSTER_FIFO_STATUS_CONTROL1_BASE_IDX               2
13358 #define regDP_STREAM_ENC3_DP_STREAM_ENC_SPARE                                                           0x38a4
13359 #define regDP_STREAM_ENC3_DP_STREAM_ENC_SPARE_BASE_IDX                                                  2
13360 
13361 
13362 // addressBlock: dce_dc_hpo_dp_stream_enc3_apg_apg_dispdec
13363 // base address: 0x1b5b0
13364 #define regAPG3_APG_CONTROL                                                                             0x38ac
13365 #define regAPG3_APG_CONTROL_BASE_IDX                                                                    2
13366 #define regAPG3_APG_CONTROL2                                                                            0x38ad
13367 #define regAPG3_APG_CONTROL2_BASE_IDX                                                                   2
13368 #define regAPG3_APG_DBG_GEN_CONTROL                                                                     0x38ae
13369 #define regAPG3_APG_DBG_GEN_CONTROL_BASE_IDX                                                            2
13370 #define regAPG3_APG_PACKET_CONTROL                                                                      0x38af
13371 #define regAPG3_APG_PACKET_CONTROL_BASE_IDX                                                             2
13372 #define regAPG3_APG_AUDIO_CRC_CONTROL                                                                   0x38b6
13373 #define regAPG3_APG_AUDIO_CRC_CONTROL_BASE_IDX                                                          2
13374 #define regAPG3_APG_AUDIO_CRC_CONTROL2                                                                  0x38b7
13375 #define regAPG3_APG_AUDIO_CRC_CONTROL2_BASE_IDX                                                         2
13376 #define regAPG3_APG_AUDIO_CRC_RESULT                                                                    0x38b8
13377 #define regAPG3_APG_AUDIO_CRC_RESULT_BASE_IDX                                                           2
13378 #define regAPG3_APG_STATUS                                                                              0x38bd
13379 #define regAPG3_APG_STATUS_BASE_IDX                                                                     2
13380 #define regAPG3_APG_STATUS2                                                                             0x38be
13381 #define regAPG3_APG_STATUS2_BASE_IDX                                                                    2
13382 #define regAPG3_APG_MEM_PWR                                                                             0x38c0
13383 #define regAPG3_APG_MEM_PWR_BASE_IDX                                                                    2
13384 #define regAPG3_APG_SPARE                                                                               0x38c2
13385 #define regAPG3_APG_SPARE_BASE_IDX                                                                      2
13386 
13387 
13388 // addressBlock: dce_dc_hpo_dp_stream_enc3_dme_dme_dispdec
13389 // base address: 0x1b628
13390 #define regDME9_DME_CONTROL                                                                             0x38ca
13391 #define regDME9_DME_CONTROL_BASE_IDX                                                                    2
13392 #define regDME9_DME_MEMORY_CONTROL                                                                      0x38cb
13393 #define regDME9_DME_MEMORY_CONTROL_BASE_IDX                                                             2
13394 
13395 
13396 // addressBlock: dce_dc_hpo_dp_stream_enc3_vpg_vpg_dispdec
13397 // base address: 0x1b634
13398 #define regVPG9_VPG_GENERIC_PACKET_ACCESS_CTRL                                                          0x38cd
13399 #define regVPG9_VPG_GENERIC_PACKET_ACCESS_CTRL_BASE_IDX                                                 2
13400 #define regVPG9_VPG_GENERIC_PACKET_DATA                                                                 0x38ce
13401 #define regVPG9_VPG_GENERIC_PACKET_DATA_BASE_IDX                                                        2
13402 #define regVPG9_VPG_GSP_FRAME_UPDATE_CTRL                                                               0x38cf
13403 #define regVPG9_VPG_GSP_FRAME_UPDATE_CTRL_BASE_IDX                                                      2
13404 #define regVPG9_VPG_GSP_IMMEDIATE_UPDATE_CTRL                                                           0x38d0
13405 #define regVPG9_VPG_GSP_IMMEDIATE_UPDATE_CTRL_BASE_IDX                                                  2
13406 #define regVPG9_VPG_GENERIC_STATUS                                                                      0x38d1
13407 #define regVPG9_VPG_GENERIC_STATUS_BASE_IDX                                                             2
13408 #define regVPG9_VPG_MEM_PWR                                                                             0x38d2
13409 #define regVPG9_VPG_MEM_PWR_BASE_IDX                                                                    2
13410 #define regVPG9_VPG_ISRC1_2_ACCESS_CTRL                                                                 0x38d3
13411 #define regVPG9_VPG_ISRC1_2_ACCESS_CTRL_BASE_IDX                                                        2
13412 #define regVPG9_VPG_ISRC1_2_DATA                                                                        0x38d4
13413 #define regVPG9_VPG_ISRC1_2_DATA_BASE_IDX                                                               2
13414 #define regVPG9_VPG_MPEG_INFO0                                                                          0x38d5
13415 #define regVPG9_VPG_MPEG_INFO0_BASE_IDX                                                                 2
13416 #define regVPG9_VPG_MPEG_INFO1                                                                          0x38d6
13417 #define regVPG9_VPG_MPEG_INFO1_BASE_IDX                                                                 2
13418 
13419 
13420 // addressBlock: dce_dc_hpo_dp_sym32_enc3_dispdec
13421 // base address: 0x1b664
13422 #define regDP_SYM32_ENC3_DP_SYM32_ENC_CONTROL                                                           0x38d9
13423 #define regDP_SYM32_ENC3_DP_SYM32_ENC_CONTROL_BASE_IDX                                                  2
13424 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_FIFO_CONTROL                                                  0x38da
13425 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_FIFO_CONTROL_BASE_IDX                                         2
13426 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL                                     0x38db
13427 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA_DOUBLE_BUFFER_CONTROL_BASE_IDX                            2
13428 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL                            0x38dc
13429 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_PIXEL_FORMAT_DOUBLE_BUFFER_CONTROL_BASE_IDX                   2
13430 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_PIXEL_FORMAT                                                  0x38dd
13431 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_PIXEL_FORMAT_BASE_IDX                                         2
13432 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA0                                                          0x38de
13433 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA0_BASE_IDX                                                 2
13434 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA1                                                          0x38df
13435 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA1_BASE_IDX                                                 2
13436 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA2                                                          0x38e0
13437 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA2_BASE_IDX                                                 2
13438 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA3                                                          0x38e1
13439 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA3_BASE_IDX                                                 2
13440 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA4                                                          0x38e2
13441 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA4_BASE_IDX                                                 2
13442 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA5                                                          0x38e3
13443 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA5_BASE_IDX                                                 2
13444 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA6                                                          0x38e4
13445 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA6_BASE_IDX                                                 2
13446 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA7                                                          0x38e5
13447 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA7_BASE_IDX                                                 2
13448 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA8                                                          0x38e6
13449 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA8_BASE_IDX                                                 2
13450 #define regDP_SYM32_ENC3_DP_SYM32_ENC_HBLANK_CONTROL                                                    0x38e7
13451 #define regDP_SYM32_ENC3_DP_SYM32_ENC_HBLANK_CONTROL_BASE_IDX                                           2
13452 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL0                                                  0x38e8
13453 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL0_BASE_IDX                                         2
13454 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL1                                                  0x38e9
13455 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL1_BASE_IDX                                         2
13456 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL2                                                  0x38ea
13457 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL2_BASE_IDX                                         2
13458 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL3                                                  0x38eb
13459 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL3_BASE_IDX                                         2
13460 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL4                                                  0x38ec
13461 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL4_BASE_IDX                                         2
13462 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL5                                                  0x38ed
13463 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL5_BASE_IDX                                         2
13464 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL6                                                  0x38ee
13465 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL6_BASE_IDX                                         2
13466 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL7                                                  0x38ef
13467 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL7_BASE_IDX                                         2
13468 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL8                                                  0x38f0
13469 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL8_BASE_IDX                                         2
13470 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL9                                                  0x38f1
13471 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL9_BASE_IDX                                         2
13472 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL10                                                 0x38f2
13473 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL10_BASE_IDX                                        2
13474 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL11                                                 0x38f3
13475 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL11_BASE_IDX                                        2
13476 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL12                                                 0x38f4
13477 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL12_BASE_IDX                                        2
13478 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL13                                                 0x38f5
13479 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL13_BASE_IDX                                        2
13480 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL14                                                 0x38f6
13481 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_GSP_CONTROL14_BASE_IDX                                        2
13482 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_CONTROL                                                       0x38f7
13483 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_CONTROL_BASE_IDX                                              2
13484 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_AUDIO_CONTROL0                                                0x38f8
13485 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_AUDIO_CONTROL0_BASE_IDX                                       2
13486 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_AUDIO_CONTROL1                                                0x38f9
13487 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_AUDIO_CONTROL1_BASE_IDX                                       2
13488 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL                                       0x38fa
13489 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SDP_METADATA_PACKET_CONTROL_BASE_IDX                              2
13490 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA_CONTROL                                                   0x38ff
13491 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_MSA_CONTROL_BASE_IDX                                          2
13492 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_VBID_CONTROL                                                  0x3900
13493 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_VBID_CONTROL_BASE_IDX                                         2
13494 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_STREAM_CONTROL                                                0x3901
13495 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_STREAM_CONTROL_BASE_IDX                                       2
13496 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL                                          0x3902
13497 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_PANEL_REPLAY_CONTROL_BASE_IDX                                 2
13498 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_CONTROL                                                   0x3903
13499 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_CONTROL_BASE_IDX                                          2
13500 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_RESULT0                                                   0x3904
13501 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_RESULT0_BASE_IDX                                          2
13502 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_RESULT1                                                   0x3905
13503 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_RESULT1_BASE_IDX                                          2
13504 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_STATUS                                                    0x3906
13505 #define regDP_SYM32_ENC3_DP_SYM32_ENC_VID_CRC_STATUS_BASE_IDX                                           2
13506 #define regDP_SYM32_ENC3_DP_SYM32_ENC_MEM_POWER_CONTROL                                                 0x3907
13507 #define regDP_SYM32_ENC3_DP_SYM32_ENC_MEM_POWER_CONTROL_BASE_IDX                                        2
13508 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SPARE                                                             0x3908
13509 #define regDP_SYM32_ENC3_DP_SYM32_ENC_SPARE_BASE_IDX                                                    2
13510 
13511 
13512 // addressBlock: dce_dc_hpo_dp_link_enc0_dispdec
13513 // base address: 0x1ad5c
13514 #define regDP_LINK_ENC0_DP_LINK_ENC_CLOCK_CONTROL                                                       0x3697
13515 #define regDP_LINK_ENC0_DP_LINK_ENC_CLOCK_CONTROL_BASE_IDX                                              2
13516 #define regDP_LINK_ENC0_DP_LINK_ENC_SPARE                                                               0x3698
13517 #define regDP_LINK_ENC0_DP_LINK_ENC_SPARE_BASE_IDX                                                      2
13518 
13519 
13520 // addressBlock: dce_dc_hpo_dp_dphy_sym320_dispdec
13521 // base address: 0x1ae00
13522 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CONTROL                                                         0x36c0
13523 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CONTROL_BASE_IDX                                                2
13524 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_STATUS                                                          0x36c1
13525 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_STATUS_BASE_IDX                                                 2
13526 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_UPDATE                                                      0x36c4
13527 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_UPDATE_BASE_IDX                                             2
13528 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL0                                                   0x36c5
13529 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL0_BASE_IDX                                          2
13530 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL1                                                   0x36c6
13531 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL1_BASE_IDX                                          2
13532 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL2                                                   0x36c7
13533 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL2_BASE_IDX                                          2
13534 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL3                                                   0x36c8
13535 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_VC_RATE_CNTL3_BASE_IDX                                          2
13536 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC0                                                         0x36cb
13537 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC0_BASE_IDX                                                2
13538 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC1                                                         0x36cc
13539 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC1_BASE_IDX                                                2
13540 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC2                                                         0x36cd
13541 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC2_BASE_IDX                                                2
13542 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC3                                                         0x36ce
13543 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC3_BASE_IDX                                                2
13544 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS0                                                  0x36d1
13545 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS0_BASE_IDX                                         2
13546 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS1                                                  0x36d2
13547 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS1_BASE_IDX                                         2
13548 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS2                                                  0x36d3
13549 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS2_BASE_IDX                                         2
13550 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS3                                                  0x36d4
13551 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SAT_VC_STATUS3_BASE_IDX                                         2
13552 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CONFIG                                                       0x36d7
13553 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CONFIG_BASE_IDX                                              2
13554 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED0                                                   0x36d8
13555 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED0_BASE_IDX                                          2
13556 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED1                                                   0x36d9
13557 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED1_BASE_IDX                                          2
13558 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED2                                                   0x36da
13559 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED2_BASE_IDX                                          2
13560 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED3                                                   0x36db
13561 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_PRBS_SEED3_BASE_IDX                                          2
13562 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_SQ_PULSE                                                     0x36dc
13563 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_SQ_PULSE_BASE_IDX                                            2
13564 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM0                                                      0x36dd
13565 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM0_BASE_IDX                                             2
13566 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM1                                                      0x36de
13567 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM1_BASE_IDX                                             2
13568 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM2                                                      0x36df
13569 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM2_BASE_IDX                                             2
13570 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM3                                                      0x36e0
13571 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM3_BASE_IDX                                             2
13572 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM4                                                      0x36e1
13573 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM4_BASE_IDX                                             2
13574 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM5                                                      0x36e2
13575 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM5_BASE_IDX                                             2
13576 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM6                                                      0x36e3
13577 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM6_BASE_IDX                                             2
13578 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM7                                                      0x36e4
13579 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM7_BASE_IDX                                             2
13580 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM8                                                      0x36e5
13581 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM8_BASE_IDX                                             2
13582 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM9                                                      0x36e6
13583 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM9_BASE_IDX                                             2
13584 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM10                                                     0x36e7
13585 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_TP_CUSTOM10_BASE_IDX                                            2
13586 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_ERROR_STATUS                                                    0x36e8
13587 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_ERROR_STATUS_BASE_IDX                                           2
13588 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SYMBOL_OVERRIDE                                                 0x36ea
13589 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_SYMBOL_OVERRIDE_BASE_IDX                                        2
13590 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_CONFIG0                                                     0x36eb
13591 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_CONFIG0_BASE_IDX                                            2
13592 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_CONFIG1                                                     0x36ec
13593 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_CONFIG1_BASE_IDX                                            2
13594 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_STATUS                                                      0x36ed
13595 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_STATUS_BASE_IDX                                             2
13596 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_COUNT                                                       0x36ee
13597 #define regDP_DPHY_SYM320_DP_DPHY_SYM32_CRC_COUNT_BASE_IDX                                              2
13598 
13599 
13600 // addressBlock: dce_dc_hpo_dp_link_enc1_dispdec
13601 // base address: 0x1b0ac
13602 #define regDP_LINK_ENC1_DP_LINK_ENC_CLOCK_CONTROL                                                       0x376b
13603 #define regDP_LINK_ENC1_DP_LINK_ENC_CLOCK_CONTROL_BASE_IDX                                              2
13604 #define regDP_LINK_ENC1_DP_LINK_ENC_SPARE                                                               0x376c
13605 #define regDP_LINK_ENC1_DP_LINK_ENC_SPARE_BASE_IDX                                                      2
13606 
13607 
13608 // addressBlock: dce_dc_hpo_dp_dphy_sym321_dispdec
13609 // base address: 0x1b150
13610 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CONTROL                                                         0x3794
13611 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CONTROL_BASE_IDX                                                2
13612 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_STATUS                                                          0x3795
13613 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_STATUS_BASE_IDX                                                 2
13614 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_UPDATE                                                      0x3798
13615 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_UPDATE_BASE_IDX                                             2
13616 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL0                                                   0x3799
13617 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL0_BASE_IDX                                          2
13618 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL1                                                   0x379a
13619 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL1_BASE_IDX                                          2
13620 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL2                                                   0x379b
13621 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL2_BASE_IDX                                          2
13622 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL3                                                   0x379c
13623 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_VC_RATE_CNTL3_BASE_IDX                                          2
13624 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC0                                                         0x379f
13625 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC0_BASE_IDX                                                2
13626 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC1                                                         0x37a0
13627 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC1_BASE_IDX                                                2
13628 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC2                                                         0x37a1
13629 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC2_BASE_IDX                                                2
13630 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC3                                                         0x37a2
13631 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC3_BASE_IDX                                                2
13632 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS0                                                  0x37a5
13633 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS0_BASE_IDX                                         2
13634 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS1                                                  0x37a6
13635 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS1_BASE_IDX                                         2
13636 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS2                                                  0x37a7
13637 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS2_BASE_IDX                                         2
13638 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS3                                                  0x37a8
13639 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SAT_VC_STATUS3_BASE_IDX                                         2
13640 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CONFIG                                                       0x37ab
13641 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CONFIG_BASE_IDX                                              2
13642 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED0                                                   0x37ac
13643 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED0_BASE_IDX                                          2
13644 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED1                                                   0x37ad
13645 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED1_BASE_IDX                                          2
13646 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED2                                                   0x37ae
13647 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED2_BASE_IDX                                          2
13648 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED3                                                   0x37af
13649 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_PRBS_SEED3_BASE_IDX                                          2
13650 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_SQ_PULSE                                                     0x37b0
13651 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_SQ_PULSE_BASE_IDX                                            2
13652 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM0                                                      0x37b1
13653 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM0_BASE_IDX                                             2
13654 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM1                                                      0x37b2
13655 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM1_BASE_IDX                                             2
13656 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM2                                                      0x37b3
13657 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM2_BASE_IDX                                             2
13658 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM3                                                      0x37b4
13659 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM3_BASE_IDX                                             2
13660 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM4                                                      0x37b5
13661 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM4_BASE_IDX                                             2
13662 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM5                                                      0x37b6
13663 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM5_BASE_IDX                                             2
13664 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM6                                                      0x37b7
13665 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM6_BASE_IDX                                             2
13666 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM7                                                      0x37b8
13667 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM7_BASE_IDX                                             2
13668 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM8                                                      0x37b9
13669 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM8_BASE_IDX                                             2
13670 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM9                                                      0x37ba
13671 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM9_BASE_IDX                                             2
13672 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM10                                                     0x37bb
13673 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_TP_CUSTOM10_BASE_IDX                                            2
13674 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_ERROR_STATUS                                                    0x37bc
13675 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_ERROR_STATUS_BASE_IDX                                           2
13676 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SYMBOL_OVERRIDE                                                 0x37be
13677 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_SYMBOL_OVERRIDE_BASE_IDX                                        2
13678 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_CONFIG0                                                     0x37bf
13679 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_CONFIG0_BASE_IDX                                            2
13680 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_CONFIG1                                                     0x37c0
13681 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_CONFIG1_BASE_IDX                                            2
13682 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_STATUS                                                      0x37c1
13683 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_STATUS_BASE_IDX                                             2
13684 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_COUNT                                                       0x37c2
13685 #define regDP_DPHY_SYM321_DP_DPHY_SYM32_CRC_COUNT_BASE_IDX                                              2
13686 
13687 
13688 // addressBlock: dce_dc_dchvm_hvm_dispdec
13689 // base address: 0x0
13690 #define regDCHVM_CTRL0                                                                                  0x3603
13691 #define regDCHVM_CTRL0_BASE_IDX                                                                         2
13692 #define regDCHVM_CTRL1                                                                                  0x3604
13693 #define regDCHVM_CTRL1_BASE_IDX                                                                         2
13694 #define regDCHVM_CLK_CTRL                                                                               0x3605
13695 #define regDCHVM_CLK_CTRL_BASE_IDX                                                                      2
13696 #define regDCHVM_MEM_CTRL                                                                               0x3606
13697 #define regDCHVM_MEM_CTRL_BASE_IDX                                                                      2
13698 #define regDCHVM_RIOMMU_CTRL0                                                                           0x3607
13699 #define regDCHVM_RIOMMU_CTRL0_BASE_IDX                                                                  2
13700 #define regDCHVM_RIOMMU_STAT0                                                                           0x3608
13701 #define regDCHVM_RIOMMU_STAT0_BASE_IDX                                                                  2
13702 
13703 
13704 // addressBlock: dce_dc_hda_azcontroller_azdec
13705 // base address: 0x1300000
13706 #define regCORB_WRITE_POINTER                                                                           0x4b7012
13707 #define regCORB_WRITE_POINTER_BASE_IDX                                                                  3
13708 #define regCORB_READ_POINTER                                                                            0x4b7012
13709 #define regCORB_READ_POINTER_BASE_IDX                                                                   3
13710 #define regCORB_CONTROL                                                                                 0x4b7013
13711 #define regCORB_CONTROL_BASE_IDX                                                                        3
13712 #define regCORB_STATUS                                                                                  0x4b7013
13713 #define regCORB_STATUS_BASE_IDX                                                                         3
13714 #define regCORB_SIZE                                                                                    0x4b7013
13715 #define regCORB_SIZE_BASE_IDX                                                                           3
13716 #define regRIRB_LOWER_BASE_ADDRESS                                                                      0x4b7014
13717 #define regRIRB_LOWER_BASE_ADDRESS_BASE_IDX                                                             3
13718 #define regRIRB_UPPER_BASE_ADDRESS                                                                      0x4b7015
13719 #define regRIRB_UPPER_BASE_ADDRESS_BASE_IDX                                                             3
13720 #define regRIRB_WRITE_POINTER                                                                           0x4b7016
13721 #define regRIRB_WRITE_POINTER_BASE_IDX                                                                  3
13722 #define regRESPONSE_INTERRUPT_COUNT                                                                     0x4b7016
13723 #define regRESPONSE_INTERRUPT_COUNT_BASE_IDX                                                            3
13724 #define regRIRB_CONTROL                                                                                 0x4b7017
13725 #define regRIRB_CONTROL_BASE_IDX                                                                        3
13726 #define regRIRB_STATUS                                                                                  0x4b7017
13727 #define regRIRB_STATUS_BASE_IDX                                                                         3
13728 #define regRIRB_SIZE                                                                                    0x4b7017
13729 #define regRIRB_SIZE_BASE_IDX                                                                           3
13730 #define regIMMEDIATE_COMMAND_OUTPUT_INTERFACE                                                           0x4b7018
13731 #define regIMMEDIATE_COMMAND_OUTPUT_INTERFACE_BASE_IDX                                                  3
13732 #define regIMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA                                                      0x4b7018
13733 #define regIMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA_BASE_IDX                                             3
13734 #define regIMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX                                                     0x4b7018
13735 #define regIMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX_BASE_IDX                                            3
13736 #define regIMMEDIATE_RESPONSE_INPUT_INTERFACE                                                           0x4b7019
13737 #define regIMMEDIATE_RESPONSE_INPUT_INTERFACE_BASE_IDX                                                  3
13738 #define regIMMEDIATE_COMMAND_STATUS                                                                     0x4b701a
13739 #define regIMMEDIATE_COMMAND_STATUS_BASE_IDX                                                            3
13740 #define regDMA_POSITION_LOWER_BASE_ADDRESS                                                              0x4b701c
13741 #define regDMA_POSITION_LOWER_BASE_ADDRESS_BASE_IDX                                                     3
13742 #define regDMA_POSITION_UPPER_BASE_ADDRESS                                                              0x4b701d
13743 #define regDMA_POSITION_UPPER_BASE_ADDRESS_BASE_IDX                                                     3
13744 
13745 
13746 // addressBlock: dce_dc_hda_azendpoint_azdec
13747 // base address: 0x1300000
13748 #define regAZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA                                           0x4b7018
13749 #define regAZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA_BASE_IDX                                  3
13750 #define regAZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX                                          0x4b7018
13751 #define regAZENDPOINT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX_BASE_IDX                                 3
13752 
13753 
13754 // addressBlock: dce_dc_hda_azinputendpoint_azdec
13755 // base address: 0x1300000
13756 #define regAZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_DATA                                            0x4b7018
13757 #define regAZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_DATA_BASE_IDX                                   3
13758 #define regAZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_INDEX                                           0x4b7018
13759 #define regAZENDPOINT_IMMEDIATE_COMMAND_INPUT_INTERFACE_INDEX_BASE_IDX                                  3
13760 
13761 
13762 // addressBlock: dce_dc_hda_azroot_azdec
13763 // base address: 0x1300000
13764 #define regAZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA                                               0x4b7018
13765 #define regAZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_DATA_BASE_IDX                                      3
13766 #define regAZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX                                              0x4b7018
13767 #define regAZROOT_IMMEDIATE_COMMAND_OUTPUT_INTERFACE_INDEX_BASE_IDX                                     3
13768 
13769 
13770 // addressBlock: dce_dc_hda_azstream0_azdec
13771 // base address: 0x1300000
13772 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7020
13773 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13774 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7021
13775 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13776 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b7022
13777 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13778 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b7023
13779 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13780 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b7024
13781 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13782 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b7024
13783 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13784 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b7026
13785 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13786 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b7027
13787 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13788 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7821
13789 #define regAZSTREAM0_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13790 
13791 
13792 // addressBlock: dce_dc_hda_azstream1_azdec
13793 // base address: 0x1300020
13794 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7028
13795 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13796 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7029
13797 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13798 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b702a
13799 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13800 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b702b
13801 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13802 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b702c
13803 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13804 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b702c
13805 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13806 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b702e
13807 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13808 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b702f
13809 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13810 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7829
13811 #define regAZSTREAM1_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13812 
13813 
13814 // addressBlock: dce_dc_hda_azstream2_azdec
13815 // base address: 0x1300040
13816 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7030
13817 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13818 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7031
13819 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13820 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b7032
13821 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13822 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b7033
13823 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13824 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b7034
13825 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13826 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b7034
13827 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13828 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b7036
13829 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13830 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b7037
13831 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13832 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7831
13833 #define regAZSTREAM2_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13834 
13835 
13836 // addressBlock: dce_dc_hda_azstream3_azdec
13837 // base address: 0x1300060
13838 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7038
13839 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13840 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7039
13841 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13842 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b703a
13843 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13844 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b703b
13845 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13846 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b703c
13847 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13848 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b703c
13849 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13850 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b703e
13851 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13852 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b703f
13853 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13854 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7839
13855 #define regAZSTREAM3_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13856 
13857 
13858 // addressBlock: dce_dc_hda_azstream4_azdec
13859 // base address: 0x1300080
13860 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7040
13861 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13862 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7041
13863 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13864 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b7042
13865 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13866 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b7043
13867 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13868 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b7044
13869 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13870 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b7044
13871 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13872 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b7046
13873 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13874 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b7047
13875 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13876 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7841
13877 #define regAZSTREAM4_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13878 
13879 
13880 // addressBlock: dce_dc_hda_azstream5_azdec
13881 // base address: 0x13000a0
13882 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7048
13883 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13884 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7049
13885 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13886 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b704a
13887 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13888 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b704b
13889 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13890 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b704c
13891 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13892 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b704c
13893 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13894 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b704e
13895 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13896 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b704f
13897 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13898 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7849
13899 #define regAZSTREAM5_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13900 
13901 
13902 // addressBlock: dce_dc_hda_azstream6_azdec
13903 // base address: 0x13000c0
13904 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7050
13905 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13906 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7051
13907 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13908 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b7052
13909 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13910 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b7053
13911 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13912 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b7054
13913 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13914 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b7054
13915 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13916 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b7056
13917 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13918 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b7057
13919 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13920 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7851
13921 #define regAZSTREAM6_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13922 
13923 
13924 // addressBlock: dce_dc_hda_azstream7_azdec
13925 // base address: 0x13000e0
13926 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS                                        0x4b7058
13927 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BASE_IDX                               3
13928 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER                           0x4b7059
13929 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_BASE_IDX                  3
13930 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH                                      0x4b705a
13931 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_CYCLIC_BUFFER_LENGTH_BASE_IDX                             3
13932 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX                                          0x4b705b
13933 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_LAST_VALID_INDEX_BASE_IDX                                 3
13934 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE                                                 0x4b705c
13935 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_FIFO_SIZE_BASE_IDX                                        3
13936 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_FORMAT                                                    0x4b705c
13937 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_FORMAT_BASE_IDX                                           3
13938 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS                            0x4b705e
13939 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_LOWER_BASE_ADDRESS_BASE_IDX                   3
13940 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS                            0x4b705f
13941 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_BDL_POINTER_UPPER_BASE_ADDRESS_BASE_IDX                   3
13942 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS                     0x4b7859
13943 #define regAZSTREAM7_OUTPUT_STREAM_DESCRIPTOR_LINK_POSITION_IN_CURRENT_BUFFER_ALIAS_BASE_IDX            3
13944 
13945 
13946 // addressBlock: vga_vgaseqind
13947 // base address: 0x0
13948 #define ixSEQ00                                                                                        0x0000
13949 #define ixSEQ01                                                                                        0x0001
13950 #define ixSEQ02                                                                                        0x0002
13951 #define ixSEQ03                                                                                        0x0003
13952 #define ixSEQ04                                                                                        0x0004
13953 
13954 
13955 // addressBlock: vga_vgacrtind
13956 // base address: 0x0
13957 #define ixCRT00                                                                                        0x0000
13958 #define ixCRT01                                                                                        0x0001
13959 #define ixCRT02                                                                                        0x0002
13960 #define ixCRT03                                                                                        0x0003
13961 #define ixCRT04                                                                                        0x0004
13962 #define ixCRT05                                                                                        0x0005
13963 #define ixCRT06                                                                                        0x0006
13964 #define ixCRT07                                                                                        0x0007
13965 #define ixCRT08                                                                                        0x0008
13966 #define ixCRT09                                                                                        0x0009
13967 #define ixCRT0A                                                                                        0x000a
13968 #define ixCRT0B                                                                                        0x000b
13969 #define ixCRT0C                                                                                        0x000c
13970 #define ixCRT0D                                                                                        0x000d
13971 #define ixCRT0E                                                                                        0x000e
13972 #define ixCRT0F                                                                                        0x000f
13973 #define ixCRT10                                                                                        0x0010
13974 #define ixCRT11                                                                                        0x0011
13975 #define ixCRT12                                                                                        0x0012
13976 #define ixCRT13                                                                                        0x0013
13977 #define ixCRT14                                                                                        0x0014
13978 #define ixCRT15                                                                                        0x0015
13979 #define ixCRT16                                                                                        0x0016
13980 #define ixCRT17                                                                                        0x0017
13981 #define ixCRT18                                                                                        0x0018
13982 #define ixCRT1E                                                                                        0x001e
13983 #define ixCRT1F                                                                                        0x001f
13984 #define ixCRT22                                                                                        0x0022
13985 
13986 
13987 // addressBlock: vga_vgagrphind
13988 // base address: 0x0
13989 #define ixGRA00                                                                                        0x0000
13990 #define ixGRA01                                                                                        0x0001
13991 #define ixGRA02                                                                                        0x0002
13992 #define ixGRA03                                                                                        0x0003
13993 #define ixGRA04                                                                                        0x0004
13994 #define ixGRA05                                                                                        0x0005
13995 #define ixGRA06                                                                                        0x0006
13996 #define ixGRA07                                                                                        0x0007
13997 #define ixGRA08                                                                                        0x0008
13998 
13999 
14000 // addressBlock: vga_vgaattrind
14001 // base address: 0x0
14002 #define ixATTR00                                                                                       0x0000
14003 #define ixATTR01                                                                                       0x0001
14004 #define ixATTR02                                                                                       0x0002
14005 #define ixATTR03                                                                                       0x0003
14006 #define ixATTR04                                                                                       0x0004
14007 #define ixATTR05                                                                                       0x0005
14008 #define ixATTR06                                                                                       0x0006
14009 #define ixATTR07                                                                                       0x0007
14010 #define ixATTR08                                                                                       0x0008
14011 #define ixATTR09                                                                                       0x0009
14012 #define ixATTR0A                                                                                       0x000a
14013 #define ixATTR0B                                                                                       0x000b
14014 #define ixATTR0C                                                                                       0x000c
14015 #define ixATTR0D                                                                                       0x000d
14016 #define ixATTR0E                                                                                       0x000e
14017 #define ixATTR0F                                                                                       0x000f
14018 #define ixATTR10                                                                                       0x0010
14019 #define ixATTR11                                                                                       0x0011
14020 #define ixATTR12                                                                                       0x0012
14021 #define ixATTR13                                                                                       0x0013
14022 #define ixATTR14                                                                                       0x0014
14023 
14024 
14025 // addressBlock: azendpoint_f2codecind
14026 // base address: 0x0
14027 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                                           0x2200
14028 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                                          0x2706
14029 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                                          0x270d
14030 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_2                                        0x270e
14031 #define ixAZALIA_F2_CODEC_CONVERTER_STRIPE_CONTROL                                                     0x2724
14032 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3                                        0x273e
14033 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_RAMP_RATE                                                  0x2770
14034 #define ixAZALIA_F2_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                              0x2771
14035 #define ixAZALIA_F2_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                                0x2f09
14036 #define ixAZALIA_F2_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                                     0x2f0a
14037 #define ixAZALIA_F2_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                                           0x2f0b
14038 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONNECTION_LIST_ENTRY                                   0x3702
14039 #define ixAZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL                                                   0x3707
14040 #define ixAZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                                             0x3708
14041 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                               0x3709
14042 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                                   0x371c
14043 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2                                 0x371d
14044 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3                                 0x371e
14045 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4                                 0x371f
14046 #define ixAZALIA_F2_CODEC_PIN_CONTROL_RESPONSE_SPEAKER_ALLOCATION                                      0x3770
14047 #define ixAZALIA_F2_CODEC_PIN_CONTROL_CHANNEL_ALLOCATION                                               0x3771
14048 #define ixAZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO                                                    0x3772
14049 #define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR                                                 0x3776
14050 #define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR_DATA                                            0x3776
14051 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE                                            0x3777
14052 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE                                            0x3778
14053 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE                                            0x3779
14054 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE                                            0x377a
14055 #define ixAZALIA_F2_CODEC_PIN_CONTROL_LIPSYNC                                                          0x377b
14056 #define ixAZALIA_F2_CODEC_PIN_CONTROL_HBR                                                              0x377c
14057 #define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_INDEX                                            0x3780
14058 #define ixAZALIA_F2_CODEC_PIN_CONTROL_AUDIO_SINK_INFO_DATA                                             0x3781
14059 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE                                             0x3785
14060 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE                                             0x3786
14061 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE                                             0x3787
14062 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE                                             0x3788
14063 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                                0x3789
14064 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                                    0x378a
14065 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                                    0x378b
14066 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                                    0x378c
14067 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                                    0x378d
14068 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                                    0x378e
14069 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                                    0x378f
14070 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                                    0x3790
14071 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                                    0x3791
14072 #define ixAZALIA_F2_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                                    0x3792
14073 #define ixAZALIA_F2_CODEC_PIN_ASSOCIATION_INFO                                                         0x3793
14074 #define ixAZALIA_F2_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                                            0x3797
14075 #define ixAZALIA_F2_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                                            0x3798
14076 #define ixAZALIA_F2_CODEC_PIN_CONTROL_LPIB                                                             0x3799
14077 #define ixAZALIA_F2_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                              0x379a
14078 #define ixAZALIA_F2_CODEC_PIN_CONTROL_CODING_TYPE                                                      0x379b
14079 #define ixAZALIA_F2_CODEC_PIN_CONTROL_FORMAT_CHANGED                                                   0x379c
14080 #define ixAZALIA_F2_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                                  0x379d
14081 #define ixAZALIA_F2_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                                 0x379e
14082 #define ixAZALIA_F2_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                                      0x3f09
14083 #define ixAZALIA_F2_CODEC_PIN_PARAMETER_CAPABILITIES                                                   0x3f0c
14084 #define ixAZALIA_F2_CODEC_PIN_PARAMETER_CONNECTION_LIST_LENGTH                                         0x3f0e
14085 
14086 
14087 // addressBlock: azendpoint_descriptorind
14088 // base address: 0x0
14089 #define ixAUDIO_DESCRIPTOR0                                                                            0x0001
14090 #define ixAUDIO_DESCRIPTOR1                                                                            0x0002
14091 #define ixAUDIO_DESCRIPTOR2                                                                            0x0003
14092 #define ixAUDIO_DESCRIPTOR3                                                                            0x0004
14093 #define ixAUDIO_DESCRIPTOR4                                                                            0x0005
14094 #define ixAUDIO_DESCRIPTOR5                                                                            0x0006
14095 #define ixAUDIO_DESCRIPTOR6                                                                            0x0007
14096 #define ixAUDIO_DESCRIPTOR7                                                                            0x0008
14097 #define ixAUDIO_DESCRIPTOR8                                                                            0x0009
14098 #define ixAUDIO_DESCRIPTOR9                                                                            0x000a
14099 #define ixAUDIO_DESCRIPTOR10                                                                           0x000b
14100 #define ixAUDIO_DESCRIPTOR11                                                                           0x000c
14101 #define ixAUDIO_DESCRIPTOR12                                                                           0x000d
14102 #define ixAUDIO_DESCRIPTOR13                                                                           0x000e
14103 
14104 
14105 // addressBlock: azendpoint_sinkinfoind
14106 // base address: 0x0
14107 #define ixAZALIA_F2_CODEC_PIN_CONTROL_MANUFACTURER_ID                                                  0x0000
14108 #define ixAZALIA_F2_CODEC_PIN_CONTROL_PRODUCT_ID                                                       0x0001
14109 #define ixAZALIA_F2_CODEC_PIN_CONTROL_SINK_DESCRIPTION_LEN                                             0x0002
14110 #define ixAZALIA_F2_CODEC_PIN_CONTROL_PORTID0                                                          0x0003
14111 #define ixAZALIA_F2_CODEC_PIN_CONTROL_PORTID1                                                          0x0004
14112 #define ixSINK_DESCRIPTION0                                                                            0x0005
14113 #define ixSINK_DESCRIPTION1                                                                            0x0006
14114 #define ixSINK_DESCRIPTION2                                                                            0x0007
14115 #define ixSINK_DESCRIPTION3                                                                            0x0008
14116 #define ixSINK_DESCRIPTION4                                                                            0x0009
14117 #define ixSINK_DESCRIPTION5                                                                            0x000a
14118 #define ixSINK_DESCRIPTION6                                                                            0x000b
14119 #define ixSINK_DESCRIPTION7                                                                            0x000c
14120 #define ixSINK_DESCRIPTION8                                                                            0x000d
14121 #define ixSINK_DESCRIPTION9                                                                            0x000e
14122 #define ixSINK_DESCRIPTION10                                                                           0x000f
14123 #define ixSINK_DESCRIPTION11                                                                           0x0010
14124 #define ixSINK_DESCRIPTION12                                                                           0x0011
14125 #define ixSINK_DESCRIPTION13                                                                           0x0012
14126 #define ixSINK_DESCRIPTION14                                                                           0x0013
14127 #define ixSINK_DESCRIPTION15                                                                           0x0014
14128 #define ixSINK_DESCRIPTION16                                                                           0x0015
14129 #define ixSINK_DESCRIPTION17                                                                           0x0016
14130 
14131 
14132 // addressBlock: azf0controller_azinputcrc0resultind
14133 // base address: 0x0
14134 #define ixAZALIA_INPUT_CRC0_CHANNEL0                                                                   0x0000
14135 #define ixAZALIA_INPUT_CRC0_CHANNEL1                                                                   0x0001
14136 #define ixAZALIA_INPUT_CRC0_CHANNEL2                                                                   0x0002
14137 #define ixAZALIA_INPUT_CRC0_CHANNEL3                                                                   0x0003
14138 #define ixAZALIA_INPUT_CRC0_CHANNEL4                                                                   0x0004
14139 #define ixAZALIA_INPUT_CRC0_CHANNEL5                                                                   0x0005
14140 #define ixAZALIA_INPUT_CRC0_CHANNEL6                                                                   0x0006
14141 #define ixAZALIA_INPUT_CRC0_CHANNEL7                                                                   0x0007
14142 
14143 
14144 // addressBlock: azf0controller_azinputcrc1resultind
14145 // base address: 0x0
14146 #define ixAZALIA_INPUT_CRC1_CHANNEL0                                                                   0x0000
14147 #define ixAZALIA_INPUT_CRC1_CHANNEL1                                                                   0x0001
14148 #define ixAZALIA_INPUT_CRC1_CHANNEL2                                                                   0x0002
14149 #define ixAZALIA_INPUT_CRC1_CHANNEL3                                                                   0x0003
14150 #define ixAZALIA_INPUT_CRC1_CHANNEL4                                                                   0x0004
14151 #define ixAZALIA_INPUT_CRC1_CHANNEL5                                                                   0x0005
14152 #define ixAZALIA_INPUT_CRC1_CHANNEL6                                                                   0x0006
14153 #define ixAZALIA_INPUT_CRC1_CHANNEL7                                                                   0x0007
14154 
14155 
14156 // addressBlock: azf0controller_azcrc0resultind
14157 // base address: 0x0
14158 #define ixAZALIA_CRC0_CHANNEL0                                                                         0x0000
14159 #define ixAZALIA_CRC0_CHANNEL1                                                                         0x0001
14160 #define ixAZALIA_CRC0_CHANNEL2                                                                         0x0002
14161 #define ixAZALIA_CRC0_CHANNEL3                                                                         0x0003
14162 #define ixAZALIA_CRC0_CHANNEL4                                                                         0x0004
14163 #define ixAZALIA_CRC0_CHANNEL5                                                                         0x0005
14164 #define ixAZALIA_CRC0_CHANNEL6                                                                         0x0006
14165 #define ixAZALIA_CRC0_CHANNEL7                                                                         0x0007
14166 
14167 
14168 // addressBlock: azf0controller_azcrc1resultind
14169 // base address: 0x0
14170 #define ixAZALIA_CRC1_CHANNEL0                                                                         0x0000
14171 #define ixAZALIA_CRC1_CHANNEL1                                                                         0x0001
14172 #define ixAZALIA_CRC1_CHANNEL2                                                                         0x0002
14173 #define ixAZALIA_CRC1_CHANNEL3                                                                         0x0003
14174 #define ixAZALIA_CRC1_CHANNEL4                                                                         0x0004
14175 #define ixAZALIA_CRC1_CHANNEL5                                                                         0x0005
14176 #define ixAZALIA_CRC1_CHANNEL6                                                                         0x0006
14177 #define ixAZALIA_CRC1_CHANNEL7                                                                         0x0007
14178 
14179 
14180 // addressBlock: azinputendpoint_f2codecind
14181 // base address: 0x0
14182 #define ixAZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                                     0x6200
14183 #define ixAZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                                    0x6706
14184 #define ixAZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                                    0x670d
14185 #define ixAZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                          0x6f09
14186 #define ixAZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                               0x6f0a
14187 #define ixAZALIA_F2_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                                     0x6f0b
14188 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                                             0x7707
14189 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                                       0x7708
14190 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_PIN_SENSE                                         0x7709
14191 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                             0x771c
14192 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_2                           0x771d
14193 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_3                           0x771e
14194 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT_4                           0x771f
14195 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                                         0x7771
14196 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE                                       0x7777
14197 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE                                       0x7778
14198 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE                                       0x7779
14199 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE                                       0x777a
14200 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_HBR                                                        0x777c
14201 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE                                       0x7785
14202 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE                                       0x7786
14203 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE                                       0x7787
14204 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE                                       0x7788
14205 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                                      0x7798
14206 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB                                                       0x7799
14207 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                        0x779a
14208 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                                       0x779b
14209 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_INFOFRAME                                                  0x779c
14210 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_L                                           0x779d
14211 #define ixAZALIA_F2_CODEC_INPUT_PIN_CONTROL_CHANNEL_STATUS_H                                           0x779e
14212 #define ixAZALIA_F2_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                                0x7f09
14213 #define ixAZALIA_F2_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                                             0x7f0c
14214 
14215 
14216 // addressBlock: azroot_f2codecind
14217 // base address: 0x0
14218 #define ixAZALIA_F2_CODEC_ROOT_PARAMETER_VENDOR_AND_DEVICE_ID                                          0x0f00
14219 #define ixAZALIA_F2_CODEC_ROOT_PARAMETER_REVISION_ID                                                   0x0f02
14220 #define ixAZALIA_F2_CODEC_ROOT_PARAMETER_SUBORDINATE_NODE_COUNT                                        0x0f04
14221 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_POWER_STATE                                                 0x1705
14222 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID                                       0x1720
14223 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_2                                     0x1721
14224 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_3                                     0x1722
14225 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESPONSE_SUBSYSTEM_ID_4                                     0x1723
14226 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_CONVERTER_SYNCHRONIZATION                                   0x1770
14227 #define ixAZALIA_F2_CODEC_FUNCTION_CONTROL_RESET                                                       0x17ff
14228 #define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_SUBORDINATE_NODE_COUNT                                    0x1f04
14229 #define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_GROUP_TYPE                                                0x1f05
14230 #define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_SUPPORTED_SIZE_RATES                                      0x1f0a
14231 #define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_STREAM_FORMATS                                            0x1f0b
14232 #define ixAZALIA_F2_CODEC_FUNCTION_PARAMETER_POWER_STATES                                              0x1f0f
14233 
14234 
14235 // addressBlock: azf0stream0_streamind
14236 // base address: 0x0
14237 #define ixAZF0STREAM0_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14238 #define ixAZF0STREAM0_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14239 #define ixAZF0STREAM0_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14240 #define ixAZF0STREAM0_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14241 #define ixAZF0STREAM0_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14242 
14243 
14244 // addressBlock: azf0stream1_streamind
14245 // base address: 0x0
14246 #define ixAZF0STREAM1_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14247 #define ixAZF0STREAM1_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14248 #define ixAZF0STREAM1_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14249 #define ixAZF0STREAM1_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14250 #define ixAZF0STREAM1_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14251 
14252 
14253 // addressBlock: azf0stream2_streamind
14254 // base address: 0x0
14255 #define ixAZF0STREAM2_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14256 #define ixAZF0STREAM2_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14257 #define ixAZF0STREAM2_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14258 #define ixAZF0STREAM2_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14259 #define ixAZF0STREAM2_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14260 
14261 
14262 // addressBlock: azf0stream3_streamind
14263 // base address: 0x0
14264 #define ixAZF0STREAM3_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14265 #define ixAZF0STREAM3_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14266 #define ixAZF0STREAM3_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14267 #define ixAZF0STREAM3_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14268 #define ixAZF0STREAM3_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14269 
14270 
14271 // addressBlock: azf0stream4_streamind
14272 // base address: 0x0
14273 #define ixAZF0STREAM4_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14274 #define ixAZF0STREAM4_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14275 #define ixAZF0STREAM4_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14276 #define ixAZF0STREAM4_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14277 #define ixAZF0STREAM4_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14278 
14279 
14280 // addressBlock: azf0stream5_streamind
14281 // base address: 0x0
14282 #define ixAZF0STREAM5_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14283 #define ixAZF0STREAM5_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14284 #define ixAZF0STREAM5_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14285 #define ixAZF0STREAM5_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14286 #define ixAZF0STREAM5_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14287 
14288 
14289 // addressBlock: azf0stream6_streamind
14290 // base address: 0x0
14291 #define ixAZF0STREAM6_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14292 #define ixAZF0STREAM6_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14293 #define ixAZF0STREAM6_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14294 #define ixAZF0STREAM6_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14295 #define ixAZF0STREAM6_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14296 
14297 
14298 // addressBlock: azf0stream7_streamind
14299 // base address: 0x0
14300 #define ixAZF0STREAM7_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14301 #define ixAZF0STREAM7_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14302 #define ixAZF0STREAM7_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14303 #define ixAZF0STREAM7_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14304 #define ixAZF0STREAM7_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14305 
14306 
14307 // addressBlock: azf0stream8_streamind
14308 // base address: 0x0
14309 #define ixAZF0STREAM8_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14310 #define ixAZF0STREAM8_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14311 #define ixAZF0STREAM8_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14312 #define ixAZF0STREAM8_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14313 #define ixAZF0STREAM8_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14314 
14315 
14316 // addressBlock: azf0stream9_streamind
14317 // base address: 0x0
14318 #define ixAZF0STREAM9_AZALIA_FIFO_SIZE_CONTROL                                                         0x0000
14319 #define ixAZF0STREAM9_AZALIA_LATENCY_COUNTER_CONTROL                                                   0x0001
14320 #define ixAZF0STREAM9_AZALIA_WORSTCASE_LATENCY_COUNT                                                   0x0002
14321 #define ixAZF0STREAM9_AZALIA_CUMULATIVE_LATENCY_COUNT                                                  0x0003
14322 #define ixAZF0STREAM9_AZALIA_CUMULATIVE_REQUEST_COUNT                                                  0x0004
14323 
14324 
14325 // addressBlock: azf0stream10_streamind
14326 // base address: 0x0
14327 #define ixAZF0STREAM10_AZALIA_FIFO_SIZE_CONTROL                                                        0x0000
14328 #define ixAZF0STREAM10_AZALIA_LATENCY_COUNTER_CONTROL                                                  0x0001
14329 #define ixAZF0STREAM10_AZALIA_WORSTCASE_LATENCY_COUNT                                                  0x0002
14330 #define ixAZF0STREAM10_AZALIA_CUMULATIVE_LATENCY_COUNT                                                 0x0003
14331 #define ixAZF0STREAM10_AZALIA_CUMULATIVE_REQUEST_COUNT                                                 0x0004
14332 
14333 
14334 // addressBlock: azf0stream11_streamind
14335 // base address: 0x0
14336 #define ixAZF0STREAM11_AZALIA_FIFO_SIZE_CONTROL                                                        0x0000
14337 #define ixAZF0STREAM11_AZALIA_LATENCY_COUNTER_CONTROL                                                  0x0001
14338 #define ixAZF0STREAM11_AZALIA_WORSTCASE_LATENCY_COUNT                                                  0x0002
14339 #define ixAZF0STREAM11_AZALIA_CUMULATIVE_LATENCY_COUNT                                                 0x0003
14340 #define ixAZF0STREAM11_AZALIA_CUMULATIVE_REQUEST_COUNT                                                 0x0004
14341 
14342 
14343 // addressBlock: azf0stream12_streamind
14344 // base address: 0x0
14345 #define ixAZF0STREAM12_AZALIA_FIFO_SIZE_CONTROL                                                        0x0000
14346 #define ixAZF0STREAM12_AZALIA_LATENCY_COUNTER_CONTROL                                                  0x0001
14347 #define ixAZF0STREAM12_AZALIA_WORSTCASE_LATENCY_COUNT                                                  0x0002
14348 #define ixAZF0STREAM12_AZALIA_CUMULATIVE_LATENCY_COUNT                                                 0x0003
14349 #define ixAZF0STREAM12_AZALIA_CUMULATIVE_REQUEST_COUNT                                                 0x0004
14350 
14351 
14352 // addressBlock: azf0stream13_streamind
14353 // base address: 0x0
14354 #define ixAZF0STREAM13_AZALIA_FIFO_SIZE_CONTROL                                                        0x0000
14355 #define ixAZF0STREAM13_AZALIA_LATENCY_COUNTER_CONTROL                                                  0x0001
14356 #define ixAZF0STREAM13_AZALIA_WORSTCASE_LATENCY_COUNT                                                  0x0002
14357 #define ixAZF0STREAM13_AZALIA_CUMULATIVE_LATENCY_COUNT                                                 0x0003
14358 #define ixAZF0STREAM13_AZALIA_CUMULATIVE_REQUEST_COUNT                                                 0x0004
14359 
14360 
14361 // addressBlock: azf0stream14_streamind
14362 // base address: 0x0
14363 #define ixAZF0STREAM14_AZALIA_FIFO_SIZE_CONTROL                                                        0x0000
14364 #define ixAZF0STREAM14_AZALIA_LATENCY_COUNTER_CONTROL                                                  0x0001
14365 #define ixAZF0STREAM14_AZALIA_WORSTCASE_LATENCY_COUNT                                                  0x0002
14366 #define ixAZF0STREAM14_AZALIA_CUMULATIVE_LATENCY_COUNT                                                 0x0003
14367 #define ixAZF0STREAM14_AZALIA_CUMULATIVE_REQUEST_COUNT                                                 0x0004
14368 
14369 
14370 // addressBlock: azf0stream15_streamind
14371 // base address: 0x0
14372 #define ixAZF0STREAM15_AZALIA_FIFO_SIZE_CONTROL                                                        0x0000
14373 #define ixAZF0STREAM15_AZALIA_LATENCY_COUNTER_CONTROL                                                  0x0001
14374 #define ixAZF0STREAM15_AZALIA_WORSTCASE_LATENCY_COUNT                                                  0x0002
14375 #define ixAZF0STREAM15_AZALIA_CUMULATIVE_LATENCY_COUNT                                                 0x0003
14376 #define ixAZF0STREAM15_AZALIA_CUMULATIVE_REQUEST_COUNT                                                 0x0004
14377 
14378 
14379 // addressBlock: azf0endpoint0_endpointind
14380 // base address: 0x0
14381 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14382 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14383 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14384 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14385 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14386 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14387 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14388 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14389 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14390 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14391 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14392 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14393 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14394 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14395 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14396 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14397 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14398 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14399 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14400 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14401 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14402 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14403 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14404 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14405 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14406 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14407 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14408 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14409 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14410 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14411 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14412 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14413 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14414 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14415 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14416 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14417 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14418 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14419 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14420 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14421 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14422 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14423 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14424 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14425 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14426 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14427 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14428 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14429 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14430 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14431 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14432 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14433 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14434 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14435 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14436 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14437 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14438 #define ixAZF0ENDPOINT0_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14439 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14440 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14441 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14442 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14443 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14444 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14445 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14446 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14447 #define ixAZF0ENDPOINT0_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14448 #define ixAZF0ENDPOINT0_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14449 #define ixAZF0ENDPOINT0_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14450 #define ixAZF0ENDPOINT0_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14451 #define ixAZF0ENDPOINT0_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14452 
14453 
14454 // addressBlock: azf0endpoint1_endpointind
14455 // base address: 0x0
14456 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14457 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14458 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14459 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14460 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14461 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14462 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14463 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14464 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14465 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14466 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14467 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14468 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14469 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14470 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14471 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14472 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14473 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14474 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14475 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14476 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14477 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14478 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14479 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14480 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14481 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14482 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14483 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14484 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14485 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14486 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14487 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14488 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14489 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14490 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14491 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14492 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14493 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14494 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14495 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14496 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14497 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14498 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14499 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14500 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14501 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14502 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14503 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14504 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14505 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14506 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14507 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14508 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14509 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14510 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14511 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14512 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14513 #define ixAZF0ENDPOINT1_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14514 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14515 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14516 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14517 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14518 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14519 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14520 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14521 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14522 #define ixAZF0ENDPOINT1_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14523 #define ixAZF0ENDPOINT1_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14524 #define ixAZF0ENDPOINT1_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14525 #define ixAZF0ENDPOINT1_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14526 #define ixAZF0ENDPOINT1_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14527 
14528 
14529 // addressBlock: azf0endpoint2_endpointind
14530 // base address: 0x0
14531 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14532 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14533 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14534 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14535 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14536 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14537 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14538 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14539 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14540 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14541 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14542 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14543 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14544 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14545 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14546 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14547 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14548 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14549 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14550 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14551 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14552 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14553 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14554 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14555 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14556 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14557 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14558 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14559 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14560 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14561 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14562 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14563 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14564 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14565 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14566 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14567 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14568 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14569 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14570 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14571 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14572 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14573 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14574 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14575 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14576 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14577 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14578 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14579 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14580 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14581 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14582 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14583 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14584 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14585 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14586 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14587 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14588 #define ixAZF0ENDPOINT2_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14589 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14590 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14591 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14592 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14593 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14594 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14595 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14596 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14597 #define ixAZF0ENDPOINT2_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14598 #define ixAZF0ENDPOINT2_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14599 #define ixAZF0ENDPOINT2_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14600 #define ixAZF0ENDPOINT2_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14601 #define ixAZF0ENDPOINT2_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14602 
14603 
14604 // addressBlock: azf0endpoint3_endpointind
14605 // base address: 0x0
14606 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14607 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14608 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14609 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14610 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14611 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14612 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14613 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14614 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14615 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14616 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14617 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14618 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14619 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14620 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14621 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14622 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14623 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14624 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14625 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14626 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14627 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14628 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14629 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14630 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14631 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14632 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14633 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14634 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14635 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14636 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14637 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14638 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14639 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14640 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14641 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14642 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14643 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14644 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14645 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14646 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14647 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14648 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14649 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14650 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14651 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14652 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14653 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14654 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14655 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14656 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14657 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14658 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14659 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14660 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14661 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14662 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14663 #define ixAZF0ENDPOINT3_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14664 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14665 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14666 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14667 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14668 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14669 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14670 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14671 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14672 #define ixAZF0ENDPOINT3_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14673 #define ixAZF0ENDPOINT3_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14674 #define ixAZF0ENDPOINT3_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14675 #define ixAZF0ENDPOINT3_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14676 #define ixAZF0ENDPOINT3_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14677 
14678 
14679 // addressBlock: azf0endpoint4_endpointind
14680 // base address: 0x0
14681 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14682 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14683 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14684 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14685 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14686 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14687 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14688 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14689 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14690 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14691 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14692 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14693 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14694 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14695 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14696 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14697 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14698 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14699 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14700 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14701 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14702 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14703 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14704 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14705 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14706 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14707 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14708 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14709 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14710 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14711 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14712 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14713 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14714 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14715 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14716 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14717 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14718 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14719 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14720 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14721 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14722 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14723 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14724 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14725 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14726 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14727 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14728 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14729 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14730 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14731 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14732 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14733 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14734 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14735 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14736 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14737 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14738 #define ixAZF0ENDPOINT4_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14739 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14740 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14741 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14742 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14743 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14744 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14745 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14746 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14747 #define ixAZF0ENDPOINT4_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14748 #define ixAZF0ENDPOINT4_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14749 #define ixAZF0ENDPOINT4_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14750 #define ixAZF0ENDPOINT4_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14751 #define ixAZF0ENDPOINT4_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14752 
14753 
14754 // addressBlock: azf0endpoint5_endpointind
14755 // base address: 0x0
14756 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14757 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14758 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14759 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14760 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14761 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14762 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14763 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14764 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14765 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14766 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14767 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14768 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14769 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14770 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14771 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14772 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14773 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14774 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14775 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14776 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14777 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14778 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14779 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14780 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14781 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14782 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14783 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14784 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14785 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14786 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14787 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14788 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14789 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14790 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14791 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14792 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14793 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14794 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14795 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14796 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14797 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14798 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14799 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14800 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14801 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14802 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14803 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14804 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14805 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14806 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14807 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14808 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14809 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14810 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14811 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14812 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14813 #define ixAZF0ENDPOINT5_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14814 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14815 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14816 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14817 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14818 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14819 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14820 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14821 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14822 #define ixAZF0ENDPOINT5_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14823 #define ixAZF0ENDPOINT5_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14824 #define ixAZF0ENDPOINT5_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14825 #define ixAZF0ENDPOINT5_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14826 #define ixAZF0ENDPOINT5_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14827 
14828 
14829 // addressBlock: azf0endpoint6_endpointind
14830 // base address: 0x0
14831 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14832 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14833 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14834 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14835 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14836 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14837 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14838 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14839 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14840 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14841 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14842 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14843 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14844 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14845 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14846 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14847 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14848 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14849 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14850 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14851 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14852 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14853 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14854 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14855 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14856 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14857 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14858 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14859 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14860 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14861 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14862 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14863 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14864 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14865 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14866 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14867 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14868 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14869 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14870 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14871 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14872 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14873 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14874 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14875 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14876 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14877 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14878 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14879 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14880 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14881 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14882 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14883 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14884 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14885 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14886 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14887 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14888 #define ixAZF0ENDPOINT6_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14889 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14890 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14891 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14892 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14893 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14894 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14895 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14896 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14897 #define ixAZF0ENDPOINT6_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14898 #define ixAZF0ENDPOINT6_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14899 #define ixAZF0ENDPOINT6_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14900 #define ixAZF0ENDPOINT6_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14901 #define ixAZF0ENDPOINT6_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14902 
14903 
14904 // addressBlock: azf0endpoint7_endpointind
14905 // base address: 0x0
14906 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES                  0x0001
14907 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT                             0x0002
14908 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_CONTROL_CHANNEL_STREAM_ID                            0x0003
14909 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER                            0x0004
14910 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_PARAMETER_STREAM_FORMATS                             0x0005
14911 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES                       0x0006
14912 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_STRIPE_CONTROL                                       0x0007
14913 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_CONTROL_RAMP_RATE                                    0x0008
14914 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_CONTROL_GTC_EMBEDDING                                0x0009
14915 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA                                    0x000c
14916 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MIN                                0x000d
14917 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_CONVERTER_GTC_COUNTER_DELTA_MAX                                0x000e
14918 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES                        0x0020
14919 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES                                     0x0021
14920 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE                               0x0022
14921 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_PIN_SENSE                                 0x0023
14922 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_WIDGET_CONTROL                                     0x0024
14923 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER                                    0x0025
14924 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0                                  0x0028
14925 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1                                  0x0029
14926 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2                                  0x002a
14927 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3                                  0x002b
14928 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4                                  0x002c
14929 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5                                  0x002d
14930 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6                                  0x002e
14931 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7                                  0x002f
14932 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8                                  0x0030
14933 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9                                  0x0031
14934 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10                                 0x0032
14935 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11                                 0x0033
14936 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12                                 0x0034
14937 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13                                 0x0035
14938 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE                                0x0036
14939 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC                                   0x0037
14940 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR                                       0x0038
14941 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO0                                         0x003a
14942 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO1                                         0x003b
14943 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO2                                         0x003c
14944 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO3                                         0x003d
14945 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO4                                         0x003e
14946 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO5                                         0x003f
14947 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO6                                         0x0040
14948 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO7                                         0x0041
14949 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_SINK_INFO8                                         0x0042
14950 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL                                   0x0054
14951 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE                         0x0055
14952 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT                     0x0056
14953 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_ENABLE2                               0x0057
14954 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE                                  0x0058
14955 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_0                                      0x0059
14956 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_1                                      0x005a
14957 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_2                                      0x005b
14958 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_3                                      0x005c
14959 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_4                                      0x005d
14960 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_5                                      0x005e
14961 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_6                                      0x005f
14962 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_7                                      0x0060
14963 #define ixAZF0ENDPOINT7_AZALIA_F0_PIN_CONTROL_CODEC_CS_OVERRIDE_8                                      0x0061
14964 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_ASSOCIATION_INFO                                           0x0062
14965 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_DIGITAL_OUTPUT_STATUS                              0x0063
14966 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                              0x0064
14967 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_LPIB                                               0x0065
14968 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                                0x0066
14969 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_CODING_TYPE                                        0x0067
14970 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_FORMAT_CHANGED                                     0x0068
14971 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_WIRELESS_DISPLAY_IDENTIFICATION                    0x0069
14972 #define ixAZF0ENDPOINT7_AZALIA_F0_CODEC_PIN_CONTROL_REMOTE_KEEPALIVE                                   0x006a
14973 #define ixAZF0ENDPOINT7_AZALIA_F0_AUDIO_ENABLE_STATUS                                                  0x006b
14974 #define ixAZF0ENDPOINT7_AZALIA_F0_AUDIO_ENABLED_INT_STATUS                                             0x006c
14975 #define ixAZF0ENDPOINT7_AZALIA_F0_AUDIO_DISABLED_INT_STATUS                                            0x006d
14976 #define ixAZF0ENDPOINT7_AZALIA_F0_AUDIO_FORMAT_CHANGED_INT_STATUS                                      0x006e
14977 
14978 
14979 // addressBlock: azf0inputendpoint0_inputendpointind
14980 // base address: 0x0
14981 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
14982 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
14983 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
14984 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
14985 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
14986 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
14987 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
14988 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
14989 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
14990 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
14991 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
14992 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
14993 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
14994 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
14995 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
14996 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
14997 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
14998 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
14999 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15000 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15001 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15002 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15003 #define ixAZF0INPUTENDPOINT0_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15004 
15005 
15006 // addressBlock: azf0inputendpoint1_inputendpointind
15007 // base address: 0x0
15008 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15009 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15010 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15011 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15012 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15013 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15014 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15015 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15016 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15017 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15018 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15019 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15020 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15021 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15022 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15023 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15024 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15025 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15026 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15027 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15028 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15029 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15030 #define ixAZF0INPUTENDPOINT1_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15031 
15032 
15033 // addressBlock: azf0inputendpoint2_inputendpointind
15034 // base address: 0x0
15035 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15036 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15037 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15038 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15039 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15040 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15041 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15042 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15043 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15044 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15045 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15046 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15047 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15048 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15049 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15050 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15051 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15052 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15053 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15054 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15055 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15056 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15057 #define ixAZF0INPUTENDPOINT2_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15058 
15059 
15060 // addressBlock: azf0inputendpoint3_inputendpointind
15061 // base address: 0x0
15062 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15063 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15064 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15065 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15066 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15067 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15068 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15069 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15070 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15071 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15072 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15073 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15074 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15075 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15076 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15077 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15078 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15079 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15080 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15081 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15082 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15083 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15084 #define ixAZF0INPUTENDPOINT3_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15085 
15086 
15087 // addressBlock: azf0inputendpoint4_inputendpointind
15088 // base address: 0x0
15089 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15090 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15091 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15092 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15093 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15094 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15095 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15096 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15097 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15098 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15099 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15100 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15101 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15102 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15103 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15104 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15105 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15106 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15107 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15108 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15109 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15110 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15111 #define ixAZF0INPUTENDPOINT4_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15112 
15113 
15114 // addressBlock: azf0inputendpoint5_inputendpointind
15115 // base address: 0x0
15116 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15117 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15118 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15119 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15120 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15121 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15122 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15123 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15124 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15125 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15126 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15127 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15128 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15129 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15130 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15131 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15132 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15133 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15134 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15135 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15136 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15137 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15138 #define ixAZF0INPUTENDPOINT5_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15139 
15140 
15141 // addressBlock: azf0inputendpoint6_inputendpointind
15142 // base address: 0x0
15143 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15144 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15145 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15146 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15147 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15148 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15149 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15150 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15151 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15152 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15153 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15154 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15155 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15156 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15157 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15158 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15159 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15160 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15161 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15162 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15163 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15164 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15165 #define ixAZF0INPUTENDPOINT6_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15166 
15167 
15168 // addressBlock: azf0inputendpoint7_inputendpointind
15169 // base address: 0x0
15170 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES       0x0001
15171 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT                  0x0002
15172 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_CHANNEL_STREAM_ID                 0x0003
15173 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER                 0x0004
15174 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_STREAM_FORMATS                  0x0005
15175 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_SUPPORTED_SIZE_RATES            0x0006
15176 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES             0x0020
15177 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES                          0x0021
15178 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE                    0x0022
15179 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_INPUT_PIN_SENSE                0x0023
15180 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL                          0x0024
15181 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE                     0x0036
15182 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL_ENABLE2                    0x0037
15183 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR                            0x0038
15184 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_CHANNEL_ALLOCATION                      0x0053
15185 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_HOT_PLUG_CONTROL                        0x0054
15186 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_FORCE              0x0055
15187 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT          0x0056
15188 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_SNAPSHOT_CONTROL                   0x0064
15189 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB                                    0x0065
15190 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_LPIB_TIMER_SNAPSHOT                     0x0066
15191 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INPUT_STATUS_CONTROL                    0x0067
15192 #define ixAZF0INPUTENDPOINT7_AZALIA_F0_CODEC_INPUT_PIN_CONTROL_INFOFRAME                               0x0068
15193 
15194 
15195 #endif
15196