/linux-6.12.1/Documentation/devicetree/bindings/iommu/ |
D | iommu.txt | 49 association of masters to be configured. Note that an IOMMU can by design 56 - #iommu-cells = <4>: Some IOMMU devices allow the DMA window for masters to 70 Devices that access memory through an IOMMU are called masters. A device can 91 - pasid-num-bits: Some masters support multiple address spaces for DMA, by 105 Firmware has to opt-in stalling, because most buses and masters don't 108 won't work in systems and masters that haven't been designed for 146 * Masters are statically associated with this IOMMU and share 148 * have sufficient information to distinguish between masters. 151 * all masters at any given point in time.
|
/linux-6.12.1/Documentation/devicetree/bindings/dma/ |
D | nxp,lpc3220-dmamux.yaml | 23 dma-masters: 30 First two cells same as for device pointed in dma-masters. 36 - dma-masters 45 dma-masters = <&dma>;
|
D | snps,dw-axi-dmac.yaml | 66 snps,dma-masters: 68 Number of AXI masters supported by the hardware. 110 - snps,dma-masters 150 snps,dma-masters = <2>;
|
D | dma-router.yaml | 25 dma-masters: 39 - dma-masters
|
D | renesas,rzn1-dmamux.yaml | 30 dma-masters: 49 dma-masters = <&dma0 &dma1>;
|
D | lpc1850-dmamux.txt | 12 - dma-masters: phandle pointing to the DMA controller 41 dma-masters = <&dmac>;
|
D | snps,dma-spear1340.yaml | 62 dma-masters: 65 Number of DMA masters supported by the controller. In case if 175 dma-masters = <4>;
|
D | ti-dma-crossbar.txt | 10 - dma-masters: phandle pointing to the DMA controller 55 dma-masters = <&sdma>;
|
/linux-6.12.1/Documentation/trace/ |
D | stm.rst | 11 these masters and channels are statically allocated to certain 23 master 7 channel 15, while arbitrary user applications can use masters 28 identifiers to ranges of masters and channels. If these rules (policy) 33 have a name (string identifier) and a range of masters and channels 41 channels masters 42 $ cat /config/stp-policy/dummy_stm.my-policy/user/masters 48 masters 48 through 63 and channel allocation pool has channels 0
|
/linux-6.12.1/drivers/staging/vme_user/ |
D | vme_fake.c | 65 struct fake_master_window masters[FAKE_MAX_MASTER]; member 317 bridge->masters[i].enabled = enabled; in fake_master_set() 318 bridge->masters[i].vme_base = vme_base; in fake_master_set() 319 bridge->masters[i].size = size; in fake_master_set() 320 bridge->masters[i].aspace = aspace; in fake_master_set() 321 bridge->masters[i].cycle = cycle; in fake_master_set() 322 bridge->masters[i].dwidth = dwidth; in fake_master_set() 348 *enabled = bridge->masters[i].enabled; in __fake_master_get() 349 *vme_base = bridge->masters[i].vme_base; in __fake_master_get() 350 *size = bridge->masters[i].size; in __fake_master_get() [all …]
|
/linux-6.12.1/drivers/fsi/ |
D | fsi-master.h | 4 * to allow the core to interact with the (hardware-specific) masters. 18 * These are used by hardware masters, such as the one in the FSP2, AST2600 and 59 #define FSI_MRESP_RST_ALL_MASTER 0x20000000 /* Reset all FSI masters */ 77 * These are used by low level masters that bit-bang out the protocol 118 * These are common to all masters
|
/linux-6.12.1/tools/perf/pmu-events/arch/arm64/freescale/imx8mm/sys/ |
D | metrics.json | 3 "BriefDescription": "bytes all masters read from ddr based on read-cycles event", 11 "BriefDescription": "bytes all masters write to ddr based on write-cycles event",
|
/linux-6.12.1/tools/perf/pmu-events/arch/arm64/freescale/imx8mn/sys/ |
D | metrics.json | 3 "BriefDescription": "bytes all masters read from ddr based on read-cycles event", 11 "BriefDescription": "bytes all masters write to ddr based on write-cycles event",
|
/linux-6.12.1/tools/perf/pmu-events/arch/arm64/freescale/imx8mq/sys/ |
D | metrics.json | 3 "BriefDescription": "bytes all masters read from ddr based on read-cycles event", 11 "BriefDescription": "bytes all masters write to ddr based on write-cycles event",
|
/linux-6.12.1/Documentation/devicetree/bindings/fsi/ |
D | fsi.txt | 11 FSI masters may require their own DT nodes (to describe the master HW itself); 15 Under the masters' nodes, we can describe the bus topology using nodes to 43 FSI masters 62 masters that may be present on the bus.
|
/linux-6.12.1/Documentation/ABI/testing/ |
D | sysfs-class-stm | 1 What: /sys/class/stm/<stm>/masters 24 assigned masters.
|
D | configfs-stp-policy | 34 What: /config/stp-policy/<device>.<policy>/<node>/masters 38 Range of masters from which to allocate for users of this node.
|
D | sysfs-bus-intel_th-devices-gth | 1 What: /sys/bus/intel_th/devices/<intel_th_id>-gth/masters/* 5 Description: (RW) Configure output ports for STP masters. Writing -1
|
/linux-6.12.1/Documentation/devicetree/bindings/arm/ |
D | cci-control-port.yaml | 7 title: CCI Interconnect Bus Masters 13 Masters in the device tree connected to a CCI port (inclusive of CPUs
|
/linux-6.12.1/tools/perf/pmu-events/arch/arm64/freescale/imx93/sys/ |
D | metrics.json | 11 "BriefDescription": "bytes all masters read from ddr", 19 "BriefDescription": "bytes all masters write to ddr",
|
/linux-6.12.1/drivers/soundwire/ |
D | intel_bus_common.c | 80 * case if one or more masters remain active. In this condition, in intel_start_bus_after_reset() 81 * all the masters are powered on for they are in the same power in intel_start_bus_after_reset() 265 * all the Masters in the steam with the expectation that in intel_post_bank_switch() 267 * and do nothing for the other Masters in intel_post_bank_switch()
|
/linux-6.12.1/drivers/i2c/muxes/ |
D | i2c-mux-pca9541.c | 29 * The PCA9541 is a bus master selector. It supports two I2C masters connected 38 * This driver assumes that the two bus masters are controlled by two different 39 * hosts. If a single host controls both masters, platform code has to ensure 40 * that only one of the masters is instantiated at any given time. 158 * The main contention point occurs if the slave bus is off and both masters
|
/linux-6.12.1/Documentation/devicetree/bindings/dma/stm32/ |
D | st,stm32-dmamux.yaml | 38 - dma-masters 53 dma-masters = <&dma1>, <&dma2>;
|
/linux-6.12.1/drivers/dma/stm32/ |
D | stm32-dmamux.c | 48 u32 dma_reqs[]; /* Number of DMA Request per DMA masters. 49 * [0] holds number of DMA Masters. 133 dma_spec->np = of_parse_phandle(ofdma->of_node, "dma-masters", i - 1); in stm32_dmamux_route_allocate() 192 count = device_property_count_u32(&pdev->dev, "dma-masters"); in stm32_dmamux_probe() 205 dma_node = of_parse_phandle(node, "dma-masters", i - 1); in stm32_dmamux_probe()
|
/linux-6.12.1/Documentation/devicetree/bindings/bus/ |
D | brcm,gisb-arb.yaml | 41 32-bits wide bitmask used to specify which GISB masters are valid at the 47 String list of the literal name of the GISB masters. Should match the
|