Home
last modified time | relevance | path

Searched full:set0 (Results 1 – 9 of 9) sorted by relevance

/linux-6.12.1/arch/mips/loongson64/
Dsmp.c190 (SMP_CORE_GROUP0_BASE + SMP_CORE0_OFFSET + SET0); in ipi_set0_regs_init()
192 (SMP_CORE_GROUP0_BASE + SMP_CORE1_OFFSET + SET0); in ipi_set0_regs_init()
194 (SMP_CORE_GROUP0_BASE + SMP_CORE2_OFFSET + SET0); in ipi_set0_regs_init()
196 (SMP_CORE_GROUP0_BASE + SMP_CORE3_OFFSET + SET0); in ipi_set0_regs_init()
198 (SMP_CORE_GROUP1_BASE + SMP_CORE0_OFFSET + SET0); in ipi_set0_regs_init()
200 (SMP_CORE_GROUP1_BASE + SMP_CORE1_OFFSET + SET0); in ipi_set0_regs_init()
202 (SMP_CORE_GROUP1_BASE + SMP_CORE2_OFFSET + SET0); in ipi_set0_regs_init()
204 (SMP_CORE_GROUP1_BASE + SMP_CORE3_OFFSET + SET0); in ipi_set0_regs_init()
206 (SMP_CORE_GROUP2_BASE + SMP_CORE0_OFFSET + SET0); in ipi_set0_regs_init()
208 (SMP_CORE_GROUP2_BASE + SMP_CORE1_OFFSET + SET0); in ipi_set0_regs_init()
[all …]
Dsmp.h23 #define SET0 0x08 macro
/linux-6.12.1/Documentation/devicetree/bindings/pci/
Dmediatek-pcie-gen3.yaml40 (MSI SET0) (MSI SET1) ... (MSI SET7)
/linux-6.12.1/drivers/clk/bcm/
Dclk-bcm2835.c441 u32 set0; member
451 .set0 = 0,
461 .set0 = (2 << A2W_PLLH_KA_SHIFT) | (2 << A2W_PLLH_KI_LOW_SHIFT),
708 ana[0] |= data->ana->set0; in bcm2835_pll_set_rate()
/linux-6.12.1/arch/powerpc/boot/dts/
Dturris1x.dts358 * CPLD firmware maps SET0, SET1 and SET2
/linux-6.12.1/arch/arc/mm/
Dtlb.c673 * [set0] | 0 | 1 | 2 | 3 | | 0 | 1 |
/linux-6.12.1/drivers/iio/accel/
Dmsa311.c1026 "can't disable set0/set1 interrupts\n"); in msa311_chip_init()
/linux-6.12.1/drivers/media/pci/bt8xx/
Dbttv-driver.c2545 "set0", "set1", "set2", "set3", in bttv_risc_decode()
/linux-6.12.1/drivers/net/ethernet/broadcom/bnx2x/
Dbnx2x_main.c4195 BNX2X_ERR("FATAL HW block attention set0 0x%x\n", in bnx2x_attn_int_deasserted0()