Searched full:mx7 (Results 1 – 25 of 28) sorted by relevance
12
/linux-6.12.1/drivers/media/platform/nxp/ |
D | Kconfig | 18 is found in the i.MX6UL/L, i.MX7 and i.MX8M[MQ] SoCs. 32 tristate "NXP MIPI CSI-2 CSIS receiver found on i.MX7 and i.MX8 models" 40 v3.3/v3.6.3 found on some i.MX7 and i.MX8 SoCs.
|
D | imx-mipi-csis.c | 5 * The Samsung CSIS IP is a MIPI CSI-2 receiver found in various NXP i.MX7 and 6 * i.MX8 SoCs. The i.MX7 features version 3.3 of the IP, while i.MX8 features 1583 MODULE_DESCRIPTION("i.MX7 & i.MX8 MIPI CSI-2 receiver driver");
|
D | imx7-media-csi.c | 3 * V4L2 Capture CSI Subdev for Freescale i.MX6UL/L / i.MX7 SOC 618 * the CSI bridge. On i.MX7 and i.MX8MM, the field must be set in imx7_csi_configure() 849 * pixel sampling mode. When the CSI bridge is instead integrated on an i.MX7, 2292 MODULE_DESCRIPTION("i.MX7 CSI subdev driver");
|
/linux-6.12.1/arch/arm/mach-imx/ |
D | Kconfig | 213 bool "i.MX7 Dual support" 219 This enables support for Freescale i.MX7 Dual processor. 228 This enables support for Freescale i.MX7 Ultra Low Power processor.
|
D | mach-imx7d-cm4.c | 15 DT_MACHINE_START(IMX7D, "Freescale i.MX7 Dual Cortex-M4 (Device Tree)")
|
D | mach-imx7d.c | 82 DT_MACHINE_START(IMX7D, "Freescale i.MX7 Dual (Device Tree)")
|
/linux-6.12.1/Documentation/devicetree/bindings/clock/ |
D | imx7d-clock.yaml | 7 title: Freescale i.MX7 Dual Clock Controller 15 for the full list of i.MX7 Dual clock IDs.
|
/linux-6.12.1/Documentation/devicetree/bindings/reset/ |
D | fsl,imx7-src.yaml | 7 title: Freescale i.MX7 System Reset Controller 19 <dt-bindings/reset/imx7-reset.h> for i.MX7,
|
/linux-6.12.1/Documentation/devicetree/bindings/media/ |
D | nxp,imx-mipi-csi2.yaml | 7 title: NXP i.MX7 and i.MX8 MIPI CSI-2 receiver 14 The NXP i.MX7 and i.MX8 families contain SoCs that include a MIPI CSI-2 16 compatible with some of the Exynos4 and S5P SoCs. i.MX7 SoCs use CSIS version
|
D | fsl,imx6ull-pxp.yaml | 18 i.MX SoCs from i.MX23 to i.MX7.
|
D | nxp,imx7-csi.yaml | 7 title: i.MX7 and i.MX8 CSI bridge (CMOS Sensor Interface)
|
/linux-6.12.1/Documentation/admin-guide/media/ |
D | imx7.rst | 3 i.MX7 Video Capture Driver 9 The i.MX7 contrary to the i.MX5/6 family does not contain an Image Processing 13 For image capture the i.MX7 has three units: 30 For additional information, please refer to the latest versions of the i.MX7
|
/linux-6.12.1/arch/arm/boot/dts/nxp/imx/ |
D | imx7d-sdb-reva.dts | 10 model = "Freescale i.MX7 SabreSD RevA Board";
|
D | imx7s-warp.dts | 13 model = "Element14 Warp i.MX7 Board";
|
D | imx7d-nitrogen7.dts | 11 model = "Boundary Devices i.MX7 Nitrogen7 Board";
|
D | imx7d-sdb.dts | 10 model = "Freescale i.MX7 SabreSD Board";
|
/linux-6.12.1/drivers/gpu/drm/mxsfb/ |
D | Kconfig | 20 i.MX28, i.MX6SX, i.MX7 and i.MX8M).
|
/linux-6.12.1/drivers/nvmem/ |
D | imx-ocotp.c | 359 * In banked/i.MX7 mode the OTP register bank goes into waddr in imx_ocotp_write() 399 * Note: on i.MX7 there are four data fields to write for banked write in imx_ocotp_write() 405 /* Banked/i.MX7 mode */ in imx_ocotp_write() 640 MODULE_DESCRIPTION("i.MX6/i.MX7 OCOTP fuse box driver");
|
D | snvs_lpgpr.c | 156 MODULE_DESCRIPTION("Low Power General Purpose Register in i.MX6 and i.MX7 Secure Non-Volatile Stora…
|
D | Kconfig | 297 i.MX6 and i.MX7 SoCs in Secure Non-Volatile Storage (SNVS) of this chip.
|
/linux-6.12.1/drivers/reset/ |
D | Kconfig | 100 tristate "i.MX7/8 Reset Driver" 106 This enables the reset controller driver for i.MX7 SoCs.
|
D | reset-imx7.c | 5 * i.MX7 System Reset Controller (SRC) driver 406 MODULE_DESCRIPTION("NXP i.MX7 reset driver");
|
/linux-6.12.1/drivers/cpufreq/ |
D | Kconfig.arm | 105 This adds cpufreq driver support for Freescale i.MX7/i.MX8M
|
/linux-6.12.1/Documentation/devicetree/bindings/arm/ |
D | fsl.yaml | 846 - element14,imx7s-warp # Element14 Warp i.MX7 Board 871 - fsl,imx7d-sdb # i.MX7 SabreSD Board 872 - fsl,imx7d-sdb-reva # i.MX7 SabreSD Rev-A Board 875 - novtech,imx7d-meerkat96 # i.MX7 Meerkat96 Board 896 Freescale i.MX7 system-on-chip. SBC-iMX7 is implemented with
|
/linux-6.12.1/drivers/pci/controller/dwc/ |
D | pci-imx6.c | 139 /* Parameters for the waiting for PCIe PHY PLL to lock on i.MX7 */ 883 * On i.MX7, DIRECT_SPEED_CHANGE behaves differently in imx_pcie_start_link()
|
12