/linux-6.12.1/include/uapi/linux/ |
D | atmlec.h | 33 l_narp_req, /* LANE2 mandates the use of this */ 54 unsigned int lane_version; /* LANE2: 1 for LANEv1, 2 for LANEv2 */ 61 int sizeoftlvs; /* LANE2: if != 0, tlvs follow */ 71 unsigned int targetless_le_arp; /* LANE2 */ 72 unsigned int no_source_le_narp; /* LANE2 */
|
/linux-6.12.1/Documentation/devicetree/bindings/phy/ |
D | phy-rockchip-usbdp.yaml | 60 3>;", assuming DP lane0 on Type-C phy lane2, DP lane1 on Type-C phy 63 phy lane1, DP lane2 on Type-C phy lane2, DP lane3 on Type-C phy lane3. If
|
D | qcom,msm8996-qmp-pcie-phy.yaml | 89 - lane2
|
D | fsl,imx8qm-hsio.yaml | 55 | | Lane0| Lane1| Lane2|
|
/linux-6.12.1/net/atm/ |
D | lec.h | 36 * Operations that LANE2 capable device can do. Two first functions 140 u8 *tlvs; /* LANE2: TLVs are new */ 142 int lane_version; /* LANE2 */
|
D | lec_arpc.h | 46 * LANE2: Each MAC address can have TLVs 55 * LANE2: Template tlv struct for accessing
|
D | lec.c | 71 /* LANE2 functions */ 373 case l_narp_req: /* LANE2: see 7.1.35 in the lane2 spec */ in lec_atm_send() 388 if (mesg->sizeoftlvs != 0) { /* LANE2 3.1.5 */ in lec_atm_send() 389 pr_debug("LANE2 3.1.5, got tlvs, size %d\n", in lec_atm_send() 410 /* LANE2 */ in lec_atm_send() 503 * LANE2: new argument struct sk_buff *data contains 504 * the LE_ARP based TLVs introduced in the LANE2 spec 754 priv->itfnum = i; /* LANE2 addition */ in lecd_attach() 1068 * LANE2: 3.1.3, LE_RESOLVE.request 1114 * LANE2: 3.1.4, LE_ASSOCIATE.request [all …]
|
D | mpc.c | 365 * We fill in the pointer above when we see a LANE2 lec initializing 366 * See LANE2 spec 3.1.5 827 if (mpc->dev) { /* check if the lec is LANE2 capable */ in atm_mpoa_mpoad_attach()
|
/linux-6.12.1/drivers/phy/freescale/ |
D | phy-fsl-imx8qm-hsio.c | 370 * Except the phy_off, the bit-offset of lane2 is same to lane0. in imx_hsio_power_on() 371 * Merge the lane0 and lane2 bit-operations together. in imx_hsio_power_on() 432 * Except the phy_off, the bit-offset of lane2 is same in imx_hsio_power_off() 433 * to lane0. Merge the lane0 and lane2 bit-operations in imx_hsio_power_off()
|
/linux-6.12.1/Documentation/devicetree/bindings/pci/ |
D | mediatek-pcie-gen3.yaml | 86 enum: [ phy, mac, phy-lane0, phy-lane1, phy-lane2 ] 246 - const: phy-lane2
|
/linux-6.12.1/drivers/phy/marvell/ |
D | phy-mvebu-a3700-comphy.c | 32 /* Comphy lane2 indirect access register offset */ 223 /* bit8: 0: Lane0 is USB3 instead of GbE1, Lane2 is SATA; 1: Lane2 is USB3 */ 475 /* SATA must be in Lane2 */ in mvebu_a3700_comphy_set_phy_selector()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/include/ |
D | grph_object_ctrl_defs.h | 244 uint8_t lane2:2; /* Mapping for lane 2 */ member
|
/linux-6.12.1/arch/arm64/boot/dts/marvell/ |
D | armada-8040-mcbin.dtsi | 189 "cp0-pcie0-x4-lane2-phy", "cp0-pcie0-x4-lane3-phy";
|
/linux-6.12.1/drivers/phy/rockchip/ |
D | phy-rockchip-dphy-rx0.c | 214 /* HS RX Control of lane2 */ in rk_dphy_enable()
|
/linux-6.12.1/drivers/gpu/drm/msm/registers/display/ |
D | dsi.xml | 100 <bitfield name="LANE2" pos="6" type="boolean"/>
|
/linux-6.12.1/drivers/phy/ti/ |
D | phy-j721e-wiz.c | 66 LANE2 = 2, enumerator 1285 case LANE2: in wiz_phy_reset_deassert()
|
/linux-6.12.1/arch/arm64/boot/dts/ti/ |
D | k3-j784s4-main.dtsi | 89 <0x8 0x3>, <0xc 0x3>, /* SERDES0 lane2/3 select */ 91 <0x18 0x3>, <0x1c 0x3>, /* SERDES1 lane2/3 select */ 93 <0x28 0x3>, <0x2c 0x3>; /* SERDES2 lane2/3 select */
|
D | k3-j7200-main.dtsi | 40 <0x8 0x3>, <0xc 0x3>; /* SERDES0 lane2/3 select */
|
D | k3-j721s2-main.dtsi | 65 <0x8 0x3>, <0xc 0x3>; /* SERDES0 lane2/3 select */
|
D | k3-j721e-main.dtsi | 56 <0x48 0x3>, <0x4c 0x3>; /* SERDES4 lane2/3 select */
|
/linux-6.12.1/drivers/pci/controller/ |
D | pcie-mediatek-gen3.c | 1214 .id[2] = "phy-lane2",
|
/linux-6.12.1/arch/arm64/boot/dts/qcom/ |
D | msm8996.dtsi | 739 reset-names = "lane2";
|
/linux-6.12.1/drivers/gpu/drm/radeon/ |
D | atombios.h | 4112 //Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: …
|
/linux-6.12.1/drivers/gpu/drm/amd/include/ |
D | atombios.h | 4604 //Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: …
|