Home
last modified time | relevance | path

Searched full:ddr50 (Results 1 – 25 of 69) sorted by relevance

123

/linux-6.12.1/Documentation/devicetree/bindings/mmc/
Dsdhci-st.txt57 - sd-uhs-ddr50: To enable the DDR50 in the mmcss.
109 sd-uhs-ddr50;
Dsdhci-am654.yaml103 ti,otap-del-sel-ddr50:
104 description: Output tap delay for SD UHS DDR50 timing
161 ti,itap-del-sel-ddr50:
162 description: Input tap delay for MMC DDR50 timing
Dsdhci-omap.txt19 "ddr50-rev11", "sdr104-rev11", "ddr50", "sdr104",
Dcdns,sdhci.yaml69 cdns,phy-input-delay-sd-uhs-ddr50:
70 description: Value of the delay in the input path for SD UHS DDR50 timing
Dmmc-controller.yaml160 sd-uhs-ddr50:
163 SD UHS DDR50 speed is supported.
348 "^clk-phase-(legacy|sd-hs|mmc-(hs|hs[24]00|ddr52)|uhs-(sdr(12|25|50|104)|ddr50))$":
Dbrcm,sdhci-brcmstb.yaml93 sd-uhs-ddr50;
Dsamsung,exynos-dw-mshc.yaml166 sd-uhs-ddr50;
/linux-6.12.1/arch/arm/boot/dts/st/
Dstih410-b2120.dts41 sd-uhs-ddr50;
Dstih418-b2199.dts94 sd-uhs-ddr50;
/linux-6.12.1/arch/arm64/boot/dts/broadcom/
Dbcm2712-rpi-5-b.dts62 sd-uhs-ddr50;
/linux-6.12.1/arch/arm/boot/dts/ti/omap/
Ddra72x-mmc-iodelay.dtsi17 * if the manual calls a mode, DDR50, or DDR or DDR 1.8v or DDR 3.3v,
90 mmc1_pins_ddr50_rev10: mmc1-ddr50-rev10-pins {
101 mmc1_pins_ddr50_rev20: mmc1-ddr50-rev20-pins {
Ddra72-evm.dts94 pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104";
Ddra72-evm-revc.dts124 pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104";
Ddra76x-mmc-iodelay.dtsi15 * if the manual calls a mode, DDR50, or DDR or DDR 1.8v or DDR 3.3v,
63 mmc1_pins_ddr50: mmc1-ddr50-pins {
Ddra7-evm.dts389 …pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50-rev11", "sdr104-rev11", "ddr50"…
Ddra71-evm.dts203 pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104";
/linux-6.12.1/drivers/mmc/host/
Ddw_mmc-k3.c84 {0}, /* 7: DDR50 */
96 {0}, /* 7: DDR50 */
Dsdhci-pxav3.c138 * According to erratum 'FE-2946959' both SDR50 and DDR50 in armada_38x_quirks()
145 …dev_warn(&pdev->dev, "conf-sdio3 register not found: disabling SDR50 and DDR50 modes.\nConsider up… in armada_38x_quirks()
Dsdhci-of-sparx5.c154 SDHCI_QUIRK2_NO_1_8_V, /* No sdr104, ddr50, etc */
/linux-6.12.1/arch/arm64/boot/dts/amd/
Delba.dtsi181 cdns,phy-input-delay-sd-uhs-ddr50 = <0x16>;
/linux-6.12.1/arch/arm64/boot/dts/freescale/
Dimx8mm-phg.dts243 sd-uhs-ddr50;
/linux-6.12.1/arch/arm64/boot/dts/amlogic/
Dmeson-gxl-s905x-libretech-cc-v2.dts254 sd-uhs-ddr50;
/linux-6.12.1/drivers/mmc/core/
Dhost.c252 mmc_of_parse_timing_phase(dev, "clk-phase-uhs-ddr50", in mmc_of_parse_clk_phase()
367 if (device_property_read_bool(dev, "sd-uhs-ddr50")) in mmc_of_parse()
/linux-6.12.1/arch/arm64/boot/dts/xilinx/
Dzynqmp-sck-kv-g-revB.dtso157 clk-phase-uhs-ddr50 = <126>, <48>;
/linux-6.12.1/arch/arm/boot/dts/nxp/imx/
Dimx6qdl-skov-cpu.dtsi336 sd-uhs-ddr50;

123