Home
last modified time | relevance | path

Searched full:297 (Results 1 – 25 of 141) sorted by relevance

123456

/linux-6.12.1/arch/sparc/include/asm/
Dvisasm.h18 be,pt %icc, 297f; \
19 sethi %hi(297f), %g7; \
22 or %g7, %lo(297f), %g7; \
23 297: wr %g0, FPRS_FEF, %fprs; \
40 be,pt %icc, 297f; \
43 297: wr %o5, FPRS_FEF, %fprs;
/linux-6.12.1/drivers/clk/hisilicon/
Dcrg-hi3516cv300.c50 { HI3516CV300_FIXED_297M, "297m", NULL, 0, 297000000, },
56 "24m", "83.3m", "148.5m", "198m", "297m"
/linux-6.12.1/arch/sparc/kernel/syscalls/
Dsyscall.tbl361 297 32 pselect6 sys_pselect6_time32 compat_sys_pselect6_time32
362 297 64 pselect6 sys_pselect6
/linux-6.12.1/drivers/staging/media/atomisp/pci/isp/kernels/ctc/ctc_1.0/
Dia_css_ctc_table.host.c38 321, 318, 312, 308, 304, 300, 297, 294,
/linux-6.12.1/drivers/gpu/drm/renesas/rcar-du/
Drcar_dw_hdmi.c46 * The maximum supported clock frequency is 297 MHz, as shown in the PHY in rcar_hdmi_mode_valid()
/linux-6.12.1/include/dt-bindings/clock/
Dexynos5250.h101 #define CLK_I2C3 297
Dqcom,gcc-msm8960.h305 #define USB_HS3_XCVR_CLK 297
Dtegra194-clock.h292 #define TEGRA194_CLK_PVA0_VPS 297
Dexynos4.h135 #define CLK_SDMMC0 297
Dqcom,gcc-mdm9615.h307 #define USB_HS3_XCVR_CLK 297
Dqcom,gcc-msm8974.h306 #define GCC_CE1_AXI_CLK_SLEEP_ENA 297
Dtegra30-car.h262 /* 297 */
Dqcom,gcc-apq8084.h306 #define GCC_UFS_RX_SYMBOL_0_CLK 297
Drk3568-cru.h361 #define CLK_UART4_SRC 297
760 #define SRST_IEP_CORE 297
/linux-6.12.1/include/dt-bindings/arm/
Dqcom,ids.h148 #define QCOM_ID_MDM9207 297
/linux-6.12.1/Documentation/devicetree/bindings/net/
Drenesas,r8a779f0-ether-switch.yaml190 <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
/linux-6.12.1/drivers/pinctrl/
Dpinctrl-gemini.c465 PINCTRL_PIN(297, "U10 GMAC1 TXD2"),
540 243, 244, 261, 262, 279, 280, 281, 296, 297, 298, 299, 315, 316, 317
630 296, 315, 297, 279, 261, 243, 316, 298, 280, 262, 244, 317, 299, 281,
694 static const unsigned int gpio2a_3512_pins[] = { 315, 297, 279, 261 };
1329 PINCTRL_PIN(297, "R18 GPIO0 26"),
1564 263, 282, 301, 320, 283, 302, 321, 317, 379, 295, 359, 339, 297, 318,
1576 263, 282, 301, 320, 283, 302, 321, 317, 379, 295, 359, 339, 297, 318,
1605 static const unsigned int gpio0g_3516_pins[] = { 317, 379, 297, 318, 276, 319 };
2334 GEMINI_CFGPIN(297, GLOBAL_GMAC1_DATA_SKEW, 24, 27), /* GMAC1 TXD2 */
/linux-6.12.1/arch/arm64/boot/dts/freescale/
Dimx8dxl-ss-adma.dtsi153 <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
/linux-6.12.1/arch/arm/mm/
Dcache-v4wb.S40 * 65536 296 297 296 351 358 361
/linux-6.12.1/drivers/staging/media/atomisp/pci/
Datomisp_tables.h162 321, 318, 312, 308, 304, 300, 297, 294,
/linux-6.12.1/tools/perf/arch/mips/entry/syscalls/
Dsyscall_n64.tbl308 297 n64 prlimit64 sys_prlimit64
/linux-6.12.1/Documentation/devicetree/bindings/media/
Dqcom,sdm660-camss.yaml320 <GIC_SPI 297 IRQ_TYPE_EDGE_RISING>,
Dqcom,msm8996-camss.yaml305 <GIC_SPI 297 IRQ_TYPE_EDGE_RISING>,
/linux-6.12.1/arch/mips/kernel/syscalls/
Dsyscall_n64.tbl308 297 n64 prlimit64 sys_prlimit64
/linux-6.12.1/arch/arm64/boot/dts/ti/
Dk3-j721e-main.dtsi1058 power-domains = <&k3_pds 297 TI_SCI_PD_EXCLUSIVE>;
1059 clocks = <&k3_clks 297 1>, <&k3_clks 297 9>, <&cmn_refclk>;
1061 assigned-clocks = <&k3_clks 297 9>;
1062 assigned-clock-parents = <&k3_clks 297 10>;
1087 assigned-clock-parents = <&k3_clks 297 9>,
1088 <&k3_clks 297 9>,
1089 <&k3_clks 297 9>;
1539 interrupts = <296>, <297>, <298>;

123456