/linux-6.12.1/arch/parisc/kernel/ ! |
D | perf_images.h | 27 0x4c00c000, 0x00000000, 0x00060000, 0x00000000, 28 0xe0e0e0e0, 0x004e0004, 0x07ffffff, 0xffc01380, 29 0x0101ffff, 0xfffff104, 0xe000c07f, 0xfffffffc, 30 0x01380010, 0x1fffffff, 0xff000000, 0x00000000, 31 0x00000fff, 0xff00000f, 0xffff0000, 0x0fffff00, 32 0x000fffff, 0x00000000, 0x00000000, 0x00ffffff, 33 0xfffff000, 0x0000000f, 0xffffffff, 0xff000000, 34 0x0000ffff, 0xfffffff0, 0x00000000, 0x0fffffff, 35 0xffff0000, 0x00000000, 0x6fffffff, 0xffffffff, 36 0xfff55fff, 0xffffffff, 0xffffffff, 0xf0000000, [all …]
|
/linux-6.12.1/arch/arm/boot/dts/samsung/ ! |
D | s3c6410.dtsi | 27 valid-mask = <0xffffff7f>; 28 valid-wakeup-mask = <0x00200004>; 32 valid-mask = <0xffffffff>; 33 valid-wakeup-mask = <0x53020000>; 39 reg = <0x7e00f000 0x1000>; 45 reg = <0x7f00f000 0x1000>; 52 #size-cells = <0>;
|
/linux-6.12.1/drivers/net/ethernet/dec/tulip/ ! |
D | pnic2.c | 23 * CSR 6 (mask = 0xfe3bd1fd of bits not to change) 29 * Bit 13 - Start - 1, Stop - 0 Transmissions 32 * Bit 1 - Start - 1, Stop - 0 Receive 35 * CSR 14 (mask = 0xfff0ee39 of bits not to change) 55 * Bit 15 - LPN is 1 if all above bits are valid other wise 0 58 * Bit 2 - LS10B - link state of 10baseT 0 - good, 1 - failed 59 * Bit 1 - LS100B - link state of 100baseT 0 - good, 1 - failed 66 * 1 0 0 (X) 0 (X) 1 NWAY 67 * 0 0 1 0 (X) 0 10baseT 68 * 0 1 0 1 1 (X) 100baseT [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/interrupt-controller/ ! |
D | arm,vic.yaml | 45 represents single interrupt source, starting from source 0 at 75 reg = <0x60000 0x1000>; 77 valid-mask = <0xffffff7f>; 78 valid-wakeup-mask = <0x0000ff7f>;
|
/linux-6.12.1/drivers/gpu/drm/radeon/ ! |
D | r100d.h | 31 #define CP_PACKET0 0x00000000 32 #define PACKET0_BASE_INDEX_SHIFT 0 33 #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0) 35 #define PACKET0_COUNT_MASK (0x3fff << 16) 36 #define CP_PACKET1 0x40000000 37 #define CP_PACKET2 0x80000000 38 #define PACKET2_PAD_SHIFT 0 39 #define PACKET2_PAD_MASK (0x3fffffff << 0) 40 #define CP_PACKET3 0xC0000000 42 #define PACKET3_IT_OPCODE_MASK (0xff << 8) [all …]
|
D | rv250d.h | 31 #define R_00000D_SCLK_CNTL_M6 0x00000D 32 #define S_00000D_SCLK_SRC_SEL(x) (((x) & 0x7) << 0) 33 #define G_00000D_SCLK_SRC_SEL(x) (((x) >> 0) & 0x7) 34 #define C_00000D_SCLK_SRC_SEL 0xFFFFFFF8 35 #define S_00000D_CP_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 3) 36 #define G_00000D_CP_MAX_DYN_STOP_LAT(x) (((x) >> 3) & 0x1) 37 #define C_00000D_CP_MAX_DYN_STOP_LAT 0xFFFFFFF7 38 #define S_00000D_HDP_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 4) 39 #define G_00000D_HDP_MAX_DYN_STOP_LAT(x) (((x) >> 4) & 0x1) 40 #define C_00000D_HDP_MAX_DYN_STOP_LAT 0xFFFFFFEF [all …]
|
D | r300d.h | 31 #define CP_PACKET0 0x00000000 32 #define PACKET0_BASE_INDEX_SHIFT 0 33 #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0) 35 #define PACKET0_COUNT_MASK (0x3fff << 16) 36 #define CP_PACKET1 0x40000000 37 #define CP_PACKET2 0x80000000 38 #define PACKET2_PAD_SHIFT 0 39 #define PACKET2_PAD_MASK (0x3fffffff << 0) 40 #define CP_PACKET3 0xC0000000 42 #define PACKET3_IT_OPCODE_MASK (0xff << 8) [all …]
|
D | rv515d.h | 34 #define PCIE_INDEX 0x0030 35 #define PCIE_DATA 0x0034 36 #define MC_IND_INDEX 0x0070 38 #define MC_IND_DATA 0x0074 39 #define RBBM_SOFT_RESET 0x00F0 40 #define CONFIG_MEMSIZE 0x00F8 41 #define HDP_FB_LOCATION 0x0134 42 #define CP_CSQ_CNTL 0x0740 43 #define CP_CSQ_MODE 0x0744 44 #define CP_CSQ_ADDR 0x07F0 [all …]
|
D | r420d.h | 31 #define R_0001F8_MC_IND_INDEX 0x0001F8 32 #define S_0001F8_MC_IND_ADDR(x) (((x) & 0x7F) << 0) 33 #define G_0001F8_MC_IND_ADDR(x) (((x) >> 0) & 0x7F) 34 #define C_0001F8_MC_IND_ADDR 0xFFFFFF80 35 #define S_0001F8_MC_IND_WR_EN(x) (((x) & 0x1) << 8) 36 #define G_0001F8_MC_IND_WR_EN(x) (((x) >> 8) & 0x1) 37 #define C_0001F8_MC_IND_WR_EN 0xFFFFFEFF 38 #define R_0001FC_MC_IND_DATA 0x0001FC 39 #define S_0001FC_MC_IND_DATA(x) (((x) & 0xFFFFFFFF) << 0) 40 #define G_0001FC_MC_IND_DATA(x) (((x) >> 0) & 0xFFFFFFFF) [all …]
|
D | rs600d.h | 32 #define R_000040_GEN_INT_CNTL 0x000040 33 #define S_000040_SCRATCH_INT_MASK(x) (((x) & 0x1) << 18) 34 #define G_000040_SCRATCH_INT_MASK(x) (((x) >> 18) & 0x1) 35 #define C_000040_SCRATCH_INT_MASK 0xFFFBFFFF 36 #define S_000040_GUI_IDLE_MASK(x) (((x) & 0x1) << 19) 37 #define G_000040_GUI_IDLE_MASK(x) (((x) >> 19) & 0x1) 38 #define C_000040_GUI_IDLE_MASK 0xFFF7FFFF 39 #define S_000040_DMA_VIPH1_INT_EN(x) (((x) & 0x1) << 13) 40 #define G_000040_DMA_VIPH1_INT_EN(x) (((x) >> 13) & 0x1) 41 #define C_000040_DMA_VIPH1_INT_EN 0xFFFFDFFF [all …]
|
D | r600d.h | 30 #define CP_PACKET2 0x80000000 31 #define PACKET2_PAD_SHIFT 0 32 #define PACKET2_PAD_MASK (0x3fffffff << 0) 41 #define R6XX_MAX_BACKENDS_MASK 0xff 43 #define R6XX_MAX_SIMDS_MASK 0xff 45 #define R6XX_MAX_PIPES_MASK 0xff 48 #define ARRAY_LINEAR_GENERAL 0x00000000 49 #define ARRAY_LINEAR_ALIGNED 0x00000001 50 #define ARRAY_1D_TILED_THIN1 0x00000002 51 #define ARRAY_2D_TILED_THIN1 0x00000004 [all …]
|
D | evergreend.h | 33 #define EVERGREEN_MAX_BACKENDS_MASK 0xFF 35 #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF 37 #define EVERGREEN_MAX_PIPES_MASK 0xFF 38 #define EVERGREEN_MAX_LDS_NUM 0xFFFF 40 #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003 41 #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003 42 #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003 43 #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002 44 #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002 45 #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002 [all …]
|
D | cik.c | 150 * Returns 0 for success or -EINVAL for an invalid register 170 return 0; in cik_get_allowed_info_register() 205 int actual_temp = 0; in ci_get_temp() 210 if (temp & 0x200) in ci_get_temp() 213 actual_temp = temp & 0x1ff; in ci_get_temp() 222 int actual_temp = 0; in kv_get_temp() 224 temp = RREG32_SMC(0xC0300E0C); in kv_get_temp() 229 actual_temp = 0; in kv_get_temp() 264 (0x0e00 << 16) | (0xc12c >> 2), 265 0x00000000, [all …]
|
/linux-6.12.1/drivers/char/agp/ ! |
D | ali-agp.c | 13 #define ALI_AGPCTRL 0xb8 14 #define ALI_ATTBASE 0xbc 15 #define ALI_TLBCTRL 0xc0 16 #define ALI_TAGCTRL 0xc4 17 #define ALI_CACHE_FLUSH_CTRL 0xD0 18 #define ALI_CACHE_FLUSH_ADDR_MASK 0xFFFFF000 19 #define ALI_CACHE_FLUSH_EN 0x100 28 temp &= ~(0xfffffff0); in ali_fetch_size() 31 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { in ali_fetch_size() 40 return 0; in ali_fetch_size() [all …]
|
/linux-6.12.1/drivers/media/pci/cx25821/ ! |
D | cx25821-medusa-video.c | 24 u32 value = 0; in medusa_enable_bluefield_output() 25 u32 tmp = 0; in medusa_enable_bluefield_output() 63 value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl, &tmp); in medusa_enable_bluefield_output() 64 value &= 0xFFFFFF7F; /* clear BLUE_FIELD_EN */ in medusa_enable_bluefield_output() 66 value |= 0x00000080; /* set BLUE_FIELD_EN */ in medusa_enable_bluefield_output() 67 cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl, value); in medusa_enable_bluefield_output() 69 value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl_ns, &tmp); in medusa_enable_bluefield_output() 70 value &= 0xFFFFFF7F; in medusa_enable_bluefield_output() 72 value |= 0x00000080; /* set BLUE_FIELD_EN */ in medusa_enable_bluefield_output() 73 cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl_ns, value); in medusa_enable_bluefield_output() [all …]
|
/linux-6.12.1/drivers/net/ethernet/aquantia/atlantic/hw_atl/ ! |
D | hw_atl_llh_internal.h | 16 #define HW_ATL_TS_RESET_ADR 0x00003100 17 #define HW_ATL_TS_RESET_MSK 0x00000004 22 #define HW_ATL_TS_POWER_DOWN_ADR 0x00003100 23 #define HW_ATL_TS_POWER_DOWN_MSK 0x00000001 24 #define HW_ATL_TS_POWER_DOWN_SHIFT 0 28 #define HW_ATL_TS_READY_ADR 0x00003120 29 #define HW_ATL_TS_READY_MSK 0x80000000 34 #define HW_ATL_TS_READY_LATCH_HIGH_ADR 0x00003120 35 #define HW_ATL_TS_READY_LATCH_HIGH_MSK 0x40000000 39 /* COM Temperature Sense Data Out [B:0] Bitfield Definitions */ [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ ! |
D | gfx_v10_0.c | 60 #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L 62 #define mmCGTT_GS_NGG_CLK_CTRL 0x5087 64 #define mmCGTT_SPI_RA0_CLK_CTRL 0x507a 66 #define mmCGTT_SPI_RA1_CLK_CTRL 0x507b 69 …R_CONFIG__NUM_PKRS__SHIFT 0x8 70 …__NUM_PKRS_MASK 0x00000700L 72 #define mmCGTS_TCC_DISABLE_gc_10_3 0x5006 74 #define mmCGTS_USER_TCC_DISABLE_gc_10_3 0x5007 77 #define mmCP_MEC_CNTL_Sienna_Cichlid 0x0f55 78 #define mmCP_MEC_CNTL_Sienna_Cichlid_BASE_IDX 0 [all …]
|
/linux-6.12.1/drivers/net/ethernet/intel/e1000e/ ! |
D | netdev.c | 37 module_param(debug, int, 0); 38 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); 76 {E1000_RDLEN(0), "RDLEN"}, 77 {E1000_RDH(0), "RDH"}, 78 {E1000_RDT(0), "RDT"}, 80 {E1000_RXDCTL(0), "RXDCTL"}, 82 {E1000_RDBAL(0), "RDBAL"}, 83 {E1000_RDBAH(0), "RDBAH"}, 92 {E1000_TDBAL(0), "TDBAL"}, 93 {E1000_TDBAH(0), "TDBAH"}, [all …]
|