Home
last modified time | relevance | path

Searched +full:0 +full:xfc048000 (Results 1 – 4 of 4) sorted by relevance

/linux-6.12.1/Documentation/devicetree/bindings/sound/
Datmel,sama5d2-classd.yaml91 reg = <0xfc048000 0x100>;
94 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
101 pinctrl-0 = <&pinctrl_classd_default>;
/linux-6.12.1/arch/m68k/include/asm/
Dm520xsim.h24 #define MCFICM_INTC0 0xFC048000 /* Base for Interrupt Ctrl 0 */
25 #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
26 #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
27 #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
28 #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
29 #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
30 #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
31 #define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */
32 #define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */
33 #define MCFINTC_ICR0 0x40 /* Base ICR register */
[all …]
Dm53xxsim.h40 #define MCF_WTM_WCR 0xFC098000
45 #define MCFSIM_IPRL 0xFC048004
46 #define MCFSIM_IPRH 0xFC048000
48 #define MCFSIM_IMRL 0xFC04800C
49 #define MCFSIM_IMRH 0xFC048008
51 #define MCFSIM_ICR0 0xFC048040
52 #define MCFSIM_ICR1 0xFC048041
53 #define MCFSIM_ICR2 0xFC048042
54 #define MCFSIM_ICR3 0xFC048043
55 #define MCFSIM_ICR4 0xFC048044
[all …]
/linux-6.12.1/arch/arm/boot/dts/microchip/
Dsama5d2.dtsi29 #size-cells = <0>;
31 cpu@0 {
34 reg = <0>;
41 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 0>;
46 reg = <0x740000 0x1000>;
62 reg = <0x73c000 0x1000>;
78 reg = <0x20000000 0x20000000>;
84 #clock-cells = <0>;
85 clock-frequency = <0>;
90 #clock-cells = <0>;
[all …]