Home
last modified time | relevance | path

Searched +full:0 +full:xc00 (Results 1 – 25 of 460) sorted by relevance

12345678910>>...19

/linux-6.12.1/drivers/net/ethernet/broadcom/bnx2x/
Dbnx2x_dump.h22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80
23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80
24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80
25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80
45 #define BNX2X_DUMP_VERSION 0x61111111
65 static const u32 page_vals_e2[] = {0, 128};
68 {0x58000, 4608, DUMP_CHIP_E2, 0x30}
74 static const u32 page_vals_e3[] = {0, 128};
77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30}
81 { 0x2000, 1, 0x1f, 0xfff},
[all …]
/linux-6.12.1/drivers/pinctrl/mediatek/
Dpinctrl-mt2712.c20 MTK_PIN_PUPD_SPEC_SR(18, 0xe50, 2, 1, 0),
21 MTK_PIN_PUPD_SPEC_SR(19, 0xe60, 12, 11, 10),
22 MTK_PIN_PUPD_SPEC_SR(20, 0xe50, 5, 4, 3),
23 MTK_PIN_PUPD_SPEC_SR(21, 0xe60, 15, 14, 13),
24 MTK_PIN_PUPD_SPEC_SR(22, 0xe50, 8, 7, 6),
25 MTK_PIN_PUPD_SPEC_SR(23, 0xe70, 2, 1, 0),
27 MTK_PIN_PUPD_SPEC_SR(30, 0xf30, 2, 1, 0),
28 MTK_PIN_PUPD_SPEC_SR(31, 0xf30, 6, 5, 4),
29 MTK_PIN_PUPD_SPEC_SR(32, 0xf30, 10, 9, 8),
30 MTK_PIN_PUPD_SPEC_SR(33, 0xf30, 14, 13, 12),
[all …]
Dpinctrl-mt8127.c19 /* 0E4E8SR 4/8/12/16 */
21 /* 0E2E4SR 2/4/6/8 */
24 MTK_DRV_GRP(2, 16, 0, 2, 2)
28 MTK_PIN_DRV_GRP(0, 0xb00, 0, 1),
29 MTK_PIN_DRV_GRP(1, 0xb00, 0, 1),
30 MTK_PIN_DRV_GRP(2, 0xb00, 0, 1),
31 MTK_PIN_DRV_GRP(3, 0xb00, 0, 1),
32 MTK_PIN_DRV_GRP(4, 0xb00, 0, 1),
33 MTK_PIN_DRV_GRP(5, 0xb00, 0, 1),
34 MTK_PIN_DRV_GRP(6, 0xb00, 0, 1),
[all …]
Dpinctrl-mt8173.c18 #define DRV_BASE 0xb00
21 MTK_PIN_PUPD_SPEC_SR(119, 0xe00, 2, 1, 0), /* KROW0 */
22 MTK_PIN_PUPD_SPEC_SR(120, 0xe00, 6, 5, 4), /* KROW1 */
23 MTK_PIN_PUPD_SPEC_SR(121, 0xe00, 10, 9, 8), /* KROW2 */
24 MTK_PIN_PUPD_SPEC_SR(122, 0xe10, 2, 1, 0), /* KCOL0 */
25 MTK_PIN_PUPD_SPEC_SR(123, 0xe10, 6, 5, 4), /* KCOL1 */
26 MTK_PIN_PUPD_SPEC_SR(124, 0xe10, 10, 9, 8), /* KCOL2 */
28 MTK_PIN_PUPD_SPEC_SR(67, 0xd10, 2, 1, 0), /* ms0 DS */
29 MTK_PIN_PUPD_SPEC_SR(68, 0xd00, 2, 1, 0), /* ms0 RST */
30 MTK_PIN_PUPD_SPEC_SR(66, 0xc10, 2, 1, 0), /* ms0 cmd */
[all …]
/linux-6.12.1/Documentation/devicetree/bindings/fsi/
Dfsi.txt57 #size-cells = <0>;
89 chip-id = <0>;
98 For example, for a slave using a single 0x400-byte page starting at address
99 0xc00:
102 reg = <0xc00 0x400>;
125 #size-cells = <0>;
127 /* A FSI slave (aka. CFAM) at link 0, ID 0. */
128 cfam@0,0 {
129 reg = <0 0>;
132 chip-id = <0>;
[all …]
/linux-6.12.1/include/uapi/linux/
Dadfs_fs.h9 * Disc Record at disc address 0xc00
40 #define ADFS_DISCRECORD (0xc00)
41 #define ADFS_DR_OFFSET (0x1c0)
/linux-6.12.1/Documentation/devicetree/bindings/interrupt-controller/
Darm,nvic.txt22 This is at a fixed address (0xe000e100) and size (0xc00).
34 reg = <0xe000e100 0xc00>;
/linux-6.12.1/arch/mips/boot/dts/ralink/
Dmt7628a.dtsi10 #size-cells = <0>;
12 cpu@0 {
15 reg = <0>;
25 #address-cells = <0>;
33 reg = <0x10000000 0x200000>;
34 ranges = <0x0 0x10000000 0x1FFFFF>;
39 sysc: system-controller@0 {
41 reg = <0x0 0x60>;
46 reg = <0x60 0x8>;
48 #size-cells = <0>;
[all …]
/linux-6.12.1/drivers/net/ethernet/marvell/octeontx2/nic/
Dotx2_reg.h14 #define RVU_PF_VFX_PFVF_MBOX0 (0x00000)
15 #define RVU_PF_VFX_PFVF_MBOX1 (0x00008)
16 #define RVU_PF_VFX_PFVF_MBOXX(a, b) (0x0 | (a) << 12 | (b) << 3)
17 #define RVU_PF_VF_BAR4_ADDR (0x10)
18 #define RVU_PF_BLOCK_ADDRX_DISC(a) (0x200 | (a) << 3)
19 #define RVU_PF_VFME_STATUSX(a) (0x800 | (a) << 3)
20 #define RVU_PF_VFTRPENDX(a) (0x820 | (a) << 3)
21 #define RVU_PF_VFTRPEND_W1SX(a) (0x840 | (a) << 3)
22 #define RVU_PF_VFPF_MBOX_INTX(a) (0x880 | (a) << 3)
23 #define RVU_PF_VFPF_MBOX_INT_W1SX(a) (0x8A0 | (a) << 3)
[all …]
/linux-6.12.1/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_phyreg.h10 #define RF_DATA 0x1d4
12 #define rPMAC_Reset 0x100
13 #define rPMAC_TxStart 0x104
14 #define rPMAC_TxLegacySIG 0x108
15 #define rPMAC_TxHTSIG1 0x10c
16 #define rPMAC_TxHTSIG2 0x110
17 #define rPMAC_PHYDebug 0x114
18 #define rPMAC_TxPacketNum 0x118
19 #define rPMAC_TxIdle 0x11c
20 #define rPMAC_TxMACHeader0 0x120
[all …]
/linux-6.12.1/drivers/staging/rtl8712/
Drtl871x_mp_phy_regdef.h36 * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
38 * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
39 * 3. RF register 0x00-2E
44 * 1. Page1(0x100)
46 #define rPMAC_Reset 0x100
47 #define rPMAC_TxStart 0x104
48 #define rPMAC_TxLegacySIG 0x108
49 #define rPMAC_TxHTSIG1 0x10c
50 #define rPMAC_TxHTSIG2 0x110
51 #define rPMAC_PHYDebug 0x114
[all …]
/linux-6.12.1/drivers/staging/media/meson/vdec/
Dvdec_hevc.c19 #define AO_RTI_GEN_PWR_SLEEP0 0xe8
20 #define AO_RTI_GEN_PWR_ISO0 0xec
38 if (ret < 0) { in vdec_hevc_load_firmware()
59 amvdec_write_dos(core, HEVC_MPSR, 0); in vdec_hevc_load_firmware()
60 amvdec_write_dos(core, HEVC_CPSR, 0); in vdec_hevc_load_firmware()
64 amvdec_write_dos(core, HEVC_IMEM_DMA_CTRL, (0x8000 | (7 << 16))); in vdec_hevc_load_firmware()
66 while (i && (readl(core->dos_base + HEVC_IMEM_DMA_CTRL) & 0x8000)) in vdec_hevc_load_firmware()
69 if (i == 0) { in vdec_hevc_load_firmware()
119 amvdec_write_dos(core, HEVC_ASSIST_MBOX1_MASK, 0); in __vdec_hevc_stop()
121 amvdec_write_dos(core, HEVC_MPSR, 0); in __vdec_hevc_stop()
[all …]
/linux-6.12.1/drivers/pinctrl/samsung/
Dpinctrl-exynos-arm.c27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
36 #define S5P_OTHERS 0xE000
43 #define S5P_PIN_PULL_DISABLE 0
86 clk_base = of_iomap(np, 0); in s5pv210_retention_init()
106 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
107 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04),
108 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
109 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
110 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
[all …]
/linux-6.12.1/drivers/net/wireless/realtek/rtw88/
Drtw8822b.h13 u8 res4[4]; /* 0xd0 */
15 u8 res5[0x1e];
17 u8 serial[0x0b]; /* 0xf5 */
18 u8 vid; /* 0x100 */
22 u8 mac_addr[ETH_ALEN]; /* 0x107 */
24 u8 vendor_name[0x07];
26 u8 device_name[0x14];
27 u8 res11[0xcf];
28 u8 package_type; /* 0x1fb */
29 u8 res12[0x4];
[all …]
/linux-6.12.1/arch/arm/boot/dts/
Darmv7-m.dtsi7 reg = <0xe000e100 0xc00>;
12 reg = <0xe000e010 0x10>;
/linux-6.12.1/arch/arm/mach-omap2/
Domap-wakeupgen.h12 #define OMAP_WKUPGEN_BASE 0x48281000
14 #define OMAP_WKG_CONTROL_0 0x00
15 #define OMAP_WKG_ENB_A_0 0x10
16 #define OMAP_WKG_ENB_B_0 0x14
17 #define OMAP_WKG_ENB_C_0 0x18
18 #define OMAP_WKG_ENB_D_0 0x1c
19 #define OMAP_WKG_ENB_E_0 0x20
20 #define OMAP_WKG_ENB_A_1 0x410
21 #define OMAP_WKG_ENB_B_1 0x414
22 #define OMAP_WKG_ENB_C_1 0x418
[all …]
/linux-6.12.1/arch/powerpc/kvm/
Dbook3s_64_entry.S27 * anything here, but the 0xc00 handler has already clobbered CTR
44 li r10,0xc00
76 cmpdi r10,0x200
133 * MSR[DR]=1 while leaving MSR[IR]=0, so it continues to fetch HV instructions
156 cmpwi r12,BOOK3S_INTERRUPT_H_DATA_STORAGE | 0x2
186 * Enter the guest on a ISAv3.0 or later system.
232 cmpdi r4,0
280 li r10,0xc00
369 li r10,0
Dtrace_book3s.h10 {0x100, "SYSTEM_RESET"}, \
11 {0x200, "MACHINE_CHECK"}, \
12 {0x300, "DATA_STORAGE"}, \
13 {0x380, "DATA_SEGMENT"}, \
14 {0x400, "INST_STORAGE"}, \
15 {0x480, "INST_SEGMENT"}, \
16 {0x500, "EXTERNAL"}, \
17 {0x502, "EXTERNAL_HV"}, \
18 {0x600, "ALIGNMENT"}, \
19 {0x700, "PROGRAM"}, \
[all …]
/linux-6.12.1/tools/perf/arch/powerpc/util/
Dbook3s_hv_exits.h10 {0x0, "RETURN_TO_HOST"}, \
11 {0x100, "SYSTEM_RESET"}, \
12 {0x200, "MACHINE_CHECK"}, \
13 {0x300, "DATA_STORAGE"}, \
14 {0x380, "DATA_SEGMENT"}, \
15 {0x400, "INST_STORAGE"}, \
16 {0x480, "INST_SEGMENT"}, \
17 {0x500, "EXTERNAL"}, \
18 {0x502, "EXTERNAL_HV"}, \
19 {0x600, "ALIGNMENT"}, \
[all …]
/linux-6.12.1/drivers/media/platform/mediatek/mdp3/
Dmdp_reg_color.h10 #define MDP_COLOR_WIN_X_MAIN (0x40C)
11 #define MDP_COLOR_WIN_Y_MAIN (0x410)
12 #define MDP_COLOR_START (0xC00)
13 #define MDP_COLOR_INTEN (0xC04)
14 #define MDP_COLOR_OUT_SEL (0xC0C)
15 #define MDP_COLOR_INTERNAL_IP_WIDTH (0xC50)
16 #define MDP_COLOR_INTERNAL_IP_HEIGHT (0xC54)
17 #define MDP_COLOR_CM1_EN (0xC60)
18 #define MDP_COLOR_CM2_EN (0xCA0)
21 #define MDP_COLOR_WIN_X_MAIN_MASK (0xFFFFFFFF)
[all …]
/linux-6.12.1/Documentation/devicetree/bindings/reset/
Dsophgo,sg2042-reset.yaml33 reg = <0xc00 0xc>;
Dbitmain,bm1880-reset.yaml34 reg = <0xc00 0x8>;
/linux-6.12.1/arch/arm/mach-imx/
Dheadsmp.S21 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
26 mrc p15, 0, r0, c0, c0, 0
29 /* 0xc07 is cortex A7's ID */
30 mov r1, #0xc00
31 orr r1, #0x7
/linux-6.12.1/Documentation/devicetree/bindings/usb/
Dxlnx,usb2.yaml45 interrupts = <0x0 0x39 0x1>;
46 reg = <0xee000000 0xc00>;
/linux-6.12.1/drivers/net/wireless/broadcom/b43/
Dradio_2059.h9 #define R2059_C1 0x000
10 #define R2059_C2 0x400
11 #define R2059_C3 0x800
12 #define R2059_ALL 0xC00
14 #define R2059_RCAL_CONFIG 0x004
15 #define R2059_RFPLL_MASTER 0x011
16 #define R2059_RFPLL_MISC_EN 0x02b
17 #define R2059_RFPLL_MISC_CAL_RESETN 0x02e
18 #define R2059_XTAL_CONFIG2 0x0c0
19 #define R2059_RCCAL_START_R1_Q1_P1 0x13c
[all …]

12345678910>>...19