/linux-6.12.1/drivers/firmware/efi/ |
D | sysfb_efi.c | 30 OVERRIDE_NONE = 0x0, 31 OVERRIDE_BASE = 0x1, 32 OVERRIDE_STRIDE = 0x2, 33 OVERRIDE_HEIGHT = 0x4, 34 OVERRIDE_WIDTH = 0x8, 38 [M_I17] = { "i17", 0x80010000, 1472 * 4, 1440, 900, OVERRIDE_NONE }, 39 [M_I20] = { "i20", 0x80010000, 1728 * 4, 1680, 1050, OVERRIDE_NONE }, /* guess */ 40 [M_I20_SR] = { "imac7", 0x40010000, 1728 * 4, 1680, 1050, OVERRIDE_NONE }, 41 [M_I24] = { "i24", 0x80010000, 2048 * 4, 1920, 1200, OVERRIDE_NONE }, /* guess */ 42 [M_I24_8_1] = { "imac8", 0xc0060000, 2048 * 4, 1920, 1200, OVERRIDE_NONE }, [all …]
|
/linux-6.12.1/drivers/net/wireless/realtek/rtw89/ |
D | rtw8852a_table.c | 10 {0xF0FF0001, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03500FF, 0x00000002}, 13 {0xF03200FF, 0x00000003}, 14 {0xF03400FF, 0x00000004}, 15 {0xF03600FF, 0x00000005}, 16 {0x704, 0x601E0100}, 17 {0x714, 0x00000000}, 18 {0x718, 0x13332333}, 19 {0x714, 0x00010000}, [all …]
|
D | rtw8852b_table.c | 10 {0x704, 0x601E0100}, 11 {0x4000, 0x00000000}, 12 {0x4004, 0xCA014000}, 13 {0x4008, 0xC751D4F0}, 14 {0x400C, 0x44511475}, 15 {0x4010, 0x00000000}, 16 {0x4014, 0x00000000}, 17 {0x4018, 0x4F4C084B}, 18 {0x401C, 0x084A4E52}, 19 {0x4020, 0x4D504E4B}, [all …]
|
D | rtw8852c_table.c | 10 {0xF0FF0000, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03400FF, 0x00000002}, 13 {0xF03500FF, 0x00000003}, 14 {0xF03600FF, 0x00000004}, 15 {0x70C, 0x00000020}, 16 {0x704, 0x601E0100}, 17 {0x4000, 0x00000000}, 18 {0x4004, 0xCA014000}, 19 {0x4008, 0xC751D4F0}, [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/sound/ |
D | xlnx,spdif.txt | 13 - xlnx,spdif-mode: 0 :- receiver mode 24 interrupts = <0 91 4>; 25 reg = <0x0 0x80010000 0x0 0x10000>;
|
D | xlnx,audio-formatter.txt | 25 interrupts = <0 104 4>, <0 105 4>; 26 reg = <0x0 0x80010000 0x0 0x1000>; 28 clocks = <&clk 71>, <&clk_wiz_1 0>;
|
/linux-6.12.1/Documentation/devicetree/bindings/spi/ |
D | mxs-spi.yaml | 50 #size-cells = <0>; 52 reg = <0x80010000 0x2000>; 54 dmas = <&dma_apbh 0>;
|
D | spi-controller.yaml | 20 pattern: "^spi(@.*|-([0-9]|[1-9][0-9]+))?$" 23 enum: [0, 1] 26 const: 0 36 cs-gpios = <&gpio1 0 0>, <0>, <&gpio1 1 0>, <&gpio1 2 0>; 40 cs0 : &gpio1 0 0 42 cs2 : &gpio1 1 0 43 cs3 : &gpio1 2 0 45 The second flag of a gpio descriptor can be GPIO_ACTIVE_HIGH (0) 46 or GPIO_ACTIVE_LOW(1). Legacy device trees often use 0. 109 "^.*@[0-9a-f]+$": [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/mmc/ |
D | mxs-mmc.yaml | 53 reg = <0x80010000 2000>; 55 dmas = <&dma_apbh 0>;
|
/linux-6.12.1/Documentation/devicetree/bindings/net/ |
D | cirrus,ep9301-eth.yaml | 55 reg = <0x80010000 0x10000>;
|
/linux-6.12.1/Documentation/devicetree/bindings/clock/ |
D | alphascale,acc.txt | 22 CLKID_AHB_ROM 0 102 reg = <0x80010000 0x4000>; 110 reg = <0x80088000 0x4000>;
|
/linux-6.12.1/arch/arm/boot/dts/st/ |
D | spear300.dtsi | 15 ranges = <0x60000000 0x60000000 0x50000000 16 0xd0000000 0xd0000000 0x30000000>; 20 reg = <0x99000000 0x1000>; 25 reg = <0x60000000 0x1000>; 34 reg = <0x94000000 0x1000 /* FSMC Register */ 35 0x80000000 0x0010 /* NAND Base DATA */ 36 0x80020000 0x0010 /* NAND Base ADDR */ 37 0x80010000 0x0010>; /* NAND Base CMD */ 44 reg = <0x70000000 0x100>; 51 reg = <0x50000000 0x1000>; [all …]
|
/linux-6.12.1/arch/arm/mach-sa1100/ |
D | h3xxx.c | 35 .size = 0x00040000, 36 .offset = 0, 41 .offset = 0x00040000, 58 err = gpio_direction_output(H3XXX_EGPIO_VPP_ON, 0); in h3xxx_flash_init() 112 err = 0; in h3xxx_uart_set_wake() 137 [0] = DEFINE_RES_MEM(H3600_EGPIO_PHYS, 0x4), 141 [0] = { 142 .reg_start = 0, 146 .initial_values = 0x0080, /* H3XXX_EGPIO_RS232_ON */ 185 .wakeup = 0, [all …]
|
/linux-6.12.1/include/uapi/video/ |
D | sisfb.h | 33 #define CRT2_DEFAULT 0x00000001 34 #define CRT2_LCD 0x00000002 35 #define CRT2_TV 0x00000004 36 #define CRT2_VGA 0x00000008 37 #define TV_NTSC 0x00000010 38 #define TV_PAL 0x00000020 39 #define TV_HIVISION 0x00000040 40 #define TV_YPBPR 0x00000080 41 #define TV_AVIDEO 0x00000100 42 #define TV_SVIDEO 0x00000200 [all …]
|
/linux-6.12.1/arch/mips/kernel/ |
D | bmips_vec.S | 35 * it to resume execution at 0x8000_0200 (!BEV IV vector) when it is 37 * it to a more convenient place: BMIPS_WARM_RESTART_VEC @ 0x8000_0380. 54 /* set up CPU1 CBR; move BASE to 0xa000_0000 */ 55 li k0, 0xff400000 60 andi k1, 0x8000 63 li k1, 0xa0080000 64 sw k1, 0(k0) 78 * entire function gets copied to 0x8000_0000. 100 /* if we're not on core 0, this must be the SMP boot signal */ 134 andi k0, 0xff00 [all …]
|
/linux-6.12.1/sound/soc/mediatek/mt8183/ |
D | mt8183-dai-adda.c | 16 AUDIO_SDM_LEVEL_MUTE = 0, 17 AUDIO_SDM_LEVEL_NORMAL = 0x1d, 24 SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN3, I_DL1_CH1, 1, 0), 25 SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN3, I_DL2_CH1, 1, 0), 26 SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN3, I_DL3_CH1, 1, 0), 28 I_ADDA_UL_CH2, 1, 0), 30 I_ADDA_UL_CH1, 1, 0), 32 I_PCM_1_CAP_CH1, 1, 0), 34 I_PCM_2_CAP_CH1, 1, 0), 38 SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN4, I_DL1_CH1, 1, 0), [all …]
|
/linux-6.12.1/arch/arm/boot/dts/cirrus/ |
D | ep93xx.dtsi | 18 reg = <0x80930000 0x1000>; 101 reg = <0x80900000 0x28>; 110 * windows in the 256MB space from 0x50000000 to 0x5fffffff. 116 reg = <0x80080000 0x20>; 125 reg = <0x80000000 0x0040>, 126 <0x80000040 0x0040>, 127 <0x80000080 0x0040>, 128 <0x800000c0 0x0040>, 129 <0x80000240 0x0040>, 130 <0x80000200 0x0040>, [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/ |
D | redwood.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 27 #size-cells = <0>; 29 cpu@0 { 32 reg = <0x00000000>; 33 clock-frequency = <0>; /* Filled in by U-Boot */ 34 timebase-frequency = <0>; /* Filled in by U-Boot */ 46 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 52 cell-index = <0>; 53 dcr-reg = <0x0c0 0x009>; 54 #address-cells = <0>; [all …]
|
D | icon.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0x00000000>; 35 clock-frequency = <0>; /* Filled in by U-Boot */ 36 timebase-frequency = <0>; /* Filled in by U-Boot */ 49 reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */ 55 cell-index = <0>; 56 dcr-reg = <0x0c0 0x009>; 57 #address-cells = <0>; [all …]
|
D | katmai.dts | 22 dcr-parent = <&{/cpus/cpu@0}>; 33 #size-cells = <0>; 35 cpu@0 { 38 reg = <0x00000000>; 39 clock-frequency = <0>; /* Filled in by zImage */ 40 timebase-frequency = <0>; /* Filled in by zImage */ 53 reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */ 59 cell-index = <0>; 60 dcr-reg = <0x0c0 0x009>; 61 #address-cells = <0>; [all …]
|
D | canyonlands.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0x00000000>; 35 clock-frequency = <0>; /* Filled in by U-Boot */ 36 timebase-frequency = <0>; /* Filled in by U-Boot */ 49 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 55 cell-index = <0>; 56 dcr-reg = <0x0c0 0x009>; 57 #address-cells = <0>; [all …]
|
/linux-6.12.1/arch/arm/boot/dts/nxp/mxs/ |
D | imx23.dtsi | 32 #size-cells = <0>; 34 cpu@0 { 37 reg = <0>; 45 reg = <0x80000000 0x80000>; 52 reg = <0x80000000 0x40000>; 59 reg = <0x80000000 0x2000>; 64 reg = <0x80004000 0x2000>; 65 interrupts = <0>, <14>, <20>, <0>, 73 reg = <0x80008000 0x2000>; 81 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>; [all …]
|
/linux-6.12.1/arch/powerpc/kernel/ |
D | cpu_specs_book3s_32.h | 12 .pvr_mask = 0xffff0000, 13 .pvr_value = 0x00030000, 17 .mmu_features = 0, 25 .pvr_mask = 0xffff0000, 26 .pvr_value = 0x00060000, 30 .mmu_features = 0, 38 .pvr_mask = 0xffff0000, 39 .pvr_value = 0x00070000, 43 .mmu_features = 0, 51 .pvr_mask = 0x7fff0000, [all …]
|
/linux-6.12.1/include/asm-generic/ |
D | hyperv-tlfs.h | 50 #define HV_MSR_VP_RUNTIME_AVAILABLE BIT(0) 81 #define HV_CREATE_PARTITIONS BIT(0) 130 * 62:56 - Os Type; Linux is 0x100 133 * 15:0 - Distro specific identification 138 #define HV_LINUX_VENDOR_ID 0x8100 147 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_SPACE 0x0002 148 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_LIST 0x0003 149 #define HVCALL_ENABLE_VP_VTL 0x000f 150 #define HVCALL_NOTIFY_LONG_SPIN_WAIT 0x0008 151 #define HVCALL_SEND_IPI 0x000b [all …]
|
/linux-6.12.1/include/rdma/ |
D | ib_mad.h | 20 #define OPA_MGMT_BASE_VERSION 0x80 22 #define OPA_SM_CLASS_VERSION 0x80 25 #define IB_MGMT_CLASS_SUBN_LID_ROUTED 0x01 26 #define IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE 0x81 27 #define IB_MGMT_CLASS_SUBN_ADM 0x03 28 #define IB_MGMT_CLASS_PERF_MGMT 0x04 29 #define IB_MGMT_CLASS_BM 0x05 30 #define IB_MGMT_CLASS_DEVICE_MGMT 0x06 31 #define IB_MGMT_CLASS_CM 0x07 32 #define IB_MGMT_CLASS_SNMP 0x08 [all …]
|