/linux-6.12.1/Documentation/devicetree/bindings/media/ |
D | ti,j721e-csi2rx-shim.yaml | 65 dmas = <&main_udmap 0x4940>; 67 reg = <0x4500000 0x1000>; 75 reg = <0x4504000 0x1000>; 76 clocks = <&k3_clks 26 2>, <&k3_clks 26 0>, <&k3_clks 26 2>, 85 #size-cells = <0>; 87 csi2_0: port@0 { 89 reg = <0>; 94 clock-lanes = <0>;
|
/linux-6.12.1/drivers/dma/ti/ |
D | k3-psil-j721s2.c | 71 PSIL_PDMA_MCASP(0x4400), 72 PSIL_PDMA_MCASP(0x4401), 73 PSIL_PDMA_MCASP(0x4402), 74 PSIL_PDMA_MCASP(0x4403), 75 PSIL_PDMA_MCASP(0x4404), 77 PSIL_PDMA_XY_PKT(0x4600), 78 PSIL_PDMA_XY_PKT(0x4601), 79 PSIL_PDMA_XY_PKT(0x4602), 80 PSIL_PDMA_XY_PKT(0x4603), 81 PSIL_PDMA_XY_PKT(0x4604), [all …]
|
D | k3-psil-j784s4.c | 71 PSIL_PDMA_MCASP(0x4400), 72 PSIL_PDMA_MCASP(0x4401), 73 PSIL_PDMA_MCASP(0x4402), 74 PSIL_PDMA_MCASP(0x4403), 75 PSIL_PDMA_MCASP(0x4404), 77 PSIL_PDMA_XY_PKT(0x4600), 78 PSIL_PDMA_XY_PKT(0x4601), 79 PSIL_PDMA_XY_PKT(0x4602), 80 PSIL_PDMA_XY_PKT(0x4603), 81 PSIL_PDMA_XY_PKT(0x4604), [all …]
|
D | k3-psil-j721e.c | 72 PSIL_SA2UL(0x4000, 0), 73 PSIL_SA2UL(0x4001, 0), 74 PSIL_SA2UL(0x4002, 0), 75 PSIL_SA2UL(0x4003, 0), 77 PSIL_ETHERNET(0x4100), 78 PSIL_ETHERNET(0x4101), 79 PSIL_ETHERNET(0x4102), 80 PSIL_ETHERNET(0x4103), 82 PSIL_ETHERNET(0x4200), 83 PSIL_ETHERNET(0x4201), [all …]
|
/linux-6.12.1/drivers/gpu/drm/radeon/reg_srcs/ |
D | r300 | 1 r300 0x4f60 2 0x1434 SRC_Y_X 3 0x1438 DST_Y_X 4 0x143C DST_HEIGHT_WIDTH 5 0x146C DP_GUI_MASTER_CNTL 6 0x1474 BRUSH_Y_X 7 0x1478 DP_BRUSH_BKGD_CLR 8 0x147C DP_BRUSH_FRGD_CLR 9 0x1480 BRUSH_DATA0 10 0x1484 BRUSH_DATA1 [all …]
|
D | rs600 | 1 rs600 0x6d40 2 0x1434 SRC_Y_X 3 0x1438 DST_Y_X 4 0x143C DST_HEIGHT_WIDTH 5 0x146C DP_GUI_MASTER_CNTL 6 0x1474 BRUSH_Y_X 7 0x1478 DP_BRUSH_BKGD_CLR 8 0x147C DP_BRUSH_FRGD_CLR 9 0x1480 BRUSH_DATA0 10 0x1484 BRUSH_DATA1 [all …]
|
D | r420 | 1 r420 0x4f60 2 0x1434 SRC_Y_X 3 0x1438 DST_Y_X 4 0x143C DST_HEIGHT_WIDTH 5 0x146C DP_GUI_MASTER_CNTL 6 0x1474 BRUSH_Y_X 7 0x1478 DP_BRUSH_BKGD_CLR 8 0x147C DP_BRUSH_FRGD_CLR 9 0x1480 BRUSH_DATA0 10 0x1484 BRUSH_DATA1 [all …]
|
/linux-6.12.1/drivers/crypto/intel/qat/qat_common/ |
D | adf_accel_devices.h | 27 #define ADF_4XXX_PCI_DEVICE_ID 0x4940 28 #define ADF_4XXXIOV_PCI_DEVICE_ID 0x4941 29 #define ADF_401XX_PCI_DEVICE_ID 0x4942 30 #define ADF_401XXIOV_PCI_DEVICE_ID 0x4943 31 #define ADF_402XX_PCI_DEVICE_ID 0x4944 32 #define ADF_402XXIOV_PCI_DEVICE_ID 0x4945 33 #define ADF_420XX_PCI_DEVICE_ID 0x4946 34 #define ADF_420XXIOV_PCI_DEVICE_ID 0x4947 35 #define ADF_DEVICE_FUSECTL_OFFSET 0x40 36 #define ADF_DEVICE_LEGFUSE_OFFSET 0x4C [all …]
|
/linux-6.12.1/drivers/net/ethernet/renesas/ |
D | rswitch.h | 17 for (i = 0; i < RSWITCH_NUM_PORTS; i++) \ 23 for (; i-- > 0; ) \ 44 #define RSWITCH_TOP_OFFSET 0x00008000 45 #define RSWITCH_COMA_OFFSET 0x00009000 46 #define RSWITCH_ETHA_OFFSET 0x0000a000 /* with RMAC */ 47 #define RSWITCH_ETHA_SIZE 0x00002000 /* with RMAC */ 48 #define RSWITCH_GWCA0_OFFSET 0x00010000 49 #define RSWITCH_GWCA1_OFFSET 0x00012000 55 #define GWCA_INDEX 0 57 #define GWCA_IPV_NUM 0 [all …]
|
/linux-6.12.1/drivers/media/pci/netup_unidvb/ |
D | netup_unidvb_core.c | 42 #define AVL_PCIE_IENR 0x50 43 #define AVL_PCIE_ISR 0x40 44 #define AVL_IRQ_ENABLE 0x80 45 #define AVL_IRQ_ASSERTED 0x80 47 #define GPIO_REG_IO 0x4880 48 #define GPIO_REG_IO_TOGGLE 0x4882 49 #define GPIO_REG_IO_SET 0x4884 50 #define GPIO_REG_IO_CLEAR 0x4886 52 #define GPIO_FEA_RESET (1 << 0) 59 #define NETUP_DMA0_ADDR 0x4900 [all …]
|
/linux-6.12.1/include/linux/ |
D | efi.h | 32 #define EFI_SUCCESS 0 57 #define __efiapi __attribute__((regparm(0))) 78 (a) & 0xff, ((a) >> 8) & 0xff, ((a) >> 16) & 0xff, ((a) >> 24) & 0xff, \ 79 (b) & 0xff, ((b) >> 8) & 0xff, \ 80 (c) & 0xff, ((c) >> 8) & 0xff, d } }) 98 #define EFI_RESERVED_TYPE 0 117 #define EFI_MEMORY_UC ((u64)0x0000000000000001ULL) /* uncached */ 118 #define EFI_MEMORY_WC ((u64)0x0000000000000002ULL) /* write-coalescing */ 119 #define EFI_MEMORY_WT ((u64)0x0000000000000004ULL) /* write-through */ 120 #define EFI_MEMORY_WB ((u64)0x0000000000000008ULL) /* write-back */ [all …]
|
/linux-6.12.1/drivers/clk/imx/ |
D | clk-imx7d.c | 32 { .val = 0, .div = 4, }, 40 { .val = 0, .div = 1, }, 393 hws[IMX7D_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); in imx7d_clocks_init() 398 base = of_iomap(np, 0); in imx7d_clocks_init() 402 …hws[IMX7D_PLL_ARM_MAIN_SRC] = imx_clk_hw_mux("pll_arm_main_src", base + 0x60, 14, 2, pll_bypass_s… in imx7d_clocks_init() 403 …hws[IMX7D_PLL_DRAM_MAIN_SRC] = imx_clk_hw_mux("pll_dram_main_src", base + 0x70, 14, 2, pll_bypass_… in imx7d_clocks_init() 404 …hws[IMX7D_PLL_SYS_MAIN_SRC] = imx_clk_hw_mux("pll_sys_main_src", base + 0xb0, 14, 2, pll_bypass_s… in imx7d_clocks_init() 405 …hws[IMX7D_PLL_ENET_MAIN_SRC] = imx_clk_hw_mux("pll_enet_main_src", base + 0xe0, 14, 2, pll_bypass_… in imx7d_clocks_init() 406 …hws[IMX7D_PLL_AUDIO_MAIN_SRC] = imx_clk_hw_mux("pll_audio_main_src", base + 0xf0, 14, 2, pll_bypas… in imx7d_clocks_init() 407 …hws[IMX7D_PLL_VIDEO_MAIN_SRC] = imx_clk_hw_mux("pll_video_main_src", base + 0x130, 14, 2, pll_bypa… in imx7d_clocks_init() [all …]
|
/linux-6.12.1/drivers/iommu/intel/ |
D | iommu.c | 41 #define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e) 43 #define IOAPIC_RANGE_START (0xfee00000) 44 #define IOAPIC_RANGE_END (0xfeefffff) 45 #define IOVA_START_ADDR (0x1000) 65 static int force_on = 0; 78 return 0; in root_entry_lctp() 90 return 0; in root_entry_uctp() 107 return 0; in device_rid_cmp_key() 157 return 0; in device_rbtree_insert() 208 int intel_iommu_enabled = 0; [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/ti/ |
D | k3-j721s2-main.dtsi | 13 #clock-cells = <0>; 15 clock-frequency = <0>; 22 reg = <0x0 0x70000000 0x0 0x400000>; 25 ranges = <0x0 0x0 0x70000000 0x400000>; 27 atf-sram@0 { 28 reg = <0x0 0x20000>; 32 reg = <0x1f0000 0x10000>; 36 reg = <0x200000 0x200000>; 42 reg = <0x00 0x00104000 0x00 0x18000>; 45 ranges = <0x00 0x00 0x00104000 0x18000>; [all …]
|
D | k3-j721e-main.dtsi | 15 #clock-cells = <0>; 17 clock-frequency = <0>; 21 #clock-cells = <0>; 23 clock-frequency = <0>; 30 reg = <0x0 0x70000000 0x0 0x800000>; 33 ranges = <0x0 0x0 0x70000000 0x800000>; 35 atf-sram@0 { 36 reg = <0x0 0x20000>; 42 reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */ 45 ranges = <0x0 0x0 0x00100000 0x1c000>; [all …]
|
D | k3-j784s4-main.dtsi | 16 #clock-cells = <0>; 26 reg = <0x00 0x70000000 0x00 0x800000>; 29 ranges = <0x00 0x00 0x70000000 0x800000>; 31 atf-sram@0 { 32 reg = <0x00 0x20000>; 36 reg = <0x1f0000 0x10000>; 40 reg = <0x200000 0x200000>; 46 reg = <0x00 0x00100000 0x00 0x1c000>; 49 ranges = <0x00 0x00 0x00100000 0x1c000>; 53 reg = <0x4034 0x4>; [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/dce/ |
D | dce_11_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmDCFEV0_PG_CONFIG 0x2db [all …]
|
D | dce_10_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
D | dce_6_0_d.h | 26 #define ixATTR00 0x0000 27 #define ixATTR01 0x0001 28 #define ixATTR02 0x0002 29 #define ixATTR03 0x0003 30 #define ixATTR04 0x0004 31 #define ixATTR05 0x0005 32 #define ixATTR06 0x0006 33 #define ixATTR07 0x0007 34 #define ixATTR08 0x0008 35 #define ixATTR09 0x0009 [all …]
|
D | dce_11_2_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
D | dce_8_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x1760 28 #define mmPIPE0_PG_ENABLE 0x1761 29 #define mmPIPE0_PG_STATUS 0x1762 30 #define mmPIPE1_PG_CONFIG 0x1764 31 #define mmPIPE1_PG_ENABLE 0x1765 32 #define mmPIPE1_PG_STATUS 0x1766 33 #define mmPIPE2_PG_CONFIG 0x1768 34 #define mmPIPE2_PG_ENABLE 0x1769 35 #define mmPIPE2_PG_STATUS 0x176a 36 #define mmPIPE3_PG_CONFIG 0x176c [all …]
|
/linux-6.12.1/sound/soc/mediatek/mt8195/ |
D | mt8195-reg.h | 13 #define AFE_SRAM_BASE (0x10880000) 14 #define AFE_SRAM_SIZE (0x10000) 16 #define AUDIO_TOP_CON0 (0x0000) 17 #define AUDIO_TOP_CON1 (0x0004) 18 #define AUDIO_TOP_CON2 (0x0008) 19 #define AUDIO_TOP_CON3 (0x000c) 20 #define AUDIO_TOP_CON4 (0x0010) 21 #define AUDIO_TOP_CON5 (0x0014) 22 #define AUDIO_TOP_CON6 (0x0018) 23 #define AFE_MAS_HADDR_MSB (0x0020) [all …]
|
/linux-6.12.1/sound/soc/mediatek/mt8188/ |
D | mt8188-reg.h | 14 #define AUDIO_TOP_CON0 (0x0000) 15 #define AUDIO_TOP_CON1 (0x0004) 16 #define AUDIO_TOP_CON2 (0x0008) 17 #define AUDIO_TOP_CON3 (0x000c) 18 #define AUDIO_TOP_CON4 (0x0010) 19 #define AUDIO_TOP_CON5 (0x0014) 20 #define AUDIO_TOP_CON6 (0x0018) 21 #define AFE_MAS_HADDR_MSB (0x0020) 22 #define AFE_MEMIF_ONE_HEART (0x0024) 23 #define AFE_MUX_SEL_CFG (0x0044) [all …]
|
/linux-6.12.1/drivers/net/wireless/realtek/rtw89/ |
D | rtw8852b_table.c | 10 {0x704, 0x601E0100}, 11 {0x4000, 0x00000000}, 12 {0x4004, 0xCA014000}, 13 {0x4008, 0xC751D4F0}, 14 {0x400C, 0x44511475}, 15 {0x4010, 0x00000000}, 16 {0x4014, 0x00000000}, 17 {0x4018, 0x4F4C084B}, 18 {0x401C, 0x084A4E52}, 19 {0x4020, 0x4D504E4B}, [all …]
|
D | rtw8852a_table.c | 10 {0xF0FF0001, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03500FF, 0x00000002}, 13 {0xF03200FF, 0x00000003}, 14 {0xF03400FF, 0x00000004}, 15 {0xF03600FF, 0x00000005}, 16 {0x704, 0x601E0100}, 17 {0x714, 0x00000000}, 18 {0x718, 0x13332333}, 19 {0x714, 0x00010000}, [all …]
|