Home
last modified time | relevance | path

Searched +full:0 +full:x4104000 (Results 1 – 5 of 5) sorted by relevance

/linux-6.12.1/Documentation/devicetree/bindings/usb/
Dti,j721e-usb.yaml44 If present, it restricts the controller to USB2.0 mode of
87 reg = <0x00 0x4104000 0x00 0x100>;
98 reg = <0x00 0x6000000 0x00 0x10000>,
99 <0x00 0x6010000 0x00 0x10000>,
100 <0x00 0x6020000 0x00 0x10000>;
102 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
104 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */
/linux-6.12.1/arch/arm64/boot/dts/ti/
Dk3-j7200-main.dtsi10 #clock-cells = <0>;
18 reg = <0x00 0x70000000 0x00 0x100000>;
21 ranges = <0x00 0x00 0x70000000 0x100000>;
23 atf-sram@0 {
24 reg = <0x00 0x20000>;
30 reg = <0x00 0x00100000 0x00 0x1c000>;
33 ranges = <0x00 0x00 0x00100000 0x1c000>;
37 reg = <0x4080 0x20>;
39 mux-reg-masks = <0x0 0x3>, <0x4 0x3>, /* SERDES0 lane0/1 select */
40 <0x8 0x3>, <0xc 0x3>; /* SERDES0 lane2/3 select */
[all …]
Dk3-j721e-main.dtsi15 #clock-cells = <0>;
17 clock-frequency = <0>;
21 #clock-cells = <0>;
23 clock-frequency = <0>;
30 reg = <0x0 0x70000000 0x0 0x800000>;
33 ranges = <0x0 0x0 0x70000000 0x800000>;
35 atf-sram@0 {
36 reg = <0x0 0x20000>;
42 reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */
45 ranges = <0x0 0x0 0x00100000 0x1c000>;
[all …]
Dk3-j784s4-main.dtsi16 #clock-cells = <0>;
26 reg = <0x00 0x70000000 0x00 0x800000>;
29 ranges = <0x00 0x00 0x70000000 0x800000>;
31 atf-sram@0 {
32 reg = <0x00 0x20000>;
36 reg = <0x1f0000 0x10000>;
40 reg = <0x200000 0x200000>;
46 reg = <0x00 0x00100000 0x00 0x1c000>;
49 ranges = <0x00 0x00 0x00100000 0x1c000>;
53 reg = <0x4034 0x4>;
[all …]
/linux-6.12.1/drivers/accel/habanalabs/include/gaudi2/asic_reg/
Ddcore0_sync_mngr_objs_regs.h23 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_0 0x4100000
25 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_1 0x4100004
27 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_2 0x4100008
29 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_3 0x410000C
31 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_4 0x4100010
33 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_5 0x4100014
35 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_6 0x4100018
37 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_7 0x410001C
39 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_8 0x4100020
41 #define mmDCORE0_SYNC_MNGR_OBJS_SOB_OBJ_9 0x4100024
[all …]