Searched +full:0 +full:x41000000 (Results 1 – 25 of 54) sorted by relevance
123
/linux-6.12.1/Documentation/devicetree/bindings/remoteproc/ |
D | ti,k3-r5f-rproc.yaml | 72 It should be either a value of 1 (LockStep mode) or 0 (Split mode) on 76 It should be either a value of 0 (Split mode) or 2 (Single-CPU mode) and 103 either of them can be configured to appear at that R5F's address 0x0. 177 enum: [0, 1] 181 either a value of 1 (enabled) or 0 (disabled), default is disabled 186 enum: [0, 1] 190 either a value of 1 (enabled) or 0 (disabled), default is enabled if 195 enum: [0, 1] 198 address 0 (from core's view). Should be either a value of 1 (ATCM 199 at 0x0) or 0 (BTCM at 0x0), default value is 1 if omitted. [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/ti/ |
D | k3-am65.dtsi | 54 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00900000 0x00 0x00900000 0x00 0x00012000>, /* serdes */ 57 <0x00 0x01000000 0x00 0x01000000 0x00 0x0af02400>, /* Most peripherals */ 58 <0x00 0x30800000 0x00 0x30800000 0x00 0x0bc00000>, /* MAIN NAVSS */ 59 <0x00 0x70000000 0x00 0x70000000 0x00 0x00200000>, /* MSMC SRAM */ 60 <0x00 0x10000000 0x00 0x10000000 0x00 0x10000000>, /* PCIe DAT */ 62 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, 63 <0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>, 64 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */ [all …]
|
D | k3-j721s2.dtsi | 29 #size-cells = <0>; 42 cpu0: cpu@0 { 44 reg = <0x000>; 47 i-cache-size = <0xc000>; 50 d-cache-size = <0x8000>; 58 reg = <0x001>; 61 i-cache-size = <0xc000>; 64 d-cache-size = <0x8000>; 75 cache-size = <0x100000>; 118 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
D | k3-j7200.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xc000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xc000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 113 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
D | k3-j721e.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xC000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xC000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 114 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
D | k3-j784s4.dtsi | 26 #size-cells = <0>; 65 cpu0: cpu@0 { 67 reg = <0x000>; 70 i-cache-size = <0xc000>; 73 d-cache-size = <0x8000>; 81 reg = <0x001>; 84 i-cache-size = <0xc000>; 87 d-cache-size = <0x8000>; 95 reg = <0x002>; 98 i-cache-size = <0xc000>; [all …]
|
D | k3-am65-mcu.dtsi | 13 ranges = <0x0 0x0 0x40f00000 0x20000>; 17 reg = <0x200 0x8>; 22 reg = <0x4040 0x4>; 30 reg = <0x0 0x40f04200 0x0 0x10>; 33 pinctrl-single,function-mask = <0x00000101>; 39 reg = <0x0 0x40f04280 0x0 0x8>; 42 pinctrl-single,function-mask = <0x00000003>; 47 reg = <0x00 0x40a00000 0x00 0x100>; 56 reg = <0x00 0x41c00000 0x00 0x80000>; 57 ranges = <0x0 0x00 0x41c00000 0x80000>; [all …]
|
D | k3-j721e-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x0 0x1000>; 41 ranges = <0x0 0x0 0x40f00000 0x20000>; 45 reg = <0x200 0x8>; 50 reg = <0x4040 0x4>; 59 ranges = <0x0 0x00 0x43000000 0x20000>; 63 reg = <0x14 0x4>; 69 /* Proxy 0 addressing */ 70 reg = <0x00 0x4301c000 0x00 0x178>; 73 pinctrl-single,function-mask = <0xffffffff>; 79 reg = <0x00 0x40f04200 0x00 0x28>; [all …]
|
D | k3-j7200-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 40 reg = <0x00 0x40400000 0x00 0x400>; 53 reg = <0x00 0x40410000 0x00 0x400>; 57 assigned-clocks = <&k3_clks 71 1>, <&k3_clks 308 0>; 66 reg = <0x00 0x40420000 0x00 0x400>; 79 reg = <0x00 0x40430000 0x00 0x400>; 83 assigned-clocks = <&k3_clks 73 1>, <&k3_clks 309 0>; 92 reg = <0x00 0x40440000 0x00 0x400>; 105 reg = <0x00 0x40450000 0x00 0x400>; 109 assigned-clocks = <&k3_clks 75 1>, <&k3_clks 310 0>; [all …]
|
D | k3-j784s4-mcu-wakeup.dtsi | 20 reg = <0x00 0x44083000 0x00 0x1000>; 46 ranges = <0x0 0x00 0x43000000 0x20000>; 51 reg = <0x14 0x4>; 59 reg = <0x00 0x43600000 0x00 0x10000>, 60 <0x00 0x44880000 0x00 0x20000>, 61 <0x00 0x44860000 0x00 0x20000>; 72 reg = <0x00 0x41c00000 0x00 0x100000>; 73 ranges = <0x00 0x00 0x41c00000 0x100000>; 80 /* Proxy 0 addressing */ 81 reg = <0x00 0x4301c000 0x00 0x034>; [all …]
|
D | k3-j721s2-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 41 ranges = <0x0 0x00 0x43000000 0x20000>; 45 reg = <0x14 0x4>; 53 reg = <0x00 0x43600000 0x00 0x10000>, 54 <0x00 0x44880000 0x00 0x20000>, 55 <0x00 0x44860000 0x00 0x20000>; 66 reg = <0x00 0x41c00000 0x00 0x100000>; 67 ranges = <0x00 0x00 0x41c00000 0x100000>; 74 /* Proxy 0 addressing */ 75 reg = <0x00 0x4301c000 0x00 0x034>; [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/virtio/ |
D | pci-iommu.yaml | 40 BDF as 0b00000000 bbbbbbbb dddddfff 00000000. The other cells should be 63 reg = <0x0 0x40000000 0x0 0x1000000>; 64 ranges = <0x02000000 0x0 0x41000000 0x0 0x41000000 0x0 0x0f000000>; 70 iommu-map = <0x0 &iommu0 0x0 0x8 71 0x9 &iommu0 0x9 0xfff7>; 74 iommu0: iommu@1,0 { 76 reg = <0x800 0 0 0 0>; 85 reg = <0x0 0x50000000 0x0 0x1000000>; 86 ranges = <0x02000000 0x0 0x51000000 0x0 0x51000000 0x0 0x0f000000>; 90 * with endpoint IDs 0x10000 - 0x1ffff [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/pci/ |
D | host-generic-pci.yaml | 94 property. If no "bus-range" is specified, this will be bus 0 (the 160 bus-range = <0x0 0x1>; 163 reg = <0x0 0x40000000 0x0 0x1000000>; 166 ranges = <0x01000000 0x0 0x01000000 0x0 0x01000000 0x0 0x00010000>, 167 <0x02000000 0x0 0x41000000 0x0 0x41000000 0x0 0x3f000000>; 169 #interrupt-cells = <0x1>; 172 interrupt-map = < 0x0 0x0 0x0 0x1 &gic 0x0 0x4 0x1>, 173 < 0x800 0x0 0x0 0x1 &gic 0x0 0x5 0x1>, 174 <0x1000 0x0 0x0 0x1 &gic 0x0 0x6 0x1>, 175 <0x1800 0x0 0x0 0x1 &gic 0x0 0x7 0x1>; [all …]
|
D | cdns,cdns-pcie-host.yaml | 44 bus-range = <0x0 0xff>; 45 linux,pci-domain = <0>; 46 vendor-id = <0x17cd>; 47 device-id = <0x0200>; 49 reg = <0x0 0xfb000000 0x0 0x01000000>, 50 <0x0 0x41000000 0x0 0x00001000>; 53 ranges = <0x02000000 0x0 0x42000000 0x0 0x42000000 0x0 0x1000000>, 54 <0x01000000 0x0 0x43000000 0x0 0x43000000 0x0 0x0010000>; 55 dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x1 0x00000000>; 57 #interrupt-cells = <0x1>; [all …]
|
D | versatile.yaml | 38 - const: 0x1800 39 - const: 0 40 - const: 0 58 reg = <0x10001000 0x1000>, 59 <0x41000000 0x10000>, 60 <0x42000000 0x100000>; 61 bus-range = <0 0xff>; 67 <0x01000000 0 0x00000000 0x43000000 0 0x00010000>, /* downstream I/O */ 68 <0x02000000 0 0x50000000 0x50000000 0 0x10000000>, /* non-prefetchable memory */ 69 <0x42000000 0 0x60000000 0x60000000 0 0x10000000>; /* prefetchable memory */ [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/sound/ |
D | mrvl,pxa-ssp.txt | 22 reg = <0x41000000 0x40>; 24 clock-names = "pxa27x-ssp.0"; 29 ssp_dai0: ssp_dai@0 { 32 #sound-dai-cells = <0>;
|
/linux-6.12.1/Documentation/devicetree/bindings/watchdog/ |
D | faraday,ftwdt010.yaml | 56 reg = <0x41000000 0x1000>; 63 reg = <0x98500000 0x10>;
|
/linux-6.12.1/Documentation/devicetree/bindings/pwm/ |
D | microchip,corepwm.yaml | 52 default: 0 66 default: 0 79 microchip,sync-update-mask = /bits/ 32 <0>; 81 reg = <0x41000000 0xF0>;
|
/linux-6.12.1/arch/arm/boot/dts/arm/ |
D | versatile-pb.dts | 11 clear-mask = <0xffffffff>; 16 valid-mask = <0x7fe003ff>; 21 reg = <0x101e6000 0x1000>; 33 reg = <0x101e7000 0x1000>; 46 reg = <0x10001000 0x1000 47 0x41000000 0x10000 48 0x42000000 0x100000>; 49 bus-range = <0 0xff>; 54 ranges = <0x01000000 0 0x00000000 0x43000000 0 0x00010000 /* downstream I/O */ 55 0x02000000 0 0x50000000 0x50000000 0 0x10000000 /* non-prefetchable memory */ [all …]
|
/linux-6.12.1/arch/arm/boot/dts/samsung/ |
D | exynos4412-smdk4412.dts | 22 reg = <0x40000000 0x40000000>; 30 bootargs = "root=/dev/ram0 rw ramdisk=8192 initrd=0x41000000,8M init=/linuxrc"; 37 clock-frequency = <0>; 48 #clock-cells = <0>; 74 pinctrl-0 = <&keypad_rows &keypad_cols>; 121 keypad,row = <0>; 133 keypad,row = <0>; 141 samsung,pins = "gpx2-0", "gpx2-1", "gpx2-2"; 148 samsung,pins = "gpx1-0", "gpx1-1", "gpx1-2", "gpx1-3", 163 pinctrl-0 = <&sd2_clk &sd2_cmd &sd2_bus4 &sd2_cd>;
|
D | exynos4210-smdkv310.dts | 25 reg = <0x40000000 0x80000000>; 33 bootargs = "root=/dev/ram0 rw ramdisk=8192 initrd=0x41000000,8M init=/linuxrc"; 51 #clock-cells = <0>; 72 #size-cells = <0>; 79 reg = <0x50>; 84 reg = <0x52>; 94 pinctrl-0 = <&keypad_rows &keypad_cols>; 98 keypad,row = <0>; 104 keypad,row = <0>; 110 keypad,row = <0>; [all …]
|
/linux-6.12.1/arch/arm/include/asm/hardware/ |
D | dec21285.h | 9 #define DC21285_PCI_IACK 0x79000000 10 #define DC21285_ARMCSR_BASE 0x42000000 11 #define DC21285_PCI_TYPE_0_CONFIG 0x7b000000 12 #define DC21285_PCI_TYPE_1_CONFIG 0x7a000000 13 #define DC21285_OUTBOUND_WRITE_FLUSH 0x78000000 14 #define DC21285_FLASH 0x41000000 15 #define DC21285_PCI_IO 0x7c000000 16 #define DC21285_PCI_MEM 0x80000000 26 * The footbridge is programmed to expose the system RAM at 0xe0000000. 27 * The requirement is that the RAM isn't placed at bus address 0, which [all …]
|
/linux-6.12.1/arch/arm/mach-pxa/ |
D | devices.c | 52 [0] = { 53 .start = 0x41100000, 54 .end = 0x41100fff, 69 .id = 0, in pxa_set_mci_info() 74 .dma_mask = 0xffffffffUL, in pxa_set_mci_info() 91 [0] = { 92 .start = 0x40600000, 93 .end = 0x4060ffff, 103 static u64 udc_dma_mask = ~(u32)0; 128 [0] = { [all …]
|
/linux-6.12.1/arch/arm/boot/dts/ti/omap/ |
D | dra74x.dtsi | 49 reg = <0x41500000 0x100>; 55 reg = <0x41501000 0x4>, 56 <0x41501010 0x4>, 57 <0x41501014 0x4>; 65 clocks = <&dsp2_clkctrl DRA7_DSP2_MMU0_DSP2_CLKCTRL 0>; 69 ranges = <0x0 0x41501000 0x1000>; 73 mmu0_dsp2: mmu@0 { 75 reg = <0x0 0x100>; 77 #iommu-cells = <0>; 78 ti,syscon-mmuconfig = <&dsp2_system 0x0>; [all …]
|
/linux-6.12.1/arch/arm/configs/ |
D | exynos_defconfig | 18 CONFIG_CMDLINE="root=/dev/ram0 rw ramdisk=8192 initrd=0x41000000,8M console=ttySAC1,115200 init=/li…
|
123