/linux-6.12.1/sound/pci/au88x0/ |
D | au88x0_a3d.h | 18 #define HRTF_SZ 0x38 19 #define DLINE_SZ 0x28 48 #define A3D_A_HrtfCurrent 0x18000 /* 56 ULONG */ 49 #define A3D_A_GainCurrent 0x180E0 50 #define A3D_A_GainTarget 0x180E4 51 #define A3D_A_A12Current 0x180E8 /* Atmospheric current. */ 52 #define A3D_A_A21Target 0x180EC /* Atmospheric target */ 53 #define A3D_A_B01Current 0x180F0 /* Atmospheric current */ 54 #define A3D_A_B10Target 0x180F4 /* Atmospheric target */ 55 #define A3D_A_B2Current 0x180F8 /* Atmospheric current */ [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ |
D | pq3-sata2-1.dtsi | 2 * PQ3 SATAv2 device tree stub [ controller @ offset 0x19000 ] 37 reg = <0x19000 0x1000>; 39 interrupts = <41 0x2 0 0>;
|
D | mpc8536si-post.dtsi | 39 interrupts = <19 2 0 0>; 42 /* controller at 0x8000 */ 46 interrupts = <24 0x2 0 0>; 47 bus-range = <0 0xff>; 53 /* controller at 0x9000 */ 59 bus-range = <0 255>; 61 interrupts = <25 2 0 0>; 63 pcie@0 { 64 reg = <0 0 0 0 0>; 69 interrupts = <25 2 0 0>; [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/ |
D | stxssa8555.dts | 30 #size-cells = <0>; 32 PowerPC,8555@0 { 34 reg = <0x0>; 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 39 timebase-frequency = <0>; // 33 MHz, from uboot 40 bus-frequency = <0>; // 166 MHz 41 clock-frequency = <0>; // 825 MHz, from uboot 48 reg = <0x00000000 0x10000000>; 56 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
D | mpc8377_wlan.dts | 28 #size-cells = <0>; 30 PowerPC,8377@0 { 32 reg = <0x0>; 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 45 reg = <0x00000000 0x20000000>; // 512MB at 0 52 reg = <0xe0005000 0x1000>; 53 interrupts = <77 0x8>; 55 ranges = <0x0 0x0 0xfc000000 0x04000000>; [all …]
|
D | mpc8379_rdb.dts | 25 #size-cells = <0>; 27 PowerPC,8379@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; 35 bus-frequency = <0>; 36 clock-frequency = <0>; 42 reg = <0x00000000 0x10000000>; // 256MB at 0 49 reg = <0xe0005000 0x1000>; 50 interrupts = <77 0x8>; 56 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/ata/ |
D | fsl-sata.txt | 13 1 for controller @ 0x18000 14 2 for controller @ 0x19000 15 3 for controller @ 0x1a000 16 4 for controller @ 0x1b000 24 reg = <0x18000 0x1000>;
|
/linux-6.12.1/arch/mips/include/asm/sn/sn0/ |
D | kldir.h | 28 * 0x2000000 (32M) +-----------------------------------------+ 30 * 0x1F80000 (31.5M) +-----------------------------------------+ 32 * 0x1C00000 (30M) +-----------------------------------------+ 34 * 0x0800000 (28M) +-----------------------------------------+ 36 * 0x1B00000 (27M) +-----------------------------------------+ 38 * 0x1A00000 (26M) +-----------------------------------------+ 40 * 0x1800000 (24M) +-----------------------------------------+ 42 * 0x1600000 (22M) +-----------------------------------------+ 48 * 0x190000 (2M--) +-----------------------------------------+ 51 * 0x34000 (208K) +-----------------------------------------+ [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/dma/ |
D | qcom,bam-dma.yaml | 62 minimum: 0 65 Indicates the active Execution Environment identifier (0-7) used in the 108 reg = <0xf9944000 0x19000>; 113 qcom,ee = <0>;
|
/linux-6.12.1/drivers/soc/tegra/cbb/ |
D | tegra234-cbb.c | 8 * Error types supported by CBB2.0 are: 27 #define FABRIC_EN_CFG_INTERRUPT_ENABLE_0_0 0x0 28 #define FABRIC_EN_CFG_STATUS_0_0 0x40 29 #define FABRIC_EN_CFG_ADDR_INDEX_0_0 0x60 30 #define FABRIC_EN_CFG_ADDR_LOW_0 0x80 31 #define FABRIC_EN_CFG_ADDR_HI_0 0x84 33 #define FABRIC_MN_MASTER_ERR_EN_0 0x200 34 #define FABRIC_MN_MASTER_ERR_FORCE_0 0x204 35 #define FABRIC_MN_MASTER_ERR_STATUS_0 0x208 36 #define FABRIC_MN_MASTER_ERR_OVERFLOW_STATUS_0 0x20c [all …]
|
/linux-6.12.1/drivers/net/wireless/rsi/ |
D | rsi_hal.h | 45 #define FLASH_SIZE_ADDR 0x04000016 46 #define PING_BUFFER_ADDRESS 0x19000 47 #define PONG_BUFFER_ADDRESS 0x1a000 48 #define SWBL_REGIN 0x41050034 49 #define SWBL_REGOUT 0x4105003c 50 #define PING_WRITE 0x1 51 #define PONG_WRITE 0x2 56 #define REGIN_VALID 0xA 57 #define REGIN_INPUT 0xA0 58 #define REGOUT_VALID 0xAB [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/pm/swsmu/inc/ |
D | smu_v14_0.h | 28 #define SMU14_DRIVER_IF_VERSION_INV 0xFFFFFFFF 29 #define SMU14_DRIVER_IF_VERSION_SMU_V14_0_0 0x7 30 #define SMU14_DRIVER_IF_VERSION_SMU_V14_0_1 0x6 31 #define SMU14_DRIVER_IF_VERSION_SMU_V14_0_2 0x2E 36 #define MP0_Public 0x03800000 37 #define MP0_SRAM 0x03900000 38 #define MP1_Public 0x03b00000 39 #define MP1_SRAM 0x03c00004 42 #define smnMP1_FIRMWARE_FLAGS_14_0_0 0x3010028 43 #define smnMP1_FIRMWARE_FLAGS 0x3010024 [all …]
|
D | smu_v13_0.h | 31 #define MP0_Public 0x03800000 32 #define MP0_SRAM 0x03900000 33 #define MP1_Public 0x03b00000 34 #define MP1_SRAM 0x03c00004 37 #define smnMP1_FIRMWARE_FLAGS 0x3010024 38 #define smnMP1_V13_0_4_FIRMWARE_FLAGS 0x3010028 39 #define smnMP0_FW_INTF 0x30101c0 40 #define smnMP1_PUB_CTRL 0x3010b14 42 #define TEMP_RANGE_MIN (0) 45 #define SMU13_TOOL_SIZE 0x19000 [all …]
|
D | smu_v11_0.h | 28 #define SMU11_DRIVER_IF_VERSION_INV 0xFFFFFFFF 29 #define SMU11_DRIVER_IF_VERSION_ARCT 0x17 30 #define SMU11_DRIVER_IF_VERSION_NV10 0x37 31 #define SMU11_DRIVER_IF_VERSION_NV12 0x38 32 #define SMU11_DRIVER_IF_VERSION_NV14 0x38 33 #define SMU11_DRIVER_IF_VERSION_Sienna_Cichlid 0x40 34 #define SMU11_DRIVER_IF_VERSION_Navy_Flounder 0xE 35 #define SMU11_DRIVER_IF_VERSION_VANGOGH 0x03 36 #define SMU11_DRIVER_IF_VERSION_Dimgrey_Cavefish 0xF 37 #define SMU11_DRIVER_IF_VERSION_Beige_Goby 0xD [all …]
|
/linux-6.12.1/drivers/accel/habanalabs/include/gaudi/asic_reg/ |
D | gaudi_blocks.h | 16 #define mmNIC0_PHY0_BASE 0x0ull 17 #define NIC0_PHY0_MAX_OFFSET 0x9F13 18 #define mmMME0_ACC_BASE 0x7FFC020000ull 19 #define MME0_ACC_MAX_OFFSET 0x5C00 20 #define MME0_ACC_SECTION 0x20000 21 #define mmMME0_SBAB_BASE 0x7FFC040000ull 22 #define MME0_SBAB_MAX_OFFSET 0x5800 23 #define MME0_SBAB_SECTION 0x1000 24 #define mmMME0_PRTN_BASE 0x7FFC041000ull 25 #define MME0_PRTN_MAX_OFFSET 0x5000 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/remoteproc/ |
D | qcom,msm8916-mss-pil.yaml | 253 reg = <0x04080000 0x100>, <0x04020000 0x40>; 257 <&hexagon_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 263 qcom,smem-states = <&hexagon_smp2p_out 0>; 265 qcom,halt-regs = <&tcsr 0x18000 0x19000 0x1a000>; 277 resets = <&scm 0>; 285 qcom,smd-edge = <0>;
|
/linux-6.12.1/tools/pci/ |
D | pcitest.c | 46 if (fd < 0) { in run_test() 51 if (test->barnum >= 0 && test->barnum <= 5) { in run_test() 54 if (ret < 0) in run_test() 63 if (ret < 0) in run_test() 72 if (ret < 0) in run_test() 81 if (ret < 0) in run_test() 88 ret = ioctl(fd, PCITEST_LEGACY_IRQ, 0); in run_test() 90 if (ret < 0) in run_test() 96 if (test->msinum > 0 && test->msinum <= 32) { in run_test() 99 if (ret < 0) in run_test() [all …]
|
/linux-6.12.1/arch/x86/platform/ce4100/ |
D | falconfalls.dts | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0>; 26 soc@0 { 36 reg = <0xfec00000 0x1000>; 41 reg = <0xfed00000 0x200>; 46 reg = <0xfee00000 0x1000>; 54 bus-range = <0 0>; 55 ranges = <0x2000000 0 0xbffff000 0xbffff000 0 0x1000 56 0x2000000 0 0xdffe0000 0xdffe0000 0 0x1000 [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/pm/powerplay/smumgr/ |
D | vega10_smumgr.c | 46 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].version != 0, in vega10_copy_table_from_smc() 48 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].size != 0, in vega10_copy_table_from_smc() 68 return 0; in vega10_copy_table_from_smc() 81 return 0; in vega10_copy_table_to_smc() 85 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].version != 0, in vega10_copy_table_to_smc() 87 PP_ASSERT_WITH_CODE(priv->smu_tables.entry[table_id].size != 0, in vega10_copy_table_to_smc() 108 return 0; in vega10_copy_table_to_smc() 123 return 0; in vega10_enable_smc_features() 146 return 0; in vega10_get_enabled_smc_features() 151 uint64_t features_enabled = 0; in vega10_is_dpm_running() [all …]
|
/linux-6.12.1/include/uapi/misc/ |
D | xilinx_sdfec.h | 17 #define XSDFEC_LDPC_SC_TABLE_ADDR_BASE (0x10000) 18 #define XSDFEC_LDPC_SC_TABLE_ADDR_HIGH (0x10400) 19 #define XSDFEC_LDPC_LA_TABLE_ADDR_BASE (0x18000) 20 #define XSDFEC_LDPC_LA_TABLE_ADDR_HIGH (0x19000) 21 #define XSDFEC_LDPC_QC_TABLE_ADDR_BASE (0x20000) 22 #define XSDFEC_LDPC_QC_TABLE_ADDR_HIGH (0x28000) 42 XSDFEC_TURBO_CODE = 0, 55 XSDFEC_MAINTAIN_ORDER = 0, 70 XSDFEC_MAX_SCALE = 0, 86 XSDFEC_INIT = 0, [all …]
|
/linux-6.12.1/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
D | dpu_7_0_sm8350.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0x0, .len = 0x494, 25 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 26 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 29 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 30 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
D | dpu_9_0_sm8550.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0, .len = 0x494, 26 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 34 .base = 0x15000, .len = 0x290, 39 .base = 0x16000, .len = 0x290, 44 .base = 0x17000, .len = 0x290, 49 .base = 0x18000, .len = 0x290, 54 .base = 0x19000, .len = 0x290, 59 .base = 0x1a000, .len = 0x290, 68 .base = 0x4000, .len = 0x344, [all …]
|
D | dpu_10_0_sm8650.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0, .len = 0x494, 26 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 34 .base = 0x15000, .len = 0x1000, 39 .base = 0x16000, .len = 0x1000, 44 .base = 0x17000, .len = 0x1000, 49 .base = 0x18000, .len = 0x1000, 54 .base = 0x19000, .len = 0x1000, 59 .base = 0x1a000, .len = 0x1000, 68 .base = 0x4000, .len = 0x344, [all …]
|
D | dpu_8_1_sm8450.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0x0, .len = 0x494, 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/qcom/ |
D | msm8994.dtsi | 29 #clock-cells = <0>; 36 #clock-cells = <0>; 44 #size-cells = <0>; 46 CPU0: cpu@0 { 49 reg = <0x0 0x0>; 62 reg = <0x0 0x1>; 70 reg = <0x0 0x2>; 78 reg = <0x0 0x3>; 86 reg = <0x0 0x100>; 99 reg = <0x0 0x101>; [all …]
|