Searched +full:0 +full:x17c00000 (Results 1 – 8 of 8) sorted by relevance
/linux-6.12.1/Documentation/devicetree/bindings/mtd/ |
D | intel,lgm-ebunand.yaml | 48 minimum: 0 70 reg = <0xe0f00000 0x100>, 71 <0xe1000000 0x300>, 72 <0xe1400000 0x8000>, 73 <0xe1c00000 0x1000>, 74 <0x17400000 0x4>, 75 <0x17c00000 0x4>; 82 #size-cells = <0>; 84 nand@0 { 85 reg = <0>;
|
/linux-6.12.1/Documentation/devicetree/bindings/clock/ |
D | samsung,exynosautov9-clock.yaml | 269 reg = <0x17c00000 0x8000>;
|
/linux-6.12.1/arch/hexagon/kernel/ |
D | vm_init_segtable.S | 16 * Start with mapping PA=0 to both VA=0x0 and VA=0xc000000 as 16MB large pages. 46 /* VA 0x00000000 */ 59 /* VA 0x40000000 */ 68 /* VA 0x80000000 */ 74 /*0xa8*/.word X,X,X,X 77 /*0xa9*/.word BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000) 79 /*0xa9*/.word X,X,X,X 81 /*0xaa*/.word X,X,X,X 82 /*0xab*/.word X,X,X,X 83 /*0xac*/.word X,X,X,X [all …]
|
/linux-6.12.1/drivers/clk/samsung/ |
D | clk-exynosautov9.c | 33 /* Register Offset definitions for CMU_TOP (0x1b240000) */ 34 #define PLL_LOCKTIME_PLL_SHARED0 0x0000 35 #define PLL_LOCKTIME_PLL_SHARED1 0x0004 36 #define PLL_LOCKTIME_PLL_SHARED2 0x0008 37 #define PLL_LOCKTIME_PLL_SHARED3 0x000c 38 #define PLL_LOCKTIME_PLL_SHARED4 0x0010 39 #define PLL_CON0_PLL_SHARED0 0x0100 40 #define PLL_CON3_PLL_SHARED0 0x010c 41 #define PLL_CON0_PLL_SHARED1 0x0140 42 #define PLL_CON3_PLL_SHARED1 0x014c [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/exynos/ |
D | exynosautov9.dtsi | 47 #size-cells = <0>; 81 cpu0: cpu@0 { 84 reg = <0x0>; 91 reg = <0x100>; 98 reg = <0x200>; 105 reg = <0x300>; 112 reg = <0x10000>; 119 reg = <0x10100>; 126 reg = <0x10200>; 133 reg = <0x10300>; [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/qcom/ |
D | sc8180x.dtsi | 29 #clock-cells = <0>; 35 #clock-cells = <0>; 43 #size-cells = <0>; 45 CPU0: cpu@0 { 48 reg = <0x0 0x0>; 52 qcom,freq-domain = <&cpufreq_hw 0>; 59 clocks = <&cpufreq_hw 0>; 77 reg = <0x0 0x100>; 81 qcom,freq-domain = <&cpufreq_hw 0>; 88 clocks = <&cpufreq_hw 0>; [all …]
|
D | sc7180.dtsi | 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #size-cells = <0>; 80 CPU0: cpu@0 { 83 reg = <0x0 0x0>; 84 clocks = <&cpufreq_hw 0>; 95 qcom,freq-domain = <&cpufreq_hw 0>; 112 reg = <0x0 0x100>; 113 clocks = <&cpufreq_hw 0>; 124 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8150.dtsi | 34 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #size-cells = <0>; 51 CPU0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 62 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; [all …]
|