/linux-6.12.1/drivers/net/ipa/reg/ |
D | gsi_reg-v5.0.c | 14 0x0000c01c + 0x1000 * GSI_EE_AP); 17 0x0000c028 + 0x1000 * GSI_EE_AP); 20 [CHTYPE_PROTOCOL] = GENMASK(6, 0), 29 0x00014000 + 0x12000 * GSI_EE_AP, 0x80); 32 [CH_R_LENGTH] = GENMASK(23, 0), 37 0x00014004 + 0x12000 * GSI_EE_AP, 0x80); 39 REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x00014008 + 0x12000 * GSI_EE_AP, 0x80); 41 REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0001400c + 0x12000 * GSI_EE_AP, 0x80); 44 [WRR_WEIGHT] = GENMASK(3, 0), 56 REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x00014048 + 0x12000 * GSI_EE_AP, 0x80); [all …]
|
/linux-6.12.1/drivers/clk/qcom/ |
D | lpasscc-sdm845.c | 19 .halt_reg = 0x12000, 22 .enable_reg = 0x12000, 23 .enable_mask = BIT(0), 32 .halt_reg = 0x1f000, 35 .enable_reg = 0x1f000, 36 .enable_mask = BIT(0), 45 .halt_reg = 0x20, 49 .enable_reg = 0x20, 50 .enable_mask = BIT(0), 59 .halt_reg = 0x38, [all …]
|
D | lpasscc-sc8280xp.c | 21 [LPASS_AUDIO_SWR_RX_CGCR] = { 0xa0, 1 }, 22 [LPASS_AUDIO_SWR_WSA_CGCR] = { 0xb0, 1 }, 23 [LPASS_AUDIO_SWR_WSA2_CGCR] = { 0xd8, 1 }, 31 .max_register = 0x1000, 41 [LPASS_AUDIO_SWR_TX_CGCR] = { 0xc010, 1 }, 49 .max_register = 0x12000, 74 return qcom_cc_probe_by_index(pdev, 0, desc); in lpasscc_sc8280xp_probe()
|
/linux-6.12.1/arch/arm/mach-dove/ |
D | dove.h | 14 * e0000000 @runtime 128M PCIe-0 Memory space 18 * f2000000 fee00000 1M PCIe-0 I/O space 22 #define DOVE_CESA_PHYS_BASE 0xc8000000 23 #define DOVE_CESA_VIRT_BASE IOMEM(0xfdb00000) 26 #define DOVE_PCIE0_MEM_PHYS_BASE 0xe0000000 29 #define DOVE_PCIE1_MEM_PHYS_BASE 0xe8000000 32 #define DOVE_BOOTROM_PHYS_BASE 0xf8000000 35 #define DOVE_SCRATCHPAD_PHYS_BASE 0xf0000000 36 #define DOVE_SCRATCHPAD_VIRT_BASE IOMEM(0xfdd00000) 39 #define DOVE_SB_REGS_PHYS_BASE 0xf1000000 [all …]
|
/linux-6.12.1/drivers/gpu/drm/ast/ |
D | ast_dp501.c | 39 sendack = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0xff); in send_ack() 40 sendack |= 0x80; in send_ack() 41 ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0x00, sendack); in send_ack() 47 sendack = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0xff); in send_nack() 48 sendack &= ~0x80; in send_nack() 49 ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0x00, sendack); in send_nack() 55 u32 retry = 0; in wait_ack() 57 waitack = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xd2, 0xff); in wait_ack() 58 waitack &= 0x80; in wait_ack() 71 u32 retry = 0; in wait_nack() [all …]
|
/linux-6.12.1/arch/arm/boot/dts/nxp/lpc/ |
D | lpc4350.dtsi | 18 cpu@0 { 26 reg = <0x10000000 0x20000>; /* 96 + 32 KiB local SRAM */ 31 reg = <0x10080000 0x12000>; /* 64 + 8 KiB local SRAM */ 36 reg = <0x20000000 0x10000>; /* 4 x 16 KiB AHB SRAM */
|
/linux-6.12.1/Documentation/devicetree/bindings/clock/ |
D | qcom,sc8280xp-lpasscc.yaml | 54 reg = <0x032a9000 0x1000>; 63 reg = <0x033e0000 0x12000>;
|
/linux-6.12.1/arch/arm/mach-footbridge/include/mach/ |
D | hardware.h | 13 * 0xff800000 0x40000000 1MB X-Bus 14 * 0xff000000 0x7c000000 1MB PCI I/O space 15 * 0xfe000000 0x42000000 1MB CSR 16 * 0xfd000000 0x78000000 1MB Outbound write flush (not supported) 17 * 0xfc000000 0x79000000 1MB PCI IACK/special space 18 * 0xfb000000 0x7a000000 16MB PCI Config type 1 19 * 0xfa000000 0x7b000000 16MB PCI Config type 0 20 * 0xf9000000 0x50000000 1MB Cache flush 21 * 0xf0000000 0x80000000 16MB ISA memory 24 #define XBUS_SIZE 0x00100000 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/serial/ |
D | mvebu-uart.txt | 39 reg = <0x12000 0x18>; 40 clocks = <&uartclk 0>; 50 reg = <0x12200 0x30>;
|
/linux-6.12.1/drivers/media/platform/qcom/venus/ |
D | hfi_venus_io.h | 9 #define VBIF_BASE 0x80000 11 #define VBIF_AXI_HALT_CTRL0 0x208 12 #define VBIF_AXI_HALT_CTRL1 0x20c 14 #define VBIF_AXI_HALT_CTRL0_HALT_REQ BIT(0) 15 #define VBIF_AXI_HALT_CTRL1_HALT_ACK BIT(0) 18 #define CPU_BASE 0xc0000 20 #define CPU_CS_BASE (CPU_BASE + 0x12000) 21 #define CPU_IC_BASE (CPU_BASE + 0x1f000) 22 #define CPU_BASE_V6 0xa0000 24 #define CPU_IC_BASE_V6 (CPU_BASE_V6 + 0x138) [all …]
|
/linux-6.12.1/drivers/reset/ |
D | reset-qcom-aoss.c | 30 [AOSS_CC_MSS_RESTART] = {0x10000}, 31 [AOSS_CC_CAMSS_RESTART] = {0x11000}, 32 [AOSS_CC_VENUS_RESTART] = {0x12000}, 33 [AOSS_CC_GPU_RESTART] = {0x13000}, 34 [AOSS_CC_DISPSS_RESTART] = {0x14000}, 35 [AOSS_CC_WCSS_RESTART] = {0x20000}, 36 [AOSS_CC_LPASS_RESTART] = {0x30000}, 59 return 0; in qcom_aoss_control_assert() 68 writel(0, data->base + map->reg); in qcom_aoss_control_deassert() 71 return 0; in qcom_aoss_control_deassert() [all …]
|
/linux-6.12.1/arch/mips/include/asm/sn/sn0/ |
D | kldir.h | 28 * 0x2000000 (32M) +-----------------------------------------+ 30 * 0x1F80000 (31.5M) +-----------------------------------------+ 32 * 0x1C00000 (30M) +-----------------------------------------+ 34 * 0x0800000 (28M) +-----------------------------------------+ 36 * 0x1B00000 (27M) +-----------------------------------------+ 38 * 0x1A00000 (26M) +-----------------------------------------+ 40 * 0x1800000 (24M) +-----------------------------------------+ 42 * 0x1600000 (22M) +-----------------------------------------+ 48 * 0x190000 (2M--) +-----------------------------------------+ 51 * 0x34000 (208K) +-----------------------------------------+ [all …]
|
/linux-6.12.1/drivers/net/ethernet/marvell/octeontx2/af/ |
D | rpm.h | 14 #define PCI_DEVID_CN10K_RPM 0xA060 15 #define PCI_SUBSYS_DEVID_CNF10KB_RPM 0xBC00 16 #define PCI_DEVID_CN10KB_RPM 0xA09F 19 #define RPMX_CMRX_CFG 0x00 22 #define RPMX_CMRX_RX_ID_MAP 0x80 23 #define RPMX_CMRX_SW_INT 0x180 24 #define RPMX_CMRX_SW_INT_W1S 0x188 25 #define RPMX_CMRX_SW_INT_ENA_W1S 0x198 26 #define RPMX_CMRX_LINK_CFG 0x1070 27 #define RPMX_MTI_PCS100X_CONTROL1 0x20000 [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/broadcom/bcmbca/ |
D | bcm63146.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 61 #clock-cells = <0>; 67 #clock-cells = <0>; 75 #clock-cells = <0>; 89 ranges = <0x0 0x0 0x81000000 0x8000>; 95 reg = <0x1000 0x1000>, 96 <0x2000 0x2000>, [all …]
|
D | bcm4912.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 80 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 108 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
D | bcm6813.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 80 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 108 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
D | bcm63158.dtsi | 18 #size-cells = <0>; 20 B53_0: cpu@0 { 23 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 39 reg = <0x0 0x2>; 47 reg = <0x0 0x3>; 80 #clock-cells = <0>; 86 #clock-cells = <0>; 94 #clock-cells = <0>; 108 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
/linux-6.12.1/arch/arm/mach-imx/ |
D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
/linux-6.12.1/arch/arm/boot/dts/broadcom/ |
D | bcm6878.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 62 #clock-cells = <0>; 68 #clock-cells = <0>; 76 #clock-cells = <0>; 90 ranges = <0 0x81000000 0x8000>; 96 reg = <0x1000 0x1000>, 97 <0x2000 0x2000>, [all …]
|
D | bcm6855.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 71 #clock-cells = <0>; 77 #clock-cells = <0>; 85 #clock-cells = <0>; 99 ranges = <0 0x81000000 0x8000>; 106 reg = <0x1000 0x1000>, [all …]
|
D | bcm63178.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 72 #clock-cells = <0>; 78 #clock-cells = <0>; 86 #clock-cells = <0>; 100 ranges = <0 0x81000000 0x8000>; 107 reg = <0x1000 0x1000>, [all …]
|
D | bcm6756.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 47 reg = <0x3>; 81 #clock-cells = <0>; 87 #clock-cells = <0>; 95 #clock-cells = <0>; 109 ranges = <0 0x81000000 0x8000>; [all …]
|
D | bcm47622.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 47 reg = <0x3>; 81 #clock-cells = <0>; 87 #clock-cells = <0>; 95 #clock-cells = <0>; 109 ranges = <0 0x81000000 0x8000>; [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ |
D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>; 35 #size-cells = <0x1>; 38 lportal0: lac-portal@0 { 39 compatible = "fsl,interlaken-lac-portal-v1.0"; 40 reg = <0x0 0x1000>; 44 compatible = "fsl,interlaken-lac-portal-v1.0"; 45 reg = <0x1000 0x1000>; 49 compatible = "fsl,interlaken-lac-portal-v1.0"; 50 reg = <0x2000 0x1000>; 54 compatible = "fsl,interlaken-lac-portal-v1.0"; [all …]
|
/linux-6.12.1/drivers/of/unittest-data/ |
D | tests-address.dtsi | 17 ranges = <0x70000000 0x70000000 0x50000000>, 18 <0x00000000 0xd0000000 0x20000000>; 19 dma-ranges = <0x0 0x20000000 0x40000000>; 22 reg = <0x70000000 0x1000>; 28 ranges = <0x0 0x0 0x80000000 0x0 0x100000>; 29 dma-ranges = <0x1 0x0 0x0 0x20 0x0>; 32 reg = <0x0 0x1000 0x0 0x1000>; 40 reg = <0x90000000 0x1000>; 41 ranges = <0x42000000 0x0 0x40000000 0x40000000 0x0 0x10000000>; 42 dma-ranges = <0x42000000 0x0 0x80000000 0x00000000 0x0 0x10000000>, [all …]
|