Searched +full:0 +full:x10130000 (Results 1 – 10 of 10) sorted by relevance
/linux-6.12.1/Documentation/devicetree/bindings/interrupt-controller/ |
D | snps,dw-apb-ictl.txt | 20 - 0 maps to bit 0 of low interrupts, 22 - 32 maps to bit 0 of high interrupts, 30 reg = <0x3000 0xc00>; 40 reg = <0x10130000 0x1000>;
|
/linux-6.12.1/arch/arm/boot/dts/hisilicon/ |
D | sd5203.dts | 18 bootargs = "console=ttyS0,9600 earlycon=uart8250,mmio32,0x1600d000"; 27 #size-cells = <0>; 32 reg = <0x0>; 38 reg = <0x30000000 0x8000000>; 49 reg = <0x10130000 0x1000>; 56 #clock-cells = <0>; 62 reg = <0x16002000 0x1000>; 70 reg = <0x16003000 0x1000>; 78 reg = <0x1600d000 0x1000>; 88 reg = <0x1600c000 0x1000>;
|
/linux-6.12.1/arch/arm/mach-nomadik/ |
D | cpu-8815.c | 17 #define NOMADIK_FSMC_BASE 0x10100000 /* FSMC registers */ 18 #define NOMADIK_SDRAMC_BASE 0x10110000 /* SDRAM Controller */ 19 #define NOMADIK_CLCDC_BASE 0x10120000 /* CLCD Controller */ 20 #define NOMADIK_MDIF_BASE 0x10120000 /* MDIF */ 21 #define NOMADIK_DMA0_BASE 0x10130000 /* DMA0 Controller */ 22 #define NOMADIK_IC_BASE 0x10140000 /* Vectored Irq Controller */ 23 #define NOMADIK_DMA1_BASE 0x10150000 /* DMA1 Controller */ 24 #define NOMADIK_USB_BASE 0x10170000 /* USB-OTG conf reg base */ 25 #define NOMADIK_CRYP_BASE 0x10180000 /* Crypto processor */ 26 #define NOMADIK_SHA1_BASE 0x10190000 /* SHA-1 Processor */ [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/dma/ |
D | arm-pl08x.yaml | 109 reg = <0x10130000 0x1000>; 128 arm,primecell-periphid = <0x0003b080>; 129 reg = <0x67000000 0x1000>;
|
/linux-6.12.1/arch/arm/boot/dts/arm/ |
D | versatile-ab.dts | 24 reg = <0x0 0x08000000>; 28 #clock-cells = <0>; 38 #size-cells = <0>; 40 port@0 { 41 reg = <0>; 71 reg = <0x10000000 0x200>; 72 ranges = <0x0 0x10000000 0x200>; 76 led@8,0 { 78 reg = <0x08 0x04>; 79 offset = <0x08>; [all …]
|
/linux-6.12.1/arch/arm/boot/dts/st/ |
D | ste-nomadik-stn8815.dtsi | 14 reg = <0x00000000 0x04000000>, 15 <0x08000000 0x04000000>; 20 reg = <0x10210000 0x1000>; 37 reg = <0x101e2000 0x1000>; 46 reg = <0x101e3000 0x1000>; 55 reg = <0x101e4000 0x80>; 62 gpio-bank = <0>; 63 gpio-ranges = <&pinctrl 0 0 32>; 69 reg = <0x101e5000 0x80>; 77 gpio-ranges = <&pinctrl 0 32 32>; [all …]
|
/linux-6.12.1/drivers/net/ethernet/microchip/sparx5/ |
D | sparx5_main.c | 55 { TARGET_CPU, 0, 0 }, /* 0x600000000 */ 56 { TARGET_FDMA, 0x80000, 0 }, /* 0x600080000 */ 57 { TARGET_PCEP, 0x400000, 0 }, /* 0x600400000 */ 58 { TARGET_DEV2G5, 0x10004000, 1 }, /* 0x610004000 */ 59 { TARGET_DEV5G, 0x10008000, 1 }, /* 0x610008000 */ 60 { TARGET_PCS5G_BR, 0x1000c000, 1 }, /* 0x61000c000 */ 61 { TARGET_DEV2G5 + 1, 0x10010000, 1 }, /* 0x610010000 */ 62 { TARGET_DEV5G + 1, 0x10014000, 1 }, /* 0x610014000 */ 63 { TARGET_PCS5G_BR + 1, 0x10018000, 1 }, /* 0x610018000 */ 64 { TARGET_DEV2G5 + 2, 0x1001c000, 1 }, /* 0x61001c000 */ [all …]
|
/linux-6.12.1/drivers/net/ethernet/broadcom/bnx2x/ |
D | bnx2x_hsi.h | 17 #define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e 23 #define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF 24 #define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0 25 #define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000 31 #define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF 32 #define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0 33 #define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000 42 #define PIN_CFG_NA 0x00000000 43 #define PIN_CFG_GPIO0_P0 0x00000001 44 #define PIN_CFG_GPIO1_P0 0x00000002 [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/nbif/ |
D | nbif_6_3_1_offset.h | 28 // base address: 0x0 29 …IRQ_BRIDGE_CNTL 0x003e 33 // base address: 0x0 34 …BIF_CFG_DEV0_EPF0_VENDOR_ID 0x0000 35 …BIF_CFG_DEV0_EPF0_DEVICE_ID 0x0002 36 …BIF_CFG_DEV0_EPF0_COMMAND 0x0004 37 …BIF_CFG_DEV0_EPF0_STATUS 0x0006 38 …BIF_CFG_DEV0_EPF0_REVISION_ID 0x0008 39 …BIF_CFG_DEV0_EPF0_PROG_INTERFACE 0x0009 40 …BIF_CFG_DEV0_EPF0_SUB_CLASS 0x000a [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/nbio/ |
D | nbio_4_3_0_offset.h | 29 // base address: 0x0 30 …BIF_BX0_PCIE_INDEX 0x000c 31 …e regBIF_BX0_PCIE_INDEX_BASE_IDX 0 32 …BIF_BX0_PCIE_DATA 0x000d 33 …e regBIF_BX0_PCIE_DATA_BASE_IDX 0 34 …BIF_BX0_PCIE_INDEX2 0x000e 35 …e regBIF_BX0_PCIE_INDEX2_BASE_IDX 0 36 …BIF_BX0_PCIE_DATA2 0x000f 37 …e regBIF_BX0_PCIE_DATA2_BASE_IDX 0 38 …BIF_BX0_PCIE_INDEX_HI 0x0010 [all …]
|