Searched +full:0 +full:x04a80000 (Results 1 – 9 of 9) sorted by relevance
/linux-6.12.1/Documentation/devicetree/bindings/display/ti/ |
D | ti,j721e-dss.yaml | 27 - description: common_s0 DSS Shared common 0 91 - description: common_s0 DSS Shared common 0 113 port@0: 159 reg = <0x04a00000 0x10000>, /* common_m */ 160 <0x04a10000 0x10000>, /* common_s0*/ 161 <0x04b00000 0x10000>, /* common_s1*/ 162 <0x04b10000 0x10000>, /* common_s2*/ 163 <0x04a20000 0x10000>, /* vidl1 */ 164 <0x04a30000 0x10000>, /* vidl2 */ 165 <0x04a50000 0x10000>, /* vid1 */ [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/qcom/ |
D | qcm2290.dtsi | 31 #clock-cells = <0>; 37 #clock-cells = <0>; 43 #size-cells = <0>; 45 CPU0: cpu@0 { 48 reg = <0x0 0x0>; 49 clocks = <&cpufreq_hw 0>; 54 qcom,freq-domain = <&cpufreq_hw 0>; 67 reg = <0x0 0x1>; 68 clocks = <&cpufreq_hw 0>; 73 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm6125.dtsi | 24 #clock-cells = <0>; 30 #clock-cells = <0>; 38 #size-cells = <0>; 40 CPU0: cpu@0 { 43 reg = <0x0 0x0>; 57 reg = <0x0 0x1>; 66 reg = <0x0 0x2>; 75 reg = <0x0 0x3>; 84 reg = <0x0 0x100>; 98 reg = <0x0 0x101>; [all …]
|
D | sm6375.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 39 #size-cells = <0>; 41 CPU0: cpu@0 { 44 reg = <0x0 0x0>; 45 clocks = <&cpufreq_hw 0>; 48 qcom,freq-domain = <&cpufreq_hw 0>; 70 reg = <0x0 0x100>; 71 clocks = <&cpufreq_hw 0>; 74 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm6115.dtsi | 30 #clock-cells = <0>; 35 #clock-cells = <0>; 41 #size-cells = <0>; 43 CPU0: cpu@0 { 46 reg = <0x0 0x0>; 47 clocks = <&cpufreq_hw 0>; 52 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x1>; 66 clocks = <&cpufreq_hw 0>; 71 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/include/ |
D | aldebaran_ip_offset.h | 35 static const struct IP_BASE ATHUB_BASE = { { { { 0x00000C20, 0x02408C00, 0, 0, 0, 0 } }, 36 { { 0, 0, 0, 0, 0, 0 } }, 37 { { 0, 0, 0, 0, 0, 0 } }, 38 { { 0, 0, 0, 0, 0, 0 } }, 39 { { 0, 0, 0, 0, 0, 0 } }, 40 { { 0, 0, 0, 0, 0, 0 } }, 41 { { 0, 0, 0, 0, 0, 0 } } } }; 42 static const struct IP_BASE CLK_BASE = { { { { 0x00016C00, 0x02401800, 0, 0, 0, 0 } }, 43 { { 0x00016E00, 0x02401C00, 0, 0, 0, 0 } }, 44 { { 0x00017000, 0x02402000, 0, 0, 0, 0 } }, [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/ti/ |
D | k3-j721s2-main.dtsi | 13 #clock-cells = <0>; 15 clock-frequency = <0>; 22 reg = <0x0 0x70000000 0x0 0x400000>; 25 ranges = <0x0 0x0 0x70000000 0x400000>; 27 atf-sram@0 { 28 reg = <0x0 0x20000>; 32 reg = <0x1f0000 0x10000>; 36 reg = <0x200000 0x200000>; 42 reg = <0x00 0x00104000 0x00 0x18000>; 45 ranges = <0x00 0x00 0x00104000 0x18000>; [all …]
|
D | k3-j721e-main.dtsi | 15 #clock-cells = <0>; 17 clock-frequency = <0>; 21 #clock-cells = <0>; 23 clock-frequency = <0>; 30 reg = <0x0 0x70000000 0x0 0x800000>; 33 ranges = <0x0 0x0 0x70000000 0x800000>; 35 atf-sram@0 { 36 reg = <0x0 0x20000>; 42 reg = <0 0x00100000 0 0x1c000>; /* excludes pinctrl region */ 45 ranges = <0x0 0x0 0x00100000 0x1c000>; [all …]
|
D | k3-j784s4-main.dtsi | 16 #clock-cells = <0>; 26 reg = <0x00 0x70000000 0x00 0x800000>; 29 ranges = <0x00 0x00 0x70000000 0x800000>; 31 atf-sram@0 { 32 reg = <0x00 0x20000>; 36 reg = <0x1f0000 0x10000>; 40 reg = <0x200000 0x200000>; 46 reg = <0x00 0x00100000 0x00 0x1c000>; 49 ranges = <0x00 0x00 0x00100000 0x1c000>; 53 reg = <0x4034 0x4>; [all …]
|