1  /* SPDX-License-Identifier: GPL-2.0
2   *
3   * Copyright 2016-2020 HabanaLabs, Ltd.
4   * All Rights Reserved.
5   *
6   */
7  
8  /************************************
9   ** This is an auto-generated file **
10   **       DO NOT EDIT BELOW        **
11   ************************************/
12  
13  #ifndef GAUDI2_BLOCKS_LINUX_DRIVER_H_
14  #define GAUDI2_BLOCKS_LINUX_DRIVER_H_
15  
16  #define mmDCORE0_TPC0_ROM_TABLE_BASE 0x0ull
17  #define DCORE0_TPC0_ROM_TABLE_MAX_OFFSET 0x1000
18  #define DCORE0_TPC0_ROM_TABLE_SECTION 0x1000
19  #define mmDCORE0_TPC0_EML_SPMU_BASE 0x1000ull
20  #define DCORE0_TPC0_EML_SPMU_MAX_OFFSET 0x1000
21  #define DCORE0_TPC0_EML_SPMU_SECTION 0x1000
22  #define mmDCORE0_TPC0_EML_ETF_BASE 0x2000ull
23  #define DCORE0_TPC0_EML_ETF_MAX_OFFSET 0x1000
24  #define DCORE0_TPC0_EML_ETF_SECTION 0x1000
25  #define mmDCORE0_TPC0_EML_STM_BASE 0x3000ull
26  #define DCORE0_TPC0_EML_STM_MAX_OFFSET 0x1000
27  #define DCORE0_TPC0_EML_STM_SECTION 0x2000
28  #define mmDCORE0_TPC0_EML_CTI_BASE 0x5000ull
29  #define DCORE0_TPC0_EML_CTI_MAX_OFFSET 0x1000
30  #define DCORE0_TPC0_EML_CTI_SECTION 0x1000
31  #define mmDCORE0_TPC0_EML_FUNNEL_BASE 0x6000ull
32  #define DCORE0_TPC0_EML_FUNNEL_MAX_OFFSET 0x1000
33  #define DCORE0_TPC0_EML_FUNNEL_SECTION 0x1000
34  #define mmDCORE0_TPC0_EML_BUSMON_0_BASE 0x7000ull
35  #define DCORE0_TPC0_EML_BUSMON_0_MAX_OFFSET 0x1000
36  #define DCORE0_TPC0_EML_BUSMON_0_SECTION 0x1000
37  #define mmDCORE0_TPC0_EML_BUSMON_1_BASE 0x8000ull
38  #define DCORE0_TPC0_EML_BUSMON_1_MAX_OFFSET 0x1000
39  #define DCORE0_TPC0_EML_BUSMON_1_SECTION 0x1000
40  #define mmDCORE0_TPC0_EML_BUSMON_2_BASE 0x9000ull
41  #define DCORE0_TPC0_EML_BUSMON_2_MAX_OFFSET 0x1000
42  #define DCORE0_TPC0_EML_BUSMON_2_SECTION 0x1000
43  #define mmDCORE0_TPC0_EML_BUSMON_3_BASE 0xA000ull
44  #define DCORE0_TPC0_EML_BUSMON_3_MAX_OFFSET 0x1000
45  #define DCORE0_TPC0_EML_BUSMON_3_SECTION 0x1000
46  #define mmDCORE0_TPC0_QM_ARC_RTT_BASE 0xB000ull
47  #define DCORE0_TPC0_QM_ARC_RTT_MAX_OFFSET 0x1400
48  #define DCORE0_TPC0_QM_ARC_RTT_SECTION 0x35000
49  #define mmDCORE0_TPC0_EML_CFG_BASE 0x40000ull
50  #define DCORE0_TPC0_EML_CFG_MAX_OFFSET 0x1000
51  #define DCORE0_TPC0_EML_CFG_SECTION 0xE800
52  #define mmDCORE0_TPC0_EML_CFG_SPECIAL_BASE 0x40E80ull
53  #define DCORE0_TPC0_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
54  #define DCORE0_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
55  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x41000ull
56  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
57  #define DCORE0_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
58  #define mmDCORE0_TPC0_EML_TPC_CFG_BASE 0x41000ull
59  #define DCORE0_TPC0_EML_TPC_CFG_MAX_OFFSET 0x1000
60  #define DCORE0_TPC0_EML_TPC_CFG_SECTION 0x5000
61  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x41050ull
62  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
63  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
64  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x410A0ull
65  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
66  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
67  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x410F0ull
68  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
69  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
70  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x41140ull
71  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
72  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
73  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x41190ull
74  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
75  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
76  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x411E0ull
77  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
78  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
79  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x41230ull
80  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
81  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
82  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x41280ull
83  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
84  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
85  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x412D0ull
86  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
87  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
88  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x41320ull
89  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
90  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
91  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x41370ull
92  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
93  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
94  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x413C0ull
95  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
96  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
97  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x41410ull
98  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
99  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
100  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x41460ull
101  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
102  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
103  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x414B0ull
104  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
105  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
106  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x41500ull
107  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
108  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
109  #define mmDCORE0_TPC0_EML_TPC_CFG_KERNEL_BASE 0x41508ull
110  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
111  #define DCORE0_TPC0_EML_TPC_CFG_KERNEL_SECTION 0xD400
112  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_0_BASE 0x415DCull
113  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
114  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
115  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_1_BASE 0x4162Cull
116  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
117  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
118  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_2_BASE 0x4167Cull
119  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
120  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
121  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_3_BASE 0x416CCull
122  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
123  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
124  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_4_BASE 0x4171Cull
125  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
126  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
127  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_5_BASE 0x4176Cull
128  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
129  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
130  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_6_BASE 0x417BCull
131  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
132  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
133  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_7_BASE 0x4180Cull
134  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
135  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
136  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_8_BASE 0x4185Cull
137  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
138  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
139  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_9_BASE 0x418ACull
140  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
141  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
142  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_10_BASE 0x418FCull
143  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
144  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
145  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_11_BASE 0x4194Cull
146  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
147  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
148  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_12_BASE 0x4199Cull
149  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
150  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
151  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_13_BASE 0x419ECull
152  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
153  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
154  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_14_BASE 0x41A3Cull
155  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
156  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
157  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_15_BASE 0x41A8Cull
158  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
159  #define DCORE0_TPC0_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
160  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x41ADCull
161  #define DCORE0_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
162  #define DCORE0_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
163  #define mmDCORE0_TPC0_EML_TPC_CFG_QM_BASE 0x41AE4ull
164  #define DCORE0_TPC0_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
165  #define DCORE0_TPC0_EML_TPC_CFG_QM_SECTION 0x31C0
166  #define mmDCORE0_TPC0_EML_TPC_CFG_AXUSER_BASE 0x41E00ull
167  #define DCORE0_TPC0_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
168  #define DCORE0_TPC0_EML_TPC_CFG_AXUSER_SECTION 0x8000
169  #define mmDCORE0_TPC0_EML_TPC_CFG_SPECIAL_BASE 0x41E80ull
170  #define DCORE0_TPC0_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
171  #define DCORE0_TPC0_EML_TPC_CFG_SPECIAL_SECTION 0x1800
172  #define mmDCORE0_TPC0_EML_QM_DCCM_BASE 0x42000ull
173  #define DCORE0_TPC0_EML_QM_DCCM_MAX_OFFSET 0x4000
174  #define DCORE0_TPC0_EML_QM_DCCM_SECTION 0x8000
175  #define mmDCORE0_TPC0_EML_QM_ARCAUX_BASE 0x4A000ull
176  #define DCORE0_TPC0_EML_QM_ARCAUX_MAX_OFFSET 0x1000
177  #define DCORE0_TPC0_EML_QM_ARCAUX_SECTION 0xE800
178  #define mmDCORE0_TPC0_EML_QM_ARCAUX_SPECIAL_BASE 0x4AE80ull
179  #define DCORE0_TPC0_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
180  #define DCORE0_TPC0_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
181  #define mmDCORE0_TPC0_EML_TPC_QM_BASE 0x4C000ull
182  #define DCORE0_TPC0_EML_TPC_QM_MAX_OFFSET 0x1000
183  #define DCORE0_TPC0_EML_TPC_QM_SECTION 0x9000
184  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x4C900ull
185  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
186  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
187  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x4C908ull
188  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
189  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
190  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x4C910ull
191  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
192  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
193  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x4C918ull
194  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
195  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
196  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x4C920ull
197  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
198  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
199  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x4C928ull
200  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
201  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
202  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x4C930ull
203  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
204  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
205  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x4C938ull
206  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
207  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
208  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x4C940ull
209  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
210  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
211  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x4C948ull
212  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
213  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
214  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x4C950ull
215  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
216  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
217  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x4C958ull
218  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
219  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
220  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x4C960ull
221  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
222  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
223  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x4C968ull
224  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
225  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
226  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x4C970ull
227  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
228  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
229  #define mmDCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x4C978ull
230  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
231  #define DCORE0_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
232  #define mmDCORE0_TPC0_EML_TPC_QM_AXUSER_SECURED_BASE 0x4CB00ull
233  #define DCORE0_TPC0_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
234  #define DCORE0_TPC0_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
235  #define mmDCORE0_TPC0_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x4CB80ull
236  #define DCORE0_TPC0_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
237  #define DCORE0_TPC0_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
238  #define mmDCORE0_TPC0_EML_TPC_QM_DBG_HBW_BASE 0x4CC00ull
239  #define DCORE0_TPC0_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
240  #define DCORE0_TPC0_EML_TPC_QM_DBG_HBW_SECTION 0x8000
241  #define mmDCORE0_TPC0_EML_TPC_QM_DBG_LBW_BASE 0x4CC80ull
242  #define DCORE0_TPC0_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
243  #define DCORE0_TPC0_EML_TPC_QM_DBG_LBW_SECTION 0x1000
244  #define mmDCORE0_TPC0_EML_TPC_QM_CGM_BASE 0x4CD80ull
245  #define DCORE0_TPC0_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
246  #define DCORE0_TPC0_EML_TPC_QM_CGM_SECTION 0x1000
247  #define mmDCORE0_TPC0_EML_TPC_QM_SPECIAL_BASE 0x4CE80ull
248  #define DCORE0_TPC0_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
249  #define DCORE0_TPC0_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
250  #define mmDCORE0_TPC0_EML_CS_BASE 0x1FF000ull
251  #define DCORE0_TPC0_EML_CS_MAX_OFFSET 0x1000
252  #define DCORE0_TPC0_EML_CS_SECTION 0x1000
253  #define mmDCORE0_TPC1_ROM_TABLE_BASE 0x200000ull
254  #define DCORE0_TPC1_ROM_TABLE_MAX_OFFSET 0x1000
255  #define DCORE0_TPC1_ROM_TABLE_SECTION 0x1000
256  #define mmDCORE0_TPC1_EML_SPMU_BASE 0x201000ull
257  #define DCORE0_TPC1_EML_SPMU_MAX_OFFSET 0x1000
258  #define DCORE0_TPC1_EML_SPMU_SECTION 0x1000
259  #define mmDCORE0_TPC1_EML_ETF_BASE 0x202000ull
260  #define DCORE0_TPC1_EML_ETF_MAX_OFFSET 0x1000
261  #define DCORE0_TPC1_EML_ETF_SECTION 0x1000
262  #define mmDCORE0_TPC1_EML_STM_BASE 0x203000ull
263  #define DCORE0_TPC1_EML_STM_MAX_OFFSET 0x1000
264  #define DCORE0_TPC1_EML_STM_SECTION 0x2000
265  #define mmDCORE0_TPC1_EML_CTI_BASE 0x205000ull
266  #define DCORE0_TPC1_EML_CTI_MAX_OFFSET 0x1000
267  #define DCORE0_TPC1_EML_CTI_SECTION 0x1000
268  #define mmDCORE0_TPC1_EML_FUNNEL_BASE 0x206000ull
269  #define DCORE0_TPC1_EML_FUNNEL_MAX_OFFSET 0x1000
270  #define DCORE0_TPC1_EML_FUNNEL_SECTION 0x1000
271  #define mmDCORE0_TPC1_EML_BUSMON_0_BASE 0x207000ull
272  #define DCORE0_TPC1_EML_BUSMON_0_MAX_OFFSET 0x1000
273  #define DCORE0_TPC1_EML_BUSMON_0_SECTION 0x1000
274  #define mmDCORE0_TPC1_EML_BUSMON_1_BASE 0x208000ull
275  #define DCORE0_TPC1_EML_BUSMON_1_MAX_OFFSET 0x1000
276  #define DCORE0_TPC1_EML_BUSMON_1_SECTION 0x1000
277  #define mmDCORE0_TPC1_EML_BUSMON_2_BASE 0x209000ull
278  #define DCORE0_TPC1_EML_BUSMON_2_MAX_OFFSET 0x1000
279  #define DCORE0_TPC1_EML_BUSMON_2_SECTION 0x1000
280  #define mmDCORE0_TPC1_EML_BUSMON_3_BASE 0x20A000ull
281  #define DCORE0_TPC1_EML_BUSMON_3_MAX_OFFSET 0x1000
282  #define DCORE0_TPC1_EML_BUSMON_3_SECTION 0x1000
283  #define mmDCORE0_TPC1_QM_ARC_RTT_BASE 0x20B000ull
284  #define DCORE0_TPC1_QM_ARC_RTT_MAX_OFFSET 0x1400
285  #define DCORE0_TPC1_QM_ARC_RTT_SECTION 0x35000
286  #define mmDCORE0_TPC1_EML_CFG_BASE 0x240000ull
287  #define DCORE0_TPC1_EML_CFG_MAX_OFFSET 0x1000
288  #define DCORE0_TPC1_EML_CFG_SECTION 0xE800
289  #define mmDCORE0_TPC1_EML_CFG_SPECIAL_BASE 0x240E80ull
290  #define DCORE0_TPC1_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
291  #define DCORE0_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
292  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x241000ull
293  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
294  #define DCORE0_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
295  #define mmDCORE0_TPC1_EML_TPC_CFG_BASE 0x241000ull
296  #define DCORE0_TPC1_EML_TPC_CFG_MAX_OFFSET 0x1000
297  #define DCORE0_TPC1_EML_TPC_CFG_SECTION 0x5000
298  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x241050ull
299  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
300  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
301  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x2410A0ull
302  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
303  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
304  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x2410F0ull
305  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
306  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
307  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x241140ull
308  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
309  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
310  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x241190ull
311  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
312  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
313  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x2411E0ull
314  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
315  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
316  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x241230ull
317  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
318  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
319  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x241280ull
320  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
321  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
322  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x2412D0ull
323  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
324  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
325  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x241320ull
326  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
327  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
328  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x241370ull
329  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
330  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
331  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x2413C0ull
332  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
333  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
334  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x241410ull
335  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
336  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
337  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x241460ull
338  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
339  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
340  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x2414B0ull
341  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
342  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
343  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x241500ull
344  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
345  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
346  #define mmDCORE0_TPC1_EML_TPC_CFG_KERNEL_BASE 0x241508ull
347  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
348  #define DCORE0_TPC1_EML_TPC_CFG_KERNEL_SECTION 0xD400
349  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_0_BASE 0x2415DCull
350  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
351  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
352  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_1_BASE 0x24162Cull
353  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
354  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
355  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_2_BASE 0x24167Cull
356  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
357  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
358  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_3_BASE 0x2416CCull
359  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
360  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
361  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_4_BASE 0x24171Cull
362  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
363  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
364  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_5_BASE 0x24176Cull
365  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
366  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
367  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_6_BASE 0x2417BCull
368  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
369  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
370  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_7_BASE 0x24180Cull
371  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
372  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
373  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_8_BASE 0x24185Cull
374  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
375  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
376  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_9_BASE 0x2418ACull
377  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
378  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
379  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_10_BASE 0x2418FCull
380  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
381  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
382  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_11_BASE 0x24194Cull
383  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
384  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
385  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_12_BASE 0x24199Cull
386  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
387  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
388  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_13_BASE 0x2419ECull
389  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
390  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
391  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_14_BASE 0x241A3Cull
392  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
393  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
394  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_15_BASE 0x241A8Cull
395  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
396  #define DCORE0_TPC1_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
397  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x241ADCull
398  #define DCORE0_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
399  #define DCORE0_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
400  #define mmDCORE0_TPC1_EML_TPC_CFG_QM_BASE 0x241AE4ull
401  #define DCORE0_TPC1_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
402  #define DCORE0_TPC1_EML_TPC_CFG_QM_SECTION 0x31C0
403  #define mmDCORE0_TPC1_EML_TPC_CFG_AXUSER_BASE 0x241E00ull
404  #define DCORE0_TPC1_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
405  #define DCORE0_TPC1_EML_TPC_CFG_AXUSER_SECTION 0x8000
406  #define mmDCORE0_TPC1_EML_TPC_CFG_SPECIAL_BASE 0x241E80ull
407  #define DCORE0_TPC1_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
408  #define DCORE0_TPC1_EML_TPC_CFG_SPECIAL_SECTION 0x1800
409  #define mmDCORE0_TPC1_EML_QM_DCCM_BASE 0x242000ull
410  #define DCORE0_TPC1_EML_QM_DCCM_MAX_OFFSET 0x4000
411  #define DCORE0_TPC1_EML_QM_DCCM_SECTION 0x8000
412  #define mmDCORE0_TPC1_EML_QM_ARCAUX_BASE 0x24A000ull
413  #define DCORE0_TPC1_EML_QM_ARCAUX_MAX_OFFSET 0x1000
414  #define DCORE0_TPC1_EML_QM_ARCAUX_SECTION 0xE800
415  #define mmDCORE0_TPC1_EML_QM_ARCAUX_SPECIAL_BASE 0x24AE80ull
416  #define DCORE0_TPC1_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
417  #define DCORE0_TPC1_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
418  #define mmDCORE0_TPC1_EML_TPC_QM_BASE 0x24C000ull
419  #define DCORE0_TPC1_EML_TPC_QM_MAX_OFFSET 0x1000
420  #define DCORE0_TPC1_EML_TPC_QM_SECTION 0x9000
421  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x24C900ull
422  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
423  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
424  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x24C908ull
425  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
426  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
427  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x24C910ull
428  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
429  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
430  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x24C918ull
431  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
432  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
433  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x24C920ull
434  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
435  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
436  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x24C928ull
437  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
438  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
439  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x24C930ull
440  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
441  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
442  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x24C938ull
443  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
444  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
445  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x24C940ull
446  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
447  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
448  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x24C948ull
449  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
450  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
451  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x24C950ull
452  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
453  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
454  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x24C958ull
455  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
456  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
457  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x24C960ull
458  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
459  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
460  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x24C968ull
461  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
462  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
463  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x24C970ull
464  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
465  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
466  #define mmDCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x24C978ull
467  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
468  #define DCORE0_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
469  #define mmDCORE0_TPC1_EML_TPC_QM_AXUSER_SECURED_BASE 0x24CB00ull
470  #define DCORE0_TPC1_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
471  #define DCORE0_TPC1_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
472  #define mmDCORE0_TPC1_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x24CB80ull
473  #define DCORE0_TPC1_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
474  #define DCORE0_TPC1_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
475  #define mmDCORE0_TPC1_EML_TPC_QM_DBG_HBW_BASE 0x24CC00ull
476  #define DCORE0_TPC1_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
477  #define DCORE0_TPC1_EML_TPC_QM_DBG_HBW_SECTION 0x8000
478  #define mmDCORE0_TPC1_EML_TPC_QM_DBG_LBW_BASE 0x24CC80ull
479  #define DCORE0_TPC1_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
480  #define DCORE0_TPC1_EML_TPC_QM_DBG_LBW_SECTION 0x1000
481  #define mmDCORE0_TPC1_EML_TPC_QM_CGM_BASE 0x24CD80ull
482  #define DCORE0_TPC1_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
483  #define DCORE0_TPC1_EML_TPC_QM_CGM_SECTION 0x1000
484  #define mmDCORE0_TPC1_EML_TPC_QM_SPECIAL_BASE 0x24CE80ull
485  #define DCORE0_TPC1_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
486  #define DCORE0_TPC1_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
487  #define mmDCORE0_TPC1_EML_CS_BASE 0x3FF000ull
488  #define DCORE0_TPC1_EML_CS_MAX_OFFSET 0x1000
489  #define DCORE0_TPC1_EML_CS_SECTION 0x1000
490  #define mmDCORE0_TPC2_ROM_TABLE_BASE 0x400000ull
491  #define DCORE0_TPC2_ROM_TABLE_MAX_OFFSET 0x1000
492  #define DCORE0_TPC2_ROM_TABLE_SECTION 0x1000
493  #define mmDCORE0_TPC2_EML_SPMU_BASE 0x401000ull
494  #define DCORE0_TPC2_EML_SPMU_MAX_OFFSET 0x1000
495  #define DCORE0_TPC2_EML_SPMU_SECTION 0x1000
496  #define mmDCORE0_TPC2_EML_ETF_BASE 0x402000ull
497  #define DCORE0_TPC2_EML_ETF_MAX_OFFSET 0x1000
498  #define DCORE0_TPC2_EML_ETF_SECTION 0x1000
499  #define mmDCORE0_TPC2_EML_STM_BASE 0x403000ull
500  #define DCORE0_TPC2_EML_STM_MAX_OFFSET 0x1000
501  #define DCORE0_TPC2_EML_STM_SECTION 0x2000
502  #define mmDCORE0_TPC2_EML_CTI_BASE 0x405000ull
503  #define DCORE0_TPC2_EML_CTI_MAX_OFFSET 0x1000
504  #define DCORE0_TPC2_EML_CTI_SECTION 0x1000
505  #define mmDCORE0_TPC2_EML_FUNNEL_BASE 0x406000ull
506  #define DCORE0_TPC2_EML_FUNNEL_MAX_OFFSET 0x1000
507  #define DCORE0_TPC2_EML_FUNNEL_SECTION 0x1000
508  #define mmDCORE0_TPC2_EML_BUSMON_0_BASE 0x407000ull
509  #define DCORE0_TPC2_EML_BUSMON_0_MAX_OFFSET 0x1000
510  #define DCORE0_TPC2_EML_BUSMON_0_SECTION 0x1000
511  #define mmDCORE0_TPC2_EML_BUSMON_1_BASE 0x408000ull
512  #define DCORE0_TPC2_EML_BUSMON_1_MAX_OFFSET 0x1000
513  #define DCORE0_TPC2_EML_BUSMON_1_SECTION 0x1000
514  #define mmDCORE0_TPC2_EML_BUSMON_2_BASE 0x409000ull
515  #define DCORE0_TPC2_EML_BUSMON_2_MAX_OFFSET 0x1000
516  #define DCORE0_TPC2_EML_BUSMON_2_SECTION 0x1000
517  #define mmDCORE0_TPC2_EML_BUSMON_3_BASE 0x40A000ull
518  #define DCORE0_TPC2_EML_BUSMON_3_MAX_OFFSET 0x1000
519  #define DCORE0_TPC2_EML_BUSMON_3_SECTION 0x1000
520  #define mmDCORE0_TPC2_QM_ARC_RTT_BASE 0x40B000ull
521  #define DCORE0_TPC2_QM_ARC_RTT_MAX_OFFSET 0x1400
522  #define DCORE0_TPC2_QM_ARC_RTT_SECTION 0x35000
523  #define mmDCORE0_TPC2_EML_CFG_BASE 0x440000ull
524  #define DCORE0_TPC2_EML_CFG_MAX_OFFSET 0x1000
525  #define DCORE0_TPC2_EML_CFG_SECTION 0xE800
526  #define mmDCORE0_TPC2_EML_CFG_SPECIAL_BASE 0x440E80ull
527  #define DCORE0_TPC2_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
528  #define DCORE0_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
529  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x441000ull
530  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
531  #define DCORE0_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
532  #define mmDCORE0_TPC2_EML_TPC_CFG_BASE 0x441000ull
533  #define DCORE0_TPC2_EML_TPC_CFG_MAX_OFFSET 0x1000
534  #define DCORE0_TPC2_EML_TPC_CFG_SECTION 0x5000
535  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x441050ull
536  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
537  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
538  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x4410A0ull
539  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
540  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
541  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x4410F0ull
542  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
543  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
544  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x441140ull
545  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
546  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
547  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x441190ull
548  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
549  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
550  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x4411E0ull
551  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
552  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
553  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x441230ull
554  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
555  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
556  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x441280ull
557  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
558  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
559  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x4412D0ull
560  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
561  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
562  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x441320ull
563  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
564  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
565  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x441370ull
566  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
567  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
568  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x4413C0ull
569  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
570  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
571  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x441410ull
572  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
573  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
574  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x441460ull
575  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
576  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
577  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x4414B0ull
578  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
579  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
580  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x441500ull
581  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
582  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
583  #define mmDCORE0_TPC2_EML_TPC_CFG_KERNEL_BASE 0x441508ull
584  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
585  #define DCORE0_TPC2_EML_TPC_CFG_KERNEL_SECTION 0xD400
586  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_0_BASE 0x4415DCull
587  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
588  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
589  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_1_BASE 0x44162Cull
590  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
591  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
592  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_2_BASE 0x44167Cull
593  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
594  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
595  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_3_BASE 0x4416CCull
596  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
597  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
598  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_4_BASE 0x44171Cull
599  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
600  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
601  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_5_BASE 0x44176Cull
602  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
603  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
604  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_6_BASE 0x4417BCull
605  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
606  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
607  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_7_BASE 0x44180Cull
608  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
609  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
610  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_8_BASE 0x44185Cull
611  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
612  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
613  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_9_BASE 0x4418ACull
614  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
615  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
616  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_10_BASE 0x4418FCull
617  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
618  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
619  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_11_BASE 0x44194Cull
620  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
621  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
622  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_12_BASE 0x44199Cull
623  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
624  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
625  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_13_BASE 0x4419ECull
626  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
627  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
628  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_14_BASE 0x441A3Cull
629  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
630  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
631  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_15_BASE 0x441A8Cull
632  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
633  #define DCORE0_TPC2_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
634  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x441ADCull
635  #define DCORE0_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
636  #define DCORE0_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
637  #define mmDCORE0_TPC2_EML_TPC_CFG_QM_BASE 0x441AE4ull
638  #define DCORE0_TPC2_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
639  #define DCORE0_TPC2_EML_TPC_CFG_QM_SECTION 0x31C0
640  #define mmDCORE0_TPC2_EML_TPC_CFG_AXUSER_BASE 0x441E00ull
641  #define DCORE0_TPC2_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
642  #define DCORE0_TPC2_EML_TPC_CFG_AXUSER_SECTION 0x8000
643  #define mmDCORE0_TPC2_EML_TPC_CFG_SPECIAL_BASE 0x441E80ull
644  #define DCORE0_TPC2_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
645  #define DCORE0_TPC2_EML_TPC_CFG_SPECIAL_SECTION 0x1800
646  #define mmDCORE0_TPC2_EML_QM_DCCM_BASE 0x442000ull
647  #define DCORE0_TPC2_EML_QM_DCCM_MAX_OFFSET 0x4000
648  #define DCORE0_TPC2_EML_QM_DCCM_SECTION 0x8000
649  #define mmDCORE0_TPC2_EML_QM_ARCAUX_BASE 0x44A000ull
650  #define DCORE0_TPC2_EML_QM_ARCAUX_MAX_OFFSET 0x1000
651  #define DCORE0_TPC2_EML_QM_ARCAUX_SECTION 0xE800
652  #define mmDCORE0_TPC2_EML_QM_ARCAUX_SPECIAL_BASE 0x44AE80ull
653  #define DCORE0_TPC2_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
654  #define DCORE0_TPC2_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
655  #define mmDCORE0_TPC2_EML_TPC_QM_BASE 0x44C000ull
656  #define DCORE0_TPC2_EML_TPC_QM_MAX_OFFSET 0x1000
657  #define DCORE0_TPC2_EML_TPC_QM_SECTION 0x9000
658  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x44C900ull
659  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
660  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
661  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x44C908ull
662  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
663  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
664  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x44C910ull
665  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
666  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
667  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x44C918ull
668  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
669  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
670  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x44C920ull
671  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
672  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
673  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x44C928ull
674  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
675  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
676  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x44C930ull
677  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
678  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
679  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x44C938ull
680  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
681  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
682  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x44C940ull
683  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
684  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
685  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x44C948ull
686  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
687  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
688  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x44C950ull
689  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
690  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
691  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x44C958ull
692  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
693  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
694  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x44C960ull
695  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
696  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
697  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x44C968ull
698  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
699  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
700  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x44C970ull
701  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
702  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
703  #define mmDCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x44C978ull
704  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
705  #define DCORE0_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
706  #define mmDCORE0_TPC2_EML_TPC_QM_AXUSER_SECURED_BASE 0x44CB00ull
707  #define DCORE0_TPC2_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
708  #define DCORE0_TPC2_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
709  #define mmDCORE0_TPC2_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x44CB80ull
710  #define DCORE0_TPC2_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
711  #define DCORE0_TPC2_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
712  #define mmDCORE0_TPC2_EML_TPC_QM_DBG_HBW_BASE 0x44CC00ull
713  #define DCORE0_TPC2_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
714  #define DCORE0_TPC2_EML_TPC_QM_DBG_HBW_SECTION 0x8000
715  #define mmDCORE0_TPC2_EML_TPC_QM_DBG_LBW_BASE 0x44CC80ull
716  #define DCORE0_TPC2_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
717  #define DCORE0_TPC2_EML_TPC_QM_DBG_LBW_SECTION 0x1000
718  #define mmDCORE0_TPC2_EML_TPC_QM_CGM_BASE 0x44CD80ull
719  #define DCORE0_TPC2_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
720  #define DCORE0_TPC2_EML_TPC_QM_CGM_SECTION 0x1000
721  #define mmDCORE0_TPC2_EML_TPC_QM_SPECIAL_BASE 0x44CE80ull
722  #define DCORE0_TPC2_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
723  #define DCORE0_TPC2_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
724  #define mmDCORE0_TPC2_EML_CS_BASE 0x5FF000ull
725  #define DCORE0_TPC2_EML_CS_MAX_OFFSET 0x1000
726  #define DCORE0_TPC2_EML_CS_SECTION 0x1000
727  #define mmDCORE0_TPC3_ROM_TABLE_BASE 0x600000ull
728  #define DCORE0_TPC3_ROM_TABLE_MAX_OFFSET 0x1000
729  #define DCORE0_TPC3_ROM_TABLE_SECTION 0x1000
730  #define mmDCORE0_TPC3_EML_SPMU_BASE 0x601000ull
731  #define DCORE0_TPC3_EML_SPMU_MAX_OFFSET 0x1000
732  #define DCORE0_TPC3_EML_SPMU_SECTION 0x1000
733  #define mmDCORE0_TPC3_EML_ETF_BASE 0x602000ull
734  #define DCORE0_TPC3_EML_ETF_MAX_OFFSET 0x1000
735  #define DCORE0_TPC3_EML_ETF_SECTION 0x1000
736  #define mmDCORE0_TPC3_EML_STM_BASE 0x603000ull
737  #define DCORE0_TPC3_EML_STM_MAX_OFFSET 0x1000
738  #define DCORE0_TPC3_EML_STM_SECTION 0x2000
739  #define mmDCORE0_TPC3_EML_CTI_BASE 0x605000ull
740  #define DCORE0_TPC3_EML_CTI_MAX_OFFSET 0x1000
741  #define DCORE0_TPC3_EML_CTI_SECTION 0x1000
742  #define mmDCORE0_TPC3_EML_FUNNEL_BASE 0x606000ull
743  #define DCORE0_TPC3_EML_FUNNEL_MAX_OFFSET 0x1000
744  #define DCORE0_TPC3_EML_FUNNEL_SECTION 0x1000
745  #define mmDCORE0_TPC3_EML_BUSMON_0_BASE 0x607000ull
746  #define DCORE0_TPC3_EML_BUSMON_0_MAX_OFFSET 0x1000
747  #define DCORE0_TPC3_EML_BUSMON_0_SECTION 0x1000
748  #define mmDCORE0_TPC3_EML_BUSMON_1_BASE 0x608000ull
749  #define DCORE0_TPC3_EML_BUSMON_1_MAX_OFFSET 0x1000
750  #define DCORE0_TPC3_EML_BUSMON_1_SECTION 0x1000
751  #define mmDCORE0_TPC3_EML_BUSMON_2_BASE 0x609000ull
752  #define DCORE0_TPC3_EML_BUSMON_2_MAX_OFFSET 0x1000
753  #define DCORE0_TPC3_EML_BUSMON_2_SECTION 0x1000
754  #define mmDCORE0_TPC3_EML_BUSMON_3_BASE 0x60A000ull
755  #define DCORE0_TPC3_EML_BUSMON_3_MAX_OFFSET 0x1000
756  #define DCORE0_TPC3_EML_BUSMON_3_SECTION 0x1000
757  #define mmDCORE0_TPC3_QM_ARC_RTT_BASE 0x60B000ull
758  #define DCORE0_TPC3_QM_ARC_RTT_MAX_OFFSET 0x1400
759  #define DCORE0_TPC3_QM_ARC_RTT_SECTION 0x35000
760  #define mmDCORE0_TPC3_EML_CFG_BASE 0x640000ull
761  #define DCORE0_TPC3_EML_CFG_MAX_OFFSET 0x1000
762  #define DCORE0_TPC3_EML_CFG_SECTION 0xE800
763  #define mmDCORE0_TPC3_EML_CFG_SPECIAL_BASE 0x640E80ull
764  #define DCORE0_TPC3_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
765  #define DCORE0_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
766  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x641000ull
767  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
768  #define DCORE0_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
769  #define mmDCORE0_TPC3_EML_TPC_CFG_BASE 0x641000ull
770  #define DCORE0_TPC3_EML_TPC_CFG_MAX_OFFSET 0x1000
771  #define DCORE0_TPC3_EML_TPC_CFG_SECTION 0x5000
772  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x641050ull
773  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
774  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
775  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x6410A0ull
776  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
777  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
778  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x6410F0ull
779  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
780  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
781  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x641140ull
782  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
783  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
784  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x641190ull
785  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
786  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
787  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x6411E0ull
788  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
789  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
790  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x641230ull
791  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
792  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
793  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x641280ull
794  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
795  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
796  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x6412D0ull
797  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
798  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
799  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x641320ull
800  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
801  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
802  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x641370ull
803  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
804  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
805  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x6413C0ull
806  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
807  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
808  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x641410ull
809  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
810  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
811  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x641460ull
812  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
813  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
814  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x6414B0ull
815  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
816  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
817  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x641500ull
818  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
819  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
820  #define mmDCORE0_TPC3_EML_TPC_CFG_KERNEL_BASE 0x641508ull
821  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
822  #define DCORE0_TPC3_EML_TPC_CFG_KERNEL_SECTION 0xD400
823  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_0_BASE 0x6415DCull
824  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
825  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
826  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_1_BASE 0x64162Cull
827  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
828  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
829  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_2_BASE 0x64167Cull
830  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
831  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
832  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_3_BASE 0x6416CCull
833  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
834  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
835  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_4_BASE 0x64171Cull
836  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
837  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
838  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_5_BASE 0x64176Cull
839  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
840  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
841  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_6_BASE 0x6417BCull
842  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
843  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
844  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_7_BASE 0x64180Cull
845  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
846  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
847  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_8_BASE 0x64185Cull
848  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
849  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
850  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_9_BASE 0x6418ACull
851  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
852  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
853  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_10_BASE 0x6418FCull
854  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
855  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
856  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_11_BASE 0x64194Cull
857  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
858  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
859  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_12_BASE 0x64199Cull
860  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
861  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
862  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_13_BASE 0x6419ECull
863  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
864  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
865  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_14_BASE 0x641A3Cull
866  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
867  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
868  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_15_BASE 0x641A8Cull
869  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
870  #define DCORE0_TPC3_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
871  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x641ADCull
872  #define DCORE0_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
873  #define DCORE0_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
874  #define mmDCORE0_TPC3_EML_TPC_CFG_QM_BASE 0x641AE4ull
875  #define DCORE0_TPC3_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
876  #define DCORE0_TPC3_EML_TPC_CFG_QM_SECTION 0x31C0
877  #define mmDCORE0_TPC3_EML_TPC_CFG_AXUSER_BASE 0x641E00ull
878  #define DCORE0_TPC3_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
879  #define DCORE0_TPC3_EML_TPC_CFG_AXUSER_SECTION 0x8000
880  #define mmDCORE0_TPC3_EML_TPC_CFG_SPECIAL_BASE 0x641E80ull
881  #define DCORE0_TPC3_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
882  #define DCORE0_TPC3_EML_TPC_CFG_SPECIAL_SECTION 0x1800
883  #define mmDCORE0_TPC3_EML_QM_DCCM_BASE 0x642000ull
884  #define DCORE0_TPC3_EML_QM_DCCM_MAX_OFFSET 0x4000
885  #define DCORE0_TPC3_EML_QM_DCCM_SECTION 0x8000
886  #define mmDCORE0_TPC3_EML_QM_ARCAUX_BASE 0x64A000ull
887  #define DCORE0_TPC3_EML_QM_ARCAUX_MAX_OFFSET 0x1000
888  #define DCORE0_TPC3_EML_QM_ARCAUX_SECTION 0xE800
889  #define mmDCORE0_TPC3_EML_QM_ARCAUX_SPECIAL_BASE 0x64AE80ull
890  #define DCORE0_TPC3_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
891  #define DCORE0_TPC3_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
892  #define mmDCORE0_TPC3_EML_TPC_QM_BASE 0x64C000ull
893  #define DCORE0_TPC3_EML_TPC_QM_MAX_OFFSET 0x1000
894  #define DCORE0_TPC3_EML_TPC_QM_SECTION 0x9000
895  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x64C900ull
896  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
897  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
898  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x64C908ull
899  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
900  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
901  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x64C910ull
902  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
903  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
904  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x64C918ull
905  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
906  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
907  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x64C920ull
908  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
909  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
910  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x64C928ull
911  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
912  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
913  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x64C930ull
914  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
915  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
916  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x64C938ull
917  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
918  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
919  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x64C940ull
920  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
921  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
922  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x64C948ull
923  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
924  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
925  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x64C950ull
926  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
927  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
928  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x64C958ull
929  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
930  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
931  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x64C960ull
932  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
933  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
934  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x64C968ull
935  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
936  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
937  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x64C970ull
938  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
939  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
940  #define mmDCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x64C978ull
941  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
942  #define DCORE0_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
943  #define mmDCORE0_TPC3_EML_TPC_QM_AXUSER_SECURED_BASE 0x64CB00ull
944  #define DCORE0_TPC3_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
945  #define DCORE0_TPC3_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
946  #define mmDCORE0_TPC3_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x64CB80ull
947  #define DCORE0_TPC3_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
948  #define DCORE0_TPC3_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
949  #define mmDCORE0_TPC3_EML_TPC_QM_DBG_HBW_BASE 0x64CC00ull
950  #define DCORE0_TPC3_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
951  #define DCORE0_TPC3_EML_TPC_QM_DBG_HBW_SECTION 0x8000
952  #define mmDCORE0_TPC3_EML_TPC_QM_DBG_LBW_BASE 0x64CC80ull
953  #define DCORE0_TPC3_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
954  #define DCORE0_TPC3_EML_TPC_QM_DBG_LBW_SECTION 0x1000
955  #define mmDCORE0_TPC3_EML_TPC_QM_CGM_BASE 0x64CD80ull
956  #define DCORE0_TPC3_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
957  #define DCORE0_TPC3_EML_TPC_QM_CGM_SECTION 0x1000
958  #define mmDCORE0_TPC3_EML_TPC_QM_SPECIAL_BASE 0x64CE80ull
959  #define DCORE0_TPC3_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
960  #define DCORE0_TPC3_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
961  #define mmDCORE0_TPC3_EML_CS_BASE 0x7FF000ull
962  #define DCORE0_TPC3_EML_CS_MAX_OFFSET 0x1000
963  #define DCORE0_TPC3_EML_CS_SECTION 0x1000
964  #define mmDCORE0_TPC4_ROM_TABLE_BASE 0x800000ull
965  #define DCORE0_TPC4_ROM_TABLE_MAX_OFFSET 0x1000
966  #define DCORE0_TPC4_ROM_TABLE_SECTION 0x1000
967  #define mmDCORE0_TPC4_EML_SPMU_BASE 0x801000ull
968  #define DCORE0_TPC4_EML_SPMU_MAX_OFFSET 0x1000
969  #define DCORE0_TPC4_EML_SPMU_SECTION 0x1000
970  #define mmDCORE0_TPC4_EML_ETF_BASE 0x802000ull
971  #define DCORE0_TPC4_EML_ETF_MAX_OFFSET 0x1000
972  #define DCORE0_TPC4_EML_ETF_SECTION 0x1000
973  #define mmDCORE0_TPC4_EML_STM_BASE 0x803000ull
974  #define DCORE0_TPC4_EML_STM_MAX_OFFSET 0x1000
975  #define DCORE0_TPC4_EML_STM_SECTION 0x2000
976  #define mmDCORE0_TPC4_EML_CTI_BASE 0x805000ull
977  #define DCORE0_TPC4_EML_CTI_MAX_OFFSET 0x1000
978  #define DCORE0_TPC4_EML_CTI_SECTION 0x1000
979  #define mmDCORE0_TPC4_EML_FUNNEL_BASE 0x806000ull
980  #define DCORE0_TPC4_EML_FUNNEL_MAX_OFFSET 0x1000
981  #define DCORE0_TPC4_EML_FUNNEL_SECTION 0x1000
982  #define mmDCORE0_TPC4_EML_BUSMON_0_BASE 0x807000ull
983  #define DCORE0_TPC4_EML_BUSMON_0_MAX_OFFSET 0x1000
984  #define DCORE0_TPC4_EML_BUSMON_0_SECTION 0x1000
985  #define mmDCORE0_TPC4_EML_BUSMON_1_BASE 0x808000ull
986  #define DCORE0_TPC4_EML_BUSMON_1_MAX_OFFSET 0x1000
987  #define DCORE0_TPC4_EML_BUSMON_1_SECTION 0x1000
988  #define mmDCORE0_TPC4_EML_BUSMON_2_BASE 0x809000ull
989  #define DCORE0_TPC4_EML_BUSMON_2_MAX_OFFSET 0x1000
990  #define DCORE0_TPC4_EML_BUSMON_2_SECTION 0x1000
991  #define mmDCORE0_TPC4_EML_BUSMON_3_BASE 0x80A000ull
992  #define DCORE0_TPC4_EML_BUSMON_3_MAX_OFFSET 0x1000
993  #define DCORE0_TPC4_EML_BUSMON_3_SECTION 0x1000
994  #define mmDCORE0_TPC4_QM_ARC_RTT_BASE 0x80B000ull
995  #define DCORE0_TPC4_QM_ARC_RTT_MAX_OFFSET 0x1400
996  #define DCORE0_TPC4_QM_ARC_RTT_SECTION 0x35000
997  #define mmDCORE0_TPC4_EML_CFG_BASE 0x840000ull
998  #define DCORE0_TPC4_EML_CFG_MAX_OFFSET 0x1000
999  #define DCORE0_TPC4_EML_CFG_SECTION 0xE800
1000  #define mmDCORE0_TPC4_EML_CFG_SPECIAL_BASE 0x840E80ull
1001  #define DCORE0_TPC4_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
1002  #define DCORE0_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
1003  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x841000ull
1004  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
1005  #define DCORE0_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
1006  #define mmDCORE0_TPC4_EML_TPC_CFG_BASE 0x841000ull
1007  #define DCORE0_TPC4_EML_TPC_CFG_MAX_OFFSET 0x1000
1008  #define DCORE0_TPC4_EML_TPC_CFG_SECTION 0x5000
1009  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x841050ull
1010  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
1011  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
1012  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x8410A0ull
1013  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
1014  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
1015  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x8410F0ull
1016  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
1017  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
1018  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x841140ull
1019  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
1020  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
1021  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x841190ull
1022  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
1023  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
1024  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x8411E0ull
1025  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
1026  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
1027  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x841230ull
1028  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
1029  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
1030  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x841280ull
1031  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
1032  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
1033  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x8412D0ull
1034  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
1035  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
1036  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x841320ull
1037  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
1038  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
1039  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x841370ull
1040  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
1041  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
1042  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x8413C0ull
1043  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
1044  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
1045  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x841410ull
1046  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
1047  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
1048  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x841460ull
1049  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
1050  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
1051  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x8414B0ull
1052  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
1053  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
1054  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x841500ull
1055  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
1056  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
1057  #define mmDCORE0_TPC4_EML_TPC_CFG_KERNEL_BASE 0x841508ull
1058  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
1059  #define DCORE0_TPC4_EML_TPC_CFG_KERNEL_SECTION 0xD400
1060  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_0_BASE 0x8415DCull
1061  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
1062  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
1063  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_1_BASE 0x84162Cull
1064  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
1065  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
1066  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_2_BASE 0x84167Cull
1067  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
1068  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
1069  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_3_BASE 0x8416CCull
1070  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
1071  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
1072  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_4_BASE 0x84171Cull
1073  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
1074  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
1075  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_5_BASE 0x84176Cull
1076  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
1077  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
1078  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_6_BASE 0x8417BCull
1079  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
1080  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
1081  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_7_BASE 0x84180Cull
1082  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
1083  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
1084  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_8_BASE 0x84185Cull
1085  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
1086  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
1087  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_9_BASE 0x8418ACull
1088  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
1089  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
1090  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_10_BASE 0x8418FCull
1091  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
1092  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
1093  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_11_BASE 0x84194Cull
1094  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
1095  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
1096  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_12_BASE 0x84199Cull
1097  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
1098  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
1099  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_13_BASE 0x8419ECull
1100  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
1101  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
1102  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_14_BASE 0x841A3Cull
1103  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
1104  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
1105  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_15_BASE 0x841A8Cull
1106  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
1107  #define DCORE0_TPC4_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
1108  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x841ADCull
1109  #define DCORE0_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
1110  #define DCORE0_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
1111  #define mmDCORE0_TPC4_EML_TPC_CFG_QM_BASE 0x841AE4ull
1112  #define DCORE0_TPC4_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
1113  #define DCORE0_TPC4_EML_TPC_CFG_QM_SECTION 0x31C0
1114  #define mmDCORE0_TPC4_EML_TPC_CFG_AXUSER_BASE 0x841E00ull
1115  #define DCORE0_TPC4_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
1116  #define DCORE0_TPC4_EML_TPC_CFG_AXUSER_SECTION 0x8000
1117  #define mmDCORE0_TPC4_EML_TPC_CFG_SPECIAL_BASE 0x841E80ull
1118  #define DCORE0_TPC4_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
1119  #define DCORE0_TPC4_EML_TPC_CFG_SPECIAL_SECTION 0x1800
1120  #define mmDCORE0_TPC4_EML_QM_DCCM_BASE 0x842000ull
1121  #define DCORE0_TPC4_EML_QM_DCCM_MAX_OFFSET 0x4000
1122  #define DCORE0_TPC4_EML_QM_DCCM_SECTION 0x8000
1123  #define mmDCORE0_TPC4_EML_QM_ARCAUX_BASE 0x84A000ull
1124  #define DCORE0_TPC4_EML_QM_ARCAUX_MAX_OFFSET 0x1000
1125  #define DCORE0_TPC4_EML_QM_ARCAUX_SECTION 0xE800
1126  #define mmDCORE0_TPC4_EML_QM_ARCAUX_SPECIAL_BASE 0x84AE80ull
1127  #define DCORE0_TPC4_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
1128  #define DCORE0_TPC4_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
1129  #define mmDCORE0_TPC4_EML_TPC_QM_BASE 0x84C000ull
1130  #define DCORE0_TPC4_EML_TPC_QM_MAX_OFFSET 0x1000
1131  #define DCORE0_TPC4_EML_TPC_QM_SECTION 0x9000
1132  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x84C900ull
1133  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
1134  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
1135  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x84C908ull
1136  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
1137  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
1138  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x84C910ull
1139  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
1140  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
1141  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x84C918ull
1142  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
1143  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
1144  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x84C920ull
1145  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
1146  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
1147  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x84C928ull
1148  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
1149  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
1150  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x84C930ull
1151  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
1152  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
1153  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x84C938ull
1154  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
1155  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
1156  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x84C940ull
1157  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
1158  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
1159  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x84C948ull
1160  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
1161  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
1162  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x84C950ull
1163  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
1164  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
1165  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x84C958ull
1166  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
1167  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
1168  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x84C960ull
1169  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
1170  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
1171  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x84C968ull
1172  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
1173  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
1174  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x84C970ull
1175  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
1176  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
1177  #define mmDCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x84C978ull
1178  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
1179  #define DCORE0_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
1180  #define mmDCORE0_TPC4_EML_TPC_QM_AXUSER_SECURED_BASE 0x84CB00ull
1181  #define DCORE0_TPC4_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
1182  #define DCORE0_TPC4_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
1183  #define mmDCORE0_TPC4_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x84CB80ull
1184  #define DCORE0_TPC4_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
1185  #define DCORE0_TPC4_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
1186  #define mmDCORE0_TPC4_EML_TPC_QM_DBG_HBW_BASE 0x84CC00ull
1187  #define DCORE0_TPC4_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
1188  #define DCORE0_TPC4_EML_TPC_QM_DBG_HBW_SECTION 0x8000
1189  #define mmDCORE0_TPC4_EML_TPC_QM_DBG_LBW_BASE 0x84CC80ull
1190  #define DCORE0_TPC4_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
1191  #define DCORE0_TPC4_EML_TPC_QM_DBG_LBW_SECTION 0x1000
1192  #define mmDCORE0_TPC4_EML_TPC_QM_CGM_BASE 0x84CD80ull
1193  #define DCORE0_TPC4_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
1194  #define DCORE0_TPC4_EML_TPC_QM_CGM_SECTION 0x1000
1195  #define mmDCORE0_TPC4_EML_TPC_QM_SPECIAL_BASE 0x84CE80ull
1196  #define DCORE0_TPC4_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
1197  #define DCORE0_TPC4_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
1198  #define mmDCORE0_TPC4_EML_CS_BASE 0x9FF000ull
1199  #define DCORE0_TPC4_EML_CS_MAX_OFFSET 0x1000
1200  #define DCORE0_TPC4_EML_CS_SECTION 0x1000
1201  #define mmDCORE0_TPC5_ROM_TABLE_BASE 0xA00000ull
1202  #define DCORE0_TPC5_ROM_TABLE_MAX_OFFSET 0x1000
1203  #define DCORE0_TPC5_ROM_TABLE_SECTION 0x1000
1204  #define mmDCORE0_TPC5_EML_SPMU_BASE 0xA01000ull
1205  #define DCORE0_TPC5_EML_SPMU_MAX_OFFSET 0x1000
1206  #define DCORE0_TPC5_EML_SPMU_SECTION 0x1000
1207  #define mmDCORE0_TPC5_EML_ETF_BASE 0xA02000ull
1208  #define DCORE0_TPC5_EML_ETF_MAX_OFFSET 0x1000
1209  #define DCORE0_TPC5_EML_ETF_SECTION 0x1000
1210  #define mmDCORE0_TPC5_EML_STM_BASE 0xA03000ull
1211  #define DCORE0_TPC5_EML_STM_MAX_OFFSET 0x1000
1212  #define DCORE0_TPC5_EML_STM_SECTION 0x2000
1213  #define mmDCORE0_TPC5_EML_CTI_BASE 0xA05000ull
1214  #define DCORE0_TPC5_EML_CTI_MAX_OFFSET 0x1000
1215  #define DCORE0_TPC5_EML_CTI_SECTION 0x1000
1216  #define mmDCORE0_TPC5_EML_FUNNEL_BASE 0xA06000ull
1217  #define DCORE0_TPC5_EML_FUNNEL_MAX_OFFSET 0x1000
1218  #define DCORE0_TPC5_EML_FUNNEL_SECTION 0x1000
1219  #define mmDCORE0_TPC5_EML_BUSMON_0_BASE 0xA07000ull
1220  #define DCORE0_TPC5_EML_BUSMON_0_MAX_OFFSET 0x1000
1221  #define DCORE0_TPC5_EML_BUSMON_0_SECTION 0x1000
1222  #define mmDCORE0_TPC5_EML_BUSMON_1_BASE 0xA08000ull
1223  #define DCORE0_TPC5_EML_BUSMON_1_MAX_OFFSET 0x1000
1224  #define DCORE0_TPC5_EML_BUSMON_1_SECTION 0x1000
1225  #define mmDCORE0_TPC5_EML_BUSMON_2_BASE 0xA09000ull
1226  #define DCORE0_TPC5_EML_BUSMON_2_MAX_OFFSET 0x1000
1227  #define DCORE0_TPC5_EML_BUSMON_2_SECTION 0x1000
1228  #define mmDCORE0_TPC5_EML_BUSMON_3_BASE 0xA0A000ull
1229  #define DCORE0_TPC5_EML_BUSMON_3_MAX_OFFSET 0x1000
1230  #define DCORE0_TPC5_EML_BUSMON_3_SECTION 0x1000
1231  #define mmDCORE0_TPC5_QM_ARC_RTT_BASE 0xA0B000ull
1232  #define DCORE0_TPC5_QM_ARC_RTT_MAX_OFFSET 0x1400
1233  #define DCORE0_TPC5_QM_ARC_RTT_SECTION 0x35000
1234  #define mmDCORE0_TPC5_EML_CFG_BASE 0xA40000ull
1235  #define DCORE0_TPC5_EML_CFG_MAX_OFFSET 0x1000
1236  #define DCORE0_TPC5_EML_CFG_SECTION 0xE800
1237  #define mmDCORE0_TPC5_EML_CFG_SPECIAL_BASE 0xA40E80ull
1238  #define DCORE0_TPC5_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
1239  #define DCORE0_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
1240  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0xA41000ull
1241  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
1242  #define DCORE0_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
1243  #define mmDCORE0_TPC5_EML_TPC_CFG_BASE 0xA41000ull
1244  #define DCORE0_TPC5_EML_TPC_CFG_MAX_OFFSET 0x1000
1245  #define DCORE0_TPC5_EML_TPC_CFG_SECTION 0x5000
1246  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0xA41050ull
1247  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
1248  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
1249  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0xA410A0ull
1250  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
1251  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
1252  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0xA410F0ull
1253  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
1254  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
1255  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0xA41140ull
1256  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
1257  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
1258  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0xA41190ull
1259  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
1260  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
1261  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0xA411E0ull
1262  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
1263  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
1264  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0xA41230ull
1265  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
1266  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
1267  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0xA41280ull
1268  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
1269  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
1270  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0xA412D0ull
1271  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
1272  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
1273  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0xA41320ull
1274  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
1275  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
1276  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0xA41370ull
1277  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
1278  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
1279  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0xA413C0ull
1280  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
1281  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
1282  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0xA41410ull
1283  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
1284  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
1285  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0xA41460ull
1286  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
1287  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
1288  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0xA414B0ull
1289  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
1290  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
1291  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0xA41500ull
1292  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
1293  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
1294  #define mmDCORE0_TPC5_EML_TPC_CFG_KERNEL_BASE 0xA41508ull
1295  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
1296  #define DCORE0_TPC5_EML_TPC_CFG_KERNEL_SECTION 0xD400
1297  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_0_BASE 0xA415DCull
1298  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
1299  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
1300  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_1_BASE 0xA4162Cull
1301  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
1302  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
1303  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_2_BASE 0xA4167Cull
1304  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
1305  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
1306  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_3_BASE 0xA416CCull
1307  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
1308  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
1309  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_4_BASE 0xA4171Cull
1310  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
1311  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
1312  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_5_BASE 0xA4176Cull
1313  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
1314  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
1315  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_6_BASE 0xA417BCull
1316  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
1317  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
1318  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_7_BASE 0xA4180Cull
1319  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
1320  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
1321  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_8_BASE 0xA4185Cull
1322  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
1323  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
1324  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_9_BASE 0xA418ACull
1325  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
1326  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
1327  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_10_BASE 0xA418FCull
1328  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
1329  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
1330  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_11_BASE 0xA4194Cull
1331  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
1332  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
1333  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_12_BASE 0xA4199Cull
1334  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
1335  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
1336  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_13_BASE 0xA419ECull
1337  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
1338  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
1339  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_14_BASE 0xA41A3Cull
1340  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
1341  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
1342  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_15_BASE 0xA41A8Cull
1343  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
1344  #define DCORE0_TPC5_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
1345  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0xA41ADCull
1346  #define DCORE0_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
1347  #define DCORE0_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
1348  #define mmDCORE0_TPC5_EML_TPC_CFG_QM_BASE 0xA41AE4ull
1349  #define DCORE0_TPC5_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
1350  #define DCORE0_TPC5_EML_TPC_CFG_QM_SECTION 0x31C0
1351  #define mmDCORE0_TPC5_EML_TPC_CFG_AXUSER_BASE 0xA41E00ull
1352  #define DCORE0_TPC5_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
1353  #define DCORE0_TPC5_EML_TPC_CFG_AXUSER_SECTION 0x8000
1354  #define mmDCORE0_TPC5_EML_TPC_CFG_SPECIAL_BASE 0xA41E80ull
1355  #define DCORE0_TPC5_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
1356  #define DCORE0_TPC5_EML_TPC_CFG_SPECIAL_SECTION 0x1800
1357  #define mmDCORE0_TPC5_EML_QM_DCCM_BASE 0xA42000ull
1358  #define DCORE0_TPC5_EML_QM_DCCM_MAX_OFFSET 0x4000
1359  #define DCORE0_TPC5_EML_QM_DCCM_SECTION 0x8000
1360  #define mmDCORE0_TPC5_EML_QM_ARCAUX_BASE 0xA4A000ull
1361  #define DCORE0_TPC5_EML_QM_ARCAUX_MAX_OFFSET 0x1000
1362  #define DCORE0_TPC5_EML_QM_ARCAUX_SECTION 0xE800
1363  #define mmDCORE0_TPC5_EML_QM_ARCAUX_SPECIAL_BASE 0xA4AE80ull
1364  #define DCORE0_TPC5_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
1365  #define DCORE0_TPC5_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
1366  #define mmDCORE0_TPC5_EML_TPC_QM_BASE 0xA4C000ull
1367  #define DCORE0_TPC5_EML_TPC_QM_MAX_OFFSET 0x1000
1368  #define DCORE0_TPC5_EML_TPC_QM_SECTION 0x9000
1369  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0xA4C900ull
1370  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
1371  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
1372  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0xA4C908ull
1373  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
1374  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
1375  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0xA4C910ull
1376  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
1377  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
1378  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0xA4C918ull
1379  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
1380  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
1381  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0xA4C920ull
1382  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
1383  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
1384  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0xA4C928ull
1385  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
1386  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
1387  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0xA4C930ull
1388  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
1389  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
1390  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0xA4C938ull
1391  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
1392  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
1393  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0xA4C940ull
1394  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
1395  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
1396  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0xA4C948ull
1397  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
1398  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
1399  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0xA4C950ull
1400  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
1401  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
1402  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0xA4C958ull
1403  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
1404  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
1405  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0xA4C960ull
1406  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
1407  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
1408  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0xA4C968ull
1409  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
1410  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
1411  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0xA4C970ull
1412  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
1413  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
1414  #define mmDCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0xA4C978ull
1415  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
1416  #define DCORE0_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
1417  #define mmDCORE0_TPC5_EML_TPC_QM_AXUSER_SECURED_BASE 0xA4CB00ull
1418  #define DCORE0_TPC5_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
1419  #define DCORE0_TPC5_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
1420  #define mmDCORE0_TPC5_EML_TPC_QM_AXUSER_NONSECURED_BASE 0xA4CB80ull
1421  #define DCORE0_TPC5_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
1422  #define DCORE0_TPC5_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
1423  #define mmDCORE0_TPC5_EML_TPC_QM_DBG_HBW_BASE 0xA4CC00ull
1424  #define DCORE0_TPC5_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
1425  #define DCORE0_TPC5_EML_TPC_QM_DBG_HBW_SECTION 0x8000
1426  #define mmDCORE0_TPC5_EML_TPC_QM_DBG_LBW_BASE 0xA4CC80ull
1427  #define DCORE0_TPC5_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
1428  #define DCORE0_TPC5_EML_TPC_QM_DBG_LBW_SECTION 0x1000
1429  #define mmDCORE0_TPC5_EML_TPC_QM_CGM_BASE 0xA4CD80ull
1430  #define DCORE0_TPC5_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
1431  #define DCORE0_TPC5_EML_TPC_QM_CGM_SECTION 0x1000
1432  #define mmDCORE0_TPC5_EML_TPC_QM_SPECIAL_BASE 0xA4CE80ull
1433  #define DCORE0_TPC5_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
1434  #define DCORE0_TPC5_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
1435  #define mmDCORE0_TPC5_EML_CS_BASE 0xBFF000ull
1436  #define DCORE0_TPC5_EML_CS_MAX_OFFSET 0x1000
1437  #define DCORE0_TPC5_EML_CS_SECTION 0x1000
1438  #define mmDCORE0_TPC6_ROM_TABLE_BASE 0xC00000ull
1439  #define DCORE0_TPC6_ROM_TABLE_MAX_OFFSET 0x1000
1440  #define DCORE0_TPC6_ROM_TABLE_SECTION 0x1000
1441  #define mmDCORE0_TPC6_EML_SPMU_BASE 0xC01000ull
1442  #define DCORE0_TPC6_EML_SPMU_MAX_OFFSET 0x1000
1443  #define DCORE0_TPC6_EML_SPMU_SECTION 0x1000
1444  #define mmDCORE0_TPC6_EML_ETF_BASE 0xC02000ull
1445  #define DCORE0_TPC6_EML_ETF_MAX_OFFSET 0x1000
1446  #define DCORE0_TPC6_EML_ETF_SECTION 0x1000
1447  #define mmDCORE0_TPC6_EML_STM_BASE 0xC03000ull
1448  #define DCORE0_TPC6_EML_STM_MAX_OFFSET 0x1000
1449  #define DCORE0_TPC6_EML_STM_SECTION 0x2000
1450  #define mmDCORE0_TPC6_EML_CTI_BASE 0xC05000ull
1451  #define DCORE0_TPC6_EML_CTI_MAX_OFFSET 0x1000
1452  #define DCORE0_TPC6_EML_CTI_SECTION 0x1000
1453  #define mmDCORE0_TPC6_EML_FUNNEL_BASE 0xC06000ull
1454  #define DCORE0_TPC6_EML_FUNNEL_MAX_OFFSET 0x1000
1455  #define DCORE0_TPC6_EML_FUNNEL_SECTION 0x1000
1456  #define mmDCORE0_TPC6_EML_BUSMON_0_BASE 0xC07000ull
1457  #define DCORE0_TPC6_EML_BUSMON_0_MAX_OFFSET 0x1000
1458  #define DCORE0_TPC6_EML_BUSMON_0_SECTION 0x1000
1459  #define mmDCORE0_TPC6_EML_BUSMON_1_BASE 0xC08000ull
1460  #define DCORE0_TPC6_EML_BUSMON_1_MAX_OFFSET 0x1000
1461  #define DCORE0_TPC6_EML_BUSMON_1_SECTION 0x1000
1462  #define mmDCORE0_TPC6_EML_BUSMON_2_BASE 0xC09000ull
1463  #define DCORE0_TPC6_EML_BUSMON_2_MAX_OFFSET 0x1000
1464  #define DCORE0_TPC6_EML_BUSMON_2_SECTION 0x1000
1465  #define mmDCORE0_TPC6_EML_BUSMON_3_BASE 0xC0A000ull
1466  #define DCORE0_TPC6_EML_BUSMON_3_MAX_OFFSET 0x1000
1467  #define DCORE0_TPC6_EML_BUSMON_3_SECTION 0x1000
1468  #define mmDCORE0_TPC6_QM_ARC_RTT_BASE 0xC0B000ull
1469  #define DCORE0_TPC6_QM_ARC_RTT_MAX_OFFSET 0x1400
1470  #define DCORE0_TPC6_QM_ARC_RTT_SECTION 0x35000
1471  #define mmDCORE0_TPC6_EML_CFG_BASE 0xC40000ull
1472  #define DCORE0_TPC6_EML_CFG_MAX_OFFSET 0x1000
1473  #define DCORE0_TPC6_EML_CFG_SECTION 0xE800
1474  #define mmDCORE0_TPC6_EML_CFG_SPECIAL_BASE 0xC40E80ull
1475  #define DCORE0_TPC6_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
1476  #define DCORE0_TPC6_EML_CFG_SPECIAL_SECTION 0x1800
1477  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0xC41000ull
1478  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
1479  #define DCORE0_TPC6_EML_CFG_SPECIAL_SECTION 0x1800
1480  #define mmDCORE0_TPC6_EML_TPC_CFG_BASE 0xC41000ull
1481  #define DCORE0_TPC6_EML_TPC_CFG_MAX_OFFSET 0x1000
1482  #define DCORE0_TPC6_EML_TPC_CFG_SECTION 0x5000
1483  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0xC41050ull
1484  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
1485  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
1486  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0xC410A0ull
1487  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
1488  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
1489  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0xC410F0ull
1490  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
1491  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
1492  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0xC41140ull
1493  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
1494  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
1495  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0xC41190ull
1496  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
1497  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
1498  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0xC411E0ull
1499  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
1500  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
1501  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0xC41230ull
1502  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
1503  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
1504  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0xC41280ull
1505  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
1506  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
1507  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0xC412D0ull
1508  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
1509  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
1510  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0xC41320ull
1511  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
1512  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
1513  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0xC41370ull
1514  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
1515  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
1516  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0xC413C0ull
1517  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
1518  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
1519  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0xC41410ull
1520  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
1521  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
1522  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0xC41460ull
1523  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
1524  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
1525  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0xC414B0ull
1526  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
1527  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
1528  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0xC41500ull
1529  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
1530  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
1531  #define mmDCORE0_TPC6_EML_TPC_CFG_KERNEL_BASE 0xC41508ull
1532  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
1533  #define DCORE0_TPC6_EML_TPC_CFG_KERNEL_SECTION 0xD400
1534  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_0_BASE 0xC415DCull
1535  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
1536  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
1537  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_1_BASE 0xC4162Cull
1538  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
1539  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
1540  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_2_BASE 0xC4167Cull
1541  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
1542  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
1543  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_3_BASE 0xC416CCull
1544  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
1545  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
1546  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_4_BASE 0xC4171Cull
1547  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
1548  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
1549  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_5_BASE 0xC4176Cull
1550  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
1551  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
1552  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_6_BASE 0xC417BCull
1553  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
1554  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
1555  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_7_BASE 0xC4180Cull
1556  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
1557  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
1558  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_8_BASE 0xC4185Cull
1559  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
1560  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
1561  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_9_BASE 0xC418ACull
1562  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
1563  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
1564  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_10_BASE 0xC418FCull
1565  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
1566  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
1567  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_11_BASE 0xC4194Cull
1568  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
1569  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
1570  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_12_BASE 0xC4199Cull
1571  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
1572  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
1573  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_13_BASE 0xC419ECull
1574  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
1575  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
1576  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_14_BASE 0xC41A3Cull
1577  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
1578  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
1579  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_15_BASE 0xC41A8Cull
1580  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
1581  #define DCORE0_TPC6_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
1582  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0xC41ADCull
1583  #define DCORE0_TPC6_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
1584  #define DCORE0_TPC6_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
1585  #define mmDCORE0_TPC6_EML_TPC_CFG_QM_BASE 0xC41AE4ull
1586  #define DCORE0_TPC6_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
1587  #define DCORE0_TPC6_EML_TPC_CFG_QM_SECTION 0x31C0
1588  #define mmDCORE0_TPC6_EML_TPC_CFG_AXUSER_BASE 0xC41E00ull
1589  #define DCORE0_TPC6_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
1590  #define DCORE0_TPC6_EML_TPC_CFG_AXUSER_SECTION 0x8000
1591  #define mmDCORE0_TPC6_EML_TPC_CFG_SPECIAL_BASE 0xC41E80ull
1592  #define DCORE0_TPC6_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
1593  #define DCORE0_TPC6_EML_TPC_CFG_SPECIAL_SECTION 0x1800
1594  #define mmDCORE0_TPC6_EML_QM_DCCM_BASE 0xC42000ull
1595  #define DCORE0_TPC6_EML_QM_DCCM_MAX_OFFSET 0x4000
1596  #define DCORE0_TPC6_EML_QM_DCCM_SECTION 0x8000
1597  #define mmDCORE0_TPC6_EML_QM_ARCAUX_BASE 0xC4A000ull
1598  #define DCORE0_TPC6_EML_QM_ARCAUX_MAX_OFFSET 0x1000
1599  #define DCORE0_TPC6_EML_QM_ARCAUX_SECTION 0xE800
1600  #define mmDCORE0_TPC6_EML_QM_ARCAUX_SPECIAL_BASE 0xC4AE80ull
1601  #define DCORE0_TPC6_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
1602  #define DCORE0_TPC6_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
1603  #define mmDCORE0_TPC6_EML_TPC_QM_BASE 0xC4C000ull
1604  #define DCORE0_TPC6_EML_TPC_QM_MAX_OFFSET 0x1000
1605  #define DCORE0_TPC6_EML_TPC_QM_SECTION 0x9000
1606  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0xC4C900ull
1607  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
1608  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
1609  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0xC4C908ull
1610  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
1611  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
1612  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0xC4C910ull
1613  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
1614  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
1615  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0xC4C918ull
1616  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
1617  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
1618  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0xC4C920ull
1619  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
1620  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
1621  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0xC4C928ull
1622  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
1623  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
1624  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0xC4C930ull
1625  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
1626  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
1627  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0xC4C938ull
1628  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
1629  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
1630  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0xC4C940ull
1631  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
1632  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
1633  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0xC4C948ull
1634  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
1635  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
1636  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0xC4C950ull
1637  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
1638  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
1639  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0xC4C958ull
1640  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
1641  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
1642  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0xC4C960ull
1643  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
1644  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
1645  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0xC4C968ull
1646  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
1647  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
1648  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0xC4C970ull
1649  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
1650  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
1651  #define mmDCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0xC4C978ull
1652  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
1653  #define DCORE0_TPC6_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
1654  #define mmDCORE0_TPC6_EML_TPC_QM_AXUSER_SECURED_BASE 0xC4CB00ull
1655  #define DCORE0_TPC6_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
1656  #define DCORE0_TPC6_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
1657  #define mmDCORE0_TPC6_EML_TPC_QM_AXUSER_NONSECURED_BASE 0xC4CB80ull
1658  #define DCORE0_TPC6_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
1659  #define DCORE0_TPC6_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
1660  #define mmDCORE0_TPC6_EML_TPC_QM_DBG_HBW_BASE 0xC4CC00ull
1661  #define DCORE0_TPC6_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
1662  #define DCORE0_TPC6_EML_TPC_QM_DBG_HBW_SECTION 0x8000
1663  #define mmDCORE0_TPC6_EML_TPC_QM_DBG_LBW_BASE 0xC4CC80ull
1664  #define DCORE0_TPC6_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
1665  #define DCORE0_TPC6_EML_TPC_QM_DBG_LBW_SECTION 0x1000
1666  #define mmDCORE0_TPC6_EML_TPC_QM_CGM_BASE 0xC4CD80ull
1667  #define DCORE0_TPC6_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
1668  #define DCORE0_TPC6_EML_TPC_QM_CGM_SECTION 0x1000
1669  #define mmDCORE0_TPC6_EML_TPC_QM_SPECIAL_BASE 0xC4CE80ull
1670  #define DCORE0_TPC6_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
1671  #define DCORE0_TPC6_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
1672  #define mmDCORE0_TPC6_EML_CS_BASE 0xDFF000ull
1673  #define DCORE0_TPC6_EML_CS_MAX_OFFSET 0x1000
1674  #define DCORE0_TPC6_EML_CS_SECTION 0x201000
1675  #define mmDCORE1_TPC0_ROM_TABLE_BASE 0x1000000ull
1676  #define DCORE1_TPC0_ROM_TABLE_MAX_OFFSET 0x1000
1677  #define DCORE1_TPC0_ROM_TABLE_SECTION 0x1000
1678  #define mmDCORE1_TPC0_EML_SPMU_BASE 0x1001000ull
1679  #define DCORE1_TPC0_EML_SPMU_MAX_OFFSET 0x1000
1680  #define DCORE1_TPC0_EML_SPMU_SECTION 0x1000
1681  #define mmDCORE1_TPC0_EML_ETF_BASE 0x1002000ull
1682  #define DCORE1_TPC0_EML_ETF_MAX_OFFSET 0x1000
1683  #define DCORE1_TPC0_EML_ETF_SECTION 0x1000
1684  #define mmDCORE1_TPC0_EML_STM_BASE 0x1003000ull
1685  #define DCORE1_TPC0_EML_STM_MAX_OFFSET 0x1000
1686  #define DCORE1_TPC0_EML_STM_SECTION 0x2000
1687  #define mmDCORE1_TPC0_EML_CTI_BASE 0x1005000ull
1688  #define DCORE1_TPC0_EML_CTI_MAX_OFFSET 0x1000
1689  #define DCORE1_TPC0_EML_CTI_SECTION 0x1000
1690  #define mmDCORE1_TPC0_EML_FUNNEL_BASE 0x1006000ull
1691  #define DCORE1_TPC0_EML_FUNNEL_MAX_OFFSET 0x1000
1692  #define DCORE1_TPC0_EML_FUNNEL_SECTION 0x1000
1693  #define mmDCORE1_TPC0_EML_BUSMON_0_BASE 0x1007000ull
1694  #define DCORE1_TPC0_EML_BUSMON_0_MAX_OFFSET 0x1000
1695  #define DCORE1_TPC0_EML_BUSMON_0_SECTION 0x1000
1696  #define mmDCORE1_TPC0_EML_BUSMON_1_BASE 0x1008000ull
1697  #define DCORE1_TPC0_EML_BUSMON_1_MAX_OFFSET 0x1000
1698  #define DCORE1_TPC0_EML_BUSMON_1_SECTION 0x1000
1699  #define mmDCORE1_TPC0_EML_BUSMON_2_BASE 0x1009000ull
1700  #define DCORE1_TPC0_EML_BUSMON_2_MAX_OFFSET 0x1000
1701  #define DCORE1_TPC0_EML_BUSMON_2_SECTION 0x1000
1702  #define mmDCORE1_TPC0_EML_BUSMON_3_BASE 0x100A000ull
1703  #define DCORE1_TPC0_EML_BUSMON_3_MAX_OFFSET 0x1000
1704  #define DCORE1_TPC0_EML_BUSMON_3_SECTION 0x1000
1705  #define mmDCORE1_TPC0_QM_ARC_RTT_BASE 0x100B000ull
1706  #define DCORE1_TPC0_QM_ARC_RTT_MAX_OFFSET 0x1400
1707  #define DCORE1_TPC0_QM_ARC_RTT_SECTION 0x35000
1708  #define mmDCORE1_TPC0_EML_CFG_BASE 0x1040000ull
1709  #define DCORE1_TPC0_EML_CFG_MAX_OFFSET 0x1000
1710  #define DCORE1_TPC0_EML_CFG_SECTION 0xE800
1711  #define mmDCORE1_TPC0_EML_CFG_SPECIAL_BASE 0x1040E80ull
1712  #define DCORE1_TPC0_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
1713  #define DCORE1_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
1714  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x1041000ull
1715  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
1716  #define DCORE1_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
1717  #define mmDCORE1_TPC0_EML_TPC_CFG_BASE 0x1041000ull
1718  #define DCORE1_TPC0_EML_TPC_CFG_MAX_OFFSET 0x1000
1719  #define DCORE1_TPC0_EML_TPC_CFG_SECTION 0x5000
1720  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x1041050ull
1721  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
1722  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
1723  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x10410A0ull
1724  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
1725  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
1726  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x10410F0ull
1727  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
1728  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
1729  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x1041140ull
1730  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
1731  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
1732  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x1041190ull
1733  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
1734  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
1735  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x10411E0ull
1736  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
1737  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
1738  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x1041230ull
1739  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
1740  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
1741  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x1041280ull
1742  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
1743  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
1744  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x10412D0ull
1745  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
1746  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
1747  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x1041320ull
1748  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
1749  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
1750  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x1041370ull
1751  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
1752  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
1753  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x10413C0ull
1754  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
1755  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
1756  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x1041410ull
1757  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
1758  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
1759  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x1041460ull
1760  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
1761  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
1762  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x10414B0ull
1763  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
1764  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
1765  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x1041500ull
1766  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
1767  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
1768  #define mmDCORE1_TPC0_EML_TPC_CFG_KERNEL_BASE 0x1041508ull
1769  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
1770  #define DCORE1_TPC0_EML_TPC_CFG_KERNEL_SECTION 0xD400
1771  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_0_BASE 0x10415DCull
1772  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
1773  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
1774  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_1_BASE 0x104162Cull
1775  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
1776  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
1777  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_2_BASE 0x104167Cull
1778  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
1779  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
1780  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_3_BASE 0x10416CCull
1781  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
1782  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
1783  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_4_BASE 0x104171Cull
1784  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
1785  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
1786  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_5_BASE 0x104176Cull
1787  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
1788  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
1789  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_6_BASE 0x10417BCull
1790  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
1791  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
1792  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_7_BASE 0x104180Cull
1793  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
1794  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
1795  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_8_BASE 0x104185Cull
1796  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
1797  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
1798  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_9_BASE 0x10418ACull
1799  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
1800  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
1801  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_10_BASE 0x10418FCull
1802  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
1803  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
1804  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_11_BASE 0x104194Cull
1805  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
1806  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
1807  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_12_BASE 0x104199Cull
1808  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
1809  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
1810  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_13_BASE 0x10419ECull
1811  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
1812  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
1813  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_14_BASE 0x1041A3Cull
1814  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
1815  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
1816  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_15_BASE 0x1041A8Cull
1817  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
1818  #define DCORE1_TPC0_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
1819  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x1041ADCull
1820  #define DCORE1_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
1821  #define DCORE1_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
1822  #define mmDCORE1_TPC0_EML_TPC_CFG_QM_BASE 0x1041AE4ull
1823  #define DCORE1_TPC0_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
1824  #define DCORE1_TPC0_EML_TPC_CFG_QM_SECTION 0x31C0
1825  #define mmDCORE1_TPC0_EML_TPC_CFG_AXUSER_BASE 0x1041E00ull
1826  #define DCORE1_TPC0_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
1827  #define DCORE1_TPC0_EML_TPC_CFG_AXUSER_SECTION 0x8000
1828  #define mmDCORE1_TPC0_EML_TPC_CFG_SPECIAL_BASE 0x1041E80ull
1829  #define DCORE1_TPC0_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
1830  #define DCORE1_TPC0_EML_TPC_CFG_SPECIAL_SECTION 0x1800
1831  #define mmDCORE1_TPC0_EML_QM_DCCM_BASE 0x1042000ull
1832  #define DCORE1_TPC0_EML_QM_DCCM_MAX_OFFSET 0x4000
1833  #define DCORE1_TPC0_EML_QM_DCCM_SECTION 0x8000
1834  #define mmDCORE1_TPC0_EML_QM_ARCAUX_BASE 0x104A000ull
1835  #define DCORE1_TPC0_EML_QM_ARCAUX_MAX_OFFSET 0x1000
1836  #define DCORE1_TPC0_EML_QM_ARCAUX_SECTION 0xE800
1837  #define mmDCORE1_TPC0_EML_QM_ARCAUX_SPECIAL_BASE 0x104AE80ull
1838  #define DCORE1_TPC0_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
1839  #define DCORE1_TPC0_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
1840  #define mmDCORE1_TPC0_EML_TPC_QM_BASE 0x104C000ull
1841  #define DCORE1_TPC0_EML_TPC_QM_MAX_OFFSET 0x1000
1842  #define DCORE1_TPC0_EML_TPC_QM_SECTION 0x9000
1843  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x104C900ull
1844  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
1845  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
1846  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x104C908ull
1847  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
1848  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
1849  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x104C910ull
1850  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
1851  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
1852  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x104C918ull
1853  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
1854  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
1855  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x104C920ull
1856  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
1857  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
1858  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x104C928ull
1859  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
1860  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
1861  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x104C930ull
1862  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
1863  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
1864  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x104C938ull
1865  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
1866  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
1867  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x104C940ull
1868  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
1869  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
1870  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x104C948ull
1871  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
1872  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
1873  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x104C950ull
1874  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
1875  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
1876  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x104C958ull
1877  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
1878  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
1879  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x104C960ull
1880  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
1881  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
1882  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x104C968ull
1883  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
1884  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
1885  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x104C970ull
1886  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
1887  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
1888  #define mmDCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x104C978ull
1889  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
1890  #define DCORE1_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
1891  #define mmDCORE1_TPC0_EML_TPC_QM_AXUSER_SECURED_BASE 0x104CB00ull
1892  #define DCORE1_TPC0_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
1893  #define DCORE1_TPC0_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
1894  #define mmDCORE1_TPC0_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x104CB80ull
1895  #define DCORE1_TPC0_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
1896  #define DCORE1_TPC0_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
1897  #define mmDCORE1_TPC0_EML_TPC_QM_DBG_HBW_BASE 0x104CC00ull
1898  #define DCORE1_TPC0_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
1899  #define DCORE1_TPC0_EML_TPC_QM_DBG_HBW_SECTION 0x8000
1900  #define mmDCORE1_TPC0_EML_TPC_QM_DBG_LBW_BASE 0x104CC80ull
1901  #define DCORE1_TPC0_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
1902  #define DCORE1_TPC0_EML_TPC_QM_DBG_LBW_SECTION 0x1000
1903  #define mmDCORE1_TPC0_EML_TPC_QM_CGM_BASE 0x104CD80ull
1904  #define DCORE1_TPC0_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
1905  #define DCORE1_TPC0_EML_TPC_QM_CGM_SECTION 0x1000
1906  #define mmDCORE1_TPC0_EML_TPC_QM_SPECIAL_BASE 0x104CE80ull
1907  #define DCORE1_TPC0_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
1908  #define DCORE1_TPC0_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
1909  #define mmDCORE1_TPC0_EML_CS_BASE 0x11FF000ull
1910  #define DCORE1_TPC0_EML_CS_MAX_OFFSET 0x1000
1911  #define DCORE1_TPC0_EML_CS_SECTION 0x1000
1912  #define mmDCORE1_TPC1_ROM_TABLE_BASE 0x1200000ull
1913  #define DCORE1_TPC1_ROM_TABLE_MAX_OFFSET 0x1000
1914  #define DCORE1_TPC1_ROM_TABLE_SECTION 0x1000
1915  #define mmDCORE1_TPC1_EML_SPMU_BASE 0x1201000ull
1916  #define DCORE1_TPC1_EML_SPMU_MAX_OFFSET 0x1000
1917  #define DCORE1_TPC1_EML_SPMU_SECTION 0x1000
1918  #define mmDCORE1_TPC1_EML_ETF_BASE 0x1202000ull
1919  #define DCORE1_TPC1_EML_ETF_MAX_OFFSET 0x1000
1920  #define DCORE1_TPC1_EML_ETF_SECTION 0x1000
1921  #define mmDCORE1_TPC1_EML_STM_BASE 0x1203000ull
1922  #define DCORE1_TPC1_EML_STM_MAX_OFFSET 0x1000
1923  #define DCORE1_TPC1_EML_STM_SECTION 0x2000
1924  #define mmDCORE1_TPC1_EML_CTI_BASE 0x1205000ull
1925  #define DCORE1_TPC1_EML_CTI_MAX_OFFSET 0x1000
1926  #define DCORE1_TPC1_EML_CTI_SECTION 0x1000
1927  #define mmDCORE1_TPC1_EML_FUNNEL_BASE 0x1206000ull
1928  #define DCORE1_TPC1_EML_FUNNEL_MAX_OFFSET 0x1000
1929  #define DCORE1_TPC1_EML_FUNNEL_SECTION 0x1000
1930  #define mmDCORE1_TPC1_EML_BUSMON_0_BASE 0x1207000ull
1931  #define DCORE1_TPC1_EML_BUSMON_0_MAX_OFFSET 0x1000
1932  #define DCORE1_TPC1_EML_BUSMON_0_SECTION 0x1000
1933  #define mmDCORE1_TPC1_EML_BUSMON_1_BASE 0x1208000ull
1934  #define DCORE1_TPC1_EML_BUSMON_1_MAX_OFFSET 0x1000
1935  #define DCORE1_TPC1_EML_BUSMON_1_SECTION 0x1000
1936  #define mmDCORE1_TPC1_EML_BUSMON_2_BASE 0x1209000ull
1937  #define DCORE1_TPC1_EML_BUSMON_2_MAX_OFFSET 0x1000
1938  #define DCORE1_TPC1_EML_BUSMON_2_SECTION 0x1000
1939  #define mmDCORE1_TPC1_EML_BUSMON_3_BASE 0x120A000ull
1940  #define DCORE1_TPC1_EML_BUSMON_3_MAX_OFFSET 0x1000
1941  #define DCORE1_TPC1_EML_BUSMON_3_SECTION 0x1000
1942  #define mmDCORE1_TPC1_QM_ARC_RTT_BASE 0x120B000ull
1943  #define DCORE1_TPC1_QM_ARC_RTT_MAX_OFFSET 0x1400
1944  #define DCORE1_TPC1_QM_ARC_RTT_SECTION 0x35000
1945  #define mmDCORE1_TPC1_EML_CFG_BASE 0x1240000ull
1946  #define DCORE1_TPC1_EML_CFG_MAX_OFFSET 0x1000
1947  #define DCORE1_TPC1_EML_CFG_SECTION 0xE800
1948  #define mmDCORE1_TPC1_EML_CFG_SPECIAL_BASE 0x1240E80ull
1949  #define DCORE1_TPC1_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
1950  #define DCORE1_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
1951  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x1241000ull
1952  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
1953  #define DCORE1_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
1954  #define mmDCORE1_TPC1_EML_TPC_CFG_BASE 0x1241000ull
1955  #define DCORE1_TPC1_EML_TPC_CFG_MAX_OFFSET 0x1000
1956  #define DCORE1_TPC1_EML_TPC_CFG_SECTION 0x5000
1957  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x1241050ull
1958  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
1959  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
1960  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x12410A0ull
1961  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
1962  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
1963  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x12410F0ull
1964  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
1965  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
1966  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x1241140ull
1967  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
1968  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
1969  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x1241190ull
1970  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
1971  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
1972  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x12411E0ull
1973  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
1974  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
1975  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x1241230ull
1976  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
1977  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
1978  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x1241280ull
1979  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
1980  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
1981  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x12412D0ull
1982  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
1983  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
1984  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x1241320ull
1985  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
1986  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
1987  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x1241370ull
1988  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
1989  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
1990  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x12413C0ull
1991  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
1992  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
1993  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x1241410ull
1994  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
1995  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
1996  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x1241460ull
1997  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
1998  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
1999  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x12414B0ull
2000  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
2001  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
2002  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x1241500ull
2003  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
2004  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
2005  #define mmDCORE1_TPC1_EML_TPC_CFG_KERNEL_BASE 0x1241508ull
2006  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
2007  #define DCORE1_TPC1_EML_TPC_CFG_KERNEL_SECTION 0xD400
2008  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_0_BASE 0x12415DCull
2009  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
2010  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
2011  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_1_BASE 0x124162Cull
2012  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
2013  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
2014  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_2_BASE 0x124167Cull
2015  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
2016  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
2017  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_3_BASE 0x12416CCull
2018  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
2019  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
2020  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_4_BASE 0x124171Cull
2021  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
2022  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
2023  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_5_BASE 0x124176Cull
2024  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
2025  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
2026  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_6_BASE 0x12417BCull
2027  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
2028  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
2029  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_7_BASE 0x124180Cull
2030  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
2031  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
2032  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_8_BASE 0x124185Cull
2033  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
2034  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
2035  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_9_BASE 0x12418ACull
2036  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
2037  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
2038  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_10_BASE 0x12418FCull
2039  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
2040  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
2041  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_11_BASE 0x124194Cull
2042  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
2043  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
2044  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_12_BASE 0x124199Cull
2045  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
2046  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
2047  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_13_BASE 0x12419ECull
2048  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
2049  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
2050  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_14_BASE 0x1241A3Cull
2051  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
2052  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
2053  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_15_BASE 0x1241A8Cull
2054  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
2055  #define DCORE1_TPC1_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
2056  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x1241ADCull
2057  #define DCORE1_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
2058  #define DCORE1_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
2059  #define mmDCORE1_TPC1_EML_TPC_CFG_QM_BASE 0x1241AE4ull
2060  #define DCORE1_TPC1_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
2061  #define DCORE1_TPC1_EML_TPC_CFG_QM_SECTION 0x31C0
2062  #define mmDCORE1_TPC1_EML_TPC_CFG_AXUSER_BASE 0x1241E00ull
2063  #define DCORE1_TPC1_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
2064  #define DCORE1_TPC1_EML_TPC_CFG_AXUSER_SECTION 0x8000
2065  #define mmDCORE1_TPC1_EML_TPC_CFG_SPECIAL_BASE 0x1241E80ull
2066  #define DCORE1_TPC1_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
2067  #define DCORE1_TPC1_EML_TPC_CFG_SPECIAL_SECTION 0x1800
2068  #define mmDCORE1_TPC1_EML_QM_DCCM_BASE 0x1242000ull
2069  #define DCORE1_TPC1_EML_QM_DCCM_MAX_OFFSET 0x4000
2070  #define DCORE1_TPC1_EML_QM_DCCM_SECTION 0x8000
2071  #define mmDCORE1_TPC1_EML_QM_ARCAUX_BASE 0x124A000ull
2072  #define DCORE1_TPC1_EML_QM_ARCAUX_MAX_OFFSET 0x1000
2073  #define DCORE1_TPC1_EML_QM_ARCAUX_SECTION 0xE800
2074  #define mmDCORE1_TPC1_EML_QM_ARCAUX_SPECIAL_BASE 0x124AE80ull
2075  #define DCORE1_TPC1_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
2076  #define DCORE1_TPC1_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
2077  #define mmDCORE1_TPC1_EML_TPC_QM_BASE 0x124C000ull
2078  #define DCORE1_TPC1_EML_TPC_QM_MAX_OFFSET 0x1000
2079  #define DCORE1_TPC1_EML_TPC_QM_SECTION 0x9000
2080  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x124C900ull
2081  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
2082  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
2083  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x124C908ull
2084  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
2085  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
2086  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x124C910ull
2087  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
2088  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
2089  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x124C918ull
2090  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
2091  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
2092  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x124C920ull
2093  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
2094  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
2095  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x124C928ull
2096  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
2097  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
2098  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x124C930ull
2099  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
2100  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
2101  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x124C938ull
2102  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
2103  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
2104  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x124C940ull
2105  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
2106  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
2107  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x124C948ull
2108  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
2109  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
2110  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x124C950ull
2111  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
2112  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
2113  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x124C958ull
2114  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
2115  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
2116  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x124C960ull
2117  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
2118  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
2119  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x124C968ull
2120  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
2121  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
2122  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x124C970ull
2123  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
2124  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
2125  #define mmDCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x124C978ull
2126  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
2127  #define DCORE1_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
2128  #define mmDCORE1_TPC1_EML_TPC_QM_AXUSER_SECURED_BASE 0x124CB00ull
2129  #define DCORE1_TPC1_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
2130  #define DCORE1_TPC1_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
2131  #define mmDCORE1_TPC1_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x124CB80ull
2132  #define DCORE1_TPC1_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
2133  #define DCORE1_TPC1_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
2134  #define mmDCORE1_TPC1_EML_TPC_QM_DBG_HBW_BASE 0x124CC00ull
2135  #define DCORE1_TPC1_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
2136  #define DCORE1_TPC1_EML_TPC_QM_DBG_HBW_SECTION 0x8000
2137  #define mmDCORE1_TPC1_EML_TPC_QM_DBG_LBW_BASE 0x124CC80ull
2138  #define DCORE1_TPC1_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
2139  #define DCORE1_TPC1_EML_TPC_QM_DBG_LBW_SECTION 0x1000
2140  #define mmDCORE1_TPC1_EML_TPC_QM_CGM_BASE 0x124CD80ull
2141  #define DCORE1_TPC1_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
2142  #define DCORE1_TPC1_EML_TPC_QM_CGM_SECTION 0x1000
2143  #define mmDCORE1_TPC1_EML_TPC_QM_SPECIAL_BASE 0x124CE80ull
2144  #define DCORE1_TPC1_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
2145  #define DCORE1_TPC1_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
2146  #define mmDCORE1_TPC1_EML_CS_BASE 0x13FF000ull
2147  #define DCORE1_TPC1_EML_CS_MAX_OFFSET 0x1000
2148  #define DCORE1_TPC1_EML_CS_SECTION 0x1000
2149  #define mmDCORE1_TPC2_ROM_TABLE_BASE 0x1400000ull
2150  #define DCORE1_TPC2_ROM_TABLE_MAX_OFFSET 0x1000
2151  #define DCORE1_TPC2_ROM_TABLE_SECTION 0x1000
2152  #define mmDCORE1_TPC2_EML_SPMU_BASE 0x1401000ull
2153  #define DCORE1_TPC2_EML_SPMU_MAX_OFFSET 0x1000
2154  #define DCORE1_TPC2_EML_SPMU_SECTION 0x1000
2155  #define mmDCORE1_TPC2_EML_ETF_BASE 0x1402000ull
2156  #define DCORE1_TPC2_EML_ETF_MAX_OFFSET 0x1000
2157  #define DCORE1_TPC2_EML_ETF_SECTION 0x1000
2158  #define mmDCORE1_TPC2_EML_STM_BASE 0x1403000ull
2159  #define DCORE1_TPC2_EML_STM_MAX_OFFSET 0x1000
2160  #define DCORE1_TPC2_EML_STM_SECTION 0x2000
2161  #define mmDCORE1_TPC2_EML_CTI_BASE 0x1405000ull
2162  #define DCORE1_TPC2_EML_CTI_MAX_OFFSET 0x1000
2163  #define DCORE1_TPC2_EML_CTI_SECTION 0x1000
2164  #define mmDCORE1_TPC2_EML_FUNNEL_BASE 0x1406000ull
2165  #define DCORE1_TPC2_EML_FUNNEL_MAX_OFFSET 0x1000
2166  #define DCORE1_TPC2_EML_FUNNEL_SECTION 0x1000
2167  #define mmDCORE1_TPC2_EML_BUSMON_0_BASE 0x1407000ull
2168  #define DCORE1_TPC2_EML_BUSMON_0_MAX_OFFSET 0x1000
2169  #define DCORE1_TPC2_EML_BUSMON_0_SECTION 0x1000
2170  #define mmDCORE1_TPC2_EML_BUSMON_1_BASE 0x1408000ull
2171  #define DCORE1_TPC2_EML_BUSMON_1_MAX_OFFSET 0x1000
2172  #define DCORE1_TPC2_EML_BUSMON_1_SECTION 0x1000
2173  #define mmDCORE1_TPC2_EML_BUSMON_2_BASE 0x1409000ull
2174  #define DCORE1_TPC2_EML_BUSMON_2_MAX_OFFSET 0x1000
2175  #define DCORE1_TPC2_EML_BUSMON_2_SECTION 0x1000
2176  #define mmDCORE1_TPC2_EML_BUSMON_3_BASE 0x140A000ull
2177  #define DCORE1_TPC2_EML_BUSMON_3_MAX_OFFSET 0x1000
2178  #define DCORE1_TPC2_EML_BUSMON_3_SECTION 0x1000
2179  #define mmDCORE1_TPC2_QM_ARC_RTT_BASE 0x140B000ull
2180  #define DCORE1_TPC2_QM_ARC_RTT_MAX_OFFSET 0x1400
2181  #define DCORE1_TPC2_QM_ARC_RTT_SECTION 0x35000
2182  #define mmDCORE1_TPC2_EML_CFG_BASE 0x1440000ull
2183  #define DCORE1_TPC2_EML_CFG_MAX_OFFSET 0x1000
2184  #define DCORE1_TPC2_EML_CFG_SECTION 0xE800
2185  #define mmDCORE1_TPC2_EML_CFG_SPECIAL_BASE 0x1440E80ull
2186  #define DCORE1_TPC2_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
2187  #define DCORE1_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
2188  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x1441000ull
2189  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
2190  #define DCORE1_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
2191  #define mmDCORE1_TPC2_EML_TPC_CFG_BASE 0x1441000ull
2192  #define DCORE1_TPC2_EML_TPC_CFG_MAX_OFFSET 0x1000
2193  #define DCORE1_TPC2_EML_TPC_CFG_SECTION 0x5000
2194  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x1441050ull
2195  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
2196  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
2197  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x14410A0ull
2198  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
2199  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
2200  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x14410F0ull
2201  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
2202  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
2203  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x1441140ull
2204  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
2205  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
2206  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x1441190ull
2207  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
2208  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
2209  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x14411E0ull
2210  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
2211  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
2212  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x1441230ull
2213  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
2214  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
2215  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x1441280ull
2216  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
2217  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
2218  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x14412D0ull
2219  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
2220  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
2221  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x1441320ull
2222  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
2223  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
2224  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x1441370ull
2225  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
2226  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
2227  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x14413C0ull
2228  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
2229  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
2230  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x1441410ull
2231  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
2232  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
2233  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x1441460ull
2234  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
2235  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
2236  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x14414B0ull
2237  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
2238  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
2239  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x1441500ull
2240  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
2241  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
2242  #define mmDCORE1_TPC2_EML_TPC_CFG_KERNEL_BASE 0x1441508ull
2243  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
2244  #define DCORE1_TPC2_EML_TPC_CFG_KERNEL_SECTION 0xD400
2245  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_0_BASE 0x14415DCull
2246  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
2247  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
2248  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_1_BASE 0x144162Cull
2249  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
2250  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
2251  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_2_BASE 0x144167Cull
2252  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
2253  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
2254  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_3_BASE 0x14416CCull
2255  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
2256  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
2257  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_4_BASE 0x144171Cull
2258  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
2259  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
2260  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_5_BASE 0x144176Cull
2261  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
2262  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
2263  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_6_BASE 0x14417BCull
2264  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
2265  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
2266  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_7_BASE 0x144180Cull
2267  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
2268  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
2269  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_8_BASE 0x144185Cull
2270  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
2271  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
2272  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_9_BASE 0x14418ACull
2273  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
2274  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
2275  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_10_BASE 0x14418FCull
2276  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
2277  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
2278  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_11_BASE 0x144194Cull
2279  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
2280  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
2281  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_12_BASE 0x144199Cull
2282  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
2283  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
2284  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_13_BASE 0x14419ECull
2285  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
2286  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
2287  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_14_BASE 0x1441A3Cull
2288  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
2289  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
2290  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_15_BASE 0x1441A8Cull
2291  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
2292  #define DCORE1_TPC2_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
2293  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x1441ADCull
2294  #define DCORE1_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
2295  #define DCORE1_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
2296  #define mmDCORE1_TPC2_EML_TPC_CFG_QM_BASE 0x1441AE4ull
2297  #define DCORE1_TPC2_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
2298  #define DCORE1_TPC2_EML_TPC_CFG_QM_SECTION 0x31C0
2299  #define mmDCORE1_TPC2_EML_TPC_CFG_AXUSER_BASE 0x1441E00ull
2300  #define DCORE1_TPC2_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
2301  #define DCORE1_TPC2_EML_TPC_CFG_AXUSER_SECTION 0x8000
2302  #define mmDCORE1_TPC2_EML_TPC_CFG_SPECIAL_BASE 0x1441E80ull
2303  #define DCORE1_TPC2_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
2304  #define DCORE1_TPC2_EML_TPC_CFG_SPECIAL_SECTION 0x1800
2305  #define mmDCORE1_TPC2_EML_QM_DCCM_BASE 0x1442000ull
2306  #define DCORE1_TPC2_EML_QM_DCCM_MAX_OFFSET 0x4000
2307  #define DCORE1_TPC2_EML_QM_DCCM_SECTION 0x8000
2308  #define mmDCORE1_TPC2_EML_QM_ARCAUX_BASE 0x144A000ull
2309  #define DCORE1_TPC2_EML_QM_ARCAUX_MAX_OFFSET 0x1000
2310  #define DCORE1_TPC2_EML_QM_ARCAUX_SECTION 0xE800
2311  #define mmDCORE1_TPC2_EML_QM_ARCAUX_SPECIAL_BASE 0x144AE80ull
2312  #define DCORE1_TPC2_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
2313  #define DCORE1_TPC2_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
2314  #define mmDCORE1_TPC2_EML_TPC_QM_BASE 0x144C000ull
2315  #define DCORE1_TPC2_EML_TPC_QM_MAX_OFFSET 0x1000
2316  #define DCORE1_TPC2_EML_TPC_QM_SECTION 0x9000
2317  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x144C900ull
2318  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
2319  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
2320  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x144C908ull
2321  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
2322  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
2323  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x144C910ull
2324  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
2325  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
2326  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x144C918ull
2327  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
2328  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
2329  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x144C920ull
2330  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
2331  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
2332  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x144C928ull
2333  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
2334  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
2335  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x144C930ull
2336  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
2337  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
2338  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x144C938ull
2339  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
2340  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
2341  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x144C940ull
2342  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
2343  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
2344  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x144C948ull
2345  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
2346  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
2347  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x144C950ull
2348  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
2349  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
2350  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x144C958ull
2351  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
2352  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
2353  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x144C960ull
2354  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
2355  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
2356  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x144C968ull
2357  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
2358  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
2359  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x144C970ull
2360  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
2361  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
2362  #define mmDCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x144C978ull
2363  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
2364  #define DCORE1_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
2365  #define mmDCORE1_TPC2_EML_TPC_QM_AXUSER_SECURED_BASE 0x144CB00ull
2366  #define DCORE1_TPC2_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
2367  #define DCORE1_TPC2_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
2368  #define mmDCORE1_TPC2_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x144CB80ull
2369  #define DCORE1_TPC2_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
2370  #define DCORE1_TPC2_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
2371  #define mmDCORE1_TPC2_EML_TPC_QM_DBG_HBW_BASE 0x144CC00ull
2372  #define DCORE1_TPC2_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
2373  #define DCORE1_TPC2_EML_TPC_QM_DBG_HBW_SECTION 0x8000
2374  #define mmDCORE1_TPC2_EML_TPC_QM_DBG_LBW_BASE 0x144CC80ull
2375  #define DCORE1_TPC2_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
2376  #define DCORE1_TPC2_EML_TPC_QM_DBG_LBW_SECTION 0x1000
2377  #define mmDCORE1_TPC2_EML_TPC_QM_CGM_BASE 0x144CD80ull
2378  #define DCORE1_TPC2_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
2379  #define DCORE1_TPC2_EML_TPC_QM_CGM_SECTION 0x1000
2380  #define mmDCORE1_TPC2_EML_TPC_QM_SPECIAL_BASE 0x144CE80ull
2381  #define DCORE1_TPC2_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
2382  #define DCORE1_TPC2_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
2383  #define mmDCORE1_TPC2_EML_CS_BASE 0x15FF000ull
2384  #define DCORE1_TPC2_EML_CS_MAX_OFFSET 0x1000
2385  #define DCORE1_TPC2_EML_CS_SECTION 0x1000
2386  #define mmDCORE1_TPC3_ROM_TABLE_BASE 0x1600000ull
2387  #define DCORE1_TPC3_ROM_TABLE_MAX_OFFSET 0x1000
2388  #define DCORE1_TPC3_ROM_TABLE_SECTION 0x1000
2389  #define mmDCORE1_TPC3_EML_SPMU_BASE 0x1601000ull
2390  #define DCORE1_TPC3_EML_SPMU_MAX_OFFSET 0x1000
2391  #define DCORE1_TPC3_EML_SPMU_SECTION 0x1000
2392  #define mmDCORE1_TPC3_EML_ETF_BASE 0x1602000ull
2393  #define DCORE1_TPC3_EML_ETF_MAX_OFFSET 0x1000
2394  #define DCORE1_TPC3_EML_ETF_SECTION 0x1000
2395  #define mmDCORE1_TPC3_EML_STM_BASE 0x1603000ull
2396  #define DCORE1_TPC3_EML_STM_MAX_OFFSET 0x1000
2397  #define DCORE1_TPC3_EML_STM_SECTION 0x2000
2398  #define mmDCORE1_TPC3_EML_CTI_BASE 0x1605000ull
2399  #define DCORE1_TPC3_EML_CTI_MAX_OFFSET 0x1000
2400  #define DCORE1_TPC3_EML_CTI_SECTION 0x1000
2401  #define mmDCORE1_TPC3_EML_FUNNEL_BASE 0x1606000ull
2402  #define DCORE1_TPC3_EML_FUNNEL_MAX_OFFSET 0x1000
2403  #define DCORE1_TPC3_EML_FUNNEL_SECTION 0x1000
2404  #define mmDCORE1_TPC3_EML_BUSMON_0_BASE 0x1607000ull
2405  #define DCORE1_TPC3_EML_BUSMON_0_MAX_OFFSET 0x1000
2406  #define DCORE1_TPC3_EML_BUSMON_0_SECTION 0x1000
2407  #define mmDCORE1_TPC3_EML_BUSMON_1_BASE 0x1608000ull
2408  #define DCORE1_TPC3_EML_BUSMON_1_MAX_OFFSET 0x1000
2409  #define DCORE1_TPC3_EML_BUSMON_1_SECTION 0x1000
2410  #define mmDCORE1_TPC3_EML_BUSMON_2_BASE 0x1609000ull
2411  #define DCORE1_TPC3_EML_BUSMON_2_MAX_OFFSET 0x1000
2412  #define DCORE1_TPC3_EML_BUSMON_2_SECTION 0x1000
2413  #define mmDCORE1_TPC3_EML_BUSMON_3_BASE 0x160A000ull
2414  #define DCORE1_TPC3_EML_BUSMON_3_MAX_OFFSET 0x1000
2415  #define DCORE1_TPC3_EML_BUSMON_3_SECTION 0x1000
2416  #define mmDCORE1_TPC3_QM_ARC_RTT_BASE 0x160B000ull
2417  #define DCORE1_TPC3_QM_ARC_RTT_MAX_OFFSET 0x1400
2418  #define DCORE1_TPC3_QM_ARC_RTT_SECTION 0x35000
2419  #define mmDCORE1_TPC3_EML_CFG_BASE 0x1640000ull
2420  #define DCORE1_TPC3_EML_CFG_MAX_OFFSET 0x1000
2421  #define DCORE1_TPC3_EML_CFG_SECTION 0xE800
2422  #define mmDCORE1_TPC3_EML_CFG_SPECIAL_BASE 0x1640E80ull
2423  #define DCORE1_TPC3_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
2424  #define DCORE1_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
2425  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x1641000ull
2426  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
2427  #define DCORE1_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
2428  #define mmDCORE1_TPC3_EML_TPC_CFG_BASE 0x1641000ull
2429  #define DCORE1_TPC3_EML_TPC_CFG_MAX_OFFSET 0x1000
2430  #define DCORE1_TPC3_EML_TPC_CFG_SECTION 0x5000
2431  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x1641050ull
2432  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
2433  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
2434  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x16410A0ull
2435  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
2436  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
2437  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x16410F0ull
2438  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
2439  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
2440  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x1641140ull
2441  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
2442  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
2443  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x1641190ull
2444  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
2445  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
2446  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x16411E0ull
2447  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
2448  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
2449  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x1641230ull
2450  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
2451  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
2452  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x1641280ull
2453  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
2454  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
2455  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x16412D0ull
2456  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
2457  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
2458  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x1641320ull
2459  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
2460  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
2461  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x1641370ull
2462  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
2463  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
2464  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x16413C0ull
2465  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
2466  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
2467  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x1641410ull
2468  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
2469  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
2470  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x1641460ull
2471  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
2472  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
2473  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x16414B0ull
2474  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
2475  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
2476  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x1641500ull
2477  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
2478  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
2479  #define mmDCORE1_TPC3_EML_TPC_CFG_KERNEL_BASE 0x1641508ull
2480  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
2481  #define DCORE1_TPC3_EML_TPC_CFG_KERNEL_SECTION 0xD400
2482  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_0_BASE 0x16415DCull
2483  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
2484  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
2485  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_1_BASE 0x164162Cull
2486  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
2487  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
2488  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_2_BASE 0x164167Cull
2489  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
2490  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
2491  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_3_BASE 0x16416CCull
2492  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
2493  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
2494  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_4_BASE 0x164171Cull
2495  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
2496  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
2497  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_5_BASE 0x164176Cull
2498  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
2499  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
2500  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_6_BASE 0x16417BCull
2501  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
2502  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
2503  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_7_BASE 0x164180Cull
2504  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
2505  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
2506  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_8_BASE 0x164185Cull
2507  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
2508  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
2509  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_9_BASE 0x16418ACull
2510  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
2511  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
2512  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_10_BASE 0x16418FCull
2513  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
2514  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
2515  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_11_BASE 0x164194Cull
2516  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
2517  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
2518  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_12_BASE 0x164199Cull
2519  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
2520  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
2521  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_13_BASE 0x16419ECull
2522  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
2523  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
2524  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_14_BASE 0x1641A3Cull
2525  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
2526  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
2527  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_15_BASE 0x1641A8Cull
2528  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
2529  #define DCORE1_TPC3_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
2530  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x1641ADCull
2531  #define DCORE1_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
2532  #define DCORE1_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
2533  #define mmDCORE1_TPC3_EML_TPC_CFG_QM_BASE 0x1641AE4ull
2534  #define DCORE1_TPC3_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
2535  #define DCORE1_TPC3_EML_TPC_CFG_QM_SECTION 0x31C0
2536  #define mmDCORE1_TPC3_EML_TPC_CFG_AXUSER_BASE 0x1641E00ull
2537  #define DCORE1_TPC3_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
2538  #define DCORE1_TPC3_EML_TPC_CFG_AXUSER_SECTION 0x8000
2539  #define mmDCORE1_TPC3_EML_TPC_CFG_SPECIAL_BASE 0x1641E80ull
2540  #define DCORE1_TPC3_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
2541  #define DCORE1_TPC3_EML_TPC_CFG_SPECIAL_SECTION 0x1800
2542  #define mmDCORE1_TPC3_EML_QM_DCCM_BASE 0x1642000ull
2543  #define DCORE1_TPC3_EML_QM_DCCM_MAX_OFFSET 0x4000
2544  #define DCORE1_TPC3_EML_QM_DCCM_SECTION 0x8000
2545  #define mmDCORE1_TPC3_EML_QM_ARCAUX_BASE 0x164A000ull
2546  #define DCORE1_TPC3_EML_QM_ARCAUX_MAX_OFFSET 0x1000
2547  #define DCORE1_TPC3_EML_QM_ARCAUX_SECTION 0xE800
2548  #define mmDCORE1_TPC3_EML_QM_ARCAUX_SPECIAL_BASE 0x164AE80ull
2549  #define DCORE1_TPC3_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
2550  #define DCORE1_TPC3_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
2551  #define mmDCORE1_TPC3_EML_TPC_QM_BASE 0x164C000ull
2552  #define DCORE1_TPC3_EML_TPC_QM_MAX_OFFSET 0x1000
2553  #define DCORE1_TPC3_EML_TPC_QM_SECTION 0x9000
2554  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x164C900ull
2555  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
2556  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
2557  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x164C908ull
2558  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
2559  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
2560  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x164C910ull
2561  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
2562  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
2563  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x164C918ull
2564  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
2565  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
2566  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x164C920ull
2567  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
2568  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
2569  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x164C928ull
2570  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
2571  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
2572  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x164C930ull
2573  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
2574  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
2575  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x164C938ull
2576  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
2577  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
2578  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x164C940ull
2579  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
2580  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
2581  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x164C948ull
2582  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
2583  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
2584  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x164C950ull
2585  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
2586  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
2587  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x164C958ull
2588  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
2589  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
2590  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x164C960ull
2591  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
2592  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
2593  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x164C968ull
2594  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
2595  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
2596  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x164C970ull
2597  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
2598  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
2599  #define mmDCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x164C978ull
2600  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
2601  #define DCORE1_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
2602  #define mmDCORE1_TPC3_EML_TPC_QM_AXUSER_SECURED_BASE 0x164CB00ull
2603  #define DCORE1_TPC3_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
2604  #define DCORE1_TPC3_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
2605  #define mmDCORE1_TPC3_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x164CB80ull
2606  #define DCORE1_TPC3_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
2607  #define DCORE1_TPC3_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
2608  #define mmDCORE1_TPC3_EML_TPC_QM_DBG_HBW_BASE 0x164CC00ull
2609  #define DCORE1_TPC3_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
2610  #define DCORE1_TPC3_EML_TPC_QM_DBG_HBW_SECTION 0x8000
2611  #define mmDCORE1_TPC3_EML_TPC_QM_DBG_LBW_BASE 0x164CC80ull
2612  #define DCORE1_TPC3_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
2613  #define DCORE1_TPC3_EML_TPC_QM_DBG_LBW_SECTION 0x1000
2614  #define mmDCORE1_TPC3_EML_TPC_QM_CGM_BASE 0x164CD80ull
2615  #define DCORE1_TPC3_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
2616  #define DCORE1_TPC3_EML_TPC_QM_CGM_SECTION 0x1000
2617  #define mmDCORE1_TPC3_EML_TPC_QM_SPECIAL_BASE 0x164CE80ull
2618  #define DCORE1_TPC3_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
2619  #define DCORE1_TPC3_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
2620  #define mmDCORE1_TPC3_EML_CS_BASE 0x17FF000ull
2621  #define DCORE1_TPC3_EML_CS_MAX_OFFSET 0x1000
2622  #define DCORE1_TPC3_EML_CS_SECTION 0x1000
2623  #define mmDCORE1_TPC4_ROM_TABLE_BASE 0x1800000ull
2624  #define DCORE1_TPC4_ROM_TABLE_MAX_OFFSET 0x1000
2625  #define DCORE1_TPC4_ROM_TABLE_SECTION 0x1000
2626  #define mmDCORE1_TPC4_EML_SPMU_BASE 0x1801000ull
2627  #define DCORE1_TPC4_EML_SPMU_MAX_OFFSET 0x1000
2628  #define DCORE1_TPC4_EML_SPMU_SECTION 0x1000
2629  #define mmDCORE1_TPC4_EML_ETF_BASE 0x1802000ull
2630  #define DCORE1_TPC4_EML_ETF_MAX_OFFSET 0x1000
2631  #define DCORE1_TPC4_EML_ETF_SECTION 0x1000
2632  #define mmDCORE1_TPC4_EML_STM_BASE 0x1803000ull
2633  #define DCORE1_TPC4_EML_STM_MAX_OFFSET 0x1000
2634  #define DCORE1_TPC4_EML_STM_SECTION 0x2000
2635  #define mmDCORE1_TPC4_EML_CTI_BASE 0x1805000ull
2636  #define DCORE1_TPC4_EML_CTI_MAX_OFFSET 0x1000
2637  #define DCORE1_TPC4_EML_CTI_SECTION 0x1000
2638  #define mmDCORE1_TPC4_EML_FUNNEL_BASE 0x1806000ull
2639  #define DCORE1_TPC4_EML_FUNNEL_MAX_OFFSET 0x1000
2640  #define DCORE1_TPC4_EML_FUNNEL_SECTION 0x1000
2641  #define mmDCORE1_TPC4_EML_BUSMON_0_BASE 0x1807000ull
2642  #define DCORE1_TPC4_EML_BUSMON_0_MAX_OFFSET 0x1000
2643  #define DCORE1_TPC4_EML_BUSMON_0_SECTION 0x1000
2644  #define mmDCORE1_TPC4_EML_BUSMON_1_BASE 0x1808000ull
2645  #define DCORE1_TPC4_EML_BUSMON_1_MAX_OFFSET 0x1000
2646  #define DCORE1_TPC4_EML_BUSMON_1_SECTION 0x1000
2647  #define mmDCORE1_TPC4_EML_BUSMON_2_BASE 0x1809000ull
2648  #define DCORE1_TPC4_EML_BUSMON_2_MAX_OFFSET 0x1000
2649  #define DCORE1_TPC4_EML_BUSMON_2_SECTION 0x1000
2650  #define mmDCORE1_TPC4_EML_BUSMON_3_BASE 0x180A000ull
2651  #define DCORE1_TPC4_EML_BUSMON_3_MAX_OFFSET 0x1000
2652  #define DCORE1_TPC4_EML_BUSMON_3_SECTION 0x1000
2653  #define mmDCORE1_TPC4_QM_ARC_RTT_BASE 0x180B000ull
2654  #define DCORE1_TPC4_QM_ARC_RTT_MAX_OFFSET 0x1400
2655  #define DCORE1_TPC4_QM_ARC_RTT_SECTION 0x35000
2656  #define mmDCORE1_TPC4_EML_CFG_BASE 0x1840000ull
2657  #define DCORE1_TPC4_EML_CFG_MAX_OFFSET 0x1000
2658  #define DCORE1_TPC4_EML_CFG_SECTION 0xE800
2659  #define mmDCORE1_TPC4_EML_CFG_SPECIAL_BASE 0x1840E80ull
2660  #define DCORE1_TPC4_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
2661  #define DCORE1_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
2662  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x1841000ull
2663  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
2664  #define DCORE1_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
2665  #define mmDCORE1_TPC4_EML_TPC_CFG_BASE 0x1841000ull
2666  #define DCORE1_TPC4_EML_TPC_CFG_MAX_OFFSET 0x1000
2667  #define DCORE1_TPC4_EML_TPC_CFG_SECTION 0x5000
2668  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x1841050ull
2669  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
2670  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
2671  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x18410A0ull
2672  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
2673  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
2674  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x18410F0ull
2675  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
2676  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
2677  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x1841140ull
2678  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
2679  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
2680  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x1841190ull
2681  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
2682  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
2683  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x18411E0ull
2684  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
2685  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
2686  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x1841230ull
2687  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
2688  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
2689  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x1841280ull
2690  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
2691  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
2692  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x18412D0ull
2693  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
2694  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
2695  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x1841320ull
2696  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
2697  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
2698  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x1841370ull
2699  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
2700  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
2701  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x18413C0ull
2702  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
2703  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
2704  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x1841410ull
2705  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
2706  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
2707  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x1841460ull
2708  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
2709  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
2710  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x18414B0ull
2711  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
2712  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
2713  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x1841500ull
2714  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
2715  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
2716  #define mmDCORE1_TPC4_EML_TPC_CFG_KERNEL_BASE 0x1841508ull
2717  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
2718  #define DCORE1_TPC4_EML_TPC_CFG_KERNEL_SECTION 0xD400
2719  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_0_BASE 0x18415DCull
2720  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
2721  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
2722  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_1_BASE 0x184162Cull
2723  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
2724  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
2725  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_2_BASE 0x184167Cull
2726  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
2727  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
2728  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_3_BASE 0x18416CCull
2729  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
2730  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
2731  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_4_BASE 0x184171Cull
2732  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
2733  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
2734  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_5_BASE 0x184176Cull
2735  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
2736  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
2737  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_6_BASE 0x18417BCull
2738  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
2739  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
2740  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_7_BASE 0x184180Cull
2741  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
2742  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
2743  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_8_BASE 0x184185Cull
2744  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
2745  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
2746  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_9_BASE 0x18418ACull
2747  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
2748  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
2749  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_10_BASE 0x18418FCull
2750  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
2751  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
2752  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_11_BASE 0x184194Cull
2753  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
2754  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
2755  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_12_BASE 0x184199Cull
2756  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
2757  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
2758  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_13_BASE 0x18419ECull
2759  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
2760  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
2761  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_14_BASE 0x1841A3Cull
2762  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
2763  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
2764  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_15_BASE 0x1841A8Cull
2765  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
2766  #define DCORE1_TPC4_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
2767  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x1841ADCull
2768  #define DCORE1_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
2769  #define DCORE1_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
2770  #define mmDCORE1_TPC4_EML_TPC_CFG_QM_BASE 0x1841AE4ull
2771  #define DCORE1_TPC4_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
2772  #define DCORE1_TPC4_EML_TPC_CFG_QM_SECTION 0x31C0
2773  #define mmDCORE1_TPC4_EML_TPC_CFG_AXUSER_BASE 0x1841E00ull
2774  #define DCORE1_TPC4_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
2775  #define DCORE1_TPC4_EML_TPC_CFG_AXUSER_SECTION 0x8000
2776  #define mmDCORE1_TPC4_EML_TPC_CFG_SPECIAL_BASE 0x1841E80ull
2777  #define DCORE1_TPC4_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
2778  #define DCORE1_TPC4_EML_TPC_CFG_SPECIAL_SECTION 0x1800
2779  #define mmDCORE1_TPC4_EML_QM_DCCM_BASE 0x1842000ull
2780  #define DCORE1_TPC4_EML_QM_DCCM_MAX_OFFSET 0x4000
2781  #define DCORE1_TPC4_EML_QM_DCCM_SECTION 0x8000
2782  #define mmDCORE1_TPC4_EML_QM_ARCAUX_BASE 0x184A000ull
2783  #define DCORE1_TPC4_EML_QM_ARCAUX_MAX_OFFSET 0x1000
2784  #define DCORE1_TPC4_EML_QM_ARCAUX_SECTION 0xE800
2785  #define mmDCORE1_TPC4_EML_QM_ARCAUX_SPECIAL_BASE 0x184AE80ull
2786  #define DCORE1_TPC4_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
2787  #define DCORE1_TPC4_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
2788  #define mmDCORE1_TPC4_EML_TPC_QM_BASE 0x184C000ull
2789  #define DCORE1_TPC4_EML_TPC_QM_MAX_OFFSET 0x1000
2790  #define DCORE1_TPC4_EML_TPC_QM_SECTION 0x9000
2791  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x184C900ull
2792  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
2793  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
2794  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x184C908ull
2795  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
2796  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
2797  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x184C910ull
2798  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
2799  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
2800  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x184C918ull
2801  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
2802  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
2803  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x184C920ull
2804  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
2805  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
2806  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x184C928ull
2807  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
2808  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
2809  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x184C930ull
2810  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
2811  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
2812  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x184C938ull
2813  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
2814  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
2815  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x184C940ull
2816  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
2817  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
2818  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x184C948ull
2819  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
2820  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
2821  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x184C950ull
2822  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
2823  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
2824  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x184C958ull
2825  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
2826  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
2827  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x184C960ull
2828  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
2829  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
2830  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x184C968ull
2831  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
2832  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
2833  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x184C970ull
2834  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
2835  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
2836  #define mmDCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x184C978ull
2837  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
2838  #define DCORE1_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
2839  #define mmDCORE1_TPC4_EML_TPC_QM_AXUSER_SECURED_BASE 0x184CB00ull
2840  #define DCORE1_TPC4_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
2841  #define DCORE1_TPC4_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
2842  #define mmDCORE1_TPC4_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x184CB80ull
2843  #define DCORE1_TPC4_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
2844  #define DCORE1_TPC4_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
2845  #define mmDCORE1_TPC4_EML_TPC_QM_DBG_HBW_BASE 0x184CC00ull
2846  #define DCORE1_TPC4_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
2847  #define DCORE1_TPC4_EML_TPC_QM_DBG_HBW_SECTION 0x8000
2848  #define mmDCORE1_TPC4_EML_TPC_QM_DBG_LBW_BASE 0x184CC80ull
2849  #define DCORE1_TPC4_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
2850  #define DCORE1_TPC4_EML_TPC_QM_DBG_LBW_SECTION 0x1000
2851  #define mmDCORE1_TPC4_EML_TPC_QM_CGM_BASE 0x184CD80ull
2852  #define DCORE1_TPC4_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
2853  #define DCORE1_TPC4_EML_TPC_QM_CGM_SECTION 0x1000
2854  #define mmDCORE1_TPC4_EML_TPC_QM_SPECIAL_BASE 0x184CE80ull
2855  #define DCORE1_TPC4_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
2856  #define DCORE1_TPC4_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
2857  #define mmDCORE1_TPC4_EML_CS_BASE 0x19FF000ull
2858  #define DCORE1_TPC4_EML_CS_MAX_OFFSET 0x1000
2859  #define DCORE1_TPC4_EML_CS_SECTION 0x1000
2860  #define mmDCORE1_TPC5_ROM_TABLE_BASE 0x1A00000ull
2861  #define DCORE1_TPC5_ROM_TABLE_MAX_OFFSET 0x1000
2862  #define DCORE1_TPC5_ROM_TABLE_SECTION 0x1000
2863  #define mmDCORE1_TPC5_EML_SPMU_BASE 0x1A01000ull
2864  #define DCORE1_TPC5_EML_SPMU_MAX_OFFSET 0x1000
2865  #define DCORE1_TPC5_EML_SPMU_SECTION 0x1000
2866  #define mmDCORE1_TPC5_EML_ETF_BASE 0x1A02000ull
2867  #define DCORE1_TPC5_EML_ETF_MAX_OFFSET 0x1000
2868  #define DCORE1_TPC5_EML_ETF_SECTION 0x1000
2869  #define mmDCORE1_TPC5_EML_STM_BASE 0x1A03000ull
2870  #define DCORE1_TPC5_EML_STM_MAX_OFFSET 0x1000
2871  #define DCORE1_TPC5_EML_STM_SECTION 0x2000
2872  #define mmDCORE1_TPC5_EML_CTI_BASE 0x1A05000ull
2873  #define DCORE1_TPC5_EML_CTI_MAX_OFFSET 0x1000
2874  #define DCORE1_TPC5_EML_CTI_SECTION 0x1000
2875  #define mmDCORE1_TPC5_EML_FUNNEL_BASE 0x1A06000ull
2876  #define DCORE1_TPC5_EML_FUNNEL_MAX_OFFSET 0x1000
2877  #define DCORE1_TPC5_EML_FUNNEL_SECTION 0x1000
2878  #define mmDCORE1_TPC5_EML_BUSMON_0_BASE 0x1A07000ull
2879  #define DCORE1_TPC5_EML_BUSMON_0_MAX_OFFSET 0x1000
2880  #define DCORE1_TPC5_EML_BUSMON_0_SECTION 0x1000
2881  #define mmDCORE1_TPC5_EML_BUSMON_1_BASE 0x1A08000ull
2882  #define DCORE1_TPC5_EML_BUSMON_1_MAX_OFFSET 0x1000
2883  #define DCORE1_TPC5_EML_BUSMON_1_SECTION 0x1000
2884  #define mmDCORE1_TPC5_EML_BUSMON_2_BASE 0x1A09000ull
2885  #define DCORE1_TPC5_EML_BUSMON_2_MAX_OFFSET 0x1000
2886  #define DCORE1_TPC5_EML_BUSMON_2_SECTION 0x1000
2887  #define mmDCORE1_TPC5_EML_BUSMON_3_BASE 0x1A0A000ull
2888  #define DCORE1_TPC5_EML_BUSMON_3_MAX_OFFSET 0x1000
2889  #define DCORE1_TPC5_EML_BUSMON_3_SECTION 0x1000
2890  #define mmDCORE1_TPC5_QM_ARC_RTT_BASE 0x1A0B000ull
2891  #define DCORE1_TPC5_QM_ARC_RTT_MAX_OFFSET 0x1400
2892  #define DCORE1_TPC5_QM_ARC_RTT_SECTION 0x35000
2893  #define mmDCORE1_TPC5_EML_CFG_BASE 0x1A40000ull
2894  #define DCORE1_TPC5_EML_CFG_MAX_OFFSET 0x1000
2895  #define DCORE1_TPC5_EML_CFG_SECTION 0xE800
2896  #define mmDCORE1_TPC5_EML_CFG_SPECIAL_BASE 0x1A40E80ull
2897  #define DCORE1_TPC5_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
2898  #define DCORE1_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
2899  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x1A41000ull
2900  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
2901  #define DCORE1_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
2902  #define mmDCORE1_TPC5_EML_TPC_CFG_BASE 0x1A41000ull
2903  #define DCORE1_TPC5_EML_TPC_CFG_MAX_OFFSET 0x1000
2904  #define DCORE1_TPC5_EML_TPC_CFG_SECTION 0x5000
2905  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x1A41050ull
2906  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
2907  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
2908  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x1A410A0ull
2909  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
2910  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
2911  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x1A410F0ull
2912  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
2913  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
2914  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x1A41140ull
2915  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
2916  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
2917  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x1A41190ull
2918  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
2919  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
2920  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x1A411E0ull
2921  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
2922  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
2923  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x1A41230ull
2924  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
2925  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
2926  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x1A41280ull
2927  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
2928  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
2929  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x1A412D0ull
2930  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
2931  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
2932  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x1A41320ull
2933  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
2934  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
2935  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x1A41370ull
2936  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
2937  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
2938  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x1A413C0ull
2939  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
2940  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
2941  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x1A41410ull
2942  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
2943  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
2944  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x1A41460ull
2945  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
2946  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
2947  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x1A414B0ull
2948  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
2949  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
2950  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x1A41500ull
2951  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
2952  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
2953  #define mmDCORE1_TPC5_EML_TPC_CFG_KERNEL_BASE 0x1A41508ull
2954  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
2955  #define DCORE1_TPC5_EML_TPC_CFG_KERNEL_SECTION 0xD400
2956  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_0_BASE 0x1A415DCull
2957  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
2958  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
2959  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_1_BASE 0x1A4162Cull
2960  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
2961  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
2962  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_2_BASE 0x1A4167Cull
2963  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
2964  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
2965  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_3_BASE 0x1A416CCull
2966  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
2967  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
2968  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_4_BASE 0x1A4171Cull
2969  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
2970  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
2971  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_5_BASE 0x1A4176Cull
2972  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
2973  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
2974  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_6_BASE 0x1A417BCull
2975  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
2976  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
2977  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_7_BASE 0x1A4180Cull
2978  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
2979  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
2980  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_8_BASE 0x1A4185Cull
2981  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
2982  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
2983  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_9_BASE 0x1A418ACull
2984  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
2985  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
2986  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_10_BASE 0x1A418FCull
2987  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
2988  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
2989  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_11_BASE 0x1A4194Cull
2990  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
2991  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
2992  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_12_BASE 0x1A4199Cull
2993  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
2994  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
2995  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_13_BASE 0x1A419ECull
2996  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
2997  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
2998  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_14_BASE 0x1A41A3Cull
2999  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
3000  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
3001  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_15_BASE 0x1A41A8Cull
3002  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
3003  #define DCORE1_TPC5_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
3004  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x1A41ADCull
3005  #define DCORE1_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
3006  #define DCORE1_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
3007  #define mmDCORE1_TPC5_EML_TPC_CFG_QM_BASE 0x1A41AE4ull
3008  #define DCORE1_TPC5_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
3009  #define DCORE1_TPC5_EML_TPC_CFG_QM_SECTION 0x31C0
3010  #define mmDCORE1_TPC5_EML_TPC_CFG_AXUSER_BASE 0x1A41E00ull
3011  #define DCORE1_TPC5_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
3012  #define DCORE1_TPC5_EML_TPC_CFG_AXUSER_SECTION 0x8000
3013  #define mmDCORE1_TPC5_EML_TPC_CFG_SPECIAL_BASE 0x1A41E80ull
3014  #define DCORE1_TPC5_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
3015  #define DCORE1_TPC5_EML_TPC_CFG_SPECIAL_SECTION 0x1800
3016  #define mmDCORE1_TPC5_EML_QM_DCCM_BASE 0x1A42000ull
3017  #define DCORE1_TPC5_EML_QM_DCCM_MAX_OFFSET 0x4000
3018  #define DCORE1_TPC5_EML_QM_DCCM_SECTION 0x8000
3019  #define mmDCORE1_TPC5_EML_QM_ARCAUX_BASE 0x1A4A000ull
3020  #define DCORE1_TPC5_EML_QM_ARCAUX_MAX_OFFSET 0x1000
3021  #define DCORE1_TPC5_EML_QM_ARCAUX_SECTION 0xE800
3022  #define mmDCORE1_TPC5_EML_QM_ARCAUX_SPECIAL_BASE 0x1A4AE80ull
3023  #define DCORE1_TPC5_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
3024  #define DCORE1_TPC5_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
3025  #define mmDCORE1_TPC5_EML_TPC_QM_BASE 0x1A4C000ull
3026  #define DCORE1_TPC5_EML_TPC_QM_MAX_OFFSET 0x1000
3027  #define DCORE1_TPC5_EML_TPC_QM_SECTION 0x9000
3028  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x1A4C900ull
3029  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
3030  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
3031  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x1A4C908ull
3032  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
3033  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
3034  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x1A4C910ull
3035  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
3036  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
3037  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x1A4C918ull
3038  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
3039  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
3040  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x1A4C920ull
3041  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
3042  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
3043  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x1A4C928ull
3044  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
3045  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
3046  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x1A4C930ull
3047  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
3048  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
3049  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x1A4C938ull
3050  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
3051  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
3052  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x1A4C940ull
3053  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
3054  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
3055  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x1A4C948ull
3056  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
3057  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
3058  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x1A4C950ull
3059  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
3060  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
3061  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x1A4C958ull
3062  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
3063  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
3064  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x1A4C960ull
3065  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
3066  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
3067  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x1A4C968ull
3068  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
3069  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
3070  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x1A4C970ull
3071  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
3072  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
3073  #define mmDCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x1A4C978ull
3074  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
3075  #define DCORE1_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
3076  #define mmDCORE1_TPC5_EML_TPC_QM_AXUSER_SECURED_BASE 0x1A4CB00ull
3077  #define DCORE1_TPC5_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
3078  #define DCORE1_TPC5_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
3079  #define mmDCORE1_TPC5_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x1A4CB80ull
3080  #define DCORE1_TPC5_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
3081  #define DCORE1_TPC5_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
3082  #define mmDCORE1_TPC5_EML_TPC_QM_DBG_HBW_BASE 0x1A4CC00ull
3083  #define DCORE1_TPC5_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
3084  #define DCORE1_TPC5_EML_TPC_QM_DBG_HBW_SECTION 0x8000
3085  #define mmDCORE1_TPC5_EML_TPC_QM_DBG_LBW_BASE 0x1A4CC80ull
3086  #define DCORE1_TPC5_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
3087  #define DCORE1_TPC5_EML_TPC_QM_DBG_LBW_SECTION 0x1000
3088  #define mmDCORE1_TPC5_EML_TPC_QM_CGM_BASE 0x1A4CD80ull
3089  #define DCORE1_TPC5_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
3090  #define DCORE1_TPC5_EML_TPC_QM_CGM_SECTION 0x1000
3091  #define mmDCORE1_TPC5_EML_TPC_QM_SPECIAL_BASE 0x1A4CE80ull
3092  #define DCORE1_TPC5_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
3093  #define DCORE1_TPC5_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
3094  #define mmDCORE1_TPC5_EML_CS_BASE 0x1BFF000ull
3095  #define DCORE1_TPC5_EML_CS_MAX_OFFSET 0x1000
3096  #define DCORE1_TPC5_EML_CS_SECTION 0x401000
3097  #define mmDCORE2_TPC0_ROM_TABLE_BASE 0x2000000ull
3098  #define DCORE2_TPC0_ROM_TABLE_MAX_OFFSET 0x1000
3099  #define DCORE2_TPC0_ROM_TABLE_SECTION 0x1000
3100  #define mmDCORE2_TPC0_EML_SPMU_BASE 0x2001000ull
3101  #define DCORE2_TPC0_EML_SPMU_MAX_OFFSET 0x1000
3102  #define DCORE2_TPC0_EML_SPMU_SECTION 0x1000
3103  #define mmDCORE2_TPC0_EML_ETF_BASE 0x2002000ull
3104  #define DCORE2_TPC0_EML_ETF_MAX_OFFSET 0x1000
3105  #define DCORE2_TPC0_EML_ETF_SECTION 0x1000
3106  #define mmDCORE2_TPC0_EML_STM_BASE 0x2003000ull
3107  #define DCORE2_TPC0_EML_STM_MAX_OFFSET 0x1000
3108  #define DCORE2_TPC0_EML_STM_SECTION 0x2000
3109  #define mmDCORE2_TPC0_EML_CTI_BASE 0x2005000ull
3110  #define DCORE2_TPC0_EML_CTI_MAX_OFFSET 0x1000
3111  #define DCORE2_TPC0_EML_CTI_SECTION 0x1000
3112  #define mmDCORE2_TPC0_EML_FUNNEL_BASE 0x2006000ull
3113  #define DCORE2_TPC0_EML_FUNNEL_MAX_OFFSET 0x1000
3114  #define DCORE2_TPC0_EML_FUNNEL_SECTION 0x1000
3115  #define mmDCORE2_TPC0_EML_BUSMON_0_BASE 0x2007000ull
3116  #define DCORE2_TPC0_EML_BUSMON_0_MAX_OFFSET 0x1000
3117  #define DCORE2_TPC0_EML_BUSMON_0_SECTION 0x1000
3118  #define mmDCORE2_TPC0_EML_BUSMON_1_BASE 0x2008000ull
3119  #define DCORE2_TPC0_EML_BUSMON_1_MAX_OFFSET 0x1000
3120  #define DCORE2_TPC0_EML_BUSMON_1_SECTION 0x1000
3121  #define mmDCORE2_TPC0_EML_BUSMON_2_BASE 0x2009000ull
3122  #define DCORE2_TPC0_EML_BUSMON_2_MAX_OFFSET 0x1000
3123  #define DCORE2_TPC0_EML_BUSMON_2_SECTION 0x1000
3124  #define mmDCORE2_TPC0_EML_BUSMON_3_BASE 0x200A000ull
3125  #define DCORE2_TPC0_EML_BUSMON_3_MAX_OFFSET 0x1000
3126  #define DCORE2_TPC0_EML_BUSMON_3_SECTION 0x1000
3127  #define mmDCORE2_TPC0_QM_ARC_RTT_BASE 0x200B000ull
3128  #define DCORE2_TPC0_QM_ARC_RTT_MAX_OFFSET 0x1400
3129  #define DCORE2_TPC0_QM_ARC_RTT_SECTION 0x35000
3130  #define mmDCORE2_TPC0_EML_CFG_BASE 0x2040000ull
3131  #define DCORE2_TPC0_EML_CFG_MAX_OFFSET 0x1000
3132  #define DCORE2_TPC0_EML_CFG_SECTION 0xE800
3133  #define mmDCORE2_TPC0_EML_CFG_SPECIAL_BASE 0x2040E80ull
3134  #define DCORE2_TPC0_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
3135  #define DCORE2_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
3136  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x2041000ull
3137  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
3138  #define DCORE2_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
3139  #define mmDCORE2_TPC0_EML_TPC_CFG_BASE 0x2041000ull
3140  #define DCORE2_TPC0_EML_TPC_CFG_MAX_OFFSET 0x1000
3141  #define DCORE2_TPC0_EML_TPC_CFG_SECTION 0x5000
3142  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x2041050ull
3143  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
3144  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
3145  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x20410A0ull
3146  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
3147  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
3148  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x20410F0ull
3149  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
3150  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
3151  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x2041140ull
3152  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
3153  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
3154  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x2041190ull
3155  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
3156  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
3157  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x20411E0ull
3158  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
3159  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
3160  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x2041230ull
3161  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
3162  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
3163  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x2041280ull
3164  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
3165  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
3166  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x20412D0ull
3167  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
3168  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
3169  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x2041320ull
3170  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
3171  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
3172  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x2041370ull
3173  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
3174  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
3175  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x20413C0ull
3176  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
3177  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
3178  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x2041410ull
3179  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
3180  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
3181  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x2041460ull
3182  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
3183  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
3184  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x20414B0ull
3185  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
3186  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
3187  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x2041500ull
3188  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
3189  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
3190  #define mmDCORE2_TPC0_EML_TPC_CFG_KERNEL_BASE 0x2041508ull
3191  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
3192  #define DCORE2_TPC0_EML_TPC_CFG_KERNEL_SECTION 0xD400
3193  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_0_BASE 0x20415DCull
3194  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
3195  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
3196  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_1_BASE 0x204162Cull
3197  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
3198  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
3199  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_2_BASE 0x204167Cull
3200  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
3201  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
3202  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_3_BASE 0x20416CCull
3203  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
3204  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
3205  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_4_BASE 0x204171Cull
3206  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
3207  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
3208  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_5_BASE 0x204176Cull
3209  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
3210  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
3211  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_6_BASE 0x20417BCull
3212  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
3213  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
3214  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_7_BASE 0x204180Cull
3215  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
3216  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
3217  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_8_BASE 0x204185Cull
3218  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
3219  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
3220  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_9_BASE 0x20418ACull
3221  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
3222  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
3223  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_10_BASE 0x20418FCull
3224  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
3225  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
3226  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_11_BASE 0x204194Cull
3227  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
3228  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
3229  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_12_BASE 0x204199Cull
3230  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
3231  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
3232  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_13_BASE 0x20419ECull
3233  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
3234  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
3235  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_14_BASE 0x2041A3Cull
3236  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
3237  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
3238  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_15_BASE 0x2041A8Cull
3239  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
3240  #define DCORE2_TPC0_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
3241  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x2041ADCull
3242  #define DCORE2_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
3243  #define DCORE2_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
3244  #define mmDCORE2_TPC0_EML_TPC_CFG_QM_BASE 0x2041AE4ull
3245  #define DCORE2_TPC0_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
3246  #define DCORE2_TPC0_EML_TPC_CFG_QM_SECTION 0x31C0
3247  #define mmDCORE2_TPC0_EML_TPC_CFG_AXUSER_BASE 0x2041E00ull
3248  #define DCORE2_TPC0_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
3249  #define DCORE2_TPC0_EML_TPC_CFG_AXUSER_SECTION 0x8000
3250  #define mmDCORE2_TPC0_EML_TPC_CFG_SPECIAL_BASE 0x2041E80ull
3251  #define DCORE2_TPC0_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
3252  #define DCORE2_TPC0_EML_TPC_CFG_SPECIAL_SECTION 0x1800
3253  #define mmDCORE2_TPC0_EML_QM_DCCM_BASE 0x2042000ull
3254  #define DCORE2_TPC0_EML_QM_DCCM_MAX_OFFSET 0x4000
3255  #define DCORE2_TPC0_EML_QM_DCCM_SECTION 0x8000
3256  #define mmDCORE2_TPC0_EML_QM_ARCAUX_BASE 0x204A000ull
3257  #define DCORE2_TPC0_EML_QM_ARCAUX_MAX_OFFSET 0x1000
3258  #define DCORE2_TPC0_EML_QM_ARCAUX_SECTION 0xE800
3259  #define mmDCORE2_TPC0_EML_QM_ARCAUX_SPECIAL_BASE 0x204AE80ull
3260  #define DCORE2_TPC0_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
3261  #define DCORE2_TPC0_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
3262  #define mmDCORE2_TPC0_EML_TPC_QM_BASE 0x204C000ull
3263  #define DCORE2_TPC0_EML_TPC_QM_MAX_OFFSET 0x1000
3264  #define DCORE2_TPC0_EML_TPC_QM_SECTION 0x9000
3265  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x204C900ull
3266  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
3267  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
3268  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x204C908ull
3269  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
3270  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
3271  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x204C910ull
3272  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
3273  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
3274  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x204C918ull
3275  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
3276  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
3277  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x204C920ull
3278  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
3279  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
3280  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x204C928ull
3281  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
3282  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
3283  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x204C930ull
3284  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
3285  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
3286  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x204C938ull
3287  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
3288  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
3289  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x204C940ull
3290  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
3291  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
3292  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x204C948ull
3293  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
3294  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
3295  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x204C950ull
3296  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
3297  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
3298  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x204C958ull
3299  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
3300  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
3301  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x204C960ull
3302  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
3303  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
3304  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x204C968ull
3305  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
3306  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
3307  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x204C970ull
3308  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
3309  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
3310  #define mmDCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x204C978ull
3311  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
3312  #define DCORE2_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
3313  #define mmDCORE2_TPC0_EML_TPC_QM_AXUSER_SECURED_BASE 0x204CB00ull
3314  #define DCORE2_TPC0_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
3315  #define DCORE2_TPC0_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
3316  #define mmDCORE2_TPC0_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x204CB80ull
3317  #define DCORE2_TPC0_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
3318  #define DCORE2_TPC0_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
3319  #define mmDCORE2_TPC0_EML_TPC_QM_DBG_HBW_BASE 0x204CC00ull
3320  #define DCORE2_TPC0_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
3321  #define DCORE2_TPC0_EML_TPC_QM_DBG_HBW_SECTION 0x8000
3322  #define mmDCORE2_TPC0_EML_TPC_QM_DBG_LBW_BASE 0x204CC80ull
3323  #define DCORE2_TPC0_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
3324  #define DCORE2_TPC0_EML_TPC_QM_DBG_LBW_SECTION 0x1000
3325  #define mmDCORE2_TPC0_EML_TPC_QM_CGM_BASE 0x204CD80ull
3326  #define DCORE2_TPC0_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
3327  #define DCORE2_TPC0_EML_TPC_QM_CGM_SECTION 0x1000
3328  #define mmDCORE2_TPC0_EML_TPC_QM_SPECIAL_BASE 0x204CE80ull
3329  #define DCORE2_TPC0_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
3330  #define DCORE2_TPC0_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
3331  #define mmDCORE2_TPC0_EML_CS_BASE 0x21FF000ull
3332  #define DCORE2_TPC0_EML_CS_MAX_OFFSET 0x1000
3333  #define DCORE2_TPC0_EML_CS_SECTION 0x1000
3334  #define mmDCORE2_TPC1_ROM_TABLE_BASE 0x2200000ull
3335  #define DCORE2_TPC1_ROM_TABLE_MAX_OFFSET 0x1000
3336  #define DCORE2_TPC1_ROM_TABLE_SECTION 0x1000
3337  #define mmDCORE2_TPC1_EML_SPMU_BASE 0x2201000ull
3338  #define DCORE2_TPC1_EML_SPMU_MAX_OFFSET 0x1000
3339  #define DCORE2_TPC1_EML_SPMU_SECTION 0x1000
3340  #define mmDCORE2_TPC1_EML_ETF_BASE 0x2202000ull
3341  #define DCORE2_TPC1_EML_ETF_MAX_OFFSET 0x1000
3342  #define DCORE2_TPC1_EML_ETF_SECTION 0x1000
3343  #define mmDCORE2_TPC1_EML_STM_BASE 0x2203000ull
3344  #define DCORE2_TPC1_EML_STM_MAX_OFFSET 0x1000
3345  #define DCORE2_TPC1_EML_STM_SECTION 0x2000
3346  #define mmDCORE2_TPC1_EML_CTI_BASE 0x2205000ull
3347  #define DCORE2_TPC1_EML_CTI_MAX_OFFSET 0x1000
3348  #define DCORE2_TPC1_EML_CTI_SECTION 0x1000
3349  #define mmDCORE2_TPC1_EML_FUNNEL_BASE 0x2206000ull
3350  #define DCORE2_TPC1_EML_FUNNEL_MAX_OFFSET 0x1000
3351  #define DCORE2_TPC1_EML_FUNNEL_SECTION 0x1000
3352  #define mmDCORE2_TPC1_EML_BUSMON_0_BASE 0x2207000ull
3353  #define DCORE2_TPC1_EML_BUSMON_0_MAX_OFFSET 0x1000
3354  #define DCORE2_TPC1_EML_BUSMON_0_SECTION 0x1000
3355  #define mmDCORE2_TPC1_EML_BUSMON_1_BASE 0x2208000ull
3356  #define DCORE2_TPC1_EML_BUSMON_1_MAX_OFFSET 0x1000
3357  #define DCORE2_TPC1_EML_BUSMON_1_SECTION 0x1000
3358  #define mmDCORE2_TPC1_EML_BUSMON_2_BASE 0x2209000ull
3359  #define DCORE2_TPC1_EML_BUSMON_2_MAX_OFFSET 0x1000
3360  #define DCORE2_TPC1_EML_BUSMON_2_SECTION 0x1000
3361  #define mmDCORE2_TPC1_EML_BUSMON_3_BASE 0x220A000ull
3362  #define DCORE2_TPC1_EML_BUSMON_3_MAX_OFFSET 0x1000
3363  #define DCORE2_TPC1_EML_BUSMON_3_SECTION 0x1000
3364  #define mmDCORE2_TPC1_QM_ARC_RTT_BASE 0x220B000ull
3365  #define DCORE2_TPC1_QM_ARC_RTT_MAX_OFFSET 0x1400
3366  #define DCORE2_TPC1_QM_ARC_RTT_SECTION 0x35000
3367  #define mmDCORE2_TPC1_EML_CFG_BASE 0x2240000ull
3368  #define DCORE2_TPC1_EML_CFG_MAX_OFFSET 0x1000
3369  #define DCORE2_TPC1_EML_CFG_SECTION 0xE800
3370  #define mmDCORE2_TPC1_EML_CFG_SPECIAL_BASE 0x2240E80ull
3371  #define DCORE2_TPC1_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
3372  #define DCORE2_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
3373  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x2241000ull
3374  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
3375  #define DCORE2_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
3376  #define mmDCORE2_TPC1_EML_TPC_CFG_BASE 0x2241000ull
3377  #define DCORE2_TPC1_EML_TPC_CFG_MAX_OFFSET 0x1000
3378  #define DCORE2_TPC1_EML_TPC_CFG_SECTION 0x5000
3379  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x2241050ull
3380  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
3381  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
3382  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x22410A0ull
3383  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
3384  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
3385  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x22410F0ull
3386  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
3387  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
3388  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x2241140ull
3389  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
3390  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
3391  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x2241190ull
3392  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
3393  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
3394  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x22411E0ull
3395  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
3396  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
3397  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x2241230ull
3398  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
3399  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
3400  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x2241280ull
3401  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
3402  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
3403  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x22412D0ull
3404  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
3405  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
3406  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x2241320ull
3407  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
3408  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
3409  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x2241370ull
3410  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
3411  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
3412  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x22413C0ull
3413  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
3414  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
3415  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x2241410ull
3416  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
3417  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
3418  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x2241460ull
3419  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
3420  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
3421  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x22414B0ull
3422  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
3423  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
3424  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x2241500ull
3425  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
3426  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
3427  #define mmDCORE2_TPC1_EML_TPC_CFG_KERNEL_BASE 0x2241508ull
3428  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
3429  #define DCORE2_TPC1_EML_TPC_CFG_KERNEL_SECTION 0xD400
3430  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_0_BASE 0x22415DCull
3431  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
3432  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
3433  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_1_BASE 0x224162Cull
3434  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
3435  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
3436  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_2_BASE 0x224167Cull
3437  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
3438  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
3439  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_3_BASE 0x22416CCull
3440  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
3441  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
3442  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_4_BASE 0x224171Cull
3443  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
3444  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
3445  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_5_BASE 0x224176Cull
3446  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
3447  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
3448  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_6_BASE 0x22417BCull
3449  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
3450  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
3451  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_7_BASE 0x224180Cull
3452  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
3453  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
3454  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_8_BASE 0x224185Cull
3455  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
3456  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
3457  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_9_BASE 0x22418ACull
3458  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
3459  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
3460  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_10_BASE 0x22418FCull
3461  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
3462  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
3463  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_11_BASE 0x224194Cull
3464  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
3465  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
3466  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_12_BASE 0x224199Cull
3467  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
3468  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
3469  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_13_BASE 0x22419ECull
3470  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
3471  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
3472  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_14_BASE 0x2241A3Cull
3473  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
3474  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
3475  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_15_BASE 0x2241A8Cull
3476  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
3477  #define DCORE2_TPC1_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
3478  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x2241ADCull
3479  #define DCORE2_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
3480  #define DCORE2_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
3481  #define mmDCORE2_TPC1_EML_TPC_CFG_QM_BASE 0x2241AE4ull
3482  #define DCORE2_TPC1_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
3483  #define DCORE2_TPC1_EML_TPC_CFG_QM_SECTION 0x31C0
3484  #define mmDCORE2_TPC1_EML_TPC_CFG_AXUSER_BASE 0x2241E00ull
3485  #define DCORE2_TPC1_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
3486  #define DCORE2_TPC1_EML_TPC_CFG_AXUSER_SECTION 0x8000
3487  #define mmDCORE2_TPC1_EML_TPC_CFG_SPECIAL_BASE 0x2241E80ull
3488  #define DCORE2_TPC1_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
3489  #define DCORE2_TPC1_EML_TPC_CFG_SPECIAL_SECTION 0x1800
3490  #define mmDCORE2_TPC1_EML_QM_DCCM_BASE 0x2242000ull
3491  #define DCORE2_TPC1_EML_QM_DCCM_MAX_OFFSET 0x4000
3492  #define DCORE2_TPC1_EML_QM_DCCM_SECTION 0x8000
3493  #define mmDCORE2_TPC1_EML_QM_ARCAUX_BASE 0x224A000ull
3494  #define DCORE2_TPC1_EML_QM_ARCAUX_MAX_OFFSET 0x1000
3495  #define DCORE2_TPC1_EML_QM_ARCAUX_SECTION 0xE800
3496  #define mmDCORE2_TPC1_EML_QM_ARCAUX_SPECIAL_BASE 0x224AE80ull
3497  #define DCORE2_TPC1_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
3498  #define DCORE2_TPC1_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
3499  #define mmDCORE2_TPC1_EML_TPC_QM_BASE 0x224C000ull
3500  #define DCORE2_TPC1_EML_TPC_QM_MAX_OFFSET 0x1000
3501  #define DCORE2_TPC1_EML_TPC_QM_SECTION 0x9000
3502  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x224C900ull
3503  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
3504  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
3505  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x224C908ull
3506  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
3507  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
3508  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x224C910ull
3509  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
3510  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
3511  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x224C918ull
3512  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
3513  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
3514  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x224C920ull
3515  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
3516  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
3517  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x224C928ull
3518  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
3519  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
3520  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x224C930ull
3521  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
3522  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
3523  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x224C938ull
3524  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
3525  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
3526  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x224C940ull
3527  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
3528  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
3529  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x224C948ull
3530  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
3531  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
3532  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x224C950ull
3533  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
3534  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
3535  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x224C958ull
3536  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
3537  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
3538  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x224C960ull
3539  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
3540  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
3541  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x224C968ull
3542  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
3543  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
3544  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x224C970ull
3545  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
3546  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
3547  #define mmDCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x224C978ull
3548  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
3549  #define DCORE2_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
3550  #define mmDCORE2_TPC1_EML_TPC_QM_AXUSER_SECURED_BASE 0x224CB00ull
3551  #define DCORE2_TPC1_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
3552  #define DCORE2_TPC1_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
3553  #define mmDCORE2_TPC1_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x224CB80ull
3554  #define DCORE2_TPC1_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
3555  #define DCORE2_TPC1_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
3556  #define mmDCORE2_TPC1_EML_TPC_QM_DBG_HBW_BASE 0x224CC00ull
3557  #define DCORE2_TPC1_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
3558  #define DCORE2_TPC1_EML_TPC_QM_DBG_HBW_SECTION 0x8000
3559  #define mmDCORE2_TPC1_EML_TPC_QM_DBG_LBW_BASE 0x224CC80ull
3560  #define DCORE2_TPC1_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
3561  #define DCORE2_TPC1_EML_TPC_QM_DBG_LBW_SECTION 0x1000
3562  #define mmDCORE2_TPC1_EML_TPC_QM_CGM_BASE 0x224CD80ull
3563  #define DCORE2_TPC1_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
3564  #define DCORE2_TPC1_EML_TPC_QM_CGM_SECTION 0x1000
3565  #define mmDCORE2_TPC1_EML_TPC_QM_SPECIAL_BASE 0x224CE80ull
3566  #define DCORE2_TPC1_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
3567  #define DCORE2_TPC1_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
3568  #define mmDCORE2_TPC1_EML_CS_BASE 0x23FF000ull
3569  #define DCORE2_TPC1_EML_CS_MAX_OFFSET 0x1000
3570  #define DCORE2_TPC1_EML_CS_SECTION 0x1000
3571  #define mmDCORE2_TPC2_ROM_TABLE_BASE 0x2400000ull
3572  #define DCORE2_TPC2_ROM_TABLE_MAX_OFFSET 0x1000
3573  #define DCORE2_TPC2_ROM_TABLE_SECTION 0x1000
3574  #define mmDCORE2_TPC2_EML_SPMU_BASE 0x2401000ull
3575  #define DCORE2_TPC2_EML_SPMU_MAX_OFFSET 0x1000
3576  #define DCORE2_TPC2_EML_SPMU_SECTION 0x1000
3577  #define mmDCORE2_TPC2_EML_ETF_BASE 0x2402000ull
3578  #define DCORE2_TPC2_EML_ETF_MAX_OFFSET 0x1000
3579  #define DCORE2_TPC2_EML_ETF_SECTION 0x1000
3580  #define mmDCORE2_TPC2_EML_STM_BASE 0x2403000ull
3581  #define DCORE2_TPC2_EML_STM_MAX_OFFSET 0x1000
3582  #define DCORE2_TPC2_EML_STM_SECTION 0x2000
3583  #define mmDCORE2_TPC2_EML_CTI_BASE 0x2405000ull
3584  #define DCORE2_TPC2_EML_CTI_MAX_OFFSET 0x1000
3585  #define DCORE2_TPC2_EML_CTI_SECTION 0x1000
3586  #define mmDCORE2_TPC2_EML_FUNNEL_BASE 0x2406000ull
3587  #define DCORE2_TPC2_EML_FUNNEL_MAX_OFFSET 0x1000
3588  #define DCORE2_TPC2_EML_FUNNEL_SECTION 0x1000
3589  #define mmDCORE2_TPC2_EML_BUSMON_0_BASE 0x2407000ull
3590  #define DCORE2_TPC2_EML_BUSMON_0_MAX_OFFSET 0x1000
3591  #define DCORE2_TPC2_EML_BUSMON_0_SECTION 0x1000
3592  #define mmDCORE2_TPC2_EML_BUSMON_1_BASE 0x2408000ull
3593  #define DCORE2_TPC2_EML_BUSMON_1_MAX_OFFSET 0x1000
3594  #define DCORE2_TPC2_EML_BUSMON_1_SECTION 0x1000
3595  #define mmDCORE2_TPC2_EML_BUSMON_2_BASE 0x2409000ull
3596  #define DCORE2_TPC2_EML_BUSMON_2_MAX_OFFSET 0x1000
3597  #define DCORE2_TPC2_EML_BUSMON_2_SECTION 0x1000
3598  #define mmDCORE2_TPC2_EML_BUSMON_3_BASE 0x240A000ull
3599  #define DCORE2_TPC2_EML_BUSMON_3_MAX_OFFSET 0x1000
3600  #define DCORE2_TPC2_EML_BUSMON_3_SECTION 0x1000
3601  #define mmDCORE2_TPC2_QM_ARC_RTT_BASE 0x240B000ull
3602  #define DCORE2_TPC2_QM_ARC_RTT_MAX_OFFSET 0x1400
3603  #define DCORE2_TPC2_QM_ARC_RTT_SECTION 0x35000
3604  #define mmDCORE2_TPC2_EML_CFG_BASE 0x2440000ull
3605  #define DCORE2_TPC2_EML_CFG_MAX_OFFSET 0x1000
3606  #define DCORE2_TPC2_EML_CFG_SECTION 0xE800
3607  #define mmDCORE2_TPC2_EML_CFG_SPECIAL_BASE 0x2440E80ull
3608  #define DCORE2_TPC2_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
3609  #define DCORE2_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
3610  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x2441000ull
3611  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
3612  #define DCORE2_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
3613  #define mmDCORE2_TPC2_EML_TPC_CFG_BASE 0x2441000ull
3614  #define DCORE2_TPC2_EML_TPC_CFG_MAX_OFFSET 0x1000
3615  #define DCORE2_TPC2_EML_TPC_CFG_SECTION 0x5000
3616  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x2441050ull
3617  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
3618  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
3619  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x24410A0ull
3620  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
3621  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
3622  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x24410F0ull
3623  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
3624  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
3625  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x2441140ull
3626  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
3627  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
3628  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x2441190ull
3629  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
3630  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
3631  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x24411E0ull
3632  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
3633  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
3634  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x2441230ull
3635  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
3636  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
3637  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x2441280ull
3638  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
3639  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
3640  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x24412D0ull
3641  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
3642  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
3643  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x2441320ull
3644  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
3645  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
3646  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x2441370ull
3647  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
3648  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
3649  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x24413C0ull
3650  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
3651  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
3652  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x2441410ull
3653  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
3654  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
3655  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x2441460ull
3656  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
3657  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
3658  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x24414B0ull
3659  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
3660  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
3661  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x2441500ull
3662  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
3663  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
3664  #define mmDCORE2_TPC2_EML_TPC_CFG_KERNEL_BASE 0x2441508ull
3665  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
3666  #define DCORE2_TPC2_EML_TPC_CFG_KERNEL_SECTION 0xD400
3667  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_0_BASE 0x24415DCull
3668  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
3669  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
3670  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_1_BASE 0x244162Cull
3671  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
3672  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
3673  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_2_BASE 0x244167Cull
3674  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
3675  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
3676  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_3_BASE 0x24416CCull
3677  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
3678  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
3679  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_4_BASE 0x244171Cull
3680  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
3681  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
3682  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_5_BASE 0x244176Cull
3683  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
3684  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
3685  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_6_BASE 0x24417BCull
3686  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
3687  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
3688  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_7_BASE 0x244180Cull
3689  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
3690  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
3691  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_8_BASE 0x244185Cull
3692  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
3693  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
3694  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_9_BASE 0x24418ACull
3695  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
3696  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
3697  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_10_BASE 0x24418FCull
3698  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
3699  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
3700  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_11_BASE 0x244194Cull
3701  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
3702  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
3703  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_12_BASE 0x244199Cull
3704  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
3705  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
3706  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_13_BASE 0x24419ECull
3707  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
3708  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
3709  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_14_BASE 0x2441A3Cull
3710  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
3711  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
3712  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_15_BASE 0x2441A8Cull
3713  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
3714  #define DCORE2_TPC2_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
3715  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x2441ADCull
3716  #define DCORE2_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
3717  #define DCORE2_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
3718  #define mmDCORE2_TPC2_EML_TPC_CFG_QM_BASE 0x2441AE4ull
3719  #define DCORE2_TPC2_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
3720  #define DCORE2_TPC2_EML_TPC_CFG_QM_SECTION 0x31C0
3721  #define mmDCORE2_TPC2_EML_TPC_CFG_AXUSER_BASE 0x2441E00ull
3722  #define DCORE2_TPC2_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
3723  #define DCORE2_TPC2_EML_TPC_CFG_AXUSER_SECTION 0x8000
3724  #define mmDCORE2_TPC2_EML_TPC_CFG_SPECIAL_BASE 0x2441E80ull
3725  #define DCORE2_TPC2_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
3726  #define DCORE2_TPC2_EML_TPC_CFG_SPECIAL_SECTION 0x1800
3727  #define mmDCORE2_TPC2_EML_QM_DCCM_BASE 0x2442000ull
3728  #define DCORE2_TPC2_EML_QM_DCCM_MAX_OFFSET 0x4000
3729  #define DCORE2_TPC2_EML_QM_DCCM_SECTION 0x8000
3730  #define mmDCORE2_TPC2_EML_QM_ARCAUX_BASE 0x244A000ull
3731  #define DCORE2_TPC2_EML_QM_ARCAUX_MAX_OFFSET 0x1000
3732  #define DCORE2_TPC2_EML_QM_ARCAUX_SECTION 0xE800
3733  #define mmDCORE2_TPC2_EML_QM_ARCAUX_SPECIAL_BASE 0x244AE80ull
3734  #define DCORE2_TPC2_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
3735  #define DCORE2_TPC2_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
3736  #define mmDCORE2_TPC2_EML_TPC_QM_BASE 0x244C000ull
3737  #define DCORE2_TPC2_EML_TPC_QM_MAX_OFFSET 0x1000
3738  #define DCORE2_TPC2_EML_TPC_QM_SECTION 0x9000
3739  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x244C900ull
3740  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
3741  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
3742  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x244C908ull
3743  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
3744  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
3745  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x244C910ull
3746  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
3747  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
3748  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x244C918ull
3749  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
3750  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
3751  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x244C920ull
3752  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
3753  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
3754  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x244C928ull
3755  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
3756  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
3757  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x244C930ull
3758  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
3759  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
3760  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x244C938ull
3761  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
3762  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
3763  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x244C940ull
3764  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
3765  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
3766  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x244C948ull
3767  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
3768  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
3769  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x244C950ull
3770  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
3771  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
3772  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x244C958ull
3773  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
3774  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
3775  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x244C960ull
3776  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
3777  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
3778  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x244C968ull
3779  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
3780  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
3781  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x244C970ull
3782  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
3783  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
3784  #define mmDCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x244C978ull
3785  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
3786  #define DCORE2_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
3787  #define mmDCORE2_TPC2_EML_TPC_QM_AXUSER_SECURED_BASE 0x244CB00ull
3788  #define DCORE2_TPC2_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
3789  #define DCORE2_TPC2_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
3790  #define mmDCORE2_TPC2_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x244CB80ull
3791  #define DCORE2_TPC2_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
3792  #define DCORE2_TPC2_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
3793  #define mmDCORE2_TPC2_EML_TPC_QM_DBG_HBW_BASE 0x244CC00ull
3794  #define DCORE2_TPC2_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
3795  #define DCORE2_TPC2_EML_TPC_QM_DBG_HBW_SECTION 0x8000
3796  #define mmDCORE2_TPC2_EML_TPC_QM_DBG_LBW_BASE 0x244CC80ull
3797  #define DCORE2_TPC2_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
3798  #define DCORE2_TPC2_EML_TPC_QM_DBG_LBW_SECTION 0x1000
3799  #define mmDCORE2_TPC2_EML_TPC_QM_CGM_BASE 0x244CD80ull
3800  #define DCORE2_TPC2_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
3801  #define DCORE2_TPC2_EML_TPC_QM_CGM_SECTION 0x1000
3802  #define mmDCORE2_TPC2_EML_TPC_QM_SPECIAL_BASE 0x244CE80ull
3803  #define DCORE2_TPC2_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
3804  #define DCORE2_TPC2_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
3805  #define mmDCORE2_TPC2_EML_CS_BASE 0x25FF000ull
3806  #define DCORE2_TPC2_EML_CS_MAX_OFFSET 0x1000
3807  #define DCORE2_TPC2_EML_CS_SECTION 0x1000
3808  #define mmDCORE2_TPC3_ROM_TABLE_BASE 0x2600000ull
3809  #define DCORE2_TPC3_ROM_TABLE_MAX_OFFSET 0x1000
3810  #define DCORE2_TPC3_ROM_TABLE_SECTION 0x1000
3811  #define mmDCORE2_TPC3_EML_SPMU_BASE 0x2601000ull
3812  #define DCORE2_TPC3_EML_SPMU_MAX_OFFSET 0x1000
3813  #define DCORE2_TPC3_EML_SPMU_SECTION 0x1000
3814  #define mmDCORE2_TPC3_EML_ETF_BASE 0x2602000ull
3815  #define DCORE2_TPC3_EML_ETF_MAX_OFFSET 0x1000
3816  #define DCORE2_TPC3_EML_ETF_SECTION 0x1000
3817  #define mmDCORE2_TPC3_EML_STM_BASE 0x2603000ull
3818  #define DCORE2_TPC3_EML_STM_MAX_OFFSET 0x1000
3819  #define DCORE2_TPC3_EML_STM_SECTION 0x2000
3820  #define mmDCORE2_TPC3_EML_CTI_BASE 0x2605000ull
3821  #define DCORE2_TPC3_EML_CTI_MAX_OFFSET 0x1000
3822  #define DCORE2_TPC3_EML_CTI_SECTION 0x1000
3823  #define mmDCORE2_TPC3_EML_FUNNEL_BASE 0x2606000ull
3824  #define DCORE2_TPC3_EML_FUNNEL_MAX_OFFSET 0x1000
3825  #define DCORE2_TPC3_EML_FUNNEL_SECTION 0x1000
3826  #define mmDCORE2_TPC3_EML_BUSMON_0_BASE 0x2607000ull
3827  #define DCORE2_TPC3_EML_BUSMON_0_MAX_OFFSET 0x1000
3828  #define DCORE2_TPC3_EML_BUSMON_0_SECTION 0x1000
3829  #define mmDCORE2_TPC3_EML_BUSMON_1_BASE 0x2608000ull
3830  #define DCORE2_TPC3_EML_BUSMON_1_MAX_OFFSET 0x1000
3831  #define DCORE2_TPC3_EML_BUSMON_1_SECTION 0x1000
3832  #define mmDCORE2_TPC3_EML_BUSMON_2_BASE 0x2609000ull
3833  #define DCORE2_TPC3_EML_BUSMON_2_MAX_OFFSET 0x1000
3834  #define DCORE2_TPC3_EML_BUSMON_2_SECTION 0x1000
3835  #define mmDCORE2_TPC3_EML_BUSMON_3_BASE 0x260A000ull
3836  #define DCORE2_TPC3_EML_BUSMON_3_MAX_OFFSET 0x1000
3837  #define DCORE2_TPC3_EML_BUSMON_3_SECTION 0x1000
3838  #define mmDCORE2_TPC3_QM_ARC_RTT_BASE 0x260B000ull
3839  #define DCORE2_TPC3_QM_ARC_RTT_MAX_OFFSET 0x1400
3840  #define DCORE2_TPC3_QM_ARC_RTT_SECTION 0x35000
3841  #define mmDCORE2_TPC3_EML_CFG_BASE 0x2640000ull
3842  #define DCORE2_TPC3_EML_CFG_MAX_OFFSET 0x1000
3843  #define DCORE2_TPC3_EML_CFG_SECTION 0xE800
3844  #define mmDCORE2_TPC3_EML_CFG_SPECIAL_BASE 0x2640E80ull
3845  #define DCORE2_TPC3_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
3846  #define DCORE2_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
3847  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x2641000ull
3848  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
3849  #define DCORE2_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
3850  #define mmDCORE2_TPC3_EML_TPC_CFG_BASE 0x2641000ull
3851  #define DCORE2_TPC3_EML_TPC_CFG_MAX_OFFSET 0x1000
3852  #define DCORE2_TPC3_EML_TPC_CFG_SECTION 0x5000
3853  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x2641050ull
3854  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
3855  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
3856  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x26410A0ull
3857  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
3858  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
3859  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x26410F0ull
3860  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
3861  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
3862  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x2641140ull
3863  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
3864  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
3865  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x2641190ull
3866  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
3867  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
3868  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x26411E0ull
3869  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
3870  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
3871  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x2641230ull
3872  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
3873  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
3874  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x2641280ull
3875  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
3876  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
3877  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x26412D0ull
3878  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
3879  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
3880  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x2641320ull
3881  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
3882  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
3883  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x2641370ull
3884  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
3885  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
3886  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x26413C0ull
3887  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
3888  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
3889  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x2641410ull
3890  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
3891  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
3892  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x2641460ull
3893  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
3894  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
3895  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x26414B0ull
3896  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
3897  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
3898  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x2641500ull
3899  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
3900  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
3901  #define mmDCORE2_TPC3_EML_TPC_CFG_KERNEL_BASE 0x2641508ull
3902  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
3903  #define DCORE2_TPC3_EML_TPC_CFG_KERNEL_SECTION 0xD400
3904  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_0_BASE 0x26415DCull
3905  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
3906  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
3907  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_1_BASE 0x264162Cull
3908  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
3909  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
3910  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_2_BASE 0x264167Cull
3911  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
3912  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
3913  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_3_BASE 0x26416CCull
3914  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
3915  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
3916  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_4_BASE 0x264171Cull
3917  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
3918  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
3919  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_5_BASE 0x264176Cull
3920  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
3921  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
3922  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_6_BASE 0x26417BCull
3923  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
3924  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
3925  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_7_BASE 0x264180Cull
3926  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
3927  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
3928  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_8_BASE 0x264185Cull
3929  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
3930  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
3931  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_9_BASE 0x26418ACull
3932  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
3933  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
3934  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_10_BASE 0x26418FCull
3935  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
3936  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
3937  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_11_BASE 0x264194Cull
3938  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
3939  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
3940  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_12_BASE 0x264199Cull
3941  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
3942  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
3943  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_13_BASE 0x26419ECull
3944  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
3945  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
3946  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_14_BASE 0x2641A3Cull
3947  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
3948  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
3949  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_15_BASE 0x2641A8Cull
3950  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
3951  #define DCORE2_TPC3_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
3952  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x2641ADCull
3953  #define DCORE2_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
3954  #define DCORE2_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
3955  #define mmDCORE2_TPC3_EML_TPC_CFG_QM_BASE 0x2641AE4ull
3956  #define DCORE2_TPC3_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
3957  #define DCORE2_TPC3_EML_TPC_CFG_QM_SECTION 0x31C0
3958  #define mmDCORE2_TPC3_EML_TPC_CFG_AXUSER_BASE 0x2641E00ull
3959  #define DCORE2_TPC3_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
3960  #define DCORE2_TPC3_EML_TPC_CFG_AXUSER_SECTION 0x8000
3961  #define mmDCORE2_TPC3_EML_TPC_CFG_SPECIAL_BASE 0x2641E80ull
3962  #define DCORE2_TPC3_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
3963  #define DCORE2_TPC3_EML_TPC_CFG_SPECIAL_SECTION 0x1800
3964  #define mmDCORE2_TPC3_EML_QM_DCCM_BASE 0x2642000ull
3965  #define DCORE2_TPC3_EML_QM_DCCM_MAX_OFFSET 0x4000
3966  #define DCORE2_TPC3_EML_QM_DCCM_SECTION 0x8000
3967  #define mmDCORE2_TPC3_EML_QM_ARCAUX_BASE 0x264A000ull
3968  #define DCORE2_TPC3_EML_QM_ARCAUX_MAX_OFFSET 0x1000
3969  #define DCORE2_TPC3_EML_QM_ARCAUX_SECTION 0xE800
3970  #define mmDCORE2_TPC3_EML_QM_ARCAUX_SPECIAL_BASE 0x264AE80ull
3971  #define DCORE2_TPC3_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
3972  #define DCORE2_TPC3_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
3973  #define mmDCORE2_TPC3_EML_TPC_QM_BASE 0x264C000ull
3974  #define DCORE2_TPC3_EML_TPC_QM_MAX_OFFSET 0x1000
3975  #define DCORE2_TPC3_EML_TPC_QM_SECTION 0x9000
3976  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x264C900ull
3977  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
3978  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
3979  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x264C908ull
3980  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
3981  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
3982  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x264C910ull
3983  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
3984  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
3985  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x264C918ull
3986  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
3987  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
3988  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x264C920ull
3989  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
3990  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
3991  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x264C928ull
3992  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
3993  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
3994  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x264C930ull
3995  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
3996  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
3997  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x264C938ull
3998  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
3999  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
4000  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x264C940ull
4001  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
4002  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
4003  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x264C948ull
4004  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
4005  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
4006  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x264C950ull
4007  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
4008  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
4009  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x264C958ull
4010  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
4011  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
4012  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x264C960ull
4013  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
4014  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
4015  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x264C968ull
4016  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
4017  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
4018  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x264C970ull
4019  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
4020  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
4021  #define mmDCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x264C978ull
4022  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
4023  #define DCORE2_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
4024  #define mmDCORE2_TPC3_EML_TPC_QM_AXUSER_SECURED_BASE 0x264CB00ull
4025  #define DCORE2_TPC3_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
4026  #define DCORE2_TPC3_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
4027  #define mmDCORE2_TPC3_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x264CB80ull
4028  #define DCORE2_TPC3_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
4029  #define DCORE2_TPC3_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
4030  #define mmDCORE2_TPC3_EML_TPC_QM_DBG_HBW_BASE 0x264CC00ull
4031  #define DCORE2_TPC3_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
4032  #define DCORE2_TPC3_EML_TPC_QM_DBG_HBW_SECTION 0x8000
4033  #define mmDCORE2_TPC3_EML_TPC_QM_DBG_LBW_BASE 0x264CC80ull
4034  #define DCORE2_TPC3_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
4035  #define DCORE2_TPC3_EML_TPC_QM_DBG_LBW_SECTION 0x1000
4036  #define mmDCORE2_TPC3_EML_TPC_QM_CGM_BASE 0x264CD80ull
4037  #define DCORE2_TPC3_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
4038  #define DCORE2_TPC3_EML_TPC_QM_CGM_SECTION 0x1000
4039  #define mmDCORE2_TPC3_EML_TPC_QM_SPECIAL_BASE 0x264CE80ull
4040  #define DCORE2_TPC3_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
4041  #define DCORE2_TPC3_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
4042  #define mmDCORE2_TPC3_EML_CS_BASE 0x27FF000ull
4043  #define DCORE2_TPC3_EML_CS_MAX_OFFSET 0x1000
4044  #define DCORE2_TPC3_EML_CS_SECTION 0x1000
4045  #define mmDCORE2_TPC4_ROM_TABLE_BASE 0x2800000ull
4046  #define DCORE2_TPC4_ROM_TABLE_MAX_OFFSET 0x1000
4047  #define DCORE2_TPC4_ROM_TABLE_SECTION 0x1000
4048  #define mmDCORE2_TPC4_EML_SPMU_BASE 0x2801000ull
4049  #define DCORE2_TPC4_EML_SPMU_MAX_OFFSET 0x1000
4050  #define DCORE2_TPC4_EML_SPMU_SECTION 0x1000
4051  #define mmDCORE2_TPC4_EML_ETF_BASE 0x2802000ull
4052  #define DCORE2_TPC4_EML_ETF_MAX_OFFSET 0x1000
4053  #define DCORE2_TPC4_EML_ETF_SECTION 0x1000
4054  #define mmDCORE2_TPC4_EML_STM_BASE 0x2803000ull
4055  #define DCORE2_TPC4_EML_STM_MAX_OFFSET 0x1000
4056  #define DCORE2_TPC4_EML_STM_SECTION 0x2000
4057  #define mmDCORE2_TPC4_EML_CTI_BASE 0x2805000ull
4058  #define DCORE2_TPC4_EML_CTI_MAX_OFFSET 0x1000
4059  #define DCORE2_TPC4_EML_CTI_SECTION 0x1000
4060  #define mmDCORE2_TPC4_EML_FUNNEL_BASE 0x2806000ull
4061  #define DCORE2_TPC4_EML_FUNNEL_MAX_OFFSET 0x1000
4062  #define DCORE2_TPC4_EML_FUNNEL_SECTION 0x1000
4063  #define mmDCORE2_TPC4_EML_BUSMON_0_BASE 0x2807000ull
4064  #define DCORE2_TPC4_EML_BUSMON_0_MAX_OFFSET 0x1000
4065  #define DCORE2_TPC4_EML_BUSMON_0_SECTION 0x1000
4066  #define mmDCORE2_TPC4_EML_BUSMON_1_BASE 0x2808000ull
4067  #define DCORE2_TPC4_EML_BUSMON_1_MAX_OFFSET 0x1000
4068  #define DCORE2_TPC4_EML_BUSMON_1_SECTION 0x1000
4069  #define mmDCORE2_TPC4_EML_BUSMON_2_BASE 0x2809000ull
4070  #define DCORE2_TPC4_EML_BUSMON_2_MAX_OFFSET 0x1000
4071  #define DCORE2_TPC4_EML_BUSMON_2_SECTION 0x1000
4072  #define mmDCORE2_TPC4_EML_BUSMON_3_BASE 0x280A000ull
4073  #define DCORE2_TPC4_EML_BUSMON_3_MAX_OFFSET 0x1000
4074  #define DCORE2_TPC4_EML_BUSMON_3_SECTION 0x1000
4075  #define mmDCORE2_TPC4_QM_ARC_RTT_BASE 0x280B000ull
4076  #define DCORE2_TPC4_QM_ARC_RTT_MAX_OFFSET 0x1400
4077  #define DCORE2_TPC4_QM_ARC_RTT_SECTION 0x35000
4078  #define mmDCORE2_TPC4_EML_CFG_BASE 0x2840000ull
4079  #define DCORE2_TPC4_EML_CFG_MAX_OFFSET 0x1000
4080  #define DCORE2_TPC4_EML_CFG_SECTION 0xE800
4081  #define mmDCORE2_TPC4_EML_CFG_SPECIAL_BASE 0x2840E80ull
4082  #define DCORE2_TPC4_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
4083  #define DCORE2_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
4084  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x2841000ull
4085  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
4086  #define DCORE2_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
4087  #define mmDCORE2_TPC4_EML_TPC_CFG_BASE 0x2841000ull
4088  #define DCORE2_TPC4_EML_TPC_CFG_MAX_OFFSET 0x1000
4089  #define DCORE2_TPC4_EML_TPC_CFG_SECTION 0x5000
4090  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x2841050ull
4091  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
4092  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
4093  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x28410A0ull
4094  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
4095  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
4096  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x28410F0ull
4097  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
4098  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
4099  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x2841140ull
4100  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
4101  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
4102  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x2841190ull
4103  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
4104  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
4105  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x28411E0ull
4106  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
4107  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
4108  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x2841230ull
4109  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
4110  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
4111  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x2841280ull
4112  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
4113  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
4114  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x28412D0ull
4115  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
4116  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
4117  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x2841320ull
4118  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
4119  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
4120  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x2841370ull
4121  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
4122  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
4123  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x28413C0ull
4124  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
4125  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
4126  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x2841410ull
4127  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
4128  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
4129  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x2841460ull
4130  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
4131  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
4132  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x28414B0ull
4133  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
4134  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
4135  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x2841500ull
4136  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
4137  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
4138  #define mmDCORE2_TPC4_EML_TPC_CFG_KERNEL_BASE 0x2841508ull
4139  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
4140  #define DCORE2_TPC4_EML_TPC_CFG_KERNEL_SECTION 0xD400
4141  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_0_BASE 0x28415DCull
4142  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
4143  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
4144  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_1_BASE 0x284162Cull
4145  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
4146  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
4147  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_2_BASE 0x284167Cull
4148  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
4149  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
4150  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_3_BASE 0x28416CCull
4151  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
4152  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
4153  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_4_BASE 0x284171Cull
4154  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
4155  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
4156  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_5_BASE 0x284176Cull
4157  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
4158  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
4159  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_6_BASE 0x28417BCull
4160  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
4161  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
4162  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_7_BASE 0x284180Cull
4163  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
4164  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
4165  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_8_BASE 0x284185Cull
4166  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
4167  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
4168  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_9_BASE 0x28418ACull
4169  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
4170  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
4171  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_10_BASE 0x28418FCull
4172  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
4173  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
4174  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_11_BASE 0x284194Cull
4175  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
4176  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
4177  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_12_BASE 0x284199Cull
4178  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
4179  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
4180  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_13_BASE 0x28419ECull
4181  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
4182  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
4183  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_14_BASE 0x2841A3Cull
4184  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
4185  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
4186  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_15_BASE 0x2841A8Cull
4187  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
4188  #define DCORE2_TPC4_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
4189  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x2841ADCull
4190  #define DCORE2_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
4191  #define DCORE2_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
4192  #define mmDCORE2_TPC4_EML_TPC_CFG_QM_BASE 0x2841AE4ull
4193  #define DCORE2_TPC4_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
4194  #define DCORE2_TPC4_EML_TPC_CFG_QM_SECTION 0x31C0
4195  #define mmDCORE2_TPC4_EML_TPC_CFG_AXUSER_BASE 0x2841E00ull
4196  #define DCORE2_TPC4_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
4197  #define DCORE2_TPC4_EML_TPC_CFG_AXUSER_SECTION 0x8000
4198  #define mmDCORE2_TPC4_EML_TPC_CFG_SPECIAL_BASE 0x2841E80ull
4199  #define DCORE2_TPC4_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
4200  #define DCORE2_TPC4_EML_TPC_CFG_SPECIAL_SECTION 0x1800
4201  #define mmDCORE2_TPC4_EML_QM_DCCM_BASE 0x2842000ull
4202  #define DCORE2_TPC4_EML_QM_DCCM_MAX_OFFSET 0x4000
4203  #define DCORE2_TPC4_EML_QM_DCCM_SECTION 0x8000
4204  #define mmDCORE2_TPC4_EML_QM_ARCAUX_BASE 0x284A000ull
4205  #define DCORE2_TPC4_EML_QM_ARCAUX_MAX_OFFSET 0x1000
4206  #define DCORE2_TPC4_EML_QM_ARCAUX_SECTION 0xE800
4207  #define mmDCORE2_TPC4_EML_QM_ARCAUX_SPECIAL_BASE 0x284AE80ull
4208  #define DCORE2_TPC4_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
4209  #define DCORE2_TPC4_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
4210  #define mmDCORE2_TPC4_EML_TPC_QM_BASE 0x284C000ull
4211  #define DCORE2_TPC4_EML_TPC_QM_MAX_OFFSET 0x1000
4212  #define DCORE2_TPC4_EML_TPC_QM_SECTION 0x9000
4213  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x284C900ull
4214  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
4215  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
4216  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x284C908ull
4217  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
4218  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
4219  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x284C910ull
4220  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
4221  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
4222  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x284C918ull
4223  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
4224  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
4225  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x284C920ull
4226  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
4227  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
4228  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x284C928ull
4229  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
4230  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
4231  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x284C930ull
4232  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
4233  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
4234  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x284C938ull
4235  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
4236  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
4237  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x284C940ull
4238  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
4239  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
4240  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x284C948ull
4241  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
4242  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
4243  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x284C950ull
4244  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
4245  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
4246  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x284C958ull
4247  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
4248  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
4249  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x284C960ull
4250  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
4251  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
4252  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x284C968ull
4253  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
4254  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
4255  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x284C970ull
4256  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
4257  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
4258  #define mmDCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x284C978ull
4259  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
4260  #define DCORE2_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
4261  #define mmDCORE2_TPC4_EML_TPC_QM_AXUSER_SECURED_BASE 0x284CB00ull
4262  #define DCORE2_TPC4_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
4263  #define DCORE2_TPC4_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
4264  #define mmDCORE2_TPC4_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x284CB80ull
4265  #define DCORE2_TPC4_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
4266  #define DCORE2_TPC4_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
4267  #define mmDCORE2_TPC4_EML_TPC_QM_DBG_HBW_BASE 0x284CC00ull
4268  #define DCORE2_TPC4_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
4269  #define DCORE2_TPC4_EML_TPC_QM_DBG_HBW_SECTION 0x8000
4270  #define mmDCORE2_TPC4_EML_TPC_QM_DBG_LBW_BASE 0x284CC80ull
4271  #define DCORE2_TPC4_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
4272  #define DCORE2_TPC4_EML_TPC_QM_DBG_LBW_SECTION 0x1000
4273  #define mmDCORE2_TPC4_EML_TPC_QM_CGM_BASE 0x284CD80ull
4274  #define DCORE2_TPC4_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
4275  #define DCORE2_TPC4_EML_TPC_QM_CGM_SECTION 0x1000
4276  #define mmDCORE2_TPC4_EML_TPC_QM_SPECIAL_BASE 0x284CE80ull
4277  #define DCORE2_TPC4_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
4278  #define DCORE2_TPC4_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
4279  #define mmDCORE2_TPC4_EML_CS_BASE 0x29FF000ull
4280  #define DCORE2_TPC4_EML_CS_MAX_OFFSET 0x1000
4281  #define DCORE2_TPC4_EML_CS_SECTION 0x1000
4282  #define mmDCORE2_TPC5_ROM_TABLE_BASE 0x2A00000ull
4283  #define DCORE2_TPC5_ROM_TABLE_MAX_OFFSET 0x1000
4284  #define DCORE2_TPC5_ROM_TABLE_SECTION 0x1000
4285  #define mmDCORE2_TPC5_EML_SPMU_BASE 0x2A01000ull
4286  #define DCORE2_TPC5_EML_SPMU_MAX_OFFSET 0x1000
4287  #define DCORE2_TPC5_EML_SPMU_SECTION 0x1000
4288  #define mmDCORE2_TPC5_EML_ETF_BASE 0x2A02000ull
4289  #define DCORE2_TPC5_EML_ETF_MAX_OFFSET 0x1000
4290  #define DCORE2_TPC5_EML_ETF_SECTION 0x1000
4291  #define mmDCORE2_TPC5_EML_STM_BASE 0x2A03000ull
4292  #define DCORE2_TPC5_EML_STM_MAX_OFFSET 0x1000
4293  #define DCORE2_TPC5_EML_STM_SECTION 0x2000
4294  #define mmDCORE2_TPC5_EML_CTI_BASE 0x2A05000ull
4295  #define DCORE2_TPC5_EML_CTI_MAX_OFFSET 0x1000
4296  #define DCORE2_TPC5_EML_CTI_SECTION 0x1000
4297  #define mmDCORE2_TPC5_EML_FUNNEL_BASE 0x2A06000ull
4298  #define DCORE2_TPC5_EML_FUNNEL_MAX_OFFSET 0x1000
4299  #define DCORE2_TPC5_EML_FUNNEL_SECTION 0x1000
4300  #define mmDCORE2_TPC5_EML_BUSMON_0_BASE 0x2A07000ull
4301  #define DCORE2_TPC5_EML_BUSMON_0_MAX_OFFSET 0x1000
4302  #define DCORE2_TPC5_EML_BUSMON_0_SECTION 0x1000
4303  #define mmDCORE2_TPC5_EML_BUSMON_1_BASE 0x2A08000ull
4304  #define DCORE2_TPC5_EML_BUSMON_1_MAX_OFFSET 0x1000
4305  #define DCORE2_TPC5_EML_BUSMON_1_SECTION 0x1000
4306  #define mmDCORE2_TPC5_EML_BUSMON_2_BASE 0x2A09000ull
4307  #define DCORE2_TPC5_EML_BUSMON_2_MAX_OFFSET 0x1000
4308  #define DCORE2_TPC5_EML_BUSMON_2_SECTION 0x1000
4309  #define mmDCORE2_TPC5_EML_BUSMON_3_BASE 0x2A0A000ull
4310  #define DCORE2_TPC5_EML_BUSMON_3_MAX_OFFSET 0x1000
4311  #define DCORE2_TPC5_EML_BUSMON_3_SECTION 0x1000
4312  #define mmDCORE2_TPC5_QM_ARC_RTT_BASE 0x2A0B000ull
4313  #define DCORE2_TPC5_QM_ARC_RTT_MAX_OFFSET 0x1400
4314  #define DCORE2_TPC5_QM_ARC_RTT_SECTION 0x35000
4315  #define mmDCORE2_TPC5_EML_CFG_BASE 0x2A40000ull
4316  #define DCORE2_TPC5_EML_CFG_MAX_OFFSET 0x1000
4317  #define DCORE2_TPC5_EML_CFG_SECTION 0xE800
4318  #define mmDCORE2_TPC5_EML_CFG_SPECIAL_BASE 0x2A40E80ull
4319  #define DCORE2_TPC5_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
4320  #define DCORE2_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
4321  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x2A41000ull
4322  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
4323  #define DCORE2_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
4324  #define mmDCORE2_TPC5_EML_TPC_CFG_BASE 0x2A41000ull
4325  #define DCORE2_TPC5_EML_TPC_CFG_MAX_OFFSET 0x1000
4326  #define DCORE2_TPC5_EML_TPC_CFG_SECTION 0x5000
4327  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x2A41050ull
4328  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
4329  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
4330  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x2A410A0ull
4331  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
4332  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
4333  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x2A410F0ull
4334  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
4335  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
4336  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x2A41140ull
4337  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
4338  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
4339  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x2A41190ull
4340  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
4341  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
4342  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x2A411E0ull
4343  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
4344  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
4345  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x2A41230ull
4346  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
4347  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
4348  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x2A41280ull
4349  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
4350  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
4351  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x2A412D0ull
4352  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
4353  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
4354  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x2A41320ull
4355  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
4356  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
4357  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x2A41370ull
4358  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
4359  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
4360  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x2A413C0ull
4361  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
4362  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
4363  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x2A41410ull
4364  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
4365  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
4366  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x2A41460ull
4367  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
4368  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
4369  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x2A414B0ull
4370  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
4371  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
4372  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x2A41500ull
4373  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
4374  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
4375  #define mmDCORE2_TPC5_EML_TPC_CFG_KERNEL_BASE 0x2A41508ull
4376  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
4377  #define DCORE2_TPC5_EML_TPC_CFG_KERNEL_SECTION 0xD400
4378  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_0_BASE 0x2A415DCull
4379  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
4380  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
4381  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_1_BASE 0x2A4162Cull
4382  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
4383  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
4384  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_2_BASE 0x2A4167Cull
4385  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
4386  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
4387  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_3_BASE 0x2A416CCull
4388  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
4389  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
4390  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_4_BASE 0x2A4171Cull
4391  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
4392  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
4393  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_5_BASE 0x2A4176Cull
4394  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
4395  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
4396  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_6_BASE 0x2A417BCull
4397  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
4398  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
4399  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_7_BASE 0x2A4180Cull
4400  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
4401  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
4402  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_8_BASE 0x2A4185Cull
4403  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
4404  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
4405  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_9_BASE 0x2A418ACull
4406  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
4407  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
4408  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_10_BASE 0x2A418FCull
4409  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
4410  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
4411  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_11_BASE 0x2A4194Cull
4412  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
4413  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
4414  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_12_BASE 0x2A4199Cull
4415  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
4416  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
4417  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_13_BASE 0x2A419ECull
4418  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
4419  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
4420  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_14_BASE 0x2A41A3Cull
4421  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
4422  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
4423  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_15_BASE 0x2A41A8Cull
4424  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
4425  #define DCORE2_TPC5_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
4426  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x2A41ADCull
4427  #define DCORE2_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
4428  #define DCORE2_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
4429  #define mmDCORE2_TPC5_EML_TPC_CFG_QM_BASE 0x2A41AE4ull
4430  #define DCORE2_TPC5_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
4431  #define DCORE2_TPC5_EML_TPC_CFG_QM_SECTION 0x31C0
4432  #define mmDCORE2_TPC5_EML_TPC_CFG_AXUSER_BASE 0x2A41E00ull
4433  #define DCORE2_TPC5_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
4434  #define DCORE2_TPC5_EML_TPC_CFG_AXUSER_SECTION 0x8000
4435  #define mmDCORE2_TPC5_EML_TPC_CFG_SPECIAL_BASE 0x2A41E80ull
4436  #define DCORE2_TPC5_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
4437  #define DCORE2_TPC5_EML_TPC_CFG_SPECIAL_SECTION 0x1800
4438  #define mmDCORE2_TPC5_EML_QM_DCCM_BASE 0x2A42000ull
4439  #define DCORE2_TPC5_EML_QM_DCCM_MAX_OFFSET 0x4000
4440  #define DCORE2_TPC5_EML_QM_DCCM_SECTION 0x8000
4441  #define mmDCORE2_TPC5_EML_QM_ARCAUX_BASE 0x2A4A000ull
4442  #define DCORE2_TPC5_EML_QM_ARCAUX_MAX_OFFSET 0x1000
4443  #define DCORE2_TPC5_EML_QM_ARCAUX_SECTION 0xE800
4444  #define mmDCORE2_TPC5_EML_QM_ARCAUX_SPECIAL_BASE 0x2A4AE80ull
4445  #define DCORE2_TPC5_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
4446  #define DCORE2_TPC5_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
4447  #define mmDCORE2_TPC5_EML_TPC_QM_BASE 0x2A4C000ull
4448  #define DCORE2_TPC5_EML_TPC_QM_MAX_OFFSET 0x1000
4449  #define DCORE2_TPC5_EML_TPC_QM_SECTION 0x9000
4450  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x2A4C900ull
4451  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
4452  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
4453  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x2A4C908ull
4454  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
4455  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
4456  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x2A4C910ull
4457  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
4458  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
4459  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x2A4C918ull
4460  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
4461  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
4462  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x2A4C920ull
4463  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
4464  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
4465  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x2A4C928ull
4466  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
4467  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
4468  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x2A4C930ull
4469  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
4470  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
4471  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x2A4C938ull
4472  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
4473  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
4474  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x2A4C940ull
4475  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
4476  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
4477  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x2A4C948ull
4478  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
4479  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
4480  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x2A4C950ull
4481  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
4482  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
4483  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x2A4C958ull
4484  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
4485  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
4486  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x2A4C960ull
4487  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
4488  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
4489  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x2A4C968ull
4490  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
4491  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
4492  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x2A4C970ull
4493  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
4494  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
4495  #define mmDCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x2A4C978ull
4496  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
4497  #define DCORE2_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
4498  #define mmDCORE2_TPC5_EML_TPC_QM_AXUSER_SECURED_BASE 0x2A4CB00ull
4499  #define DCORE2_TPC5_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
4500  #define DCORE2_TPC5_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
4501  #define mmDCORE2_TPC5_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x2A4CB80ull
4502  #define DCORE2_TPC5_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
4503  #define DCORE2_TPC5_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
4504  #define mmDCORE2_TPC5_EML_TPC_QM_DBG_HBW_BASE 0x2A4CC00ull
4505  #define DCORE2_TPC5_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
4506  #define DCORE2_TPC5_EML_TPC_QM_DBG_HBW_SECTION 0x8000
4507  #define mmDCORE2_TPC5_EML_TPC_QM_DBG_LBW_BASE 0x2A4CC80ull
4508  #define DCORE2_TPC5_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
4509  #define DCORE2_TPC5_EML_TPC_QM_DBG_LBW_SECTION 0x1000
4510  #define mmDCORE2_TPC5_EML_TPC_QM_CGM_BASE 0x2A4CD80ull
4511  #define DCORE2_TPC5_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
4512  #define DCORE2_TPC5_EML_TPC_QM_CGM_SECTION 0x1000
4513  #define mmDCORE2_TPC5_EML_TPC_QM_SPECIAL_BASE 0x2A4CE80ull
4514  #define DCORE2_TPC5_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
4515  #define DCORE2_TPC5_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
4516  #define mmDCORE2_TPC5_EML_CS_BASE 0x2BFF000ull
4517  #define DCORE2_TPC5_EML_CS_MAX_OFFSET 0x1000
4518  #define DCORE2_TPC5_EML_CS_SECTION 0x401000
4519  #define mmDCORE3_TPC0_ROM_TABLE_BASE 0x3000000ull
4520  #define DCORE3_TPC0_ROM_TABLE_MAX_OFFSET 0x1000
4521  #define DCORE3_TPC0_ROM_TABLE_SECTION 0x1000
4522  #define mmDCORE3_TPC0_EML_SPMU_BASE 0x3001000ull
4523  #define DCORE3_TPC0_EML_SPMU_MAX_OFFSET 0x1000
4524  #define DCORE3_TPC0_EML_SPMU_SECTION 0x1000
4525  #define mmDCORE3_TPC0_EML_ETF_BASE 0x3002000ull
4526  #define DCORE3_TPC0_EML_ETF_MAX_OFFSET 0x1000
4527  #define DCORE3_TPC0_EML_ETF_SECTION 0x1000
4528  #define mmDCORE3_TPC0_EML_STM_BASE 0x3003000ull
4529  #define DCORE3_TPC0_EML_STM_MAX_OFFSET 0x1000
4530  #define DCORE3_TPC0_EML_STM_SECTION 0x2000
4531  #define mmDCORE3_TPC0_EML_CTI_BASE 0x3005000ull
4532  #define DCORE3_TPC0_EML_CTI_MAX_OFFSET 0x1000
4533  #define DCORE3_TPC0_EML_CTI_SECTION 0x1000
4534  #define mmDCORE3_TPC0_EML_FUNNEL_BASE 0x3006000ull
4535  #define DCORE3_TPC0_EML_FUNNEL_MAX_OFFSET 0x1000
4536  #define DCORE3_TPC0_EML_FUNNEL_SECTION 0x1000
4537  #define mmDCORE3_TPC0_EML_BUSMON_0_BASE 0x3007000ull
4538  #define DCORE3_TPC0_EML_BUSMON_0_MAX_OFFSET 0x1000
4539  #define DCORE3_TPC0_EML_BUSMON_0_SECTION 0x1000
4540  #define mmDCORE3_TPC0_EML_BUSMON_1_BASE 0x3008000ull
4541  #define DCORE3_TPC0_EML_BUSMON_1_MAX_OFFSET 0x1000
4542  #define DCORE3_TPC0_EML_BUSMON_1_SECTION 0x1000
4543  #define mmDCORE3_TPC0_EML_BUSMON_2_BASE 0x3009000ull
4544  #define DCORE3_TPC0_EML_BUSMON_2_MAX_OFFSET 0x1000
4545  #define DCORE3_TPC0_EML_BUSMON_2_SECTION 0x1000
4546  #define mmDCORE3_TPC0_EML_BUSMON_3_BASE 0x300A000ull
4547  #define DCORE3_TPC0_EML_BUSMON_3_MAX_OFFSET 0x1000
4548  #define DCORE3_TPC0_EML_BUSMON_3_SECTION 0x1000
4549  #define mmDCORE3_TPC0_QM_ARC_RTT_BASE 0x300B000ull
4550  #define DCORE3_TPC0_QM_ARC_RTT_MAX_OFFSET 0x1400
4551  #define DCORE3_TPC0_QM_ARC_RTT_SECTION 0x35000
4552  #define mmDCORE3_TPC0_EML_CFG_BASE 0x3040000ull
4553  #define DCORE3_TPC0_EML_CFG_MAX_OFFSET 0x1000
4554  #define DCORE3_TPC0_EML_CFG_SECTION 0xE800
4555  #define mmDCORE3_TPC0_EML_CFG_SPECIAL_BASE 0x3040E80ull
4556  #define DCORE3_TPC0_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
4557  #define DCORE3_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
4558  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x3041000ull
4559  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
4560  #define DCORE3_TPC0_EML_CFG_SPECIAL_SECTION 0x1800
4561  #define mmDCORE3_TPC0_EML_TPC_CFG_BASE 0x3041000ull
4562  #define DCORE3_TPC0_EML_TPC_CFG_MAX_OFFSET 0x1000
4563  #define DCORE3_TPC0_EML_TPC_CFG_SECTION 0x5000
4564  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x3041050ull
4565  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
4566  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
4567  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x30410A0ull
4568  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
4569  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
4570  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x30410F0ull
4571  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
4572  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
4573  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x3041140ull
4574  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
4575  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
4576  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x3041190ull
4577  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
4578  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
4579  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x30411E0ull
4580  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
4581  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
4582  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x3041230ull
4583  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
4584  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
4585  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x3041280ull
4586  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
4587  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
4588  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x30412D0ull
4589  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
4590  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
4591  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x3041320ull
4592  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
4593  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
4594  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x3041370ull
4595  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
4596  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
4597  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x30413C0ull
4598  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
4599  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
4600  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x3041410ull
4601  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
4602  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
4603  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x3041460ull
4604  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
4605  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
4606  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x30414B0ull
4607  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
4608  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
4609  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x3041500ull
4610  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
4611  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
4612  #define mmDCORE3_TPC0_EML_TPC_CFG_KERNEL_BASE 0x3041508ull
4613  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
4614  #define DCORE3_TPC0_EML_TPC_CFG_KERNEL_SECTION 0xD400
4615  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_0_BASE 0x30415DCull
4616  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
4617  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
4618  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_1_BASE 0x304162Cull
4619  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
4620  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
4621  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_2_BASE 0x304167Cull
4622  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
4623  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
4624  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_3_BASE 0x30416CCull
4625  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
4626  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
4627  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_4_BASE 0x304171Cull
4628  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
4629  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
4630  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_5_BASE 0x304176Cull
4631  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
4632  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
4633  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_6_BASE 0x30417BCull
4634  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
4635  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
4636  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_7_BASE 0x304180Cull
4637  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
4638  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
4639  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_8_BASE 0x304185Cull
4640  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
4641  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
4642  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_9_BASE 0x30418ACull
4643  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
4644  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
4645  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_10_BASE 0x30418FCull
4646  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
4647  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
4648  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_11_BASE 0x304194Cull
4649  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
4650  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
4651  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_12_BASE 0x304199Cull
4652  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
4653  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
4654  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_13_BASE 0x30419ECull
4655  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
4656  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
4657  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_14_BASE 0x3041A3Cull
4658  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
4659  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
4660  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_15_BASE 0x3041A8Cull
4661  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
4662  #define DCORE3_TPC0_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
4663  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x3041ADCull
4664  #define DCORE3_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
4665  #define DCORE3_TPC0_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
4666  #define mmDCORE3_TPC0_EML_TPC_CFG_QM_BASE 0x3041AE4ull
4667  #define DCORE3_TPC0_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
4668  #define DCORE3_TPC0_EML_TPC_CFG_QM_SECTION 0x31C0
4669  #define mmDCORE3_TPC0_EML_TPC_CFG_AXUSER_BASE 0x3041E00ull
4670  #define DCORE3_TPC0_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
4671  #define DCORE3_TPC0_EML_TPC_CFG_AXUSER_SECTION 0x8000
4672  #define mmDCORE3_TPC0_EML_TPC_CFG_SPECIAL_BASE 0x3041E80ull
4673  #define DCORE3_TPC0_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
4674  #define DCORE3_TPC0_EML_TPC_CFG_SPECIAL_SECTION 0x1800
4675  #define mmDCORE3_TPC0_EML_QM_DCCM_BASE 0x3042000ull
4676  #define DCORE3_TPC0_EML_QM_DCCM_MAX_OFFSET 0x4000
4677  #define DCORE3_TPC0_EML_QM_DCCM_SECTION 0x8000
4678  #define mmDCORE3_TPC0_EML_QM_ARCAUX_BASE 0x304A000ull
4679  #define DCORE3_TPC0_EML_QM_ARCAUX_MAX_OFFSET 0x1000
4680  #define DCORE3_TPC0_EML_QM_ARCAUX_SECTION 0xE800
4681  #define mmDCORE3_TPC0_EML_QM_ARCAUX_SPECIAL_BASE 0x304AE80ull
4682  #define DCORE3_TPC0_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
4683  #define DCORE3_TPC0_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
4684  #define mmDCORE3_TPC0_EML_TPC_QM_BASE 0x304C000ull
4685  #define DCORE3_TPC0_EML_TPC_QM_MAX_OFFSET 0x1000
4686  #define DCORE3_TPC0_EML_TPC_QM_SECTION 0x9000
4687  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x304C900ull
4688  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
4689  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
4690  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x304C908ull
4691  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
4692  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
4693  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x304C910ull
4694  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
4695  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
4696  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x304C918ull
4697  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
4698  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
4699  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x304C920ull
4700  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
4701  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
4702  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x304C928ull
4703  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
4704  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
4705  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x304C930ull
4706  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
4707  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
4708  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x304C938ull
4709  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
4710  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
4711  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x304C940ull
4712  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
4713  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
4714  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x304C948ull
4715  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
4716  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
4717  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x304C950ull
4718  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
4719  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
4720  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x304C958ull
4721  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
4722  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
4723  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x304C960ull
4724  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
4725  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
4726  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x304C968ull
4727  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
4728  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
4729  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x304C970ull
4730  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
4731  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
4732  #define mmDCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x304C978ull
4733  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
4734  #define DCORE3_TPC0_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
4735  #define mmDCORE3_TPC0_EML_TPC_QM_AXUSER_SECURED_BASE 0x304CB00ull
4736  #define DCORE3_TPC0_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
4737  #define DCORE3_TPC0_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
4738  #define mmDCORE3_TPC0_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x304CB80ull
4739  #define DCORE3_TPC0_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
4740  #define DCORE3_TPC0_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
4741  #define mmDCORE3_TPC0_EML_TPC_QM_DBG_HBW_BASE 0x304CC00ull
4742  #define DCORE3_TPC0_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
4743  #define DCORE3_TPC0_EML_TPC_QM_DBG_HBW_SECTION 0x8000
4744  #define mmDCORE3_TPC0_EML_TPC_QM_DBG_LBW_BASE 0x304CC80ull
4745  #define DCORE3_TPC0_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
4746  #define DCORE3_TPC0_EML_TPC_QM_DBG_LBW_SECTION 0x1000
4747  #define mmDCORE3_TPC0_EML_TPC_QM_CGM_BASE 0x304CD80ull
4748  #define DCORE3_TPC0_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
4749  #define DCORE3_TPC0_EML_TPC_QM_CGM_SECTION 0x1000
4750  #define mmDCORE3_TPC0_EML_TPC_QM_SPECIAL_BASE 0x304CE80ull
4751  #define DCORE3_TPC0_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
4752  #define DCORE3_TPC0_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
4753  #define mmDCORE3_TPC0_EML_CS_BASE 0x31FF000ull
4754  #define DCORE3_TPC0_EML_CS_MAX_OFFSET 0x1000
4755  #define DCORE3_TPC0_EML_CS_SECTION 0x1000
4756  #define mmDCORE3_TPC1_ROM_TABLE_BASE 0x3200000ull
4757  #define DCORE3_TPC1_ROM_TABLE_MAX_OFFSET 0x1000
4758  #define DCORE3_TPC1_ROM_TABLE_SECTION 0x1000
4759  #define mmDCORE3_TPC1_EML_SPMU_BASE 0x3201000ull
4760  #define DCORE3_TPC1_EML_SPMU_MAX_OFFSET 0x1000
4761  #define DCORE3_TPC1_EML_SPMU_SECTION 0x1000
4762  #define mmDCORE3_TPC1_EML_ETF_BASE 0x3202000ull
4763  #define DCORE3_TPC1_EML_ETF_MAX_OFFSET 0x1000
4764  #define DCORE3_TPC1_EML_ETF_SECTION 0x1000
4765  #define mmDCORE3_TPC1_EML_STM_BASE 0x3203000ull
4766  #define DCORE3_TPC1_EML_STM_MAX_OFFSET 0x1000
4767  #define DCORE3_TPC1_EML_STM_SECTION 0x2000
4768  #define mmDCORE3_TPC1_EML_CTI_BASE 0x3205000ull
4769  #define DCORE3_TPC1_EML_CTI_MAX_OFFSET 0x1000
4770  #define DCORE3_TPC1_EML_CTI_SECTION 0x1000
4771  #define mmDCORE3_TPC1_EML_FUNNEL_BASE 0x3206000ull
4772  #define DCORE3_TPC1_EML_FUNNEL_MAX_OFFSET 0x1000
4773  #define DCORE3_TPC1_EML_FUNNEL_SECTION 0x1000
4774  #define mmDCORE3_TPC1_EML_BUSMON_0_BASE 0x3207000ull
4775  #define DCORE3_TPC1_EML_BUSMON_0_MAX_OFFSET 0x1000
4776  #define DCORE3_TPC1_EML_BUSMON_0_SECTION 0x1000
4777  #define mmDCORE3_TPC1_EML_BUSMON_1_BASE 0x3208000ull
4778  #define DCORE3_TPC1_EML_BUSMON_1_MAX_OFFSET 0x1000
4779  #define DCORE3_TPC1_EML_BUSMON_1_SECTION 0x1000
4780  #define mmDCORE3_TPC1_EML_BUSMON_2_BASE 0x3209000ull
4781  #define DCORE3_TPC1_EML_BUSMON_2_MAX_OFFSET 0x1000
4782  #define DCORE3_TPC1_EML_BUSMON_2_SECTION 0x1000
4783  #define mmDCORE3_TPC1_EML_BUSMON_3_BASE 0x320A000ull
4784  #define DCORE3_TPC1_EML_BUSMON_3_MAX_OFFSET 0x1000
4785  #define DCORE3_TPC1_EML_BUSMON_3_SECTION 0x1000
4786  #define mmDCORE3_TPC1_QM_ARC_RTT_BASE 0x320B000ull
4787  #define DCORE3_TPC1_QM_ARC_RTT_MAX_OFFSET 0x1400
4788  #define DCORE3_TPC1_QM_ARC_RTT_SECTION 0x35000
4789  #define mmDCORE3_TPC1_EML_CFG_BASE 0x3240000ull
4790  #define DCORE3_TPC1_EML_CFG_MAX_OFFSET 0x1000
4791  #define DCORE3_TPC1_EML_CFG_SECTION 0xE800
4792  #define mmDCORE3_TPC1_EML_CFG_SPECIAL_BASE 0x3240E80ull
4793  #define DCORE3_TPC1_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
4794  #define DCORE3_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
4795  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x3241000ull
4796  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
4797  #define DCORE3_TPC1_EML_CFG_SPECIAL_SECTION 0x1800
4798  #define mmDCORE3_TPC1_EML_TPC_CFG_BASE 0x3241000ull
4799  #define DCORE3_TPC1_EML_TPC_CFG_MAX_OFFSET 0x1000
4800  #define DCORE3_TPC1_EML_TPC_CFG_SECTION 0x5000
4801  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x3241050ull
4802  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
4803  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
4804  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x32410A0ull
4805  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
4806  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
4807  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x32410F0ull
4808  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
4809  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
4810  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x3241140ull
4811  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
4812  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
4813  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x3241190ull
4814  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
4815  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
4816  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x32411E0ull
4817  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
4818  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
4819  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x3241230ull
4820  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
4821  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
4822  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x3241280ull
4823  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
4824  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
4825  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x32412D0ull
4826  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
4827  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
4828  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x3241320ull
4829  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
4830  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
4831  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x3241370ull
4832  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
4833  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
4834  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x32413C0ull
4835  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
4836  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
4837  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x3241410ull
4838  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
4839  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
4840  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x3241460ull
4841  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
4842  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
4843  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x32414B0ull
4844  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
4845  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
4846  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x3241500ull
4847  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
4848  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
4849  #define mmDCORE3_TPC1_EML_TPC_CFG_KERNEL_BASE 0x3241508ull
4850  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
4851  #define DCORE3_TPC1_EML_TPC_CFG_KERNEL_SECTION 0xD400
4852  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_0_BASE 0x32415DCull
4853  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
4854  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
4855  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_1_BASE 0x324162Cull
4856  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
4857  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
4858  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_2_BASE 0x324167Cull
4859  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
4860  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
4861  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_3_BASE 0x32416CCull
4862  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
4863  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
4864  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_4_BASE 0x324171Cull
4865  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
4866  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
4867  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_5_BASE 0x324176Cull
4868  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
4869  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
4870  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_6_BASE 0x32417BCull
4871  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
4872  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
4873  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_7_BASE 0x324180Cull
4874  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
4875  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
4876  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_8_BASE 0x324185Cull
4877  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
4878  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
4879  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_9_BASE 0x32418ACull
4880  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
4881  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
4882  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_10_BASE 0x32418FCull
4883  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
4884  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
4885  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_11_BASE 0x324194Cull
4886  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
4887  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
4888  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_12_BASE 0x324199Cull
4889  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
4890  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
4891  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_13_BASE 0x32419ECull
4892  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
4893  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
4894  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_14_BASE 0x3241A3Cull
4895  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
4896  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
4897  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_15_BASE 0x3241A8Cull
4898  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
4899  #define DCORE3_TPC1_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
4900  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x3241ADCull
4901  #define DCORE3_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
4902  #define DCORE3_TPC1_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
4903  #define mmDCORE3_TPC1_EML_TPC_CFG_QM_BASE 0x3241AE4ull
4904  #define DCORE3_TPC1_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
4905  #define DCORE3_TPC1_EML_TPC_CFG_QM_SECTION 0x31C0
4906  #define mmDCORE3_TPC1_EML_TPC_CFG_AXUSER_BASE 0x3241E00ull
4907  #define DCORE3_TPC1_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
4908  #define DCORE3_TPC1_EML_TPC_CFG_AXUSER_SECTION 0x8000
4909  #define mmDCORE3_TPC1_EML_TPC_CFG_SPECIAL_BASE 0x3241E80ull
4910  #define DCORE3_TPC1_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
4911  #define DCORE3_TPC1_EML_TPC_CFG_SPECIAL_SECTION 0x1800
4912  #define mmDCORE3_TPC1_EML_QM_DCCM_BASE 0x3242000ull
4913  #define DCORE3_TPC1_EML_QM_DCCM_MAX_OFFSET 0x4000
4914  #define DCORE3_TPC1_EML_QM_DCCM_SECTION 0x8000
4915  #define mmDCORE3_TPC1_EML_QM_ARCAUX_BASE 0x324A000ull
4916  #define DCORE3_TPC1_EML_QM_ARCAUX_MAX_OFFSET 0x1000
4917  #define DCORE3_TPC1_EML_QM_ARCAUX_SECTION 0xE800
4918  #define mmDCORE3_TPC1_EML_QM_ARCAUX_SPECIAL_BASE 0x324AE80ull
4919  #define DCORE3_TPC1_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
4920  #define DCORE3_TPC1_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
4921  #define mmDCORE3_TPC1_EML_TPC_QM_BASE 0x324C000ull
4922  #define DCORE3_TPC1_EML_TPC_QM_MAX_OFFSET 0x1000
4923  #define DCORE3_TPC1_EML_TPC_QM_SECTION 0x9000
4924  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x324C900ull
4925  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
4926  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
4927  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x324C908ull
4928  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
4929  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
4930  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x324C910ull
4931  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
4932  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
4933  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x324C918ull
4934  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
4935  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
4936  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x324C920ull
4937  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
4938  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
4939  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x324C928ull
4940  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
4941  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
4942  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x324C930ull
4943  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
4944  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
4945  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x324C938ull
4946  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
4947  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
4948  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x324C940ull
4949  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
4950  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
4951  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x324C948ull
4952  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
4953  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
4954  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x324C950ull
4955  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
4956  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
4957  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x324C958ull
4958  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
4959  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
4960  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x324C960ull
4961  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
4962  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
4963  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x324C968ull
4964  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
4965  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
4966  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x324C970ull
4967  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
4968  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
4969  #define mmDCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x324C978ull
4970  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
4971  #define DCORE3_TPC1_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
4972  #define mmDCORE3_TPC1_EML_TPC_QM_AXUSER_SECURED_BASE 0x324CB00ull
4973  #define DCORE3_TPC1_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
4974  #define DCORE3_TPC1_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
4975  #define mmDCORE3_TPC1_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x324CB80ull
4976  #define DCORE3_TPC1_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
4977  #define DCORE3_TPC1_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
4978  #define mmDCORE3_TPC1_EML_TPC_QM_DBG_HBW_BASE 0x324CC00ull
4979  #define DCORE3_TPC1_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
4980  #define DCORE3_TPC1_EML_TPC_QM_DBG_HBW_SECTION 0x8000
4981  #define mmDCORE3_TPC1_EML_TPC_QM_DBG_LBW_BASE 0x324CC80ull
4982  #define DCORE3_TPC1_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
4983  #define DCORE3_TPC1_EML_TPC_QM_DBG_LBW_SECTION 0x1000
4984  #define mmDCORE3_TPC1_EML_TPC_QM_CGM_BASE 0x324CD80ull
4985  #define DCORE3_TPC1_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
4986  #define DCORE3_TPC1_EML_TPC_QM_CGM_SECTION 0x1000
4987  #define mmDCORE3_TPC1_EML_TPC_QM_SPECIAL_BASE 0x324CE80ull
4988  #define DCORE3_TPC1_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
4989  #define DCORE3_TPC1_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
4990  #define mmDCORE3_TPC1_EML_CS_BASE 0x33FF000ull
4991  #define DCORE3_TPC1_EML_CS_MAX_OFFSET 0x1000
4992  #define DCORE3_TPC1_EML_CS_SECTION 0x1000
4993  #define mmDCORE3_TPC2_ROM_TABLE_BASE 0x3400000ull
4994  #define DCORE3_TPC2_ROM_TABLE_MAX_OFFSET 0x1000
4995  #define DCORE3_TPC2_ROM_TABLE_SECTION 0x1000
4996  #define mmDCORE3_TPC2_EML_SPMU_BASE 0x3401000ull
4997  #define DCORE3_TPC2_EML_SPMU_MAX_OFFSET 0x1000
4998  #define DCORE3_TPC2_EML_SPMU_SECTION 0x1000
4999  #define mmDCORE3_TPC2_EML_ETF_BASE 0x3402000ull
5000  #define DCORE3_TPC2_EML_ETF_MAX_OFFSET 0x1000
5001  #define DCORE3_TPC2_EML_ETF_SECTION 0x1000
5002  #define mmDCORE3_TPC2_EML_STM_BASE 0x3403000ull
5003  #define DCORE3_TPC2_EML_STM_MAX_OFFSET 0x1000
5004  #define DCORE3_TPC2_EML_STM_SECTION 0x2000
5005  #define mmDCORE3_TPC2_EML_CTI_BASE 0x3405000ull
5006  #define DCORE3_TPC2_EML_CTI_MAX_OFFSET 0x1000
5007  #define DCORE3_TPC2_EML_CTI_SECTION 0x1000
5008  #define mmDCORE3_TPC2_EML_FUNNEL_BASE 0x3406000ull
5009  #define DCORE3_TPC2_EML_FUNNEL_MAX_OFFSET 0x1000
5010  #define DCORE3_TPC2_EML_FUNNEL_SECTION 0x1000
5011  #define mmDCORE3_TPC2_EML_BUSMON_0_BASE 0x3407000ull
5012  #define DCORE3_TPC2_EML_BUSMON_0_MAX_OFFSET 0x1000
5013  #define DCORE3_TPC2_EML_BUSMON_0_SECTION 0x1000
5014  #define mmDCORE3_TPC2_EML_BUSMON_1_BASE 0x3408000ull
5015  #define DCORE3_TPC2_EML_BUSMON_1_MAX_OFFSET 0x1000
5016  #define DCORE3_TPC2_EML_BUSMON_1_SECTION 0x1000
5017  #define mmDCORE3_TPC2_EML_BUSMON_2_BASE 0x3409000ull
5018  #define DCORE3_TPC2_EML_BUSMON_2_MAX_OFFSET 0x1000
5019  #define DCORE3_TPC2_EML_BUSMON_2_SECTION 0x1000
5020  #define mmDCORE3_TPC2_EML_BUSMON_3_BASE 0x340A000ull
5021  #define DCORE3_TPC2_EML_BUSMON_3_MAX_OFFSET 0x1000
5022  #define DCORE3_TPC2_EML_BUSMON_3_SECTION 0x1000
5023  #define mmDCORE3_TPC2_QM_ARC_RTT_BASE 0x340B000ull
5024  #define DCORE3_TPC2_QM_ARC_RTT_MAX_OFFSET 0x1400
5025  #define DCORE3_TPC2_QM_ARC_RTT_SECTION 0x35000
5026  #define mmDCORE3_TPC2_EML_CFG_BASE 0x3440000ull
5027  #define DCORE3_TPC2_EML_CFG_MAX_OFFSET 0x1000
5028  #define DCORE3_TPC2_EML_CFG_SECTION 0xE800
5029  #define mmDCORE3_TPC2_EML_CFG_SPECIAL_BASE 0x3440E80ull
5030  #define DCORE3_TPC2_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
5031  #define DCORE3_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
5032  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x3441000ull
5033  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
5034  #define DCORE3_TPC2_EML_CFG_SPECIAL_SECTION 0x1800
5035  #define mmDCORE3_TPC2_EML_TPC_CFG_BASE 0x3441000ull
5036  #define DCORE3_TPC2_EML_TPC_CFG_MAX_OFFSET 0x1000
5037  #define DCORE3_TPC2_EML_TPC_CFG_SECTION 0x5000
5038  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x3441050ull
5039  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
5040  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
5041  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x34410A0ull
5042  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
5043  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
5044  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x34410F0ull
5045  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
5046  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
5047  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x3441140ull
5048  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
5049  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
5050  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x3441190ull
5051  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
5052  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
5053  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x34411E0ull
5054  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
5055  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
5056  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x3441230ull
5057  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
5058  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
5059  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x3441280ull
5060  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
5061  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
5062  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x34412D0ull
5063  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
5064  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
5065  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x3441320ull
5066  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
5067  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
5068  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x3441370ull
5069  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
5070  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
5071  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x34413C0ull
5072  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
5073  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
5074  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x3441410ull
5075  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
5076  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
5077  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x3441460ull
5078  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
5079  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
5080  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x34414B0ull
5081  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
5082  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
5083  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x3441500ull
5084  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
5085  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
5086  #define mmDCORE3_TPC2_EML_TPC_CFG_KERNEL_BASE 0x3441508ull
5087  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
5088  #define DCORE3_TPC2_EML_TPC_CFG_KERNEL_SECTION 0xD400
5089  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_0_BASE 0x34415DCull
5090  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
5091  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
5092  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_1_BASE 0x344162Cull
5093  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
5094  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
5095  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_2_BASE 0x344167Cull
5096  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
5097  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
5098  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_3_BASE 0x34416CCull
5099  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
5100  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
5101  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_4_BASE 0x344171Cull
5102  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
5103  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
5104  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_5_BASE 0x344176Cull
5105  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
5106  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
5107  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_6_BASE 0x34417BCull
5108  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
5109  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
5110  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_7_BASE 0x344180Cull
5111  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
5112  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
5113  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_8_BASE 0x344185Cull
5114  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
5115  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
5116  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_9_BASE 0x34418ACull
5117  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
5118  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
5119  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_10_BASE 0x34418FCull
5120  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
5121  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
5122  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_11_BASE 0x344194Cull
5123  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
5124  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
5125  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_12_BASE 0x344199Cull
5126  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
5127  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
5128  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_13_BASE 0x34419ECull
5129  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
5130  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
5131  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_14_BASE 0x3441A3Cull
5132  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
5133  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
5134  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_15_BASE 0x3441A8Cull
5135  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
5136  #define DCORE3_TPC2_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
5137  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x3441ADCull
5138  #define DCORE3_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
5139  #define DCORE3_TPC2_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
5140  #define mmDCORE3_TPC2_EML_TPC_CFG_QM_BASE 0x3441AE4ull
5141  #define DCORE3_TPC2_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
5142  #define DCORE3_TPC2_EML_TPC_CFG_QM_SECTION 0x31C0
5143  #define mmDCORE3_TPC2_EML_TPC_CFG_AXUSER_BASE 0x3441E00ull
5144  #define DCORE3_TPC2_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
5145  #define DCORE3_TPC2_EML_TPC_CFG_AXUSER_SECTION 0x8000
5146  #define mmDCORE3_TPC2_EML_TPC_CFG_SPECIAL_BASE 0x3441E80ull
5147  #define DCORE3_TPC2_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
5148  #define DCORE3_TPC2_EML_TPC_CFG_SPECIAL_SECTION 0x1800
5149  #define mmDCORE3_TPC2_EML_QM_DCCM_BASE 0x3442000ull
5150  #define DCORE3_TPC2_EML_QM_DCCM_MAX_OFFSET 0x4000
5151  #define DCORE3_TPC2_EML_QM_DCCM_SECTION 0x8000
5152  #define mmDCORE3_TPC2_EML_QM_ARCAUX_BASE 0x344A000ull
5153  #define DCORE3_TPC2_EML_QM_ARCAUX_MAX_OFFSET 0x1000
5154  #define DCORE3_TPC2_EML_QM_ARCAUX_SECTION 0xE800
5155  #define mmDCORE3_TPC2_EML_QM_ARCAUX_SPECIAL_BASE 0x344AE80ull
5156  #define DCORE3_TPC2_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
5157  #define DCORE3_TPC2_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
5158  #define mmDCORE3_TPC2_EML_TPC_QM_BASE 0x344C000ull
5159  #define DCORE3_TPC2_EML_TPC_QM_MAX_OFFSET 0x1000
5160  #define DCORE3_TPC2_EML_TPC_QM_SECTION 0x9000
5161  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x344C900ull
5162  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
5163  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
5164  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x344C908ull
5165  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
5166  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
5167  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x344C910ull
5168  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
5169  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
5170  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x344C918ull
5171  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
5172  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
5173  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x344C920ull
5174  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
5175  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
5176  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x344C928ull
5177  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
5178  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
5179  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x344C930ull
5180  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
5181  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
5182  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x344C938ull
5183  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
5184  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
5185  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x344C940ull
5186  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
5187  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
5188  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x344C948ull
5189  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
5190  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
5191  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x344C950ull
5192  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
5193  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
5194  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x344C958ull
5195  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
5196  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
5197  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x344C960ull
5198  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
5199  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
5200  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x344C968ull
5201  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
5202  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
5203  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x344C970ull
5204  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
5205  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
5206  #define mmDCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x344C978ull
5207  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
5208  #define DCORE3_TPC2_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
5209  #define mmDCORE3_TPC2_EML_TPC_QM_AXUSER_SECURED_BASE 0x344CB00ull
5210  #define DCORE3_TPC2_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
5211  #define DCORE3_TPC2_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
5212  #define mmDCORE3_TPC2_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x344CB80ull
5213  #define DCORE3_TPC2_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
5214  #define DCORE3_TPC2_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
5215  #define mmDCORE3_TPC2_EML_TPC_QM_DBG_HBW_BASE 0x344CC00ull
5216  #define DCORE3_TPC2_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
5217  #define DCORE3_TPC2_EML_TPC_QM_DBG_HBW_SECTION 0x8000
5218  #define mmDCORE3_TPC2_EML_TPC_QM_DBG_LBW_BASE 0x344CC80ull
5219  #define DCORE3_TPC2_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
5220  #define DCORE3_TPC2_EML_TPC_QM_DBG_LBW_SECTION 0x1000
5221  #define mmDCORE3_TPC2_EML_TPC_QM_CGM_BASE 0x344CD80ull
5222  #define DCORE3_TPC2_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
5223  #define DCORE3_TPC2_EML_TPC_QM_CGM_SECTION 0x1000
5224  #define mmDCORE3_TPC2_EML_TPC_QM_SPECIAL_BASE 0x344CE80ull
5225  #define DCORE3_TPC2_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
5226  #define DCORE3_TPC2_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
5227  #define mmDCORE3_TPC2_EML_CS_BASE 0x35FF000ull
5228  #define DCORE3_TPC2_EML_CS_MAX_OFFSET 0x1000
5229  #define DCORE3_TPC2_EML_CS_SECTION 0x1000
5230  #define mmDCORE3_TPC3_ROM_TABLE_BASE 0x3600000ull
5231  #define DCORE3_TPC3_ROM_TABLE_MAX_OFFSET 0x1000
5232  #define DCORE3_TPC3_ROM_TABLE_SECTION 0x1000
5233  #define mmDCORE3_TPC3_EML_SPMU_BASE 0x3601000ull
5234  #define DCORE3_TPC3_EML_SPMU_MAX_OFFSET 0x1000
5235  #define DCORE3_TPC3_EML_SPMU_SECTION 0x1000
5236  #define mmDCORE3_TPC3_EML_ETF_BASE 0x3602000ull
5237  #define DCORE3_TPC3_EML_ETF_MAX_OFFSET 0x1000
5238  #define DCORE3_TPC3_EML_ETF_SECTION 0x1000
5239  #define mmDCORE3_TPC3_EML_STM_BASE 0x3603000ull
5240  #define DCORE3_TPC3_EML_STM_MAX_OFFSET 0x1000
5241  #define DCORE3_TPC3_EML_STM_SECTION 0x2000
5242  #define mmDCORE3_TPC3_EML_CTI_BASE 0x3605000ull
5243  #define DCORE3_TPC3_EML_CTI_MAX_OFFSET 0x1000
5244  #define DCORE3_TPC3_EML_CTI_SECTION 0x1000
5245  #define mmDCORE3_TPC3_EML_FUNNEL_BASE 0x3606000ull
5246  #define DCORE3_TPC3_EML_FUNNEL_MAX_OFFSET 0x1000
5247  #define DCORE3_TPC3_EML_FUNNEL_SECTION 0x1000
5248  #define mmDCORE3_TPC3_EML_BUSMON_0_BASE 0x3607000ull
5249  #define DCORE3_TPC3_EML_BUSMON_0_MAX_OFFSET 0x1000
5250  #define DCORE3_TPC3_EML_BUSMON_0_SECTION 0x1000
5251  #define mmDCORE3_TPC3_EML_BUSMON_1_BASE 0x3608000ull
5252  #define DCORE3_TPC3_EML_BUSMON_1_MAX_OFFSET 0x1000
5253  #define DCORE3_TPC3_EML_BUSMON_1_SECTION 0x1000
5254  #define mmDCORE3_TPC3_EML_BUSMON_2_BASE 0x3609000ull
5255  #define DCORE3_TPC3_EML_BUSMON_2_MAX_OFFSET 0x1000
5256  #define DCORE3_TPC3_EML_BUSMON_2_SECTION 0x1000
5257  #define mmDCORE3_TPC3_EML_BUSMON_3_BASE 0x360A000ull
5258  #define DCORE3_TPC3_EML_BUSMON_3_MAX_OFFSET 0x1000
5259  #define DCORE3_TPC3_EML_BUSMON_3_SECTION 0x1000
5260  #define mmDCORE3_TPC3_QM_ARC_RTT_BASE 0x360B000ull
5261  #define DCORE3_TPC3_QM_ARC_RTT_MAX_OFFSET 0x1400
5262  #define DCORE3_TPC3_QM_ARC_RTT_SECTION 0x35000
5263  #define mmDCORE3_TPC3_EML_CFG_BASE 0x3640000ull
5264  #define DCORE3_TPC3_EML_CFG_MAX_OFFSET 0x1000
5265  #define DCORE3_TPC3_EML_CFG_SECTION 0xE800
5266  #define mmDCORE3_TPC3_EML_CFG_SPECIAL_BASE 0x3640E80ull
5267  #define DCORE3_TPC3_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
5268  #define DCORE3_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
5269  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x3641000ull
5270  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
5271  #define DCORE3_TPC3_EML_CFG_SPECIAL_SECTION 0x1800
5272  #define mmDCORE3_TPC3_EML_TPC_CFG_BASE 0x3641000ull
5273  #define DCORE3_TPC3_EML_TPC_CFG_MAX_OFFSET 0x1000
5274  #define DCORE3_TPC3_EML_TPC_CFG_SECTION 0x5000
5275  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x3641050ull
5276  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
5277  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
5278  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x36410A0ull
5279  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
5280  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
5281  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x36410F0ull
5282  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
5283  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
5284  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x3641140ull
5285  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
5286  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
5287  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x3641190ull
5288  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
5289  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
5290  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x36411E0ull
5291  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
5292  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
5293  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x3641230ull
5294  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
5295  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
5296  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x3641280ull
5297  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
5298  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
5299  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x36412D0ull
5300  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
5301  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
5302  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x3641320ull
5303  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
5304  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
5305  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x3641370ull
5306  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
5307  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
5308  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x36413C0ull
5309  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
5310  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
5311  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x3641410ull
5312  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
5313  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
5314  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x3641460ull
5315  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
5316  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
5317  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x36414B0ull
5318  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
5319  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
5320  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x3641500ull
5321  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
5322  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
5323  #define mmDCORE3_TPC3_EML_TPC_CFG_KERNEL_BASE 0x3641508ull
5324  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
5325  #define DCORE3_TPC3_EML_TPC_CFG_KERNEL_SECTION 0xD400
5326  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_0_BASE 0x36415DCull
5327  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
5328  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
5329  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_1_BASE 0x364162Cull
5330  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
5331  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
5332  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_2_BASE 0x364167Cull
5333  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
5334  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
5335  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_3_BASE 0x36416CCull
5336  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
5337  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
5338  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_4_BASE 0x364171Cull
5339  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
5340  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
5341  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_5_BASE 0x364176Cull
5342  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
5343  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
5344  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_6_BASE 0x36417BCull
5345  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
5346  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
5347  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_7_BASE 0x364180Cull
5348  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
5349  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
5350  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_8_BASE 0x364185Cull
5351  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
5352  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
5353  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_9_BASE 0x36418ACull
5354  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
5355  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
5356  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_10_BASE 0x36418FCull
5357  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
5358  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
5359  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_11_BASE 0x364194Cull
5360  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
5361  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
5362  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_12_BASE 0x364199Cull
5363  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
5364  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
5365  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_13_BASE 0x36419ECull
5366  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
5367  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
5368  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_14_BASE 0x3641A3Cull
5369  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
5370  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
5371  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_15_BASE 0x3641A8Cull
5372  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
5373  #define DCORE3_TPC3_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
5374  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x3641ADCull
5375  #define DCORE3_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
5376  #define DCORE3_TPC3_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
5377  #define mmDCORE3_TPC3_EML_TPC_CFG_QM_BASE 0x3641AE4ull
5378  #define DCORE3_TPC3_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
5379  #define DCORE3_TPC3_EML_TPC_CFG_QM_SECTION 0x31C0
5380  #define mmDCORE3_TPC3_EML_TPC_CFG_AXUSER_BASE 0x3641E00ull
5381  #define DCORE3_TPC3_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
5382  #define DCORE3_TPC3_EML_TPC_CFG_AXUSER_SECTION 0x8000
5383  #define mmDCORE3_TPC3_EML_TPC_CFG_SPECIAL_BASE 0x3641E80ull
5384  #define DCORE3_TPC3_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
5385  #define DCORE3_TPC3_EML_TPC_CFG_SPECIAL_SECTION 0x1800
5386  #define mmDCORE3_TPC3_EML_QM_DCCM_BASE 0x3642000ull
5387  #define DCORE3_TPC3_EML_QM_DCCM_MAX_OFFSET 0x4000
5388  #define DCORE3_TPC3_EML_QM_DCCM_SECTION 0x8000
5389  #define mmDCORE3_TPC3_EML_QM_ARCAUX_BASE 0x364A000ull
5390  #define DCORE3_TPC3_EML_QM_ARCAUX_MAX_OFFSET 0x1000
5391  #define DCORE3_TPC3_EML_QM_ARCAUX_SECTION 0xE800
5392  #define mmDCORE3_TPC3_EML_QM_ARCAUX_SPECIAL_BASE 0x364AE80ull
5393  #define DCORE3_TPC3_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
5394  #define DCORE3_TPC3_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
5395  #define mmDCORE3_TPC3_EML_TPC_QM_BASE 0x364C000ull
5396  #define DCORE3_TPC3_EML_TPC_QM_MAX_OFFSET 0x1000
5397  #define DCORE3_TPC3_EML_TPC_QM_SECTION 0x9000
5398  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x364C900ull
5399  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
5400  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
5401  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x364C908ull
5402  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
5403  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
5404  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x364C910ull
5405  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
5406  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
5407  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x364C918ull
5408  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
5409  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
5410  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x364C920ull
5411  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
5412  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
5413  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x364C928ull
5414  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
5415  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
5416  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x364C930ull
5417  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
5418  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
5419  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x364C938ull
5420  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
5421  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
5422  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x364C940ull
5423  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
5424  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
5425  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x364C948ull
5426  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
5427  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
5428  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x364C950ull
5429  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
5430  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
5431  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x364C958ull
5432  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
5433  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
5434  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x364C960ull
5435  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
5436  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
5437  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x364C968ull
5438  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
5439  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
5440  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x364C970ull
5441  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
5442  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
5443  #define mmDCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x364C978ull
5444  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
5445  #define DCORE3_TPC3_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
5446  #define mmDCORE3_TPC3_EML_TPC_QM_AXUSER_SECURED_BASE 0x364CB00ull
5447  #define DCORE3_TPC3_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
5448  #define DCORE3_TPC3_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
5449  #define mmDCORE3_TPC3_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x364CB80ull
5450  #define DCORE3_TPC3_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
5451  #define DCORE3_TPC3_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
5452  #define mmDCORE3_TPC3_EML_TPC_QM_DBG_HBW_BASE 0x364CC00ull
5453  #define DCORE3_TPC3_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
5454  #define DCORE3_TPC3_EML_TPC_QM_DBG_HBW_SECTION 0x8000
5455  #define mmDCORE3_TPC3_EML_TPC_QM_DBG_LBW_BASE 0x364CC80ull
5456  #define DCORE3_TPC3_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
5457  #define DCORE3_TPC3_EML_TPC_QM_DBG_LBW_SECTION 0x1000
5458  #define mmDCORE3_TPC3_EML_TPC_QM_CGM_BASE 0x364CD80ull
5459  #define DCORE3_TPC3_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
5460  #define DCORE3_TPC3_EML_TPC_QM_CGM_SECTION 0x1000
5461  #define mmDCORE3_TPC3_EML_TPC_QM_SPECIAL_BASE 0x364CE80ull
5462  #define DCORE3_TPC3_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
5463  #define DCORE3_TPC3_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
5464  #define mmDCORE3_TPC3_EML_CS_BASE 0x37FF000ull
5465  #define DCORE3_TPC3_EML_CS_MAX_OFFSET 0x1000
5466  #define DCORE3_TPC3_EML_CS_SECTION 0x1000
5467  #define mmDCORE3_TPC4_ROM_TABLE_BASE 0x3800000ull
5468  #define DCORE3_TPC4_ROM_TABLE_MAX_OFFSET 0x1000
5469  #define DCORE3_TPC4_ROM_TABLE_SECTION 0x1000
5470  #define mmDCORE3_TPC4_EML_SPMU_BASE 0x3801000ull
5471  #define DCORE3_TPC4_EML_SPMU_MAX_OFFSET 0x1000
5472  #define DCORE3_TPC4_EML_SPMU_SECTION 0x1000
5473  #define mmDCORE3_TPC4_EML_ETF_BASE 0x3802000ull
5474  #define DCORE3_TPC4_EML_ETF_MAX_OFFSET 0x1000
5475  #define DCORE3_TPC4_EML_ETF_SECTION 0x1000
5476  #define mmDCORE3_TPC4_EML_STM_BASE 0x3803000ull
5477  #define DCORE3_TPC4_EML_STM_MAX_OFFSET 0x1000
5478  #define DCORE3_TPC4_EML_STM_SECTION 0x2000
5479  #define mmDCORE3_TPC4_EML_CTI_BASE 0x3805000ull
5480  #define DCORE3_TPC4_EML_CTI_MAX_OFFSET 0x1000
5481  #define DCORE3_TPC4_EML_CTI_SECTION 0x1000
5482  #define mmDCORE3_TPC4_EML_FUNNEL_BASE 0x3806000ull
5483  #define DCORE3_TPC4_EML_FUNNEL_MAX_OFFSET 0x1000
5484  #define DCORE3_TPC4_EML_FUNNEL_SECTION 0x1000
5485  #define mmDCORE3_TPC4_EML_BUSMON_0_BASE 0x3807000ull
5486  #define DCORE3_TPC4_EML_BUSMON_0_MAX_OFFSET 0x1000
5487  #define DCORE3_TPC4_EML_BUSMON_0_SECTION 0x1000
5488  #define mmDCORE3_TPC4_EML_BUSMON_1_BASE 0x3808000ull
5489  #define DCORE3_TPC4_EML_BUSMON_1_MAX_OFFSET 0x1000
5490  #define DCORE3_TPC4_EML_BUSMON_1_SECTION 0x1000
5491  #define mmDCORE3_TPC4_EML_BUSMON_2_BASE 0x3809000ull
5492  #define DCORE3_TPC4_EML_BUSMON_2_MAX_OFFSET 0x1000
5493  #define DCORE3_TPC4_EML_BUSMON_2_SECTION 0x1000
5494  #define mmDCORE3_TPC4_EML_BUSMON_3_BASE 0x380A000ull
5495  #define DCORE3_TPC4_EML_BUSMON_3_MAX_OFFSET 0x1000
5496  #define DCORE3_TPC4_EML_BUSMON_3_SECTION 0x1000
5497  #define mmDCORE3_TPC4_QM_ARC_RTT_BASE 0x380B000ull
5498  #define DCORE3_TPC4_QM_ARC_RTT_MAX_OFFSET 0x1400
5499  #define DCORE3_TPC4_QM_ARC_RTT_SECTION 0x35000
5500  #define mmDCORE3_TPC4_EML_CFG_BASE 0x3840000ull
5501  #define DCORE3_TPC4_EML_CFG_MAX_OFFSET 0x1000
5502  #define DCORE3_TPC4_EML_CFG_SECTION 0xE800
5503  #define mmDCORE3_TPC4_EML_CFG_SPECIAL_BASE 0x3840E80ull
5504  #define DCORE3_TPC4_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
5505  #define DCORE3_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
5506  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x3841000ull
5507  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
5508  #define DCORE3_TPC4_EML_CFG_SPECIAL_SECTION 0x1800
5509  #define mmDCORE3_TPC4_EML_TPC_CFG_BASE 0x3841000ull
5510  #define DCORE3_TPC4_EML_TPC_CFG_MAX_OFFSET 0x1000
5511  #define DCORE3_TPC4_EML_TPC_CFG_SECTION 0x5000
5512  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x3841050ull
5513  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
5514  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
5515  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x38410A0ull
5516  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
5517  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
5518  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x38410F0ull
5519  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
5520  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
5521  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x3841140ull
5522  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
5523  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
5524  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x3841190ull
5525  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
5526  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
5527  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x38411E0ull
5528  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
5529  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
5530  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x3841230ull
5531  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
5532  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
5533  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x3841280ull
5534  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
5535  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
5536  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x38412D0ull
5537  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
5538  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
5539  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x3841320ull
5540  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
5541  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
5542  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x3841370ull
5543  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
5544  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
5545  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x38413C0ull
5546  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
5547  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
5548  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x3841410ull
5549  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
5550  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
5551  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x3841460ull
5552  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
5553  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
5554  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x38414B0ull
5555  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
5556  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
5557  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x3841500ull
5558  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
5559  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
5560  #define mmDCORE3_TPC4_EML_TPC_CFG_KERNEL_BASE 0x3841508ull
5561  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
5562  #define DCORE3_TPC4_EML_TPC_CFG_KERNEL_SECTION 0xD400
5563  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_0_BASE 0x38415DCull
5564  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
5565  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
5566  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_1_BASE 0x384162Cull
5567  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
5568  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
5569  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_2_BASE 0x384167Cull
5570  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
5571  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
5572  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_3_BASE 0x38416CCull
5573  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
5574  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
5575  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_4_BASE 0x384171Cull
5576  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
5577  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
5578  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_5_BASE 0x384176Cull
5579  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
5580  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
5581  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_6_BASE 0x38417BCull
5582  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
5583  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
5584  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_7_BASE 0x384180Cull
5585  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
5586  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
5587  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_8_BASE 0x384185Cull
5588  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
5589  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
5590  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_9_BASE 0x38418ACull
5591  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
5592  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
5593  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_10_BASE 0x38418FCull
5594  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
5595  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
5596  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_11_BASE 0x384194Cull
5597  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
5598  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
5599  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_12_BASE 0x384199Cull
5600  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
5601  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
5602  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_13_BASE 0x38419ECull
5603  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
5604  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
5605  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_14_BASE 0x3841A3Cull
5606  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
5607  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
5608  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_15_BASE 0x3841A8Cull
5609  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
5610  #define DCORE3_TPC4_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
5611  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x3841ADCull
5612  #define DCORE3_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
5613  #define DCORE3_TPC4_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
5614  #define mmDCORE3_TPC4_EML_TPC_CFG_QM_BASE 0x3841AE4ull
5615  #define DCORE3_TPC4_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
5616  #define DCORE3_TPC4_EML_TPC_CFG_QM_SECTION 0x31C0
5617  #define mmDCORE3_TPC4_EML_TPC_CFG_AXUSER_BASE 0x3841E00ull
5618  #define DCORE3_TPC4_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
5619  #define DCORE3_TPC4_EML_TPC_CFG_AXUSER_SECTION 0x8000
5620  #define mmDCORE3_TPC4_EML_TPC_CFG_SPECIAL_BASE 0x3841E80ull
5621  #define DCORE3_TPC4_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
5622  #define DCORE3_TPC4_EML_TPC_CFG_SPECIAL_SECTION 0x1800
5623  #define mmDCORE3_TPC4_EML_QM_DCCM_BASE 0x3842000ull
5624  #define DCORE3_TPC4_EML_QM_DCCM_MAX_OFFSET 0x4000
5625  #define DCORE3_TPC4_EML_QM_DCCM_SECTION 0x8000
5626  #define mmDCORE3_TPC4_EML_QM_ARCAUX_BASE 0x384A000ull
5627  #define DCORE3_TPC4_EML_QM_ARCAUX_MAX_OFFSET 0x1000
5628  #define DCORE3_TPC4_EML_QM_ARCAUX_SECTION 0xE800
5629  #define mmDCORE3_TPC4_EML_QM_ARCAUX_SPECIAL_BASE 0x384AE80ull
5630  #define DCORE3_TPC4_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
5631  #define DCORE3_TPC4_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
5632  #define mmDCORE3_TPC4_EML_TPC_QM_BASE 0x384C000ull
5633  #define DCORE3_TPC4_EML_TPC_QM_MAX_OFFSET 0x1000
5634  #define DCORE3_TPC4_EML_TPC_QM_SECTION 0x9000
5635  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x384C900ull
5636  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
5637  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
5638  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x384C908ull
5639  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
5640  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
5641  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x384C910ull
5642  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
5643  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
5644  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x384C918ull
5645  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
5646  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
5647  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x384C920ull
5648  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
5649  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
5650  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x384C928ull
5651  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
5652  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
5653  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x384C930ull
5654  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
5655  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
5656  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x384C938ull
5657  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
5658  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
5659  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x384C940ull
5660  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
5661  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
5662  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x384C948ull
5663  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
5664  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
5665  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x384C950ull
5666  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
5667  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
5668  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x384C958ull
5669  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
5670  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
5671  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x384C960ull
5672  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
5673  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
5674  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x384C968ull
5675  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
5676  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
5677  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x384C970ull
5678  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
5679  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
5680  #define mmDCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x384C978ull
5681  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
5682  #define DCORE3_TPC4_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
5683  #define mmDCORE3_TPC4_EML_TPC_QM_AXUSER_SECURED_BASE 0x384CB00ull
5684  #define DCORE3_TPC4_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
5685  #define DCORE3_TPC4_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
5686  #define mmDCORE3_TPC4_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x384CB80ull
5687  #define DCORE3_TPC4_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
5688  #define DCORE3_TPC4_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
5689  #define mmDCORE3_TPC4_EML_TPC_QM_DBG_HBW_BASE 0x384CC00ull
5690  #define DCORE3_TPC4_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
5691  #define DCORE3_TPC4_EML_TPC_QM_DBG_HBW_SECTION 0x8000
5692  #define mmDCORE3_TPC4_EML_TPC_QM_DBG_LBW_BASE 0x384CC80ull
5693  #define DCORE3_TPC4_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
5694  #define DCORE3_TPC4_EML_TPC_QM_DBG_LBW_SECTION 0x1000
5695  #define mmDCORE3_TPC4_EML_TPC_QM_CGM_BASE 0x384CD80ull
5696  #define DCORE3_TPC4_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
5697  #define DCORE3_TPC4_EML_TPC_QM_CGM_SECTION 0x1000
5698  #define mmDCORE3_TPC4_EML_TPC_QM_SPECIAL_BASE 0x384CE80ull
5699  #define DCORE3_TPC4_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
5700  #define DCORE3_TPC4_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
5701  #define mmDCORE3_TPC4_EML_CS_BASE 0x39FF000ull
5702  #define DCORE3_TPC4_EML_CS_MAX_OFFSET 0x1000
5703  #define DCORE3_TPC4_EML_CS_SECTION 0x1000
5704  #define mmDCORE3_TPC5_ROM_TABLE_BASE 0x3A00000ull
5705  #define DCORE3_TPC5_ROM_TABLE_MAX_OFFSET 0x1000
5706  #define DCORE3_TPC5_ROM_TABLE_SECTION 0x1000
5707  #define mmDCORE3_TPC5_EML_SPMU_BASE 0x3A01000ull
5708  #define DCORE3_TPC5_EML_SPMU_MAX_OFFSET 0x1000
5709  #define DCORE3_TPC5_EML_SPMU_SECTION 0x1000
5710  #define mmDCORE3_TPC5_EML_ETF_BASE 0x3A02000ull
5711  #define DCORE3_TPC5_EML_ETF_MAX_OFFSET 0x1000
5712  #define DCORE3_TPC5_EML_ETF_SECTION 0x1000
5713  #define mmDCORE3_TPC5_EML_STM_BASE 0x3A03000ull
5714  #define DCORE3_TPC5_EML_STM_MAX_OFFSET 0x1000
5715  #define DCORE3_TPC5_EML_STM_SECTION 0x2000
5716  #define mmDCORE3_TPC5_EML_CTI_BASE 0x3A05000ull
5717  #define DCORE3_TPC5_EML_CTI_MAX_OFFSET 0x1000
5718  #define DCORE3_TPC5_EML_CTI_SECTION 0x1000
5719  #define mmDCORE3_TPC5_EML_FUNNEL_BASE 0x3A06000ull
5720  #define DCORE3_TPC5_EML_FUNNEL_MAX_OFFSET 0x1000
5721  #define DCORE3_TPC5_EML_FUNNEL_SECTION 0x1000
5722  #define mmDCORE3_TPC5_EML_BUSMON_0_BASE 0x3A07000ull
5723  #define DCORE3_TPC5_EML_BUSMON_0_MAX_OFFSET 0x1000
5724  #define DCORE3_TPC5_EML_BUSMON_0_SECTION 0x1000
5725  #define mmDCORE3_TPC5_EML_BUSMON_1_BASE 0x3A08000ull
5726  #define DCORE3_TPC5_EML_BUSMON_1_MAX_OFFSET 0x1000
5727  #define DCORE3_TPC5_EML_BUSMON_1_SECTION 0x1000
5728  #define mmDCORE3_TPC5_EML_BUSMON_2_BASE 0x3A09000ull
5729  #define DCORE3_TPC5_EML_BUSMON_2_MAX_OFFSET 0x1000
5730  #define DCORE3_TPC5_EML_BUSMON_2_SECTION 0x1000
5731  #define mmDCORE3_TPC5_EML_BUSMON_3_BASE 0x3A0A000ull
5732  #define DCORE3_TPC5_EML_BUSMON_3_MAX_OFFSET 0x1000
5733  #define DCORE3_TPC5_EML_BUSMON_3_SECTION 0x1000
5734  #define mmDCORE3_TPC5_QM_ARC_RTT_BASE 0x3A0B000ull
5735  #define DCORE3_TPC5_QM_ARC_RTT_MAX_OFFSET 0x1400
5736  #define DCORE3_TPC5_QM_ARC_RTT_SECTION 0x35000
5737  #define mmDCORE3_TPC5_EML_CFG_BASE 0x3A40000ull
5738  #define DCORE3_TPC5_EML_CFG_MAX_OFFSET 0x1000
5739  #define DCORE3_TPC5_EML_CFG_SECTION 0xE800
5740  #define mmDCORE3_TPC5_EML_CFG_SPECIAL_BASE 0x3A40E80ull
5741  #define DCORE3_TPC5_EML_CFG_SPECIAL_MAX_OFFSET 0x1800
5742  #define DCORE3_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
5743  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_BASE 0x3A41000ull
5744  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
5745  #define DCORE3_TPC5_EML_CFG_SPECIAL_SECTION 0x1800
5746  #define mmDCORE3_TPC5_EML_TPC_CFG_BASE 0x3A41000ull
5747  #define DCORE3_TPC5_EML_TPC_CFG_MAX_OFFSET 0x1000
5748  #define DCORE3_TPC5_EML_TPC_CFG_SECTION 0x5000
5749  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_BASE 0x3A41050ull
5750  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
5751  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_1_SECTION 0x5000
5752  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_BASE 0x3A410A0ull
5753  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
5754  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_2_SECTION 0x5000
5755  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_BASE 0x3A410F0ull
5756  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
5757  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_3_SECTION 0x5000
5758  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_BASE 0x3A41140ull
5759  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
5760  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_4_SECTION 0x5000
5761  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_BASE 0x3A41190ull
5762  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
5763  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_5_SECTION 0x5000
5764  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_BASE 0x3A411E0ull
5765  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
5766  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_6_SECTION 0x5000
5767  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_BASE 0x3A41230ull
5768  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
5769  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_7_SECTION 0x5000
5770  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_BASE 0x3A41280ull
5771  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
5772  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_8_SECTION 0x5000
5773  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_BASE 0x3A412D0ull
5774  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
5775  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_9_SECTION 0x5000
5776  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_BASE 0x3A41320ull
5777  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
5778  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_10_SECTION 0x5000
5779  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_BASE 0x3A41370ull
5780  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
5781  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_11_SECTION 0x5000
5782  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_BASE 0x3A413C0ull
5783  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
5784  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_12_SECTION 0x5000
5785  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_BASE 0x3A41410ull
5786  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
5787  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_13_SECTION 0x5000
5788  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_BASE 0x3A41460ull
5789  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
5790  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_14_SECTION 0x5000
5791  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_BASE 0x3A414B0ull
5792  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
5793  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_TENSOR_15_SECTION 0x5000
5794  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_BASE 0x3A41500ull
5795  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
5796  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
5797  #define mmDCORE3_TPC5_EML_TPC_CFG_KERNEL_BASE 0x3A41508ull
5798  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_MAX_OFFSET 0xD400
5799  #define DCORE3_TPC5_EML_TPC_CFG_KERNEL_SECTION 0xD400
5800  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_0_BASE 0x3A415DCull
5801  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
5802  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_0_SECTION 0x5000
5803  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_1_BASE 0x3A4162Cull
5804  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
5805  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_1_SECTION 0x5000
5806  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_2_BASE 0x3A4167Cull
5807  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
5808  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_2_SECTION 0x5000
5809  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_3_BASE 0x3A416CCull
5810  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
5811  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_3_SECTION 0x5000
5812  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_4_BASE 0x3A4171Cull
5813  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
5814  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_4_SECTION 0x5000
5815  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_5_BASE 0x3A4176Cull
5816  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
5817  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_5_SECTION 0x5000
5818  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_6_BASE 0x3A417BCull
5819  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
5820  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_6_SECTION 0x5000
5821  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_7_BASE 0x3A4180Cull
5822  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
5823  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_7_SECTION 0x5000
5824  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_8_BASE 0x3A4185Cull
5825  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
5826  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_8_SECTION 0x5000
5827  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_9_BASE 0x3A418ACull
5828  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
5829  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_9_SECTION 0x5000
5830  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_10_BASE 0x3A418FCull
5831  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
5832  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_10_SECTION 0x5000
5833  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_11_BASE 0x3A4194Cull
5834  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
5835  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_11_SECTION 0x5000
5836  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_12_BASE 0x3A4199Cull
5837  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
5838  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_12_SECTION 0x5000
5839  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_13_BASE 0x3A419ECull
5840  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
5841  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_13_SECTION 0x5000
5842  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_14_BASE 0x3A41A3Cull
5843  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
5844  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_14_SECTION 0x5000
5845  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_15_BASE 0x3A41A8Cull
5846  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
5847  #define DCORE3_TPC5_EML_TPC_CFG_QM_TENSOR_15_SECTION 0x5000
5848  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_BASE 0x3A41ADCull
5849  #define DCORE3_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
5850  #define DCORE3_TPC5_EML_TPC_CFG_QM_SYNC_OBJECT_SECTION 0x8000
5851  #define mmDCORE3_TPC5_EML_TPC_CFG_QM_BASE 0x3A41AE4ull
5852  #define DCORE3_TPC5_EML_TPC_CFG_QM_MAX_OFFSET 0xD400
5853  #define DCORE3_TPC5_EML_TPC_CFG_QM_SECTION 0x31C0
5854  #define mmDCORE3_TPC5_EML_TPC_CFG_AXUSER_BASE 0x3A41E00ull
5855  #define DCORE3_TPC5_EML_TPC_CFG_AXUSER_MAX_OFFSET 0x5000
5856  #define DCORE3_TPC5_EML_TPC_CFG_AXUSER_SECTION 0x8000
5857  #define mmDCORE3_TPC5_EML_TPC_CFG_SPECIAL_BASE 0x3A41E80ull
5858  #define DCORE3_TPC5_EML_TPC_CFG_SPECIAL_MAX_OFFSET 0x1800
5859  #define DCORE3_TPC5_EML_TPC_CFG_SPECIAL_SECTION 0x1800
5860  #define mmDCORE3_TPC5_EML_QM_DCCM_BASE 0x3A42000ull
5861  #define DCORE3_TPC5_EML_QM_DCCM_MAX_OFFSET 0x4000
5862  #define DCORE3_TPC5_EML_QM_DCCM_SECTION 0x8000
5863  #define mmDCORE3_TPC5_EML_QM_ARCAUX_BASE 0x3A4A000ull
5864  #define DCORE3_TPC5_EML_QM_ARCAUX_MAX_OFFSET 0x1000
5865  #define DCORE3_TPC5_EML_QM_ARCAUX_SECTION 0xE800
5866  #define mmDCORE3_TPC5_EML_QM_ARCAUX_SPECIAL_BASE 0x3A4AE80ull
5867  #define DCORE3_TPC5_EML_QM_ARCAUX_SPECIAL_MAX_OFFSET 0x1800
5868  #define DCORE3_TPC5_EML_QM_ARCAUX_SPECIAL_SECTION 0x1180
5869  #define mmDCORE3_TPC5_EML_TPC_QM_BASE 0x3A4C000ull
5870  #define DCORE3_TPC5_EML_TPC_QM_MAX_OFFSET 0x1000
5871  #define DCORE3_TPC5_EML_TPC_QM_SECTION 0x9000
5872  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_BASE 0x3A4C900ull
5873  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
5874  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
5875  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_BASE 0x3A4C908ull
5876  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
5877  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
5878  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_BASE 0x3A4C910ull
5879  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
5880  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
5881  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_BASE 0x3A4C918ull
5882  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
5883  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
5884  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_BASE 0x3A4C920ull
5885  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
5886  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
5887  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_BASE 0x3A4C928ull
5888  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
5889  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
5890  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_BASE 0x3A4C930ull
5891  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
5892  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
5893  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_BASE 0x3A4C938ull
5894  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
5895  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
5896  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_BASE 0x3A4C940ull
5897  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
5898  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
5899  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_BASE 0x3A4C948ull
5900  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
5901  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
5902  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_BASE 0x3A4C950ull
5903  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
5904  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
5905  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_BASE 0x3A4C958ull
5906  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
5907  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
5908  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_BASE 0x3A4C960ull
5909  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
5910  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
5911  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_BASE 0x3A4C968ull
5912  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
5913  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
5914  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_BASE 0x3A4C970ull
5915  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
5916  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
5917  #define mmDCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_BASE 0x3A4C978ull
5918  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
5919  #define DCORE3_TPC5_EML_TPC_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
5920  #define mmDCORE3_TPC5_EML_TPC_QM_AXUSER_SECURED_BASE 0x3A4CB00ull
5921  #define DCORE3_TPC5_EML_TPC_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
5922  #define DCORE3_TPC5_EML_TPC_QM_AXUSER_SECURED_SECTION 0x8000
5923  #define mmDCORE3_TPC5_EML_TPC_QM_AXUSER_NONSECURED_BASE 0x3A4CB80ull
5924  #define DCORE3_TPC5_EML_TPC_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
5925  #define DCORE3_TPC5_EML_TPC_QM_AXUSER_NONSECURED_SECTION 0x8000
5926  #define mmDCORE3_TPC5_EML_TPC_QM_DBG_HBW_BASE 0x3A4CC00ull
5927  #define DCORE3_TPC5_EML_TPC_QM_DBG_HBW_MAX_OFFSET 0x5800
5928  #define DCORE3_TPC5_EML_TPC_QM_DBG_HBW_SECTION 0x8000
5929  #define mmDCORE3_TPC5_EML_TPC_QM_DBG_LBW_BASE 0x3A4CC80ull
5930  #define DCORE3_TPC5_EML_TPC_QM_DBG_LBW_MAX_OFFSET 0x5800
5931  #define DCORE3_TPC5_EML_TPC_QM_DBG_LBW_SECTION 0x1000
5932  #define mmDCORE3_TPC5_EML_TPC_QM_CGM_BASE 0x3A4CD80ull
5933  #define DCORE3_TPC5_EML_TPC_QM_CGM_MAX_OFFSET 0xC000
5934  #define DCORE3_TPC5_EML_TPC_QM_CGM_SECTION 0x1000
5935  #define mmDCORE3_TPC5_EML_TPC_QM_SPECIAL_BASE 0x3A4CE80ull
5936  #define DCORE3_TPC5_EML_TPC_QM_SPECIAL_MAX_OFFSET 0x1800
5937  #define DCORE3_TPC5_EML_TPC_QM_SPECIAL_SECTION 0x1B2180
5938  #define mmDCORE3_TPC5_EML_CS_BASE 0x3BFF000ull
5939  #define DCORE3_TPC5_EML_CS_MAX_OFFSET 0x1000
5940  #define DCORE3_TPC5_EML_CS_SECTION 0x401000
5941  #define mmDCORE0_TPC0_QM_DCCM_BASE 0x4000000ull
5942  #define DCORE0_TPC0_QM_DCCM_MAX_OFFSET 0x4000
5943  #define DCORE0_TPC0_QM_DCCM_SECTION 0x8000
5944  #define mmDCORE0_TPC0_QM_ARC_AUX_BASE 0x4008000ull
5945  #define DCORE0_TPC0_QM_ARC_AUX_MAX_OFFSET 0x1000
5946  #define DCORE0_TPC0_QM_ARC_AUX_SECTION 0xE800
5947  #define mmDCORE0_TPC0_QM_ARC_AUX_SPECIAL_BASE 0x4008E80ull
5948  #define DCORE0_TPC0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
5949  #define DCORE0_TPC0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
5950  #define mmDCORE0_TPC0_QM_BASE 0x400A000ull
5951  #define DCORE0_TPC0_QM_MAX_OFFSET 0x1000
5952  #define DCORE0_TPC0_QM_SECTION 0x9000
5953  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x400A900ull
5954  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
5955  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
5956  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x400A908ull
5957  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
5958  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
5959  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x400A910ull
5960  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
5961  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
5962  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x400A918ull
5963  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
5964  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
5965  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x400A920ull
5966  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
5967  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
5968  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x400A928ull
5969  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
5970  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
5971  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x400A930ull
5972  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
5973  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
5974  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x400A938ull
5975  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
5976  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
5977  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x400A940ull
5978  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
5979  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
5980  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x400A948ull
5981  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
5982  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
5983  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x400A950ull
5984  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
5985  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
5986  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x400A958ull
5987  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
5988  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
5989  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x400A960ull
5990  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
5991  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
5992  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x400A968ull
5993  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
5994  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
5995  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x400A970ull
5996  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
5997  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
5998  #define mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x400A978ull
5999  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
6000  #define DCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
6001  #define mmDCORE0_TPC0_QM_AXUSER_SECURED_BASE 0x400AB00ull
6002  #define DCORE0_TPC0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
6003  #define DCORE0_TPC0_QM_AXUSER_SECURED_SECTION 0x8000
6004  #define mmDCORE0_TPC0_QM_AXUSER_NONSECURED_BASE 0x400AB80ull
6005  #define DCORE0_TPC0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
6006  #define DCORE0_TPC0_QM_AXUSER_NONSECURED_SECTION 0x8000
6007  #define mmDCORE0_TPC0_QM_DBG_HBW_BASE 0x400AC00ull
6008  #define DCORE0_TPC0_QM_DBG_HBW_MAX_OFFSET 0x5800
6009  #define DCORE0_TPC0_QM_DBG_HBW_SECTION 0x8000
6010  #define mmDCORE0_TPC0_QM_DBG_LBW_BASE 0x400AC80ull
6011  #define DCORE0_TPC0_QM_DBG_LBW_MAX_OFFSET 0x5800
6012  #define DCORE0_TPC0_QM_DBG_LBW_SECTION 0x1000
6013  #define mmDCORE0_TPC0_QM_CGM_BASE 0x400AD80ull
6014  #define DCORE0_TPC0_QM_CGM_MAX_OFFSET 0xC000
6015  #define DCORE0_TPC0_QM_CGM_SECTION 0x1000
6016  #define mmDCORE0_TPC0_QM_SPECIAL_BASE 0x400AE80ull
6017  #define DCORE0_TPC0_QM_SPECIAL_MAX_OFFSET 0x1800
6018  #define DCORE0_TPC0_QM_SPECIAL_SECTION 0x1800
6019  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_BASE 0x400B000ull
6020  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
6021  #define DCORE0_TPC0_QM_SPECIAL_SECTION 0x1800
6022  #define mmDCORE0_TPC0_CFG_BASE 0x400B000ull
6023  #define DCORE0_TPC0_CFG_MAX_OFFSET 0x1000
6024  #define DCORE0_TPC0_CFG_SECTION 0x5000
6025  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_1_BASE 0x400B050ull
6026  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
6027  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_1_SECTION 0x5000
6028  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_2_BASE 0x400B0A0ull
6029  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
6030  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_2_SECTION 0x5000
6031  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_3_BASE 0x400B0F0ull
6032  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
6033  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_3_SECTION 0x5000
6034  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_4_BASE 0x400B140ull
6035  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
6036  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_4_SECTION 0x5000
6037  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_5_BASE 0x400B190ull
6038  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
6039  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_5_SECTION 0x5000
6040  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_6_BASE 0x400B1E0ull
6041  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
6042  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_6_SECTION 0x5000
6043  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_7_BASE 0x400B230ull
6044  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
6045  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_7_SECTION 0x5000
6046  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_8_BASE 0x400B280ull
6047  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
6048  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_8_SECTION 0x5000
6049  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_9_BASE 0x400B2D0ull
6050  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
6051  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_9_SECTION 0x5000
6052  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_10_BASE 0x400B320ull
6053  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
6054  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_10_SECTION 0x5000
6055  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_11_BASE 0x400B370ull
6056  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
6057  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_11_SECTION 0x5000
6058  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_12_BASE 0x400B3C0ull
6059  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
6060  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_12_SECTION 0x5000
6061  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_13_BASE 0x400B410ull
6062  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
6063  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_13_SECTION 0x5000
6064  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_14_BASE 0x400B460ull
6065  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
6066  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_14_SECTION 0x5000
6067  #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_15_BASE 0x400B4B0ull
6068  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
6069  #define DCORE0_TPC0_CFG_KERNEL_TENSOR_15_SECTION 0x5000
6070  #define mmDCORE0_TPC0_CFG_KERNEL_SYNC_OBJECT_BASE 0x400B500ull
6071  #define DCORE0_TPC0_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
6072  #define DCORE0_TPC0_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
6073  #define mmDCORE0_TPC0_CFG_KERNEL_BASE 0x400B508ull
6074  #define DCORE0_TPC0_CFG_KERNEL_MAX_OFFSET 0xD400
6075  #define DCORE0_TPC0_CFG_KERNEL_SECTION 0xD400
6076  #define mmDCORE0_TPC0_CFG_QM_TENSOR_0_BASE 0x400B5DCull
6077  #define DCORE0_TPC0_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
6078  #define DCORE0_TPC0_CFG_QM_TENSOR_0_SECTION 0x5000
6079  #define mmDCORE0_TPC0_CFG_QM_TENSOR_1_BASE 0x400B62Cull
6080  #define DCORE0_TPC0_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
6081  #define DCORE0_TPC0_CFG_QM_TENSOR_1_SECTION 0x5000
6082  #define mmDCORE0_TPC0_CFG_QM_TENSOR_2_BASE 0x400B67Cull
6083  #define DCORE0_TPC0_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
6084  #define DCORE0_TPC0_CFG_QM_TENSOR_2_SECTION 0x5000
6085  #define mmDCORE0_TPC0_CFG_QM_TENSOR_3_BASE 0x400B6CCull
6086  #define DCORE0_TPC0_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
6087  #define DCORE0_TPC0_CFG_QM_TENSOR_3_SECTION 0x5000
6088  #define mmDCORE0_TPC0_CFG_QM_TENSOR_4_BASE 0x400B71Cull
6089  #define DCORE0_TPC0_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
6090  #define DCORE0_TPC0_CFG_QM_TENSOR_4_SECTION 0x5000
6091  #define mmDCORE0_TPC0_CFG_QM_TENSOR_5_BASE 0x400B76Cull
6092  #define DCORE0_TPC0_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
6093  #define DCORE0_TPC0_CFG_QM_TENSOR_5_SECTION 0x5000
6094  #define mmDCORE0_TPC0_CFG_QM_TENSOR_6_BASE 0x400B7BCull
6095  #define DCORE0_TPC0_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
6096  #define DCORE0_TPC0_CFG_QM_TENSOR_6_SECTION 0x5000
6097  #define mmDCORE0_TPC0_CFG_QM_TENSOR_7_BASE 0x400B80Cull
6098  #define DCORE0_TPC0_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
6099  #define DCORE0_TPC0_CFG_QM_TENSOR_7_SECTION 0x5000
6100  #define mmDCORE0_TPC0_CFG_QM_TENSOR_8_BASE 0x400B85Cull
6101  #define DCORE0_TPC0_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
6102  #define DCORE0_TPC0_CFG_QM_TENSOR_8_SECTION 0x5000
6103  #define mmDCORE0_TPC0_CFG_QM_TENSOR_9_BASE 0x400B8ACull
6104  #define DCORE0_TPC0_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
6105  #define DCORE0_TPC0_CFG_QM_TENSOR_9_SECTION 0x5000
6106  #define mmDCORE0_TPC0_CFG_QM_TENSOR_10_BASE 0x400B8FCull
6107  #define DCORE0_TPC0_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
6108  #define DCORE0_TPC0_CFG_QM_TENSOR_10_SECTION 0x5000
6109  #define mmDCORE0_TPC0_CFG_QM_TENSOR_11_BASE 0x400B94Cull
6110  #define DCORE0_TPC0_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
6111  #define DCORE0_TPC0_CFG_QM_TENSOR_11_SECTION 0x5000
6112  #define mmDCORE0_TPC0_CFG_QM_TENSOR_12_BASE 0x400B99Cull
6113  #define DCORE0_TPC0_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
6114  #define DCORE0_TPC0_CFG_QM_TENSOR_12_SECTION 0x5000
6115  #define mmDCORE0_TPC0_CFG_QM_TENSOR_13_BASE 0x400B9ECull
6116  #define DCORE0_TPC0_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
6117  #define DCORE0_TPC0_CFG_QM_TENSOR_13_SECTION 0x5000
6118  #define mmDCORE0_TPC0_CFG_QM_TENSOR_14_BASE 0x400BA3Cull
6119  #define DCORE0_TPC0_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
6120  #define DCORE0_TPC0_CFG_QM_TENSOR_14_SECTION 0x5000
6121  #define mmDCORE0_TPC0_CFG_QM_TENSOR_15_BASE 0x400BA8Cull
6122  #define DCORE0_TPC0_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
6123  #define DCORE0_TPC0_CFG_QM_TENSOR_15_SECTION 0x5000
6124  #define mmDCORE0_TPC0_CFG_QM_SYNC_OBJECT_BASE 0x400BADCull
6125  #define DCORE0_TPC0_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
6126  #define DCORE0_TPC0_CFG_QM_SYNC_OBJECT_SECTION 0x8000
6127  #define mmDCORE0_TPC0_CFG_QM_BASE 0x400BAE4ull
6128  #define DCORE0_TPC0_CFG_QM_MAX_OFFSET 0xD400
6129  #define DCORE0_TPC0_CFG_QM_SECTION 0x31C0
6130  #define mmDCORE0_TPC0_CFG_AXUSER_BASE 0x400BE00ull
6131  #define DCORE0_TPC0_CFG_AXUSER_MAX_OFFSET 0x5000
6132  #define DCORE0_TPC0_CFG_AXUSER_SECTION 0x8000
6133  #define mmDCORE0_TPC0_CFG_SPECIAL_BASE 0x400BE80ull
6134  #define DCORE0_TPC0_CFG_SPECIAL_MAX_OFFSET 0x1800
6135  #define DCORE0_TPC0_CFG_SPECIAL_SECTION 0x1800
6136  #define mmDCORE0_TPC0_MSTR_IF_RR_SHRD_HBW_BASE 0x400C000ull
6137  #define DCORE0_TPC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
6138  #define DCORE0_TPC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
6139  #define mmDCORE0_TPC0_MSTR_IF_RR_PRVT_HBW_BASE 0x400C200ull
6140  #define DCORE0_TPC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
6141  #define DCORE0_TPC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
6142  #define mmDCORE0_TPC0_MSTR_IF_RR_SHRD_LBW_BASE 0x400C400ull
6143  #define DCORE0_TPC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
6144  #define DCORE0_TPC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
6145  #define mmDCORE0_TPC0_MSTR_IF_RR_PRVT_LBW_BASE 0x400C600ull
6146  #define DCORE0_TPC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
6147  #define DCORE0_TPC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
6148  #define mmDCORE0_TPC0_MSTR_IF_E2E_CRDT_BASE 0x400C800ull
6149  #define DCORE0_TPC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
6150  #define DCORE0_TPC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
6151  #define mmDCORE0_TPC0_MSTR_IF_AXUSER_BASE 0x400CA80ull
6152  #define DCORE0_TPC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
6153  #define DCORE0_TPC0_MSTR_IF_AXUSER_SECTION 0x8000
6154  #define mmDCORE0_TPC0_MSTR_IF_DBG_HBW_BASE 0x400CB00ull
6155  #define DCORE0_TPC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
6156  #define DCORE0_TPC0_MSTR_IF_DBG_HBW_SECTION 0x8000
6157  #define mmDCORE0_TPC0_MSTR_IF_DBG_LBW_BASE 0x400CB80ull
6158  #define DCORE0_TPC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
6159  #define DCORE0_TPC0_MSTR_IF_DBG_LBW_SECTION 0x8000
6160  #define mmDCORE0_TPC0_MSTR_IF_CORE_HBW_BASE 0x400CC00ull
6161  #define DCORE0_TPC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
6162  #define DCORE0_TPC0_MSTR_IF_CORE_HBW_SECTION 0x1800
6163  #define mmDCORE0_TPC0_MSTR_IF_CORE_LBW_BASE 0x400CD80ull
6164  #define DCORE0_TPC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
6165  #define DCORE0_TPC0_MSTR_IF_CORE_LBW_SECTION 0x1000
6166  #define mmDCORE0_TPC0_MSTR_IF_SPECIAL_BASE 0x400CE80ull
6167  #define DCORE0_TPC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
6168  #define DCORE0_TPC0_MSTR_IF_SPECIAL_SECTION 0x3180
6169  #define mmDCORE0_TPC1_QM_DCCM_BASE 0x4010000ull
6170  #define DCORE0_TPC1_QM_DCCM_MAX_OFFSET 0x4000
6171  #define DCORE0_TPC1_QM_DCCM_SECTION 0x8000
6172  #define mmDCORE0_TPC1_QM_ARC_AUX_BASE 0x4018000ull
6173  #define DCORE0_TPC1_QM_ARC_AUX_MAX_OFFSET 0x1000
6174  #define DCORE0_TPC1_QM_ARC_AUX_SECTION 0xE800
6175  #define mmDCORE0_TPC1_QM_ARC_AUX_SPECIAL_BASE 0x4018E80ull
6176  #define DCORE0_TPC1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
6177  #define DCORE0_TPC1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
6178  #define mmDCORE0_TPC1_QM_BASE 0x401A000ull
6179  #define DCORE0_TPC1_QM_MAX_OFFSET 0x1000
6180  #define DCORE0_TPC1_QM_SECTION 0x9000
6181  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x401A900ull
6182  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
6183  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
6184  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x401A908ull
6185  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
6186  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
6187  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x401A910ull
6188  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
6189  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
6190  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x401A918ull
6191  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
6192  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
6193  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x401A920ull
6194  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
6195  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
6196  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x401A928ull
6197  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
6198  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
6199  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x401A930ull
6200  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
6201  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
6202  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x401A938ull
6203  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
6204  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
6205  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x401A940ull
6206  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
6207  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
6208  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x401A948ull
6209  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
6210  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
6211  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x401A950ull
6212  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
6213  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
6214  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x401A958ull
6215  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
6216  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
6217  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x401A960ull
6218  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
6219  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
6220  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x401A968ull
6221  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
6222  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
6223  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x401A970ull
6224  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
6225  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
6226  #define mmDCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x401A978ull
6227  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
6228  #define DCORE0_TPC1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
6229  #define mmDCORE0_TPC1_QM_AXUSER_SECURED_BASE 0x401AB00ull
6230  #define DCORE0_TPC1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
6231  #define DCORE0_TPC1_QM_AXUSER_SECURED_SECTION 0x8000
6232  #define mmDCORE0_TPC1_QM_AXUSER_NONSECURED_BASE 0x401AB80ull
6233  #define DCORE0_TPC1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
6234  #define DCORE0_TPC1_QM_AXUSER_NONSECURED_SECTION 0x8000
6235  #define mmDCORE0_TPC1_QM_DBG_HBW_BASE 0x401AC00ull
6236  #define DCORE0_TPC1_QM_DBG_HBW_MAX_OFFSET 0x5800
6237  #define DCORE0_TPC1_QM_DBG_HBW_SECTION 0x8000
6238  #define mmDCORE0_TPC1_QM_DBG_LBW_BASE 0x401AC80ull
6239  #define DCORE0_TPC1_QM_DBG_LBW_MAX_OFFSET 0x5800
6240  #define DCORE0_TPC1_QM_DBG_LBW_SECTION 0x1000
6241  #define mmDCORE0_TPC1_QM_CGM_BASE 0x401AD80ull
6242  #define DCORE0_TPC1_QM_CGM_MAX_OFFSET 0xC000
6243  #define DCORE0_TPC1_QM_CGM_SECTION 0x1000
6244  #define mmDCORE0_TPC1_QM_SPECIAL_BASE 0x401AE80ull
6245  #define DCORE0_TPC1_QM_SPECIAL_MAX_OFFSET 0x1800
6246  #define DCORE0_TPC1_QM_SPECIAL_SECTION 0x1800
6247  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_0_BASE 0x401B000ull
6248  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
6249  #define DCORE0_TPC1_QM_SPECIAL_SECTION 0x1800
6250  #define mmDCORE0_TPC1_CFG_BASE 0x401B000ull
6251  #define DCORE0_TPC1_CFG_MAX_OFFSET 0x1000
6252  #define DCORE0_TPC1_CFG_SECTION 0x5000
6253  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_1_BASE 0x401B050ull
6254  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
6255  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_1_SECTION 0x5000
6256  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_2_BASE 0x401B0A0ull
6257  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
6258  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_2_SECTION 0x5000
6259  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_3_BASE 0x401B0F0ull
6260  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
6261  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_3_SECTION 0x5000
6262  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_4_BASE 0x401B140ull
6263  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
6264  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_4_SECTION 0x5000
6265  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_5_BASE 0x401B190ull
6266  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
6267  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_5_SECTION 0x5000
6268  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_6_BASE 0x401B1E0ull
6269  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
6270  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_6_SECTION 0x5000
6271  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_7_BASE 0x401B230ull
6272  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
6273  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_7_SECTION 0x5000
6274  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_8_BASE 0x401B280ull
6275  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
6276  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_8_SECTION 0x5000
6277  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_9_BASE 0x401B2D0ull
6278  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
6279  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_9_SECTION 0x5000
6280  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_10_BASE 0x401B320ull
6281  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
6282  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_10_SECTION 0x5000
6283  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_11_BASE 0x401B370ull
6284  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
6285  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_11_SECTION 0x5000
6286  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_12_BASE 0x401B3C0ull
6287  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
6288  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_12_SECTION 0x5000
6289  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_13_BASE 0x401B410ull
6290  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
6291  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_13_SECTION 0x5000
6292  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_14_BASE 0x401B460ull
6293  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
6294  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_14_SECTION 0x5000
6295  #define mmDCORE0_TPC1_CFG_KERNEL_TENSOR_15_BASE 0x401B4B0ull
6296  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
6297  #define DCORE0_TPC1_CFG_KERNEL_TENSOR_15_SECTION 0x5000
6298  #define mmDCORE0_TPC1_CFG_KERNEL_SYNC_OBJECT_BASE 0x401B500ull
6299  #define DCORE0_TPC1_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
6300  #define DCORE0_TPC1_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
6301  #define mmDCORE0_TPC1_CFG_KERNEL_BASE 0x401B508ull
6302  #define DCORE0_TPC1_CFG_KERNEL_MAX_OFFSET 0xD400
6303  #define DCORE0_TPC1_CFG_KERNEL_SECTION 0xD400
6304  #define mmDCORE0_TPC1_CFG_QM_TENSOR_0_BASE 0x401B5DCull
6305  #define DCORE0_TPC1_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
6306  #define DCORE0_TPC1_CFG_QM_TENSOR_0_SECTION 0x5000
6307  #define mmDCORE0_TPC1_CFG_QM_TENSOR_1_BASE 0x401B62Cull
6308  #define DCORE0_TPC1_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
6309  #define DCORE0_TPC1_CFG_QM_TENSOR_1_SECTION 0x5000
6310  #define mmDCORE0_TPC1_CFG_QM_TENSOR_2_BASE 0x401B67Cull
6311  #define DCORE0_TPC1_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
6312  #define DCORE0_TPC1_CFG_QM_TENSOR_2_SECTION 0x5000
6313  #define mmDCORE0_TPC1_CFG_QM_TENSOR_3_BASE 0x401B6CCull
6314  #define DCORE0_TPC1_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
6315  #define DCORE0_TPC1_CFG_QM_TENSOR_3_SECTION 0x5000
6316  #define mmDCORE0_TPC1_CFG_QM_TENSOR_4_BASE 0x401B71Cull
6317  #define DCORE0_TPC1_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
6318  #define DCORE0_TPC1_CFG_QM_TENSOR_4_SECTION 0x5000
6319  #define mmDCORE0_TPC1_CFG_QM_TENSOR_5_BASE 0x401B76Cull
6320  #define DCORE0_TPC1_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
6321  #define DCORE0_TPC1_CFG_QM_TENSOR_5_SECTION 0x5000
6322  #define mmDCORE0_TPC1_CFG_QM_TENSOR_6_BASE 0x401B7BCull
6323  #define DCORE0_TPC1_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
6324  #define DCORE0_TPC1_CFG_QM_TENSOR_6_SECTION 0x5000
6325  #define mmDCORE0_TPC1_CFG_QM_TENSOR_7_BASE 0x401B80Cull
6326  #define DCORE0_TPC1_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
6327  #define DCORE0_TPC1_CFG_QM_TENSOR_7_SECTION 0x5000
6328  #define mmDCORE0_TPC1_CFG_QM_TENSOR_8_BASE 0x401B85Cull
6329  #define DCORE0_TPC1_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
6330  #define DCORE0_TPC1_CFG_QM_TENSOR_8_SECTION 0x5000
6331  #define mmDCORE0_TPC1_CFG_QM_TENSOR_9_BASE 0x401B8ACull
6332  #define DCORE0_TPC1_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
6333  #define DCORE0_TPC1_CFG_QM_TENSOR_9_SECTION 0x5000
6334  #define mmDCORE0_TPC1_CFG_QM_TENSOR_10_BASE 0x401B8FCull
6335  #define DCORE0_TPC1_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
6336  #define DCORE0_TPC1_CFG_QM_TENSOR_10_SECTION 0x5000
6337  #define mmDCORE0_TPC1_CFG_QM_TENSOR_11_BASE 0x401B94Cull
6338  #define DCORE0_TPC1_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
6339  #define DCORE0_TPC1_CFG_QM_TENSOR_11_SECTION 0x5000
6340  #define mmDCORE0_TPC1_CFG_QM_TENSOR_12_BASE 0x401B99Cull
6341  #define DCORE0_TPC1_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
6342  #define DCORE0_TPC1_CFG_QM_TENSOR_12_SECTION 0x5000
6343  #define mmDCORE0_TPC1_CFG_QM_TENSOR_13_BASE 0x401B9ECull
6344  #define DCORE0_TPC1_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
6345  #define DCORE0_TPC1_CFG_QM_TENSOR_13_SECTION 0x5000
6346  #define mmDCORE0_TPC1_CFG_QM_TENSOR_14_BASE 0x401BA3Cull
6347  #define DCORE0_TPC1_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
6348  #define DCORE0_TPC1_CFG_QM_TENSOR_14_SECTION 0x5000
6349  #define mmDCORE0_TPC1_CFG_QM_TENSOR_15_BASE 0x401BA8Cull
6350  #define DCORE0_TPC1_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
6351  #define DCORE0_TPC1_CFG_QM_TENSOR_15_SECTION 0x5000
6352  #define mmDCORE0_TPC1_CFG_QM_SYNC_OBJECT_BASE 0x401BADCull
6353  #define DCORE0_TPC1_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
6354  #define DCORE0_TPC1_CFG_QM_SYNC_OBJECT_SECTION 0x8000
6355  #define mmDCORE0_TPC1_CFG_QM_BASE 0x401BAE4ull
6356  #define DCORE0_TPC1_CFG_QM_MAX_OFFSET 0xD400
6357  #define DCORE0_TPC1_CFG_QM_SECTION 0x31C0
6358  #define mmDCORE0_TPC1_CFG_AXUSER_BASE 0x401BE00ull
6359  #define DCORE0_TPC1_CFG_AXUSER_MAX_OFFSET 0x5000
6360  #define DCORE0_TPC1_CFG_AXUSER_SECTION 0x8000
6361  #define mmDCORE0_TPC1_CFG_SPECIAL_BASE 0x401BE80ull
6362  #define DCORE0_TPC1_CFG_SPECIAL_MAX_OFFSET 0x1800
6363  #define DCORE0_TPC1_CFG_SPECIAL_SECTION 0x1800
6364  #define mmDCORE0_TPC1_MSTR_IF_RR_SHRD_HBW_BASE 0x401C000ull
6365  #define DCORE0_TPC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
6366  #define DCORE0_TPC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
6367  #define mmDCORE0_TPC1_MSTR_IF_RR_PRVT_HBW_BASE 0x401C200ull
6368  #define DCORE0_TPC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
6369  #define DCORE0_TPC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
6370  #define mmDCORE0_TPC1_MSTR_IF_RR_SHRD_LBW_BASE 0x401C400ull
6371  #define DCORE0_TPC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
6372  #define DCORE0_TPC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
6373  #define mmDCORE0_TPC1_MSTR_IF_RR_PRVT_LBW_BASE 0x401C600ull
6374  #define DCORE0_TPC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
6375  #define DCORE0_TPC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
6376  #define mmDCORE0_TPC1_MSTR_IF_E2E_CRDT_BASE 0x401C800ull
6377  #define DCORE0_TPC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
6378  #define DCORE0_TPC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
6379  #define mmDCORE0_TPC1_MSTR_IF_AXUSER_BASE 0x401CA80ull
6380  #define DCORE0_TPC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
6381  #define DCORE0_TPC1_MSTR_IF_AXUSER_SECTION 0x8000
6382  #define mmDCORE0_TPC1_MSTR_IF_DBG_HBW_BASE 0x401CB00ull
6383  #define DCORE0_TPC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
6384  #define DCORE0_TPC1_MSTR_IF_DBG_HBW_SECTION 0x8000
6385  #define mmDCORE0_TPC1_MSTR_IF_DBG_LBW_BASE 0x401CB80ull
6386  #define DCORE0_TPC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
6387  #define DCORE0_TPC1_MSTR_IF_DBG_LBW_SECTION 0x8000
6388  #define mmDCORE0_TPC1_MSTR_IF_CORE_HBW_BASE 0x401CC00ull
6389  #define DCORE0_TPC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
6390  #define DCORE0_TPC1_MSTR_IF_CORE_HBW_SECTION 0x1800
6391  #define mmDCORE0_TPC1_MSTR_IF_CORE_LBW_BASE 0x401CD80ull
6392  #define DCORE0_TPC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
6393  #define DCORE0_TPC1_MSTR_IF_CORE_LBW_SECTION 0x1000
6394  #define mmDCORE0_TPC1_MSTR_IF_SPECIAL_BASE 0x401CE80ull
6395  #define DCORE0_TPC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
6396  #define DCORE0_TPC1_MSTR_IF_SPECIAL_SECTION 0x3180
6397  #define mmDCORE0_TPC2_QM_DCCM_BASE 0x4020000ull
6398  #define DCORE0_TPC2_QM_DCCM_MAX_OFFSET 0x4000
6399  #define DCORE0_TPC2_QM_DCCM_SECTION 0x8000
6400  #define mmDCORE0_TPC2_QM_ARC_AUX_BASE 0x4028000ull
6401  #define DCORE0_TPC2_QM_ARC_AUX_MAX_OFFSET 0x1000
6402  #define DCORE0_TPC2_QM_ARC_AUX_SECTION 0xE800
6403  #define mmDCORE0_TPC2_QM_ARC_AUX_SPECIAL_BASE 0x4028E80ull
6404  #define DCORE0_TPC2_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
6405  #define DCORE0_TPC2_QM_ARC_AUX_SPECIAL_SECTION 0x1180
6406  #define mmDCORE0_TPC2_QM_BASE 0x402A000ull
6407  #define DCORE0_TPC2_QM_MAX_OFFSET 0x1000
6408  #define DCORE0_TPC2_QM_SECTION 0x9000
6409  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR0_BASE 0x402A900ull
6410  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
6411  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
6412  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR1_BASE 0x402A908ull
6413  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
6414  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
6415  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR2_BASE 0x402A910ull
6416  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
6417  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
6418  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR3_BASE 0x402A918ull
6419  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
6420  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
6421  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR4_BASE 0x402A920ull
6422  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
6423  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
6424  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR5_BASE 0x402A928ull
6425  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
6426  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
6427  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR6_BASE 0x402A930ull
6428  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
6429  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
6430  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR7_BASE 0x402A938ull
6431  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
6432  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
6433  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR8_BASE 0x402A940ull
6434  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
6435  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
6436  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR9_BASE 0x402A948ull
6437  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
6438  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
6439  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR10_BASE 0x402A950ull
6440  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
6441  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
6442  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR11_BASE 0x402A958ull
6443  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
6444  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
6445  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR12_BASE 0x402A960ull
6446  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
6447  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
6448  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR13_BASE 0x402A968ull
6449  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
6450  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
6451  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR14_BASE 0x402A970ull
6452  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
6453  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
6454  #define mmDCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR15_BASE 0x402A978ull
6455  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
6456  #define DCORE0_TPC2_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
6457  #define mmDCORE0_TPC2_QM_AXUSER_SECURED_BASE 0x402AB00ull
6458  #define DCORE0_TPC2_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
6459  #define DCORE0_TPC2_QM_AXUSER_SECURED_SECTION 0x8000
6460  #define mmDCORE0_TPC2_QM_AXUSER_NONSECURED_BASE 0x402AB80ull
6461  #define DCORE0_TPC2_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
6462  #define DCORE0_TPC2_QM_AXUSER_NONSECURED_SECTION 0x8000
6463  #define mmDCORE0_TPC2_QM_DBG_HBW_BASE 0x402AC00ull
6464  #define DCORE0_TPC2_QM_DBG_HBW_MAX_OFFSET 0x5800
6465  #define DCORE0_TPC2_QM_DBG_HBW_SECTION 0x8000
6466  #define mmDCORE0_TPC2_QM_DBG_LBW_BASE 0x402AC80ull
6467  #define DCORE0_TPC2_QM_DBG_LBW_MAX_OFFSET 0x5800
6468  #define DCORE0_TPC2_QM_DBG_LBW_SECTION 0x1000
6469  #define mmDCORE0_TPC2_QM_CGM_BASE 0x402AD80ull
6470  #define DCORE0_TPC2_QM_CGM_MAX_OFFSET 0xC000
6471  #define DCORE0_TPC2_QM_CGM_SECTION 0x1000
6472  #define mmDCORE0_TPC2_QM_SPECIAL_BASE 0x402AE80ull
6473  #define DCORE0_TPC2_QM_SPECIAL_MAX_OFFSET 0x1800
6474  #define DCORE0_TPC2_QM_SPECIAL_SECTION 0x1800
6475  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_0_BASE 0x402B000ull
6476  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
6477  #define DCORE0_TPC2_QM_SPECIAL_SECTION 0x1800
6478  #define mmDCORE0_TPC2_CFG_BASE 0x402B000ull
6479  #define DCORE0_TPC2_CFG_MAX_OFFSET 0x1000
6480  #define DCORE0_TPC2_CFG_SECTION 0x5000
6481  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_1_BASE 0x402B050ull
6482  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
6483  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_1_SECTION 0x5000
6484  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_2_BASE 0x402B0A0ull
6485  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
6486  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_2_SECTION 0x5000
6487  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_3_BASE 0x402B0F0ull
6488  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
6489  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_3_SECTION 0x5000
6490  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_4_BASE 0x402B140ull
6491  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
6492  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_4_SECTION 0x5000
6493  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_5_BASE 0x402B190ull
6494  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
6495  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_5_SECTION 0x5000
6496  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_6_BASE 0x402B1E0ull
6497  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
6498  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_6_SECTION 0x5000
6499  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_7_BASE 0x402B230ull
6500  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
6501  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_7_SECTION 0x5000
6502  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_8_BASE 0x402B280ull
6503  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
6504  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_8_SECTION 0x5000
6505  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_9_BASE 0x402B2D0ull
6506  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
6507  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_9_SECTION 0x5000
6508  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_10_BASE 0x402B320ull
6509  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
6510  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_10_SECTION 0x5000
6511  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_11_BASE 0x402B370ull
6512  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
6513  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_11_SECTION 0x5000
6514  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_12_BASE 0x402B3C0ull
6515  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
6516  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_12_SECTION 0x5000
6517  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_13_BASE 0x402B410ull
6518  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
6519  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_13_SECTION 0x5000
6520  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_14_BASE 0x402B460ull
6521  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
6522  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_14_SECTION 0x5000
6523  #define mmDCORE0_TPC2_CFG_KERNEL_TENSOR_15_BASE 0x402B4B0ull
6524  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
6525  #define DCORE0_TPC2_CFG_KERNEL_TENSOR_15_SECTION 0x5000
6526  #define mmDCORE0_TPC2_CFG_KERNEL_SYNC_OBJECT_BASE 0x402B500ull
6527  #define DCORE0_TPC2_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
6528  #define DCORE0_TPC2_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
6529  #define mmDCORE0_TPC2_CFG_KERNEL_BASE 0x402B508ull
6530  #define DCORE0_TPC2_CFG_KERNEL_MAX_OFFSET 0xD400
6531  #define DCORE0_TPC2_CFG_KERNEL_SECTION 0xD400
6532  #define mmDCORE0_TPC2_CFG_QM_TENSOR_0_BASE 0x402B5DCull
6533  #define DCORE0_TPC2_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
6534  #define DCORE0_TPC2_CFG_QM_TENSOR_0_SECTION 0x5000
6535  #define mmDCORE0_TPC2_CFG_QM_TENSOR_1_BASE 0x402B62Cull
6536  #define DCORE0_TPC2_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
6537  #define DCORE0_TPC2_CFG_QM_TENSOR_1_SECTION 0x5000
6538  #define mmDCORE0_TPC2_CFG_QM_TENSOR_2_BASE 0x402B67Cull
6539  #define DCORE0_TPC2_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
6540  #define DCORE0_TPC2_CFG_QM_TENSOR_2_SECTION 0x5000
6541  #define mmDCORE0_TPC2_CFG_QM_TENSOR_3_BASE 0x402B6CCull
6542  #define DCORE0_TPC2_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
6543  #define DCORE0_TPC2_CFG_QM_TENSOR_3_SECTION 0x5000
6544  #define mmDCORE0_TPC2_CFG_QM_TENSOR_4_BASE 0x402B71Cull
6545  #define DCORE0_TPC2_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
6546  #define DCORE0_TPC2_CFG_QM_TENSOR_4_SECTION 0x5000
6547  #define mmDCORE0_TPC2_CFG_QM_TENSOR_5_BASE 0x402B76Cull
6548  #define DCORE0_TPC2_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
6549  #define DCORE0_TPC2_CFG_QM_TENSOR_5_SECTION 0x5000
6550  #define mmDCORE0_TPC2_CFG_QM_TENSOR_6_BASE 0x402B7BCull
6551  #define DCORE0_TPC2_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
6552  #define DCORE0_TPC2_CFG_QM_TENSOR_6_SECTION 0x5000
6553  #define mmDCORE0_TPC2_CFG_QM_TENSOR_7_BASE 0x402B80Cull
6554  #define DCORE0_TPC2_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
6555  #define DCORE0_TPC2_CFG_QM_TENSOR_7_SECTION 0x5000
6556  #define mmDCORE0_TPC2_CFG_QM_TENSOR_8_BASE 0x402B85Cull
6557  #define DCORE0_TPC2_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
6558  #define DCORE0_TPC2_CFG_QM_TENSOR_8_SECTION 0x5000
6559  #define mmDCORE0_TPC2_CFG_QM_TENSOR_9_BASE 0x402B8ACull
6560  #define DCORE0_TPC2_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
6561  #define DCORE0_TPC2_CFG_QM_TENSOR_9_SECTION 0x5000
6562  #define mmDCORE0_TPC2_CFG_QM_TENSOR_10_BASE 0x402B8FCull
6563  #define DCORE0_TPC2_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
6564  #define DCORE0_TPC2_CFG_QM_TENSOR_10_SECTION 0x5000
6565  #define mmDCORE0_TPC2_CFG_QM_TENSOR_11_BASE 0x402B94Cull
6566  #define DCORE0_TPC2_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
6567  #define DCORE0_TPC2_CFG_QM_TENSOR_11_SECTION 0x5000
6568  #define mmDCORE0_TPC2_CFG_QM_TENSOR_12_BASE 0x402B99Cull
6569  #define DCORE0_TPC2_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
6570  #define DCORE0_TPC2_CFG_QM_TENSOR_12_SECTION 0x5000
6571  #define mmDCORE0_TPC2_CFG_QM_TENSOR_13_BASE 0x402B9ECull
6572  #define DCORE0_TPC2_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
6573  #define DCORE0_TPC2_CFG_QM_TENSOR_13_SECTION 0x5000
6574  #define mmDCORE0_TPC2_CFG_QM_TENSOR_14_BASE 0x402BA3Cull
6575  #define DCORE0_TPC2_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
6576  #define DCORE0_TPC2_CFG_QM_TENSOR_14_SECTION 0x5000
6577  #define mmDCORE0_TPC2_CFG_QM_TENSOR_15_BASE 0x402BA8Cull
6578  #define DCORE0_TPC2_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
6579  #define DCORE0_TPC2_CFG_QM_TENSOR_15_SECTION 0x5000
6580  #define mmDCORE0_TPC2_CFG_QM_SYNC_OBJECT_BASE 0x402BADCull
6581  #define DCORE0_TPC2_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
6582  #define DCORE0_TPC2_CFG_QM_SYNC_OBJECT_SECTION 0x8000
6583  #define mmDCORE0_TPC2_CFG_QM_BASE 0x402BAE4ull
6584  #define DCORE0_TPC2_CFG_QM_MAX_OFFSET 0xD400
6585  #define DCORE0_TPC2_CFG_QM_SECTION 0x31C0
6586  #define mmDCORE0_TPC2_CFG_AXUSER_BASE 0x402BE00ull
6587  #define DCORE0_TPC2_CFG_AXUSER_MAX_OFFSET 0x5000
6588  #define DCORE0_TPC2_CFG_AXUSER_SECTION 0x8000
6589  #define mmDCORE0_TPC2_CFG_SPECIAL_BASE 0x402BE80ull
6590  #define DCORE0_TPC2_CFG_SPECIAL_MAX_OFFSET 0x1800
6591  #define DCORE0_TPC2_CFG_SPECIAL_SECTION 0x1800
6592  #define mmDCORE0_TPC2_MSTR_IF_RR_SHRD_HBW_BASE 0x402C000ull
6593  #define DCORE0_TPC2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
6594  #define DCORE0_TPC2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
6595  #define mmDCORE0_TPC2_MSTR_IF_RR_PRVT_HBW_BASE 0x402C200ull
6596  #define DCORE0_TPC2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
6597  #define DCORE0_TPC2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
6598  #define mmDCORE0_TPC2_MSTR_IF_RR_SHRD_LBW_BASE 0x402C400ull
6599  #define DCORE0_TPC2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
6600  #define DCORE0_TPC2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
6601  #define mmDCORE0_TPC2_MSTR_IF_RR_PRVT_LBW_BASE 0x402C600ull
6602  #define DCORE0_TPC2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
6603  #define DCORE0_TPC2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
6604  #define mmDCORE0_TPC2_MSTR_IF_E2E_CRDT_BASE 0x402C800ull
6605  #define DCORE0_TPC2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
6606  #define DCORE0_TPC2_MSTR_IF_E2E_CRDT_SECTION 0x2800
6607  #define mmDCORE0_TPC2_MSTR_IF_AXUSER_BASE 0x402CA80ull
6608  #define DCORE0_TPC2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
6609  #define DCORE0_TPC2_MSTR_IF_AXUSER_SECTION 0x8000
6610  #define mmDCORE0_TPC2_MSTR_IF_DBG_HBW_BASE 0x402CB00ull
6611  #define DCORE0_TPC2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
6612  #define DCORE0_TPC2_MSTR_IF_DBG_HBW_SECTION 0x8000
6613  #define mmDCORE0_TPC2_MSTR_IF_DBG_LBW_BASE 0x402CB80ull
6614  #define DCORE0_TPC2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
6615  #define DCORE0_TPC2_MSTR_IF_DBG_LBW_SECTION 0x8000
6616  #define mmDCORE0_TPC2_MSTR_IF_CORE_HBW_BASE 0x402CC00ull
6617  #define DCORE0_TPC2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
6618  #define DCORE0_TPC2_MSTR_IF_CORE_HBW_SECTION 0x1800
6619  #define mmDCORE0_TPC2_MSTR_IF_CORE_LBW_BASE 0x402CD80ull
6620  #define DCORE0_TPC2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
6621  #define DCORE0_TPC2_MSTR_IF_CORE_LBW_SECTION 0x1000
6622  #define mmDCORE0_TPC2_MSTR_IF_SPECIAL_BASE 0x402CE80ull
6623  #define DCORE0_TPC2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
6624  #define DCORE0_TPC2_MSTR_IF_SPECIAL_SECTION 0x3180
6625  #define mmDCORE0_TPC3_QM_DCCM_BASE 0x4030000ull
6626  #define DCORE0_TPC3_QM_DCCM_MAX_OFFSET 0x4000
6627  #define DCORE0_TPC3_QM_DCCM_SECTION 0x8000
6628  #define mmDCORE0_TPC3_QM_ARC_AUX_BASE 0x4038000ull
6629  #define DCORE0_TPC3_QM_ARC_AUX_MAX_OFFSET 0x1000
6630  #define DCORE0_TPC3_QM_ARC_AUX_SECTION 0xE800
6631  #define mmDCORE0_TPC3_QM_ARC_AUX_SPECIAL_BASE 0x4038E80ull
6632  #define DCORE0_TPC3_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
6633  #define DCORE0_TPC3_QM_ARC_AUX_SPECIAL_SECTION 0x1180
6634  #define mmDCORE0_TPC3_QM_BASE 0x403A000ull
6635  #define DCORE0_TPC3_QM_MAX_OFFSET 0x1000
6636  #define DCORE0_TPC3_QM_SECTION 0x9000
6637  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR0_BASE 0x403A900ull
6638  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
6639  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
6640  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR1_BASE 0x403A908ull
6641  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
6642  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
6643  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR2_BASE 0x403A910ull
6644  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
6645  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
6646  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR3_BASE 0x403A918ull
6647  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
6648  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
6649  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR4_BASE 0x403A920ull
6650  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
6651  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
6652  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR5_BASE 0x403A928ull
6653  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
6654  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
6655  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR6_BASE 0x403A930ull
6656  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
6657  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
6658  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR7_BASE 0x403A938ull
6659  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
6660  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
6661  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR8_BASE 0x403A940ull
6662  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
6663  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
6664  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR9_BASE 0x403A948ull
6665  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
6666  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
6667  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR10_BASE 0x403A950ull
6668  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
6669  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
6670  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR11_BASE 0x403A958ull
6671  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
6672  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
6673  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR12_BASE 0x403A960ull
6674  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
6675  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
6676  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR13_BASE 0x403A968ull
6677  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
6678  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
6679  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR14_BASE 0x403A970ull
6680  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
6681  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
6682  #define mmDCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR15_BASE 0x403A978ull
6683  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
6684  #define DCORE0_TPC3_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
6685  #define mmDCORE0_TPC3_QM_AXUSER_SECURED_BASE 0x403AB00ull
6686  #define DCORE0_TPC3_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
6687  #define DCORE0_TPC3_QM_AXUSER_SECURED_SECTION 0x8000
6688  #define mmDCORE0_TPC3_QM_AXUSER_NONSECURED_BASE 0x403AB80ull
6689  #define DCORE0_TPC3_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
6690  #define DCORE0_TPC3_QM_AXUSER_NONSECURED_SECTION 0x8000
6691  #define mmDCORE0_TPC3_QM_DBG_HBW_BASE 0x403AC00ull
6692  #define DCORE0_TPC3_QM_DBG_HBW_MAX_OFFSET 0x5800
6693  #define DCORE0_TPC3_QM_DBG_HBW_SECTION 0x8000
6694  #define mmDCORE0_TPC3_QM_DBG_LBW_BASE 0x403AC80ull
6695  #define DCORE0_TPC3_QM_DBG_LBW_MAX_OFFSET 0x5800
6696  #define DCORE0_TPC3_QM_DBG_LBW_SECTION 0x1000
6697  #define mmDCORE0_TPC3_QM_CGM_BASE 0x403AD80ull
6698  #define DCORE0_TPC3_QM_CGM_MAX_OFFSET 0xC000
6699  #define DCORE0_TPC3_QM_CGM_SECTION 0x1000
6700  #define mmDCORE0_TPC3_QM_SPECIAL_BASE 0x403AE80ull
6701  #define DCORE0_TPC3_QM_SPECIAL_MAX_OFFSET 0x1800
6702  #define DCORE0_TPC3_QM_SPECIAL_SECTION 0x1800
6703  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_0_BASE 0x403B000ull
6704  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
6705  #define DCORE0_TPC3_QM_SPECIAL_SECTION 0x1800
6706  #define mmDCORE0_TPC3_CFG_BASE 0x403B000ull
6707  #define DCORE0_TPC3_CFG_MAX_OFFSET 0x1000
6708  #define DCORE0_TPC3_CFG_SECTION 0x5000
6709  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_1_BASE 0x403B050ull
6710  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
6711  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_1_SECTION 0x5000
6712  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_2_BASE 0x403B0A0ull
6713  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
6714  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_2_SECTION 0x5000
6715  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_3_BASE 0x403B0F0ull
6716  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
6717  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_3_SECTION 0x5000
6718  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_4_BASE 0x403B140ull
6719  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
6720  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_4_SECTION 0x5000
6721  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_5_BASE 0x403B190ull
6722  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
6723  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_5_SECTION 0x5000
6724  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_6_BASE 0x403B1E0ull
6725  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
6726  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_6_SECTION 0x5000
6727  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_7_BASE 0x403B230ull
6728  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
6729  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_7_SECTION 0x5000
6730  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_8_BASE 0x403B280ull
6731  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
6732  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_8_SECTION 0x5000
6733  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_9_BASE 0x403B2D0ull
6734  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
6735  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_9_SECTION 0x5000
6736  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_10_BASE 0x403B320ull
6737  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
6738  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_10_SECTION 0x5000
6739  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_11_BASE 0x403B370ull
6740  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
6741  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_11_SECTION 0x5000
6742  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_12_BASE 0x403B3C0ull
6743  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
6744  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_12_SECTION 0x5000
6745  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_13_BASE 0x403B410ull
6746  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
6747  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_13_SECTION 0x5000
6748  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_14_BASE 0x403B460ull
6749  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
6750  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_14_SECTION 0x5000
6751  #define mmDCORE0_TPC3_CFG_KERNEL_TENSOR_15_BASE 0x403B4B0ull
6752  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
6753  #define DCORE0_TPC3_CFG_KERNEL_TENSOR_15_SECTION 0x5000
6754  #define mmDCORE0_TPC3_CFG_KERNEL_SYNC_OBJECT_BASE 0x403B500ull
6755  #define DCORE0_TPC3_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
6756  #define DCORE0_TPC3_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
6757  #define mmDCORE0_TPC3_CFG_KERNEL_BASE 0x403B508ull
6758  #define DCORE0_TPC3_CFG_KERNEL_MAX_OFFSET 0xD400
6759  #define DCORE0_TPC3_CFG_KERNEL_SECTION 0xD400
6760  #define mmDCORE0_TPC3_CFG_QM_TENSOR_0_BASE 0x403B5DCull
6761  #define DCORE0_TPC3_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
6762  #define DCORE0_TPC3_CFG_QM_TENSOR_0_SECTION 0x5000
6763  #define mmDCORE0_TPC3_CFG_QM_TENSOR_1_BASE 0x403B62Cull
6764  #define DCORE0_TPC3_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
6765  #define DCORE0_TPC3_CFG_QM_TENSOR_1_SECTION 0x5000
6766  #define mmDCORE0_TPC3_CFG_QM_TENSOR_2_BASE 0x403B67Cull
6767  #define DCORE0_TPC3_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
6768  #define DCORE0_TPC3_CFG_QM_TENSOR_2_SECTION 0x5000
6769  #define mmDCORE0_TPC3_CFG_QM_TENSOR_3_BASE 0x403B6CCull
6770  #define DCORE0_TPC3_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
6771  #define DCORE0_TPC3_CFG_QM_TENSOR_3_SECTION 0x5000
6772  #define mmDCORE0_TPC3_CFG_QM_TENSOR_4_BASE 0x403B71Cull
6773  #define DCORE0_TPC3_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
6774  #define DCORE0_TPC3_CFG_QM_TENSOR_4_SECTION 0x5000
6775  #define mmDCORE0_TPC3_CFG_QM_TENSOR_5_BASE 0x403B76Cull
6776  #define DCORE0_TPC3_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
6777  #define DCORE0_TPC3_CFG_QM_TENSOR_5_SECTION 0x5000
6778  #define mmDCORE0_TPC3_CFG_QM_TENSOR_6_BASE 0x403B7BCull
6779  #define DCORE0_TPC3_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
6780  #define DCORE0_TPC3_CFG_QM_TENSOR_6_SECTION 0x5000
6781  #define mmDCORE0_TPC3_CFG_QM_TENSOR_7_BASE 0x403B80Cull
6782  #define DCORE0_TPC3_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
6783  #define DCORE0_TPC3_CFG_QM_TENSOR_7_SECTION 0x5000
6784  #define mmDCORE0_TPC3_CFG_QM_TENSOR_8_BASE 0x403B85Cull
6785  #define DCORE0_TPC3_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
6786  #define DCORE0_TPC3_CFG_QM_TENSOR_8_SECTION 0x5000
6787  #define mmDCORE0_TPC3_CFG_QM_TENSOR_9_BASE 0x403B8ACull
6788  #define DCORE0_TPC3_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
6789  #define DCORE0_TPC3_CFG_QM_TENSOR_9_SECTION 0x5000
6790  #define mmDCORE0_TPC3_CFG_QM_TENSOR_10_BASE 0x403B8FCull
6791  #define DCORE0_TPC3_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
6792  #define DCORE0_TPC3_CFG_QM_TENSOR_10_SECTION 0x5000
6793  #define mmDCORE0_TPC3_CFG_QM_TENSOR_11_BASE 0x403B94Cull
6794  #define DCORE0_TPC3_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
6795  #define DCORE0_TPC3_CFG_QM_TENSOR_11_SECTION 0x5000
6796  #define mmDCORE0_TPC3_CFG_QM_TENSOR_12_BASE 0x403B99Cull
6797  #define DCORE0_TPC3_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
6798  #define DCORE0_TPC3_CFG_QM_TENSOR_12_SECTION 0x5000
6799  #define mmDCORE0_TPC3_CFG_QM_TENSOR_13_BASE 0x403B9ECull
6800  #define DCORE0_TPC3_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
6801  #define DCORE0_TPC3_CFG_QM_TENSOR_13_SECTION 0x5000
6802  #define mmDCORE0_TPC3_CFG_QM_TENSOR_14_BASE 0x403BA3Cull
6803  #define DCORE0_TPC3_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
6804  #define DCORE0_TPC3_CFG_QM_TENSOR_14_SECTION 0x5000
6805  #define mmDCORE0_TPC3_CFG_QM_TENSOR_15_BASE 0x403BA8Cull
6806  #define DCORE0_TPC3_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
6807  #define DCORE0_TPC3_CFG_QM_TENSOR_15_SECTION 0x5000
6808  #define mmDCORE0_TPC3_CFG_QM_SYNC_OBJECT_BASE 0x403BADCull
6809  #define DCORE0_TPC3_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
6810  #define DCORE0_TPC3_CFG_QM_SYNC_OBJECT_SECTION 0x8000
6811  #define mmDCORE0_TPC3_CFG_QM_BASE 0x403BAE4ull
6812  #define DCORE0_TPC3_CFG_QM_MAX_OFFSET 0xD400
6813  #define DCORE0_TPC3_CFG_QM_SECTION 0x31C0
6814  #define mmDCORE0_TPC3_CFG_AXUSER_BASE 0x403BE00ull
6815  #define DCORE0_TPC3_CFG_AXUSER_MAX_OFFSET 0x5000
6816  #define DCORE0_TPC3_CFG_AXUSER_SECTION 0x8000
6817  #define mmDCORE0_TPC3_CFG_SPECIAL_BASE 0x403BE80ull
6818  #define DCORE0_TPC3_CFG_SPECIAL_MAX_OFFSET 0x1800
6819  #define DCORE0_TPC3_CFG_SPECIAL_SECTION 0x1800
6820  #define mmDCORE0_TPC3_MSTR_IF_RR_SHRD_HBW_BASE 0x403C000ull
6821  #define DCORE0_TPC3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
6822  #define DCORE0_TPC3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
6823  #define mmDCORE0_TPC3_MSTR_IF_RR_PRVT_HBW_BASE 0x403C200ull
6824  #define DCORE0_TPC3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
6825  #define DCORE0_TPC3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
6826  #define mmDCORE0_TPC3_MSTR_IF_RR_SHRD_LBW_BASE 0x403C400ull
6827  #define DCORE0_TPC3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
6828  #define DCORE0_TPC3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
6829  #define mmDCORE0_TPC3_MSTR_IF_RR_PRVT_LBW_BASE 0x403C600ull
6830  #define DCORE0_TPC3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
6831  #define DCORE0_TPC3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
6832  #define mmDCORE0_TPC3_MSTR_IF_E2E_CRDT_BASE 0x403C800ull
6833  #define DCORE0_TPC3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
6834  #define DCORE0_TPC3_MSTR_IF_E2E_CRDT_SECTION 0x2800
6835  #define mmDCORE0_TPC3_MSTR_IF_AXUSER_BASE 0x403CA80ull
6836  #define DCORE0_TPC3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
6837  #define DCORE0_TPC3_MSTR_IF_AXUSER_SECTION 0x8000
6838  #define mmDCORE0_TPC3_MSTR_IF_DBG_HBW_BASE 0x403CB00ull
6839  #define DCORE0_TPC3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
6840  #define DCORE0_TPC3_MSTR_IF_DBG_HBW_SECTION 0x8000
6841  #define mmDCORE0_TPC3_MSTR_IF_DBG_LBW_BASE 0x403CB80ull
6842  #define DCORE0_TPC3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
6843  #define DCORE0_TPC3_MSTR_IF_DBG_LBW_SECTION 0x8000
6844  #define mmDCORE0_TPC3_MSTR_IF_CORE_HBW_BASE 0x403CC00ull
6845  #define DCORE0_TPC3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
6846  #define DCORE0_TPC3_MSTR_IF_CORE_HBW_SECTION 0x1800
6847  #define mmDCORE0_TPC3_MSTR_IF_CORE_LBW_BASE 0x403CD80ull
6848  #define DCORE0_TPC3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
6849  #define DCORE0_TPC3_MSTR_IF_CORE_LBW_SECTION 0x1000
6850  #define mmDCORE0_TPC3_MSTR_IF_SPECIAL_BASE 0x403CE80ull
6851  #define DCORE0_TPC3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
6852  #define DCORE0_TPC3_MSTR_IF_SPECIAL_SECTION 0x3180
6853  #define mmDCORE0_TPC4_QM_DCCM_BASE 0x4040000ull
6854  #define DCORE0_TPC4_QM_DCCM_MAX_OFFSET 0x4000
6855  #define DCORE0_TPC4_QM_DCCM_SECTION 0x8000
6856  #define mmDCORE0_TPC4_QM_ARC_AUX_BASE 0x4048000ull
6857  #define DCORE0_TPC4_QM_ARC_AUX_MAX_OFFSET 0x1000
6858  #define DCORE0_TPC4_QM_ARC_AUX_SECTION 0xE800
6859  #define mmDCORE0_TPC4_QM_ARC_AUX_SPECIAL_BASE 0x4048E80ull
6860  #define DCORE0_TPC4_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
6861  #define DCORE0_TPC4_QM_ARC_AUX_SPECIAL_SECTION 0x1180
6862  #define mmDCORE0_TPC4_QM_BASE 0x404A000ull
6863  #define DCORE0_TPC4_QM_MAX_OFFSET 0x1000
6864  #define DCORE0_TPC4_QM_SECTION 0x9000
6865  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR0_BASE 0x404A900ull
6866  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
6867  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
6868  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR1_BASE 0x404A908ull
6869  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
6870  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
6871  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR2_BASE 0x404A910ull
6872  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
6873  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
6874  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR3_BASE 0x404A918ull
6875  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
6876  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
6877  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR4_BASE 0x404A920ull
6878  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
6879  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
6880  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR5_BASE 0x404A928ull
6881  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
6882  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
6883  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR6_BASE 0x404A930ull
6884  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
6885  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
6886  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR7_BASE 0x404A938ull
6887  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
6888  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
6889  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR8_BASE 0x404A940ull
6890  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
6891  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
6892  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR9_BASE 0x404A948ull
6893  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
6894  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
6895  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR10_BASE 0x404A950ull
6896  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
6897  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
6898  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR11_BASE 0x404A958ull
6899  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
6900  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
6901  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR12_BASE 0x404A960ull
6902  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
6903  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
6904  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR13_BASE 0x404A968ull
6905  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
6906  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
6907  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR14_BASE 0x404A970ull
6908  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
6909  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
6910  #define mmDCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR15_BASE 0x404A978ull
6911  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
6912  #define DCORE0_TPC4_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
6913  #define mmDCORE0_TPC4_QM_AXUSER_SECURED_BASE 0x404AB00ull
6914  #define DCORE0_TPC4_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
6915  #define DCORE0_TPC4_QM_AXUSER_SECURED_SECTION 0x8000
6916  #define mmDCORE0_TPC4_QM_AXUSER_NONSECURED_BASE 0x404AB80ull
6917  #define DCORE0_TPC4_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
6918  #define DCORE0_TPC4_QM_AXUSER_NONSECURED_SECTION 0x8000
6919  #define mmDCORE0_TPC4_QM_DBG_HBW_BASE 0x404AC00ull
6920  #define DCORE0_TPC4_QM_DBG_HBW_MAX_OFFSET 0x5800
6921  #define DCORE0_TPC4_QM_DBG_HBW_SECTION 0x8000
6922  #define mmDCORE0_TPC4_QM_DBG_LBW_BASE 0x404AC80ull
6923  #define DCORE0_TPC4_QM_DBG_LBW_MAX_OFFSET 0x5800
6924  #define DCORE0_TPC4_QM_DBG_LBW_SECTION 0x1000
6925  #define mmDCORE0_TPC4_QM_CGM_BASE 0x404AD80ull
6926  #define DCORE0_TPC4_QM_CGM_MAX_OFFSET 0xC000
6927  #define DCORE0_TPC4_QM_CGM_SECTION 0x1000
6928  #define mmDCORE0_TPC4_QM_SPECIAL_BASE 0x404AE80ull
6929  #define DCORE0_TPC4_QM_SPECIAL_MAX_OFFSET 0x1800
6930  #define DCORE0_TPC4_QM_SPECIAL_SECTION 0x1800
6931  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_0_BASE 0x404B000ull
6932  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
6933  #define DCORE0_TPC4_QM_SPECIAL_SECTION 0x1800
6934  #define mmDCORE0_TPC4_CFG_BASE 0x404B000ull
6935  #define DCORE0_TPC4_CFG_MAX_OFFSET 0x1000
6936  #define DCORE0_TPC4_CFG_SECTION 0x5000
6937  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_1_BASE 0x404B050ull
6938  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
6939  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_1_SECTION 0x5000
6940  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_2_BASE 0x404B0A0ull
6941  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
6942  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_2_SECTION 0x5000
6943  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_3_BASE 0x404B0F0ull
6944  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
6945  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_3_SECTION 0x5000
6946  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_4_BASE 0x404B140ull
6947  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
6948  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_4_SECTION 0x5000
6949  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_5_BASE 0x404B190ull
6950  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
6951  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_5_SECTION 0x5000
6952  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_6_BASE 0x404B1E0ull
6953  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
6954  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_6_SECTION 0x5000
6955  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_7_BASE 0x404B230ull
6956  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
6957  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_7_SECTION 0x5000
6958  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_8_BASE 0x404B280ull
6959  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
6960  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_8_SECTION 0x5000
6961  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_9_BASE 0x404B2D0ull
6962  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
6963  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_9_SECTION 0x5000
6964  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_10_BASE 0x404B320ull
6965  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
6966  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_10_SECTION 0x5000
6967  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_11_BASE 0x404B370ull
6968  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
6969  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_11_SECTION 0x5000
6970  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_12_BASE 0x404B3C0ull
6971  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
6972  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_12_SECTION 0x5000
6973  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_13_BASE 0x404B410ull
6974  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
6975  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_13_SECTION 0x5000
6976  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_14_BASE 0x404B460ull
6977  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
6978  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_14_SECTION 0x5000
6979  #define mmDCORE0_TPC4_CFG_KERNEL_TENSOR_15_BASE 0x404B4B0ull
6980  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
6981  #define DCORE0_TPC4_CFG_KERNEL_TENSOR_15_SECTION 0x5000
6982  #define mmDCORE0_TPC4_CFG_KERNEL_SYNC_OBJECT_BASE 0x404B500ull
6983  #define DCORE0_TPC4_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
6984  #define DCORE0_TPC4_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
6985  #define mmDCORE0_TPC4_CFG_KERNEL_BASE 0x404B508ull
6986  #define DCORE0_TPC4_CFG_KERNEL_MAX_OFFSET 0xD400
6987  #define DCORE0_TPC4_CFG_KERNEL_SECTION 0xD400
6988  #define mmDCORE0_TPC4_CFG_QM_TENSOR_0_BASE 0x404B5DCull
6989  #define DCORE0_TPC4_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
6990  #define DCORE0_TPC4_CFG_QM_TENSOR_0_SECTION 0x5000
6991  #define mmDCORE0_TPC4_CFG_QM_TENSOR_1_BASE 0x404B62Cull
6992  #define DCORE0_TPC4_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
6993  #define DCORE0_TPC4_CFG_QM_TENSOR_1_SECTION 0x5000
6994  #define mmDCORE0_TPC4_CFG_QM_TENSOR_2_BASE 0x404B67Cull
6995  #define DCORE0_TPC4_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
6996  #define DCORE0_TPC4_CFG_QM_TENSOR_2_SECTION 0x5000
6997  #define mmDCORE0_TPC4_CFG_QM_TENSOR_3_BASE 0x404B6CCull
6998  #define DCORE0_TPC4_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
6999  #define DCORE0_TPC4_CFG_QM_TENSOR_3_SECTION 0x5000
7000  #define mmDCORE0_TPC4_CFG_QM_TENSOR_4_BASE 0x404B71Cull
7001  #define DCORE0_TPC4_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
7002  #define DCORE0_TPC4_CFG_QM_TENSOR_4_SECTION 0x5000
7003  #define mmDCORE0_TPC4_CFG_QM_TENSOR_5_BASE 0x404B76Cull
7004  #define DCORE0_TPC4_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
7005  #define DCORE0_TPC4_CFG_QM_TENSOR_5_SECTION 0x5000
7006  #define mmDCORE0_TPC4_CFG_QM_TENSOR_6_BASE 0x404B7BCull
7007  #define DCORE0_TPC4_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
7008  #define DCORE0_TPC4_CFG_QM_TENSOR_6_SECTION 0x5000
7009  #define mmDCORE0_TPC4_CFG_QM_TENSOR_7_BASE 0x404B80Cull
7010  #define DCORE0_TPC4_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
7011  #define DCORE0_TPC4_CFG_QM_TENSOR_7_SECTION 0x5000
7012  #define mmDCORE0_TPC4_CFG_QM_TENSOR_8_BASE 0x404B85Cull
7013  #define DCORE0_TPC4_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
7014  #define DCORE0_TPC4_CFG_QM_TENSOR_8_SECTION 0x5000
7015  #define mmDCORE0_TPC4_CFG_QM_TENSOR_9_BASE 0x404B8ACull
7016  #define DCORE0_TPC4_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
7017  #define DCORE0_TPC4_CFG_QM_TENSOR_9_SECTION 0x5000
7018  #define mmDCORE0_TPC4_CFG_QM_TENSOR_10_BASE 0x404B8FCull
7019  #define DCORE0_TPC4_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
7020  #define DCORE0_TPC4_CFG_QM_TENSOR_10_SECTION 0x5000
7021  #define mmDCORE0_TPC4_CFG_QM_TENSOR_11_BASE 0x404B94Cull
7022  #define DCORE0_TPC4_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
7023  #define DCORE0_TPC4_CFG_QM_TENSOR_11_SECTION 0x5000
7024  #define mmDCORE0_TPC4_CFG_QM_TENSOR_12_BASE 0x404B99Cull
7025  #define DCORE0_TPC4_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
7026  #define DCORE0_TPC4_CFG_QM_TENSOR_12_SECTION 0x5000
7027  #define mmDCORE0_TPC4_CFG_QM_TENSOR_13_BASE 0x404B9ECull
7028  #define DCORE0_TPC4_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
7029  #define DCORE0_TPC4_CFG_QM_TENSOR_13_SECTION 0x5000
7030  #define mmDCORE0_TPC4_CFG_QM_TENSOR_14_BASE 0x404BA3Cull
7031  #define DCORE0_TPC4_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
7032  #define DCORE0_TPC4_CFG_QM_TENSOR_14_SECTION 0x5000
7033  #define mmDCORE0_TPC4_CFG_QM_TENSOR_15_BASE 0x404BA8Cull
7034  #define DCORE0_TPC4_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
7035  #define DCORE0_TPC4_CFG_QM_TENSOR_15_SECTION 0x5000
7036  #define mmDCORE0_TPC4_CFG_QM_SYNC_OBJECT_BASE 0x404BADCull
7037  #define DCORE0_TPC4_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
7038  #define DCORE0_TPC4_CFG_QM_SYNC_OBJECT_SECTION 0x8000
7039  #define mmDCORE0_TPC4_CFG_QM_BASE 0x404BAE4ull
7040  #define DCORE0_TPC4_CFG_QM_MAX_OFFSET 0xD400
7041  #define DCORE0_TPC4_CFG_QM_SECTION 0x31C0
7042  #define mmDCORE0_TPC4_CFG_AXUSER_BASE 0x404BE00ull
7043  #define DCORE0_TPC4_CFG_AXUSER_MAX_OFFSET 0x5000
7044  #define DCORE0_TPC4_CFG_AXUSER_SECTION 0x8000
7045  #define mmDCORE0_TPC4_CFG_SPECIAL_BASE 0x404BE80ull
7046  #define DCORE0_TPC4_CFG_SPECIAL_MAX_OFFSET 0x1800
7047  #define DCORE0_TPC4_CFG_SPECIAL_SECTION 0x1800
7048  #define mmDCORE0_TPC4_MSTR_IF_RR_SHRD_HBW_BASE 0x404C000ull
7049  #define DCORE0_TPC4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7050  #define DCORE0_TPC4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7051  #define mmDCORE0_TPC4_MSTR_IF_RR_PRVT_HBW_BASE 0x404C200ull
7052  #define DCORE0_TPC4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7053  #define DCORE0_TPC4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7054  #define mmDCORE0_TPC4_MSTR_IF_RR_SHRD_LBW_BASE 0x404C400ull
7055  #define DCORE0_TPC4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7056  #define DCORE0_TPC4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7057  #define mmDCORE0_TPC4_MSTR_IF_RR_PRVT_LBW_BASE 0x404C600ull
7058  #define DCORE0_TPC4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7059  #define DCORE0_TPC4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7060  #define mmDCORE0_TPC4_MSTR_IF_E2E_CRDT_BASE 0x404C800ull
7061  #define DCORE0_TPC4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7062  #define DCORE0_TPC4_MSTR_IF_E2E_CRDT_SECTION 0x2800
7063  #define mmDCORE0_TPC4_MSTR_IF_AXUSER_BASE 0x404CA80ull
7064  #define DCORE0_TPC4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7065  #define DCORE0_TPC4_MSTR_IF_AXUSER_SECTION 0x8000
7066  #define mmDCORE0_TPC4_MSTR_IF_DBG_HBW_BASE 0x404CB00ull
7067  #define DCORE0_TPC4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7068  #define DCORE0_TPC4_MSTR_IF_DBG_HBW_SECTION 0x8000
7069  #define mmDCORE0_TPC4_MSTR_IF_DBG_LBW_BASE 0x404CB80ull
7070  #define DCORE0_TPC4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7071  #define DCORE0_TPC4_MSTR_IF_DBG_LBW_SECTION 0x8000
7072  #define mmDCORE0_TPC4_MSTR_IF_CORE_HBW_BASE 0x404CC00ull
7073  #define DCORE0_TPC4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7074  #define DCORE0_TPC4_MSTR_IF_CORE_HBW_SECTION 0x1800
7075  #define mmDCORE0_TPC4_MSTR_IF_CORE_LBW_BASE 0x404CD80ull
7076  #define DCORE0_TPC4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7077  #define DCORE0_TPC4_MSTR_IF_CORE_LBW_SECTION 0x1000
7078  #define mmDCORE0_TPC4_MSTR_IF_SPECIAL_BASE 0x404CE80ull
7079  #define DCORE0_TPC4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7080  #define DCORE0_TPC4_MSTR_IF_SPECIAL_SECTION 0x3180
7081  #define mmDCORE0_TPC5_QM_DCCM_BASE 0x4050000ull
7082  #define DCORE0_TPC5_QM_DCCM_MAX_OFFSET 0x4000
7083  #define DCORE0_TPC5_QM_DCCM_SECTION 0x8000
7084  #define mmDCORE0_TPC5_QM_ARC_AUX_BASE 0x4058000ull
7085  #define DCORE0_TPC5_QM_ARC_AUX_MAX_OFFSET 0x1000
7086  #define DCORE0_TPC5_QM_ARC_AUX_SECTION 0xE800
7087  #define mmDCORE0_TPC5_QM_ARC_AUX_SPECIAL_BASE 0x4058E80ull
7088  #define DCORE0_TPC5_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
7089  #define DCORE0_TPC5_QM_ARC_AUX_SPECIAL_SECTION 0x1180
7090  #define mmDCORE0_TPC5_QM_BASE 0x405A000ull
7091  #define DCORE0_TPC5_QM_MAX_OFFSET 0x1000
7092  #define DCORE0_TPC5_QM_SECTION 0x9000
7093  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR0_BASE 0x405A900ull
7094  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
7095  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
7096  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR1_BASE 0x405A908ull
7097  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
7098  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
7099  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR2_BASE 0x405A910ull
7100  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
7101  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
7102  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR3_BASE 0x405A918ull
7103  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
7104  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
7105  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR4_BASE 0x405A920ull
7106  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
7107  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
7108  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR5_BASE 0x405A928ull
7109  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
7110  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
7111  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR6_BASE 0x405A930ull
7112  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
7113  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
7114  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR7_BASE 0x405A938ull
7115  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
7116  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
7117  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR8_BASE 0x405A940ull
7118  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
7119  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
7120  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR9_BASE 0x405A948ull
7121  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
7122  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
7123  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR10_BASE 0x405A950ull
7124  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
7125  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
7126  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR11_BASE 0x405A958ull
7127  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
7128  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
7129  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR12_BASE 0x405A960ull
7130  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
7131  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
7132  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR13_BASE 0x405A968ull
7133  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
7134  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
7135  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR14_BASE 0x405A970ull
7136  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
7137  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
7138  #define mmDCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR15_BASE 0x405A978ull
7139  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
7140  #define DCORE0_TPC5_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
7141  #define mmDCORE0_TPC5_QM_AXUSER_SECURED_BASE 0x405AB00ull
7142  #define DCORE0_TPC5_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
7143  #define DCORE0_TPC5_QM_AXUSER_SECURED_SECTION 0x8000
7144  #define mmDCORE0_TPC5_QM_AXUSER_NONSECURED_BASE 0x405AB80ull
7145  #define DCORE0_TPC5_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
7146  #define DCORE0_TPC5_QM_AXUSER_NONSECURED_SECTION 0x8000
7147  #define mmDCORE0_TPC5_QM_DBG_HBW_BASE 0x405AC00ull
7148  #define DCORE0_TPC5_QM_DBG_HBW_MAX_OFFSET 0x5800
7149  #define DCORE0_TPC5_QM_DBG_HBW_SECTION 0x8000
7150  #define mmDCORE0_TPC5_QM_DBG_LBW_BASE 0x405AC80ull
7151  #define DCORE0_TPC5_QM_DBG_LBW_MAX_OFFSET 0x5800
7152  #define DCORE0_TPC5_QM_DBG_LBW_SECTION 0x1000
7153  #define mmDCORE0_TPC5_QM_CGM_BASE 0x405AD80ull
7154  #define DCORE0_TPC5_QM_CGM_MAX_OFFSET 0xC000
7155  #define DCORE0_TPC5_QM_CGM_SECTION 0x1000
7156  #define mmDCORE0_TPC5_QM_SPECIAL_BASE 0x405AE80ull
7157  #define DCORE0_TPC5_QM_SPECIAL_MAX_OFFSET 0x1800
7158  #define DCORE0_TPC5_QM_SPECIAL_SECTION 0x1800
7159  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_0_BASE 0x405B000ull
7160  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
7161  #define DCORE0_TPC5_QM_SPECIAL_SECTION 0x1800
7162  #define mmDCORE0_TPC5_CFG_BASE 0x405B000ull
7163  #define DCORE0_TPC5_CFG_MAX_OFFSET 0x1000
7164  #define DCORE0_TPC5_CFG_SECTION 0x5000
7165  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_1_BASE 0x405B050ull
7166  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
7167  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_1_SECTION 0x5000
7168  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_2_BASE 0x405B0A0ull
7169  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
7170  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_2_SECTION 0x5000
7171  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_3_BASE 0x405B0F0ull
7172  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
7173  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_3_SECTION 0x5000
7174  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_4_BASE 0x405B140ull
7175  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
7176  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_4_SECTION 0x5000
7177  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_5_BASE 0x405B190ull
7178  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
7179  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_5_SECTION 0x5000
7180  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_6_BASE 0x405B1E0ull
7181  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
7182  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_6_SECTION 0x5000
7183  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_7_BASE 0x405B230ull
7184  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
7185  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_7_SECTION 0x5000
7186  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_8_BASE 0x405B280ull
7187  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
7188  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_8_SECTION 0x5000
7189  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_9_BASE 0x405B2D0ull
7190  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
7191  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_9_SECTION 0x5000
7192  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_10_BASE 0x405B320ull
7193  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
7194  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_10_SECTION 0x5000
7195  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_11_BASE 0x405B370ull
7196  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
7197  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_11_SECTION 0x5000
7198  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_12_BASE 0x405B3C0ull
7199  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
7200  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_12_SECTION 0x5000
7201  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_13_BASE 0x405B410ull
7202  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
7203  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_13_SECTION 0x5000
7204  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_14_BASE 0x405B460ull
7205  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
7206  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_14_SECTION 0x5000
7207  #define mmDCORE0_TPC5_CFG_KERNEL_TENSOR_15_BASE 0x405B4B0ull
7208  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
7209  #define DCORE0_TPC5_CFG_KERNEL_TENSOR_15_SECTION 0x5000
7210  #define mmDCORE0_TPC5_CFG_KERNEL_SYNC_OBJECT_BASE 0x405B500ull
7211  #define DCORE0_TPC5_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
7212  #define DCORE0_TPC5_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
7213  #define mmDCORE0_TPC5_CFG_KERNEL_BASE 0x405B508ull
7214  #define DCORE0_TPC5_CFG_KERNEL_MAX_OFFSET 0xD400
7215  #define DCORE0_TPC5_CFG_KERNEL_SECTION 0xD400
7216  #define mmDCORE0_TPC5_CFG_QM_TENSOR_0_BASE 0x405B5DCull
7217  #define DCORE0_TPC5_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
7218  #define DCORE0_TPC5_CFG_QM_TENSOR_0_SECTION 0x5000
7219  #define mmDCORE0_TPC5_CFG_QM_TENSOR_1_BASE 0x405B62Cull
7220  #define DCORE0_TPC5_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
7221  #define DCORE0_TPC5_CFG_QM_TENSOR_1_SECTION 0x5000
7222  #define mmDCORE0_TPC5_CFG_QM_TENSOR_2_BASE 0x405B67Cull
7223  #define DCORE0_TPC5_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
7224  #define DCORE0_TPC5_CFG_QM_TENSOR_2_SECTION 0x5000
7225  #define mmDCORE0_TPC5_CFG_QM_TENSOR_3_BASE 0x405B6CCull
7226  #define DCORE0_TPC5_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
7227  #define DCORE0_TPC5_CFG_QM_TENSOR_3_SECTION 0x5000
7228  #define mmDCORE0_TPC5_CFG_QM_TENSOR_4_BASE 0x405B71Cull
7229  #define DCORE0_TPC5_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
7230  #define DCORE0_TPC5_CFG_QM_TENSOR_4_SECTION 0x5000
7231  #define mmDCORE0_TPC5_CFG_QM_TENSOR_5_BASE 0x405B76Cull
7232  #define DCORE0_TPC5_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
7233  #define DCORE0_TPC5_CFG_QM_TENSOR_5_SECTION 0x5000
7234  #define mmDCORE0_TPC5_CFG_QM_TENSOR_6_BASE 0x405B7BCull
7235  #define DCORE0_TPC5_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
7236  #define DCORE0_TPC5_CFG_QM_TENSOR_6_SECTION 0x5000
7237  #define mmDCORE0_TPC5_CFG_QM_TENSOR_7_BASE 0x405B80Cull
7238  #define DCORE0_TPC5_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
7239  #define DCORE0_TPC5_CFG_QM_TENSOR_7_SECTION 0x5000
7240  #define mmDCORE0_TPC5_CFG_QM_TENSOR_8_BASE 0x405B85Cull
7241  #define DCORE0_TPC5_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
7242  #define DCORE0_TPC5_CFG_QM_TENSOR_8_SECTION 0x5000
7243  #define mmDCORE0_TPC5_CFG_QM_TENSOR_9_BASE 0x405B8ACull
7244  #define DCORE0_TPC5_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
7245  #define DCORE0_TPC5_CFG_QM_TENSOR_9_SECTION 0x5000
7246  #define mmDCORE0_TPC5_CFG_QM_TENSOR_10_BASE 0x405B8FCull
7247  #define DCORE0_TPC5_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
7248  #define DCORE0_TPC5_CFG_QM_TENSOR_10_SECTION 0x5000
7249  #define mmDCORE0_TPC5_CFG_QM_TENSOR_11_BASE 0x405B94Cull
7250  #define DCORE0_TPC5_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
7251  #define DCORE0_TPC5_CFG_QM_TENSOR_11_SECTION 0x5000
7252  #define mmDCORE0_TPC5_CFG_QM_TENSOR_12_BASE 0x405B99Cull
7253  #define DCORE0_TPC5_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
7254  #define DCORE0_TPC5_CFG_QM_TENSOR_12_SECTION 0x5000
7255  #define mmDCORE0_TPC5_CFG_QM_TENSOR_13_BASE 0x405B9ECull
7256  #define DCORE0_TPC5_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
7257  #define DCORE0_TPC5_CFG_QM_TENSOR_13_SECTION 0x5000
7258  #define mmDCORE0_TPC5_CFG_QM_TENSOR_14_BASE 0x405BA3Cull
7259  #define DCORE0_TPC5_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
7260  #define DCORE0_TPC5_CFG_QM_TENSOR_14_SECTION 0x5000
7261  #define mmDCORE0_TPC5_CFG_QM_TENSOR_15_BASE 0x405BA8Cull
7262  #define DCORE0_TPC5_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
7263  #define DCORE0_TPC5_CFG_QM_TENSOR_15_SECTION 0x5000
7264  #define mmDCORE0_TPC5_CFG_QM_SYNC_OBJECT_BASE 0x405BADCull
7265  #define DCORE0_TPC5_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
7266  #define DCORE0_TPC5_CFG_QM_SYNC_OBJECT_SECTION 0x8000
7267  #define mmDCORE0_TPC5_CFG_QM_BASE 0x405BAE4ull
7268  #define DCORE0_TPC5_CFG_QM_MAX_OFFSET 0xD400
7269  #define DCORE0_TPC5_CFG_QM_SECTION 0x31C0
7270  #define mmDCORE0_TPC5_CFG_AXUSER_BASE 0x405BE00ull
7271  #define DCORE0_TPC5_CFG_AXUSER_MAX_OFFSET 0x5000
7272  #define DCORE0_TPC5_CFG_AXUSER_SECTION 0x8000
7273  #define mmDCORE0_TPC5_CFG_SPECIAL_BASE 0x405BE80ull
7274  #define DCORE0_TPC5_CFG_SPECIAL_MAX_OFFSET 0x1800
7275  #define DCORE0_TPC5_CFG_SPECIAL_SECTION 0x1800
7276  #define mmDCORE0_TPC5_MSTR_IF_RR_SHRD_HBW_BASE 0x405C000ull
7277  #define DCORE0_TPC5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7278  #define DCORE0_TPC5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7279  #define mmDCORE0_TPC5_MSTR_IF_RR_PRVT_HBW_BASE 0x405C200ull
7280  #define DCORE0_TPC5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7281  #define DCORE0_TPC5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7282  #define mmDCORE0_TPC5_MSTR_IF_RR_SHRD_LBW_BASE 0x405C400ull
7283  #define DCORE0_TPC5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7284  #define DCORE0_TPC5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7285  #define mmDCORE0_TPC5_MSTR_IF_RR_PRVT_LBW_BASE 0x405C600ull
7286  #define DCORE0_TPC5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7287  #define DCORE0_TPC5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7288  #define mmDCORE0_TPC5_MSTR_IF_E2E_CRDT_BASE 0x405C800ull
7289  #define DCORE0_TPC5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7290  #define DCORE0_TPC5_MSTR_IF_E2E_CRDT_SECTION 0x2800
7291  #define mmDCORE0_TPC5_MSTR_IF_AXUSER_BASE 0x405CA80ull
7292  #define DCORE0_TPC5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7293  #define DCORE0_TPC5_MSTR_IF_AXUSER_SECTION 0x8000
7294  #define mmDCORE0_TPC5_MSTR_IF_DBG_HBW_BASE 0x405CB00ull
7295  #define DCORE0_TPC5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7296  #define DCORE0_TPC5_MSTR_IF_DBG_HBW_SECTION 0x8000
7297  #define mmDCORE0_TPC5_MSTR_IF_DBG_LBW_BASE 0x405CB80ull
7298  #define DCORE0_TPC5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7299  #define DCORE0_TPC5_MSTR_IF_DBG_LBW_SECTION 0x8000
7300  #define mmDCORE0_TPC5_MSTR_IF_CORE_HBW_BASE 0x405CC00ull
7301  #define DCORE0_TPC5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7302  #define DCORE0_TPC5_MSTR_IF_CORE_HBW_SECTION 0x1800
7303  #define mmDCORE0_TPC5_MSTR_IF_CORE_LBW_BASE 0x405CD80ull
7304  #define DCORE0_TPC5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7305  #define DCORE0_TPC5_MSTR_IF_CORE_LBW_SECTION 0x1000
7306  #define mmDCORE0_TPC5_MSTR_IF_SPECIAL_BASE 0x405CE80ull
7307  #define DCORE0_TPC5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7308  #define DCORE0_TPC5_MSTR_IF_SPECIAL_SECTION 0x3180
7309  #define mmDCORE0_TPC6_QM_DCCM_BASE 0x4060000ull
7310  #define DCORE0_TPC6_QM_DCCM_MAX_OFFSET 0x4000
7311  #define DCORE0_TPC6_QM_DCCM_SECTION 0x8000
7312  #define mmDCORE0_TPC6_QM_ARC_AUX_BASE 0x4068000ull
7313  #define DCORE0_TPC6_QM_ARC_AUX_MAX_OFFSET 0x1000
7314  #define DCORE0_TPC6_QM_ARC_AUX_SECTION 0xE800
7315  #define mmDCORE0_TPC6_QM_ARC_AUX_SPECIAL_BASE 0x4068E80ull
7316  #define DCORE0_TPC6_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
7317  #define DCORE0_TPC6_QM_ARC_AUX_SPECIAL_SECTION 0x1180
7318  #define mmDCORE0_TPC6_QM_BASE 0x406A000ull
7319  #define DCORE0_TPC6_QM_MAX_OFFSET 0x1000
7320  #define DCORE0_TPC6_QM_SECTION 0x9000
7321  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR0_BASE 0x406A900ull
7322  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
7323  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
7324  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR1_BASE 0x406A908ull
7325  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
7326  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
7327  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR2_BASE 0x406A910ull
7328  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
7329  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
7330  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR3_BASE 0x406A918ull
7331  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
7332  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
7333  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR4_BASE 0x406A920ull
7334  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
7335  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
7336  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR5_BASE 0x406A928ull
7337  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
7338  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
7339  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR6_BASE 0x406A930ull
7340  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
7341  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
7342  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR7_BASE 0x406A938ull
7343  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
7344  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
7345  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR8_BASE 0x406A940ull
7346  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
7347  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
7348  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR9_BASE 0x406A948ull
7349  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
7350  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
7351  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR10_BASE 0x406A950ull
7352  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
7353  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
7354  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR11_BASE 0x406A958ull
7355  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
7356  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
7357  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR12_BASE 0x406A960ull
7358  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
7359  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
7360  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR13_BASE 0x406A968ull
7361  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
7362  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
7363  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR14_BASE 0x406A970ull
7364  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
7365  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
7366  #define mmDCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR15_BASE 0x406A978ull
7367  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
7368  #define DCORE0_TPC6_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
7369  #define mmDCORE0_TPC6_QM_AXUSER_SECURED_BASE 0x406AB00ull
7370  #define DCORE0_TPC6_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
7371  #define DCORE0_TPC6_QM_AXUSER_SECURED_SECTION 0x8000
7372  #define mmDCORE0_TPC6_QM_AXUSER_NONSECURED_BASE 0x406AB80ull
7373  #define DCORE0_TPC6_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
7374  #define DCORE0_TPC6_QM_AXUSER_NONSECURED_SECTION 0x8000
7375  #define mmDCORE0_TPC6_QM_DBG_HBW_BASE 0x406AC00ull
7376  #define DCORE0_TPC6_QM_DBG_HBW_MAX_OFFSET 0x5800
7377  #define DCORE0_TPC6_QM_DBG_HBW_SECTION 0x8000
7378  #define mmDCORE0_TPC6_QM_DBG_LBW_BASE 0x406AC80ull
7379  #define DCORE0_TPC6_QM_DBG_LBW_MAX_OFFSET 0x5800
7380  #define DCORE0_TPC6_QM_DBG_LBW_SECTION 0x1000
7381  #define mmDCORE0_TPC6_QM_CGM_BASE 0x406AD80ull
7382  #define DCORE0_TPC6_QM_CGM_MAX_OFFSET 0xC000
7383  #define DCORE0_TPC6_QM_CGM_SECTION 0x1000
7384  #define mmDCORE0_TPC6_QM_SPECIAL_BASE 0x406AE80ull
7385  #define DCORE0_TPC6_QM_SPECIAL_MAX_OFFSET 0x1800
7386  #define DCORE0_TPC6_QM_SPECIAL_SECTION 0x1800
7387  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_0_BASE 0x406B000ull
7388  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
7389  #define DCORE0_TPC6_QM_SPECIAL_SECTION 0x1800
7390  #define mmDCORE0_TPC6_CFG_BASE 0x406B000ull
7391  #define DCORE0_TPC6_CFG_MAX_OFFSET 0x1000
7392  #define DCORE0_TPC6_CFG_SECTION 0x5000
7393  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_1_BASE 0x406B050ull
7394  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
7395  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_1_SECTION 0x5000
7396  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_2_BASE 0x406B0A0ull
7397  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
7398  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_2_SECTION 0x5000
7399  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_3_BASE 0x406B0F0ull
7400  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
7401  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_3_SECTION 0x5000
7402  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_4_BASE 0x406B140ull
7403  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
7404  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_4_SECTION 0x5000
7405  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_5_BASE 0x406B190ull
7406  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
7407  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_5_SECTION 0x5000
7408  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_6_BASE 0x406B1E0ull
7409  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
7410  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_6_SECTION 0x5000
7411  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_7_BASE 0x406B230ull
7412  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
7413  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_7_SECTION 0x5000
7414  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_8_BASE 0x406B280ull
7415  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
7416  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_8_SECTION 0x5000
7417  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_9_BASE 0x406B2D0ull
7418  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
7419  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_9_SECTION 0x5000
7420  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_10_BASE 0x406B320ull
7421  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
7422  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_10_SECTION 0x5000
7423  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_11_BASE 0x406B370ull
7424  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
7425  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_11_SECTION 0x5000
7426  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_12_BASE 0x406B3C0ull
7427  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
7428  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_12_SECTION 0x5000
7429  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_13_BASE 0x406B410ull
7430  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
7431  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_13_SECTION 0x5000
7432  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_14_BASE 0x406B460ull
7433  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
7434  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_14_SECTION 0x5000
7435  #define mmDCORE0_TPC6_CFG_KERNEL_TENSOR_15_BASE 0x406B4B0ull
7436  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
7437  #define DCORE0_TPC6_CFG_KERNEL_TENSOR_15_SECTION 0x5000
7438  #define mmDCORE0_TPC6_CFG_KERNEL_SYNC_OBJECT_BASE 0x406B500ull
7439  #define DCORE0_TPC6_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
7440  #define DCORE0_TPC6_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
7441  #define mmDCORE0_TPC6_CFG_KERNEL_BASE 0x406B508ull
7442  #define DCORE0_TPC6_CFG_KERNEL_MAX_OFFSET 0xD400
7443  #define DCORE0_TPC6_CFG_KERNEL_SECTION 0xD400
7444  #define mmDCORE0_TPC6_CFG_QM_TENSOR_0_BASE 0x406B5DCull
7445  #define DCORE0_TPC6_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
7446  #define DCORE0_TPC6_CFG_QM_TENSOR_0_SECTION 0x5000
7447  #define mmDCORE0_TPC6_CFG_QM_TENSOR_1_BASE 0x406B62Cull
7448  #define DCORE0_TPC6_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
7449  #define DCORE0_TPC6_CFG_QM_TENSOR_1_SECTION 0x5000
7450  #define mmDCORE0_TPC6_CFG_QM_TENSOR_2_BASE 0x406B67Cull
7451  #define DCORE0_TPC6_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
7452  #define DCORE0_TPC6_CFG_QM_TENSOR_2_SECTION 0x5000
7453  #define mmDCORE0_TPC6_CFG_QM_TENSOR_3_BASE 0x406B6CCull
7454  #define DCORE0_TPC6_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
7455  #define DCORE0_TPC6_CFG_QM_TENSOR_3_SECTION 0x5000
7456  #define mmDCORE0_TPC6_CFG_QM_TENSOR_4_BASE 0x406B71Cull
7457  #define DCORE0_TPC6_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
7458  #define DCORE0_TPC6_CFG_QM_TENSOR_4_SECTION 0x5000
7459  #define mmDCORE0_TPC6_CFG_QM_TENSOR_5_BASE 0x406B76Cull
7460  #define DCORE0_TPC6_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
7461  #define DCORE0_TPC6_CFG_QM_TENSOR_5_SECTION 0x5000
7462  #define mmDCORE0_TPC6_CFG_QM_TENSOR_6_BASE 0x406B7BCull
7463  #define DCORE0_TPC6_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
7464  #define DCORE0_TPC6_CFG_QM_TENSOR_6_SECTION 0x5000
7465  #define mmDCORE0_TPC6_CFG_QM_TENSOR_7_BASE 0x406B80Cull
7466  #define DCORE0_TPC6_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
7467  #define DCORE0_TPC6_CFG_QM_TENSOR_7_SECTION 0x5000
7468  #define mmDCORE0_TPC6_CFG_QM_TENSOR_8_BASE 0x406B85Cull
7469  #define DCORE0_TPC6_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
7470  #define DCORE0_TPC6_CFG_QM_TENSOR_8_SECTION 0x5000
7471  #define mmDCORE0_TPC6_CFG_QM_TENSOR_9_BASE 0x406B8ACull
7472  #define DCORE0_TPC6_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
7473  #define DCORE0_TPC6_CFG_QM_TENSOR_9_SECTION 0x5000
7474  #define mmDCORE0_TPC6_CFG_QM_TENSOR_10_BASE 0x406B8FCull
7475  #define DCORE0_TPC6_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
7476  #define DCORE0_TPC6_CFG_QM_TENSOR_10_SECTION 0x5000
7477  #define mmDCORE0_TPC6_CFG_QM_TENSOR_11_BASE 0x406B94Cull
7478  #define DCORE0_TPC6_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
7479  #define DCORE0_TPC6_CFG_QM_TENSOR_11_SECTION 0x5000
7480  #define mmDCORE0_TPC6_CFG_QM_TENSOR_12_BASE 0x406B99Cull
7481  #define DCORE0_TPC6_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
7482  #define DCORE0_TPC6_CFG_QM_TENSOR_12_SECTION 0x5000
7483  #define mmDCORE0_TPC6_CFG_QM_TENSOR_13_BASE 0x406B9ECull
7484  #define DCORE0_TPC6_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
7485  #define DCORE0_TPC6_CFG_QM_TENSOR_13_SECTION 0x5000
7486  #define mmDCORE0_TPC6_CFG_QM_TENSOR_14_BASE 0x406BA3Cull
7487  #define DCORE0_TPC6_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
7488  #define DCORE0_TPC6_CFG_QM_TENSOR_14_SECTION 0x5000
7489  #define mmDCORE0_TPC6_CFG_QM_TENSOR_15_BASE 0x406BA8Cull
7490  #define DCORE0_TPC6_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
7491  #define DCORE0_TPC6_CFG_QM_TENSOR_15_SECTION 0x5000
7492  #define mmDCORE0_TPC6_CFG_QM_SYNC_OBJECT_BASE 0x406BADCull
7493  #define DCORE0_TPC6_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
7494  #define DCORE0_TPC6_CFG_QM_SYNC_OBJECT_SECTION 0x8000
7495  #define mmDCORE0_TPC6_CFG_QM_BASE 0x406BAE4ull
7496  #define DCORE0_TPC6_CFG_QM_MAX_OFFSET 0xD400
7497  #define DCORE0_TPC6_CFG_QM_SECTION 0x31C0
7498  #define mmDCORE0_TPC6_CFG_AXUSER_BASE 0x406BE00ull
7499  #define DCORE0_TPC6_CFG_AXUSER_MAX_OFFSET 0x5000
7500  #define DCORE0_TPC6_CFG_AXUSER_SECTION 0x8000
7501  #define mmDCORE0_TPC6_CFG_SPECIAL_BASE 0x406BE80ull
7502  #define DCORE0_TPC6_CFG_SPECIAL_MAX_OFFSET 0x1800
7503  #define DCORE0_TPC6_CFG_SPECIAL_SECTION 0x1800
7504  #define mmDCORE0_TPC6_MSTR_IF_RR_SHRD_HBW_BASE 0x406C000ull
7505  #define DCORE0_TPC6_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7506  #define DCORE0_TPC6_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7507  #define mmDCORE0_TPC6_MSTR_IF_RR_PRVT_HBW_BASE 0x406C200ull
7508  #define DCORE0_TPC6_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7509  #define DCORE0_TPC6_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7510  #define mmDCORE0_TPC6_MSTR_IF_RR_SHRD_LBW_BASE 0x406C400ull
7511  #define DCORE0_TPC6_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7512  #define DCORE0_TPC6_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7513  #define mmDCORE0_TPC6_MSTR_IF_RR_PRVT_LBW_BASE 0x406C600ull
7514  #define DCORE0_TPC6_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7515  #define DCORE0_TPC6_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7516  #define mmDCORE0_TPC6_MSTR_IF_E2E_CRDT_BASE 0x406C800ull
7517  #define DCORE0_TPC6_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7518  #define DCORE0_TPC6_MSTR_IF_E2E_CRDT_SECTION 0x2800
7519  #define mmDCORE0_TPC6_MSTR_IF_AXUSER_BASE 0x406CA80ull
7520  #define DCORE0_TPC6_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7521  #define DCORE0_TPC6_MSTR_IF_AXUSER_SECTION 0x8000
7522  #define mmDCORE0_TPC6_MSTR_IF_DBG_HBW_BASE 0x406CB00ull
7523  #define DCORE0_TPC6_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7524  #define DCORE0_TPC6_MSTR_IF_DBG_HBW_SECTION 0x8000
7525  #define mmDCORE0_TPC6_MSTR_IF_DBG_LBW_BASE 0x406CB80ull
7526  #define DCORE0_TPC6_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7527  #define DCORE0_TPC6_MSTR_IF_DBG_LBW_SECTION 0x8000
7528  #define mmDCORE0_TPC6_MSTR_IF_CORE_HBW_BASE 0x406CC00ull
7529  #define DCORE0_TPC6_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7530  #define DCORE0_TPC6_MSTR_IF_CORE_HBW_SECTION 0x1800
7531  #define mmDCORE0_TPC6_MSTR_IF_CORE_LBW_BASE 0x406CD80ull
7532  #define DCORE0_TPC6_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7533  #define DCORE0_TPC6_MSTR_IF_CORE_LBW_SECTION 0x1000
7534  #define mmDCORE0_TPC6_MSTR_IF_SPECIAL_BASE 0x406CE80ull
7535  #define DCORE0_TPC6_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7536  #define DCORE0_TPC6_MSTR_IF_SPECIAL_SECTION 0x13180
7537  #define mmDCORE0_HMMU0_MMU_BASE 0x4080000ull
7538  #define DCORE0_HMMU0_MMU_MAX_OFFSET 0x1000
7539  #define DCORE0_HMMU0_MMU_SECTION 0xE800
7540  #define mmDCORE0_HMMU0_MMU_SPECIAL_BASE 0x4080E80ull
7541  #define DCORE0_HMMU0_MMU_SPECIAL_MAX_OFFSET 0x1800
7542  #define DCORE0_HMMU0_MMU_SPECIAL_SECTION 0x1800
7543  #define mmDCORE0_HMMU0_STLB_BASE 0x4081000ull
7544  #define DCORE0_HMMU0_STLB_MAX_OFFSET 0x1000
7545  #define DCORE0_HMMU0_STLB_SECTION 0xE800
7546  #define mmDCORE0_HMMU0_STLB_SPECIAL_BASE 0x4081E80ull
7547  #define DCORE0_HMMU0_STLB_SPECIAL_MAX_OFFSET 0x1800
7548  #define DCORE0_HMMU0_STLB_SPECIAL_SECTION 0x1180
7549  #define mmDCORE0_HMMU0_SCRAMB_OUT_BASE 0x4083000ull
7550  #define DCORE0_HMMU0_SCRAMB_OUT_MAX_OFFSET 0x1000
7551  #define DCORE0_HMMU0_SCRAMB_OUT_SECTION 0xE800
7552  #define mmDCORE0_HMMU0_SCRAMB_OUT_SPECIAL_BASE 0x4083E80ull
7553  #define DCORE0_HMMU0_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
7554  #define DCORE0_HMMU0_SCRAMB_OUT_SPECIAL_SECTION 0x1800
7555  #define mmDCORE0_HMMU0_MSTR_IF_RR_SHRD_HBW_BASE 0x4084000ull
7556  #define DCORE0_HMMU0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7557  #define DCORE0_HMMU0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7558  #define mmDCORE0_HMMU0_MSTR_IF_RR_PRVT_HBW_BASE 0x4084200ull
7559  #define DCORE0_HMMU0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7560  #define DCORE0_HMMU0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7561  #define mmDCORE0_HMMU0_MSTR_IF_RR_SHRD_LBW_BASE 0x4084400ull
7562  #define DCORE0_HMMU0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7563  #define DCORE0_HMMU0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7564  #define mmDCORE0_HMMU0_MSTR_IF_RR_PRVT_LBW_BASE 0x4084600ull
7565  #define DCORE0_HMMU0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7566  #define DCORE0_HMMU0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7567  #define mmDCORE0_HMMU0_MSTR_IF_E2E_CRDT_BASE 0x4084800ull
7568  #define DCORE0_HMMU0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7569  #define DCORE0_HMMU0_MSTR_IF_E2E_CRDT_SECTION 0x2800
7570  #define mmDCORE0_HMMU0_MSTR_IF_AXUSER_BASE 0x4084A80ull
7571  #define DCORE0_HMMU0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7572  #define DCORE0_HMMU0_MSTR_IF_AXUSER_SECTION 0x8000
7573  #define mmDCORE0_HMMU0_MSTR_IF_DBG_HBW_BASE 0x4084B00ull
7574  #define DCORE0_HMMU0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7575  #define DCORE0_HMMU0_MSTR_IF_DBG_HBW_SECTION 0x8000
7576  #define mmDCORE0_HMMU0_MSTR_IF_DBG_LBW_BASE 0x4084B80ull
7577  #define DCORE0_HMMU0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7578  #define DCORE0_HMMU0_MSTR_IF_DBG_LBW_SECTION 0x8000
7579  #define mmDCORE0_HMMU0_MSTR_IF_CORE_HBW_BASE 0x4084C00ull
7580  #define DCORE0_HMMU0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7581  #define DCORE0_HMMU0_MSTR_IF_CORE_HBW_SECTION 0x1800
7582  #define mmDCORE0_HMMU0_MSTR_IF_CORE_LBW_BASE 0x4084D80ull
7583  #define DCORE0_HMMU0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7584  #define DCORE0_HMMU0_MSTR_IF_CORE_LBW_SECTION 0x1000
7585  #define mmDCORE0_HMMU0_MSTR_IF_SPECIAL_BASE 0x4084E80ull
7586  #define DCORE0_HMMU0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7587  #define DCORE0_HMMU0_MSTR_IF_SPECIAL_SECTION 0xB180
7588  #define mmDCORE0_HMMU1_MMU_BASE 0x4090000ull
7589  #define DCORE0_HMMU1_MMU_MAX_OFFSET 0x1000
7590  #define DCORE0_HMMU1_MMU_SECTION 0xE800
7591  #define mmDCORE0_HMMU1_MMU_SPECIAL_BASE 0x4090E80ull
7592  #define DCORE0_HMMU1_MMU_SPECIAL_MAX_OFFSET 0x1800
7593  #define DCORE0_HMMU1_MMU_SPECIAL_SECTION 0x1800
7594  #define mmDCORE0_HMMU1_STLB_BASE 0x4091000ull
7595  #define DCORE0_HMMU1_STLB_MAX_OFFSET 0x1000
7596  #define DCORE0_HMMU1_STLB_SECTION 0xE800
7597  #define mmDCORE0_HMMU1_STLB_SPECIAL_BASE 0x4091E80ull
7598  #define DCORE0_HMMU1_STLB_SPECIAL_MAX_OFFSET 0x1800
7599  #define DCORE0_HMMU1_STLB_SPECIAL_SECTION 0x1180
7600  #define mmDCORE0_HMMU1_SCRAMB_OUT_BASE 0x4093000ull
7601  #define DCORE0_HMMU1_SCRAMB_OUT_MAX_OFFSET 0x1000
7602  #define DCORE0_HMMU1_SCRAMB_OUT_SECTION 0xE800
7603  #define mmDCORE0_HMMU1_SCRAMB_OUT_SPECIAL_BASE 0x4093E80ull
7604  #define DCORE0_HMMU1_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
7605  #define DCORE0_HMMU1_SCRAMB_OUT_SPECIAL_SECTION 0x1800
7606  #define mmDCORE0_HMMU1_MSTR_IF_RR_SHRD_HBW_BASE 0x4094000ull
7607  #define DCORE0_HMMU1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7608  #define DCORE0_HMMU1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7609  #define mmDCORE0_HMMU1_MSTR_IF_RR_PRVT_HBW_BASE 0x4094200ull
7610  #define DCORE0_HMMU1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7611  #define DCORE0_HMMU1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7612  #define mmDCORE0_HMMU1_MSTR_IF_RR_SHRD_LBW_BASE 0x4094400ull
7613  #define DCORE0_HMMU1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7614  #define DCORE0_HMMU1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7615  #define mmDCORE0_HMMU1_MSTR_IF_RR_PRVT_LBW_BASE 0x4094600ull
7616  #define DCORE0_HMMU1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7617  #define DCORE0_HMMU1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7618  #define mmDCORE0_HMMU1_MSTR_IF_E2E_CRDT_BASE 0x4094800ull
7619  #define DCORE0_HMMU1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7620  #define DCORE0_HMMU1_MSTR_IF_E2E_CRDT_SECTION 0x2800
7621  #define mmDCORE0_HMMU1_MSTR_IF_AXUSER_BASE 0x4094A80ull
7622  #define DCORE0_HMMU1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7623  #define DCORE0_HMMU1_MSTR_IF_AXUSER_SECTION 0x8000
7624  #define mmDCORE0_HMMU1_MSTR_IF_DBG_HBW_BASE 0x4094B00ull
7625  #define DCORE0_HMMU1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7626  #define DCORE0_HMMU1_MSTR_IF_DBG_HBW_SECTION 0x8000
7627  #define mmDCORE0_HMMU1_MSTR_IF_DBG_LBW_BASE 0x4094B80ull
7628  #define DCORE0_HMMU1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7629  #define DCORE0_HMMU1_MSTR_IF_DBG_LBW_SECTION 0x8000
7630  #define mmDCORE0_HMMU1_MSTR_IF_CORE_HBW_BASE 0x4094C00ull
7631  #define DCORE0_HMMU1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7632  #define DCORE0_HMMU1_MSTR_IF_CORE_HBW_SECTION 0x1800
7633  #define mmDCORE0_HMMU1_MSTR_IF_CORE_LBW_BASE 0x4094D80ull
7634  #define DCORE0_HMMU1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7635  #define DCORE0_HMMU1_MSTR_IF_CORE_LBW_SECTION 0x1000
7636  #define mmDCORE0_HMMU1_MSTR_IF_SPECIAL_BASE 0x4094E80ull
7637  #define DCORE0_HMMU1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7638  #define DCORE0_HMMU1_MSTR_IF_SPECIAL_SECTION 0xB180
7639  #define mmDCORE0_HMMU2_MMU_BASE 0x40A0000ull
7640  #define DCORE0_HMMU2_MMU_MAX_OFFSET 0x1000
7641  #define DCORE0_HMMU2_MMU_SECTION 0xE800
7642  #define mmDCORE0_HMMU2_MMU_SPECIAL_BASE 0x40A0E80ull
7643  #define DCORE0_HMMU2_MMU_SPECIAL_MAX_OFFSET 0x1800
7644  #define DCORE0_HMMU2_MMU_SPECIAL_SECTION 0x1800
7645  #define mmDCORE0_HMMU2_STLB_BASE 0x40A1000ull
7646  #define DCORE0_HMMU2_STLB_MAX_OFFSET 0x1000
7647  #define DCORE0_HMMU2_STLB_SECTION 0xE800
7648  #define mmDCORE0_HMMU2_STLB_SPECIAL_BASE 0x40A1E80ull
7649  #define DCORE0_HMMU2_STLB_SPECIAL_MAX_OFFSET 0x1800
7650  #define DCORE0_HMMU2_STLB_SPECIAL_SECTION 0x1180
7651  #define mmDCORE0_HMMU2_SCRAMB_OUT_BASE 0x40A3000ull
7652  #define DCORE0_HMMU2_SCRAMB_OUT_MAX_OFFSET 0x1000
7653  #define DCORE0_HMMU2_SCRAMB_OUT_SECTION 0xE800
7654  #define mmDCORE0_HMMU2_SCRAMB_OUT_SPECIAL_BASE 0x40A3E80ull
7655  #define DCORE0_HMMU2_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
7656  #define DCORE0_HMMU2_SCRAMB_OUT_SPECIAL_SECTION 0x1800
7657  #define mmDCORE0_HMMU2_MSTR_IF_RR_SHRD_HBW_BASE 0x40A4000ull
7658  #define DCORE0_HMMU2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7659  #define DCORE0_HMMU2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7660  #define mmDCORE0_HMMU2_MSTR_IF_RR_PRVT_HBW_BASE 0x40A4200ull
7661  #define DCORE0_HMMU2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7662  #define DCORE0_HMMU2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7663  #define mmDCORE0_HMMU2_MSTR_IF_RR_SHRD_LBW_BASE 0x40A4400ull
7664  #define DCORE0_HMMU2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7665  #define DCORE0_HMMU2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7666  #define mmDCORE0_HMMU2_MSTR_IF_RR_PRVT_LBW_BASE 0x40A4600ull
7667  #define DCORE0_HMMU2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7668  #define DCORE0_HMMU2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7669  #define mmDCORE0_HMMU2_MSTR_IF_E2E_CRDT_BASE 0x40A4800ull
7670  #define DCORE0_HMMU2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7671  #define DCORE0_HMMU2_MSTR_IF_E2E_CRDT_SECTION 0x2800
7672  #define mmDCORE0_HMMU2_MSTR_IF_AXUSER_BASE 0x40A4A80ull
7673  #define DCORE0_HMMU2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7674  #define DCORE0_HMMU2_MSTR_IF_AXUSER_SECTION 0x8000
7675  #define mmDCORE0_HMMU2_MSTR_IF_DBG_HBW_BASE 0x40A4B00ull
7676  #define DCORE0_HMMU2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7677  #define DCORE0_HMMU2_MSTR_IF_DBG_HBW_SECTION 0x8000
7678  #define mmDCORE0_HMMU2_MSTR_IF_DBG_LBW_BASE 0x40A4B80ull
7679  #define DCORE0_HMMU2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7680  #define DCORE0_HMMU2_MSTR_IF_DBG_LBW_SECTION 0x8000
7681  #define mmDCORE0_HMMU2_MSTR_IF_CORE_HBW_BASE 0x40A4C00ull
7682  #define DCORE0_HMMU2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7683  #define DCORE0_HMMU2_MSTR_IF_CORE_HBW_SECTION 0x1800
7684  #define mmDCORE0_HMMU2_MSTR_IF_CORE_LBW_BASE 0x40A4D80ull
7685  #define DCORE0_HMMU2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7686  #define DCORE0_HMMU2_MSTR_IF_CORE_LBW_SECTION 0x1000
7687  #define mmDCORE0_HMMU2_MSTR_IF_SPECIAL_BASE 0x40A4E80ull
7688  #define DCORE0_HMMU2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7689  #define DCORE0_HMMU2_MSTR_IF_SPECIAL_SECTION 0xB180
7690  #define mmDCORE0_HMMU3_MMU_BASE 0x40B0000ull
7691  #define DCORE0_HMMU3_MMU_MAX_OFFSET 0x1000
7692  #define DCORE0_HMMU3_MMU_SECTION 0xE800
7693  #define mmDCORE0_HMMU3_MMU_SPECIAL_BASE 0x40B0E80ull
7694  #define DCORE0_HMMU3_MMU_SPECIAL_MAX_OFFSET 0x1800
7695  #define DCORE0_HMMU3_MMU_SPECIAL_SECTION 0x1800
7696  #define mmDCORE0_HMMU3_STLB_BASE 0x40B1000ull
7697  #define DCORE0_HMMU3_STLB_MAX_OFFSET 0x1000
7698  #define DCORE0_HMMU3_STLB_SECTION 0xE800
7699  #define mmDCORE0_HMMU3_STLB_SPECIAL_BASE 0x40B1E80ull
7700  #define DCORE0_HMMU3_STLB_SPECIAL_MAX_OFFSET 0x1800
7701  #define DCORE0_HMMU3_STLB_SPECIAL_SECTION 0x1180
7702  #define mmDCORE0_HMMU3_SCRAMB_OUT_BASE 0x40B3000ull
7703  #define DCORE0_HMMU3_SCRAMB_OUT_MAX_OFFSET 0x1000
7704  #define DCORE0_HMMU3_SCRAMB_OUT_SECTION 0xE800
7705  #define mmDCORE0_HMMU3_SCRAMB_OUT_SPECIAL_BASE 0x40B3E80ull
7706  #define DCORE0_HMMU3_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
7707  #define DCORE0_HMMU3_SCRAMB_OUT_SPECIAL_SECTION 0x1800
7708  #define mmDCORE0_HMMU3_MSTR_IF_RR_SHRD_HBW_BASE 0x40B4000ull
7709  #define DCORE0_HMMU3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
7710  #define DCORE0_HMMU3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
7711  #define mmDCORE0_HMMU3_MSTR_IF_RR_PRVT_HBW_BASE 0x40B4200ull
7712  #define DCORE0_HMMU3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
7713  #define DCORE0_HMMU3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
7714  #define mmDCORE0_HMMU3_MSTR_IF_RR_SHRD_LBW_BASE 0x40B4400ull
7715  #define DCORE0_HMMU3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
7716  #define DCORE0_HMMU3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
7717  #define mmDCORE0_HMMU3_MSTR_IF_RR_PRVT_LBW_BASE 0x40B4600ull
7718  #define DCORE0_HMMU3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
7719  #define DCORE0_HMMU3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
7720  #define mmDCORE0_HMMU3_MSTR_IF_E2E_CRDT_BASE 0x40B4800ull
7721  #define DCORE0_HMMU3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
7722  #define DCORE0_HMMU3_MSTR_IF_E2E_CRDT_SECTION 0x2800
7723  #define mmDCORE0_HMMU3_MSTR_IF_AXUSER_BASE 0x40B4A80ull
7724  #define DCORE0_HMMU3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
7725  #define DCORE0_HMMU3_MSTR_IF_AXUSER_SECTION 0x8000
7726  #define mmDCORE0_HMMU3_MSTR_IF_DBG_HBW_BASE 0x40B4B00ull
7727  #define DCORE0_HMMU3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
7728  #define DCORE0_HMMU3_MSTR_IF_DBG_HBW_SECTION 0x8000
7729  #define mmDCORE0_HMMU3_MSTR_IF_DBG_LBW_BASE 0x40B4B80ull
7730  #define DCORE0_HMMU3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
7731  #define DCORE0_HMMU3_MSTR_IF_DBG_LBW_SECTION 0x8000
7732  #define mmDCORE0_HMMU3_MSTR_IF_CORE_HBW_BASE 0x40B4C00ull
7733  #define DCORE0_HMMU3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
7734  #define DCORE0_HMMU3_MSTR_IF_CORE_HBW_SECTION 0x1800
7735  #define mmDCORE0_HMMU3_MSTR_IF_CORE_LBW_BASE 0x40B4D80ull
7736  #define DCORE0_HMMU3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
7737  #define DCORE0_HMMU3_MSTR_IF_CORE_LBW_SECTION 0x1000
7738  #define mmDCORE0_HMMU3_MSTR_IF_SPECIAL_BASE 0x40B4E80ull
7739  #define DCORE0_HMMU3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
7740  #define DCORE0_HMMU3_MSTR_IF_SPECIAL_SECTION 0xB180
7741  #define mmDCORE0_MME_QM_ARC_DCCM_BASE 0x40C0000ull
7742  #define DCORE0_MME_QM_ARC_DCCM_MAX_OFFSET 0x4000
7743  #define DCORE0_MME_QM_ARC_DCCM_SECTION 0x8000
7744  #define mmDCORE0_MME_QM_ARC_AUX_BASE 0x40C8000ull
7745  #define DCORE0_MME_QM_ARC_AUX_MAX_OFFSET 0x1000
7746  #define DCORE0_MME_QM_ARC_AUX_SECTION 0xE800
7747  #define mmDCORE0_MME_QM_ARC_AUX_SPECIAL_BASE 0x40C8E80ull
7748  #define DCORE0_MME_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
7749  #define DCORE0_MME_QM_ARC_AUX_SPECIAL_SECTION 0x1800
7750  #define mmDCORE0_MME_QM_ARC_DUP_ENG_BASE 0x40C9000ull
7751  #define DCORE0_MME_QM_ARC_DUP_ENG_MAX_OFFSET 0x1000
7752  #define DCORE0_MME_QM_ARC_DUP_ENG_SECTION 0x9000
7753  #define mmDCORE0_MME_QM_ARC_DUP_ENG_AXUSER_BASE 0x40C9900ull
7754  #define DCORE0_MME_QM_ARC_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
7755  #define DCORE0_MME_QM_ARC_DUP_ENG_AXUSER_SECTION 0x5800
7756  #define mmDCORE0_MME_QM_ARC_DUP_ENG_SPECIAL_BASE 0x40C9E80ull
7757  #define DCORE0_MME_QM_ARC_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
7758  #define DCORE0_MME_QM_ARC_DUP_ENG_SPECIAL_SECTION 0x1800
7759  #define mmDCORE0_MME_QM_BASE 0x40CA000ull
7760  #define DCORE0_MME_QM_MAX_OFFSET 0x1000
7761  #define DCORE0_MME_QM_SECTION 0x9000
7762  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR0_BASE 0x40CA900ull
7763  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
7764  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
7765  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR1_BASE 0x40CA908ull
7766  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
7767  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
7768  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR2_BASE 0x40CA910ull
7769  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
7770  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
7771  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR3_BASE 0x40CA918ull
7772  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
7773  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
7774  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR4_BASE 0x40CA920ull
7775  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
7776  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
7777  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR5_BASE 0x40CA928ull
7778  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
7779  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
7780  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR6_BASE 0x40CA930ull
7781  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
7782  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
7783  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR7_BASE 0x40CA938ull
7784  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
7785  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
7786  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR8_BASE 0x40CA940ull
7787  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
7788  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
7789  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR9_BASE 0x40CA948ull
7790  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
7791  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
7792  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR10_BASE 0x40CA950ull
7793  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
7794  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
7795  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR11_BASE 0x40CA958ull
7796  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
7797  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
7798  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR12_BASE 0x40CA960ull
7799  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
7800  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
7801  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR13_BASE 0x40CA968ull
7802  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
7803  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
7804  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR14_BASE 0x40CA970ull
7805  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
7806  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
7807  #define mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR15_BASE 0x40CA978ull
7808  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
7809  #define DCORE0_MME_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
7810  #define mmDCORE0_MME_QM_AXUSER_SECURED_BASE 0x40CAB00ull
7811  #define DCORE0_MME_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
7812  #define DCORE0_MME_QM_AXUSER_SECURED_SECTION 0x8000
7813  #define mmDCORE0_MME_QM_AXUSER_NONSECURED_BASE 0x40CAB80ull
7814  #define DCORE0_MME_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
7815  #define DCORE0_MME_QM_AXUSER_NONSECURED_SECTION 0x8000
7816  #define mmDCORE0_MME_QM_DBG_HBW_BASE 0x40CAC00ull
7817  #define DCORE0_MME_QM_DBG_HBW_MAX_OFFSET 0x5800
7818  #define DCORE0_MME_QM_DBG_HBW_SECTION 0x8000
7819  #define mmDCORE0_MME_QM_DBG_LBW_BASE 0x40CAC80ull
7820  #define DCORE0_MME_QM_DBG_LBW_MAX_OFFSET 0x5800
7821  #define DCORE0_MME_QM_DBG_LBW_SECTION 0x1000
7822  #define mmDCORE0_MME_QM_CGM_BASE 0x40CAD80ull
7823  #define DCORE0_MME_QM_CGM_MAX_OFFSET 0xC000
7824  #define DCORE0_MME_QM_CGM_SECTION 0x1000
7825  #define mmDCORE0_MME_QM_SPECIAL_BASE 0x40CAE80ull
7826  #define DCORE0_MME_QM_SPECIAL_MAX_OFFSET 0x1800
7827  #define DCORE0_MME_QM_SPECIAL_SECTION 0x1800
7828  #define mmDCORE0_MME_CTRL_LO_BASE 0x40CB000ull
7829  #define DCORE0_MME_CTRL_LO_MAX_OFFSET 0x1000
7830  #define DCORE0_MME_CTRL_LO_SECTION 0x8000
7831  #define mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_BASE 0x40CB008ull
7832  #define DCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_MAX_OFFSET 0x2000
7833  #define DCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_SECTION 0x2000
7834  #define mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_BASE 0x40CB028ull
7835  #define DCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_MAX_OFFSET 0x1800
7836  #define DCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_SECTION 0x1800
7837  #define mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_BASE 0x40CB040ull
7838  #define DCORE0_MME_CTRL_LO_ARCH_TENSOR_A_MAX_OFFSET 0x5800
7839  #define DCORE0_MME_CTRL_LO_ARCH_TENSOR_A_SECTION 0x5800
7840  #define mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_BASE 0x40CB098ull
7841  #define DCORE0_MME_CTRL_LO_ARCH_TENSOR_B_MAX_OFFSET 0x5800
7842  #define DCORE0_MME_CTRL_LO_ARCH_TENSOR_B_SECTION 0x5800
7843  #define mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_BASE 0x40CB0F0ull
7844  #define DCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_MAX_OFFSET 0x5800
7845  #define DCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_SECTION 0x6C00
7846  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_BASE 0x40CB15Cull
7847  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_MAX_OFFSET 0x1400
7848  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_SECTION 0x1400
7849  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_BASE 0x40CB170ull
7850  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
7851  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_SECTION 0x1400
7852  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_BASE 0x40CB184ull
7853  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_MAX_OFFSET 0x1400
7854  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_SECTION 0x1400
7855  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_BASE 0x40CB198ull
7856  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
7857  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_SECTION 0x1400
7858  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_BASE 0x40CB1ACull
7859  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_MAX_OFFSET 0x1400
7860  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_SECTION 0x1400
7861  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_BASE 0x40CB1C0ull
7862  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
7863  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_SECTION 0x1400
7864  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_BASE 0x40CB1D4ull
7865  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_MAX_OFFSET 0x1400
7866  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_SECTION 0x1400
7867  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_BASE 0x40CB1E8ull
7868  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
7869  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_SECTION 0x1400
7870  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_BASE 0x40CB1FCull
7871  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_MAX_OFFSET 0x1400
7872  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_SECTION 0x1400
7873  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_BASE 0x40CB210ull
7874  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
7875  #define DCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_SECTION 0x1C00
7876  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_BASE 0x40CB22Cull
7877  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
7878  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_SECTION 0x1400
7879  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_BASE 0x40CB240ull
7880  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
7881  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_SECTION 0x1400
7882  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_BASE 0x40CB254ull
7883  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
7884  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_SECTION 0x1400
7885  #define mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_BASE 0x40CB268ull
7886  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
7887  #define DCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_SECTION 0x1800
7888  #define mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_BASE 0x40CB280ull
7889  #define DCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_MAX_OFFSET 0x6000
7890  #define DCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SECTION 0xB800
7891  #define mmDCORE0_MME_CTRL_LO_MME_AXUSER_BASE 0x40CBE00ull
7892  #define DCORE0_MME_CTRL_LO_MME_AXUSER_MAX_OFFSET 0x5000
7893  #define DCORE0_MME_CTRL_LO_MME_AXUSER_SECTION 0x8000
7894  #define mmDCORE0_MME_CTRL_LO_SPECIAL_BASE 0x40CBE80ull
7895  #define DCORE0_MME_CTRL_LO_SPECIAL_MAX_OFFSET 0x1800
7896  #define DCORE0_MME_CTRL_LO_SPECIAL_SECTION 0x1800
7897  #define mmDCORE0_MME_CTRL_HI_BASE 0x40CC000ull
7898  #define DCORE0_MME_CTRL_HI_MAX_OFFSET 0x1000
7899  #define DCORE0_MME_CTRL_HI_SECTION 0x8000
7900  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_BASE_ADDR_BASE 0x40CC008ull
7901  #define DCORE0_MME_CTRL_HI_SHADOW_0_BASE_ADDR_MAX_OFFSET 0x2000
7902  #define DCORE0_MME_CTRL_HI_SHADOW_0_BASE_ADDR_SECTION 0x2000
7903  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_BASE 0x40CC028ull
7904  #define DCORE0_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_MAX_OFFSET 0x1800
7905  #define DCORE0_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_SECTION 0x1800
7906  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_A_BASE 0x40CC040ull
7907  #define DCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_A_MAX_OFFSET 0x5800
7908  #define DCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_A_SECTION 0x5800
7909  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_B_BASE 0x40CC098ull
7910  #define DCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_B_MAX_OFFSET 0x5800
7911  #define DCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_B_SECTION 0x5800
7912  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_BASE 0x40CC0F0ull
7913  #define DCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_MAX_OFFSET 0x5800
7914  #define DCORE0_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_SECTION 0x6C00
7915  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_BASE 0x40CC15Cull
7916  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_MAX_OFFSET 0x1400
7917  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_SECTION 0x1400
7918  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_BASE 0x40CC170ull
7919  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
7920  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_SECTION 0x1400
7921  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_BASE 0x40CC184ull
7922  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_MAX_OFFSET 0x1400
7923  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_SECTION 0x1400
7924  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_BASE 0x40CC198ull
7925  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
7926  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_SECTION 0x1400
7927  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_BASE 0x40CC1ACull
7928  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_MAX_OFFSET 0x1400
7929  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_SECTION 0x1400
7930  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_BASE 0x40CC1C0ull
7931  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
7932  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_SECTION 0x1400
7933  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_BASE 0x40CC1D4ull
7934  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_MAX_OFFSET 0x1400
7935  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_SECTION 0x1400
7936  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_BASE 0x40CC1E8ull
7937  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
7938  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_SECTION 0x1400
7939  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_BASE 0x40CC1FCull
7940  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_MAX_OFFSET 0x1400
7941  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_SECTION 0x1400
7942  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_BASE 0x40CC210ull
7943  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
7944  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_SECTION 0x1C00
7945  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_BASE 0x40CC22Cull
7946  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
7947  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_SECTION 0x1400
7948  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_BASE 0x40CC240ull
7949  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
7950  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_SECTION 0x1400
7951  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_BASE 0x40CC254ull
7952  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
7953  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_SECTION 0x1400
7954  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_BASE 0x40CC268ull
7955  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
7956  #define DCORE0_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_SECTION 0x1800
7957  #define mmDCORE0_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_BASE 0x40CC280ull
7958  #define DCORE0_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_MAX_OFFSET 0x6000
7959  #define DCORE0_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_SECTION 0x8800
7960  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_BASE_ADDR_BASE 0x40CC308ull
7961  #define DCORE0_MME_CTRL_HI_SHADOW_1_BASE_ADDR_MAX_OFFSET 0x2000
7962  #define DCORE0_MME_CTRL_HI_SHADOW_1_BASE_ADDR_SECTION 0x2000
7963  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_BASE 0x40CC328ull
7964  #define DCORE0_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_MAX_OFFSET 0x1800
7965  #define DCORE0_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_SECTION 0x1800
7966  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_A_BASE 0x40CC340ull
7967  #define DCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_A_MAX_OFFSET 0x5800
7968  #define DCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_A_SECTION 0x5800
7969  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_B_BASE 0x40CC398ull
7970  #define DCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_B_MAX_OFFSET 0x5800
7971  #define DCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_B_SECTION 0x5800
7972  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_BASE 0x40CC3F0ull
7973  #define DCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_MAX_OFFSET 0x5800
7974  #define DCORE0_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_SECTION 0x6C00
7975  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_BASE 0x40CC45Cull
7976  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_MAX_OFFSET 0x1400
7977  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_SECTION 0x1400
7978  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_BASE 0x40CC470ull
7979  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
7980  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_SECTION 0x1400
7981  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_BASE 0x40CC484ull
7982  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_MAX_OFFSET 0x1400
7983  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_SECTION 0x1400
7984  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_BASE 0x40CC498ull
7985  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
7986  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_SECTION 0x1400
7987  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_BASE 0x40CC4ACull
7988  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_MAX_OFFSET 0x1400
7989  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_SECTION 0x1400
7990  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_BASE 0x40CC4C0ull
7991  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
7992  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_SECTION 0x1400
7993  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_BASE 0x40CC4D4ull
7994  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_MAX_OFFSET 0x1400
7995  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_SECTION 0x1400
7996  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_BASE 0x40CC4E8ull
7997  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
7998  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_SECTION 0x1400
7999  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_BASE 0x40CC4FCull
8000  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_MAX_OFFSET 0x1400
8001  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_SECTION 0x1400
8002  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_BASE 0x40CC510ull
8003  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
8004  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_SECTION 0x1C00
8005  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_BASE 0x40CC52Cull
8006  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
8007  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_SECTION 0x1400
8008  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_BASE 0x40CC540ull
8009  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
8010  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_SECTION 0x1400
8011  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_BASE 0x40CC554ull
8012  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
8013  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_SECTION 0x1400
8014  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_BASE 0x40CC568ull
8015  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
8016  #define DCORE0_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_SECTION 0x1800
8017  #define mmDCORE0_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_BASE 0x40CC580ull
8018  #define DCORE0_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_MAX_OFFSET 0x6000
8019  #define DCORE0_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_SECTION 0x8800
8020  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_BASE_ADDR_BASE 0x40CC608ull
8021  #define DCORE0_MME_CTRL_HI_SHADOW_2_BASE_ADDR_MAX_OFFSET 0x2000
8022  #define DCORE0_MME_CTRL_HI_SHADOW_2_BASE_ADDR_SECTION 0x2000
8023  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_BASE 0x40CC628ull
8024  #define DCORE0_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_MAX_OFFSET 0x1800
8025  #define DCORE0_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_SECTION 0x1800
8026  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_A_BASE 0x40CC640ull
8027  #define DCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_A_MAX_OFFSET 0x5800
8028  #define DCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_A_SECTION 0x5800
8029  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_B_BASE 0x40CC698ull
8030  #define DCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_B_MAX_OFFSET 0x5800
8031  #define DCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_B_SECTION 0x5800
8032  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_BASE 0x40CC6F0ull
8033  #define DCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_MAX_OFFSET 0x5800
8034  #define DCORE0_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_SECTION 0x6C00
8035  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_BASE 0x40CC75Cull
8036  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_MAX_OFFSET 0x1400
8037  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_SECTION 0x1400
8038  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_BASE 0x40CC770ull
8039  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
8040  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_SECTION 0x1400
8041  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_BASE 0x40CC784ull
8042  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_MAX_OFFSET 0x1400
8043  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_SECTION 0x1400
8044  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_BASE 0x40CC798ull
8045  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
8046  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_SECTION 0x1400
8047  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_BASE 0x40CC7ACull
8048  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_MAX_OFFSET 0x1400
8049  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_SECTION 0x1400
8050  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_BASE 0x40CC7C0ull
8051  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
8052  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_SECTION 0x1400
8053  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_BASE 0x40CC7D4ull
8054  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_MAX_OFFSET 0x1400
8055  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_SECTION 0x1400
8056  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_BASE 0x40CC7E8ull
8057  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
8058  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_SECTION 0x1400
8059  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_BASE 0x40CC7FCull
8060  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_MAX_OFFSET 0x1400
8061  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_SECTION 0x1400
8062  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_BASE 0x40CC810ull
8063  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
8064  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_SECTION 0x1C00
8065  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_BASE 0x40CC82Cull
8066  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
8067  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_SECTION 0x1400
8068  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_BASE 0x40CC840ull
8069  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
8070  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_SECTION 0x1400
8071  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_BASE 0x40CC854ull
8072  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
8073  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_SECTION 0x1400
8074  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_BASE 0x40CC868ull
8075  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
8076  #define DCORE0_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_SECTION 0x1800
8077  #define mmDCORE0_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_BASE 0x40CC880ull
8078  #define DCORE0_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_MAX_OFFSET 0x6000
8079  #define DCORE0_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_SECTION 0x8800
8080  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_BASE_ADDR_BASE 0x40CC908ull
8081  #define DCORE0_MME_CTRL_HI_SHADOW_3_BASE_ADDR_MAX_OFFSET 0x2000
8082  #define DCORE0_MME_CTRL_HI_SHADOW_3_BASE_ADDR_SECTION 0x2000
8083  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_BASE 0x40CC928ull
8084  #define DCORE0_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_MAX_OFFSET 0x1800
8085  #define DCORE0_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_SECTION 0x1800
8086  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_A_BASE 0x40CC940ull
8087  #define DCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_A_MAX_OFFSET 0x5800
8088  #define DCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_A_SECTION 0x5800
8089  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_B_BASE 0x40CC998ull
8090  #define DCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_B_MAX_OFFSET 0x5800
8091  #define DCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_B_SECTION 0x5800
8092  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_BASE 0x40CC9F0ull
8093  #define DCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_MAX_OFFSET 0x5800
8094  #define DCORE0_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_SECTION 0x6C00
8095  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_BASE 0x40CCA5Cull
8096  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_MAX_OFFSET 0x1400
8097  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_SECTION 0x1400
8098  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_BASE 0x40CCA70ull
8099  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
8100  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_SECTION 0x1400
8101  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_BASE 0x40CCA84ull
8102  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_MAX_OFFSET 0x1400
8103  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_SECTION 0x1400
8104  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_BASE 0x40CCA98ull
8105  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
8106  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_SECTION 0x1400
8107  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_BASE 0x40CCAACull
8108  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_MAX_OFFSET 0x1400
8109  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_SECTION 0x1400
8110  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_BASE 0x40CCAC0ull
8111  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
8112  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_SECTION 0x1400
8113  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_BASE 0x40CCAD4ull
8114  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_MAX_OFFSET 0x1400
8115  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_SECTION 0x1400
8116  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_BASE 0x40CCAE8ull
8117  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
8118  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_SECTION 0x1400
8119  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_BASE 0x40CCAFCull
8120  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_MAX_OFFSET 0x1400
8121  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_SECTION 0x1400
8122  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_BASE 0x40CCB10ull
8123  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
8124  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_SECTION 0x1C00
8125  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_BASE 0x40CCB2Cull
8126  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
8127  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_SECTION 0x1400
8128  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_BASE 0x40CCB40ull
8129  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
8130  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_SECTION 0x1400
8131  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_BASE 0x40CCB54ull
8132  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
8133  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_SECTION 0x1400
8134  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_BASE 0x40CCB68ull
8135  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
8136  #define DCORE0_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_SECTION 0x1800
8137  #define mmDCORE0_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_BASE 0x40CCB80ull
8138  #define DCORE0_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_MAX_OFFSET 0x6000
8139  #define DCORE0_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_SECTION 0x3000
8140  #define mmDCORE0_MME_CTRL_HI_SPECIAL_BASE 0x40CCE80ull
8141  #define DCORE0_MME_CTRL_HI_SPECIAL_MAX_OFFSET 0x1800
8142  #define DCORE0_MME_CTRL_HI_SPECIAL_SECTION 0x1800
8143  #define mmDCORE0_MME_EU_BIST_BASE 0x40CD000ull
8144  #define DCORE0_MME_EU_BIST_MAX_OFFSET 0x1000
8145  #define DCORE0_MME_EU_BIST_SECTION 0xE800
8146  #define mmDCORE0_MME_EU_BIST_SPECIAL_BASE 0x40CDE80ull
8147  #define DCORE0_MME_EU_BIST_SPECIAL_MAX_OFFSET 0x1800
8148  #define DCORE0_MME_EU_BIST_SPECIAL_SECTION 0x1800
8149  #define mmDCORE0_MME_CTRL_MSTR_IF_RR_SHRD_HBW_BASE 0x40CE000ull
8150  #define DCORE0_MME_CTRL_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8151  #define DCORE0_MME_CTRL_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8152  #define mmDCORE0_MME_CTRL_MSTR_IF_RR_PRVT_HBW_BASE 0x40CE200ull
8153  #define DCORE0_MME_CTRL_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8154  #define DCORE0_MME_CTRL_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8155  #define mmDCORE0_MME_CTRL_MSTR_IF_RR_SHRD_LBW_BASE 0x40CE400ull
8156  #define DCORE0_MME_CTRL_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8157  #define DCORE0_MME_CTRL_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8158  #define mmDCORE0_MME_CTRL_MSTR_IF_RR_PRVT_LBW_BASE 0x40CE600ull
8159  #define DCORE0_MME_CTRL_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8160  #define DCORE0_MME_CTRL_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8161  #define mmDCORE0_MME_CTRL_MSTR_IF_E2E_CRDT_BASE 0x40CE800ull
8162  #define DCORE0_MME_CTRL_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8163  #define DCORE0_MME_CTRL_MSTR_IF_E2E_CRDT_SECTION 0x2800
8164  #define mmDCORE0_MME_CTRL_MSTR_IF_AXUSER_BASE 0x40CEA80ull
8165  #define DCORE0_MME_CTRL_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8166  #define DCORE0_MME_CTRL_MSTR_IF_AXUSER_SECTION 0x8000
8167  #define mmDCORE0_MME_CTRL_MSTR_IF_DBG_HBW_BASE 0x40CEB00ull
8168  #define DCORE0_MME_CTRL_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8169  #define DCORE0_MME_CTRL_MSTR_IF_DBG_HBW_SECTION 0x8000
8170  #define mmDCORE0_MME_CTRL_MSTR_IF_DBG_LBW_BASE 0x40CEB80ull
8171  #define DCORE0_MME_CTRL_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8172  #define DCORE0_MME_CTRL_MSTR_IF_DBG_LBW_SECTION 0x8000
8173  #define mmDCORE0_MME_CTRL_MSTR_IF_CORE_HBW_BASE 0x40CEC00ull
8174  #define DCORE0_MME_CTRL_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8175  #define DCORE0_MME_CTRL_MSTR_IF_CORE_HBW_SECTION 0x1800
8176  #define mmDCORE0_MME_CTRL_MSTR_IF_CORE_LBW_BASE 0x40CED80ull
8177  #define DCORE0_MME_CTRL_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8178  #define DCORE0_MME_CTRL_MSTR_IF_CORE_LBW_SECTION 0x1000
8179  #define mmDCORE0_MME_CTRL_MSTR_IF_SPECIAL_BASE 0x40CEE80ull
8180  #define DCORE0_MME_CTRL_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8181  #define DCORE0_MME_CTRL_MSTR_IF_SPECIAL_SECTION 0x1800
8182  #define mmDCORE0_MME_QM_ARC_ACP_ENG_BASE 0x40CF000ull
8183  #define DCORE0_MME_QM_ARC_ACP_ENG_MAX_OFFSET 0x1000
8184  #define DCORE0_MME_QM_ARC_ACP_ENG_SECTION 0xE800
8185  #define mmDCORE0_MME_QM_ARC_ACP_ENG_SPECIAL_BASE 0x40CFE80ull
8186  #define DCORE0_MME_QM_ARC_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
8187  #define DCORE0_MME_QM_ARC_ACP_ENG_SPECIAL_SECTION 0x1800
8188  #define mmDCORE0_MME_SBTE0_BASE 0x40D0000ull
8189  #define DCORE0_MME_SBTE0_MAX_OFFSET 0x1000
8190  #define DCORE0_MME_SBTE0_SECTION 0xE800
8191  #define mmDCORE0_MME_SBTE0_SPECIAL_BASE 0x40D0E80ull
8192  #define DCORE0_MME_SBTE0_SPECIAL_MAX_OFFSET 0x1800
8193  #define DCORE0_MME_SBTE0_SPECIAL_SECTION 0x1800
8194  #define mmDCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_BASE 0x40D1000ull
8195  #define DCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8196  #define DCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8197  #define mmDCORE0_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_BASE 0x40D1200ull
8198  #define DCORE0_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8199  #define DCORE0_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8200  #define mmDCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_BASE 0x40D1400ull
8201  #define DCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8202  #define DCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8203  #define mmDCORE0_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_BASE 0x40D1600ull
8204  #define DCORE0_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8205  #define DCORE0_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8206  #define mmDCORE0_MME_SBTE0_MSTR_IF_E2E_CRDT_BASE 0x40D1800ull
8207  #define DCORE0_MME_SBTE0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8208  #define DCORE0_MME_SBTE0_MSTR_IF_E2E_CRDT_SECTION 0x2800
8209  #define mmDCORE0_MME_SBTE0_MSTR_IF_AXUSER_BASE 0x40D1A80ull
8210  #define DCORE0_MME_SBTE0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8211  #define DCORE0_MME_SBTE0_MSTR_IF_AXUSER_SECTION 0x8000
8212  #define mmDCORE0_MME_SBTE0_MSTR_IF_DBG_HBW_BASE 0x40D1B00ull
8213  #define DCORE0_MME_SBTE0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8214  #define DCORE0_MME_SBTE0_MSTR_IF_DBG_HBW_SECTION 0x8000
8215  #define mmDCORE0_MME_SBTE0_MSTR_IF_DBG_LBW_BASE 0x40D1B80ull
8216  #define DCORE0_MME_SBTE0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8217  #define DCORE0_MME_SBTE0_MSTR_IF_DBG_LBW_SECTION 0x8000
8218  #define mmDCORE0_MME_SBTE0_MSTR_IF_CORE_HBW_BASE 0x40D1C00ull
8219  #define DCORE0_MME_SBTE0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8220  #define DCORE0_MME_SBTE0_MSTR_IF_CORE_HBW_SECTION 0x1800
8221  #define mmDCORE0_MME_SBTE0_MSTR_IF_CORE_LBW_BASE 0x40D1D80ull
8222  #define DCORE0_MME_SBTE0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8223  #define DCORE0_MME_SBTE0_MSTR_IF_CORE_LBW_SECTION 0x1000
8224  #define mmDCORE0_MME_SBTE0_MSTR_IF_SPECIAL_BASE 0x40D1E80ull
8225  #define DCORE0_MME_SBTE0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8226  #define DCORE0_MME_SBTE0_MSTR_IF_SPECIAL_SECTION 0x6180
8227  #define mmDCORE0_MME_SBTE1_BASE 0x40D8000ull
8228  #define DCORE0_MME_SBTE1_MAX_OFFSET 0x1000
8229  #define DCORE0_MME_SBTE1_SECTION 0xE800
8230  #define mmDCORE0_MME_SBTE1_SPECIAL_BASE 0x40D8E80ull
8231  #define DCORE0_MME_SBTE1_SPECIAL_MAX_OFFSET 0x1800
8232  #define DCORE0_MME_SBTE1_SPECIAL_SECTION 0x1800
8233  #define mmDCORE0_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_BASE 0x40D9000ull
8234  #define DCORE0_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8235  #define DCORE0_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8236  #define mmDCORE0_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_BASE 0x40D9200ull
8237  #define DCORE0_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8238  #define DCORE0_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8239  #define mmDCORE0_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_BASE 0x40D9400ull
8240  #define DCORE0_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8241  #define DCORE0_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8242  #define mmDCORE0_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_BASE 0x40D9600ull
8243  #define DCORE0_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8244  #define DCORE0_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8245  #define mmDCORE0_MME_SBTE1_MSTR_IF_E2E_CRDT_BASE 0x40D9800ull
8246  #define DCORE0_MME_SBTE1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8247  #define DCORE0_MME_SBTE1_MSTR_IF_E2E_CRDT_SECTION 0x2800
8248  #define mmDCORE0_MME_SBTE1_MSTR_IF_AXUSER_BASE 0x40D9A80ull
8249  #define DCORE0_MME_SBTE1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8250  #define DCORE0_MME_SBTE1_MSTR_IF_AXUSER_SECTION 0x8000
8251  #define mmDCORE0_MME_SBTE1_MSTR_IF_DBG_HBW_BASE 0x40D9B00ull
8252  #define DCORE0_MME_SBTE1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8253  #define DCORE0_MME_SBTE1_MSTR_IF_DBG_HBW_SECTION 0x8000
8254  #define mmDCORE0_MME_SBTE1_MSTR_IF_DBG_LBW_BASE 0x40D9B80ull
8255  #define DCORE0_MME_SBTE1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8256  #define DCORE0_MME_SBTE1_MSTR_IF_DBG_LBW_SECTION 0x8000
8257  #define mmDCORE0_MME_SBTE1_MSTR_IF_CORE_HBW_BASE 0x40D9C00ull
8258  #define DCORE0_MME_SBTE1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8259  #define DCORE0_MME_SBTE1_MSTR_IF_CORE_HBW_SECTION 0x1800
8260  #define mmDCORE0_MME_SBTE1_MSTR_IF_CORE_LBW_BASE 0x40D9D80ull
8261  #define DCORE0_MME_SBTE1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8262  #define DCORE0_MME_SBTE1_MSTR_IF_CORE_LBW_SECTION 0x1000
8263  #define mmDCORE0_MME_SBTE1_MSTR_IF_SPECIAL_BASE 0x40D9E80ull
8264  #define DCORE0_MME_SBTE1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8265  #define DCORE0_MME_SBTE1_MSTR_IF_SPECIAL_SECTION 0x6180
8266  #define mmDCORE0_MME_SBTE2_BASE 0x40E0000ull
8267  #define DCORE0_MME_SBTE2_MAX_OFFSET 0x1000
8268  #define DCORE0_MME_SBTE2_SECTION 0xE800
8269  #define mmDCORE0_MME_SBTE2_SPECIAL_BASE 0x40E0E80ull
8270  #define DCORE0_MME_SBTE2_SPECIAL_MAX_OFFSET 0x1800
8271  #define DCORE0_MME_SBTE2_SPECIAL_SECTION 0x1800
8272  #define mmDCORE0_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_BASE 0x40E1000ull
8273  #define DCORE0_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8274  #define DCORE0_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8275  #define mmDCORE0_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_BASE 0x40E1200ull
8276  #define DCORE0_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8277  #define DCORE0_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8278  #define mmDCORE0_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_BASE 0x40E1400ull
8279  #define DCORE0_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8280  #define DCORE0_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8281  #define mmDCORE0_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_BASE 0x40E1600ull
8282  #define DCORE0_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8283  #define DCORE0_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8284  #define mmDCORE0_MME_SBTE2_MSTR_IF_E2E_CRDT_BASE 0x40E1800ull
8285  #define DCORE0_MME_SBTE2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8286  #define DCORE0_MME_SBTE2_MSTR_IF_E2E_CRDT_SECTION 0x2800
8287  #define mmDCORE0_MME_SBTE2_MSTR_IF_AXUSER_BASE 0x40E1A80ull
8288  #define DCORE0_MME_SBTE2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8289  #define DCORE0_MME_SBTE2_MSTR_IF_AXUSER_SECTION 0x8000
8290  #define mmDCORE0_MME_SBTE2_MSTR_IF_DBG_HBW_BASE 0x40E1B00ull
8291  #define DCORE0_MME_SBTE2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8292  #define DCORE0_MME_SBTE2_MSTR_IF_DBG_HBW_SECTION 0x8000
8293  #define mmDCORE0_MME_SBTE2_MSTR_IF_DBG_LBW_BASE 0x40E1B80ull
8294  #define DCORE0_MME_SBTE2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8295  #define DCORE0_MME_SBTE2_MSTR_IF_DBG_LBW_SECTION 0x8000
8296  #define mmDCORE0_MME_SBTE2_MSTR_IF_CORE_HBW_BASE 0x40E1C00ull
8297  #define DCORE0_MME_SBTE2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8298  #define DCORE0_MME_SBTE2_MSTR_IF_CORE_HBW_SECTION 0x1800
8299  #define mmDCORE0_MME_SBTE2_MSTR_IF_CORE_LBW_BASE 0x40E1D80ull
8300  #define DCORE0_MME_SBTE2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8301  #define DCORE0_MME_SBTE2_MSTR_IF_CORE_LBW_SECTION 0x1000
8302  #define mmDCORE0_MME_SBTE2_MSTR_IF_SPECIAL_BASE 0x40E1E80ull
8303  #define DCORE0_MME_SBTE2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8304  #define DCORE0_MME_SBTE2_MSTR_IF_SPECIAL_SECTION 0x6180
8305  #define mmDCORE0_MME_SBTE3_BASE 0x40E8000ull
8306  #define DCORE0_MME_SBTE3_MAX_OFFSET 0x1000
8307  #define DCORE0_MME_SBTE3_SECTION 0xE800
8308  #define mmDCORE0_MME_SBTE3_SPECIAL_BASE 0x40E8E80ull
8309  #define DCORE0_MME_SBTE3_SPECIAL_MAX_OFFSET 0x1800
8310  #define DCORE0_MME_SBTE3_SPECIAL_SECTION 0x1800
8311  #define mmDCORE0_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_BASE 0x40E9000ull
8312  #define DCORE0_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8313  #define DCORE0_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8314  #define mmDCORE0_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_BASE 0x40E9200ull
8315  #define DCORE0_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8316  #define DCORE0_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8317  #define mmDCORE0_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_BASE 0x40E9400ull
8318  #define DCORE0_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8319  #define DCORE0_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8320  #define mmDCORE0_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_BASE 0x40E9600ull
8321  #define DCORE0_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8322  #define DCORE0_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8323  #define mmDCORE0_MME_SBTE3_MSTR_IF_E2E_CRDT_BASE 0x40E9800ull
8324  #define DCORE0_MME_SBTE3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8325  #define DCORE0_MME_SBTE3_MSTR_IF_E2E_CRDT_SECTION 0x2800
8326  #define mmDCORE0_MME_SBTE3_MSTR_IF_AXUSER_BASE 0x40E9A80ull
8327  #define DCORE0_MME_SBTE3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8328  #define DCORE0_MME_SBTE3_MSTR_IF_AXUSER_SECTION 0x8000
8329  #define mmDCORE0_MME_SBTE3_MSTR_IF_DBG_HBW_BASE 0x40E9B00ull
8330  #define DCORE0_MME_SBTE3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8331  #define DCORE0_MME_SBTE3_MSTR_IF_DBG_HBW_SECTION 0x8000
8332  #define mmDCORE0_MME_SBTE3_MSTR_IF_DBG_LBW_BASE 0x40E9B80ull
8333  #define DCORE0_MME_SBTE3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8334  #define DCORE0_MME_SBTE3_MSTR_IF_DBG_LBW_SECTION 0x8000
8335  #define mmDCORE0_MME_SBTE3_MSTR_IF_CORE_HBW_BASE 0x40E9C00ull
8336  #define DCORE0_MME_SBTE3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8337  #define DCORE0_MME_SBTE3_MSTR_IF_CORE_HBW_SECTION 0x1800
8338  #define mmDCORE0_MME_SBTE3_MSTR_IF_CORE_LBW_BASE 0x40E9D80ull
8339  #define DCORE0_MME_SBTE3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8340  #define DCORE0_MME_SBTE3_MSTR_IF_CORE_LBW_SECTION 0x1000
8341  #define mmDCORE0_MME_SBTE3_MSTR_IF_SPECIAL_BASE 0x40E9E80ull
8342  #define DCORE0_MME_SBTE3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8343  #define DCORE0_MME_SBTE3_MSTR_IF_SPECIAL_SECTION 0x6180
8344  #define mmDCORE0_MME_SBTE4_BASE 0x40F0000ull
8345  #define DCORE0_MME_SBTE4_MAX_OFFSET 0x1000
8346  #define DCORE0_MME_SBTE4_SECTION 0xE800
8347  #define mmDCORE0_MME_SBTE4_SPECIAL_BASE 0x40F0E80ull
8348  #define DCORE0_MME_SBTE4_SPECIAL_MAX_OFFSET 0x1800
8349  #define DCORE0_MME_SBTE4_SPECIAL_SECTION 0x1800
8350  #define mmDCORE0_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_BASE 0x40F1000ull
8351  #define DCORE0_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8352  #define DCORE0_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8353  #define mmDCORE0_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_BASE 0x40F1200ull
8354  #define DCORE0_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8355  #define DCORE0_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8356  #define mmDCORE0_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_BASE 0x40F1400ull
8357  #define DCORE0_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8358  #define DCORE0_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8359  #define mmDCORE0_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_BASE 0x40F1600ull
8360  #define DCORE0_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8361  #define DCORE0_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8362  #define mmDCORE0_MME_SBTE4_MSTR_IF_E2E_CRDT_BASE 0x40F1800ull
8363  #define DCORE0_MME_SBTE4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8364  #define DCORE0_MME_SBTE4_MSTR_IF_E2E_CRDT_SECTION 0x2800
8365  #define mmDCORE0_MME_SBTE4_MSTR_IF_AXUSER_BASE 0x40F1A80ull
8366  #define DCORE0_MME_SBTE4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8367  #define DCORE0_MME_SBTE4_MSTR_IF_AXUSER_SECTION 0x8000
8368  #define mmDCORE0_MME_SBTE4_MSTR_IF_DBG_HBW_BASE 0x40F1B00ull
8369  #define DCORE0_MME_SBTE4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8370  #define DCORE0_MME_SBTE4_MSTR_IF_DBG_HBW_SECTION 0x8000
8371  #define mmDCORE0_MME_SBTE4_MSTR_IF_DBG_LBW_BASE 0x40F1B80ull
8372  #define DCORE0_MME_SBTE4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8373  #define DCORE0_MME_SBTE4_MSTR_IF_DBG_LBW_SECTION 0x8000
8374  #define mmDCORE0_MME_SBTE4_MSTR_IF_CORE_HBW_BASE 0x40F1C00ull
8375  #define DCORE0_MME_SBTE4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8376  #define DCORE0_MME_SBTE4_MSTR_IF_CORE_HBW_SECTION 0x1800
8377  #define mmDCORE0_MME_SBTE4_MSTR_IF_CORE_LBW_BASE 0x40F1D80ull
8378  #define DCORE0_MME_SBTE4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8379  #define DCORE0_MME_SBTE4_MSTR_IF_CORE_LBW_SECTION 0x1000
8380  #define mmDCORE0_MME_SBTE4_MSTR_IF_SPECIAL_BASE 0x40F1E80ull
8381  #define DCORE0_MME_SBTE4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8382  #define DCORE0_MME_SBTE4_MSTR_IF_SPECIAL_SECTION 0x6180
8383  #define mmDCORE0_MME_ACC_BASE 0x40F8000ull
8384  #define DCORE0_MME_ACC_MAX_OFFSET 0x1000
8385  #define DCORE0_MME_ACC_SECTION 0xE800
8386  #define mmDCORE0_MME_ACC_SPECIAL_BASE 0x40F8E80ull
8387  #define DCORE0_MME_ACC_SPECIAL_MAX_OFFSET 0x1800
8388  #define DCORE0_MME_ACC_SPECIAL_SECTION 0x1800
8389  #define mmDCORE0_MME_WB0_MSTR_IF_RR_SHRD_HBW_BASE 0x40F9000ull
8390  #define DCORE0_MME_WB0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8391  #define DCORE0_MME_WB0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8392  #define mmDCORE0_MME_WB0_MSTR_IF_RR_PRVT_HBW_BASE 0x40F9200ull
8393  #define DCORE0_MME_WB0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8394  #define DCORE0_MME_WB0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8395  #define mmDCORE0_MME_WB0_MSTR_IF_RR_SHRD_LBW_BASE 0x40F9400ull
8396  #define DCORE0_MME_WB0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8397  #define DCORE0_MME_WB0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8398  #define mmDCORE0_MME_WB0_MSTR_IF_RR_PRVT_LBW_BASE 0x40F9600ull
8399  #define DCORE0_MME_WB0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8400  #define DCORE0_MME_WB0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8401  #define mmDCORE0_MME_WB0_MSTR_IF_E2E_CRDT_BASE 0x40F9800ull
8402  #define DCORE0_MME_WB0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8403  #define DCORE0_MME_WB0_MSTR_IF_E2E_CRDT_SECTION 0x2800
8404  #define mmDCORE0_MME_WB0_MSTR_IF_AXUSER_BASE 0x40F9A80ull
8405  #define DCORE0_MME_WB0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8406  #define DCORE0_MME_WB0_MSTR_IF_AXUSER_SECTION 0x8000
8407  #define mmDCORE0_MME_WB0_MSTR_IF_DBG_HBW_BASE 0x40F9B00ull
8408  #define DCORE0_MME_WB0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8409  #define DCORE0_MME_WB0_MSTR_IF_DBG_HBW_SECTION 0x8000
8410  #define mmDCORE0_MME_WB0_MSTR_IF_DBG_LBW_BASE 0x40F9B80ull
8411  #define DCORE0_MME_WB0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8412  #define DCORE0_MME_WB0_MSTR_IF_DBG_LBW_SECTION 0x8000
8413  #define mmDCORE0_MME_WB0_MSTR_IF_CORE_HBW_BASE 0x40F9C00ull
8414  #define DCORE0_MME_WB0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8415  #define DCORE0_MME_WB0_MSTR_IF_CORE_HBW_SECTION 0x1800
8416  #define mmDCORE0_MME_WB0_MSTR_IF_CORE_LBW_BASE 0x40F9D80ull
8417  #define DCORE0_MME_WB0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8418  #define DCORE0_MME_WB0_MSTR_IF_CORE_LBW_SECTION 0x1000
8419  #define mmDCORE0_MME_WB0_MSTR_IF_SPECIAL_BASE 0x40F9E80ull
8420  #define DCORE0_MME_WB0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8421  #define DCORE0_MME_WB0_MSTR_IF_SPECIAL_SECTION 0x1800
8422  #define mmDCORE0_MME_WB1_MSTR_IF_RR_SHRD_HBW_BASE 0x40FA000ull
8423  #define DCORE0_MME_WB1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8424  #define DCORE0_MME_WB1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8425  #define mmDCORE0_MME_WB1_MSTR_IF_RR_PRVT_HBW_BASE 0x40FA200ull
8426  #define DCORE0_MME_WB1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8427  #define DCORE0_MME_WB1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8428  #define mmDCORE0_MME_WB1_MSTR_IF_RR_SHRD_LBW_BASE 0x40FA400ull
8429  #define DCORE0_MME_WB1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8430  #define DCORE0_MME_WB1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8431  #define mmDCORE0_MME_WB1_MSTR_IF_RR_PRVT_LBW_BASE 0x40FA600ull
8432  #define DCORE0_MME_WB1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8433  #define DCORE0_MME_WB1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8434  #define mmDCORE0_MME_WB1_MSTR_IF_E2E_CRDT_BASE 0x40FA800ull
8435  #define DCORE0_MME_WB1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8436  #define DCORE0_MME_WB1_MSTR_IF_E2E_CRDT_SECTION 0x2800
8437  #define mmDCORE0_MME_WB1_MSTR_IF_AXUSER_BASE 0x40FAA80ull
8438  #define DCORE0_MME_WB1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8439  #define DCORE0_MME_WB1_MSTR_IF_AXUSER_SECTION 0x8000
8440  #define mmDCORE0_MME_WB1_MSTR_IF_DBG_HBW_BASE 0x40FAB00ull
8441  #define DCORE0_MME_WB1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8442  #define DCORE0_MME_WB1_MSTR_IF_DBG_HBW_SECTION 0x8000
8443  #define mmDCORE0_MME_WB1_MSTR_IF_DBG_LBW_BASE 0x40FAB80ull
8444  #define DCORE0_MME_WB1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8445  #define DCORE0_MME_WB1_MSTR_IF_DBG_LBW_SECTION 0x8000
8446  #define mmDCORE0_MME_WB1_MSTR_IF_CORE_HBW_BASE 0x40FAC00ull
8447  #define DCORE0_MME_WB1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8448  #define DCORE0_MME_WB1_MSTR_IF_CORE_HBW_SECTION 0x1800
8449  #define mmDCORE0_MME_WB1_MSTR_IF_CORE_LBW_BASE 0x40FAD80ull
8450  #define DCORE0_MME_WB1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8451  #define DCORE0_MME_WB1_MSTR_IF_CORE_LBW_SECTION 0x1000
8452  #define mmDCORE0_MME_WB1_MSTR_IF_SPECIAL_BASE 0x40FAE80ull
8453  #define DCORE0_MME_WB1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8454  #define DCORE0_MME_WB1_MSTR_IF_SPECIAL_SECTION 0x5180
8455  #define mmDCORE0_SYNC_MNGR_OBJS_BASE 0x4100000ull
8456  #define DCORE0_SYNC_MNGR_OBJS_MAX_OFFSET 0x15A00
8457  #define DCORE0_SYNC_MNGR_OBJS_SECTION 0x1E000
8458  #define mmDCORE0_SYNC_MNGR_GLBL_BASE 0x411E000ull
8459  #define DCORE0_SYNC_MNGR_GLBL_MAX_OFFSET 0x1000
8460  #define DCORE0_SYNC_MNGR_GLBL_SECTION 0xE800
8461  #define mmDCORE0_SYNC_MNGR_GLBL_SPECIAL_BASE 0x411EE80ull
8462  #define DCORE0_SYNC_MNGR_GLBL_SPECIAL_MAX_OFFSET 0x1800
8463  #define DCORE0_SYNC_MNGR_GLBL_SPECIAL_SECTION 0x1800
8464  #define mmDCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_BASE 0x411F000ull
8465  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8466  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8467  #define mmDCORE0_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_BASE 0x411F200ull
8468  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8469  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8470  #define mmDCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_BASE 0x411F400ull
8471  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8472  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8473  #define mmDCORE0_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_BASE 0x411F600ull
8474  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8475  #define DCORE0_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8476  #define mmDCORE0_SYNC_MNGR_MSTR_IF_E2E_CRDT_BASE 0x411F800ull
8477  #define DCORE0_SYNC_MNGR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8478  #define DCORE0_SYNC_MNGR_MSTR_IF_E2E_CRDT_SECTION 0x2800
8479  #define mmDCORE0_SYNC_MNGR_MSTR_IF_AXUSER_BASE 0x411FA80ull
8480  #define DCORE0_SYNC_MNGR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8481  #define DCORE0_SYNC_MNGR_MSTR_IF_AXUSER_SECTION 0x8000
8482  #define mmDCORE0_SYNC_MNGR_MSTR_IF_DBG_HBW_BASE 0x411FB00ull
8483  #define DCORE0_SYNC_MNGR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8484  #define DCORE0_SYNC_MNGR_MSTR_IF_DBG_HBW_SECTION 0x8000
8485  #define mmDCORE0_SYNC_MNGR_MSTR_IF_DBG_LBW_BASE 0x411FB80ull
8486  #define DCORE0_SYNC_MNGR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8487  #define DCORE0_SYNC_MNGR_MSTR_IF_DBG_LBW_SECTION 0x8000
8488  #define mmDCORE0_SYNC_MNGR_MSTR_IF_CORE_HBW_BASE 0x411FC00ull
8489  #define DCORE0_SYNC_MNGR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8490  #define DCORE0_SYNC_MNGR_MSTR_IF_CORE_HBW_SECTION 0x1800
8491  #define mmDCORE0_SYNC_MNGR_MSTR_IF_CORE_LBW_BASE 0x411FD80ull
8492  #define DCORE0_SYNC_MNGR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8493  #define DCORE0_SYNC_MNGR_MSTR_IF_CORE_LBW_SECTION 0x1000
8494  #define mmDCORE0_SYNC_MNGR_MSTR_IF_SPECIAL_BASE 0x411FE80ull
8495  #define DCORE0_SYNC_MNGR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8496  #define DCORE0_SYNC_MNGR_MSTR_IF_SPECIAL_SECTION 0x1800
8497  #define mmDCORE0_HIF0_BASE 0x4120000ull
8498  #define DCORE0_HIF0_MAX_OFFSET 0x1000
8499  #define DCORE0_HIF0_SECTION 0xE800
8500  #define mmDCORE0_HIF0_SPECIAL_BASE 0x4120E80ull
8501  #define DCORE0_HIF0_SPECIAL_MAX_OFFSET 0x1800
8502  #define DCORE0_HIF0_SPECIAL_SECTION 0x3180
8503  #define mmDCORE0_HIF1_BASE 0x4124000ull
8504  #define DCORE0_HIF1_MAX_OFFSET 0x1000
8505  #define DCORE0_HIF1_SECTION 0xE800
8506  #define mmDCORE0_HIF1_SPECIAL_BASE 0x4124E80ull
8507  #define DCORE0_HIF1_SPECIAL_MAX_OFFSET 0x1800
8508  #define DCORE0_HIF1_SPECIAL_SECTION 0x3180
8509  #define mmDCORE0_HIF2_BASE 0x4128000ull
8510  #define DCORE0_HIF2_MAX_OFFSET 0x1000
8511  #define DCORE0_HIF2_SECTION 0xE800
8512  #define mmDCORE0_HIF2_SPECIAL_BASE 0x4128E80ull
8513  #define DCORE0_HIF2_SPECIAL_MAX_OFFSET 0x1800
8514  #define DCORE0_HIF2_SPECIAL_SECTION 0x3180
8515  #define mmDCORE0_HIF3_BASE 0x412C000ull
8516  #define DCORE0_HIF3_MAX_OFFSET 0x1000
8517  #define DCORE0_HIF3_SECTION 0xE800
8518  #define mmDCORE0_HIF3_SPECIAL_BASE 0x412CE80ull
8519  #define DCORE0_HIF3_SPECIAL_MAX_OFFSET 0x1800
8520  #define DCORE0_HIF3_SPECIAL_SECTION 0x13180
8521  #define mmDCORE0_RTR0_CTRL_BASE 0x4140000ull
8522  #define DCORE0_RTR0_CTRL_MAX_OFFSET 0x1000
8523  #define DCORE0_RTR0_CTRL_SECTION 0xE800
8524  #define mmDCORE0_RTR0_CTRL_SPECIAL_BASE 0x4140E80ull
8525  #define DCORE0_RTR0_CTRL_SPECIAL_MAX_OFFSET 0x1800
8526  #define DCORE0_RTR0_CTRL_SPECIAL_SECTION 0x1800
8527  #define mmDCORE0_RTR0_H3_BASE 0x4141000ull
8528  #define DCORE0_RTR0_H3_MAX_OFFSET 0x1000
8529  #define DCORE0_RTR0_H3_SECTION 0xE800
8530  #define mmDCORE0_RTR0_H3_SPECIAL_BASE 0x4141E80ull
8531  #define DCORE0_RTR0_H3_SPECIAL_MAX_OFFSET 0x1800
8532  #define DCORE0_RTR0_H3_SPECIAL_SECTION 0x1800
8533  #define mmDCORE0_RTR0_MSTR_IF_RR_SHRD_HBW_BASE 0x4142000ull
8534  #define DCORE0_RTR0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8535  #define DCORE0_RTR0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8536  #define mmDCORE0_RTR0_MSTR_IF_RR_PRVT_HBW_BASE 0x4142200ull
8537  #define DCORE0_RTR0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8538  #define DCORE0_RTR0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8539  #define mmDCORE0_RTR0_MSTR_IF_RR_SHRD_LBW_BASE 0x4142400ull
8540  #define DCORE0_RTR0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8541  #define DCORE0_RTR0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8542  #define mmDCORE0_RTR0_MSTR_IF_RR_PRVT_LBW_BASE 0x4142600ull
8543  #define DCORE0_RTR0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8544  #define DCORE0_RTR0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8545  #define mmDCORE0_RTR0_MSTR_IF_E2E_CRDT_BASE 0x4142800ull
8546  #define DCORE0_RTR0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8547  #define DCORE0_RTR0_MSTR_IF_E2E_CRDT_SECTION 0x2800
8548  #define mmDCORE0_RTR0_MSTR_IF_AXUSER_BASE 0x4142A80ull
8549  #define DCORE0_RTR0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8550  #define DCORE0_RTR0_MSTR_IF_AXUSER_SECTION 0x8000
8551  #define mmDCORE0_RTR0_MSTR_IF_DBG_HBW_BASE 0x4142B00ull
8552  #define DCORE0_RTR0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8553  #define DCORE0_RTR0_MSTR_IF_DBG_HBW_SECTION 0x8000
8554  #define mmDCORE0_RTR0_MSTR_IF_DBG_LBW_BASE 0x4142B80ull
8555  #define DCORE0_RTR0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8556  #define DCORE0_RTR0_MSTR_IF_DBG_LBW_SECTION 0x8000
8557  #define mmDCORE0_RTR0_MSTR_IF_CORE_HBW_BASE 0x4142C00ull
8558  #define DCORE0_RTR0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8559  #define DCORE0_RTR0_MSTR_IF_CORE_HBW_SECTION 0x1800
8560  #define mmDCORE0_RTR0_MSTR_IF_CORE_LBW_BASE 0x4142D80ull
8561  #define DCORE0_RTR0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8562  #define DCORE0_RTR0_MSTR_IF_CORE_LBW_SECTION 0x1000
8563  #define mmDCORE0_RTR0_MSTR_IF_SPECIAL_BASE 0x4142E80ull
8564  #define DCORE0_RTR0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8565  #define DCORE0_RTR0_MSTR_IF_SPECIAL_SECTION 0x1800
8566  #define mmDCORE0_RTR0_ADD_DEC_HBW_BASE 0x4143000ull
8567  #define DCORE0_RTR0_ADD_DEC_HBW_MAX_OFFSET 0x4000
8568  #define DCORE0_RTR0_ADD_DEC_HBW_SECTION 0x4000
8569  #define mmDCORE0_RTR0_ADD_DEC_LBW_BASE 0x4143400ull
8570  #define DCORE0_RTR0_ADD_DEC_LBW_MAX_OFFSET 0xA600
8571  #define DCORE0_RTR0_ADD_DEC_LBW_SECTION 0xA800
8572  #define mmDCORE0_RTR0_ADD_DEC_SPECIAL_BASE 0x4143E80ull
8573  #define DCORE0_RTR0_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
8574  #define DCORE0_RTR0_ADD_DEC_SPECIAL_SECTION 0x1800
8575  #define mmDCORE0_RTR0_BASE 0x4144000ull
8576  #define DCORE0_RTR0_MAX_OFFSET 0x1000
8577  #define DCORE0_RTR0_SECTION 0x3000
8578  #define mmDCORE0_RTR0_HBW_RD_RQ_LL_STAT_BASE 0x4144300ull
8579  #define DCORE0_RTR0_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8580  #define DCORE0_RTR0_HBW_RD_RQ_LL_STAT_SECTION 0x4000
8581  #define mmDCORE0_RTR0_HBW_RD_RS_LL_STAT_BASE 0x4144340ull
8582  #define DCORE0_RTR0_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8583  #define DCORE0_RTR0_HBW_RD_RS_LL_STAT_SECTION 0x4000
8584  #define mmDCORE0_RTR0_HBW_WR_RQ_LL_STAT_BASE 0x4144380ull
8585  #define DCORE0_RTR0_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8586  #define DCORE0_RTR0_HBW_WR_RQ_LL_STAT_SECTION 0x4000
8587  #define mmDCORE0_RTR0_HBW_WR_RS_LL_STAT_BASE 0x41443C0ull
8588  #define DCORE0_RTR0_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8589  #define DCORE0_RTR0_HBW_WR_RS_LL_STAT_SECTION 0x4000
8590  #define mmDCORE0_RTR0_LBW_RD_RQ_LL_STAT_BASE 0x4144400ull
8591  #define DCORE0_RTR0_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8592  #define DCORE0_RTR0_LBW_RD_RQ_LL_STAT_SECTION 0x4000
8593  #define mmDCORE0_RTR0_LBW_RD_RS_LL_STAT_BASE 0x4144440ull
8594  #define DCORE0_RTR0_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8595  #define DCORE0_RTR0_LBW_RD_RS_LL_STAT_SECTION 0x4000
8596  #define mmDCORE0_RTR0_LBW_WR_RQ_LL_STAT_BASE 0x4144480ull
8597  #define DCORE0_RTR0_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8598  #define DCORE0_RTR0_LBW_WR_RQ_LL_STAT_SECTION 0x4000
8599  #define mmDCORE0_RTR0_LBW_WR_RS_LL_STAT_BASE 0x41444C0ull
8600  #define DCORE0_RTR0_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8601  #define DCORE0_RTR0_LBW_WR_RS_LL_STAT_SECTION 0x4000
8602  #define mmDCORE0_RTR0_HBW_MFIFO_BASE 0x4144500ull
8603  #define DCORE0_RTR0_HBW_MFIFO_MAX_OFFSET 0x3000
8604  #define DCORE0_RTR0_HBW_MFIFO_SECTION 0x4000
8605  #define mmDCORE0_RTR0_E2E_RD_LL_STAT_BASE 0x4144540ull
8606  #define DCORE0_RTR0_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
8607  #define DCORE0_RTR0_E2E_RD_LL_STAT_SECTION 0x4000
8608  #define mmDCORE0_RTR0_E2E_WR_LL_STAT_BASE 0x4144580ull
8609  #define DCORE0_RTR0_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
8610  #define DCORE0_RTR0_E2E_WR_LL_STAT_SECTION 0x8000
8611  #define mmDCORE0_RTR0_RTR_HBW_XACT_STAT_BASE 0x4144600ull
8612  #define DCORE0_RTR0_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
8613  #define DCORE0_RTR0_RTR_HBW_XACT_STAT_SECTION 0x8000
8614  #define mmDCORE0_RTR0_RTR_LBW_XACT_STAT_BASE 0x4144680ull
8615  #define DCORE0_RTR0_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
8616  #define DCORE0_RTR0_RTR_LBW_XACT_STAT_SECTION 0x8000
8617  #define mmDCORE0_RTR0_RTR_E2E_XACT_STAT_BASE 0x4144700ull
8618  #define DCORE0_RTR0_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
8619  #define DCORE0_RTR0_RTR_E2E_XACT_STAT_SECTION 0x7800
8620  #define mmDCORE0_RTR0_SPECIAL_BASE 0x4144E80ull
8621  #define DCORE0_RTR0_SPECIAL_MAX_OFFSET 0x1800
8622  #define DCORE0_RTR0_SPECIAL_SECTION 0x1800
8623  #define mmDCORE0_RTR0_DBG_ADDR_BASE 0x4145000ull
8624  #define DCORE0_RTR0_DBG_ADDR_MAX_OFFSET 0x1000
8625  #define DCORE0_RTR0_DBG_ADDR_SECTION 0xE800
8626  #define mmDCORE0_RTR0_DBG_ADDR_SPECIAL_BASE 0x4145E80ull
8627  #define DCORE0_RTR0_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
8628  #define DCORE0_RTR0_DBG_ADDR_SPECIAL_SECTION 0x2180
8629  #define mmDCORE0_RTR1_CTRL_BASE 0x4148000ull
8630  #define DCORE0_RTR1_CTRL_MAX_OFFSET 0x1000
8631  #define DCORE0_RTR1_CTRL_SECTION 0xE800
8632  #define mmDCORE0_RTR1_CTRL_SPECIAL_BASE 0x4148E80ull
8633  #define DCORE0_RTR1_CTRL_SPECIAL_MAX_OFFSET 0x1800
8634  #define DCORE0_RTR1_CTRL_SPECIAL_SECTION 0x1800
8635  #define mmDCORE0_RTR1_H3_BASE 0x4149000ull
8636  #define DCORE0_RTR1_H3_MAX_OFFSET 0x1000
8637  #define DCORE0_RTR1_H3_SECTION 0xE800
8638  #define mmDCORE0_RTR1_H3_SPECIAL_BASE 0x4149E80ull
8639  #define DCORE0_RTR1_H3_SPECIAL_MAX_OFFSET 0x1800
8640  #define DCORE0_RTR1_H3_SPECIAL_SECTION 0x1800
8641  #define mmDCORE0_RTR1_MSTR_IF_RR_SHRD_HBW_BASE 0x414A000ull
8642  #define DCORE0_RTR1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8643  #define DCORE0_RTR1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8644  #define mmDCORE0_RTR1_MSTR_IF_RR_PRVT_HBW_BASE 0x414A200ull
8645  #define DCORE0_RTR1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8646  #define DCORE0_RTR1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8647  #define mmDCORE0_RTR1_MSTR_IF_RR_SHRD_LBW_BASE 0x414A400ull
8648  #define DCORE0_RTR1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8649  #define DCORE0_RTR1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8650  #define mmDCORE0_RTR1_MSTR_IF_RR_PRVT_LBW_BASE 0x414A600ull
8651  #define DCORE0_RTR1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8652  #define DCORE0_RTR1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8653  #define mmDCORE0_RTR1_MSTR_IF_E2E_CRDT_BASE 0x414A800ull
8654  #define DCORE0_RTR1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8655  #define DCORE0_RTR1_MSTR_IF_E2E_CRDT_SECTION 0x2800
8656  #define mmDCORE0_RTR1_MSTR_IF_AXUSER_BASE 0x414AA80ull
8657  #define DCORE0_RTR1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8658  #define DCORE0_RTR1_MSTR_IF_AXUSER_SECTION 0x8000
8659  #define mmDCORE0_RTR1_MSTR_IF_DBG_HBW_BASE 0x414AB00ull
8660  #define DCORE0_RTR1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8661  #define DCORE0_RTR1_MSTR_IF_DBG_HBW_SECTION 0x8000
8662  #define mmDCORE0_RTR1_MSTR_IF_DBG_LBW_BASE 0x414AB80ull
8663  #define DCORE0_RTR1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8664  #define DCORE0_RTR1_MSTR_IF_DBG_LBW_SECTION 0x8000
8665  #define mmDCORE0_RTR1_MSTR_IF_CORE_HBW_BASE 0x414AC00ull
8666  #define DCORE0_RTR1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8667  #define DCORE0_RTR1_MSTR_IF_CORE_HBW_SECTION 0x1800
8668  #define mmDCORE0_RTR1_MSTR_IF_CORE_LBW_BASE 0x414AD80ull
8669  #define DCORE0_RTR1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8670  #define DCORE0_RTR1_MSTR_IF_CORE_LBW_SECTION 0x1000
8671  #define mmDCORE0_RTR1_MSTR_IF_SPECIAL_BASE 0x414AE80ull
8672  #define DCORE0_RTR1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8673  #define DCORE0_RTR1_MSTR_IF_SPECIAL_SECTION 0x1800
8674  #define mmDCORE0_RTR1_ADD_DEC_HBW_BASE 0x414B000ull
8675  #define DCORE0_RTR1_ADD_DEC_HBW_MAX_OFFSET 0x4000
8676  #define DCORE0_RTR1_ADD_DEC_HBW_SECTION 0x4000
8677  #define mmDCORE0_RTR1_ADD_DEC_LBW_BASE 0x414B400ull
8678  #define DCORE0_RTR1_ADD_DEC_LBW_MAX_OFFSET 0xA600
8679  #define DCORE0_RTR1_ADD_DEC_LBW_SECTION 0xA800
8680  #define mmDCORE0_RTR1_ADD_DEC_SPECIAL_BASE 0x414BE80ull
8681  #define DCORE0_RTR1_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
8682  #define DCORE0_RTR1_ADD_DEC_SPECIAL_SECTION 0x1800
8683  #define mmDCORE0_RTR1_BASE 0x414C000ull
8684  #define DCORE0_RTR1_MAX_OFFSET 0x1000
8685  #define DCORE0_RTR1_SECTION 0x3000
8686  #define mmDCORE0_RTR1_HBW_RD_RQ_LL_STAT_BASE 0x414C300ull
8687  #define DCORE0_RTR1_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8688  #define DCORE0_RTR1_HBW_RD_RQ_LL_STAT_SECTION 0x4000
8689  #define mmDCORE0_RTR1_HBW_RD_RS_LL_STAT_BASE 0x414C340ull
8690  #define DCORE0_RTR1_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8691  #define DCORE0_RTR1_HBW_RD_RS_LL_STAT_SECTION 0x4000
8692  #define mmDCORE0_RTR1_HBW_WR_RQ_LL_STAT_BASE 0x414C380ull
8693  #define DCORE0_RTR1_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8694  #define DCORE0_RTR1_HBW_WR_RQ_LL_STAT_SECTION 0x4000
8695  #define mmDCORE0_RTR1_HBW_WR_RS_LL_STAT_BASE 0x414C3C0ull
8696  #define DCORE0_RTR1_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8697  #define DCORE0_RTR1_HBW_WR_RS_LL_STAT_SECTION 0x4000
8698  #define mmDCORE0_RTR1_LBW_RD_RQ_LL_STAT_BASE 0x414C400ull
8699  #define DCORE0_RTR1_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8700  #define DCORE0_RTR1_LBW_RD_RQ_LL_STAT_SECTION 0x4000
8701  #define mmDCORE0_RTR1_LBW_RD_RS_LL_STAT_BASE 0x414C440ull
8702  #define DCORE0_RTR1_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8703  #define DCORE0_RTR1_LBW_RD_RS_LL_STAT_SECTION 0x4000
8704  #define mmDCORE0_RTR1_LBW_WR_RQ_LL_STAT_BASE 0x414C480ull
8705  #define DCORE0_RTR1_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8706  #define DCORE0_RTR1_LBW_WR_RQ_LL_STAT_SECTION 0x4000
8707  #define mmDCORE0_RTR1_LBW_WR_RS_LL_STAT_BASE 0x414C4C0ull
8708  #define DCORE0_RTR1_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8709  #define DCORE0_RTR1_LBW_WR_RS_LL_STAT_SECTION 0x4000
8710  #define mmDCORE0_RTR1_HBW_MFIFO_BASE 0x414C500ull
8711  #define DCORE0_RTR1_HBW_MFIFO_MAX_OFFSET 0x3000
8712  #define DCORE0_RTR1_HBW_MFIFO_SECTION 0x4000
8713  #define mmDCORE0_RTR1_E2E_RD_LL_STAT_BASE 0x414C540ull
8714  #define DCORE0_RTR1_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
8715  #define DCORE0_RTR1_E2E_RD_LL_STAT_SECTION 0x4000
8716  #define mmDCORE0_RTR1_E2E_WR_LL_STAT_BASE 0x414C580ull
8717  #define DCORE0_RTR1_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
8718  #define DCORE0_RTR1_E2E_WR_LL_STAT_SECTION 0x8000
8719  #define mmDCORE0_RTR1_RTR_HBW_XACT_STAT_BASE 0x414C600ull
8720  #define DCORE0_RTR1_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
8721  #define DCORE0_RTR1_RTR_HBW_XACT_STAT_SECTION 0x8000
8722  #define mmDCORE0_RTR1_RTR_LBW_XACT_STAT_BASE 0x414C680ull
8723  #define DCORE0_RTR1_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
8724  #define DCORE0_RTR1_RTR_LBW_XACT_STAT_SECTION 0x8000
8725  #define mmDCORE0_RTR1_RTR_E2E_XACT_STAT_BASE 0x414C700ull
8726  #define DCORE0_RTR1_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
8727  #define DCORE0_RTR1_RTR_E2E_XACT_STAT_SECTION 0x7800
8728  #define mmDCORE0_RTR1_SPECIAL_BASE 0x414CE80ull
8729  #define DCORE0_RTR1_SPECIAL_MAX_OFFSET 0x1800
8730  #define DCORE0_RTR1_SPECIAL_SECTION 0x1800
8731  #define mmDCORE0_RTR1_DBG_ADDR_BASE 0x414D000ull
8732  #define DCORE0_RTR1_DBG_ADDR_MAX_OFFSET 0x1000
8733  #define DCORE0_RTR1_DBG_ADDR_SECTION 0xE800
8734  #define mmDCORE0_RTR1_DBG_ADDR_SPECIAL_BASE 0x414DE80ull
8735  #define DCORE0_RTR1_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
8736  #define DCORE0_RTR1_DBG_ADDR_SPECIAL_SECTION 0x2180
8737  #define mmDCORE0_RTR2_CTRL_BASE 0x4150000ull
8738  #define DCORE0_RTR2_CTRL_MAX_OFFSET 0x1000
8739  #define DCORE0_RTR2_CTRL_SECTION 0xE800
8740  #define mmDCORE0_RTR2_CTRL_SPECIAL_BASE 0x4150E80ull
8741  #define DCORE0_RTR2_CTRL_SPECIAL_MAX_OFFSET 0x1800
8742  #define DCORE0_RTR2_CTRL_SPECIAL_SECTION 0x1800
8743  #define mmDCORE0_RTR2_H3_BASE 0x4151000ull
8744  #define DCORE0_RTR2_H3_MAX_OFFSET 0x1000
8745  #define DCORE0_RTR2_H3_SECTION 0xE800
8746  #define mmDCORE0_RTR2_H3_SPECIAL_BASE 0x4151E80ull
8747  #define DCORE0_RTR2_H3_SPECIAL_MAX_OFFSET 0x1800
8748  #define DCORE0_RTR2_H3_SPECIAL_SECTION 0x1800
8749  #define mmDCORE0_RTR2_MSTR_IF_RR_SHRD_HBW_BASE 0x4152000ull
8750  #define DCORE0_RTR2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8751  #define DCORE0_RTR2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8752  #define mmDCORE0_RTR2_MSTR_IF_RR_PRVT_HBW_BASE 0x4152200ull
8753  #define DCORE0_RTR2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8754  #define DCORE0_RTR2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8755  #define mmDCORE0_RTR2_MSTR_IF_RR_SHRD_LBW_BASE 0x4152400ull
8756  #define DCORE0_RTR2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8757  #define DCORE0_RTR2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8758  #define mmDCORE0_RTR2_MSTR_IF_RR_PRVT_LBW_BASE 0x4152600ull
8759  #define DCORE0_RTR2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8760  #define DCORE0_RTR2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8761  #define mmDCORE0_RTR2_MSTR_IF_E2E_CRDT_BASE 0x4152800ull
8762  #define DCORE0_RTR2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8763  #define DCORE0_RTR2_MSTR_IF_E2E_CRDT_SECTION 0x2800
8764  #define mmDCORE0_RTR2_MSTR_IF_AXUSER_BASE 0x4152A80ull
8765  #define DCORE0_RTR2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8766  #define DCORE0_RTR2_MSTR_IF_AXUSER_SECTION 0x8000
8767  #define mmDCORE0_RTR2_MSTR_IF_DBG_HBW_BASE 0x4152B00ull
8768  #define DCORE0_RTR2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8769  #define DCORE0_RTR2_MSTR_IF_DBG_HBW_SECTION 0x8000
8770  #define mmDCORE0_RTR2_MSTR_IF_DBG_LBW_BASE 0x4152B80ull
8771  #define DCORE0_RTR2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8772  #define DCORE0_RTR2_MSTR_IF_DBG_LBW_SECTION 0x8000
8773  #define mmDCORE0_RTR2_MSTR_IF_CORE_HBW_BASE 0x4152C00ull
8774  #define DCORE0_RTR2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8775  #define DCORE0_RTR2_MSTR_IF_CORE_HBW_SECTION 0x1800
8776  #define mmDCORE0_RTR2_MSTR_IF_CORE_LBW_BASE 0x4152D80ull
8777  #define DCORE0_RTR2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8778  #define DCORE0_RTR2_MSTR_IF_CORE_LBW_SECTION 0x1000
8779  #define mmDCORE0_RTR2_MSTR_IF_SPECIAL_BASE 0x4152E80ull
8780  #define DCORE0_RTR2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8781  #define DCORE0_RTR2_MSTR_IF_SPECIAL_SECTION 0x1800
8782  #define mmDCORE0_RTR2_ADD_DEC_HBW_BASE 0x4153000ull
8783  #define DCORE0_RTR2_ADD_DEC_HBW_MAX_OFFSET 0x4000
8784  #define DCORE0_RTR2_ADD_DEC_HBW_SECTION 0x4000
8785  #define mmDCORE0_RTR2_ADD_DEC_LBW_BASE 0x4153400ull
8786  #define DCORE0_RTR2_ADD_DEC_LBW_MAX_OFFSET 0xA600
8787  #define DCORE0_RTR2_ADD_DEC_LBW_SECTION 0xA800
8788  #define mmDCORE0_RTR2_ADD_DEC_SPECIAL_BASE 0x4153E80ull
8789  #define DCORE0_RTR2_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
8790  #define DCORE0_RTR2_ADD_DEC_SPECIAL_SECTION 0x1800
8791  #define mmDCORE0_RTR2_BASE 0x4154000ull
8792  #define DCORE0_RTR2_MAX_OFFSET 0x1000
8793  #define DCORE0_RTR2_SECTION 0x3000
8794  #define mmDCORE0_RTR2_HBW_RD_RQ_LL_STAT_BASE 0x4154300ull
8795  #define DCORE0_RTR2_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8796  #define DCORE0_RTR2_HBW_RD_RQ_LL_STAT_SECTION 0x4000
8797  #define mmDCORE0_RTR2_HBW_RD_RS_LL_STAT_BASE 0x4154340ull
8798  #define DCORE0_RTR2_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8799  #define DCORE0_RTR2_HBW_RD_RS_LL_STAT_SECTION 0x4000
8800  #define mmDCORE0_RTR2_HBW_WR_RQ_LL_STAT_BASE 0x4154380ull
8801  #define DCORE0_RTR2_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8802  #define DCORE0_RTR2_HBW_WR_RQ_LL_STAT_SECTION 0x4000
8803  #define mmDCORE0_RTR2_HBW_WR_RS_LL_STAT_BASE 0x41543C0ull
8804  #define DCORE0_RTR2_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8805  #define DCORE0_RTR2_HBW_WR_RS_LL_STAT_SECTION 0x4000
8806  #define mmDCORE0_RTR2_LBW_RD_RQ_LL_STAT_BASE 0x4154400ull
8807  #define DCORE0_RTR2_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8808  #define DCORE0_RTR2_LBW_RD_RQ_LL_STAT_SECTION 0x4000
8809  #define mmDCORE0_RTR2_LBW_RD_RS_LL_STAT_BASE 0x4154440ull
8810  #define DCORE0_RTR2_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8811  #define DCORE0_RTR2_LBW_RD_RS_LL_STAT_SECTION 0x4000
8812  #define mmDCORE0_RTR2_LBW_WR_RQ_LL_STAT_BASE 0x4154480ull
8813  #define DCORE0_RTR2_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8814  #define DCORE0_RTR2_LBW_WR_RQ_LL_STAT_SECTION 0x4000
8815  #define mmDCORE0_RTR2_LBW_WR_RS_LL_STAT_BASE 0x41544C0ull
8816  #define DCORE0_RTR2_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8817  #define DCORE0_RTR2_LBW_WR_RS_LL_STAT_SECTION 0x4000
8818  #define mmDCORE0_RTR2_HBW_MFIFO_BASE 0x4154500ull
8819  #define DCORE0_RTR2_HBW_MFIFO_MAX_OFFSET 0x3000
8820  #define DCORE0_RTR2_HBW_MFIFO_SECTION 0x4000
8821  #define mmDCORE0_RTR2_E2E_RD_LL_STAT_BASE 0x4154540ull
8822  #define DCORE0_RTR2_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
8823  #define DCORE0_RTR2_E2E_RD_LL_STAT_SECTION 0x4000
8824  #define mmDCORE0_RTR2_E2E_WR_LL_STAT_BASE 0x4154580ull
8825  #define DCORE0_RTR2_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
8826  #define DCORE0_RTR2_E2E_WR_LL_STAT_SECTION 0x8000
8827  #define mmDCORE0_RTR2_RTR_HBW_XACT_STAT_BASE 0x4154600ull
8828  #define DCORE0_RTR2_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
8829  #define DCORE0_RTR2_RTR_HBW_XACT_STAT_SECTION 0x8000
8830  #define mmDCORE0_RTR2_RTR_LBW_XACT_STAT_BASE 0x4154680ull
8831  #define DCORE0_RTR2_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
8832  #define DCORE0_RTR2_RTR_LBW_XACT_STAT_SECTION 0x8000
8833  #define mmDCORE0_RTR2_RTR_E2E_XACT_STAT_BASE 0x4154700ull
8834  #define DCORE0_RTR2_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
8835  #define DCORE0_RTR2_RTR_E2E_XACT_STAT_SECTION 0x7800
8836  #define mmDCORE0_RTR2_SPECIAL_BASE 0x4154E80ull
8837  #define DCORE0_RTR2_SPECIAL_MAX_OFFSET 0x1800
8838  #define DCORE0_RTR2_SPECIAL_SECTION 0x1800
8839  #define mmDCORE0_RTR2_DBG_ADDR_BASE 0x4155000ull
8840  #define DCORE0_RTR2_DBG_ADDR_MAX_OFFSET 0x1000
8841  #define DCORE0_RTR2_DBG_ADDR_SECTION 0xE800
8842  #define mmDCORE0_RTR2_DBG_ADDR_SPECIAL_BASE 0x4155E80ull
8843  #define DCORE0_RTR2_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
8844  #define DCORE0_RTR2_DBG_ADDR_SPECIAL_SECTION 0x2180
8845  #define mmDCORE0_RTR3_CTRL_BASE 0x4158000ull
8846  #define DCORE0_RTR3_CTRL_MAX_OFFSET 0x1000
8847  #define DCORE0_RTR3_CTRL_SECTION 0xE800
8848  #define mmDCORE0_RTR3_CTRL_SPECIAL_BASE 0x4158E80ull
8849  #define DCORE0_RTR3_CTRL_SPECIAL_MAX_OFFSET 0x1800
8850  #define DCORE0_RTR3_CTRL_SPECIAL_SECTION 0x1800
8851  #define mmDCORE0_RTR3_H3_BASE 0x4159000ull
8852  #define DCORE0_RTR3_H3_MAX_OFFSET 0x1000
8853  #define DCORE0_RTR3_H3_SECTION 0xE800
8854  #define mmDCORE0_RTR3_H3_SPECIAL_BASE 0x4159E80ull
8855  #define DCORE0_RTR3_H3_SPECIAL_MAX_OFFSET 0x1800
8856  #define DCORE0_RTR3_H3_SPECIAL_SECTION 0x1800
8857  #define mmDCORE0_RTR3_MSTR_IF_RR_SHRD_HBW_BASE 0x415A000ull
8858  #define DCORE0_RTR3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8859  #define DCORE0_RTR3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8860  #define mmDCORE0_RTR3_MSTR_IF_RR_PRVT_HBW_BASE 0x415A200ull
8861  #define DCORE0_RTR3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8862  #define DCORE0_RTR3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8863  #define mmDCORE0_RTR3_MSTR_IF_RR_SHRD_LBW_BASE 0x415A400ull
8864  #define DCORE0_RTR3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8865  #define DCORE0_RTR3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8866  #define mmDCORE0_RTR3_MSTR_IF_RR_PRVT_LBW_BASE 0x415A600ull
8867  #define DCORE0_RTR3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8868  #define DCORE0_RTR3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8869  #define mmDCORE0_RTR3_MSTR_IF_E2E_CRDT_BASE 0x415A800ull
8870  #define DCORE0_RTR3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8871  #define DCORE0_RTR3_MSTR_IF_E2E_CRDT_SECTION 0x2800
8872  #define mmDCORE0_RTR3_MSTR_IF_AXUSER_BASE 0x415AA80ull
8873  #define DCORE0_RTR3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8874  #define DCORE0_RTR3_MSTR_IF_AXUSER_SECTION 0x8000
8875  #define mmDCORE0_RTR3_MSTR_IF_DBG_HBW_BASE 0x415AB00ull
8876  #define DCORE0_RTR3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8877  #define DCORE0_RTR3_MSTR_IF_DBG_HBW_SECTION 0x8000
8878  #define mmDCORE0_RTR3_MSTR_IF_DBG_LBW_BASE 0x415AB80ull
8879  #define DCORE0_RTR3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8880  #define DCORE0_RTR3_MSTR_IF_DBG_LBW_SECTION 0x8000
8881  #define mmDCORE0_RTR3_MSTR_IF_CORE_HBW_BASE 0x415AC00ull
8882  #define DCORE0_RTR3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8883  #define DCORE0_RTR3_MSTR_IF_CORE_HBW_SECTION 0x1800
8884  #define mmDCORE0_RTR3_MSTR_IF_CORE_LBW_BASE 0x415AD80ull
8885  #define DCORE0_RTR3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8886  #define DCORE0_RTR3_MSTR_IF_CORE_LBW_SECTION 0x1000
8887  #define mmDCORE0_RTR3_MSTR_IF_SPECIAL_BASE 0x415AE80ull
8888  #define DCORE0_RTR3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8889  #define DCORE0_RTR3_MSTR_IF_SPECIAL_SECTION 0x1800
8890  #define mmDCORE0_RTR3_ADD_DEC_HBW_BASE 0x415B000ull
8891  #define DCORE0_RTR3_ADD_DEC_HBW_MAX_OFFSET 0x4000
8892  #define DCORE0_RTR3_ADD_DEC_HBW_SECTION 0x4000
8893  #define mmDCORE0_RTR3_ADD_DEC_LBW_BASE 0x415B400ull
8894  #define DCORE0_RTR3_ADD_DEC_LBW_MAX_OFFSET 0xA600
8895  #define DCORE0_RTR3_ADD_DEC_LBW_SECTION 0xA800
8896  #define mmDCORE0_RTR3_ADD_DEC_SPECIAL_BASE 0x415BE80ull
8897  #define DCORE0_RTR3_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
8898  #define DCORE0_RTR3_ADD_DEC_SPECIAL_SECTION 0x1800
8899  #define mmDCORE0_RTR3_BASE 0x415C000ull
8900  #define DCORE0_RTR3_MAX_OFFSET 0x1000
8901  #define DCORE0_RTR3_SECTION 0x3000
8902  #define mmDCORE0_RTR3_HBW_RD_RQ_LL_STAT_BASE 0x415C300ull
8903  #define DCORE0_RTR3_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8904  #define DCORE0_RTR3_HBW_RD_RQ_LL_STAT_SECTION 0x4000
8905  #define mmDCORE0_RTR3_HBW_RD_RS_LL_STAT_BASE 0x415C340ull
8906  #define DCORE0_RTR3_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8907  #define DCORE0_RTR3_HBW_RD_RS_LL_STAT_SECTION 0x4000
8908  #define mmDCORE0_RTR3_HBW_WR_RQ_LL_STAT_BASE 0x415C380ull
8909  #define DCORE0_RTR3_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8910  #define DCORE0_RTR3_HBW_WR_RQ_LL_STAT_SECTION 0x4000
8911  #define mmDCORE0_RTR3_HBW_WR_RS_LL_STAT_BASE 0x415C3C0ull
8912  #define DCORE0_RTR3_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8913  #define DCORE0_RTR3_HBW_WR_RS_LL_STAT_SECTION 0x4000
8914  #define mmDCORE0_RTR3_LBW_RD_RQ_LL_STAT_BASE 0x415C400ull
8915  #define DCORE0_RTR3_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
8916  #define DCORE0_RTR3_LBW_RD_RQ_LL_STAT_SECTION 0x4000
8917  #define mmDCORE0_RTR3_LBW_RD_RS_LL_STAT_BASE 0x415C440ull
8918  #define DCORE0_RTR3_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
8919  #define DCORE0_RTR3_LBW_RD_RS_LL_STAT_SECTION 0x4000
8920  #define mmDCORE0_RTR3_LBW_WR_RQ_LL_STAT_BASE 0x415C480ull
8921  #define DCORE0_RTR3_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
8922  #define DCORE0_RTR3_LBW_WR_RQ_LL_STAT_SECTION 0x4000
8923  #define mmDCORE0_RTR3_LBW_WR_RS_LL_STAT_BASE 0x415C4C0ull
8924  #define DCORE0_RTR3_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
8925  #define DCORE0_RTR3_LBW_WR_RS_LL_STAT_SECTION 0x4000
8926  #define mmDCORE0_RTR3_HBW_MFIFO_BASE 0x415C500ull
8927  #define DCORE0_RTR3_HBW_MFIFO_MAX_OFFSET 0x3000
8928  #define DCORE0_RTR3_HBW_MFIFO_SECTION 0x4000
8929  #define mmDCORE0_RTR3_E2E_RD_LL_STAT_BASE 0x415C540ull
8930  #define DCORE0_RTR3_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
8931  #define DCORE0_RTR3_E2E_RD_LL_STAT_SECTION 0x4000
8932  #define mmDCORE0_RTR3_E2E_WR_LL_STAT_BASE 0x415C580ull
8933  #define DCORE0_RTR3_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
8934  #define DCORE0_RTR3_E2E_WR_LL_STAT_SECTION 0x8000
8935  #define mmDCORE0_RTR3_RTR_HBW_XACT_STAT_BASE 0x415C600ull
8936  #define DCORE0_RTR3_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
8937  #define DCORE0_RTR3_RTR_HBW_XACT_STAT_SECTION 0x8000
8938  #define mmDCORE0_RTR3_RTR_LBW_XACT_STAT_BASE 0x415C680ull
8939  #define DCORE0_RTR3_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
8940  #define DCORE0_RTR3_RTR_LBW_XACT_STAT_SECTION 0x8000
8941  #define mmDCORE0_RTR3_RTR_E2E_XACT_STAT_BASE 0x415C700ull
8942  #define DCORE0_RTR3_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
8943  #define DCORE0_RTR3_RTR_E2E_XACT_STAT_SECTION 0x7800
8944  #define mmDCORE0_RTR3_SPECIAL_BASE 0x415CE80ull
8945  #define DCORE0_RTR3_SPECIAL_MAX_OFFSET 0x1800
8946  #define DCORE0_RTR3_SPECIAL_SECTION 0x1800
8947  #define mmDCORE0_RTR3_DBG_ADDR_BASE 0x415D000ull
8948  #define DCORE0_RTR3_DBG_ADDR_MAX_OFFSET 0x1000
8949  #define DCORE0_RTR3_DBG_ADDR_SECTION 0xE800
8950  #define mmDCORE0_RTR3_DBG_ADDR_SPECIAL_BASE 0x415DE80ull
8951  #define DCORE0_RTR3_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
8952  #define DCORE0_RTR3_DBG_ADDR_SPECIAL_SECTION 0x2180
8953  #define mmDCORE0_RTR4_CTRL_BASE 0x4160000ull
8954  #define DCORE0_RTR4_CTRL_MAX_OFFSET 0x1000
8955  #define DCORE0_RTR4_CTRL_SECTION 0xE800
8956  #define mmDCORE0_RTR4_CTRL_SPECIAL_BASE 0x4160E80ull
8957  #define DCORE0_RTR4_CTRL_SPECIAL_MAX_OFFSET 0x1800
8958  #define DCORE0_RTR4_CTRL_SPECIAL_SECTION 0x1800
8959  #define mmDCORE0_RTR4_H3_BASE 0x4161000ull
8960  #define DCORE0_RTR4_H3_MAX_OFFSET 0x1000
8961  #define DCORE0_RTR4_H3_SECTION 0xE800
8962  #define mmDCORE0_RTR4_H3_SPECIAL_BASE 0x4161E80ull
8963  #define DCORE0_RTR4_H3_SPECIAL_MAX_OFFSET 0x1800
8964  #define DCORE0_RTR4_H3_SPECIAL_SECTION 0x1800
8965  #define mmDCORE0_RTR4_MSTR_IF_RR_SHRD_HBW_BASE 0x4162000ull
8966  #define DCORE0_RTR4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
8967  #define DCORE0_RTR4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
8968  #define mmDCORE0_RTR4_MSTR_IF_RR_PRVT_HBW_BASE 0x4162200ull
8969  #define DCORE0_RTR4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
8970  #define DCORE0_RTR4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
8971  #define mmDCORE0_RTR4_MSTR_IF_RR_SHRD_LBW_BASE 0x4162400ull
8972  #define DCORE0_RTR4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
8973  #define DCORE0_RTR4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
8974  #define mmDCORE0_RTR4_MSTR_IF_RR_PRVT_LBW_BASE 0x4162600ull
8975  #define DCORE0_RTR4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
8976  #define DCORE0_RTR4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
8977  #define mmDCORE0_RTR4_MSTR_IF_E2E_CRDT_BASE 0x4162800ull
8978  #define DCORE0_RTR4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
8979  #define DCORE0_RTR4_MSTR_IF_E2E_CRDT_SECTION 0x2800
8980  #define mmDCORE0_RTR4_MSTR_IF_AXUSER_BASE 0x4162A80ull
8981  #define DCORE0_RTR4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
8982  #define DCORE0_RTR4_MSTR_IF_AXUSER_SECTION 0x8000
8983  #define mmDCORE0_RTR4_MSTR_IF_DBG_HBW_BASE 0x4162B00ull
8984  #define DCORE0_RTR4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
8985  #define DCORE0_RTR4_MSTR_IF_DBG_HBW_SECTION 0x8000
8986  #define mmDCORE0_RTR4_MSTR_IF_DBG_LBW_BASE 0x4162B80ull
8987  #define DCORE0_RTR4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
8988  #define DCORE0_RTR4_MSTR_IF_DBG_LBW_SECTION 0x8000
8989  #define mmDCORE0_RTR4_MSTR_IF_CORE_HBW_BASE 0x4162C00ull
8990  #define DCORE0_RTR4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
8991  #define DCORE0_RTR4_MSTR_IF_CORE_HBW_SECTION 0x1800
8992  #define mmDCORE0_RTR4_MSTR_IF_CORE_LBW_BASE 0x4162D80ull
8993  #define DCORE0_RTR4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
8994  #define DCORE0_RTR4_MSTR_IF_CORE_LBW_SECTION 0x1000
8995  #define mmDCORE0_RTR4_MSTR_IF_SPECIAL_BASE 0x4162E80ull
8996  #define DCORE0_RTR4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
8997  #define DCORE0_RTR4_MSTR_IF_SPECIAL_SECTION 0x1800
8998  #define mmDCORE0_RTR4_ADD_DEC_HBW_BASE 0x4163000ull
8999  #define DCORE0_RTR4_ADD_DEC_HBW_MAX_OFFSET 0x4000
9000  #define DCORE0_RTR4_ADD_DEC_HBW_SECTION 0x4000
9001  #define mmDCORE0_RTR4_ADD_DEC_LBW_BASE 0x4163400ull
9002  #define DCORE0_RTR4_ADD_DEC_LBW_MAX_OFFSET 0xA600
9003  #define DCORE0_RTR4_ADD_DEC_LBW_SECTION 0xA800
9004  #define mmDCORE0_RTR4_ADD_DEC_SPECIAL_BASE 0x4163E80ull
9005  #define DCORE0_RTR4_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
9006  #define DCORE0_RTR4_ADD_DEC_SPECIAL_SECTION 0x1800
9007  #define mmDCORE0_RTR4_BASE 0x4164000ull
9008  #define DCORE0_RTR4_MAX_OFFSET 0x1000
9009  #define DCORE0_RTR4_SECTION 0x3000
9010  #define mmDCORE0_RTR4_HBW_RD_RQ_LL_STAT_BASE 0x4164300ull
9011  #define DCORE0_RTR4_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9012  #define DCORE0_RTR4_HBW_RD_RQ_LL_STAT_SECTION 0x4000
9013  #define mmDCORE0_RTR4_HBW_RD_RS_LL_STAT_BASE 0x4164340ull
9014  #define DCORE0_RTR4_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9015  #define DCORE0_RTR4_HBW_RD_RS_LL_STAT_SECTION 0x4000
9016  #define mmDCORE0_RTR4_HBW_WR_RQ_LL_STAT_BASE 0x4164380ull
9017  #define DCORE0_RTR4_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9018  #define DCORE0_RTR4_HBW_WR_RQ_LL_STAT_SECTION 0x4000
9019  #define mmDCORE0_RTR4_HBW_WR_RS_LL_STAT_BASE 0x41643C0ull
9020  #define DCORE0_RTR4_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9021  #define DCORE0_RTR4_HBW_WR_RS_LL_STAT_SECTION 0x4000
9022  #define mmDCORE0_RTR4_LBW_RD_RQ_LL_STAT_BASE 0x4164400ull
9023  #define DCORE0_RTR4_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9024  #define DCORE0_RTR4_LBW_RD_RQ_LL_STAT_SECTION 0x4000
9025  #define mmDCORE0_RTR4_LBW_RD_RS_LL_STAT_BASE 0x4164440ull
9026  #define DCORE0_RTR4_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9027  #define DCORE0_RTR4_LBW_RD_RS_LL_STAT_SECTION 0x4000
9028  #define mmDCORE0_RTR4_LBW_WR_RQ_LL_STAT_BASE 0x4164480ull
9029  #define DCORE0_RTR4_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9030  #define DCORE0_RTR4_LBW_WR_RQ_LL_STAT_SECTION 0x4000
9031  #define mmDCORE0_RTR4_LBW_WR_RS_LL_STAT_BASE 0x41644C0ull
9032  #define DCORE0_RTR4_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9033  #define DCORE0_RTR4_LBW_WR_RS_LL_STAT_SECTION 0x4000
9034  #define mmDCORE0_RTR4_HBW_MFIFO_BASE 0x4164500ull
9035  #define DCORE0_RTR4_HBW_MFIFO_MAX_OFFSET 0x3000
9036  #define DCORE0_RTR4_HBW_MFIFO_SECTION 0x4000
9037  #define mmDCORE0_RTR4_E2E_RD_LL_STAT_BASE 0x4164540ull
9038  #define DCORE0_RTR4_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
9039  #define DCORE0_RTR4_E2E_RD_LL_STAT_SECTION 0x4000
9040  #define mmDCORE0_RTR4_E2E_WR_LL_STAT_BASE 0x4164580ull
9041  #define DCORE0_RTR4_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
9042  #define DCORE0_RTR4_E2E_WR_LL_STAT_SECTION 0x8000
9043  #define mmDCORE0_RTR4_RTR_HBW_XACT_STAT_BASE 0x4164600ull
9044  #define DCORE0_RTR4_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
9045  #define DCORE0_RTR4_RTR_HBW_XACT_STAT_SECTION 0x8000
9046  #define mmDCORE0_RTR4_RTR_LBW_XACT_STAT_BASE 0x4164680ull
9047  #define DCORE0_RTR4_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
9048  #define DCORE0_RTR4_RTR_LBW_XACT_STAT_SECTION 0x8000
9049  #define mmDCORE0_RTR4_RTR_E2E_XACT_STAT_BASE 0x4164700ull
9050  #define DCORE0_RTR4_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
9051  #define DCORE0_RTR4_RTR_E2E_XACT_STAT_SECTION 0x7800
9052  #define mmDCORE0_RTR4_SPECIAL_BASE 0x4164E80ull
9053  #define DCORE0_RTR4_SPECIAL_MAX_OFFSET 0x1800
9054  #define DCORE0_RTR4_SPECIAL_SECTION 0x1800
9055  #define mmDCORE0_RTR4_DBG_ADDR_BASE 0x4165000ull
9056  #define DCORE0_RTR4_DBG_ADDR_MAX_OFFSET 0x1000
9057  #define DCORE0_RTR4_DBG_ADDR_SECTION 0xE800
9058  #define mmDCORE0_RTR4_DBG_ADDR_SPECIAL_BASE 0x4165E80ull
9059  #define DCORE0_RTR4_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
9060  #define DCORE0_RTR4_DBG_ADDR_SPECIAL_SECTION 0x2180
9061  #define mmDCORE0_RTR5_CTRL_BASE 0x4168000ull
9062  #define DCORE0_RTR5_CTRL_MAX_OFFSET 0x1000
9063  #define DCORE0_RTR5_CTRL_SECTION 0xE800
9064  #define mmDCORE0_RTR5_CTRL_SPECIAL_BASE 0x4168E80ull
9065  #define DCORE0_RTR5_CTRL_SPECIAL_MAX_OFFSET 0x1800
9066  #define DCORE0_RTR5_CTRL_SPECIAL_SECTION 0x1800
9067  #define mmDCORE0_RTR5_H3_BASE 0x4169000ull
9068  #define DCORE0_RTR5_H3_MAX_OFFSET 0x1000
9069  #define DCORE0_RTR5_H3_SECTION 0xE800
9070  #define mmDCORE0_RTR5_H3_SPECIAL_BASE 0x4169E80ull
9071  #define DCORE0_RTR5_H3_SPECIAL_MAX_OFFSET 0x1800
9072  #define DCORE0_RTR5_H3_SPECIAL_SECTION 0x1800
9073  #define mmDCORE0_RTR5_MSTR_IF_RR_SHRD_HBW_BASE 0x416A000ull
9074  #define DCORE0_RTR5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
9075  #define DCORE0_RTR5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
9076  #define mmDCORE0_RTR5_MSTR_IF_RR_PRVT_HBW_BASE 0x416A200ull
9077  #define DCORE0_RTR5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
9078  #define DCORE0_RTR5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
9079  #define mmDCORE0_RTR5_MSTR_IF_RR_SHRD_LBW_BASE 0x416A400ull
9080  #define DCORE0_RTR5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
9081  #define DCORE0_RTR5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
9082  #define mmDCORE0_RTR5_MSTR_IF_RR_PRVT_LBW_BASE 0x416A600ull
9083  #define DCORE0_RTR5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
9084  #define DCORE0_RTR5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
9085  #define mmDCORE0_RTR5_MSTR_IF_E2E_CRDT_BASE 0x416A800ull
9086  #define DCORE0_RTR5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
9087  #define DCORE0_RTR5_MSTR_IF_E2E_CRDT_SECTION 0x2800
9088  #define mmDCORE0_RTR5_MSTR_IF_AXUSER_BASE 0x416AA80ull
9089  #define DCORE0_RTR5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
9090  #define DCORE0_RTR5_MSTR_IF_AXUSER_SECTION 0x8000
9091  #define mmDCORE0_RTR5_MSTR_IF_DBG_HBW_BASE 0x416AB00ull
9092  #define DCORE0_RTR5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
9093  #define DCORE0_RTR5_MSTR_IF_DBG_HBW_SECTION 0x8000
9094  #define mmDCORE0_RTR5_MSTR_IF_DBG_LBW_BASE 0x416AB80ull
9095  #define DCORE0_RTR5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
9096  #define DCORE0_RTR5_MSTR_IF_DBG_LBW_SECTION 0x8000
9097  #define mmDCORE0_RTR5_MSTR_IF_CORE_HBW_BASE 0x416AC00ull
9098  #define DCORE0_RTR5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
9099  #define DCORE0_RTR5_MSTR_IF_CORE_HBW_SECTION 0x1800
9100  #define mmDCORE0_RTR5_MSTR_IF_CORE_LBW_BASE 0x416AD80ull
9101  #define DCORE0_RTR5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
9102  #define DCORE0_RTR5_MSTR_IF_CORE_LBW_SECTION 0x1000
9103  #define mmDCORE0_RTR5_MSTR_IF_SPECIAL_BASE 0x416AE80ull
9104  #define DCORE0_RTR5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
9105  #define DCORE0_RTR5_MSTR_IF_SPECIAL_SECTION 0x1800
9106  #define mmDCORE0_RTR5_ADD_DEC_HBW_BASE 0x416B000ull
9107  #define DCORE0_RTR5_ADD_DEC_HBW_MAX_OFFSET 0x4000
9108  #define DCORE0_RTR5_ADD_DEC_HBW_SECTION 0x4000
9109  #define mmDCORE0_RTR5_ADD_DEC_LBW_BASE 0x416B400ull
9110  #define DCORE0_RTR5_ADD_DEC_LBW_MAX_OFFSET 0xA600
9111  #define DCORE0_RTR5_ADD_DEC_LBW_SECTION 0xA800
9112  #define mmDCORE0_RTR5_ADD_DEC_SPECIAL_BASE 0x416BE80ull
9113  #define DCORE0_RTR5_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
9114  #define DCORE0_RTR5_ADD_DEC_SPECIAL_SECTION 0x1800
9115  #define mmDCORE0_RTR5_BASE 0x416C000ull
9116  #define DCORE0_RTR5_MAX_OFFSET 0x1000
9117  #define DCORE0_RTR5_SECTION 0x3000
9118  #define mmDCORE0_RTR5_HBW_RD_RQ_LL_STAT_BASE 0x416C300ull
9119  #define DCORE0_RTR5_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9120  #define DCORE0_RTR5_HBW_RD_RQ_LL_STAT_SECTION 0x4000
9121  #define mmDCORE0_RTR5_HBW_RD_RS_LL_STAT_BASE 0x416C340ull
9122  #define DCORE0_RTR5_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9123  #define DCORE0_RTR5_HBW_RD_RS_LL_STAT_SECTION 0x4000
9124  #define mmDCORE0_RTR5_HBW_WR_RQ_LL_STAT_BASE 0x416C380ull
9125  #define DCORE0_RTR5_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9126  #define DCORE0_RTR5_HBW_WR_RQ_LL_STAT_SECTION 0x4000
9127  #define mmDCORE0_RTR5_HBW_WR_RS_LL_STAT_BASE 0x416C3C0ull
9128  #define DCORE0_RTR5_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9129  #define DCORE0_RTR5_HBW_WR_RS_LL_STAT_SECTION 0x4000
9130  #define mmDCORE0_RTR5_LBW_RD_RQ_LL_STAT_BASE 0x416C400ull
9131  #define DCORE0_RTR5_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9132  #define DCORE0_RTR5_LBW_RD_RQ_LL_STAT_SECTION 0x4000
9133  #define mmDCORE0_RTR5_LBW_RD_RS_LL_STAT_BASE 0x416C440ull
9134  #define DCORE0_RTR5_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9135  #define DCORE0_RTR5_LBW_RD_RS_LL_STAT_SECTION 0x4000
9136  #define mmDCORE0_RTR5_LBW_WR_RQ_LL_STAT_BASE 0x416C480ull
9137  #define DCORE0_RTR5_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9138  #define DCORE0_RTR5_LBW_WR_RQ_LL_STAT_SECTION 0x4000
9139  #define mmDCORE0_RTR5_LBW_WR_RS_LL_STAT_BASE 0x416C4C0ull
9140  #define DCORE0_RTR5_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9141  #define DCORE0_RTR5_LBW_WR_RS_LL_STAT_SECTION 0x4000
9142  #define mmDCORE0_RTR5_HBW_MFIFO_BASE 0x416C500ull
9143  #define DCORE0_RTR5_HBW_MFIFO_MAX_OFFSET 0x3000
9144  #define DCORE0_RTR5_HBW_MFIFO_SECTION 0x4000
9145  #define mmDCORE0_RTR5_E2E_RD_LL_STAT_BASE 0x416C540ull
9146  #define DCORE0_RTR5_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
9147  #define DCORE0_RTR5_E2E_RD_LL_STAT_SECTION 0x4000
9148  #define mmDCORE0_RTR5_E2E_WR_LL_STAT_BASE 0x416C580ull
9149  #define DCORE0_RTR5_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
9150  #define DCORE0_RTR5_E2E_WR_LL_STAT_SECTION 0x8000
9151  #define mmDCORE0_RTR5_RTR_HBW_XACT_STAT_BASE 0x416C600ull
9152  #define DCORE0_RTR5_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
9153  #define DCORE0_RTR5_RTR_HBW_XACT_STAT_SECTION 0x8000
9154  #define mmDCORE0_RTR5_RTR_LBW_XACT_STAT_BASE 0x416C680ull
9155  #define DCORE0_RTR5_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
9156  #define DCORE0_RTR5_RTR_LBW_XACT_STAT_SECTION 0x8000
9157  #define mmDCORE0_RTR5_RTR_E2E_XACT_STAT_BASE 0x416C700ull
9158  #define DCORE0_RTR5_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
9159  #define DCORE0_RTR5_RTR_E2E_XACT_STAT_SECTION 0x7800
9160  #define mmDCORE0_RTR5_SPECIAL_BASE 0x416CE80ull
9161  #define DCORE0_RTR5_SPECIAL_MAX_OFFSET 0x1800
9162  #define DCORE0_RTR5_SPECIAL_SECTION 0x1800
9163  #define mmDCORE0_RTR5_DBG_ADDR_BASE 0x416D000ull
9164  #define DCORE0_RTR5_DBG_ADDR_MAX_OFFSET 0x1000
9165  #define DCORE0_RTR5_DBG_ADDR_SECTION 0xE800
9166  #define mmDCORE0_RTR5_DBG_ADDR_SPECIAL_BASE 0x416DE80ull
9167  #define DCORE0_RTR5_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
9168  #define DCORE0_RTR5_DBG_ADDR_SPECIAL_SECTION 0x2180
9169  #define mmDCORE0_RTR6_CTRL_BASE 0x4170000ull
9170  #define DCORE0_RTR6_CTRL_MAX_OFFSET 0x1000
9171  #define DCORE0_RTR6_CTRL_SECTION 0xE800
9172  #define mmDCORE0_RTR6_CTRL_SPECIAL_BASE 0x4170E80ull
9173  #define DCORE0_RTR6_CTRL_SPECIAL_MAX_OFFSET 0x1800
9174  #define DCORE0_RTR6_CTRL_SPECIAL_SECTION 0x1800
9175  #define mmDCORE0_RTR6_H3_BASE 0x4171000ull
9176  #define DCORE0_RTR6_H3_MAX_OFFSET 0x1000
9177  #define DCORE0_RTR6_H3_SECTION 0xE800
9178  #define mmDCORE0_RTR6_H3_SPECIAL_BASE 0x4171E80ull
9179  #define DCORE0_RTR6_H3_SPECIAL_MAX_OFFSET 0x1800
9180  #define DCORE0_RTR6_H3_SPECIAL_SECTION 0x1800
9181  #define mmDCORE0_RTR6_MSTR_IF_RR_SHRD_HBW_BASE 0x4172000ull
9182  #define DCORE0_RTR6_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
9183  #define DCORE0_RTR6_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
9184  #define mmDCORE0_RTR6_MSTR_IF_RR_PRVT_HBW_BASE 0x4172200ull
9185  #define DCORE0_RTR6_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
9186  #define DCORE0_RTR6_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
9187  #define mmDCORE0_RTR6_MSTR_IF_RR_SHRD_LBW_BASE 0x4172400ull
9188  #define DCORE0_RTR6_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
9189  #define DCORE0_RTR6_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
9190  #define mmDCORE0_RTR6_MSTR_IF_RR_PRVT_LBW_BASE 0x4172600ull
9191  #define DCORE0_RTR6_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
9192  #define DCORE0_RTR6_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
9193  #define mmDCORE0_RTR6_MSTR_IF_E2E_CRDT_BASE 0x4172800ull
9194  #define DCORE0_RTR6_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
9195  #define DCORE0_RTR6_MSTR_IF_E2E_CRDT_SECTION 0x2800
9196  #define mmDCORE0_RTR6_MSTR_IF_AXUSER_BASE 0x4172A80ull
9197  #define DCORE0_RTR6_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
9198  #define DCORE0_RTR6_MSTR_IF_AXUSER_SECTION 0x8000
9199  #define mmDCORE0_RTR6_MSTR_IF_DBG_HBW_BASE 0x4172B00ull
9200  #define DCORE0_RTR6_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
9201  #define DCORE0_RTR6_MSTR_IF_DBG_HBW_SECTION 0x8000
9202  #define mmDCORE0_RTR6_MSTR_IF_DBG_LBW_BASE 0x4172B80ull
9203  #define DCORE0_RTR6_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
9204  #define DCORE0_RTR6_MSTR_IF_DBG_LBW_SECTION 0x8000
9205  #define mmDCORE0_RTR6_MSTR_IF_CORE_HBW_BASE 0x4172C00ull
9206  #define DCORE0_RTR6_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
9207  #define DCORE0_RTR6_MSTR_IF_CORE_HBW_SECTION 0x1800
9208  #define mmDCORE0_RTR6_MSTR_IF_CORE_LBW_BASE 0x4172D80ull
9209  #define DCORE0_RTR6_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
9210  #define DCORE0_RTR6_MSTR_IF_CORE_LBW_SECTION 0x1000
9211  #define mmDCORE0_RTR6_MSTR_IF_SPECIAL_BASE 0x4172E80ull
9212  #define DCORE0_RTR6_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
9213  #define DCORE0_RTR6_MSTR_IF_SPECIAL_SECTION 0x1800
9214  #define mmDCORE0_RTR6_ADD_DEC_HBW_BASE 0x4173000ull
9215  #define DCORE0_RTR6_ADD_DEC_HBW_MAX_OFFSET 0x4000
9216  #define DCORE0_RTR6_ADD_DEC_HBW_SECTION 0x4000
9217  #define mmDCORE0_RTR6_ADD_DEC_LBW_BASE 0x4173400ull
9218  #define DCORE0_RTR6_ADD_DEC_LBW_MAX_OFFSET 0xA600
9219  #define DCORE0_RTR6_ADD_DEC_LBW_SECTION 0xA800
9220  #define mmDCORE0_RTR6_ADD_DEC_SPECIAL_BASE 0x4173E80ull
9221  #define DCORE0_RTR6_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
9222  #define DCORE0_RTR6_ADD_DEC_SPECIAL_SECTION 0x1800
9223  #define mmDCORE0_RTR6_BASE 0x4174000ull
9224  #define DCORE0_RTR6_MAX_OFFSET 0x1000
9225  #define DCORE0_RTR6_SECTION 0x3000
9226  #define mmDCORE0_RTR6_HBW_RD_RQ_LL_STAT_BASE 0x4174300ull
9227  #define DCORE0_RTR6_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9228  #define DCORE0_RTR6_HBW_RD_RQ_LL_STAT_SECTION 0x4000
9229  #define mmDCORE0_RTR6_HBW_RD_RS_LL_STAT_BASE 0x4174340ull
9230  #define DCORE0_RTR6_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9231  #define DCORE0_RTR6_HBW_RD_RS_LL_STAT_SECTION 0x4000
9232  #define mmDCORE0_RTR6_HBW_WR_RQ_LL_STAT_BASE 0x4174380ull
9233  #define DCORE0_RTR6_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9234  #define DCORE0_RTR6_HBW_WR_RQ_LL_STAT_SECTION 0x4000
9235  #define mmDCORE0_RTR6_HBW_WR_RS_LL_STAT_BASE 0x41743C0ull
9236  #define DCORE0_RTR6_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9237  #define DCORE0_RTR6_HBW_WR_RS_LL_STAT_SECTION 0x4000
9238  #define mmDCORE0_RTR6_LBW_RD_RQ_LL_STAT_BASE 0x4174400ull
9239  #define DCORE0_RTR6_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9240  #define DCORE0_RTR6_LBW_RD_RQ_LL_STAT_SECTION 0x4000
9241  #define mmDCORE0_RTR6_LBW_RD_RS_LL_STAT_BASE 0x4174440ull
9242  #define DCORE0_RTR6_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9243  #define DCORE0_RTR6_LBW_RD_RS_LL_STAT_SECTION 0x4000
9244  #define mmDCORE0_RTR6_LBW_WR_RQ_LL_STAT_BASE 0x4174480ull
9245  #define DCORE0_RTR6_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9246  #define DCORE0_RTR6_LBW_WR_RQ_LL_STAT_SECTION 0x4000
9247  #define mmDCORE0_RTR6_LBW_WR_RS_LL_STAT_BASE 0x41744C0ull
9248  #define DCORE0_RTR6_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9249  #define DCORE0_RTR6_LBW_WR_RS_LL_STAT_SECTION 0x4000
9250  #define mmDCORE0_RTR6_HBW_MFIFO_BASE 0x4174500ull
9251  #define DCORE0_RTR6_HBW_MFIFO_MAX_OFFSET 0x3000
9252  #define DCORE0_RTR6_HBW_MFIFO_SECTION 0x4000
9253  #define mmDCORE0_RTR6_E2E_RD_LL_STAT_BASE 0x4174540ull
9254  #define DCORE0_RTR6_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
9255  #define DCORE0_RTR6_E2E_RD_LL_STAT_SECTION 0x4000
9256  #define mmDCORE0_RTR6_E2E_WR_LL_STAT_BASE 0x4174580ull
9257  #define DCORE0_RTR6_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
9258  #define DCORE0_RTR6_E2E_WR_LL_STAT_SECTION 0x8000
9259  #define mmDCORE0_RTR6_RTR_HBW_XACT_STAT_BASE 0x4174600ull
9260  #define DCORE0_RTR6_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
9261  #define DCORE0_RTR6_RTR_HBW_XACT_STAT_SECTION 0x8000
9262  #define mmDCORE0_RTR6_RTR_LBW_XACT_STAT_BASE 0x4174680ull
9263  #define DCORE0_RTR6_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
9264  #define DCORE0_RTR6_RTR_LBW_XACT_STAT_SECTION 0x8000
9265  #define mmDCORE0_RTR6_RTR_E2E_XACT_STAT_BASE 0x4174700ull
9266  #define DCORE0_RTR6_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
9267  #define DCORE0_RTR6_RTR_E2E_XACT_STAT_SECTION 0x7800
9268  #define mmDCORE0_RTR6_SPECIAL_BASE 0x4174E80ull
9269  #define DCORE0_RTR6_SPECIAL_MAX_OFFSET 0x1800
9270  #define DCORE0_RTR6_SPECIAL_SECTION 0x1800
9271  #define mmDCORE0_RTR6_DBG_ADDR_BASE 0x4175000ull
9272  #define DCORE0_RTR6_DBG_ADDR_MAX_OFFSET 0x1000
9273  #define DCORE0_RTR6_DBG_ADDR_SECTION 0xE800
9274  #define mmDCORE0_RTR6_DBG_ADDR_SPECIAL_BASE 0x4175E80ull
9275  #define DCORE0_RTR6_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
9276  #define DCORE0_RTR6_DBG_ADDR_SPECIAL_SECTION 0x2180
9277  #define mmDCORE0_RTR7_CTRL_BASE 0x4178000ull
9278  #define DCORE0_RTR7_CTRL_MAX_OFFSET 0x1000
9279  #define DCORE0_RTR7_CTRL_SECTION 0xE800
9280  #define mmDCORE0_RTR7_CTRL_SPECIAL_BASE 0x4178E80ull
9281  #define DCORE0_RTR7_CTRL_SPECIAL_MAX_OFFSET 0x1800
9282  #define DCORE0_RTR7_CTRL_SPECIAL_SECTION 0x1800
9283  #define mmDCORE0_RTR7_H3_BASE 0x4179000ull
9284  #define DCORE0_RTR7_H3_MAX_OFFSET 0x1000
9285  #define DCORE0_RTR7_H3_SECTION 0xE800
9286  #define mmDCORE0_RTR7_H3_SPECIAL_BASE 0x4179E80ull
9287  #define DCORE0_RTR7_H3_SPECIAL_MAX_OFFSET 0x1800
9288  #define DCORE0_RTR7_H3_SPECIAL_SECTION 0x1800
9289  #define mmDCORE0_RTR7_MSTR_IF_RR_SHRD_HBW_BASE 0x417A000ull
9290  #define DCORE0_RTR7_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
9291  #define DCORE0_RTR7_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
9292  #define mmDCORE0_RTR7_MSTR_IF_RR_PRVT_HBW_BASE 0x417A200ull
9293  #define DCORE0_RTR7_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
9294  #define DCORE0_RTR7_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
9295  #define mmDCORE0_RTR7_MSTR_IF_RR_SHRD_LBW_BASE 0x417A400ull
9296  #define DCORE0_RTR7_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
9297  #define DCORE0_RTR7_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
9298  #define mmDCORE0_RTR7_MSTR_IF_RR_PRVT_LBW_BASE 0x417A600ull
9299  #define DCORE0_RTR7_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
9300  #define DCORE0_RTR7_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
9301  #define mmDCORE0_RTR7_MSTR_IF_E2E_CRDT_BASE 0x417A800ull
9302  #define DCORE0_RTR7_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
9303  #define DCORE0_RTR7_MSTR_IF_E2E_CRDT_SECTION 0x2800
9304  #define mmDCORE0_RTR7_MSTR_IF_AXUSER_BASE 0x417AA80ull
9305  #define DCORE0_RTR7_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
9306  #define DCORE0_RTR7_MSTR_IF_AXUSER_SECTION 0x8000
9307  #define mmDCORE0_RTR7_MSTR_IF_DBG_HBW_BASE 0x417AB00ull
9308  #define DCORE0_RTR7_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
9309  #define DCORE0_RTR7_MSTR_IF_DBG_HBW_SECTION 0x8000
9310  #define mmDCORE0_RTR7_MSTR_IF_DBG_LBW_BASE 0x417AB80ull
9311  #define DCORE0_RTR7_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
9312  #define DCORE0_RTR7_MSTR_IF_DBG_LBW_SECTION 0x8000
9313  #define mmDCORE0_RTR7_MSTR_IF_CORE_HBW_BASE 0x417AC00ull
9314  #define DCORE0_RTR7_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
9315  #define DCORE0_RTR7_MSTR_IF_CORE_HBW_SECTION 0x1800
9316  #define mmDCORE0_RTR7_MSTR_IF_CORE_LBW_BASE 0x417AD80ull
9317  #define DCORE0_RTR7_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
9318  #define DCORE0_RTR7_MSTR_IF_CORE_LBW_SECTION 0x1000
9319  #define mmDCORE0_RTR7_MSTR_IF_SPECIAL_BASE 0x417AE80ull
9320  #define DCORE0_RTR7_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
9321  #define DCORE0_RTR7_MSTR_IF_SPECIAL_SECTION 0x1800
9322  #define mmDCORE0_RTR7_ADD_DEC_HBW_BASE 0x417B000ull
9323  #define DCORE0_RTR7_ADD_DEC_HBW_MAX_OFFSET 0x4000
9324  #define DCORE0_RTR7_ADD_DEC_HBW_SECTION 0x4000
9325  #define mmDCORE0_RTR7_ADD_DEC_LBW_BASE 0x417B400ull
9326  #define DCORE0_RTR7_ADD_DEC_LBW_MAX_OFFSET 0xA600
9327  #define DCORE0_RTR7_ADD_DEC_LBW_SECTION 0xA800
9328  #define mmDCORE0_RTR7_ADD_DEC_SPECIAL_BASE 0x417BE80ull
9329  #define DCORE0_RTR7_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
9330  #define DCORE0_RTR7_ADD_DEC_SPECIAL_SECTION 0x1800
9331  #define mmDCORE0_RTR7_BASE 0x417C000ull
9332  #define DCORE0_RTR7_MAX_OFFSET 0x1000
9333  #define DCORE0_RTR7_SECTION 0x3000
9334  #define mmDCORE0_RTR7_HBW_RD_RQ_LL_STAT_BASE 0x417C300ull
9335  #define DCORE0_RTR7_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9336  #define DCORE0_RTR7_HBW_RD_RQ_LL_STAT_SECTION 0x4000
9337  #define mmDCORE0_RTR7_HBW_RD_RS_LL_STAT_BASE 0x417C340ull
9338  #define DCORE0_RTR7_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9339  #define DCORE0_RTR7_HBW_RD_RS_LL_STAT_SECTION 0x4000
9340  #define mmDCORE0_RTR7_HBW_WR_RQ_LL_STAT_BASE 0x417C380ull
9341  #define DCORE0_RTR7_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9342  #define DCORE0_RTR7_HBW_WR_RQ_LL_STAT_SECTION 0x4000
9343  #define mmDCORE0_RTR7_HBW_WR_RS_LL_STAT_BASE 0x417C3C0ull
9344  #define DCORE0_RTR7_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9345  #define DCORE0_RTR7_HBW_WR_RS_LL_STAT_SECTION 0x4000
9346  #define mmDCORE0_RTR7_LBW_RD_RQ_LL_STAT_BASE 0x417C400ull
9347  #define DCORE0_RTR7_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
9348  #define DCORE0_RTR7_LBW_RD_RQ_LL_STAT_SECTION 0x4000
9349  #define mmDCORE0_RTR7_LBW_RD_RS_LL_STAT_BASE 0x417C440ull
9350  #define DCORE0_RTR7_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
9351  #define DCORE0_RTR7_LBW_RD_RS_LL_STAT_SECTION 0x4000
9352  #define mmDCORE0_RTR7_LBW_WR_RQ_LL_STAT_BASE 0x417C480ull
9353  #define DCORE0_RTR7_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
9354  #define DCORE0_RTR7_LBW_WR_RQ_LL_STAT_SECTION 0x4000
9355  #define mmDCORE0_RTR7_LBW_WR_RS_LL_STAT_BASE 0x417C4C0ull
9356  #define DCORE0_RTR7_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
9357  #define DCORE0_RTR7_LBW_WR_RS_LL_STAT_SECTION 0x4000
9358  #define mmDCORE0_RTR7_HBW_MFIFO_BASE 0x417C500ull
9359  #define DCORE0_RTR7_HBW_MFIFO_MAX_OFFSET 0x3000
9360  #define DCORE0_RTR7_HBW_MFIFO_SECTION 0x4000
9361  #define mmDCORE0_RTR7_E2E_RD_LL_STAT_BASE 0x417C540ull
9362  #define DCORE0_RTR7_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
9363  #define DCORE0_RTR7_E2E_RD_LL_STAT_SECTION 0x4000
9364  #define mmDCORE0_RTR7_E2E_WR_LL_STAT_BASE 0x417C580ull
9365  #define DCORE0_RTR7_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
9366  #define DCORE0_RTR7_E2E_WR_LL_STAT_SECTION 0x8000
9367  #define mmDCORE0_RTR7_RTR_HBW_XACT_STAT_BASE 0x417C600ull
9368  #define DCORE0_RTR7_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
9369  #define DCORE0_RTR7_RTR_HBW_XACT_STAT_SECTION 0x8000
9370  #define mmDCORE0_RTR7_RTR_LBW_XACT_STAT_BASE 0x417C680ull
9371  #define DCORE0_RTR7_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
9372  #define DCORE0_RTR7_RTR_LBW_XACT_STAT_SECTION 0x8000
9373  #define mmDCORE0_RTR7_RTR_E2E_XACT_STAT_BASE 0x417C700ull
9374  #define DCORE0_RTR7_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
9375  #define DCORE0_RTR7_RTR_E2E_XACT_STAT_SECTION 0x7800
9376  #define mmDCORE0_RTR7_SPECIAL_BASE 0x417CE80ull
9377  #define DCORE0_RTR7_SPECIAL_MAX_OFFSET 0x1800
9378  #define DCORE0_RTR7_SPECIAL_SECTION 0x1800
9379  #define mmDCORE0_RTR7_DBG_ADDR_BASE 0x417D000ull
9380  #define DCORE0_RTR7_DBG_ADDR_MAX_OFFSET 0x1000
9381  #define DCORE0_RTR7_DBG_ADDR_SECTION 0xE800
9382  #define mmDCORE0_RTR7_DBG_ADDR_SPECIAL_BASE 0x417DE80ull
9383  #define DCORE0_RTR7_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
9384  #define DCORE0_RTR7_DBG_ADDR_SPECIAL_SECTION 0x2180
9385  #define mmDCORE0_SRAM0_BANK_BASE 0x4180000ull
9386  #define DCORE0_SRAM0_BANK_MAX_OFFSET 0x1000
9387  #define DCORE0_SRAM0_BANK_SECTION 0xE800
9388  #define mmDCORE0_SRAM0_BANK_SPECIAL_BASE 0x4180E80ull
9389  #define DCORE0_SRAM0_BANK_SPECIAL_MAX_OFFSET 0x1800
9390  #define DCORE0_SRAM0_BANK_SPECIAL_SECTION 0x1800
9391  #define mmDCORE0_SRAM0_RTR_BASE 0x4181000ull
9392  #define DCORE0_SRAM0_RTR_MAX_OFFSET 0x1000
9393  #define DCORE0_SRAM0_RTR_SECTION 0xE800
9394  #define mmDCORE0_SRAM0_RTR_SPECIAL_BASE 0x4181E80ull
9395  #define DCORE0_SRAM0_RTR_SPECIAL_MAX_OFFSET 0x1800
9396  #define DCORE0_SRAM0_RTR_SPECIAL_SECTION 0x1800
9397  #define mmDCORE0_SRAM0_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4182000ull
9398  #define DCORE0_SRAM0_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9399  #define DCORE0_SRAM0_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9400  #define mmDCORE0_SRAM0_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4182100ull
9401  #define DCORE0_SRAM0_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9402  #define DCORE0_SRAM0_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9403  #define mmDCORE0_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4182200ull
9404  #define DCORE0_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9405  #define DCORE0_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9406  #define mmDCORE0_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4182300ull
9407  #define DCORE0_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9408  #define DCORE0_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9409  #define mmDCORE0_SRAM0_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4182400ull
9410  #define DCORE0_SRAM0_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9411  #define DCORE0_SRAM0_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9412  #define mmDCORE0_SRAM0_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4182500ull
9413  #define DCORE0_SRAM0_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9414  #define DCORE0_SRAM0_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9415  #define mmDCORE0_SRAM0_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4182600ull
9416  #define DCORE0_SRAM0_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9417  #define DCORE0_SRAM0_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9418  #define mmDCORE0_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4182700ull
9419  #define DCORE0_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9420  #define DCORE0_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9421  #define mmDCORE0_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4182780ull
9422  #define DCORE0_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9423  #define DCORE0_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9424  #define mmDCORE0_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4182800ull
9425  #define DCORE0_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9426  #define DCORE0_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9427  #define mmDCORE0_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4182880ull
9428  #define DCORE0_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9429  #define DCORE0_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9430  #define mmDCORE0_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4182900ull
9431  #define DCORE0_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9432  #define DCORE0_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9433  #define mmDCORE0_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4182980ull
9434  #define DCORE0_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9435  #define DCORE0_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9436  #define mmDCORE0_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4182A00ull
9437  #define DCORE0_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9438  #define DCORE0_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9439  #define mmDCORE0_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4182A80ull
9440  #define DCORE0_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9441  #define DCORE0_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9442  #define mmDCORE0_SRAM0_DBG_CNT_SPECIAL_BASE 0x4182E80ull
9443  #define DCORE0_SRAM0_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9444  #define DCORE0_SRAM0_DBG_CNT_SPECIAL_SECTION 0x5180
9445  #define mmDCORE0_SRAM1_BANK_BASE 0x4188000ull
9446  #define DCORE0_SRAM1_BANK_MAX_OFFSET 0x1000
9447  #define DCORE0_SRAM1_BANK_SECTION 0xE800
9448  #define mmDCORE0_SRAM1_BANK_SPECIAL_BASE 0x4188E80ull
9449  #define DCORE0_SRAM1_BANK_SPECIAL_MAX_OFFSET 0x1800
9450  #define DCORE0_SRAM1_BANK_SPECIAL_SECTION 0x1800
9451  #define mmDCORE0_SRAM1_RTR_BASE 0x4189000ull
9452  #define DCORE0_SRAM1_RTR_MAX_OFFSET 0x1000
9453  #define DCORE0_SRAM1_RTR_SECTION 0xE800
9454  #define mmDCORE0_SRAM1_RTR_SPECIAL_BASE 0x4189E80ull
9455  #define DCORE0_SRAM1_RTR_SPECIAL_MAX_OFFSET 0x1800
9456  #define DCORE0_SRAM1_RTR_SPECIAL_SECTION 0x1800
9457  #define mmDCORE0_SRAM1_DBG_CNT_N_HBW_DBG_CNT_BASE 0x418A000ull
9458  #define DCORE0_SRAM1_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9459  #define DCORE0_SRAM1_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9460  #define mmDCORE0_SRAM1_DBG_CNT_S_HBW_DBG_CNT_BASE 0x418A100ull
9461  #define DCORE0_SRAM1_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9462  #define DCORE0_SRAM1_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9463  #define mmDCORE0_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x418A200ull
9464  #define DCORE0_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9465  #define DCORE0_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9466  #define mmDCORE0_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x418A300ull
9467  #define DCORE0_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9468  #define DCORE0_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9469  #define mmDCORE0_SRAM1_DBG_CNT_N_LBW_DBG_CNT_BASE 0x418A400ull
9470  #define DCORE0_SRAM1_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9471  #define DCORE0_SRAM1_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9472  #define mmDCORE0_SRAM1_DBG_CNT_S_LBW_DBG_CNT_BASE 0x418A500ull
9473  #define DCORE0_SRAM1_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9474  #define DCORE0_SRAM1_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9475  #define mmDCORE0_SRAM1_DBG_CNT_L_LBW_DBG_CNT_BASE 0x418A600ull
9476  #define DCORE0_SRAM1_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9477  #define DCORE0_SRAM1_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9478  #define mmDCORE0_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x418A700ull
9479  #define DCORE0_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9480  #define DCORE0_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9481  #define mmDCORE0_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x418A780ull
9482  #define DCORE0_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9483  #define DCORE0_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9484  #define mmDCORE0_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x418A800ull
9485  #define DCORE0_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9486  #define DCORE0_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9487  #define mmDCORE0_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x418A880ull
9488  #define DCORE0_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9489  #define DCORE0_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9490  #define mmDCORE0_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x418A900ull
9491  #define DCORE0_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9492  #define DCORE0_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9493  #define mmDCORE0_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x418A980ull
9494  #define DCORE0_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9495  #define DCORE0_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9496  #define mmDCORE0_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x418AA00ull
9497  #define DCORE0_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9498  #define DCORE0_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9499  #define mmDCORE0_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x418AA80ull
9500  #define DCORE0_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9501  #define DCORE0_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9502  #define mmDCORE0_SRAM1_DBG_CNT_SPECIAL_BASE 0x418AE80ull
9503  #define DCORE0_SRAM1_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9504  #define DCORE0_SRAM1_DBG_CNT_SPECIAL_SECTION 0x5180
9505  #define mmDCORE0_SRAM2_BANK_BASE 0x4190000ull
9506  #define DCORE0_SRAM2_BANK_MAX_OFFSET 0x1000
9507  #define DCORE0_SRAM2_BANK_SECTION 0xE800
9508  #define mmDCORE0_SRAM2_BANK_SPECIAL_BASE 0x4190E80ull
9509  #define DCORE0_SRAM2_BANK_SPECIAL_MAX_OFFSET 0x1800
9510  #define DCORE0_SRAM2_BANK_SPECIAL_SECTION 0x1800
9511  #define mmDCORE0_SRAM2_RTR_BASE 0x4191000ull
9512  #define DCORE0_SRAM2_RTR_MAX_OFFSET 0x1000
9513  #define DCORE0_SRAM2_RTR_SECTION 0xE800
9514  #define mmDCORE0_SRAM2_RTR_SPECIAL_BASE 0x4191E80ull
9515  #define DCORE0_SRAM2_RTR_SPECIAL_MAX_OFFSET 0x1800
9516  #define DCORE0_SRAM2_RTR_SPECIAL_SECTION 0x1800
9517  #define mmDCORE0_SRAM2_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4192000ull
9518  #define DCORE0_SRAM2_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9519  #define DCORE0_SRAM2_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9520  #define mmDCORE0_SRAM2_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4192100ull
9521  #define DCORE0_SRAM2_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9522  #define DCORE0_SRAM2_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9523  #define mmDCORE0_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4192200ull
9524  #define DCORE0_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9525  #define DCORE0_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9526  #define mmDCORE0_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4192300ull
9527  #define DCORE0_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9528  #define DCORE0_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9529  #define mmDCORE0_SRAM2_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4192400ull
9530  #define DCORE0_SRAM2_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9531  #define DCORE0_SRAM2_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9532  #define mmDCORE0_SRAM2_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4192500ull
9533  #define DCORE0_SRAM2_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9534  #define DCORE0_SRAM2_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9535  #define mmDCORE0_SRAM2_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4192600ull
9536  #define DCORE0_SRAM2_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9537  #define DCORE0_SRAM2_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9538  #define mmDCORE0_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4192700ull
9539  #define DCORE0_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9540  #define DCORE0_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9541  #define mmDCORE0_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4192780ull
9542  #define DCORE0_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9543  #define DCORE0_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9544  #define mmDCORE0_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4192800ull
9545  #define DCORE0_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9546  #define DCORE0_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9547  #define mmDCORE0_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4192880ull
9548  #define DCORE0_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9549  #define DCORE0_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9550  #define mmDCORE0_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4192900ull
9551  #define DCORE0_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9552  #define DCORE0_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9553  #define mmDCORE0_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4192980ull
9554  #define DCORE0_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9555  #define DCORE0_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9556  #define mmDCORE0_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4192A00ull
9557  #define DCORE0_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9558  #define DCORE0_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9559  #define mmDCORE0_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4192A80ull
9560  #define DCORE0_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9561  #define DCORE0_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9562  #define mmDCORE0_SRAM2_DBG_CNT_SPECIAL_BASE 0x4192E80ull
9563  #define DCORE0_SRAM2_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9564  #define DCORE0_SRAM2_DBG_CNT_SPECIAL_SECTION 0x5180
9565  #define mmDCORE0_SRAM3_BANK_BASE 0x4198000ull
9566  #define DCORE0_SRAM3_BANK_MAX_OFFSET 0x1000
9567  #define DCORE0_SRAM3_BANK_SECTION 0xE800
9568  #define mmDCORE0_SRAM3_BANK_SPECIAL_BASE 0x4198E80ull
9569  #define DCORE0_SRAM3_BANK_SPECIAL_MAX_OFFSET 0x1800
9570  #define DCORE0_SRAM3_BANK_SPECIAL_SECTION 0x1800
9571  #define mmDCORE0_SRAM3_RTR_BASE 0x4199000ull
9572  #define DCORE0_SRAM3_RTR_MAX_OFFSET 0x1000
9573  #define DCORE0_SRAM3_RTR_SECTION 0xE800
9574  #define mmDCORE0_SRAM3_RTR_SPECIAL_BASE 0x4199E80ull
9575  #define DCORE0_SRAM3_RTR_SPECIAL_MAX_OFFSET 0x1800
9576  #define DCORE0_SRAM3_RTR_SPECIAL_SECTION 0x1800
9577  #define mmDCORE0_SRAM3_DBG_CNT_N_HBW_DBG_CNT_BASE 0x419A000ull
9578  #define DCORE0_SRAM3_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9579  #define DCORE0_SRAM3_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9580  #define mmDCORE0_SRAM3_DBG_CNT_S_HBW_DBG_CNT_BASE 0x419A100ull
9581  #define DCORE0_SRAM3_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9582  #define DCORE0_SRAM3_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9583  #define mmDCORE0_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x419A200ull
9584  #define DCORE0_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9585  #define DCORE0_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9586  #define mmDCORE0_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x419A300ull
9587  #define DCORE0_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9588  #define DCORE0_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9589  #define mmDCORE0_SRAM3_DBG_CNT_N_LBW_DBG_CNT_BASE 0x419A400ull
9590  #define DCORE0_SRAM3_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9591  #define DCORE0_SRAM3_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9592  #define mmDCORE0_SRAM3_DBG_CNT_S_LBW_DBG_CNT_BASE 0x419A500ull
9593  #define DCORE0_SRAM3_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9594  #define DCORE0_SRAM3_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9595  #define mmDCORE0_SRAM3_DBG_CNT_L_LBW_DBG_CNT_BASE 0x419A600ull
9596  #define DCORE0_SRAM3_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9597  #define DCORE0_SRAM3_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9598  #define mmDCORE0_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x419A700ull
9599  #define DCORE0_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9600  #define DCORE0_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9601  #define mmDCORE0_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x419A780ull
9602  #define DCORE0_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9603  #define DCORE0_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9604  #define mmDCORE0_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x419A800ull
9605  #define DCORE0_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9606  #define DCORE0_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9607  #define mmDCORE0_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x419A880ull
9608  #define DCORE0_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9609  #define DCORE0_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9610  #define mmDCORE0_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x419A900ull
9611  #define DCORE0_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9612  #define DCORE0_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9613  #define mmDCORE0_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x419A980ull
9614  #define DCORE0_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9615  #define DCORE0_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9616  #define mmDCORE0_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x419AA00ull
9617  #define DCORE0_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9618  #define DCORE0_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9619  #define mmDCORE0_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x419AA80ull
9620  #define DCORE0_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9621  #define DCORE0_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9622  #define mmDCORE0_SRAM3_DBG_CNT_SPECIAL_BASE 0x419AE80ull
9623  #define DCORE0_SRAM3_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9624  #define DCORE0_SRAM3_DBG_CNT_SPECIAL_SECTION 0x5180
9625  #define mmDCORE0_SRAM4_BANK_BASE 0x41A0000ull
9626  #define DCORE0_SRAM4_BANK_MAX_OFFSET 0x1000
9627  #define DCORE0_SRAM4_BANK_SECTION 0xE800
9628  #define mmDCORE0_SRAM4_BANK_SPECIAL_BASE 0x41A0E80ull
9629  #define DCORE0_SRAM4_BANK_SPECIAL_MAX_OFFSET 0x1800
9630  #define DCORE0_SRAM4_BANK_SPECIAL_SECTION 0x1800
9631  #define mmDCORE0_SRAM4_RTR_BASE 0x41A1000ull
9632  #define DCORE0_SRAM4_RTR_MAX_OFFSET 0x1000
9633  #define DCORE0_SRAM4_RTR_SECTION 0xE800
9634  #define mmDCORE0_SRAM4_RTR_SPECIAL_BASE 0x41A1E80ull
9635  #define DCORE0_SRAM4_RTR_SPECIAL_MAX_OFFSET 0x1800
9636  #define DCORE0_SRAM4_RTR_SPECIAL_SECTION 0x1800
9637  #define mmDCORE0_SRAM4_DBG_CNT_N_HBW_DBG_CNT_BASE 0x41A2000ull
9638  #define DCORE0_SRAM4_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9639  #define DCORE0_SRAM4_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9640  #define mmDCORE0_SRAM4_DBG_CNT_S_HBW_DBG_CNT_BASE 0x41A2100ull
9641  #define DCORE0_SRAM4_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9642  #define DCORE0_SRAM4_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9643  #define mmDCORE0_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x41A2200ull
9644  #define DCORE0_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9645  #define DCORE0_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9646  #define mmDCORE0_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x41A2300ull
9647  #define DCORE0_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9648  #define DCORE0_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9649  #define mmDCORE0_SRAM4_DBG_CNT_N_LBW_DBG_CNT_BASE 0x41A2400ull
9650  #define DCORE0_SRAM4_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9651  #define DCORE0_SRAM4_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9652  #define mmDCORE0_SRAM4_DBG_CNT_S_LBW_DBG_CNT_BASE 0x41A2500ull
9653  #define DCORE0_SRAM4_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9654  #define DCORE0_SRAM4_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9655  #define mmDCORE0_SRAM4_DBG_CNT_L_LBW_DBG_CNT_BASE 0x41A2600ull
9656  #define DCORE0_SRAM4_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9657  #define DCORE0_SRAM4_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9658  #define mmDCORE0_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x41A2700ull
9659  #define DCORE0_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9660  #define DCORE0_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9661  #define mmDCORE0_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x41A2780ull
9662  #define DCORE0_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9663  #define DCORE0_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9664  #define mmDCORE0_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x41A2800ull
9665  #define DCORE0_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9666  #define DCORE0_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9667  #define mmDCORE0_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x41A2880ull
9668  #define DCORE0_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9669  #define DCORE0_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9670  #define mmDCORE0_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x41A2900ull
9671  #define DCORE0_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9672  #define DCORE0_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9673  #define mmDCORE0_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x41A2980ull
9674  #define DCORE0_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9675  #define DCORE0_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9676  #define mmDCORE0_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x41A2A00ull
9677  #define DCORE0_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9678  #define DCORE0_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9679  #define mmDCORE0_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x41A2A80ull
9680  #define DCORE0_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9681  #define DCORE0_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9682  #define mmDCORE0_SRAM4_DBG_CNT_SPECIAL_BASE 0x41A2E80ull
9683  #define DCORE0_SRAM4_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9684  #define DCORE0_SRAM4_DBG_CNT_SPECIAL_SECTION 0x5180
9685  #define mmDCORE0_SRAM5_BANK_BASE 0x41A8000ull
9686  #define DCORE0_SRAM5_BANK_MAX_OFFSET 0x1000
9687  #define DCORE0_SRAM5_BANK_SECTION 0xE800
9688  #define mmDCORE0_SRAM5_BANK_SPECIAL_BASE 0x41A8E80ull
9689  #define DCORE0_SRAM5_BANK_SPECIAL_MAX_OFFSET 0x1800
9690  #define DCORE0_SRAM5_BANK_SPECIAL_SECTION 0x1800
9691  #define mmDCORE0_SRAM5_RTR_BASE 0x41A9000ull
9692  #define DCORE0_SRAM5_RTR_MAX_OFFSET 0x1000
9693  #define DCORE0_SRAM5_RTR_SECTION 0xE800
9694  #define mmDCORE0_SRAM5_RTR_SPECIAL_BASE 0x41A9E80ull
9695  #define DCORE0_SRAM5_RTR_SPECIAL_MAX_OFFSET 0x1800
9696  #define DCORE0_SRAM5_RTR_SPECIAL_SECTION 0x1800
9697  #define mmDCORE0_SRAM5_DBG_CNT_N_HBW_DBG_CNT_BASE 0x41AA000ull
9698  #define DCORE0_SRAM5_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9699  #define DCORE0_SRAM5_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9700  #define mmDCORE0_SRAM5_DBG_CNT_S_HBW_DBG_CNT_BASE 0x41AA100ull
9701  #define DCORE0_SRAM5_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9702  #define DCORE0_SRAM5_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9703  #define mmDCORE0_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x41AA200ull
9704  #define DCORE0_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9705  #define DCORE0_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9706  #define mmDCORE0_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x41AA300ull
9707  #define DCORE0_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9708  #define DCORE0_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9709  #define mmDCORE0_SRAM5_DBG_CNT_N_LBW_DBG_CNT_BASE 0x41AA400ull
9710  #define DCORE0_SRAM5_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9711  #define DCORE0_SRAM5_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9712  #define mmDCORE0_SRAM5_DBG_CNT_S_LBW_DBG_CNT_BASE 0x41AA500ull
9713  #define DCORE0_SRAM5_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9714  #define DCORE0_SRAM5_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9715  #define mmDCORE0_SRAM5_DBG_CNT_L_LBW_DBG_CNT_BASE 0x41AA600ull
9716  #define DCORE0_SRAM5_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9717  #define DCORE0_SRAM5_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9718  #define mmDCORE0_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x41AA700ull
9719  #define DCORE0_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9720  #define DCORE0_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9721  #define mmDCORE0_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x41AA780ull
9722  #define DCORE0_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9723  #define DCORE0_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9724  #define mmDCORE0_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x41AA800ull
9725  #define DCORE0_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9726  #define DCORE0_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9727  #define mmDCORE0_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x41AA880ull
9728  #define DCORE0_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9729  #define DCORE0_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9730  #define mmDCORE0_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x41AA900ull
9731  #define DCORE0_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9732  #define DCORE0_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9733  #define mmDCORE0_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x41AA980ull
9734  #define DCORE0_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9735  #define DCORE0_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9736  #define mmDCORE0_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x41AAA00ull
9737  #define DCORE0_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9738  #define DCORE0_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9739  #define mmDCORE0_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x41AAA80ull
9740  #define DCORE0_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9741  #define DCORE0_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9742  #define mmDCORE0_SRAM5_DBG_CNT_SPECIAL_BASE 0x41AAE80ull
9743  #define DCORE0_SRAM5_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9744  #define DCORE0_SRAM5_DBG_CNT_SPECIAL_SECTION 0x5180
9745  #define mmDCORE0_SRAM6_BANK_BASE 0x41B0000ull
9746  #define DCORE0_SRAM6_BANK_MAX_OFFSET 0x1000
9747  #define DCORE0_SRAM6_BANK_SECTION 0xE800
9748  #define mmDCORE0_SRAM6_BANK_SPECIAL_BASE 0x41B0E80ull
9749  #define DCORE0_SRAM6_BANK_SPECIAL_MAX_OFFSET 0x1800
9750  #define DCORE0_SRAM6_BANK_SPECIAL_SECTION 0x1800
9751  #define mmDCORE0_SRAM6_RTR_BASE 0x41B1000ull
9752  #define DCORE0_SRAM6_RTR_MAX_OFFSET 0x1000
9753  #define DCORE0_SRAM6_RTR_SECTION 0xE800
9754  #define mmDCORE0_SRAM6_RTR_SPECIAL_BASE 0x41B1E80ull
9755  #define DCORE0_SRAM6_RTR_SPECIAL_MAX_OFFSET 0x1800
9756  #define DCORE0_SRAM6_RTR_SPECIAL_SECTION 0x1800
9757  #define mmDCORE0_SRAM6_DBG_CNT_N_HBW_DBG_CNT_BASE 0x41B2000ull
9758  #define DCORE0_SRAM6_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9759  #define DCORE0_SRAM6_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9760  #define mmDCORE0_SRAM6_DBG_CNT_S_HBW_DBG_CNT_BASE 0x41B2100ull
9761  #define DCORE0_SRAM6_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9762  #define DCORE0_SRAM6_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9763  #define mmDCORE0_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x41B2200ull
9764  #define DCORE0_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9765  #define DCORE0_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9766  #define mmDCORE0_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x41B2300ull
9767  #define DCORE0_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9768  #define DCORE0_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9769  #define mmDCORE0_SRAM6_DBG_CNT_N_LBW_DBG_CNT_BASE 0x41B2400ull
9770  #define DCORE0_SRAM6_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9771  #define DCORE0_SRAM6_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9772  #define mmDCORE0_SRAM6_DBG_CNT_S_LBW_DBG_CNT_BASE 0x41B2500ull
9773  #define DCORE0_SRAM6_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9774  #define DCORE0_SRAM6_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9775  #define mmDCORE0_SRAM6_DBG_CNT_L_LBW_DBG_CNT_BASE 0x41B2600ull
9776  #define DCORE0_SRAM6_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9777  #define DCORE0_SRAM6_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9778  #define mmDCORE0_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x41B2700ull
9779  #define DCORE0_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9780  #define DCORE0_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9781  #define mmDCORE0_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x41B2780ull
9782  #define DCORE0_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9783  #define DCORE0_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9784  #define mmDCORE0_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x41B2800ull
9785  #define DCORE0_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9786  #define DCORE0_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9787  #define mmDCORE0_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x41B2880ull
9788  #define DCORE0_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9789  #define DCORE0_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9790  #define mmDCORE0_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x41B2900ull
9791  #define DCORE0_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9792  #define DCORE0_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9793  #define mmDCORE0_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x41B2980ull
9794  #define DCORE0_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9795  #define DCORE0_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9796  #define mmDCORE0_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x41B2A00ull
9797  #define DCORE0_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9798  #define DCORE0_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9799  #define mmDCORE0_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x41B2A80ull
9800  #define DCORE0_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9801  #define DCORE0_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9802  #define mmDCORE0_SRAM6_DBG_CNT_SPECIAL_BASE 0x41B2E80ull
9803  #define DCORE0_SRAM6_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9804  #define DCORE0_SRAM6_DBG_CNT_SPECIAL_SECTION 0x5180
9805  #define mmDCORE0_SRAM7_BANK_BASE 0x41B8000ull
9806  #define DCORE0_SRAM7_BANK_MAX_OFFSET 0x1000
9807  #define DCORE0_SRAM7_BANK_SECTION 0xE800
9808  #define mmDCORE0_SRAM7_BANK_SPECIAL_BASE 0x41B8E80ull
9809  #define DCORE0_SRAM7_BANK_SPECIAL_MAX_OFFSET 0x1800
9810  #define DCORE0_SRAM7_BANK_SPECIAL_SECTION 0x1800
9811  #define mmDCORE0_SRAM7_RTR_BASE 0x41B9000ull
9812  #define DCORE0_SRAM7_RTR_MAX_OFFSET 0x1000
9813  #define DCORE0_SRAM7_RTR_SECTION 0xE800
9814  #define mmDCORE0_SRAM7_RTR_SPECIAL_BASE 0x41B9E80ull
9815  #define DCORE0_SRAM7_RTR_SPECIAL_MAX_OFFSET 0x1800
9816  #define DCORE0_SRAM7_RTR_SPECIAL_SECTION 0x1800
9817  #define mmDCORE0_SRAM7_DBG_CNT_N_HBW_DBG_CNT_BASE 0x41BA000ull
9818  #define DCORE0_SRAM7_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
9819  #define DCORE0_SRAM7_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
9820  #define mmDCORE0_SRAM7_DBG_CNT_S_HBW_DBG_CNT_BASE 0x41BA100ull
9821  #define DCORE0_SRAM7_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
9822  #define DCORE0_SRAM7_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
9823  #define mmDCORE0_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x41BA200ull
9824  #define DCORE0_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
9825  #define DCORE0_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
9826  #define mmDCORE0_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x41BA300ull
9827  #define DCORE0_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
9828  #define DCORE0_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
9829  #define mmDCORE0_SRAM7_DBG_CNT_N_LBW_DBG_CNT_BASE 0x41BA400ull
9830  #define DCORE0_SRAM7_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
9831  #define DCORE0_SRAM7_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
9832  #define mmDCORE0_SRAM7_DBG_CNT_S_LBW_DBG_CNT_BASE 0x41BA500ull
9833  #define DCORE0_SRAM7_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
9834  #define DCORE0_SRAM7_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
9835  #define mmDCORE0_SRAM7_DBG_CNT_L_LBW_DBG_CNT_BASE 0x41BA600ull
9836  #define DCORE0_SRAM7_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
9837  #define DCORE0_SRAM7_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
9838  #define mmDCORE0_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x41BA700ull
9839  #define DCORE0_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9840  #define DCORE0_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9841  #define mmDCORE0_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x41BA780ull
9842  #define DCORE0_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9843  #define DCORE0_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9844  #define mmDCORE0_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x41BA800ull
9845  #define DCORE0_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9846  #define DCORE0_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9847  #define mmDCORE0_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x41BA880ull
9848  #define DCORE0_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9849  #define DCORE0_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
9850  #define mmDCORE0_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x41BA900ull
9851  #define DCORE0_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9852  #define DCORE0_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
9853  #define mmDCORE0_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x41BA980ull
9854  #define DCORE0_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
9855  #define DCORE0_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
9856  #define mmDCORE0_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x41BAA00ull
9857  #define DCORE0_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9858  #define DCORE0_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
9859  #define mmDCORE0_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x41BAA80ull
9860  #define DCORE0_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
9861  #define DCORE0_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
9862  #define mmDCORE0_SRAM7_DBG_CNT_SPECIAL_BASE 0x41BAE80ull
9863  #define DCORE0_SRAM7_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
9864  #define DCORE0_SRAM7_DBG_CNT_SPECIAL_SECTION 0x5180
9865  #define mmDCORE0_EDMA0_QM_DCCM_BASE 0x41C0000ull
9866  #define DCORE0_EDMA0_QM_DCCM_MAX_OFFSET 0x4000
9867  #define DCORE0_EDMA0_QM_DCCM_SECTION 0x8000
9868  #define mmDCORE0_EDMA0_QM_ARC_AUX_BASE 0x41C8000ull
9869  #define DCORE0_EDMA0_QM_ARC_AUX_MAX_OFFSET 0x1000
9870  #define DCORE0_EDMA0_QM_ARC_AUX_SECTION 0xE800
9871  #define mmDCORE0_EDMA0_QM_ARC_AUX_SPECIAL_BASE 0x41C8E80ull
9872  #define DCORE0_EDMA0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
9873  #define DCORE0_EDMA0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
9874  #define mmDCORE0_EDMA0_QM_BASE 0x41CA000ull
9875  #define DCORE0_EDMA0_QM_MAX_OFFSET 0x1000
9876  #define DCORE0_EDMA0_QM_SECTION 0x9000
9877  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x41CA900ull
9878  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
9879  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
9880  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x41CA908ull
9881  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
9882  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
9883  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x41CA910ull
9884  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
9885  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
9886  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x41CA918ull
9887  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
9888  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
9889  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x41CA920ull
9890  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
9891  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
9892  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x41CA928ull
9893  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
9894  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
9895  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x41CA930ull
9896  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
9897  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
9898  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x41CA938ull
9899  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
9900  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
9901  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x41CA940ull
9902  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
9903  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
9904  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x41CA948ull
9905  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
9906  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
9907  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x41CA950ull
9908  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
9909  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
9910  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x41CA958ull
9911  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
9912  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
9913  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x41CA960ull
9914  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
9915  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
9916  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x41CA968ull
9917  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
9918  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
9919  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x41CA970ull
9920  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
9921  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
9922  #define mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x41CA978ull
9923  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
9924  #define DCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
9925  #define mmDCORE0_EDMA0_QM_AXUSER_SECURED_BASE 0x41CAB00ull
9926  #define DCORE0_EDMA0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
9927  #define DCORE0_EDMA0_QM_AXUSER_SECURED_SECTION 0x8000
9928  #define mmDCORE0_EDMA0_QM_AXUSER_NONSECURED_BASE 0x41CAB80ull
9929  #define DCORE0_EDMA0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
9930  #define DCORE0_EDMA0_QM_AXUSER_NONSECURED_SECTION 0x8000
9931  #define mmDCORE0_EDMA0_QM_DBG_HBW_BASE 0x41CAC00ull
9932  #define DCORE0_EDMA0_QM_DBG_HBW_MAX_OFFSET 0x5800
9933  #define DCORE0_EDMA0_QM_DBG_HBW_SECTION 0x8000
9934  #define mmDCORE0_EDMA0_QM_DBG_LBW_BASE 0x41CAC80ull
9935  #define DCORE0_EDMA0_QM_DBG_LBW_MAX_OFFSET 0x5800
9936  #define DCORE0_EDMA0_QM_DBG_LBW_SECTION 0x1000
9937  #define mmDCORE0_EDMA0_QM_CGM_BASE 0x41CAD80ull
9938  #define DCORE0_EDMA0_QM_CGM_MAX_OFFSET 0xC000
9939  #define DCORE0_EDMA0_QM_CGM_SECTION 0x1000
9940  #define mmDCORE0_EDMA0_QM_SPECIAL_BASE 0x41CAE80ull
9941  #define DCORE0_EDMA0_QM_SPECIAL_MAX_OFFSET 0x1800
9942  #define DCORE0_EDMA0_QM_SPECIAL_SECTION 0x1800
9943  #define mmDCORE0_EDMA0_CORE_BASE 0x41CB000ull
9944  #define DCORE0_EDMA0_CORE_MAX_OFFSET 0x1000
9945  #define DCORE0_EDMA0_CORE_SECTION 0x8000
9946  #define mmDCORE0_EDMA0_CORE_CTX_AXUSER_BASE 0x41CB800ull
9947  #define DCORE0_EDMA0_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
9948  #define DCORE0_EDMA0_CORE_CTX_AXUSER_SECTION 0x6000
9949  #define mmDCORE0_EDMA0_CORE_CTX_BASE 0x41CB860ull
9950  #define DCORE0_EDMA0_CORE_CTX_MAX_OFFSET 0x9000
9951  #define DCORE0_EDMA0_CORE_CTX_SECTION 0x5A00
9952  #define mmDCORE0_EDMA0_CORE_KDMA_CGM_BASE 0x41CBE00ull
9953  #define DCORE0_EDMA0_CORE_KDMA_CGM_MAX_OFFSET 0xC000
9954  #define DCORE0_EDMA0_CORE_KDMA_CGM_SECTION 0x8000
9955  #define mmDCORE0_EDMA0_CORE_SPECIAL_BASE 0x41CBE80ull
9956  #define DCORE0_EDMA0_CORE_SPECIAL_MAX_OFFSET 0x1800
9957  #define DCORE0_EDMA0_CORE_SPECIAL_SECTION 0x1800
9958  #define mmDCORE0_EDMA0_MSTR_IF_RR_SHRD_HBW_BASE 0x41CC000ull
9959  #define DCORE0_EDMA0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
9960  #define DCORE0_EDMA0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
9961  #define mmDCORE0_EDMA0_MSTR_IF_RR_PRVT_HBW_BASE 0x41CC200ull
9962  #define DCORE0_EDMA0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
9963  #define DCORE0_EDMA0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
9964  #define mmDCORE0_EDMA0_MSTR_IF_RR_SHRD_LBW_BASE 0x41CC400ull
9965  #define DCORE0_EDMA0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
9966  #define DCORE0_EDMA0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
9967  #define mmDCORE0_EDMA0_MSTR_IF_RR_PRVT_LBW_BASE 0x41CC600ull
9968  #define DCORE0_EDMA0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
9969  #define DCORE0_EDMA0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
9970  #define mmDCORE0_EDMA0_MSTR_IF_E2E_CRDT_BASE 0x41CC800ull
9971  #define DCORE0_EDMA0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
9972  #define DCORE0_EDMA0_MSTR_IF_E2E_CRDT_SECTION 0x2800
9973  #define mmDCORE0_EDMA0_MSTR_IF_AXUSER_BASE 0x41CCA80ull
9974  #define DCORE0_EDMA0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
9975  #define DCORE0_EDMA0_MSTR_IF_AXUSER_SECTION 0x8000
9976  #define mmDCORE0_EDMA0_MSTR_IF_DBG_HBW_BASE 0x41CCB00ull
9977  #define DCORE0_EDMA0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
9978  #define DCORE0_EDMA0_MSTR_IF_DBG_HBW_SECTION 0x8000
9979  #define mmDCORE0_EDMA0_MSTR_IF_DBG_LBW_BASE 0x41CCB80ull
9980  #define DCORE0_EDMA0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
9981  #define DCORE0_EDMA0_MSTR_IF_DBG_LBW_SECTION 0x8000
9982  #define mmDCORE0_EDMA0_MSTR_IF_CORE_HBW_BASE 0x41CCC00ull
9983  #define DCORE0_EDMA0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
9984  #define DCORE0_EDMA0_MSTR_IF_CORE_HBW_SECTION 0x1800
9985  #define mmDCORE0_EDMA0_MSTR_IF_CORE_LBW_BASE 0x41CCD80ull
9986  #define DCORE0_EDMA0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
9987  #define DCORE0_EDMA0_MSTR_IF_CORE_LBW_SECTION 0x1000
9988  #define mmDCORE0_EDMA0_MSTR_IF_SPECIAL_BASE 0x41CCE80ull
9989  #define DCORE0_EDMA0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
9990  #define DCORE0_EDMA0_MSTR_IF_SPECIAL_SECTION 0x3180
9991  #define mmDCORE0_EDMA1_QM_DCCM_BASE 0x41D0000ull
9992  #define DCORE0_EDMA1_QM_DCCM_MAX_OFFSET 0x4000
9993  #define DCORE0_EDMA1_QM_DCCM_SECTION 0x8000
9994  #define mmDCORE0_EDMA1_QM_ARC_AUX_BASE 0x41D8000ull
9995  #define DCORE0_EDMA1_QM_ARC_AUX_MAX_OFFSET 0x1000
9996  #define DCORE0_EDMA1_QM_ARC_AUX_SECTION 0xE800
9997  #define mmDCORE0_EDMA1_QM_ARC_AUX_SPECIAL_BASE 0x41D8E80ull
9998  #define DCORE0_EDMA1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
9999  #define DCORE0_EDMA1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
10000  #define mmDCORE0_EDMA1_QM_BASE 0x41DA000ull
10001  #define DCORE0_EDMA1_QM_MAX_OFFSET 0x1000
10002  #define DCORE0_EDMA1_QM_SECTION 0x9000
10003  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x41DA900ull
10004  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
10005  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
10006  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x41DA908ull
10007  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
10008  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
10009  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x41DA910ull
10010  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
10011  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
10012  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x41DA918ull
10013  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
10014  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
10015  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x41DA920ull
10016  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
10017  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
10018  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x41DA928ull
10019  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
10020  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
10021  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x41DA930ull
10022  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
10023  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
10024  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x41DA938ull
10025  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
10026  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
10027  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x41DA940ull
10028  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
10029  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
10030  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x41DA948ull
10031  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
10032  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
10033  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x41DA950ull
10034  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
10035  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
10036  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x41DA958ull
10037  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
10038  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
10039  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x41DA960ull
10040  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
10041  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
10042  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x41DA968ull
10043  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
10044  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
10045  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x41DA970ull
10046  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
10047  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
10048  #define mmDCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x41DA978ull
10049  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
10050  #define DCORE0_EDMA1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
10051  #define mmDCORE0_EDMA1_QM_AXUSER_SECURED_BASE 0x41DAB00ull
10052  #define DCORE0_EDMA1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
10053  #define DCORE0_EDMA1_QM_AXUSER_SECURED_SECTION 0x8000
10054  #define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_BASE 0x41DAB80ull
10055  #define DCORE0_EDMA1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
10056  #define DCORE0_EDMA1_QM_AXUSER_NONSECURED_SECTION 0x8000
10057  #define mmDCORE0_EDMA1_QM_DBG_HBW_BASE 0x41DAC00ull
10058  #define DCORE0_EDMA1_QM_DBG_HBW_MAX_OFFSET 0x5800
10059  #define DCORE0_EDMA1_QM_DBG_HBW_SECTION 0x8000
10060  #define mmDCORE0_EDMA1_QM_DBG_LBW_BASE 0x41DAC80ull
10061  #define DCORE0_EDMA1_QM_DBG_LBW_MAX_OFFSET 0x5800
10062  #define DCORE0_EDMA1_QM_DBG_LBW_SECTION 0x1000
10063  #define mmDCORE0_EDMA1_QM_CGM_BASE 0x41DAD80ull
10064  #define DCORE0_EDMA1_QM_CGM_MAX_OFFSET 0xC000
10065  #define DCORE0_EDMA1_QM_CGM_SECTION 0x1000
10066  #define mmDCORE0_EDMA1_QM_SPECIAL_BASE 0x41DAE80ull
10067  #define DCORE0_EDMA1_QM_SPECIAL_MAX_OFFSET 0x1800
10068  #define DCORE0_EDMA1_QM_SPECIAL_SECTION 0x1800
10069  #define mmDCORE0_EDMA1_CORE_BASE 0x41DB000ull
10070  #define DCORE0_EDMA1_CORE_MAX_OFFSET 0x1000
10071  #define DCORE0_EDMA1_CORE_SECTION 0x8000
10072  #define mmDCORE0_EDMA1_CORE_CTX_AXUSER_BASE 0x41DB800ull
10073  #define DCORE0_EDMA1_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
10074  #define DCORE0_EDMA1_CORE_CTX_AXUSER_SECTION 0x6000
10075  #define mmDCORE0_EDMA1_CORE_CTX_BASE 0x41DB860ull
10076  #define DCORE0_EDMA1_CORE_CTX_MAX_OFFSET 0x9000
10077  #define DCORE0_EDMA1_CORE_CTX_SECTION 0x5A00
10078  #define mmDCORE0_EDMA1_CORE_KDMA_CGM_BASE 0x41DBE00ull
10079  #define DCORE0_EDMA1_CORE_KDMA_CGM_MAX_OFFSET 0xC000
10080  #define DCORE0_EDMA1_CORE_KDMA_CGM_SECTION 0x8000
10081  #define mmDCORE0_EDMA1_CORE_SPECIAL_BASE 0x41DBE80ull
10082  #define DCORE0_EDMA1_CORE_SPECIAL_MAX_OFFSET 0x1800
10083  #define DCORE0_EDMA1_CORE_SPECIAL_SECTION 0x1800
10084  #define mmDCORE0_EDMA1_MSTR_IF_RR_SHRD_HBW_BASE 0x41DC000ull
10085  #define DCORE0_EDMA1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
10086  #define DCORE0_EDMA1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
10087  #define mmDCORE0_EDMA1_MSTR_IF_RR_PRVT_HBW_BASE 0x41DC200ull
10088  #define DCORE0_EDMA1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
10089  #define DCORE0_EDMA1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
10090  #define mmDCORE0_EDMA1_MSTR_IF_RR_SHRD_LBW_BASE 0x41DC400ull
10091  #define DCORE0_EDMA1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
10092  #define DCORE0_EDMA1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
10093  #define mmDCORE0_EDMA1_MSTR_IF_RR_PRVT_LBW_BASE 0x41DC600ull
10094  #define DCORE0_EDMA1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
10095  #define DCORE0_EDMA1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
10096  #define mmDCORE0_EDMA1_MSTR_IF_E2E_CRDT_BASE 0x41DC800ull
10097  #define DCORE0_EDMA1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
10098  #define DCORE0_EDMA1_MSTR_IF_E2E_CRDT_SECTION 0x2800
10099  #define mmDCORE0_EDMA1_MSTR_IF_AXUSER_BASE 0x41DCA80ull
10100  #define DCORE0_EDMA1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
10101  #define DCORE0_EDMA1_MSTR_IF_AXUSER_SECTION 0x8000
10102  #define mmDCORE0_EDMA1_MSTR_IF_DBG_HBW_BASE 0x41DCB00ull
10103  #define DCORE0_EDMA1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
10104  #define DCORE0_EDMA1_MSTR_IF_DBG_HBW_SECTION 0x8000
10105  #define mmDCORE0_EDMA1_MSTR_IF_DBG_LBW_BASE 0x41DCB80ull
10106  #define DCORE0_EDMA1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
10107  #define DCORE0_EDMA1_MSTR_IF_DBG_LBW_SECTION 0x8000
10108  #define mmDCORE0_EDMA1_MSTR_IF_CORE_HBW_BASE 0x41DCC00ull
10109  #define DCORE0_EDMA1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
10110  #define DCORE0_EDMA1_MSTR_IF_CORE_HBW_SECTION 0x1800
10111  #define mmDCORE0_EDMA1_MSTR_IF_CORE_LBW_BASE 0x41DCD80ull
10112  #define DCORE0_EDMA1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
10113  #define DCORE0_EDMA1_MSTR_IF_CORE_LBW_SECTION 0x1000
10114  #define mmDCORE0_EDMA1_MSTR_IF_SPECIAL_BASE 0x41DCE80ull
10115  #define DCORE0_EDMA1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
10116  #define DCORE0_EDMA1_MSTR_IF_SPECIAL_SECTION 0x3180
10117  #define mmDCORE0_DEC0_CMD_BASE 0x41E0000ull
10118  #define DCORE0_DEC0_CMD_MAX_OFFSET 0x1100
10119  #define DCORE0_DEC0_CMD_SECTION 0x1000
10120  #define mmDCORE0_DEC0_VSI_BASE 0x41E1000ull
10121  #define DCORE0_DEC0_VSI_MAX_OFFSET 0x6FC0
10122  #define DCORE0_DEC0_VSI_SECTION 0x1000
10123  #define mmDCORE0_DEC0_L2C_BASE 0x41E2000ull
10124  #define DCORE0_DEC0_L2C_MAX_OFFSET 0x39C0
10125  #define DCORE0_DEC0_L2C_SECTION 0x1000
10126  #define mmDCORE0_VDEC0_BRDG_CTRL_BASE 0x41E3000ull
10127  #define DCORE0_VDEC0_BRDG_CTRL_MAX_OFFSET 0x1000
10128  #define DCORE0_VDEC0_BRDG_CTRL_SECTION 0x8000
10129  #define mmDCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x41E3800ull
10130  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
10131  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
10132  #define mmDCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x41E3900ull
10133  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
10134  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
10135  #define mmDCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x41E3A00ull
10136  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
10137  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
10138  #define mmDCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x41E3B00ull
10139  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
10140  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
10141  #define mmDCORE0_VDEC0_BRDG_CTRL_AXUSER_DEC_BASE 0x41E3C00ull
10142  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
10143  #define DCORE0_VDEC0_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
10144  #define mmDCORE0_VDEC0_BRDG_CTRL_SPECIAL_BASE 0x41E3E80ull
10145  #define DCORE0_VDEC0_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
10146  #define DCORE0_VDEC0_BRDG_CTRL_SPECIAL_SECTION 0x1800
10147  #define mmDCORE0_VDEC0_CTRL_BASE 0x41E4000ull
10148  #define DCORE0_VDEC0_CTRL_MAX_OFFSET 0x1000
10149  #define DCORE0_VDEC0_CTRL_SECTION 0xE800
10150  #define mmDCORE0_VDEC0_CTRL_SPECIAL_BASE 0x41E4E80ull
10151  #define DCORE0_VDEC0_CTRL_SPECIAL_MAX_OFFSET 0x1800
10152  #define DCORE0_VDEC0_CTRL_SPECIAL_SECTION 0x1800
10153  #define mmDCORE0_VDEC0_MSTR_IF_RR_SHRD_HBW_BASE 0x41E5000ull
10154  #define DCORE0_VDEC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
10155  #define DCORE0_VDEC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
10156  #define mmDCORE0_VDEC0_MSTR_IF_RR_PRVT_HBW_BASE 0x41E5200ull
10157  #define DCORE0_VDEC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
10158  #define DCORE0_VDEC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
10159  #define mmDCORE0_VDEC0_MSTR_IF_RR_SHRD_LBW_BASE 0x41E5400ull
10160  #define DCORE0_VDEC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
10161  #define DCORE0_VDEC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
10162  #define mmDCORE0_VDEC0_MSTR_IF_RR_PRVT_LBW_BASE 0x41E5600ull
10163  #define DCORE0_VDEC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
10164  #define DCORE0_VDEC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
10165  #define mmDCORE0_VDEC0_MSTR_IF_E2E_CRDT_BASE 0x41E5800ull
10166  #define DCORE0_VDEC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
10167  #define DCORE0_VDEC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
10168  #define mmDCORE0_VDEC0_MSTR_IF_AXUSER_BASE 0x41E5A80ull
10169  #define DCORE0_VDEC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
10170  #define DCORE0_VDEC0_MSTR_IF_AXUSER_SECTION 0x8000
10171  #define mmDCORE0_VDEC0_MSTR_IF_DBG_HBW_BASE 0x41E5B00ull
10172  #define DCORE0_VDEC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
10173  #define DCORE0_VDEC0_MSTR_IF_DBG_HBW_SECTION 0x8000
10174  #define mmDCORE0_VDEC0_MSTR_IF_DBG_LBW_BASE 0x41E5B80ull
10175  #define DCORE0_VDEC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
10176  #define DCORE0_VDEC0_MSTR_IF_DBG_LBW_SECTION 0x8000
10177  #define mmDCORE0_VDEC0_MSTR_IF_CORE_HBW_BASE 0x41E5C00ull
10178  #define DCORE0_VDEC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
10179  #define DCORE0_VDEC0_MSTR_IF_CORE_HBW_SECTION 0x1800
10180  #define mmDCORE0_VDEC0_MSTR_IF_CORE_LBW_BASE 0x41E5D80ull
10181  #define DCORE0_VDEC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
10182  #define DCORE0_VDEC0_MSTR_IF_CORE_LBW_SECTION 0x1000
10183  #define mmDCORE0_VDEC0_MSTR_IF_SPECIAL_BASE 0x41E5E80ull
10184  #define DCORE0_VDEC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
10185  #define DCORE0_VDEC0_MSTR_IF_SPECIAL_SECTION 0xA180
10186  #define mmDCORE0_DEC1_CMD_BASE 0x41F0000ull
10187  #define DCORE0_DEC1_CMD_MAX_OFFSET 0x1100
10188  #define DCORE0_DEC1_CMD_SECTION 0x1000
10189  #define mmDCORE0_DEC1_VSI_BASE 0x41F1000ull
10190  #define DCORE0_DEC1_VSI_MAX_OFFSET 0x6FC0
10191  #define DCORE0_DEC1_VSI_SECTION 0x1000
10192  #define mmDCORE0_DEC1_L2C_BASE 0x41F2000ull
10193  #define DCORE0_DEC1_L2C_MAX_OFFSET 0x39C0
10194  #define DCORE0_DEC1_L2C_SECTION 0x1000
10195  #define mmDCORE0_VDEC1_BRDG_CTRL_BASE 0x41F3000ull
10196  #define DCORE0_VDEC1_BRDG_CTRL_MAX_OFFSET 0x1000
10197  #define DCORE0_VDEC1_BRDG_CTRL_SECTION 0x8000
10198  #define mmDCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x41F3800ull
10199  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
10200  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
10201  #define mmDCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x41F3900ull
10202  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
10203  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
10204  #define mmDCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x41F3A00ull
10205  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
10206  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
10207  #define mmDCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x41F3B00ull
10208  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
10209  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
10210  #define mmDCORE0_VDEC1_BRDG_CTRL_AXUSER_DEC_BASE 0x41F3C00ull
10211  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
10212  #define DCORE0_VDEC1_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
10213  #define mmDCORE0_VDEC1_BRDG_CTRL_SPECIAL_BASE 0x41F3E80ull
10214  #define DCORE0_VDEC1_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
10215  #define DCORE0_VDEC1_BRDG_CTRL_SPECIAL_SECTION 0x1800
10216  #define mmDCORE0_VDEC1_CTRL_BASE 0x41F4000ull
10217  #define DCORE0_VDEC1_CTRL_MAX_OFFSET 0x1000
10218  #define DCORE0_VDEC1_CTRL_SECTION 0xE800
10219  #define mmDCORE0_VDEC1_CTRL_SPECIAL_BASE 0x41F4E80ull
10220  #define DCORE0_VDEC1_CTRL_SPECIAL_MAX_OFFSET 0x1800
10221  #define DCORE0_VDEC1_CTRL_SPECIAL_SECTION 0x1800
10222  #define mmDCORE0_VDEC1_MSTR_IF_RR_SHRD_HBW_BASE 0x41F5000ull
10223  #define DCORE0_VDEC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
10224  #define DCORE0_VDEC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
10225  #define mmDCORE0_VDEC1_MSTR_IF_RR_PRVT_HBW_BASE 0x41F5200ull
10226  #define DCORE0_VDEC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
10227  #define DCORE0_VDEC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
10228  #define mmDCORE0_VDEC1_MSTR_IF_RR_SHRD_LBW_BASE 0x41F5400ull
10229  #define DCORE0_VDEC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
10230  #define DCORE0_VDEC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
10231  #define mmDCORE0_VDEC1_MSTR_IF_RR_PRVT_LBW_BASE 0x41F5600ull
10232  #define DCORE0_VDEC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
10233  #define DCORE0_VDEC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
10234  #define mmDCORE0_VDEC1_MSTR_IF_E2E_CRDT_BASE 0x41F5800ull
10235  #define DCORE0_VDEC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
10236  #define DCORE0_VDEC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
10237  #define mmDCORE0_VDEC1_MSTR_IF_AXUSER_BASE 0x41F5A80ull
10238  #define DCORE0_VDEC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
10239  #define DCORE0_VDEC1_MSTR_IF_AXUSER_SECTION 0x8000
10240  #define mmDCORE0_VDEC1_MSTR_IF_DBG_HBW_BASE 0x41F5B00ull
10241  #define DCORE0_VDEC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
10242  #define DCORE0_VDEC1_MSTR_IF_DBG_HBW_SECTION 0x8000
10243  #define mmDCORE0_VDEC1_MSTR_IF_DBG_LBW_BASE 0x41F5B80ull
10244  #define DCORE0_VDEC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
10245  #define DCORE0_VDEC1_MSTR_IF_DBG_LBW_SECTION 0x8000
10246  #define mmDCORE0_VDEC1_MSTR_IF_CORE_HBW_BASE 0x41F5C00ull
10247  #define DCORE0_VDEC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
10248  #define DCORE0_VDEC1_MSTR_IF_CORE_HBW_SECTION 0x1800
10249  #define mmDCORE0_VDEC1_MSTR_IF_CORE_LBW_BASE 0x41F5D80ull
10250  #define DCORE0_VDEC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
10251  #define DCORE0_VDEC1_MSTR_IF_CORE_LBW_SECTION 0x1000
10252  #define mmDCORE0_VDEC1_MSTR_IF_SPECIAL_BASE 0x41F5E80ull
10253  #define DCORE0_VDEC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
10254  #define DCORE0_VDEC1_MSTR_IF_SPECIAL_SECTION 0xA180
10255  #define mmDCORE1_TPC0_QM_DCCM_BASE 0x4200000ull
10256  #define DCORE1_TPC0_QM_DCCM_MAX_OFFSET 0x4000
10257  #define DCORE1_TPC0_QM_DCCM_SECTION 0x8000
10258  #define mmDCORE1_TPC0_QM_ARC_AUX_BASE 0x4208000ull
10259  #define DCORE1_TPC0_QM_ARC_AUX_MAX_OFFSET 0x1000
10260  #define DCORE1_TPC0_QM_ARC_AUX_SECTION 0xE800
10261  #define mmDCORE1_TPC0_QM_ARC_AUX_SPECIAL_BASE 0x4208E80ull
10262  #define DCORE1_TPC0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
10263  #define DCORE1_TPC0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
10264  #define mmDCORE1_TPC0_QM_BASE 0x420A000ull
10265  #define DCORE1_TPC0_QM_MAX_OFFSET 0x1000
10266  #define DCORE1_TPC0_QM_SECTION 0x9000
10267  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x420A900ull
10268  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
10269  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
10270  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x420A908ull
10271  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
10272  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
10273  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x420A910ull
10274  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
10275  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
10276  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x420A918ull
10277  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
10278  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
10279  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x420A920ull
10280  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
10281  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
10282  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x420A928ull
10283  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
10284  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
10285  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x420A930ull
10286  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
10287  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
10288  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x420A938ull
10289  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
10290  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
10291  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x420A940ull
10292  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
10293  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
10294  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x420A948ull
10295  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
10296  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
10297  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x420A950ull
10298  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
10299  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
10300  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x420A958ull
10301  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
10302  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
10303  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x420A960ull
10304  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
10305  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
10306  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x420A968ull
10307  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
10308  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
10309  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x420A970ull
10310  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
10311  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
10312  #define mmDCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x420A978ull
10313  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
10314  #define DCORE1_TPC0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
10315  #define mmDCORE1_TPC0_QM_AXUSER_SECURED_BASE 0x420AB00ull
10316  #define DCORE1_TPC0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
10317  #define DCORE1_TPC0_QM_AXUSER_SECURED_SECTION 0x8000
10318  #define mmDCORE1_TPC0_QM_AXUSER_NONSECURED_BASE 0x420AB80ull
10319  #define DCORE1_TPC0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
10320  #define DCORE1_TPC0_QM_AXUSER_NONSECURED_SECTION 0x8000
10321  #define mmDCORE1_TPC0_QM_DBG_HBW_BASE 0x420AC00ull
10322  #define DCORE1_TPC0_QM_DBG_HBW_MAX_OFFSET 0x5800
10323  #define DCORE1_TPC0_QM_DBG_HBW_SECTION 0x8000
10324  #define mmDCORE1_TPC0_QM_DBG_LBW_BASE 0x420AC80ull
10325  #define DCORE1_TPC0_QM_DBG_LBW_MAX_OFFSET 0x5800
10326  #define DCORE1_TPC0_QM_DBG_LBW_SECTION 0x1000
10327  #define mmDCORE1_TPC0_QM_CGM_BASE 0x420AD80ull
10328  #define DCORE1_TPC0_QM_CGM_MAX_OFFSET 0xC000
10329  #define DCORE1_TPC0_QM_CGM_SECTION 0x1000
10330  #define mmDCORE1_TPC0_QM_SPECIAL_BASE 0x420AE80ull
10331  #define DCORE1_TPC0_QM_SPECIAL_MAX_OFFSET 0x1800
10332  #define DCORE1_TPC0_QM_SPECIAL_SECTION 0x1800
10333  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_0_BASE 0x420B000ull
10334  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
10335  #define DCORE1_TPC0_QM_SPECIAL_SECTION 0x1800
10336  #define mmDCORE1_TPC0_CFG_BASE 0x420B000ull
10337  #define DCORE1_TPC0_CFG_MAX_OFFSET 0x1000
10338  #define DCORE1_TPC0_CFG_SECTION 0x5000
10339  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_1_BASE 0x420B050ull
10340  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
10341  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_1_SECTION 0x5000
10342  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_2_BASE 0x420B0A0ull
10343  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
10344  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_2_SECTION 0x5000
10345  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_3_BASE 0x420B0F0ull
10346  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
10347  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_3_SECTION 0x5000
10348  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_4_BASE 0x420B140ull
10349  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
10350  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_4_SECTION 0x5000
10351  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_5_BASE 0x420B190ull
10352  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
10353  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_5_SECTION 0x5000
10354  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_6_BASE 0x420B1E0ull
10355  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
10356  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_6_SECTION 0x5000
10357  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_7_BASE 0x420B230ull
10358  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
10359  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_7_SECTION 0x5000
10360  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_8_BASE 0x420B280ull
10361  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
10362  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_8_SECTION 0x5000
10363  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_9_BASE 0x420B2D0ull
10364  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
10365  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_9_SECTION 0x5000
10366  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_10_BASE 0x420B320ull
10367  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
10368  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_10_SECTION 0x5000
10369  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_11_BASE 0x420B370ull
10370  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
10371  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_11_SECTION 0x5000
10372  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_12_BASE 0x420B3C0ull
10373  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
10374  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_12_SECTION 0x5000
10375  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_13_BASE 0x420B410ull
10376  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
10377  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_13_SECTION 0x5000
10378  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_14_BASE 0x420B460ull
10379  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
10380  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_14_SECTION 0x5000
10381  #define mmDCORE1_TPC0_CFG_KERNEL_TENSOR_15_BASE 0x420B4B0ull
10382  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
10383  #define DCORE1_TPC0_CFG_KERNEL_TENSOR_15_SECTION 0x5000
10384  #define mmDCORE1_TPC0_CFG_KERNEL_SYNC_OBJECT_BASE 0x420B500ull
10385  #define DCORE1_TPC0_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
10386  #define DCORE1_TPC0_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
10387  #define mmDCORE1_TPC0_CFG_KERNEL_BASE 0x420B508ull
10388  #define DCORE1_TPC0_CFG_KERNEL_MAX_OFFSET 0xD400
10389  #define DCORE1_TPC0_CFG_KERNEL_SECTION 0xD400
10390  #define mmDCORE1_TPC0_CFG_QM_TENSOR_0_BASE 0x420B5DCull
10391  #define DCORE1_TPC0_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
10392  #define DCORE1_TPC0_CFG_QM_TENSOR_0_SECTION 0x5000
10393  #define mmDCORE1_TPC0_CFG_QM_TENSOR_1_BASE 0x420B62Cull
10394  #define DCORE1_TPC0_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
10395  #define DCORE1_TPC0_CFG_QM_TENSOR_1_SECTION 0x5000
10396  #define mmDCORE1_TPC0_CFG_QM_TENSOR_2_BASE 0x420B67Cull
10397  #define DCORE1_TPC0_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
10398  #define DCORE1_TPC0_CFG_QM_TENSOR_2_SECTION 0x5000
10399  #define mmDCORE1_TPC0_CFG_QM_TENSOR_3_BASE 0x420B6CCull
10400  #define DCORE1_TPC0_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
10401  #define DCORE1_TPC0_CFG_QM_TENSOR_3_SECTION 0x5000
10402  #define mmDCORE1_TPC0_CFG_QM_TENSOR_4_BASE 0x420B71Cull
10403  #define DCORE1_TPC0_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
10404  #define DCORE1_TPC0_CFG_QM_TENSOR_4_SECTION 0x5000
10405  #define mmDCORE1_TPC0_CFG_QM_TENSOR_5_BASE 0x420B76Cull
10406  #define DCORE1_TPC0_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
10407  #define DCORE1_TPC0_CFG_QM_TENSOR_5_SECTION 0x5000
10408  #define mmDCORE1_TPC0_CFG_QM_TENSOR_6_BASE 0x420B7BCull
10409  #define DCORE1_TPC0_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
10410  #define DCORE1_TPC0_CFG_QM_TENSOR_6_SECTION 0x5000
10411  #define mmDCORE1_TPC0_CFG_QM_TENSOR_7_BASE 0x420B80Cull
10412  #define DCORE1_TPC0_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
10413  #define DCORE1_TPC0_CFG_QM_TENSOR_7_SECTION 0x5000
10414  #define mmDCORE1_TPC0_CFG_QM_TENSOR_8_BASE 0x420B85Cull
10415  #define DCORE1_TPC0_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
10416  #define DCORE1_TPC0_CFG_QM_TENSOR_8_SECTION 0x5000
10417  #define mmDCORE1_TPC0_CFG_QM_TENSOR_9_BASE 0x420B8ACull
10418  #define DCORE1_TPC0_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
10419  #define DCORE1_TPC0_CFG_QM_TENSOR_9_SECTION 0x5000
10420  #define mmDCORE1_TPC0_CFG_QM_TENSOR_10_BASE 0x420B8FCull
10421  #define DCORE1_TPC0_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
10422  #define DCORE1_TPC0_CFG_QM_TENSOR_10_SECTION 0x5000
10423  #define mmDCORE1_TPC0_CFG_QM_TENSOR_11_BASE 0x420B94Cull
10424  #define DCORE1_TPC0_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
10425  #define DCORE1_TPC0_CFG_QM_TENSOR_11_SECTION 0x5000
10426  #define mmDCORE1_TPC0_CFG_QM_TENSOR_12_BASE 0x420B99Cull
10427  #define DCORE1_TPC0_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
10428  #define DCORE1_TPC0_CFG_QM_TENSOR_12_SECTION 0x5000
10429  #define mmDCORE1_TPC0_CFG_QM_TENSOR_13_BASE 0x420B9ECull
10430  #define DCORE1_TPC0_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
10431  #define DCORE1_TPC0_CFG_QM_TENSOR_13_SECTION 0x5000
10432  #define mmDCORE1_TPC0_CFG_QM_TENSOR_14_BASE 0x420BA3Cull
10433  #define DCORE1_TPC0_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
10434  #define DCORE1_TPC0_CFG_QM_TENSOR_14_SECTION 0x5000
10435  #define mmDCORE1_TPC0_CFG_QM_TENSOR_15_BASE 0x420BA8Cull
10436  #define DCORE1_TPC0_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
10437  #define DCORE1_TPC0_CFG_QM_TENSOR_15_SECTION 0x5000
10438  #define mmDCORE1_TPC0_CFG_QM_SYNC_OBJECT_BASE 0x420BADCull
10439  #define DCORE1_TPC0_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
10440  #define DCORE1_TPC0_CFG_QM_SYNC_OBJECT_SECTION 0x8000
10441  #define mmDCORE1_TPC0_CFG_QM_BASE 0x420BAE4ull
10442  #define DCORE1_TPC0_CFG_QM_MAX_OFFSET 0xD400
10443  #define DCORE1_TPC0_CFG_QM_SECTION 0x31C0
10444  #define mmDCORE1_TPC0_CFG_AXUSER_BASE 0x420BE00ull
10445  #define DCORE1_TPC0_CFG_AXUSER_MAX_OFFSET 0x5000
10446  #define DCORE1_TPC0_CFG_AXUSER_SECTION 0x8000
10447  #define mmDCORE1_TPC0_CFG_SPECIAL_BASE 0x420BE80ull
10448  #define DCORE1_TPC0_CFG_SPECIAL_MAX_OFFSET 0x1800
10449  #define DCORE1_TPC0_CFG_SPECIAL_SECTION 0x1800
10450  #define mmDCORE1_TPC0_MSTR_IF_RR_SHRD_HBW_BASE 0x420C000ull
10451  #define DCORE1_TPC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
10452  #define DCORE1_TPC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
10453  #define mmDCORE1_TPC0_MSTR_IF_RR_PRVT_HBW_BASE 0x420C200ull
10454  #define DCORE1_TPC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
10455  #define DCORE1_TPC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
10456  #define mmDCORE1_TPC0_MSTR_IF_RR_SHRD_LBW_BASE 0x420C400ull
10457  #define DCORE1_TPC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
10458  #define DCORE1_TPC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
10459  #define mmDCORE1_TPC0_MSTR_IF_RR_PRVT_LBW_BASE 0x420C600ull
10460  #define DCORE1_TPC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
10461  #define DCORE1_TPC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
10462  #define mmDCORE1_TPC0_MSTR_IF_E2E_CRDT_BASE 0x420C800ull
10463  #define DCORE1_TPC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
10464  #define DCORE1_TPC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
10465  #define mmDCORE1_TPC0_MSTR_IF_AXUSER_BASE 0x420CA80ull
10466  #define DCORE1_TPC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
10467  #define DCORE1_TPC0_MSTR_IF_AXUSER_SECTION 0x8000
10468  #define mmDCORE1_TPC0_MSTR_IF_DBG_HBW_BASE 0x420CB00ull
10469  #define DCORE1_TPC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
10470  #define DCORE1_TPC0_MSTR_IF_DBG_HBW_SECTION 0x8000
10471  #define mmDCORE1_TPC0_MSTR_IF_DBG_LBW_BASE 0x420CB80ull
10472  #define DCORE1_TPC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
10473  #define DCORE1_TPC0_MSTR_IF_DBG_LBW_SECTION 0x8000
10474  #define mmDCORE1_TPC0_MSTR_IF_CORE_HBW_BASE 0x420CC00ull
10475  #define DCORE1_TPC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
10476  #define DCORE1_TPC0_MSTR_IF_CORE_HBW_SECTION 0x1800
10477  #define mmDCORE1_TPC0_MSTR_IF_CORE_LBW_BASE 0x420CD80ull
10478  #define DCORE1_TPC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
10479  #define DCORE1_TPC0_MSTR_IF_CORE_LBW_SECTION 0x1000
10480  #define mmDCORE1_TPC0_MSTR_IF_SPECIAL_BASE 0x420CE80ull
10481  #define DCORE1_TPC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
10482  #define DCORE1_TPC0_MSTR_IF_SPECIAL_SECTION 0x3180
10483  #define mmDCORE1_TPC1_QM_DCCM_BASE 0x4210000ull
10484  #define DCORE1_TPC1_QM_DCCM_MAX_OFFSET 0x4000
10485  #define DCORE1_TPC1_QM_DCCM_SECTION 0x8000
10486  #define mmDCORE1_TPC1_QM_ARC_AUX_BASE 0x4218000ull
10487  #define DCORE1_TPC1_QM_ARC_AUX_MAX_OFFSET 0x1000
10488  #define DCORE1_TPC1_QM_ARC_AUX_SECTION 0xE800
10489  #define mmDCORE1_TPC1_QM_ARC_AUX_SPECIAL_BASE 0x4218E80ull
10490  #define DCORE1_TPC1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
10491  #define DCORE1_TPC1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
10492  #define mmDCORE1_TPC1_QM_BASE 0x421A000ull
10493  #define DCORE1_TPC1_QM_MAX_OFFSET 0x1000
10494  #define DCORE1_TPC1_QM_SECTION 0x9000
10495  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x421A900ull
10496  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
10497  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
10498  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x421A908ull
10499  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
10500  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
10501  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x421A910ull
10502  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
10503  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
10504  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x421A918ull
10505  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
10506  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
10507  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x421A920ull
10508  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
10509  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
10510  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x421A928ull
10511  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
10512  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
10513  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x421A930ull
10514  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
10515  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
10516  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x421A938ull
10517  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
10518  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
10519  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x421A940ull
10520  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
10521  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
10522  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x421A948ull
10523  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
10524  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
10525  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x421A950ull
10526  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
10527  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
10528  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x421A958ull
10529  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
10530  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
10531  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x421A960ull
10532  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
10533  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
10534  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x421A968ull
10535  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
10536  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
10537  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x421A970ull
10538  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
10539  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
10540  #define mmDCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x421A978ull
10541  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
10542  #define DCORE1_TPC1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
10543  #define mmDCORE1_TPC1_QM_AXUSER_SECURED_BASE 0x421AB00ull
10544  #define DCORE1_TPC1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
10545  #define DCORE1_TPC1_QM_AXUSER_SECURED_SECTION 0x8000
10546  #define mmDCORE1_TPC1_QM_AXUSER_NONSECURED_BASE 0x421AB80ull
10547  #define DCORE1_TPC1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
10548  #define DCORE1_TPC1_QM_AXUSER_NONSECURED_SECTION 0x8000
10549  #define mmDCORE1_TPC1_QM_DBG_HBW_BASE 0x421AC00ull
10550  #define DCORE1_TPC1_QM_DBG_HBW_MAX_OFFSET 0x5800
10551  #define DCORE1_TPC1_QM_DBG_HBW_SECTION 0x8000
10552  #define mmDCORE1_TPC1_QM_DBG_LBW_BASE 0x421AC80ull
10553  #define DCORE1_TPC1_QM_DBG_LBW_MAX_OFFSET 0x5800
10554  #define DCORE1_TPC1_QM_DBG_LBW_SECTION 0x1000
10555  #define mmDCORE1_TPC1_QM_CGM_BASE 0x421AD80ull
10556  #define DCORE1_TPC1_QM_CGM_MAX_OFFSET 0xC000
10557  #define DCORE1_TPC1_QM_CGM_SECTION 0x1000
10558  #define mmDCORE1_TPC1_QM_SPECIAL_BASE 0x421AE80ull
10559  #define DCORE1_TPC1_QM_SPECIAL_MAX_OFFSET 0x1800
10560  #define DCORE1_TPC1_QM_SPECIAL_SECTION 0x1800
10561  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_0_BASE 0x421B000ull
10562  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
10563  #define DCORE1_TPC1_QM_SPECIAL_SECTION 0x1800
10564  #define mmDCORE1_TPC1_CFG_BASE 0x421B000ull
10565  #define DCORE1_TPC1_CFG_MAX_OFFSET 0x1000
10566  #define DCORE1_TPC1_CFG_SECTION 0x5000
10567  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_1_BASE 0x421B050ull
10568  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
10569  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_1_SECTION 0x5000
10570  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_2_BASE 0x421B0A0ull
10571  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
10572  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_2_SECTION 0x5000
10573  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_3_BASE 0x421B0F0ull
10574  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
10575  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_3_SECTION 0x5000
10576  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_4_BASE 0x421B140ull
10577  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
10578  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_4_SECTION 0x5000
10579  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_5_BASE 0x421B190ull
10580  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
10581  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_5_SECTION 0x5000
10582  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_6_BASE 0x421B1E0ull
10583  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
10584  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_6_SECTION 0x5000
10585  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_7_BASE 0x421B230ull
10586  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
10587  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_7_SECTION 0x5000
10588  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_8_BASE 0x421B280ull
10589  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
10590  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_8_SECTION 0x5000
10591  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_9_BASE 0x421B2D0ull
10592  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
10593  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_9_SECTION 0x5000
10594  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_10_BASE 0x421B320ull
10595  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
10596  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_10_SECTION 0x5000
10597  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_11_BASE 0x421B370ull
10598  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
10599  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_11_SECTION 0x5000
10600  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_12_BASE 0x421B3C0ull
10601  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
10602  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_12_SECTION 0x5000
10603  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_13_BASE 0x421B410ull
10604  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
10605  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_13_SECTION 0x5000
10606  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_14_BASE 0x421B460ull
10607  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
10608  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_14_SECTION 0x5000
10609  #define mmDCORE1_TPC1_CFG_KERNEL_TENSOR_15_BASE 0x421B4B0ull
10610  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
10611  #define DCORE1_TPC1_CFG_KERNEL_TENSOR_15_SECTION 0x5000
10612  #define mmDCORE1_TPC1_CFG_KERNEL_SYNC_OBJECT_BASE 0x421B500ull
10613  #define DCORE1_TPC1_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
10614  #define DCORE1_TPC1_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
10615  #define mmDCORE1_TPC1_CFG_KERNEL_BASE 0x421B508ull
10616  #define DCORE1_TPC1_CFG_KERNEL_MAX_OFFSET 0xD400
10617  #define DCORE1_TPC1_CFG_KERNEL_SECTION 0xD400
10618  #define mmDCORE1_TPC1_CFG_QM_TENSOR_0_BASE 0x421B5DCull
10619  #define DCORE1_TPC1_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
10620  #define DCORE1_TPC1_CFG_QM_TENSOR_0_SECTION 0x5000
10621  #define mmDCORE1_TPC1_CFG_QM_TENSOR_1_BASE 0x421B62Cull
10622  #define DCORE1_TPC1_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
10623  #define DCORE1_TPC1_CFG_QM_TENSOR_1_SECTION 0x5000
10624  #define mmDCORE1_TPC1_CFG_QM_TENSOR_2_BASE 0x421B67Cull
10625  #define DCORE1_TPC1_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
10626  #define DCORE1_TPC1_CFG_QM_TENSOR_2_SECTION 0x5000
10627  #define mmDCORE1_TPC1_CFG_QM_TENSOR_3_BASE 0x421B6CCull
10628  #define DCORE1_TPC1_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
10629  #define DCORE1_TPC1_CFG_QM_TENSOR_3_SECTION 0x5000
10630  #define mmDCORE1_TPC1_CFG_QM_TENSOR_4_BASE 0x421B71Cull
10631  #define DCORE1_TPC1_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
10632  #define DCORE1_TPC1_CFG_QM_TENSOR_4_SECTION 0x5000
10633  #define mmDCORE1_TPC1_CFG_QM_TENSOR_5_BASE 0x421B76Cull
10634  #define DCORE1_TPC1_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
10635  #define DCORE1_TPC1_CFG_QM_TENSOR_5_SECTION 0x5000
10636  #define mmDCORE1_TPC1_CFG_QM_TENSOR_6_BASE 0x421B7BCull
10637  #define DCORE1_TPC1_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
10638  #define DCORE1_TPC1_CFG_QM_TENSOR_6_SECTION 0x5000
10639  #define mmDCORE1_TPC1_CFG_QM_TENSOR_7_BASE 0x421B80Cull
10640  #define DCORE1_TPC1_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
10641  #define DCORE1_TPC1_CFG_QM_TENSOR_7_SECTION 0x5000
10642  #define mmDCORE1_TPC1_CFG_QM_TENSOR_8_BASE 0x421B85Cull
10643  #define DCORE1_TPC1_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
10644  #define DCORE1_TPC1_CFG_QM_TENSOR_8_SECTION 0x5000
10645  #define mmDCORE1_TPC1_CFG_QM_TENSOR_9_BASE 0x421B8ACull
10646  #define DCORE1_TPC1_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
10647  #define DCORE1_TPC1_CFG_QM_TENSOR_9_SECTION 0x5000
10648  #define mmDCORE1_TPC1_CFG_QM_TENSOR_10_BASE 0x421B8FCull
10649  #define DCORE1_TPC1_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
10650  #define DCORE1_TPC1_CFG_QM_TENSOR_10_SECTION 0x5000
10651  #define mmDCORE1_TPC1_CFG_QM_TENSOR_11_BASE 0x421B94Cull
10652  #define DCORE1_TPC1_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
10653  #define DCORE1_TPC1_CFG_QM_TENSOR_11_SECTION 0x5000
10654  #define mmDCORE1_TPC1_CFG_QM_TENSOR_12_BASE 0x421B99Cull
10655  #define DCORE1_TPC1_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
10656  #define DCORE1_TPC1_CFG_QM_TENSOR_12_SECTION 0x5000
10657  #define mmDCORE1_TPC1_CFG_QM_TENSOR_13_BASE 0x421B9ECull
10658  #define DCORE1_TPC1_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
10659  #define DCORE1_TPC1_CFG_QM_TENSOR_13_SECTION 0x5000
10660  #define mmDCORE1_TPC1_CFG_QM_TENSOR_14_BASE 0x421BA3Cull
10661  #define DCORE1_TPC1_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
10662  #define DCORE1_TPC1_CFG_QM_TENSOR_14_SECTION 0x5000
10663  #define mmDCORE1_TPC1_CFG_QM_TENSOR_15_BASE 0x421BA8Cull
10664  #define DCORE1_TPC1_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
10665  #define DCORE1_TPC1_CFG_QM_TENSOR_15_SECTION 0x5000
10666  #define mmDCORE1_TPC1_CFG_QM_SYNC_OBJECT_BASE 0x421BADCull
10667  #define DCORE1_TPC1_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
10668  #define DCORE1_TPC1_CFG_QM_SYNC_OBJECT_SECTION 0x8000
10669  #define mmDCORE1_TPC1_CFG_QM_BASE 0x421BAE4ull
10670  #define DCORE1_TPC1_CFG_QM_MAX_OFFSET 0xD400
10671  #define DCORE1_TPC1_CFG_QM_SECTION 0x31C0
10672  #define mmDCORE1_TPC1_CFG_AXUSER_BASE 0x421BE00ull
10673  #define DCORE1_TPC1_CFG_AXUSER_MAX_OFFSET 0x5000
10674  #define DCORE1_TPC1_CFG_AXUSER_SECTION 0x8000
10675  #define mmDCORE1_TPC1_CFG_SPECIAL_BASE 0x421BE80ull
10676  #define DCORE1_TPC1_CFG_SPECIAL_MAX_OFFSET 0x1800
10677  #define DCORE1_TPC1_CFG_SPECIAL_SECTION 0x1800
10678  #define mmDCORE1_TPC1_MSTR_IF_RR_SHRD_HBW_BASE 0x421C000ull
10679  #define DCORE1_TPC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
10680  #define DCORE1_TPC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
10681  #define mmDCORE1_TPC1_MSTR_IF_RR_PRVT_HBW_BASE 0x421C200ull
10682  #define DCORE1_TPC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
10683  #define DCORE1_TPC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
10684  #define mmDCORE1_TPC1_MSTR_IF_RR_SHRD_LBW_BASE 0x421C400ull
10685  #define DCORE1_TPC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
10686  #define DCORE1_TPC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
10687  #define mmDCORE1_TPC1_MSTR_IF_RR_PRVT_LBW_BASE 0x421C600ull
10688  #define DCORE1_TPC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
10689  #define DCORE1_TPC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
10690  #define mmDCORE1_TPC1_MSTR_IF_E2E_CRDT_BASE 0x421C800ull
10691  #define DCORE1_TPC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
10692  #define DCORE1_TPC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
10693  #define mmDCORE1_TPC1_MSTR_IF_AXUSER_BASE 0x421CA80ull
10694  #define DCORE1_TPC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
10695  #define DCORE1_TPC1_MSTR_IF_AXUSER_SECTION 0x8000
10696  #define mmDCORE1_TPC1_MSTR_IF_DBG_HBW_BASE 0x421CB00ull
10697  #define DCORE1_TPC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
10698  #define DCORE1_TPC1_MSTR_IF_DBG_HBW_SECTION 0x8000
10699  #define mmDCORE1_TPC1_MSTR_IF_DBG_LBW_BASE 0x421CB80ull
10700  #define DCORE1_TPC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
10701  #define DCORE1_TPC1_MSTR_IF_DBG_LBW_SECTION 0x8000
10702  #define mmDCORE1_TPC1_MSTR_IF_CORE_HBW_BASE 0x421CC00ull
10703  #define DCORE1_TPC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
10704  #define DCORE1_TPC1_MSTR_IF_CORE_HBW_SECTION 0x1800
10705  #define mmDCORE1_TPC1_MSTR_IF_CORE_LBW_BASE 0x421CD80ull
10706  #define DCORE1_TPC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
10707  #define DCORE1_TPC1_MSTR_IF_CORE_LBW_SECTION 0x1000
10708  #define mmDCORE1_TPC1_MSTR_IF_SPECIAL_BASE 0x421CE80ull
10709  #define DCORE1_TPC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
10710  #define DCORE1_TPC1_MSTR_IF_SPECIAL_SECTION 0x3180
10711  #define mmDCORE1_TPC2_QM_DCCM_BASE 0x4220000ull
10712  #define DCORE1_TPC2_QM_DCCM_MAX_OFFSET 0x4000
10713  #define DCORE1_TPC2_QM_DCCM_SECTION 0x8000
10714  #define mmDCORE1_TPC2_QM_ARC_AUX_BASE 0x4228000ull
10715  #define DCORE1_TPC2_QM_ARC_AUX_MAX_OFFSET 0x1000
10716  #define DCORE1_TPC2_QM_ARC_AUX_SECTION 0xE800
10717  #define mmDCORE1_TPC2_QM_ARC_AUX_SPECIAL_BASE 0x4228E80ull
10718  #define DCORE1_TPC2_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
10719  #define DCORE1_TPC2_QM_ARC_AUX_SPECIAL_SECTION 0x1180
10720  #define mmDCORE1_TPC2_QM_BASE 0x422A000ull
10721  #define DCORE1_TPC2_QM_MAX_OFFSET 0x1000
10722  #define DCORE1_TPC2_QM_SECTION 0x9000
10723  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR0_BASE 0x422A900ull
10724  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
10725  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
10726  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR1_BASE 0x422A908ull
10727  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
10728  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
10729  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR2_BASE 0x422A910ull
10730  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
10731  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
10732  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR3_BASE 0x422A918ull
10733  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
10734  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
10735  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR4_BASE 0x422A920ull
10736  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
10737  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
10738  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR5_BASE 0x422A928ull
10739  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
10740  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
10741  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR6_BASE 0x422A930ull
10742  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
10743  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
10744  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR7_BASE 0x422A938ull
10745  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
10746  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
10747  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR8_BASE 0x422A940ull
10748  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
10749  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
10750  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR9_BASE 0x422A948ull
10751  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
10752  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
10753  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR10_BASE 0x422A950ull
10754  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
10755  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
10756  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR11_BASE 0x422A958ull
10757  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
10758  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
10759  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR12_BASE 0x422A960ull
10760  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
10761  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
10762  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR13_BASE 0x422A968ull
10763  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
10764  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
10765  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR14_BASE 0x422A970ull
10766  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
10767  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
10768  #define mmDCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR15_BASE 0x422A978ull
10769  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
10770  #define DCORE1_TPC2_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
10771  #define mmDCORE1_TPC2_QM_AXUSER_SECURED_BASE 0x422AB00ull
10772  #define DCORE1_TPC2_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
10773  #define DCORE1_TPC2_QM_AXUSER_SECURED_SECTION 0x8000
10774  #define mmDCORE1_TPC2_QM_AXUSER_NONSECURED_BASE 0x422AB80ull
10775  #define DCORE1_TPC2_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
10776  #define DCORE1_TPC2_QM_AXUSER_NONSECURED_SECTION 0x8000
10777  #define mmDCORE1_TPC2_QM_DBG_HBW_BASE 0x422AC00ull
10778  #define DCORE1_TPC2_QM_DBG_HBW_MAX_OFFSET 0x5800
10779  #define DCORE1_TPC2_QM_DBG_HBW_SECTION 0x8000
10780  #define mmDCORE1_TPC2_QM_DBG_LBW_BASE 0x422AC80ull
10781  #define DCORE1_TPC2_QM_DBG_LBW_MAX_OFFSET 0x5800
10782  #define DCORE1_TPC2_QM_DBG_LBW_SECTION 0x1000
10783  #define mmDCORE1_TPC2_QM_CGM_BASE 0x422AD80ull
10784  #define DCORE1_TPC2_QM_CGM_MAX_OFFSET 0xC000
10785  #define DCORE1_TPC2_QM_CGM_SECTION 0x1000
10786  #define mmDCORE1_TPC2_QM_SPECIAL_BASE 0x422AE80ull
10787  #define DCORE1_TPC2_QM_SPECIAL_MAX_OFFSET 0x1800
10788  #define DCORE1_TPC2_QM_SPECIAL_SECTION 0x1800
10789  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_0_BASE 0x422B000ull
10790  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
10791  #define DCORE1_TPC2_QM_SPECIAL_SECTION 0x1800
10792  #define mmDCORE1_TPC2_CFG_BASE 0x422B000ull
10793  #define DCORE1_TPC2_CFG_MAX_OFFSET 0x1000
10794  #define DCORE1_TPC2_CFG_SECTION 0x5000
10795  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_1_BASE 0x422B050ull
10796  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
10797  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_1_SECTION 0x5000
10798  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_2_BASE 0x422B0A0ull
10799  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
10800  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_2_SECTION 0x5000
10801  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_3_BASE 0x422B0F0ull
10802  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
10803  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_3_SECTION 0x5000
10804  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_4_BASE 0x422B140ull
10805  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
10806  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_4_SECTION 0x5000
10807  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_5_BASE 0x422B190ull
10808  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
10809  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_5_SECTION 0x5000
10810  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_6_BASE 0x422B1E0ull
10811  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
10812  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_6_SECTION 0x5000
10813  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_7_BASE 0x422B230ull
10814  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
10815  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_7_SECTION 0x5000
10816  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_8_BASE 0x422B280ull
10817  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
10818  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_8_SECTION 0x5000
10819  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_9_BASE 0x422B2D0ull
10820  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
10821  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_9_SECTION 0x5000
10822  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_10_BASE 0x422B320ull
10823  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
10824  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_10_SECTION 0x5000
10825  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_11_BASE 0x422B370ull
10826  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
10827  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_11_SECTION 0x5000
10828  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_12_BASE 0x422B3C0ull
10829  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
10830  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_12_SECTION 0x5000
10831  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_13_BASE 0x422B410ull
10832  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
10833  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_13_SECTION 0x5000
10834  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_14_BASE 0x422B460ull
10835  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
10836  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_14_SECTION 0x5000
10837  #define mmDCORE1_TPC2_CFG_KERNEL_TENSOR_15_BASE 0x422B4B0ull
10838  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
10839  #define DCORE1_TPC2_CFG_KERNEL_TENSOR_15_SECTION 0x5000
10840  #define mmDCORE1_TPC2_CFG_KERNEL_SYNC_OBJECT_BASE 0x422B500ull
10841  #define DCORE1_TPC2_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
10842  #define DCORE1_TPC2_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
10843  #define mmDCORE1_TPC2_CFG_KERNEL_BASE 0x422B508ull
10844  #define DCORE1_TPC2_CFG_KERNEL_MAX_OFFSET 0xD400
10845  #define DCORE1_TPC2_CFG_KERNEL_SECTION 0xD400
10846  #define mmDCORE1_TPC2_CFG_QM_TENSOR_0_BASE 0x422B5DCull
10847  #define DCORE1_TPC2_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
10848  #define DCORE1_TPC2_CFG_QM_TENSOR_0_SECTION 0x5000
10849  #define mmDCORE1_TPC2_CFG_QM_TENSOR_1_BASE 0x422B62Cull
10850  #define DCORE1_TPC2_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
10851  #define DCORE1_TPC2_CFG_QM_TENSOR_1_SECTION 0x5000
10852  #define mmDCORE1_TPC2_CFG_QM_TENSOR_2_BASE 0x422B67Cull
10853  #define DCORE1_TPC2_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
10854  #define DCORE1_TPC2_CFG_QM_TENSOR_2_SECTION 0x5000
10855  #define mmDCORE1_TPC2_CFG_QM_TENSOR_3_BASE 0x422B6CCull
10856  #define DCORE1_TPC2_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
10857  #define DCORE1_TPC2_CFG_QM_TENSOR_3_SECTION 0x5000
10858  #define mmDCORE1_TPC2_CFG_QM_TENSOR_4_BASE 0x422B71Cull
10859  #define DCORE1_TPC2_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
10860  #define DCORE1_TPC2_CFG_QM_TENSOR_4_SECTION 0x5000
10861  #define mmDCORE1_TPC2_CFG_QM_TENSOR_5_BASE 0x422B76Cull
10862  #define DCORE1_TPC2_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
10863  #define DCORE1_TPC2_CFG_QM_TENSOR_5_SECTION 0x5000
10864  #define mmDCORE1_TPC2_CFG_QM_TENSOR_6_BASE 0x422B7BCull
10865  #define DCORE1_TPC2_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
10866  #define DCORE1_TPC2_CFG_QM_TENSOR_6_SECTION 0x5000
10867  #define mmDCORE1_TPC2_CFG_QM_TENSOR_7_BASE 0x422B80Cull
10868  #define DCORE1_TPC2_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
10869  #define DCORE1_TPC2_CFG_QM_TENSOR_7_SECTION 0x5000
10870  #define mmDCORE1_TPC2_CFG_QM_TENSOR_8_BASE 0x422B85Cull
10871  #define DCORE1_TPC2_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
10872  #define DCORE1_TPC2_CFG_QM_TENSOR_8_SECTION 0x5000
10873  #define mmDCORE1_TPC2_CFG_QM_TENSOR_9_BASE 0x422B8ACull
10874  #define DCORE1_TPC2_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
10875  #define DCORE1_TPC2_CFG_QM_TENSOR_9_SECTION 0x5000
10876  #define mmDCORE1_TPC2_CFG_QM_TENSOR_10_BASE 0x422B8FCull
10877  #define DCORE1_TPC2_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
10878  #define DCORE1_TPC2_CFG_QM_TENSOR_10_SECTION 0x5000
10879  #define mmDCORE1_TPC2_CFG_QM_TENSOR_11_BASE 0x422B94Cull
10880  #define DCORE1_TPC2_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
10881  #define DCORE1_TPC2_CFG_QM_TENSOR_11_SECTION 0x5000
10882  #define mmDCORE1_TPC2_CFG_QM_TENSOR_12_BASE 0x422B99Cull
10883  #define DCORE1_TPC2_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
10884  #define DCORE1_TPC2_CFG_QM_TENSOR_12_SECTION 0x5000
10885  #define mmDCORE1_TPC2_CFG_QM_TENSOR_13_BASE 0x422B9ECull
10886  #define DCORE1_TPC2_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
10887  #define DCORE1_TPC2_CFG_QM_TENSOR_13_SECTION 0x5000
10888  #define mmDCORE1_TPC2_CFG_QM_TENSOR_14_BASE 0x422BA3Cull
10889  #define DCORE1_TPC2_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
10890  #define DCORE1_TPC2_CFG_QM_TENSOR_14_SECTION 0x5000
10891  #define mmDCORE1_TPC2_CFG_QM_TENSOR_15_BASE 0x422BA8Cull
10892  #define DCORE1_TPC2_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
10893  #define DCORE1_TPC2_CFG_QM_TENSOR_15_SECTION 0x5000
10894  #define mmDCORE1_TPC2_CFG_QM_SYNC_OBJECT_BASE 0x422BADCull
10895  #define DCORE1_TPC2_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
10896  #define DCORE1_TPC2_CFG_QM_SYNC_OBJECT_SECTION 0x8000
10897  #define mmDCORE1_TPC2_CFG_QM_BASE 0x422BAE4ull
10898  #define DCORE1_TPC2_CFG_QM_MAX_OFFSET 0xD400
10899  #define DCORE1_TPC2_CFG_QM_SECTION 0x31C0
10900  #define mmDCORE1_TPC2_CFG_AXUSER_BASE 0x422BE00ull
10901  #define DCORE1_TPC2_CFG_AXUSER_MAX_OFFSET 0x5000
10902  #define DCORE1_TPC2_CFG_AXUSER_SECTION 0x8000
10903  #define mmDCORE1_TPC2_CFG_SPECIAL_BASE 0x422BE80ull
10904  #define DCORE1_TPC2_CFG_SPECIAL_MAX_OFFSET 0x1800
10905  #define DCORE1_TPC2_CFG_SPECIAL_SECTION 0x1800
10906  #define mmDCORE1_TPC2_MSTR_IF_RR_SHRD_HBW_BASE 0x422C000ull
10907  #define DCORE1_TPC2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
10908  #define DCORE1_TPC2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
10909  #define mmDCORE1_TPC2_MSTR_IF_RR_PRVT_HBW_BASE 0x422C200ull
10910  #define DCORE1_TPC2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
10911  #define DCORE1_TPC2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
10912  #define mmDCORE1_TPC2_MSTR_IF_RR_SHRD_LBW_BASE 0x422C400ull
10913  #define DCORE1_TPC2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
10914  #define DCORE1_TPC2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
10915  #define mmDCORE1_TPC2_MSTR_IF_RR_PRVT_LBW_BASE 0x422C600ull
10916  #define DCORE1_TPC2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
10917  #define DCORE1_TPC2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
10918  #define mmDCORE1_TPC2_MSTR_IF_E2E_CRDT_BASE 0x422C800ull
10919  #define DCORE1_TPC2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
10920  #define DCORE1_TPC2_MSTR_IF_E2E_CRDT_SECTION 0x2800
10921  #define mmDCORE1_TPC2_MSTR_IF_AXUSER_BASE 0x422CA80ull
10922  #define DCORE1_TPC2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
10923  #define DCORE1_TPC2_MSTR_IF_AXUSER_SECTION 0x8000
10924  #define mmDCORE1_TPC2_MSTR_IF_DBG_HBW_BASE 0x422CB00ull
10925  #define DCORE1_TPC2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
10926  #define DCORE1_TPC2_MSTR_IF_DBG_HBW_SECTION 0x8000
10927  #define mmDCORE1_TPC2_MSTR_IF_DBG_LBW_BASE 0x422CB80ull
10928  #define DCORE1_TPC2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
10929  #define DCORE1_TPC2_MSTR_IF_DBG_LBW_SECTION 0x8000
10930  #define mmDCORE1_TPC2_MSTR_IF_CORE_HBW_BASE 0x422CC00ull
10931  #define DCORE1_TPC2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
10932  #define DCORE1_TPC2_MSTR_IF_CORE_HBW_SECTION 0x1800
10933  #define mmDCORE1_TPC2_MSTR_IF_CORE_LBW_BASE 0x422CD80ull
10934  #define DCORE1_TPC2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
10935  #define DCORE1_TPC2_MSTR_IF_CORE_LBW_SECTION 0x1000
10936  #define mmDCORE1_TPC2_MSTR_IF_SPECIAL_BASE 0x422CE80ull
10937  #define DCORE1_TPC2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
10938  #define DCORE1_TPC2_MSTR_IF_SPECIAL_SECTION 0x3180
10939  #define mmDCORE1_TPC3_QM_DCCM_BASE 0x4230000ull
10940  #define DCORE1_TPC3_QM_DCCM_MAX_OFFSET 0x4000
10941  #define DCORE1_TPC3_QM_DCCM_SECTION 0x8000
10942  #define mmDCORE1_TPC3_QM_ARC_AUX_BASE 0x4238000ull
10943  #define DCORE1_TPC3_QM_ARC_AUX_MAX_OFFSET 0x1000
10944  #define DCORE1_TPC3_QM_ARC_AUX_SECTION 0xE800
10945  #define mmDCORE1_TPC3_QM_ARC_AUX_SPECIAL_BASE 0x4238E80ull
10946  #define DCORE1_TPC3_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
10947  #define DCORE1_TPC3_QM_ARC_AUX_SPECIAL_SECTION 0x1180
10948  #define mmDCORE1_TPC3_QM_BASE 0x423A000ull
10949  #define DCORE1_TPC3_QM_MAX_OFFSET 0x1000
10950  #define DCORE1_TPC3_QM_SECTION 0x9000
10951  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR0_BASE 0x423A900ull
10952  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
10953  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
10954  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR1_BASE 0x423A908ull
10955  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
10956  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
10957  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR2_BASE 0x423A910ull
10958  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
10959  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
10960  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR3_BASE 0x423A918ull
10961  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
10962  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
10963  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR4_BASE 0x423A920ull
10964  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
10965  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
10966  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR5_BASE 0x423A928ull
10967  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
10968  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
10969  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR6_BASE 0x423A930ull
10970  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
10971  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
10972  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR7_BASE 0x423A938ull
10973  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
10974  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
10975  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR8_BASE 0x423A940ull
10976  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
10977  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
10978  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR9_BASE 0x423A948ull
10979  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
10980  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
10981  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR10_BASE 0x423A950ull
10982  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
10983  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
10984  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR11_BASE 0x423A958ull
10985  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
10986  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
10987  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR12_BASE 0x423A960ull
10988  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
10989  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
10990  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR13_BASE 0x423A968ull
10991  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
10992  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
10993  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR14_BASE 0x423A970ull
10994  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
10995  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
10996  #define mmDCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR15_BASE 0x423A978ull
10997  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
10998  #define DCORE1_TPC3_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
10999  #define mmDCORE1_TPC3_QM_AXUSER_SECURED_BASE 0x423AB00ull
11000  #define DCORE1_TPC3_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
11001  #define DCORE1_TPC3_QM_AXUSER_SECURED_SECTION 0x8000
11002  #define mmDCORE1_TPC3_QM_AXUSER_NONSECURED_BASE 0x423AB80ull
11003  #define DCORE1_TPC3_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
11004  #define DCORE1_TPC3_QM_AXUSER_NONSECURED_SECTION 0x8000
11005  #define mmDCORE1_TPC3_QM_DBG_HBW_BASE 0x423AC00ull
11006  #define DCORE1_TPC3_QM_DBG_HBW_MAX_OFFSET 0x5800
11007  #define DCORE1_TPC3_QM_DBG_HBW_SECTION 0x8000
11008  #define mmDCORE1_TPC3_QM_DBG_LBW_BASE 0x423AC80ull
11009  #define DCORE1_TPC3_QM_DBG_LBW_MAX_OFFSET 0x5800
11010  #define DCORE1_TPC3_QM_DBG_LBW_SECTION 0x1000
11011  #define mmDCORE1_TPC3_QM_CGM_BASE 0x423AD80ull
11012  #define DCORE1_TPC3_QM_CGM_MAX_OFFSET 0xC000
11013  #define DCORE1_TPC3_QM_CGM_SECTION 0x1000
11014  #define mmDCORE1_TPC3_QM_SPECIAL_BASE 0x423AE80ull
11015  #define DCORE1_TPC3_QM_SPECIAL_MAX_OFFSET 0x1800
11016  #define DCORE1_TPC3_QM_SPECIAL_SECTION 0x1800
11017  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_0_BASE 0x423B000ull
11018  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
11019  #define DCORE1_TPC3_QM_SPECIAL_SECTION 0x1800
11020  #define mmDCORE1_TPC3_CFG_BASE 0x423B000ull
11021  #define DCORE1_TPC3_CFG_MAX_OFFSET 0x1000
11022  #define DCORE1_TPC3_CFG_SECTION 0x5000
11023  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_1_BASE 0x423B050ull
11024  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
11025  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_1_SECTION 0x5000
11026  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_2_BASE 0x423B0A0ull
11027  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
11028  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_2_SECTION 0x5000
11029  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_3_BASE 0x423B0F0ull
11030  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
11031  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_3_SECTION 0x5000
11032  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_4_BASE 0x423B140ull
11033  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
11034  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_4_SECTION 0x5000
11035  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_5_BASE 0x423B190ull
11036  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
11037  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_5_SECTION 0x5000
11038  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_6_BASE 0x423B1E0ull
11039  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
11040  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_6_SECTION 0x5000
11041  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_7_BASE 0x423B230ull
11042  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
11043  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_7_SECTION 0x5000
11044  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_8_BASE 0x423B280ull
11045  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
11046  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_8_SECTION 0x5000
11047  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_9_BASE 0x423B2D0ull
11048  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
11049  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_9_SECTION 0x5000
11050  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_10_BASE 0x423B320ull
11051  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
11052  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_10_SECTION 0x5000
11053  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_11_BASE 0x423B370ull
11054  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
11055  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_11_SECTION 0x5000
11056  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_12_BASE 0x423B3C0ull
11057  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
11058  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_12_SECTION 0x5000
11059  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_13_BASE 0x423B410ull
11060  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
11061  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_13_SECTION 0x5000
11062  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_14_BASE 0x423B460ull
11063  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
11064  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_14_SECTION 0x5000
11065  #define mmDCORE1_TPC3_CFG_KERNEL_TENSOR_15_BASE 0x423B4B0ull
11066  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
11067  #define DCORE1_TPC3_CFG_KERNEL_TENSOR_15_SECTION 0x5000
11068  #define mmDCORE1_TPC3_CFG_KERNEL_SYNC_OBJECT_BASE 0x423B500ull
11069  #define DCORE1_TPC3_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
11070  #define DCORE1_TPC3_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
11071  #define mmDCORE1_TPC3_CFG_KERNEL_BASE 0x423B508ull
11072  #define DCORE1_TPC3_CFG_KERNEL_MAX_OFFSET 0xD400
11073  #define DCORE1_TPC3_CFG_KERNEL_SECTION 0xD400
11074  #define mmDCORE1_TPC3_CFG_QM_TENSOR_0_BASE 0x423B5DCull
11075  #define DCORE1_TPC3_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
11076  #define DCORE1_TPC3_CFG_QM_TENSOR_0_SECTION 0x5000
11077  #define mmDCORE1_TPC3_CFG_QM_TENSOR_1_BASE 0x423B62Cull
11078  #define DCORE1_TPC3_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
11079  #define DCORE1_TPC3_CFG_QM_TENSOR_1_SECTION 0x5000
11080  #define mmDCORE1_TPC3_CFG_QM_TENSOR_2_BASE 0x423B67Cull
11081  #define DCORE1_TPC3_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
11082  #define DCORE1_TPC3_CFG_QM_TENSOR_2_SECTION 0x5000
11083  #define mmDCORE1_TPC3_CFG_QM_TENSOR_3_BASE 0x423B6CCull
11084  #define DCORE1_TPC3_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
11085  #define DCORE1_TPC3_CFG_QM_TENSOR_3_SECTION 0x5000
11086  #define mmDCORE1_TPC3_CFG_QM_TENSOR_4_BASE 0x423B71Cull
11087  #define DCORE1_TPC3_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
11088  #define DCORE1_TPC3_CFG_QM_TENSOR_4_SECTION 0x5000
11089  #define mmDCORE1_TPC3_CFG_QM_TENSOR_5_BASE 0x423B76Cull
11090  #define DCORE1_TPC3_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
11091  #define DCORE1_TPC3_CFG_QM_TENSOR_5_SECTION 0x5000
11092  #define mmDCORE1_TPC3_CFG_QM_TENSOR_6_BASE 0x423B7BCull
11093  #define DCORE1_TPC3_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
11094  #define DCORE1_TPC3_CFG_QM_TENSOR_6_SECTION 0x5000
11095  #define mmDCORE1_TPC3_CFG_QM_TENSOR_7_BASE 0x423B80Cull
11096  #define DCORE1_TPC3_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
11097  #define DCORE1_TPC3_CFG_QM_TENSOR_7_SECTION 0x5000
11098  #define mmDCORE1_TPC3_CFG_QM_TENSOR_8_BASE 0x423B85Cull
11099  #define DCORE1_TPC3_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
11100  #define DCORE1_TPC3_CFG_QM_TENSOR_8_SECTION 0x5000
11101  #define mmDCORE1_TPC3_CFG_QM_TENSOR_9_BASE 0x423B8ACull
11102  #define DCORE1_TPC3_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
11103  #define DCORE1_TPC3_CFG_QM_TENSOR_9_SECTION 0x5000
11104  #define mmDCORE1_TPC3_CFG_QM_TENSOR_10_BASE 0x423B8FCull
11105  #define DCORE1_TPC3_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
11106  #define DCORE1_TPC3_CFG_QM_TENSOR_10_SECTION 0x5000
11107  #define mmDCORE1_TPC3_CFG_QM_TENSOR_11_BASE 0x423B94Cull
11108  #define DCORE1_TPC3_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
11109  #define DCORE1_TPC3_CFG_QM_TENSOR_11_SECTION 0x5000
11110  #define mmDCORE1_TPC3_CFG_QM_TENSOR_12_BASE 0x423B99Cull
11111  #define DCORE1_TPC3_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
11112  #define DCORE1_TPC3_CFG_QM_TENSOR_12_SECTION 0x5000
11113  #define mmDCORE1_TPC3_CFG_QM_TENSOR_13_BASE 0x423B9ECull
11114  #define DCORE1_TPC3_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
11115  #define DCORE1_TPC3_CFG_QM_TENSOR_13_SECTION 0x5000
11116  #define mmDCORE1_TPC3_CFG_QM_TENSOR_14_BASE 0x423BA3Cull
11117  #define DCORE1_TPC3_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
11118  #define DCORE1_TPC3_CFG_QM_TENSOR_14_SECTION 0x5000
11119  #define mmDCORE1_TPC3_CFG_QM_TENSOR_15_BASE 0x423BA8Cull
11120  #define DCORE1_TPC3_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
11121  #define DCORE1_TPC3_CFG_QM_TENSOR_15_SECTION 0x5000
11122  #define mmDCORE1_TPC3_CFG_QM_SYNC_OBJECT_BASE 0x423BADCull
11123  #define DCORE1_TPC3_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
11124  #define DCORE1_TPC3_CFG_QM_SYNC_OBJECT_SECTION 0x8000
11125  #define mmDCORE1_TPC3_CFG_QM_BASE 0x423BAE4ull
11126  #define DCORE1_TPC3_CFG_QM_MAX_OFFSET 0xD400
11127  #define DCORE1_TPC3_CFG_QM_SECTION 0x31C0
11128  #define mmDCORE1_TPC3_CFG_AXUSER_BASE 0x423BE00ull
11129  #define DCORE1_TPC3_CFG_AXUSER_MAX_OFFSET 0x5000
11130  #define DCORE1_TPC3_CFG_AXUSER_SECTION 0x8000
11131  #define mmDCORE1_TPC3_CFG_SPECIAL_BASE 0x423BE80ull
11132  #define DCORE1_TPC3_CFG_SPECIAL_MAX_OFFSET 0x1800
11133  #define DCORE1_TPC3_CFG_SPECIAL_SECTION 0x1800
11134  #define mmDCORE1_TPC3_MSTR_IF_RR_SHRD_HBW_BASE 0x423C000ull
11135  #define DCORE1_TPC3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11136  #define DCORE1_TPC3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11137  #define mmDCORE1_TPC3_MSTR_IF_RR_PRVT_HBW_BASE 0x423C200ull
11138  #define DCORE1_TPC3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11139  #define DCORE1_TPC3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11140  #define mmDCORE1_TPC3_MSTR_IF_RR_SHRD_LBW_BASE 0x423C400ull
11141  #define DCORE1_TPC3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11142  #define DCORE1_TPC3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11143  #define mmDCORE1_TPC3_MSTR_IF_RR_PRVT_LBW_BASE 0x423C600ull
11144  #define DCORE1_TPC3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11145  #define DCORE1_TPC3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11146  #define mmDCORE1_TPC3_MSTR_IF_E2E_CRDT_BASE 0x423C800ull
11147  #define DCORE1_TPC3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11148  #define DCORE1_TPC3_MSTR_IF_E2E_CRDT_SECTION 0x2800
11149  #define mmDCORE1_TPC3_MSTR_IF_AXUSER_BASE 0x423CA80ull
11150  #define DCORE1_TPC3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11151  #define DCORE1_TPC3_MSTR_IF_AXUSER_SECTION 0x8000
11152  #define mmDCORE1_TPC3_MSTR_IF_DBG_HBW_BASE 0x423CB00ull
11153  #define DCORE1_TPC3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11154  #define DCORE1_TPC3_MSTR_IF_DBG_HBW_SECTION 0x8000
11155  #define mmDCORE1_TPC3_MSTR_IF_DBG_LBW_BASE 0x423CB80ull
11156  #define DCORE1_TPC3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11157  #define DCORE1_TPC3_MSTR_IF_DBG_LBW_SECTION 0x8000
11158  #define mmDCORE1_TPC3_MSTR_IF_CORE_HBW_BASE 0x423CC00ull
11159  #define DCORE1_TPC3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11160  #define DCORE1_TPC3_MSTR_IF_CORE_HBW_SECTION 0x1800
11161  #define mmDCORE1_TPC3_MSTR_IF_CORE_LBW_BASE 0x423CD80ull
11162  #define DCORE1_TPC3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11163  #define DCORE1_TPC3_MSTR_IF_CORE_LBW_SECTION 0x1000
11164  #define mmDCORE1_TPC3_MSTR_IF_SPECIAL_BASE 0x423CE80ull
11165  #define DCORE1_TPC3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11166  #define DCORE1_TPC3_MSTR_IF_SPECIAL_SECTION 0x3180
11167  #define mmDCORE1_TPC4_QM_DCCM_BASE 0x4240000ull
11168  #define DCORE1_TPC4_QM_DCCM_MAX_OFFSET 0x4000
11169  #define DCORE1_TPC4_QM_DCCM_SECTION 0x8000
11170  #define mmDCORE1_TPC4_QM_ARC_AUX_BASE 0x4248000ull
11171  #define DCORE1_TPC4_QM_ARC_AUX_MAX_OFFSET 0x1000
11172  #define DCORE1_TPC4_QM_ARC_AUX_SECTION 0xE800
11173  #define mmDCORE1_TPC4_QM_ARC_AUX_SPECIAL_BASE 0x4248E80ull
11174  #define DCORE1_TPC4_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
11175  #define DCORE1_TPC4_QM_ARC_AUX_SPECIAL_SECTION 0x1180
11176  #define mmDCORE1_TPC4_QM_BASE 0x424A000ull
11177  #define DCORE1_TPC4_QM_MAX_OFFSET 0x1000
11178  #define DCORE1_TPC4_QM_SECTION 0x9000
11179  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR0_BASE 0x424A900ull
11180  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
11181  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
11182  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR1_BASE 0x424A908ull
11183  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
11184  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
11185  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR2_BASE 0x424A910ull
11186  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
11187  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
11188  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR3_BASE 0x424A918ull
11189  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
11190  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
11191  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR4_BASE 0x424A920ull
11192  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
11193  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
11194  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR5_BASE 0x424A928ull
11195  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
11196  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
11197  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR6_BASE 0x424A930ull
11198  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
11199  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
11200  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR7_BASE 0x424A938ull
11201  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
11202  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
11203  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR8_BASE 0x424A940ull
11204  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
11205  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
11206  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR9_BASE 0x424A948ull
11207  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
11208  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
11209  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR10_BASE 0x424A950ull
11210  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
11211  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
11212  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR11_BASE 0x424A958ull
11213  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
11214  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
11215  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR12_BASE 0x424A960ull
11216  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
11217  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
11218  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR13_BASE 0x424A968ull
11219  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
11220  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
11221  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR14_BASE 0x424A970ull
11222  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
11223  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
11224  #define mmDCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR15_BASE 0x424A978ull
11225  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
11226  #define DCORE1_TPC4_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
11227  #define mmDCORE1_TPC4_QM_AXUSER_SECURED_BASE 0x424AB00ull
11228  #define DCORE1_TPC4_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
11229  #define DCORE1_TPC4_QM_AXUSER_SECURED_SECTION 0x8000
11230  #define mmDCORE1_TPC4_QM_AXUSER_NONSECURED_BASE 0x424AB80ull
11231  #define DCORE1_TPC4_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
11232  #define DCORE1_TPC4_QM_AXUSER_NONSECURED_SECTION 0x8000
11233  #define mmDCORE1_TPC4_QM_DBG_HBW_BASE 0x424AC00ull
11234  #define DCORE1_TPC4_QM_DBG_HBW_MAX_OFFSET 0x5800
11235  #define DCORE1_TPC4_QM_DBG_HBW_SECTION 0x8000
11236  #define mmDCORE1_TPC4_QM_DBG_LBW_BASE 0x424AC80ull
11237  #define DCORE1_TPC4_QM_DBG_LBW_MAX_OFFSET 0x5800
11238  #define DCORE1_TPC4_QM_DBG_LBW_SECTION 0x1000
11239  #define mmDCORE1_TPC4_QM_CGM_BASE 0x424AD80ull
11240  #define DCORE1_TPC4_QM_CGM_MAX_OFFSET 0xC000
11241  #define DCORE1_TPC4_QM_CGM_SECTION 0x1000
11242  #define mmDCORE1_TPC4_QM_SPECIAL_BASE 0x424AE80ull
11243  #define DCORE1_TPC4_QM_SPECIAL_MAX_OFFSET 0x1800
11244  #define DCORE1_TPC4_QM_SPECIAL_SECTION 0x1800
11245  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_0_BASE 0x424B000ull
11246  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
11247  #define DCORE1_TPC4_QM_SPECIAL_SECTION 0x1800
11248  #define mmDCORE1_TPC4_CFG_BASE 0x424B000ull
11249  #define DCORE1_TPC4_CFG_MAX_OFFSET 0x1000
11250  #define DCORE1_TPC4_CFG_SECTION 0x5000
11251  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_1_BASE 0x424B050ull
11252  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
11253  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_1_SECTION 0x5000
11254  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_2_BASE 0x424B0A0ull
11255  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
11256  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_2_SECTION 0x5000
11257  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_3_BASE 0x424B0F0ull
11258  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
11259  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_3_SECTION 0x5000
11260  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_4_BASE 0x424B140ull
11261  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
11262  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_4_SECTION 0x5000
11263  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_5_BASE 0x424B190ull
11264  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
11265  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_5_SECTION 0x5000
11266  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_6_BASE 0x424B1E0ull
11267  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
11268  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_6_SECTION 0x5000
11269  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_7_BASE 0x424B230ull
11270  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
11271  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_7_SECTION 0x5000
11272  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_8_BASE 0x424B280ull
11273  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
11274  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_8_SECTION 0x5000
11275  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_9_BASE 0x424B2D0ull
11276  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
11277  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_9_SECTION 0x5000
11278  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_10_BASE 0x424B320ull
11279  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
11280  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_10_SECTION 0x5000
11281  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_11_BASE 0x424B370ull
11282  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
11283  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_11_SECTION 0x5000
11284  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_12_BASE 0x424B3C0ull
11285  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
11286  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_12_SECTION 0x5000
11287  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_13_BASE 0x424B410ull
11288  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
11289  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_13_SECTION 0x5000
11290  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_14_BASE 0x424B460ull
11291  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
11292  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_14_SECTION 0x5000
11293  #define mmDCORE1_TPC4_CFG_KERNEL_TENSOR_15_BASE 0x424B4B0ull
11294  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
11295  #define DCORE1_TPC4_CFG_KERNEL_TENSOR_15_SECTION 0x5000
11296  #define mmDCORE1_TPC4_CFG_KERNEL_SYNC_OBJECT_BASE 0x424B500ull
11297  #define DCORE1_TPC4_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
11298  #define DCORE1_TPC4_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
11299  #define mmDCORE1_TPC4_CFG_KERNEL_BASE 0x424B508ull
11300  #define DCORE1_TPC4_CFG_KERNEL_MAX_OFFSET 0xD400
11301  #define DCORE1_TPC4_CFG_KERNEL_SECTION 0xD400
11302  #define mmDCORE1_TPC4_CFG_QM_TENSOR_0_BASE 0x424B5DCull
11303  #define DCORE1_TPC4_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
11304  #define DCORE1_TPC4_CFG_QM_TENSOR_0_SECTION 0x5000
11305  #define mmDCORE1_TPC4_CFG_QM_TENSOR_1_BASE 0x424B62Cull
11306  #define DCORE1_TPC4_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
11307  #define DCORE1_TPC4_CFG_QM_TENSOR_1_SECTION 0x5000
11308  #define mmDCORE1_TPC4_CFG_QM_TENSOR_2_BASE 0x424B67Cull
11309  #define DCORE1_TPC4_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
11310  #define DCORE1_TPC4_CFG_QM_TENSOR_2_SECTION 0x5000
11311  #define mmDCORE1_TPC4_CFG_QM_TENSOR_3_BASE 0x424B6CCull
11312  #define DCORE1_TPC4_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
11313  #define DCORE1_TPC4_CFG_QM_TENSOR_3_SECTION 0x5000
11314  #define mmDCORE1_TPC4_CFG_QM_TENSOR_4_BASE 0x424B71Cull
11315  #define DCORE1_TPC4_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
11316  #define DCORE1_TPC4_CFG_QM_TENSOR_4_SECTION 0x5000
11317  #define mmDCORE1_TPC4_CFG_QM_TENSOR_5_BASE 0x424B76Cull
11318  #define DCORE1_TPC4_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
11319  #define DCORE1_TPC4_CFG_QM_TENSOR_5_SECTION 0x5000
11320  #define mmDCORE1_TPC4_CFG_QM_TENSOR_6_BASE 0x424B7BCull
11321  #define DCORE1_TPC4_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
11322  #define DCORE1_TPC4_CFG_QM_TENSOR_6_SECTION 0x5000
11323  #define mmDCORE1_TPC4_CFG_QM_TENSOR_7_BASE 0x424B80Cull
11324  #define DCORE1_TPC4_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
11325  #define DCORE1_TPC4_CFG_QM_TENSOR_7_SECTION 0x5000
11326  #define mmDCORE1_TPC4_CFG_QM_TENSOR_8_BASE 0x424B85Cull
11327  #define DCORE1_TPC4_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
11328  #define DCORE1_TPC4_CFG_QM_TENSOR_8_SECTION 0x5000
11329  #define mmDCORE1_TPC4_CFG_QM_TENSOR_9_BASE 0x424B8ACull
11330  #define DCORE1_TPC4_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
11331  #define DCORE1_TPC4_CFG_QM_TENSOR_9_SECTION 0x5000
11332  #define mmDCORE1_TPC4_CFG_QM_TENSOR_10_BASE 0x424B8FCull
11333  #define DCORE1_TPC4_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
11334  #define DCORE1_TPC4_CFG_QM_TENSOR_10_SECTION 0x5000
11335  #define mmDCORE1_TPC4_CFG_QM_TENSOR_11_BASE 0x424B94Cull
11336  #define DCORE1_TPC4_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
11337  #define DCORE1_TPC4_CFG_QM_TENSOR_11_SECTION 0x5000
11338  #define mmDCORE1_TPC4_CFG_QM_TENSOR_12_BASE 0x424B99Cull
11339  #define DCORE1_TPC4_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
11340  #define DCORE1_TPC4_CFG_QM_TENSOR_12_SECTION 0x5000
11341  #define mmDCORE1_TPC4_CFG_QM_TENSOR_13_BASE 0x424B9ECull
11342  #define DCORE1_TPC4_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
11343  #define DCORE1_TPC4_CFG_QM_TENSOR_13_SECTION 0x5000
11344  #define mmDCORE1_TPC4_CFG_QM_TENSOR_14_BASE 0x424BA3Cull
11345  #define DCORE1_TPC4_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
11346  #define DCORE1_TPC4_CFG_QM_TENSOR_14_SECTION 0x5000
11347  #define mmDCORE1_TPC4_CFG_QM_TENSOR_15_BASE 0x424BA8Cull
11348  #define DCORE1_TPC4_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
11349  #define DCORE1_TPC4_CFG_QM_TENSOR_15_SECTION 0x5000
11350  #define mmDCORE1_TPC4_CFG_QM_SYNC_OBJECT_BASE 0x424BADCull
11351  #define DCORE1_TPC4_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
11352  #define DCORE1_TPC4_CFG_QM_SYNC_OBJECT_SECTION 0x8000
11353  #define mmDCORE1_TPC4_CFG_QM_BASE 0x424BAE4ull
11354  #define DCORE1_TPC4_CFG_QM_MAX_OFFSET 0xD400
11355  #define DCORE1_TPC4_CFG_QM_SECTION 0x31C0
11356  #define mmDCORE1_TPC4_CFG_AXUSER_BASE 0x424BE00ull
11357  #define DCORE1_TPC4_CFG_AXUSER_MAX_OFFSET 0x5000
11358  #define DCORE1_TPC4_CFG_AXUSER_SECTION 0x8000
11359  #define mmDCORE1_TPC4_CFG_SPECIAL_BASE 0x424BE80ull
11360  #define DCORE1_TPC4_CFG_SPECIAL_MAX_OFFSET 0x1800
11361  #define DCORE1_TPC4_CFG_SPECIAL_SECTION 0x1800
11362  #define mmDCORE1_TPC4_MSTR_IF_RR_SHRD_HBW_BASE 0x424C000ull
11363  #define DCORE1_TPC4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11364  #define DCORE1_TPC4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11365  #define mmDCORE1_TPC4_MSTR_IF_RR_PRVT_HBW_BASE 0x424C200ull
11366  #define DCORE1_TPC4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11367  #define DCORE1_TPC4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11368  #define mmDCORE1_TPC4_MSTR_IF_RR_SHRD_LBW_BASE 0x424C400ull
11369  #define DCORE1_TPC4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11370  #define DCORE1_TPC4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11371  #define mmDCORE1_TPC4_MSTR_IF_RR_PRVT_LBW_BASE 0x424C600ull
11372  #define DCORE1_TPC4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11373  #define DCORE1_TPC4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11374  #define mmDCORE1_TPC4_MSTR_IF_E2E_CRDT_BASE 0x424C800ull
11375  #define DCORE1_TPC4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11376  #define DCORE1_TPC4_MSTR_IF_E2E_CRDT_SECTION 0x2800
11377  #define mmDCORE1_TPC4_MSTR_IF_AXUSER_BASE 0x424CA80ull
11378  #define DCORE1_TPC4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11379  #define DCORE1_TPC4_MSTR_IF_AXUSER_SECTION 0x8000
11380  #define mmDCORE1_TPC4_MSTR_IF_DBG_HBW_BASE 0x424CB00ull
11381  #define DCORE1_TPC4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11382  #define DCORE1_TPC4_MSTR_IF_DBG_HBW_SECTION 0x8000
11383  #define mmDCORE1_TPC4_MSTR_IF_DBG_LBW_BASE 0x424CB80ull
11384  #define DCORE1_TPC4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11385  #define DCORE1_TPC4_MSTR_IF_DBG_LBW_SECTION 0x8000
11386  #define mmDCORE1_TPC4_MSTR_IF_CORE_HBW_BASE 0x424CC00ull
11387  #define DCORE1_TPC4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11388  #define DCORE1_TPC4_MSTR_IF_CORE_HBW_SECTION 0x1800
11389  #define mmDCORE1_TPC4_MSTR_IF_CORE_LBW_BASE 0x424CD80ull
11390  #define DCORE1_TPC4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11391  #define DCORE1_TPC4_MSTR_IF_CORE_LBW_SECTION 0x1000
11392  #define mmDCORE1_TPC4_MSTR_IF_SPECIAL_BASE 0x424CE80ull
11393  #define DCORE1_TPC4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11394  #define DCORE1_TPC4_MSTR_IF_SPECIAL_SECTION 0x3180
11395  #define mmDCORE1_TPC5_QM_DCCM_BASE 0x4250000ull
11396  #define DCORE1_TPC5_QM_DCCM_MAX_OFFSET 0x4000
11397  #define DCORE1_TPC5_QM_DCCM_SECTION 0x8000
11398  #define mmDCORE1_TPC5_QM_ARC_AUX_BASE 0x4258000ull
11399  #define DCORE1_TPC5_QM_ARC_AUX_MAX_OFFSET 0x1000
11400  #define DCORE1_TPC5_QM_ARC_AUX_SECTION 0xE800
11401  #define mmDCORE1_TPC5_QM_ARC_AUX_SPECIAL_BASE 0x4258E80ull
11402  #define DCORE1_TPC5_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
11403  #define DCORE1_TPC5_QM_ARC_AUX_SPECIAL_SECTION 0x1180
11404  #define mmDCORE1_TPC5_QM_BASE 0x425A000ull
11405  #define DCORE1_TPC5_QM_MAX_OFFSET 0x1000
11406  #define DCORE1_TPC5_QM_SECTION 0x9000
11407  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR0_BASE 0x425A900ull
11408  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
11409  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
11410  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR1_BASE 0x425A908ull
11411  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
11412  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
11413  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR2_BASE 0x425A910ull
11414  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
11415  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
11416  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR3_BASE 0x425A918ull
11417  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
11418  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
11419  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR4_BASE 0x425A920ull
11420  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
11421  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
11422  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR5_BASE 0x425A928ull
11423  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
11424  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
11425  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR6_BASE 0x425A930ull
11426  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
11427  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
11428  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR7_BASE 0x425A938ull
11429  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
11430  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
11431  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR8_BASE 0x425A940ull
11432  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
11433  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
11434  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR9_BASE 0x425A948ull
11435  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
11436  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
11437  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR10_BASE 0x425A950ull
11438  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
11439  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
11440  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR11_BASE 0x425A958ull
11441  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
11442  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
11443  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR12_BASE 0x425A960ull
11444  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
11445  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
11446  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR13_BASE 0x425A968ull
11447  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
11448  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
11449  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR14_BASE 0x425A970ull
11450  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
11451  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
11452  #define mmDCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR15_BASE 0x425A978ull
11453  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
11454  #define DCORE1_TPC5_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
11455  #define mmDCORE1_TPC5_QM_AXUSER_SECURED_BASE 0x425AB00ull
11456  #define DCORE1_TPC5_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
11457  #define DCORE1_TPC5_QM_AXUSER_SECURED_SECTION 0x8000
11458  #define mmDCORE1_TPC5_QM_AXUSER_NONSECURED_BASE 0x425AB80ull
11459  #define DCORE1_TPC5_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
11460  #define DCORE1_TPC5_QM_AXUSER_NONSECURED_SECTION 0x8000
11461  #define mmDCORE1_TPC5_QM_DBG_HBW_BASE 0x425AC00ull
11462  #define DCORE1_TPC5_QM_DBG_HBW_MAX_OFFSET 0x5800
11463  #define DCORE1_TPC5_QM_DBG_HBW_SECTION 0x8000
11464  #define mmDCORE1_TPC5_QM_DBG_LBW_BASE 0x425AC80ull
11465  #define DCORE1_TPC5_QM_DBG_LBW_MAX_OFFSET 0x5800
11466  #define DCORE1_TPC5_QM_DBG_LBW_SECTION 0x1000
11467  #define mmDCORE1_TPC5_QM_CGM_BASE 0x425AD80ull
11468  #define DCORE1_TPC5_QM_CGM_MAX_OFFSET 0xC000
11469  #define DCORE1_TPC5_QM_CGM_SECTION 0x1000
11470  #define mmDCORE1_TPC5_QM_SPECIAL_BASE 0x425AE80ull
11471  #define DCORE1_TPC5_QM_SPECIAL_MAX_OFFSET 0x1800
11472  #define DCORE1_TPC5_QM_SPECIAL_SECTION 0x1800
11473  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_0_BASE 0x425B000ull
11474  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
11475  #define DCORE1_TPC5_QM_SPECIAL_SECTION 0x1800
11476  #define mmDCORE1_TPC5_CFG_BASE 0x425B000ull
11477  #define DCORE1_TPC5_CFG_MAX_OFFSET 0x1000
11478  #define DCORE1_TPC5_CFG_SECTION 0x5000
11479  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_1_BASE 0x425B050ull
11480  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
11481  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_1_SECTION 0x5000
11482  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_2_BASE 0x425B0A0ull
11483  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
11484  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_2_SECTION 0x5000
11485  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_3_BASE 0x425B0F0ull
11486  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
11487  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_3_SECTION 0x5000
11488  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_4_BASE 0x425B140ull
11489  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
11490  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_4_SECTION 0x5000
11491  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_5_BASE 0x425B190ull
11492  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
11493  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_5_SECTION 0x5000
11494  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_6_BASE 0x425B1E0ull
11495  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
11496  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_6_SECTION 0x5000
11497  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_7_BASE 0x425B230ull
11498  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
11499  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_7_SECTION 0x5000
11500  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_8_BASE 0x425B280ull
11501  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
11502  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_8_SECTION 0x5000
11503  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_9_BASE 0x425B2D0ull
11504  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
11505  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_9_SECTION 0x5000
11506  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_10_BASE 0x425B320ull
11507  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
11508  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_10_SECTION 0x5000
11509  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_11_BASE 0x425B370ull
11510  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
11511  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_11_SECTION 0x5000
11512  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_12_BASE 0x425B3C0ull
11513  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
11514  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_12_SECTION 0x5000
11515  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_13_BASE 0x425B410ull
11516  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
11517  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_13_SECTION 0x5000
11518  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_14_BASE 0x425B460ull
11519  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
11520  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_14_SECTION 0x5000
11521  #define mmDCORE1_TPC5_CFG_KERNEL_TENSOR_15_BASE 0x425B4B0ull
11522  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
11523  #define DCORE1_TPC5_CFG_KERNEL_TENSOR_15_SECTION 0x5000
11524  #define mmDCORE1_TPC5_CFG_KERNEL_SYNC_OBJECT_BASE 0x425B500ull
11525  #define DCORE1_TPC5_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
11526  #define DCORE1_TPC5_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
11527  #define mmDCORE1_TPC5_CFG_KERNEL_BASE 0x425B508ull
11528  #define DCORE1_TPC5_CFG_KERNEL_MAX_OFFSET 0xD400
11529  #define DCORE1_TPC5_CFG_KERNEL_SECTION 0xD400
11530  #define mmDCORE1_TPC5_CFG_QM_TENSOR_0_BASE 0x425B5DCull
11531  #define DCORE1_TPC5_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
11532  #define DCORE1_TPC5_CFG_QM_TENSOR_0_SECTION 0x5000
11533  #define mmDCORE1_TPC5_CFG_QM_TENSOR_1_BASE 0x425B62Cull
11534  #define DCORE1_TPC5_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
11535  #define DCORE1_TPC5_CFG_QM_TENSOR_1_SECTION 0x5000
11536  #define mmDCORE1_TPC5_CFG_QM_TENSOR_2_BASE 0x425B67Cull
11537  #define DCORE1_TPC5_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
11538  #define DCORE1_TPC5_CFG_QM_TENSOR_2_SECTION 0x5000
11539  #define mmDCORE1_TPC5_CFG_QM_TENSOR_3_BASE 0x425B6CCull
11540  #define DCORE1_TPC5_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
11541  #define DCORE1_TPC5_CFG_QM_TENSOR_3_SECTION 0x5000
11542  #define mmDCORE1_TPC5_CFG_QM_TENSOR_4_BASE 0x425B71Cull
11543  #define DCORE1_TPC5_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
11544  #define DCORE1_TPC5_CFG_QM_TENSOR_4_SECTION 0x5000
11545  #define mmDCORE1_TPC5_CFG_QM_TENSOR_5_BASE 0x425B76Cull
11546  #define DCORE1_TPC5_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
11547  #define DCORE1_TPC5_CFG_QM_TENSOR_5_SECTION 0x5000
11548  #define mmDCORE1_TPC5_CFG_QM_TENSOR_6_BASE 0x425B7BCull
11549  #define DCORE1_TPC5_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
11550  #define DCORE1_TPC5_CFG_QM_TENSOR_6_SECTION 0x5000
11551  #define mmDCORE1_TPC5_CFG_QM_TENSOR_7_BASE 0x425B80Cull
11552  #define DCORE1_TPC5_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
11553  #define DCORE1_TPC5_CFG_QM_TENSOR_7_SECTION 0x5000
11554  #define mmDCORE1_TPC5_CFG_QM_TENSOR_8_BASE 0x425B85Cull
11555  #define DCORE1_TPC5_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
11556  #define DCORE1_TPC5_CFG_QM_TENSOR_8_SECTION 0x5000
11557  #define mmDCORE1_TPC5_CFG_QM_TENSOR_9_BASE 0x425B8ACull
11558  #define DCORE1_TPC5_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
11559  #define DCORE1_TPC5_CFG_QM_TENSOR_9_SECTION 0x5000
11560  #define mmDCORE1_TPC5_CFG_QM_TENSOR_10_BASE 0x425B8FCull
11561  #define DCORE1_TPC5_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
11562  #define DCORE1_TPC5_CFG_QM_TENSOR_10_SECTION 0x5000
11563  #define mmDCORE1_TPC5_CFG_QM_TENSOR_11_BASE 0x425B94Cull
11564  #define DCORE1_TPC5_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
11565  #define DCORE1_TPC5_CFG_QM_TENSOR_11_SECTION 0x5000
11566  #define mmDCORE1_TPC5_CFG_QM_TENSOR_12_BASE 0x425B99Cull
11567  #define DCORE1_TPC5_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
11568  #define DCORE1_TPC5_CFG_QM_TENSOR_12_SECTION 0x5000
11569  #define mmDCORE1_TPC5_CFG_QM_TENSOR_13_BASE 0x425B9ECull
11570  #define DCORE1_TPC5_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
11571  #define DCORE1_TPC5_CFG_QM_TENSOR_13_SECTION 0x5000
11572  #define mmDCORE1_TPC5_CFG_QM_TENSOR_14_BASE 0x425BA3Cull
11573  #define DCORE1_TPC5_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
11574  #define DCORE1_TPC5_CFG_QM_TENSOR_14_SECTION 0x5000
11575  #define mmDCORE1_TPC5_CFG_QM_TENSOR_15_BASE 0x425BA8Cull
11576  #define DCORE1_TPC5_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
11577  #define DCORE1_TPC5_CFG_QM_TENSOR_15_SECTION 0x5000
11578  #define mmDCORE1_TPC5_CFG_QM_SYNC_OBJECT_BASE 0x425BADCull
11579  #define DCORE1_TPC5_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
11580  #define DCORE1_TPC5_CFG_QM_SYNC_OBJECT_SECTION 0x8000
11581  #define mmDCORE1_TPC5_CFG_QM_BASE 0x425BAE4ull
11582  #define DCORE1_TPC5_CFG_QM_MAX_OFFSET 0xD400
11583  #define DCORE1_TPC5_CFG_QM_SECTION 0x31C0
11584  #define mmDCORE1_TPC5_CFG_AXUSER_BASE 0x425BE00ull
11585  #define DCORE1_TPC5_CFG_AXUSER_MAX_OFFSET 0x5000
11586  #define DCORE1_TPC5_CFG_AXUSER_SECTION 0x8000
11587  #define mmDCORE1_TPC5_CFG_SPECIAL_BASE 0x425BE80ull
11588  #define DCORE1_TPC5_CFG_SPECIAL_MAX_OFFSET 0x1800
11589  #define DCORE1_TPC5_CFG_SPECIAL_SECTION 0x1800
11590  #define mmDCORE1_TPC5_MSTR_IF_RR_SHRD_HBW_BASE 0x425C000ull
11591  #define DCORE1_TPC5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11592  #define DCORE1_TPC5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11593  #define mmDCORE1_TPC5_MSTR_IF_RR_PRVT_HBW_BASE 0x425C200ull
11594  #define DCORE1_TPC5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11595  #define DCORE1_TPC5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11596  #define mmDCORE1_TPC5_MSTR_IF_RR_SHRD_LBW_BASE 0x425C400ull
11597  #define DCORE1_TPC5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11598  #define DCORE1_TPC5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11599  #define mmDCORE1_TPC5_MSTR_IF_RR_PRVT_LBW_BASE 0x425C600ull
11600  #define DCORE1_TPC5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11601  #define DCORE1_TPC5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11602  #define mmDCORE1_TPC5_MSTR_IF_E2E_CRDT_BASE 0x425C800ull
11603  #define DCORE1_TPC5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11604  #define DCORE1_TPC5_MSTR_IF_E2E_CRDT_SECTION 0x2800
11605  #define mmDCORE1_TPC5_MSTR_IF_AXUSER_BASE 0x425CA80ull
11606  #define DCORE1_TPC5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11607  #define DCORE1_TPC5_MSTR_IF_AXUSER_SECTION 0x8000
11608  #define mmDCORE1_TPC5_MSTR_IF_DBG_HBW_BASE 0x425CB00ull
11609  #define DCORE1_TPC5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11610  #define DCORE1_TPC5_MSTR_IF_DBG_HBW_SECTION 0x8000
11611  #define mmDCORE1_TPC5_MSTR_IF_DBG_LBW_BASE 0x425CB80ull
11612  #define DCORE1_TPC5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11613  #define DCORE1_TPC5_MSTR_IF_DBG_LBW_SECTION 0x8000
11614  #define mmDCORE1_TPC5_MSTR_IF_CORE_HBW_BASE 0x425CC00ull
11615  #define DCORE1_TPC5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11616  #define DCORE1_TPC5_MSTR_IF_CORE_HBW_SECTION 0x1800
11617  #define mmDCORE1_TPC5_MSTR_IF_CORE_LBW_BASE 0x425CD80ull
11618  #define DCORE1_TPC5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11619  #define DCORE1_TPC5_MSTR_IF_CORE_LBW_SECTION 0x1000
11620  #define mmDCORE1_TPC5_MSTR_IF_SPECIAL_BASE 0x425CE80ull
11621  #define DCORE1_TPC5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11622  #define DCORE1_TPC5_MSTR_IF_SPECIAL_SECTION 0x23180
11623  #define mmDCORE1_HMMU0_MMU_BASE 0x4280000ull
11624  #define DCORE1_HMMU0_MMU_MAX_OFFSET 0x1000
11625  #define DCORE1_HMMU0_MMU_SECTION 0xE800
11626  #define mmDCORE1_HMMU0_MMU_SPECIAL_BASE 0x4280E80ull
11627  #define DCORE1_HMMU0_MMU_SPECIAL_MAX_OFFSET 0x1800
11628  #define DCORE1_HMMU0_MMU_SPECIAL_SECTION 0x1800
11629  #define mmDCORE1_HMMU0_STLB_BASE 0x4281000ull
11630  #define DCORE1_HMMU0_STLB_MAX_OFFSET 0x1000
11631  #define DCORE1_HMMU0_STLB_SECTION 0xE800
11632  #define mmDCORE1_HMMU0_STLB_SPECIAL_BASE 0x4281E80ull
11633  #define DCORE1_HMMU0_STLB_SPECIAL_MAX_OFFSET 0x1800
11634  #define DCORE1_HMMU0_STLB_SPECIAL_SECTION 0x1180
11635  #define mmDCORE1_HMMU0_SCRAMB_OUT_BASE 0x4283000ull
11636  #define DCORE1_HMMU0_SCRAMB_OUT_MAX_OFFSET 0x1000
11637  #define DCORE1_HMMU0_SCRAMB_OUT_SECTION 0xE800
11638  #define mmDCORE1_HMMU0_SCRAMB_OUT_SPECIAL_BASE 0x4283E80ull
11639  #define DCORE1_HMMU0_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
11640  #define DCORE1_HMMU0_SCRAMB_OUT_SPECIAL_SECTION 0x1800
11641  #define mmDCORE1_HMMU0_MSTR_IF_RR_SHRD_HBW_BASE 0x4284000ull
11642  #define DCORE1_HMMU0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11643  #define DCORE1_HMMU0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11644  #define mmDCORE1_HMMU0_MSTR_IF_RR_PRVT_HBW_BASE 0x4284200ull
11645  #define DCORE1_HMMU0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11646  #define DCORE1_HMMU0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11647  #define mmDCORE1_HMMU0_MSTR_IF_RR_SHRD_LBW_BASE 0x4284400ull
11648  #define DCORE1_HMMU0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11649  #define DCORE1_HMMU0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11650  #define mmDCORE1_HMMU0_MSTR_IF_RR_PRVT_LBW_BASE 0x4284600ull
11651  #define DCORE1_HMMU0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11652  #define DCORE1_HMMU0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11653  #define mmDCORE1_HMMU0_MSTR_IF_E2E_CRDT_BASE 0x4284800ull
11654  #define DCORE1_HMMU0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11655  #define DCORE1_HMMU0_MSTR_IF_E2E_CRDT_SECTION 0x2800
11656  #define mmDCORE1_HMMU0_MSTR_IF_AXUSER_BASE 0x4284A80ull
11657  #define DCORE1_HMMU0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11658  #define DCORE1_HMMU0_MSTR_IF_AXUSER_SECTION 0x8000
11659  #define mmDCORE1_HMMU0_MSTR_IF_DBG_HBW_BASE 0x4284B00ull
11660  #define DCORE1_HMMU0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11661  #define DCORE1_HMMU0_MSTR_IF_DBG_HBW_SECTION 0x8000
11662  #define mmDCORE1_HMMU0_MSTR_IF_DBG_LBW_BASE 0x4284B80ull
11663  #define DCORE1_HMMU0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11664  #define DCORE1_HMMU0_MSTR_IF_DBG_LBW_SECTION 0x8000
11665  #define mmDCORE1_HMMU0_MSTR_IF_CORE_HBW_BASE 0x4284C00ull
11666  #define DCORE1_HMMU0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11667  #define DCORE1_HMMU0_MSTR_IF_CORE_HBW_SECTION 0x1800
11668  #define mmDCORE1_HMMU0_MSTR_IF_CORE_LBW_BASE 0x4284D80ull
11669  #define DCORE1_HMMU0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11670  #define DCORE1_HMMU0_MSTR_IF_CORE_LBW_SECTION 0x1000
11671  #define mmDCORE1_HMMU0_MSTR_IF_SPECIAL_BASE 0x4284E80ull
11672  #define DCORE1_HMMU0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11673  #define DCORE1_HMMU0_MSTR_IF_SPECIAL_SECTION 0xB180
11674  #define mmDCORE1_HMMU1_MMU_BASE 0x4290000ull
11675  #define DCORE1_HMMU1_MMU_MAX_OFFSET 0x1000
11676  #define DCORE1_HMMU1_MMU_SECTION 0xE800
11677  #define mmDCORE1_HMMU1_MMU_SPECIAL_BASE 0x4290E80ull
11678  #define DCORE1_HMMU1_MMU_SPECIAL_MAX_OFFSET 0x1800
11679  #define DCORE1_HMMU1_MMU_SPECIAL_SECTION 0x1800
11680  #define mmDCORE1_HMMU1_STLB_BASE 0x4291000ull
11681  #define DCORE1_HMMU1_STLB_MAX_OFFSET 0x1000
11682  #define DCORE1_HMMU1_STLB_SECTION 0xE800
11683  #define mmDCORE1_HMMU1_STLB_SPECIAL_BASE 0x4291E80ull
11684  #define DCORE1_HMMU1_STLB_SPECIAL_MAX_OFFSET 0x1800
11685  #define DCORE1_HMMU1_STLB_SPECIAL_SECTION 0x1180
11686  #define mmDCORE1_HMMU1_SCRAMB_OUT_BASE 0x4293000ull
11687  #define DCORE1_HMMU1_SCRAMB_OUT_MAX_OFFSET 0x1000
11688  #define DCORE1_HMMU1_SCRAMB_OUT_SECTION 0xE800
11689  #define mmDCORE1_HMMU1_SCRAMB_OUT_SPECIAL_BASE 0x4293E80ull
11690  #define DCORE1_HMMU1_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
11691  #define DCORE1_HMMU1_SCRAMB_OUT_SPECIAL_SECTION 0x1800
11692  #define mmDCORE1_HMMU1_MSTR_IF_RR_SHRD_HBW_BASE 0x4294000ull
11693  #define DCORE1_HMMU1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11694  #define DCORE1_HMMU1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11695  #define mmDCORE1_HMMU1_MSTR_IF_RR_PRVT_HBW_BASE 0x4294200ull
11696  #define DCORE1_HMMU1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11697  #define DCORE1_HMMU1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11698  #define mmDCORE1_HMMU1_MSTR_IF_RR_SHRD_LBW_BASE 0x4294400ull
11699  #define DCORE1_HMMU1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11700  #define DCORE1_HMMU1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11701  #define mmDCORE1_HMMU1_MSTR_IF_RR_PRVT_LBW_BASE 0x4294600ull
11702  #define DCORE1_HMMU1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11703  #define DCORE1_HMMU1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11704  #define mmDCORE1_HMMU1_MSTR_IF_E2E_CRDT_BASE 0x4294800ull
11705  #define DCORE1_HMMU1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11706  #define DCORE1_HMMU1_MSTR_IF_E2E_CRDT_SECTION 0x2800
11707  #define mmDCORE1_HMMU1_MSTR_IF_AXUSER_BASE 0x4294A80ull
11708  #define DCORE1_HMMU1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11709  #define DCORE1_HMMU1_MSTR_IF_AXUSER_SECTION 0x8000
11710  #define mmDCORE1_HMMU1_MSTR_IF_DBG_HBW_BASE 0x4294B00ull
11711  #define DCORE1_HMMU1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11712  #define DCORE1_HMMU1_MSTR_IF_DBG_HBW_SECTION 0x8000
11713  #define mmDCORE1_HMMU1_MSTR_IF_DBG_LBW_BASE 0x4294B80ull
11714  #define DCORE1_HMMU1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11715  #define DCORE1_HMMU1_MSTR_IF_DBG_LBW_SECTION 0x8000
11716  #define mmDCORE1_HMMU1_MSTR_IF_CORE_HBW_BASE 0x4294C00ull
11717  #define DCORE1_HMMU1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11718  #define DCORE1_HMMU1_MSTR_IF_CORE_HBW_SECTION 0x1800
11719  #define mmDCORE1_HMMU1_MSTR_IF_CORE_LBW_BASE 0x4294D80ull
11720  #define DCORE1_HMMU1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11721  #define DCORE1_HMMU1_MSTR_IF_CORE_LBW_SECTION 0x1000
11722  #define mmDCORE1_HMMU1_MSTR_IF_SPECIAL_BASE 0x4294E80ull
11723  #define DCORE1_HMMU1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11724  #define DCORE1_HMMU1_MSTR_IF_SPECIAL_SECTION 0xB180
11725  #define mmDCORE1_HMMU2_MMU_BASE 0x42A0000ull
11726  #define DCORE1_HMMU2_MMU_MAX_OFFSET 0x1000
11727  #define DCORE1_HMMU2_MMU_SECTION 0xE800
11728  #define mmDCORE1_HMMU2_MMU_SPECIAL_BASE 0x42A0E80ull
11729  #define DCORE1_HMMU2_MMU_SPECIAL_MAX_OFFSET 0x1800
11730  #define DCORE1_HMMU2_MMU_SPECIAL_SECTION 0x1800
11731  #define mmDCORE1_HMMU2_STLB_BASE 0x42A1000ull
11732  #define DCORE1_HMMU2_STLB_MAX_OFFSET 0x1000
11733  #define DCORE1_HMMU2_STLB_SECTION 0xE800
11734  #define mmDCORE1_HMMU2_STLB_SPECIAL_BASE 0x42A1E80ull
11735  #define DCORE1_HMMU2_STLB_SPECIAL_MAX_OFFSET 0x1800
11736  #define DCORE1_HMMU2_STLB_SPECIAL_SECTION 0x1180
11737  #define mmDCORE1_HMMU2_SCRAMB_OUT_BASE 0x42A3000ull
11738  #define DCORE1_HMMU2_SCRAMB_OUT_MAX_OFFSET 0x1000
11739  #define DCORE1_HMMU2_SCRAMB_OUT_SECTION 0xE800
11740  #define mmDCORE1_HMMU2_SCRAMB_OUT_SPECIAL_BASE 0x42A3E80ull
11741  #define DCORE1_HMMU2_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
11742  #define DCORE1_HMMU2_SCRAMB_OUT_SPECIAL_SECTION 0x1800
11743  #define mmDCORE1_HMMU2_MSTR_IF_RR_SHRD_HBW_BASE 0x42A4000ull
11744  #define DCORE1_HMMU2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11745  #define DCORE1_HMMU2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11746  #define mmDCORE1_HMMU2_MSTR_IF_RR_PRVT_HBW_BASE 0x42A4200ull
11747  #define DCORE1_HMMU2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11748  #define DCORE1_HMMU2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11749  #define mmDCORE1_HMMU2_MSTR_IF_RR_SHRD_LBW_BASE 0x42A4400ull
11750  #define DCORE1_HMMU2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11751  #define DCORE1_HMMU2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11752  #define mmDCORE1_HMMU2_MSTR_IF_RR_PRVT_LBW_BASE 0x42A4600ull
11753  #define DCORE1_HMMU2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11754  #define DCORE1_HMMU2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11755  #define mmDCORE1_HMMU2_MSTR_IF_E2E_CRDT_BASE 0x42A4800ull
11756  #define DCORE1_HMMU2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11757  #define DCORE1_HMMU2_MSTR_IF_E2E_CRDT_SECTION 0x2800
11758  #define mmDCORE1_HMMU2_MSTR_IF_AXUSER_BASE 0x42A4A80ull
11759  #define DCORE1_HMMU2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11760  #define DCORE1_HMMU2_MSTR_IF_AXUSER_SECTION 0x8000
11761  #define mmDCORE1_HMMU2_MSTR_IF_DBG_HBW_BASE 0x42A4B00ull
11762  #define DCORE1_HMMU2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11763  #define DCORE1_HMMU2_MSTR_IF_DBG_HBW_SECTION 0x8000
11764  #define mmDCORE1_HMMU2_MSTR_IF_DBG_LBW_BASE 0x42A4B80ull
11765  #define DCORE1_HMMU2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11766  #define DCORE1_HMMU2_MSTR_IF_DBG_LBW_SECTION 0x8000
11767  #define mmDCORE1_HMMU2_MSTR_IF_CORE_HBW_BASE 0x42A4C00ull
11768  #define DCORE1_HMMU2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11769  #define DCORE1_HMMU2_MSTR_IF_CORE_HBW_SECTION 0x1800
11770  #define mmDCORE1_HMMU2_MSTR_IF_CORE_LBW_BASE 0x42A4D80ull
11771  #define DCORE1_HMMU2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11772  #define DCORE1_HMMU2_MSTR_IF_CORE_LBW_SECTION 0x1000
11773  #define mmDCORE1_HMMU2_MSTR_IF_SPECIAL_BASE 0x42A4E80ull
11774  #define DCORE1_HMMU2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11775  #define DCORE1_HMMU2_MSTR_IF_SPECIAL_SECTION 0xB180
11776  #define mmDCORE1_HMMU3_MMU_BASE 0x42B0000ull
11777  #define DCORE1_HMMU3_MMU_MAX_OFFSET 0x1000
11778  #define DCORE1_HMMU3_MMU_SECTION 0xE800
11779  #define mmDCORE1_HMMU3_MMU_SPECIAL_BASE 0x42B0E80ull
11780  #define DCORE1_HMMU3_MMU_SPECIAL_MAX_OFFSET 0x1800
11781  #define DCORE1_HMMU3_MMU_SPECIAL_SECTION 0x1800
11782  #define mmDCORE1_HMMU3_STLB_BASE 0x42B1000ull
11783  #define DCORE1_HMMU3_STLB_MAX_OFFSET 0x1000
11784  #define DCORE1_HMMU3_STLB_SECTION 0xE800
11785  #define mmDCORE1_HMMU3_STLB_SPECIAL_BASE 0x42B1E80ull
11786  #define DCORE1_HMMU3_STLB_SPECIAL_MAX_OFFSET 0x1800
11787  #define DCORE1_HMMU3_STLB_SPECIAL_SECTION 0x1180
11788  #define mmDCORE1_HMMU3_SCRAMB_OUT_BASE 0x42B3000ull
11789  #define DCORE1_HMMU3_SCRAMB_OUT_MAX_OFFSET 0x1000
11790  #define DCORE1_HMMU3_SCRAMB_OUT_SECTION 0xE800
11791  #define mmDCORE1_HMMU3_SCRAMB_OUT_SPECIAL_BASE 0x42B3E80ull
11792  #define DCORE1_HMMU3_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
11793  #define DCORE1_HMMU3_SCRAMB_OUT_SPECIAL_SECTION 0x1800
11794  #define mmDCORE1_HMMU3_MSTR_IF_RR_SHRD_HBW_BASE 0x42B4000ull
11795  #define DCORE1_HMMU3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
11796  #define DCORE1_HMMU3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
11797  #define mmDCORE1_HMMU3_MSTR_IF_RR_PRVT_HBW_BASE 0x42B4200ull
11798  #define DCORE1_HMMU3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
11799  #define DCORE1_HMMU3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
11800  #define mmDCORE1_HMMU3_MSTR_IF_RR_SHRD_LBW_BASE 0x42B4400ull
11801  #define DCORE1_HMMU3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
11802  #define DCORE1_HMMU3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
11803  #define mmDCORE1_HMMU3_MSTR_IF_RR_PRVT_LBW_BASE 0x42B4600ull
11804  #define DCORE1_HMMU3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
11805  #define DCORE1_HMMU3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
11806  #define mmDCORE1_HMMU3_MSTR_IF_E2E_CRDT_BASE 0x42B4800ull
11807  #define DCORE1_HMMU3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
11808  #define DCORE1_HMMU3_MSTR_IF_E2E_CRDT_SECTION 0x2800
11809  #define mmDCORE1_HMMU3_MSTR_IF_AXUSER_BASE 0x42B4A80ull
11810  #define DCORE1_HMMU3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
11811  #define DCORE1_HMMU3_MSTR_IF_AXUSER_SECTION 0x8000
11812  #define mmDCORE1_HMMU3_MSTR_IF_DBG_HBW_BASE 0x42B4B00ull
11813  #define DCORE1_HMMU3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
11814  #define DCORE1_HMMU3_MSTR_IF_DBG_HBW_SECTION 0x8000
11815  #define mmDCORE1_HMMU3_MSTR_IF_DBG_LBW_BASE 0x42B4B80ull
11816  #define DCORE1_HMMU3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
11817  #define DCORE1_HMMU3_MSTR_IF_DBG_LBW_SECTION 0x8000
11818  #define mmDCORE1_HMMU3_MSTR_IF_CORE_HBW_BASE 0x42B4C00ull
11819  #define DCORE1_HMMU3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
11820  #define DCORE1_HMMU3_MSTR_IF_CORE_HBW_SECTION 0x1800
11821  #define mmDCORE1_HMMU3_MSTR_IF_CORE_LBW_BASE 0x42B4D80ull
11822  #define DCORE1_HMMU3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
11823  #define DCORE1_HMMU3_MSTR_IF_CORE_LBW_SECTION 0x1000
11824  #define mmDCORE1_HMMU3_MSTR_IF_SPECIAL_BASE 0x42B4E80ull
11825  #define DCORE1_HMMU3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
11826  #define DCORE1_HMMU3_MSTR_IF_SPECIAL_SECTION 0xB180
11827  #define mmDCORE1_MME_QM_ARC_DCCM_BASE 0x42C0000ull
11828  #define DCORE1_MME_QM_ARC_DCCM_MAX_OFFSET 0x4000
11829  #define DCORE1_MME_QM_ARC_DCCM_SECTION 0x8000
11830  #define mmDCORE1_MME_QM_ARC_AUX_BASE 0x42C8000ull
11831  #define DCORE1_MME_QM_ARC_AUX_MAX_OFFSET 0x1000
11832  #define DCORE1_MME_QM_ARC_AUX_SECTION 0xE800
11833  #define mmDCORE1_MME_QM_ARC_AUX_SPECIAL_BASE 0x42C8E80ull
11834  #define DCORE1_MME_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
11835  #define DCORE1_MME_QM_ARC_AUX_SPECIAL_SECTION 0x1800
11836  #define mmDCORE1_MME_QM_ARC_DUP_ENG_BASE 0x42C9000ull
11837  #define DCORE1_MME_QM_ARC_DUP_ENG_MAX_OFFSET 0x1000
11838  #define DCORE1_MME_QM_ARC_DUP_ENG_SECTION 0x9000
11839  #define mmDCORE1_MME_QM_ARC_DUP_ENG_AXUSER_BASE 0x42C9900ull
11840  #define DCORE1_MME_QM_ARC_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
11841  #define DCORE1_MME_QM_ARC_DUP_ENG_AXUSER_SECTION 0x5800
11842  #define mmDCORE1_MME_QM_ARC_DUP_ENG_SPECIAL_BASE 0x42C9E80ull
11843  #define DCORE1_MME_QM_ARC_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
11844  #define DCORE1_MME_QM_ARC_DUP_ENG_SPECIAL_SECTION 0x1800
11845  #define mmDCORE1_MME_QM_BASE 0x42CA000ull
11846  #define DCORE1_MME_QM_MAX_OFFSET 0x1000
11847  #define DCORE1_MME_QM_SECTION 0x9000
11848  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR0_BASE 0x42CA900ull
11849  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
11850  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
11851  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR1_BASE 0x42CA908ull
11852  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
11853  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
11854  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR2_BASE 0x42CA910ull
11855  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
11856  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
11857  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR3_BASE 0x42CA918ull
11858  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
11859  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
11860  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR4_BASE 0x42CA920ull
11861  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
11862  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
11863  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR5_BASE 0x42CA928ull
11864  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
11865  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
11866  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR6_BASE 0x42CA930ull
11867  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
11868  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
11869  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR7_BASE 0x42CA938ull
11870  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
11871  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
11872  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR8_BASE 0x42CA940ull
11873  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
11874  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
11875  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR9_BASE 0x42CA948ull
11876  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
11877  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
11878  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR10_BASE 0x42CA950ull
11879  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
11880  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
11881  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR11_BASE 0x42CA958ull
11882  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
11883  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
11884  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR12_BASE 0x42CA960ull
11885  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
11886  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
11887  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR13_BASE 0x42CA968ull
11888  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
11889  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
11890  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR14_BASE 0x42CA970ull
11891  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
11892  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
11893  #define mmDCORE1_MME_QM_QMAN_WR64_BASE_ADDR15_BASE 0x42CA978ull
11894  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
11895  #define DCORE1_MME_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
11896  #define mmDCORE1_MME_QM_AXUSER_SECURED_BASE 0x42CAB00ull
11897  #define DCORE1_MME_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
11898  #define DCORE1_MME_QM_AXUSER_SECURED_SECTION 0x8000
11899  #define mmDCORE1_MME_QM_AXUSER_NONSECURED_BASE 0x42CAB80ull
11900  #define DCORE1_MME_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
11901  #define DCORE1_MME_QM_AXUSER_NONSECURED_SECTION 0x8000
11902  #define mmDCORE1_MME_QM_DBG_HBW_BASE 0x42CAC00ull
11903  #define DCORE1_MME_QM_DBG_HBW_MAX_OFFSET 0x5800
11904  #define DCORE1_MME_QM_DBG_HBW_SECTION 0x8000
11905  #define mmDCORE1_MME_QM_DBG_LBW_BASE 0x42CAC80ull
11906  #define DCORE1_MME_QM_DBG_LBW_MAX_OFFSET 0x5800
11907  #define DCORE1_MME_QM_DBG_LBW_SECTION 0x1000
11908  #define mmDCORE1_MME_QM_CGM_BASE 0x42CAD80ull
11909  #define DCORE1_MME_QM_CGM_MAX_OFFSET 0xC000
11910  #define DCORE1_MME_QM_CGM_SECTION 0x1000
11911  #define mmDCORE1_MME_QM_SPECIAL_BASE 0x42CAE80ull
11912  #define DCORE1_MME_QM_SPECIAL_MAX_OFFSET 0x1800
11913  #define DCORE1_MME_QM_SPECIAL_SECTION 0x1800
11914  #define mmDCORE1_MME_CTRL_LO_BASE 0x42CB000ull
11915  #define DCORE1_MME_CTRL_LO_MAX_OFFSET 0x1000
11916  #define DCORE1_MME_CTRL_LO_SECTION 0x8000
11917  #define mmDCORE1_MME_CTRL_LO_ARCH_BASE_ADDR_BASE 0x42CB008ull
11918  #define DCORE1_MME_CTRL_LO_ARCH_BASE_ADDR_MAX_OFFSET 0x2000
11919  #define DCORE1_MME_CTRL_LO_ARCH_BASE_ADDR_SECTION 0x2000
11920  #define mmDCORE1_MME_CTRL_LO_ARCH_NON_TENSOR_START_BASE 0x42CB028ull
11921  #define DCORE1_MME_CTRL_LO_ARCH_NON_TENSOR_START_MAX_OFFSET 0x1800
11922  #define DCORE1_MME_CTRL_LO_ARCH_NON_TENSOR_START_SECTION 0x1800
11923  #define mmDCORE1_MME_CTRL_LO_ARCH_TENSOR_A_BASE 0x42CB040ull
11924  #define DCORE1_MME_CTRL_LO_ARCH_TENSOR_A_MAX_OFFSET 0x5800
11925  #define DCORE1_MME_CTRL_LO_ARCH_TENSOR_A_SECTION 0x5800
11926  #define mmDCORE1_MME_CTRL_LO_ARCH_TENSOR_B_BASE 0x42CB098ull
11927  #define DCORE1_MME_CTRL_LO_ARCH_TENSOR_B_MAX_OFFSET 0x5800
11928  #define DCORE1_MME_CTRL_LO_ARCH_TENSOR_B_SECTION 0x5800
11929  #define mmDCORE1_MME_CTRL_LO_ARCH_TENSOR_COUT_BASE 0x42CB0F0ull
11930  #define DCORE1_MME_CTRL_LO_ARCH_TENSOR_COUT_MAX_OFFSET 0x5800
11931  #define DCORE1_MME_CTRL_LO_ARCH_TENSOR_COUT_SECTION 0x6C00
11932  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_BASE 0x42CB15Cull
11933  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_MAX_OFFSET 0x1400
11934  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_SECTION 0x1400
11935  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_BASE 0x42CB170ull
11936  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
11937  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_SECTION 0x1400
11938  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_BASE 0x42CB184ull
11939  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_MAX_OFFSET 0x1400
11940  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_SECTION 0x1400
11941  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_BASE 0x42CB198ull
11942  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
11943  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_SECTION 0x1400
11944  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_BASE 0x42CB1ACull
11945  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_MAX_OFFSET 0x1400
11946  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_SECTION 0x1400
11947  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_BASE 0x42CB1C0ull
11948  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
11949  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_SECTION 0x1400
11950  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_BASE 0x42CB1D4ull
11951  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_MAX_OFFSET 0x1400
11952  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_SECTION 0x1400
11953  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_BASE 0x42CB1E8ull
11954  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
11955  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_SECTION 0x1400
11956  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_BASE 0x42CB1FCull
11957  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_MAX_OFFSET 0x1400
11958  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_SECTION 0x1400
11959  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_BASE 0x42CB210ull
11960  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
11961  #define DCORE1_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_SECTION 0x1C00
11962  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_BASE 0x42CB22Cull
11963  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
11964  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_SECTION 0x1400
11965  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_BASE 0x42CB240ull
11966  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
11967  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_SECTION 0x1400
11968  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_BASE 0x42CB254ull
11969  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
11970  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_SECTION 0x1400
11971  #define mmDCORE1_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_BASE 0x42CB268ull
11972  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
11973  #define DCORE1_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_SECTION 0x1800
11974  #define mmDCORE1_MME_CTRL_LO_ARCH_NON_TENSOR_END_BASE 0x42CB280ull
11975  #define DCORE1_MME_CTRL_LO_ARCH_NON_TENSOR_END_MAX_OFFSET 0x6000
11976  #define DCORE1_MME_CTRL_LO_ARCH_NON_TENSOR_END_SECTION 0xB800
11977  #define mmDCORE1_MME_CTRL_LO_MME_AXUSER_BASE 0x42CBE00ull
11978  #define DCORE1_MME_CTRL_LO_MME_AXUSER_MAX_OFFSET 0x5000
11979  #define DCORE1_MME_CTRL_LO_MME_AXUSER_SECTION 0x8000
11980  #define mmDCORE1_MME_CTRL_LO_SPECIAL_BASE 0x42CBE80ull
11981  #define DCORE1_MME_CTRL_LO_SPECIAL_MAX_OFFSET 0x1800
11982  #define DCORE1_MME_CTRL_LO_SPECIAL_SECTION 0x1800
11983  #define mmDCORE1_MME_CTRL_HI_BASE 0x42CC000ull
11984  #define DCORE1_MME_CTRL_HI_MAX_OFFSET 0x1000
11985  #define DCORE1_MME_CTRL_HI_SECTION 0x8000
11986  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_BASE_ADDR_BASE 0x42CC008ull
11987  #define DCORE1_MME_CTRL_HI_SHADOW_0_BASE_ADDR_MAX_OFFSET 0x2000
11988  #define DCORE1_MME_CTRL_HI_SHADOW_0_BASE_ADDR_SECTION 0x2000
11989  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_BASE 0x42CC028ull
11990  #define DCORE1_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_MAX_OFFSET 0x1800
11991  #define DCORE1_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_SECTION 0x1800
11992  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_A_BASE 0x42CC040ull
11993  #define DCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_A_MAX_OFFSET 0x5800
11994  #define DCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_A_SECTION 0x5800
11995  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_B_BASE 0x42CC098ull
11996  #define DCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_B_MAX_OFFSET 0x5800
11997  #define DCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_B_SECTION 0x5800
11998  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_BASE 0x42CC0F0ull
11999  #define DCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_MAX_OFFSET 0x5800
12000  #define DCORE1_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_SECTION 0x6C00
12001  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_BASE 0x42CC15Cull
12002  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_MAX_OFFSET 0x1400
12003  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_SECTION 0x1400
12004  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_BASE 0x42CC170ull
12005  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
12006  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_SECTION 0x1400
12007  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_BASE 0x42CC184ull
12008  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_MAX_OFFSET 0x1400
12009  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_SECTION 0x1400
12010  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_BASE 0x42CC198ull
12011  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
12012  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_SECTION 0x1400
12013  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_BASE 0x42CC1ACull
12014  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_MAX_OFFSET 0x1400
12015  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_SECTION 0x1400
12016  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_BASE 0x42CC1C0ull
12017  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
12018  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_SECTION 0x1400
12019  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_BASE 0x42CC1D4ull
12020  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_MAX_OFFSET 0x1400
12021  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_SECTION 0x1400
12022  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_BASE 0x42CC1E8ull
12023  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
12024  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_SECTION 0x1400
12025  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_BASE 0x42CC1FCull
12026  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_MAX_OFFSET 0x1400
12027  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_SECTION 0x1400
12028  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_BASE 0x42CC210ull
12029  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
12030  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_SECTION 0x1C00
12031  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_BASE 0x42CC22Cull
12032  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
12033  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_SECTION 0x1400
12034  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_BASE 0x42CC240ull
12035  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
12036  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_SECTION 0x1400
12037  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_BASE 0x42CC254ull
12038  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
12039  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_SECTION 0x1400
12040  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_BASE 0x42CC268ull
12041  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
12042  #define DCORE1_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_SECTION 0x1800
12043  #define mmDCORE1_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_BASE 0x42CC280ull
12044  #define DCORE1_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_MAX_OFFSET 0x6000
12045  #define DCORE1_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_SECTION 0x8800
12046  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_BASE_ADDR_BASE 0x42CC308ull
12047  #define DCORE1_MME_CTRL_HI_SHADOW_1_BASE_ADDR_MAX_OFFSET 0x2000
12048  #define DCORE1_MME_CTRL_HI_SHADOW_1_BASE_ADDR_SECTION 0x2000
12049  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_BASE 0x42CC328ull
12050  #define DCORE1_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_MAX_OFFSET 0x1800
12051  #define DCORE1_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_SECTION 0x1800
12052  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_A_BASE 0x42CC340ull
12053  #define DCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_A_MAX_OFFSET 0x5800
12054  #define DCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_A_SECTION 0x5800
12055  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_B_BASE 0x42CC398ull
12056  #define DCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_B_MAX_OFFSET 0x5800
12057  #define DCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_B_SECTION 0x5800
12058  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_BASE 0x42CC3F0ull
12059  #define DCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_MAX_OFFSET 0x5800
12060  #define DCORE1_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_SECTION 0x6C00
12061  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_BASE 0x42CC45Cull
12062  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_MAX_OFFSET 0x1400
12063  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_SECTION 0x1400
12064  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_BASE 0x42CC470ull
12065  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
12066  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_SECTION 0x1400
12067  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_BASE 0x42CC484ull
12068  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_MAX_OFFSET 0x1400
12069  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_SECTION 0x1400
12070  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_BASE 0x42CC498ull
12071  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
12072  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_SECTION 0x1400
12073  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_BASE 0x42CC4ACull
12074  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_MAX_OFFSET 0x1400
12075  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_SECTION 0x1400
12076  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_BASE 0x42CC4C0ull
12077  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
12078  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_SECTION 0x1400
12079  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_BASE 0x42CC4D4ull
12080  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_MAX_OFFSET 0x1400
12081  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_SECTION 0x1400
12082  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_BASE 0x42CC4E8ull
12083  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
12084  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_SECTION 0x1400
12085  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_BASE 0x42CC4FCull
12086  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_MAX_OFFSET 0x1400
12087  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_SECTION 0x1400
12088  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_BASE 0x42CC510ull
12089  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
12090  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_SECTION 0x1C00
12091  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_BASE 0x42CC52Cull
12092  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
12093  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_SECTION 0x1400
12094  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_BASE 0x42CC540ull
12095  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
12096  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_SECTION 0x1400
12097  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_BASE 0x42CC554ull
12098  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
12099  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_SECTION 0x1400
12100  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_BASE 0x42CC568ull
12101  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
12102  #define DCORE1_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_SECTION 0x1800
12103  #define mmDCORE1_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_BASE 0x42CC580ull
12104  #define DCORE1_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_MAX_OFFSET 0x6000
12105  #define DCORE1_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_SECTION 0x8800
12106  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_BASE_ADDR_BASE 0x42CC608ull
12107  #define DCORE1_MME_CTRL_HI_SHADOW_2_BASE_ADDR_MAX_OFFSET 0x2000
12108  #define DCORE1_MME_CTRL_HI_SHADOW_2_BASE_ADDR_SECTION 0x2000
12109  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_BASE 0x42CC628ull
12110  #define DCORE1_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_MAX_OFFSET 0x1800
12111  #define DCORE1_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_SECTION 0x1800
12112  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_A_BASE 0x42CC640ull
12113  #define DCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_A_MAX_OFFSET 0x5800
12114  #define DCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_A_SECTION 0x5800
12115  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_B_BASE 0x42CC698ull
12116  #define DCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_B_MAX_OFFSET 0x5800
12117  #define DCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_B_SECTION 0x5800
12118  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_BASE 0x42CC6F0ull
12119  #define DCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_MAX_OFFSET 0x5800
12120  #define DCORE1_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_SECTION 0x6C00
12121  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_BASE 0x42CC75Cull
12122  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_MAX_OFFSET 0x1400
12123  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_SECTION 0x1400
12124  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_BASE 0x42CC770ull
12125  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
12126  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_SECTION 0x1400
12127  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_BASE 0x42CC784ull
12128  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_MAX_OFFSET 0x1400
12129  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_SECTION 0x1400
12130  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_BASE 0x42CC798ull
12131  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
12132  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_SECTION 0x1400
12133  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_BASE 0x42CC7ACull
12134  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_MAX_OFFSET 0x1400
12135  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_SECTION 0x1400
12136  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_BASE 0x42CC7C0ull
12137  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
12138  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_SECTION 0x1400
12139  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_BASE 0x42CC7D4ull
12140  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_MAX_OFFSET 0x1400
12141  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_SECTION 0x1400
12142  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_BASE 0x42CC7E8ull
12143  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
12144  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_SECTION 0x1400
12145  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_BASE 0x42CC7FCull
12146  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_MAX_OFFSET 0x1400
12147  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_SECTION 0x1400
12148  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_BASE 0x42CC810ull
12149  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
12150  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_SECTION 0x1C00
12151  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_BASE 0x42CC82Cull
12152  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
12153  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_SECTION 0x1400
12154  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_BASE 0x42CC840ull
12155  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
12156  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_SECTION 0x1400
12157  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_BASE 0x42CC854ull
12158  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
12159  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_SECTION 0x1400
12160  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_BASE 0x42CC868ull
12161  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
12162  #define DCORE1_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_SECTION 0x1800
12163  #define mmDCORE1_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_BASE 0x42CC880ull
12164  #define DCORE1_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_MAX_OFFSET 0x6000
12165  #define DCORE1_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_SECTION 0x8800
12166  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_BASE_ADDR_BASE 0x42CC908ull
12167  #define DCORE1_MME_CTRL_HI_SHADOW_3_BASE_ADDR_MAX_OFFSET 0x2000
12168  #define DCORE1_MME_CTRL_HI_SHADOW_3_BASE_ADDR_SECTION 0x2000
12169  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_BASE 0x42CC928ull
12170  #define DCORE1_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_MAX_OFFSET 0x1800
12171  #define DCORE1_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_SECTION 0x1800
12172  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_A_BASE 0x42CC940ull
12173  #define DCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_A_MAX_OFFSET 0x5800
12174  #define DCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_A_SECTION 0x5800
12175  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_B_BASE 0x42CC998ull
12176  #define DCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_B_MAX_OFFSET 0x5800
12177  #define DCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_B_SECTION 0x5800
12178  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_BASE 0x42CC9F0ull
12179  #define DCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_MAX_OFFSET 0x5800
12180  #define DCORE1_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_SECTION 0x6C00
12181  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_BASE 0x42CCA5Cull
12182  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_MAX_OFFSET 0x1400
12183  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_SECTION 0x1400
12184  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_BASE 0x42CCA70ull
12185  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
12186  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_SECTION 0x1400
12187  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_BASE 0x42CCA84ull
12188  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_MAX_OFFSET 0x1400
12189  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_SECTION 0x1400
12190  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_BASE 0x42CCA98ull
12191  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
12192  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_SECTION 0x1400
12193  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_BASE 0x42CCAACull
12194  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_MAX_OFFSET 0x1400
12195  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_SECTION 0x1400
12196  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_BASE 0x42CCAC0ull
12197  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
12198  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_SECTION 0x1400
12199  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_BASE 0x42CCAD4ull
12200  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_MAX_OFFSET 0x1400
12201  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_SECTION 0x1400
12202  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_BASE 0x42CCAE8ull
12203  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
12204  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_SECTION 0x1400
12205  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_BASE 0x42CCAFCull
12206  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_MAX_OFFSET 0x1400
12207  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_SECTION 0x1400
12208  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_BASE 0x42CCB10ull
12209  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
12210  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_SECTION 0x1C00
12211  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_BASE 0x42CCB2Cull
12212  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
12213  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_SECTION 0x1400
12214  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_BASE 0x42CCB40ull
12215  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
12216  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_SECTION 0x1400
12217  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_BASE 0x42CCB54ull
12218  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
12219  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_SECTION 0x1400
12220  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_BASE 0x42CCB68ull
12221  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
12222  #define DCORE1_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_SECTION 0x1800
12223  #define mmDCORE1_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_BASE 0x42CCB80ull
12224  #define DCORE1_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_MAX_OFFSET 0x6000
12225  #define DCORE1_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_SECTION 0x3000
12226  #define mmDCORE1_MME_CTRL_HI_SPECIAL_BASE 0x42CCE80ull
12227  #define DCORE1_MME_CTRL_HI_SPECIAL_MAX_OFFSET 0x1800
12228  #define DCORE1_MME_CTRL_HI_SPECIAL_SECTION 0x1800
12229  #define mmDCORE1_MME_EU_BIST_BASE 0x42CD000ull
12230  #define DCORE1_MME_EU_BIST_MAX_OFFSET 0x1000
12231  #define DCORE1_MME_EU_BIST_SECTION 0xE800
12232  #define mmDCORE1_MME_EU_BIST_SPECIAL_BASE 0x42CDE80ull
12233  #define DCORE1_MME_EU_BIST_SPECIAL_MAX_OFFSET 0x1800
12234  #define DCORE1_MME_EU_BIST_SPECIAL_SECTION 0x1800
12235  #define mmDCORE1_MME_CTRL_MSTR_IF_RR_SHRD_HBW_BASE 0x42CE000ull
12236  #define DCORE1_MME_CTRL_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12237  #define DCORE1_MME_CTRL_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12238  #define mmDCORE1_MME_CTRL_MSTR_IF_RR_PRVT_HBW_BASE 0x42CE200ull
12239  #define DCORE1_MME_CTRL_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12240  #define DCORE1_MME_CTRL_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12241  #define mmDCORE1_MME_CTRL_MSTR_IF_RR_SHRD_LBW_BASE 0x42CE400ull
12242  #define DCORE1_MME_CTRL_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12243  #define DCORE1_MME_CTRL_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12244  #define mmDCORE1_MME_CTRL_MSTR_IF_RR_PRVT_LBW_BASE 0x42CE600ull
12245  #define DCORE1_MME_CTRL_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12246  #define DCORE1_MME_CTRL_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12247  #define mmDCORE1_MME_CTRL_MSTR_IF_E2E_CRDT_BASE 0x42CE800ull
12248  #define DCORE1_MME_CTRL_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12249  #define DCORE1_MME_CTRL_MSTR_IF_E2E_CRDT_SECTION 0x2800
12250  #define mmDCORE1_MME_CTRL_MSTR_IF_AXUSER_BASE 0x42CEA80ull
12251  #define DCORE1_MME_CTRL_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12252  #define DCORE1_MME_CTRL_MSTR_IF_AXUSER_SECTION 0x8000
12253  #define mmDCORE1_MME_CTRL_MSTR_IF_DBG_HBW_BASE 0x42CEB00ull
12254  #define DCORE1_MME_CTRL_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12255  #define DCORE1_MME_CTRL_MSTR_IF_DBG_HBW_SECTION 0x8000
12256  #define mmDCORE1_MME_CTRL_MSTR_IF_DBG_LBW_BASE 0x42CEB80ull
12257  #define DCORE1_MME_CTRL_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12258  #define DCORE1_MME_CTRL_MSTR_IF_DBG_LBW_SECTION 0x8000
12259  #define mmDCORE1_MME_CTRL_MSTR_IF_CORE_HBW_BASE 0x42CEC00ull
12260  #define DCORE1_MME_CTRL_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12261  #define DCORE1_MME_CTRL_MSTR_IF_CORE_HBW_SECTION 0x1800
12262  #define mmDCORE1_MME_CTRL_MSTR_IF_CORE_LBW_BASE 0x42CED80ull
12263  #define DCORE1_MME_CTRL_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12264  #define DCORE1_MME_CTRL_MSTR_IF_CORE_LBW_SECTION 0x1000
12265  #define mmDCORE1_MME_CTRL_MSTR_IF_SPECIAL_BASE 0x42CEE80ull
12266  #define DCORE1_MME_CTRL_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12267  #define DCORE1_MME_CTRL_MSTR_IF_SPECIAL_SECTION 0x1800
12268  #define mmDCORE1_MME_QM_ARC_ACP_ENG_BASE 0x42CF000ull
12269  #define DCORE1_MME_QM_ARC_ACP_ENG_MAX_OFFSET 0x1000
12270  #define DCORE1_MME_QM_ARC_ACP_ENG_SECTION 0xE800
12271  #define mmDCORE1_MME_QM_ARC_ACP_ENG_SPECIAL_BASE 0x42CFE80ull
12272  #define DCORE1_MME_QM_ARC_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
12273  #define DCORE1_MME_QM_ARC_ACP_ENG_SPECIAL_SECTION 0x1800
12274  #define mmDCORE1_MME_SBTE0_BASE 0x42D0000ull
12275  #define DCORE1_MME_SBTE0_MAX_OFFSET 0x1000
12276  #define DCORE1_MME_SBTE0_SECTION 0xE800
12277  #define mmDCORE1_MME_SBTE0_SPECIAL_BASE 0x42D0E80ull
12278  #define DCORE1_MME_SBTE0_SPECIAL_MAX_OFFSET 0x1800
12279  #define DCORE1_MME_SBTE0_SPECIAL_SECTION 0x1800
12280  #define mmDCORE1_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_BASE 0x42D1000ull
12281  #define DCORE1_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12282  #define DCORE1_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12283  #define mmDCORE1_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_BASE 0x42D1200ull
12284  #define DCORE1_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12285  #define DCORE1_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12286  #define mmDCORE1_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_BASE 0x42D1400ull
12287  #define DCORE1_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12288  #define DCORE1_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12289  #define mmDCORE1_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_BASE 0x42D1600ull
12290  #define DCORE1_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12291  #define DCORE1_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12292  #define mmDCORE1_MME_SBTE0_MSTR_IF_E2E_CRDT_BASE 0x42D1800ull
12293  #define DCORE1_MME_SBTE0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12294  #define DCORE1_MME_SBTE0_MSTR_IF_E2E_CRDT_SECTION 0x2800
12295  #define mmDCORE1_MME_SBTE0_MSTR_IF_AXUSER_BASE 0x42D1A80ull
12296  #define DCORE1_MME_SBTE0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12297  #define DCORE1_MME_SBTE0_MSTR_IF_AXUSER_SECTION 0x8000
12298  #define mmDCORE1_MME_SBTE0_MSTR_IF_DBG_HBW_BASE 0x42D1B00ull
12299  #define DCORE1_MME_SBTE0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12300  #define DCORE1_MME_SBTE0_MSTR_IF_DBG_HBW_SECTION 0x8000
12301  #define mmDCORE1_MME_SBTE0_MSTR_IF_DBG_LBW_BASE 0x42D1B80ull
12302  #define DCORE1_MME_SBTE0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12303  #define DCORE1_MME_SBTE0_MSTR_IF_DBG_LBW_SECTION 0x8000
12304  #define mmDCORE1_MME_SBTE0_MSTR_IF_CORE_HBW_BASE 0x42D1C00ull
12305  #define DCORE1_MME_SBTE0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12306  #define DCORE1_MME_SBTE0_MSTR_IF_CORE_HBW_SECTION 0x1800
12307  #define mmDCORE1_MME_SBTE0_MSTR_IF_CORE_LBW_BASE 0x42D1D80ull
12308  #define DCORE1_MME_SBTE0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12309  #define DCORE1_MME_SBTE0_MSTR_IF_CORE_LBW_SECTION 0x1000
12310  #define mmDCORE1_MME_SBTE0_MSTR_IF_SPECIAL_BASE 0x42D1E80ull
12311  #define DCORE1_MME_SBTE0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12312  #define DCORE1_MME_SBTE0_MSTR_IF_SPECIAL_SECTION 0x6180
12313  #define mmDCORE1_MME_SBTE1_BASE 0x42D8000ull
12314  #define DCORE1_MME_SBTE1_MAX_OFFSET 0x1000
12315  #define DCORE1_MME_SBTE1_SECTION 0xE800
12316  #define mmDCORE1_MME_SBTE1_SPECIAL_BASE 0x42D8E80ull
12317  #define DCORE1_MME_SBTE1_SPECIAL_MAX_OFFSET 0x1800
12318  #define DCORE1_MME_SBTE1_SPECIAL_SECTION 0x1800
12319  #define mmDCORE1_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_BASE 0x42D9000ull
12320  #define DCORE1_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12321  #define DCORE1_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12322  #define mmDCORE1_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_BASE 0x42D9200ull
12323  #define DCORE1_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12324  #define DCORE1_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12325  #define mmDCORE1_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_BASE 0x42D9400ull
12326  #define DCORE1_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12327  #define DCORE1_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12328  #define mmDCORE1_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_BASE 0x42D9600ull
12329  #define DCORE1_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12330  #define DCORE1_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12331  #define mmDCORE1_MME_SBTE1_MSTR_IF_E2E_CRDT_BASE 0x42D9800ull
12332  #define DCORE1_MME_SBTE1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12333  #define DCORE1_MME_SBTE1_MSTR_IF_E2E_CRDT_SECTION 0x2800
12334  #define mmDCORE1_MME_SBTE1_MSTR_IF_AXUSER_BASE 0x42D9A80ull
12335  #define DCORE1_MME_SBTE1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12336  #define DCORE1_MME_SBTE1_MSTR_IF_AXUSER_SECTION 0x8000
12337  #define mmDCORE1_MME_SBTE1_MSTR_IF_DBG_HBW_BASE 0x42D9B00ull
12338  #define DCORE1_MME_SBTE1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12339  #define DCORE1_MME_SBTE1_MSTR_IF_DBG_HBW_SECTION 0x8000
12340  #define mmDCORE1_MME_SBTE1_MSTR_IF_DBG_LBW_BASE 0x42D9B80ull
12341  #define DCORE1_MME_SBTE1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12342  #define DCORE1_MME_SBTE1_MSTR_IF_DBG_LBW_SECTION 0x8000
12343  #define mmDCORE1_MME_SBTE1_MSTR_IF_CORE_HBW_BASE 0x42D9C00ull
12344  #define DCORE1_MME_SBTE1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12345  #define DCORE1_MME_SBTE1_MSTR_IF_CORE_HBW_SECTION 0x1800
12346  #define mmDCORE1_MME_SBTE1_MSTR_IF_CORE_LBW_BASE 0x42D9D80ull
12347  #define DCORE1_MME_SBTE1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12348  #define DCORE1_MME_SBTE1_MSTR_IF_CORE_LBW_SECTION 0x1000
12349  #define mmDCORE1_MME_SBTE1_MSTR_IF_SPECIAL_BASE 0x42D9E80ull
12350  #define DCORE1_MME_SBTE1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12351  #define DCORE1_MME_SBTE1_MSTR_IF_SPECIAL_SECTION 0x6180
12352  #define mmDCORE1_MME_SBTE2_BASE 0x42E0000ull
12353  #define DCORE1_MME_SBTE2_MAX_OFFSET 0x1000
12354  #define DCORE1_MME_SBTE2_SECTION 0xE800
12355  #define mmDCORE1_MME_SBTE2_SPECIAL_BASE 0x42E0E80ull
12356  #define DCORE1_MME_SBTE2_SPECIAL_MAX_OFFSET 0x1800
12357  #define DCORE1_MME_SBTE2_SPECIAL_SECTION 0x1800
12358  #define mmDCORE1_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_BASE 0x42E1000ull
12359  #define DCORE1_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12360  #define DCORE1_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12361  #define mmDCORE1_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_BASE 0x42E1200ull
12362  #define DCORE1_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12363  #define DCORE1_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12364  #define mmDCORE1_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_BASE 0x42E1400ull
12365  #define DCORE1_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12366  #define DCORE1_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12367  #define mmDCORE1_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_BASE 0x42E1600ull
12368  #define DCORE1_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12369  #define DCORE1_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12370  #define mmDCORE1_MME_SBTE2_MSTR_IF_E2E_CRDT_BASE 0x42E1800ull
12371  #define DCORE1_MME_SBTE2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12372  #define DCORE1_MME_SBTE2_MSTR_IF_E2E_CRDT_SECTION 0x2800
12373  #define mmDCORE1_MME_SBTE2_MSTR_IF_AXUSER_BASE 0x42E1A80ull
12374  #define DCORE1_MME_SBTE2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12375  #define DCORE1_MME_SBTE2_MSTR_IF_AXUSER_SECTION 0x8000
12376  #define mmDCORE1_MME_SBTE2_MSTR_IF_DBG_HBW_BASE 0x42E1B00ull
12377  #define DCORE1_MME_SBTE2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12378  #define DCORE1_MME_SBTE2_MSTR_IF_DBG_HBW_SECTION 0x8000
12379  #define mmDCORE1_MME_SBTE2_MSTR_IF_DBG_LBW_BASE 0x42E1B80ull
12380  #define DCORE1_MME_SBTE2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12381  #define DCORE1_MME_SBTE2_MSTR_IF_DBG_LBW_SECTION 0x8000
12382  #define mmDCORE1_MME_SBTE2_MSTR_IF_CORE_HBW_BASE 0x42E1C00ull
12383  #define DCORE1_MME_SBTE2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12384  #define DCORE1_MME_SBTE2_MSTR_IF_CORE_HBW_SECTION 0x1800
12385  #define mmDCORE1_MME_SBTE2_MSTR_IF_CORE_LBW_BASE 0x42E1D80ull
12386  #define DCORE1_MME_SBTE2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12387  #define DCORE1_MME_SBTE2_MSTR_IF_CORE_LBW_SECTION 0x1000
12388  #define mmDCORE1_MME_SBTE2_MSTR_IF_SPECIAL_BASE 0x42E1E80ull
12389  #define DCORE1_MME_SBTE2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12390  #define DCORE1_MME_SBTE2_MSTR_IF_SPECIAL_SECTION 0x6180
12391  #define mmDCORE1_MME_SBTE3_BASE 0x42E8000ull
12392  #define DCORE1_MME_SBTE3_MAX_OFFSET 0x1000
12393  #define DCORE1_MME_SBTE3_SECTION 0xE800
12394  #define mmDCORE1_MME_SBTE3_SPECIAL_BASE 0x42E8E80ull
12395  #define DCORE1_MME_SBTE3_SPECIAL_MAX_OFFSET 0x1800
12396  #define DCORE1_MME_SBTE3_SPECIAL_SECTION 0x1800
12397  #define mmDCORE1_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_BASE 0x42E9000ull
12398  #define DCORE1_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12399  #define DCORE1_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12400  #define mmDCORE1_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_BASE 0x42E9200ull
12401  #define DCORE1_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12402  #define DCORE1_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12403  #define mmDCORE1_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_BASE 0x42E9400ull
12404  #define DCORE1_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12405  #define DCORE1_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12406  #define mmDCORE1_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_BASE 0x42E9600ull
12407  #define DCORE1_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12408  #define DCORE1_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12409  #define mmDCORE1_MME_SBTE3_MSTR_IF_E2E_CRDT_BASE 0x42E9800ull
12410  #define DCORE1_MME_SBTE3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12411  #define DCORE1_MME_SBTE3_MSTR_IF_E2E_CRDT_SECTION 0x2800
12412  #define mmDCORE1_MME_SBTE3_MSTR_IF_AXUSER_BASE 0x42E9A80ull
12413  #define DCORE1_MME_SBTE3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12414  #define DCORE1_MME_SBTE3_MSTR_IF_AXUSER_SECTION 0x8000
12415  #define mmDCORE1_MME_SBTE3_MSTR_IF_DBG_HBW_BASE 0x42E9B00ull
12416  #define DCORE1_MME_SBTE3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12417  #define DCORE1_MME_SBTE3_MSTR_IF_DBG_HBW_SECTION 0x8000
12418  #define mmDCORE1_MME_SBTE3_MSTR_IF_DBG_LBW_BASE 0x42E9B80ull
12419  #define DCORE1_MME_SBTE3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12420  #define DCORE1_MME_SBTE3_MSTR_IF_DBG_LBW_SECTION 0x8000
12421  #define mmDCORE1_MME_SBTE3_MSTR_IF_CORE_HBW_BASE 0x42E9C00ull
12422  #define DCORE1_MME_SBTE3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12423  #define DCORE1_MME_SBTE3_MSTR_IF_CORE_HBW_SECTION 0x1800
12424  #define mmDCORE1_MME_SBTE3_MSTR_IF_CORE_LBW_BASE 0x42E9D80ull
12425  #define DCORE1_MME_SBTE3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12426  #define DCORE1_MME_SBTE3_MSTR_IF_CORE_LBW_SECTION 0x1000
12427  #define mmDCORE1_MME_SBTE3_MSTR_IF_SPECIAL_BASE 0x42E9E80ull
12428  #define DCORE1_MME_SBTE3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12429  #define DCORE1_MME_SBTE3_MSTR_IF_SPECIAL_SECTION 0x6180
12430  #define mmDCORE1_MME_SBTE4_BASE 0x42F0000ull
12431  #define DCORE1_MME_SBTE4_MAX_OFFSET 0x1000
12432  #define DCORE1_MME_SBTE4_SECTION 0xE800
12433  #define mmDCORE1_MME_SBTE4_SPECIAL_BASE 0x42F0E80ull
12434  #define DCORE1_MME_SBTE4_SPECIAL_MAX_OFFSET 0x1800
12435  #define DCORE1_MME_SBTE4_SPECIAL_SECTION 0x1800
12436  #define mmDCORE1_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_BASE 0x42F1000ull
12437  #define DCORE1_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12438  #define DCORE1_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12439  #define mmDCORE1_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_BASE 0x42F1200ull
12440  #define DCORE1_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12441  #define DCORE1_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12442  #define mmDCORE1_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_BASE 0x42F1400ull
12443  #define DCORE1_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12444  #define DCORE1_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12445  #define mmDCORE1_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_BASE 0x42F1600ull
12446  #define DCORE1_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12447  #define DCORE1_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12448  #define mmDCORE1_MME_SBTE4_MSTR_IF_E2E_CRDT_BASE 0x42F1800ull
12449  #define DCORE1_MME_SBTE4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12450  #define DCORE1_MME_SBTE4_MSTR_IF_E2E_CRDT_SECTION 0x2800
12451  #define mmDCORE1_MME_SBTE4_MSTR_IF_AXUSER_BASE 0x42F1A80ull
12452  #define DCORE1_MME_SBTE4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12453  #define DCORE1_MME_SBTE4_MSTR_IF_AXUSER_SECTION 0x8000
12454  #define mmDCORE1_MME_SBTE4_MSTR_IF_DBG_HBW_BASE 0x42F1B00ull
12455  #define DCORE1_MME_SBTE4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12456  #define DCORE1_MME_SBTE4_MSTR_IF_DBG_HBW_SECTION 0x8000
12457  #define mmDCORE1_MME_SBTE4_MSTR_IF_DBG_LBW_BASE 0x42F1B80ull
12458  #define DCORE1_MME_SBTE4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12459  #define DCORE1_MME_SBTE4_MSTR_IF_DBG_LBW_SECTION 0x8000
12460  #define mmDCORE1_MME_SBTE4_MSTR_IF_CORE_HBW_BASE 0x42F1C00ull
12461  #define DCORE1_MME_SBTE4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12462  #define DCORE1_MME_SBTE4_MSTR_IF_CORE_HBW_SECTION 0x1800
12463  #define mmDCORE1_MME_SBTE4_MSTR_IF_CORE_LBW_BASE 0x42F1D80ull
12464  #define DCORE1_MME_SBTE4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12465  #define DCORE1_MME_SBTE4_MSTR_IF_CORE_LBW_SECTION 0x1000
12466  #define mmDCORE1_MME_SBTE4_MSTR_IF_SPECIAL_BASE 0x42F1E80ull
12467  #define DCORE1_MME_SBTE4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12468  #define DCORE1_MME_SBTE4_MSTR_IF_SPECIAL_SECTION 0x6180
12469  #define mmDCORE1_MME_ACC_BASE 0x42F8000ull
12470  #define DCORE1_MME_ACC_MAX_OFFSET 0x1000
12471  #define DCORE1_MME_ACC_SECTION 0xE800
12472  #define mmDCORE1_MME_ACC_SPECIAL_BASE 0x42F8E80ull
12473  #define DCORE1_MME_ACC_SPECIAL_MAX_OFFSET 0x1800
12474  #define DCORE1_MME_ACC_SPECIAL_SECTION 0x1800
12475  #define mmDCORE1_MME_WB0_MSTR_IF_RR_SHRD_HBW_BASE 0x42F9000ull
12476  #define DCORE1_MME_WB0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12477  #define DCORE1_MME_WB0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12478  #define mmDCORE1_MME_WB0_MSTR_IF_RR_PRVT_HBW_BASE 0x42F9200ull
12479  #define DCORE1_MME_WB0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12480  #define DCORE1_MME_WB0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12481  #define mmDCORE1_MME_WB0_MSTR_IF_RR_SHRD_LBW_BASE 0x42F9400ull
12482  #define DCORE1_MME_WB0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12483  #define DCORE1_MME_WB0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12484  #define mmDCORE1_MME_WB0_MSTR_IF_RR_PRVT_LBW_BASE 0x42F9600ull
12485  #define DCORE1_MME_WB0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12486  #define DCORE1_MME_WB0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12487  #define mmDCORE1_MME_WB0_MSTR_IF_E2E_CRDT_BASE 0x42F9800ull
12488  #define DCORE1_MME_WB0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12489  #define DCORE1_MME_WB0_MSTR_IF_E2E_CRDT_SECTION 0x2800
12490  #define mmDCORE1_MME_WB0_MSTR_IF_AXUSER_BASE 0x42F9A80ull
12491  #define DCORE1_MME_WB0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12492  #define DCORE1_MME_WB0_MSTR_IF_AXUSER_SECTION 0x8000
12493  #define mmDCORE1_MME_WB0_MSTR_IF_DBG_HBW_BASE 0x42F9B00ull
12494  #define DCORE1_MME_WB0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12495  #define DCORE1_MME_WB0_MSTR_IF_DBG_HBW_SECTION 0x8000
12496  #define mmDCORE1_MME_WB0_MSTR_IF_DBG_LBW_BASE 0x42F9B80ull
12497  #define DCORE1_MME_WB0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12498  #define DCORE1_MME_WB0_MSTR_IF_DBG_LBW_SECTION 0x8000
12499  #define mmDCORE1_MME_WB0_MSTR_IF_CORE_HBW_BASE 0x42F9C00ull
12500  #define DCORE1_MME_WB0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12501  #define DCORE1_MME_WB0_MSTR_IF_CORE_HBW_SECTION 0x1800
12502  #define mmDCORE1_MME_WB0_MSTR_IF_CORE_LBW_BASE 0x42F9D80ull
12503  #define DCORE1_MME_WB0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12504  #define DCORE1_MME_WB0_MSTR_IF_CORE_LBW_SECTION 0x1000
12505  #define mmDCORE1_MME_WB0_MSTR_IF_SPECIAL_BASE 0x42F9E80ull
12506  #define DCORE1_MME_WB0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12507  #define DCORE1_MME_WB0_MSTR_IF_SPECIAL_SECTION 0x1800
12508  #define mmDCORE1_MME_WB1_MSTR_IF_RR_SHRD_HBW_BASE 0x42FA000ull
12509  #define DCORE1_MME_WB1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12510  #define DCORE1_MME_WB1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12511  #define mmDCORE1_MME_WB1_MSTR_IF_RR_PRVT_HBW_BASE 0x42FA200ull
12512  #define DCORE1_MME_WB1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12513  #define DCORE1_MME_WB1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12514  #define mmDCORE1_MME_WB1_MSTR_IF_RR_SHRD_LBW_BASE 0x42FA400ull
12515  #define DCORE1_MME_WB1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12516  #define DCORE1_MME_WB1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12517  #define mmDCORE1_MME_WB1_MSTR_IF_RR_PRVT_LBW_BASE 0x42FA600ull
12518  #define DCORE1_MME_WB1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12519  #define DCORE1_MME_WB1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12520  #define mmDCORE1_MME_WB1_MSTR_IF_E2E_CRDT_BASE 0x42FA800ull
12521  #define DCORE1_MME_WB1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12522  #define DCORE1_MME_WB1_MSTR_IF_E2E_CRDT_SECTION 0x2800
12523  #define mmDCORE1_MME_WB1_MSTR_IF_AXUSER_BASE 0x42FAA80ull
12524  #define DCORE1_MME_WB1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12525  #define DCORE1_MME_WB1_MSTR_IF_AXUSER_SECTION 0x8000
12526  #define mmDCORE1_MME_WB1_MSTR_IF_DBG_HBW_BASE 0x42FAB00ull
12527  #define DCORE1_MME_WB1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12528  #define DCORE1_MME_WB1_MSTR_IF_DBG_HBW_SECTION 0x8000
12529  #define mmDCORE1_MME_WB1_MSTR_IF_DBG_LBW_BASE 0x42FAB80ull
12530  #define DCORE1_MME_WB1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12531  #define DCORE1_MME_WB1_MSTR_IF_DBG_LBW_SECTION 0x8000
12532  #define mmDCORE1_MME_WB1_MSTR_IF_CORE_HBW_BASE 0x42FAC00ull
12533  #define DCORE1_MME_WB1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12534  #define DCORE1_MME_WB1_MSTR_IF_CORE_HBW_SECTION 0x1800
12535  #define mmDCORE1_MME_WB1_MSTR_IF_CORE_LBW_BASE 0x42FAD80ull
12536  #define DCORE1_MME_WB1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12537  #define DCORE1_MME_WB1_MSTR_IF_CORE_LBW_SECTION 0x1000
12538  #define mmDCORE1_MME_WB1_MSTR_IF_SPECIAL_BASE 0x42FAE80ull
12539  #define DCORE1_MME_WB1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12540  #define DCORE1_MME_WB1_MSTR_IF_SPECIAL_SECTION 0x5180
12541  #define mmDCORE1_SYNC_MNGR_OBJS_BASE 0x4300000ull
12542  #define DCORE1_SYNC_MNGR_OBJS_MAX_OFFSET 0x15A00
12543  #define DCORE1_SYNC_MNGR_OBJS_SECTION 0x1E000
12544  #define mmDCORE1_SYNC_MNGR_GLBL_BASE 0x431E000ull
12545  #define DCORE1_SYNC_MNGR_GLBL_MAX_OFFSET 0x1000
12546  #define DCORE1_SYNC_MNGR_GLBL_SECTION 0xE800
12547  #define mmDCORE1_SYNC_MNGR_GLBL_SPECIAL_BASE 0x431EE80ull
12548  #define DCORE1_SYNC_MNGR_GLBL_SPECIAL_MAX_OFFSET 0x1800
12549  #define DCORE1_SYNC_MNGR_GLBL_SPECIAL_SECTION 0x1800
12550  #define mmDCORE1_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_BASE 0x431F000ull
12551  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12552  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12553  #define mmDCORE1_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_BASE 0x431F200ull
12554  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12555  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12556  #define mmDCORE1_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_BASE 0x431F400ull
12557  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12558  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12559  #define mmDCORE1_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_BASE 0x431F600ull
12560  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12561  #define DCORE1_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12562  #define mmDCORE1_SYNC_MNGR_MSTR_IF_E2E_CRDT_BASE 0x431F800ull
12563  #define DCORE1_SYNC_MNGR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12564  #define DCORE1_SYNC_MNGR_MSTR_IF_E2E_CRDT_SECTION 0x2800
12565  #define mmDCORE1_SYNC_MNGR_MSTR_IF_AXUSER_BASE 0x431FA80ull
12566  #define DCORE1_SYNC_MNGR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12567  #define DCORE1_SYNC_MNGR_MSTR_IF_AXUSER_SECTION 0x8000
12568  #define mmDCORE1_SYNC_MNGR_MSTR_IF_DBG_HBW_BASE 0x431FB00ull
12569  #define DCORE1_SYNC_MNGR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12570  #define DCORE1_SYNC_MNGR_MSTR_IF_DBG_HBW_SECTION 0x8000
12571  #define mmDCORE1_SYNC_MNGR_MSTR_IF_DBG_LBW_BASE 0x431FB80ull
12572  #define DCORE1_SYNC_MNGR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12573  #define DCORE1_SYNC_MNGR_MSTR_IF_DBG_LBW_SECTION 0x8000
12574  #define mmDCORE1_SYNC_MNGR_MSTR_IF_CORE_HBW_BASE 0x431FC00ull
12575  #define DCORE1_SYNC_MNGR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12576  #define DCORE1_SYNC_MNGR_MSTR_IF_CORE_HBW_SECTION 0x1800
12577  #define mmDCORE1_SYNC_MNGR_MSTR_IF_CORE_LBW_BASE 0x431FD80ull
12578  #define DCORE1_SYNC_MNGR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12579  #define DCORE1_SYNC_MNGR_MSTR_IF_CORE_LBW_SECTION 0x1000
12580  #define mmDCORE1_SYNC_MNGR_MSTR_IF_SPECIAL_BASE 0x431FE80ull
12581  #define DCORE1_SYNC_MNGR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12582  #define DCORE1_SYNC_MNGR_MSTR_IF_SPECIAL_SECTION 0x1800
12583  #define mmDCORE1_HIF0_BASE 0x4320000ull
12584  #define DCORE1_HIF0_MAX_OFFSET 0x1000
12585  #define DCORE1_HIF0_SECTION 0xE800
12586  #define mmDCORE1_HIF0_SPECIAL_BASE 0x4320E80ull
12587  #define DCORE1_HIF0_SPECIAL_MAX_OFFSET 0x1800
12588  #define DCORE1_HIF0_SPECIAL_SECTION 0x3180
12589  #define mmDCORE1_HIF1_BASE 0x4324000ull
12590  #define DCORE1_HIF1_MAX_OFFSET 0x1000
12591  #define DCORE1_HIF1_SECTION 0xE800
12592  #define mmDCORE1_HIF1_SPECIAL_BASE 0x4324E80ull
12593  #define DCORE1_HIF1_SPECIAL_MAX_OFFSET 0x1800
12594  #define DCORE1_HIF1_SPECIAL_SECTION 0x3180
12595  #define mmDCORE1_HIF2_BASE 0x4328000ull
12596  #define DCORE1_HIF2_MAX_OFFSET 0x1000
12597  #define DCORE1_HIF2_SECTION 0xE800
12598  #define mmDCORE1_HIF2_SPECIAL_BASE 0x4328E80ull
12599  #define DCORE1_HIF2_SPECIAL_MAX_OFFSET 0x1800
12600  #define DCORE1_HIF2_SPECIAL_SECTION 0x3180
12601  #define mmDCORE1_HIF3_BASE 0x432C000ull
12602  #define DCORE1_HIF3_MAX_OFFSET 0x1000
12603  #define DCORE1_HIF3_SECTION 0xE800
12604  #define mmDCORE1_HIF3_SPECIAL_BASE 0x432CE80ull
12605  #define DCORE1_HIF3_SPECIAL_MAX_OFFSET 0x1800
12606  #define DCORE1_HIF3_SPECIAL_SECTION 0x13180
12607  #define mmDCORE1_RTR0_CTRL_BASE 0x4340000ull
12608  #define DCORE1_RTR0_CTRL_MAX_OFFSET 0x1000
12609  #define DCORE1_RTR0_CTRL_SECTION 0xE800
12610  #define mmDCORE1_RTR0_CTRL_SPECIAL_BASE 0x4340E80ull
12611  #define DCORE1_RTR0_CTRL_SPECIAL_MAX_OFFSET 0x1800
12612  #define DCORE1_RTR0_CTRL_SPECIAL_SECTION 0x1800
12613  #define mmDCORE1_RTR0_H3_BASE 0x4341000ull
12614  #define DCORE1_RTR0_H3_MAX_OFFSET 0x1000
12615  #define DCORE1_RTR0_H3_SECTION 0xE800
12616  #define mmDCORE1_RTR0_H3_SPECIAL_BASE 0x4341E80ull
12617  #define DCORE1_RTR0_H3_SPECIAL_MAX_OFFSET 0x1800
12618  #define DCORE1_RTR0_H3_SPECIAL_SECTION 0x1800
12619  #define mmDCORE1_RTR0_MSTR_IF_RR_SHRD_HBW_BASE 0x4342000ull
12620  #define DCORE1_RTR0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12621  #define DCORE1_RTR0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12622  #define mmDCORE1_RTR0_MSTR_IF_RR_PRVT_HBW_BASE 0x4342200ull
12623  #define DCORE1_RTR0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12624  #define DCORE1_RTR0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12625  #define mmDCORE1_RTR0_MSTR_IF_RR_SHRD_LBW_BASE 0x4342400ull
12626  #define DCORE1_RTR0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12627  #define DCORE1_RTR0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12628  #define mmDCORE1_RTR0_MSTR_IF_RR_PRVT_LBW_BASE 0x4342600ull
12629  #define DCORE1_RTR0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12630  #define DCORE1_RTR0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12631  #define mmDCORE1_RTR0_MSTR_IF_E2E_CRDT_BASE 0x4342800ull
12632  #define DCORE1_RTR0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12633  #define DCORE1_RTR0_MSTR_IF_E2E_CRDT_SECTION 0x2800
12634  #define mmDCORE1_RTR0_MSTR_IF_AXUSER_BASE 0x4342A80ull
12635  #define DCORE1_RTR0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12636  #define DCORE1_RTR0_MSTR_IF_AXUSER_SECTION 0x8000
12637  #define mmDCORE1_RTR0_MSTR_IF_DBG_HBW_BASE 0x4342B00ull
12638  #define DCORE1_RTR0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12639  #define DCORE1_RTR0_MSTR_IF_DBG_HBW_SECTION 0x8000
12640  #define mmDCORE1_RTR0_MSTR_IF_DBG_LBW_BASE 0x4342B80ull
12641  #define DCORE1_RTR0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12642  #define DCORE1_RTR0_MSTR_IF_DBG_LBW_SECTION 0x8000
12643  #define mmDCORE1_RTR0_MSTR_IF_CORE_HBW_BASE 0x4342C00ull
12644  #define DCORE1_RTR0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12645  #define DCORE1_RTR0_MSTR_IF_CORE_HBW_SECTION 0x1800
12646  #define mmDCORE1_RTR0_MSTR_IF_CORE_LBW_BASE 0x4342D80ull
12647  #define DCORE1_RTR0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12648  #define DCORE1_RTR0_MSTR_IF_CORE_LBW_SECTION 0x1000
12649  #define mmDCORE1_RTR0_MSTR_IF_SPECIAL_BASE 0x4342E80ull
12650  #define DCORE1_RTR0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12651  #define DCORE1_RTR0_MSTR_IF_SPECIAL_SECTION 0x1800
12652  #define mmDCORE1_RTR0_ADD_DEC_HBW_BASE 0x4343000ull
12653  #define DCORE1_RTR0_ADD_DEC_HBW_MAX_OFFSET 0x4000
12654  #define DCORE1_RTR0_ADD_DEC_HBW_SECTION 0x4000
12655  #define mmDCORE1_RTR0_ADD_DEC_LBW_BASE 0x4343400ull
12656  #define DCORE1_RTR0_ADD_DEC_LBW_MAX_OFFSET 0xA600
12657  #define DCORE1_RTR0_ADD_DEC_LBW_SECTION 0xA800
12658  #define mmDCORE1_RTR0_ADD_DEC_SPECIAL_BASE 0x4343E80ull
12659  #define DCORE1_RTR0_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
12660  #define DCORE1_RTR0_ADD_DEC_SPECIAL_SECTION 0x1800
12661  #define mmDCORE1_RTR0_BASE 0x4344000ull
12662  #define DCORE1_RTR0_MAX_OFFSET 0x1000
12663  #define DCORE1_RTR0_SECTION 0x3000
12664  #define mmDCORE1_RTR0_HBW_RD_RQ_LL_STAT_BASE 0x4344300ull
12665  #define DCORE1_RTR0_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12666  #define DCORE1_RTR0_HBW_RD_RQ_LL_STAT_SECTION 0x4000
12667  #define mmDCORE1_RTR0_HBW_RD_RS_LL_STAT_BASE 0x4344340ull
12668  #define DCORE1_RTR0_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12669  #define DCORE1_RTR0_HBW_RD_RS_LL_STAT_SECTION 0x4000
12670  #define mmDCORE1_RTR0_HBW_WR_RQ_LL_STAT_BASE 0x4344380ull
12671  #define DCORE1_RTR0_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12672  #define DCORE1_RTR0_HBW_WR_RQ_LL_STAT_SECTION 0x4000
12673  #define mmDCORE1_RTR0_HBW_WR_RS_LL_STAT_BASE 0x43443C0ull
12674  #define DCORE1_RTR0_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12675  #define DCORE1_RTR0_HBW_WR_RS_LL_STAT_SECTION 0x4000
12676  #define mmDCORE1_RTR0_LBW_RD_RQ_LL_STAT_BASE 0x4344400ull
12677  #define DCORE1_RTR0_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12678  #define DCORE1_RTR0_LBW_RD_RQ_LL_STAT_SECTION 0x4000
12679  #define mmDCORE1_RTR0_LBW_RD_RS_LL_STAT_BASE 0x4344440ull
12680  #define DCORE1_RTR0_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12681  #define DCORE1_RTR0_LBW_RD_RS_LL_STAT_SECTION 0x4000
12682  #define mmDCORE1_RTR0_LBW_WR_RQ_LL_STAT_BASE 0x4344480ull
12683  #define DCORE1_RTR0_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12684  #define DCORE1_RTR0_LBW_WR_RQ_LL_STAT_SECTION 0x4000
12685  #define mmDCORE1_RTR0_LBW_WR_RS_LL_STAT_BASE 0x43444C0ull
12686  #define DCORE1_RTR0_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12687  #define DCORE1_RTR0_LBW_WR_RS_LL_STAT_SECTION 0x4000
12688  #define mmDCORE1_RTR0_HBW_MFIFO_BASE 0x4344500ull
12689  #define DCORE1_RTR0_HBW_MFIFO_MAX_OFFSET 0x3000
12690  #define DCORE1_RTR0_HBW_MFIFO_SECTION 0x4000
12691  #define mmDCORE1_RTR0_E2E_RD_LL_STAT_BASE 0x4344540ull
12692  #define DCORE1_RTR0_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
12693  #define DCORE1_RTR0_E2E_RD_LL_STAT_SECTION 0x4000
12694  #define mmDCORE1_RTR0_E2E_WR_LL_STAT_BASE 0x4344580ull
12695  #define DCORE1_RTR0_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
12696  #define DCORE1_RTR0_E2E_WR_LL_STAT_SECTION 0x8000
12697  #define mmDCORE1_RTR0_RTR_HBW_XACT_STAT_BASE 0x4344600ull
12698  #define DCORE1_RTR0_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
12699  #define DCORE1_RTR0_RTR_HBW_XACT_STAT_SECTION 0x8000
12700  #define mmDCORE1_RTR0_RTR_LBW_XACT_STAT_BASE 0x4344680ull
12701  #define DCORE1_RTR0_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
12702  #define DCORE1_RTR0_RTR_LBW_XACT_STAT_SECTION 0x8000
12703  #define mmDCORE1_RTR0_RTR_E2E_XACT_STAT_BASE 0x4344700ull
12704  #define DCORE1_RTR0_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
12705  #define DCORE1_RTR0_RTR_E2E_XACT_STAT_SECTION 0x7800
12706  #define mmDCORE1_RTR0_SPECIAL_BASE 0x4344E80ull
12707  #define DCORE1_RTR0_SPECIAL_MAX_OFFSET 0x1800
12708  #define DCORE1_RTR0_SPECIAL_SECTION 0x1800
12709  #define mmDCORE1_RTR0_DBG_ADDR_BASE 0x4345000ull
12710  #define DCORE1_RTR0_DBG_ADDR_MAX_OFFSET 0x1000
12711  #define DCORE1_RTR0_DBG_ADDR_SECTION 0xE800
12712  #define mmDCORE1_RTR0_DBG_ADDR_SPECIAL_BASE 0x4345E80ull
12713  #define DCORE1_RTR0_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
12714  #define DCORE1_RTR0_DBG_ADDR_SPECIAL_SECTION 0x2180
12715  #define mmDCORE1_RTR1_CTRL_BASE 0x4348000ull
12716  #define DCORE1_RTR1_CTRL_MAX_OFFSET 0x1000
12717  #define DCORE1_RTR1_CTRL_SECTION 0xE800
12718  #define mmDCORE1_RTR1_CTRL_SPECIAL_BASE 0x4348E80ull
12719  #define DCORE1_RTR1_CTRL_SPECIAL_MAX_OFFSET 0x1800
12720  #define DCORE1_RTR1_CTRL_SPECIAL_SECTION 0x1800
12721  #define mmDCORE1_RTR1_H3_BASE 0x4349000ull
12722  #define DCORE1_RTR1_H3_MAX_OFFSET 0x1000
12723  #define DCORE1_RTR1_H3_SECTION 0xE800
12724  #define mmDCORE1_RTR1_H3_SPECIAL_BASE 0x4349E80ull
12725  #define DCORE1_RTR1_H3_SPECIAL_MAX_OFFSET 0x1800
12726  #define DCORE1_RTR1_H3_SPECIAL_SECTION 0x1800
12727  #define mmDCORE1_RTR1_MSTR_IF_RR_SHRD_HBW_BASE 0x434A000ull
12728  #define DCORE1_RTR1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12729  #define DCORE1_RTR1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12730  #define mmDCORE1_RTR1_MSTR_IF_RR_PRVT_HBW_BASE 0x434A200ull
12731  #define DCORE1_RTR1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12732  #define DCORE1_RTR1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12733  #define mmDCORE1_RTR1_MSTR_IF_RR_SHRD_LBW_BASE 0x434A400ull
12734  #define DCORE1_RTR1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12735  #define DCORE1_RTR1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12736  #define mmDCORE1_RTR1_MSTR_IF_RR_PRVT_LBW_BASE 0x434A600ull
12737  #define DCORE1_RTR1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12738  #define DCORE1_RTR1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12739  #define mmDCORE1_RTR1_MSTR_IF_E2E_CRDT_BASE 0x434A800ull
12740  #define DCORE1_RTR1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12741  #define DCORE1_RTR1_MSTR_IF_E2E_CRDT_SECTION 0x2800
12742  #define mmDCORE1_RTR1_MSTR_IF_AXUSER_BASE 0x434AA80ull
12743  #define DCORE1_RTR1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12744  #define DCORE1_RTR1_MSTR_IF_AXUSER_SECTION 0x8000
12745  #define mmDCORE1_RTR1_MSTR_IF_DBG_HBW_BASE 0x434AB00ull
12746  #define DCORE1_RTR1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12747  #define DCORE1_RTR1_MSTR_IF_DBG_HBW_SECTION 0x8000
12748  #define mmDCORE1_RTR1_MSTR_IF_DBG_LBW_BASE 0x434AB80ull
12749  #define DCORE1_RTR1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12750  #define DCORE1_RTR1_MSTR_IF_DBG_LBW_SECTION 0x8000
12751  #define mmDCORE1_RTR1_MSTR_IF_CORE_HBW_BASE 0x434AC00ull
12752  #define DCORE1_RTR1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12753  #define DCORE1_RTR1_MSTR_IF_CORE_HBW_SECTION 0x1800
12754  #define mmDCORE1_RTR1_MSTR_IF_CORE_LBW_BASE 0x434AD80ull
12755  #define DCORE1_RTR1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12756  #define DCORE1_RTR1_MSTR_IF_CORE_LBW_SECTION 0x1000
12757  #define mmDCORE1_RTR1_MSTR_IF_SPECIAL_BASE 0x434AE80ull
12758  #define DCORE1_RTR1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12759  #define DCORE1_RTR1_MSTR_IF_SPECIAL_SECTION 0x1800
12760  #define mmDCORE1_RTR1_ADD_DEC_HBW_BASE 0x434B000ull
12761  #define DCORE1_RTR1_ADD_DEC_HBW_MAX_OFFSET 0x4000
12762  #define DCORE1_RTR1_ADD_DEC_HBW_SECTION 0x4000
12763  #define mmDCORE1_RTR1_ADD_DEC_LBW_BASE 0x434B400ull
12764  #define DCORE1_RTR1_ADD_DEC_LBW_MAX_OFFSET 0xA600
12765  #define DCORE1_RTR1_ADD_DEC_LBW_SECTION 0xA800
12766  #define mmDCORE1_RTR1_ADD_DEC_SPECIAL_BASE 0x434BE80ull
12767  #define DCORE1_RTR1_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
12768  #define DCORE1_RTR1_ADD_DEC_SPECIAL_SECTION 0x1800
12769  #define mmDCORE1_RTR1_BASE 0x434C000ull
12770  #define DCORE1_RTR1_MAX_OFFSET 0x1000
12771  #define DCORE1_RTR1_SECTION 0x3000
12772  #define mmDCORE1_RTR1_HBW_RD_RQ_LL_STAT_BASE 0x434C300ull
12773  #define DCORE1_RTR1_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12774  #define DCORE1_RTR1_HBW_RD_RQ_LL_STAT_SECTION 0x4000
12775  #define mmDCORE1_RTR1_HBW_RD_RS_LL_STAT_BASE 0x434C340ull
12776  #define DCORE1_RTR1_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12777  #define DCORE1_RTR1_HBW_RD_RS_LL_STAT_SECTION 0x4000
12778  #define mmDCORE1_RTR1_HBW_WR_RQ_LL_STAT_BASE 0x434C380ull
12779  #define DCORE1_RTR1_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12780  #define DCORE1_RTR1_HBW_WR_RQ_LL_STAT_SECTION 0x4000
12781  #define mmDCORE1_RTR1_HBW_WR_RS_LL_STAT_BASE 0x434C3C0ull
12782  #define DCORE1_RTR1_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12783  #define DCORE1_RTR1_HBW_WR_RS_LL_STAT_SECTION 0x4000
12784  #define mmDCORE1_RTR1_LBW_RD_RQ_LL_STAT_BASE 0x434C400ull
12785  #define DCORE1_RTR1_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12786  #define DCORE1_RTR1_LBW_RD_RQ_LL_STAT_SECTION 0x4000
12787  #define mmDCORE1_RTR1_LBW_RD_RS_LL_STAT_BASE 0x434C440ull
12788  #define DCORE1_RTR1_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12789  #define DCORE1_RTR1_LBW_RD_RS_LL_STAT_SECTION 0x4000
12790  #define mmDCORE1_RTR1_LBW_WR_RQ_LL_STAT_BASE 0x434C480ull
12791  #define DCORE1_RTR1_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12792  #define DCORE1_RTR1_LBW_WR_RQ_LL_STAT_SECTION 0x4000
12793  #define mmDCORE1_RTR1_LBW_WR_RS_LL_STAT_BASE 0x434C4C0ull
12794  #define DCORE1_RTR1_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12795  #define DCORE1_RTR1_LBW_WR_RS_LL_STAT_SECTION 0x4000
12796  #define mmDCORE1_RTR1_HBW_MFIFO_BASE 0x434C500ull
12797  #define DCORE1_RTR1_HBW_MFIFO_MAX_OFFSET 0x3000
12798  #define DCORE1_RTR1_HBW_MFIFO_SECTION 0x4000
12799  #define mmDCORE1_RTR1_E2E_RD_LL_STAT_BASE 0x434C540ull
12800  #define DCORE1_RTR1_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
12801  #define DCORE1_RTR1_E2E_RD_LL_STAT_SECTION 0x4000
12802  #define mmDCORE1_RTR1_E2E_WR_LL_STAT_BASE 0x434C580ull
12803  #define DCORE1_RTR1_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
12804  #define DCORE1_RTR1_E2E_WR_LL_STAT_SECTION 0x8000
12805  #define mmDCORE1_RTR1_RTR_HBW_XACT_STAT_BASE 0x434C600ull
12806  #define DCORE1_RTR1_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
12807  #define DCORE1_RTR1_RTR_HBW_XACT_STAT_SECTION 0x8000
12808  #define mmDCORE1_RTR1_RTR_LBW_XACT_STAT_BASE 0x434C680ull
12809  #define DCORE1_RTR1_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
12810  #define DCORE1_RTR1_RTR_LBW_XACT_STAT_SECTION 0x8000
12811  #define mmDCORE1_RTR1_RTR_E2E_XACT_STAT_BASE 0x434C700ull
12812  #define DCORE1_RTR1_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
12813  #define DCORE1_RTR1_RTR_E2E_XACT_STAT_SECTION 0x7800
12814  #define mmDCORE1_RTR1_SPECIAL_BASE 0x434CE80ull
12815  #define DCORE1_RTR1_SPECIAL_MAX_OFFSET 0x1800
12816  #define DCORE1_RTR1_SPECIAL_SECTION 0x1800
12817  #define mmDCORE1_RTR1_DBG_ADDR_BASE 0x434D000ull
12818  #define DCORE1_RTR1_DBG_ADDR_MAX_OFFSET 0x1000
12819  #define DCORE1_RTR1_DBG_ADDR_SECTION 0xE800
12820  #define mmDCORE1_RTR1_DBG_ADDR_SPECIAL_BASE 0x434DE80ull
12821  #define DCORE1_RTR1_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
12822  #define DCORE1_RTR1_DBG_ADDR_SPECIAL_SECTION 0x2180
12823  #define mmDCORE1_RTR2_CTRL_BASE 0x4350000ull
12824  #define DCORE1_RTR2_CTRL_MAX_OFFSET 0x1000
12825  #define DCORE1_RTR2_CTRL_SECTION 0xE800
12826  #define mmDCORE1_RTR2_CTRL_SPECIAL_BASE 0x4350E80ull
12827  #define DCORE1_RTR2_CTRL_SPECIAL_MAX_OFFSET 0x1800
12828  #define DCORE1_RTR2_CTRL_SPECIAL_SECTION 0x1800
12829  #define mmDCORE1_RTR2_H3_BASE 0x4351000ull
12830  #define DCORE1_RTR2_H3_MAX_OFFSET 0x1000
12831  #define DCORE1_RTR2_H3_SECTION 0xE800
12832  #define mmDCORE1_RTR2_H3_SPECIAL_BASE 0x4351E80ull
12833  #define DCORE1_RTR2_H3_SPECIAL_MAX_OFFSET 0x1800
12834  #define DCORE1_RTR2_H3_SPECIAL_SECTION 0x1800
12835  #define mmDCORE1_RTR2_MSTR_IF_RR_SHRD_HBW_BASE 0x4352000ull
12836  #define DCORE1_RTR2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12837  #define DCORE1_RTR2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12838  #define mmDCORE1_RTR2_MSTR_IF_RR_PRVT_HBW_BASE 0x4352200ull
12839  #define DCORE1_RTR2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12840  #define DCORE1_RTR2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12841  #define mmDCORE1_RTR2_MSTR_IF_RR_SHRD_LBW_BASE 0x4352400ull
12842  #define DCORE1_RTR2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12843  #define DCORE1_RTR2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12844  #define mmDCORE1_RTR2_MSTR_IF_RR_PRVT_LBW_BASE 0x4352600ull
12845  #define DCORE1_RTR2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12846  #define DCORE1_RTR2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12847  #define mmDCORE1_RTR2_MSTR_IF_E2E_CRDT_BASE 0x4352800ull
12848  #define DCORE1_RTR2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12849  #define DCORE1_RTR2_MSTR_IF_E2E_CRDT_SECTION 0x2800
12850  #define mmDCORE1_RTR2_MSTR_IF_AXUSER_BASE 0x4352A80ull
12851  #define DCORE1_RTR2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12852  #define DCORE1_RTR2_MSTR_IF_AXUSER_SECTION 0x8000
12853  #define mmDCORE1_RTR2_MSTR_IF_DBG_HBW_BASE 0x4352B00ull
12854  #define DCORE1_RTR2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12855  #define DCORE1_RTR2_MSTR_IF_DBG_HBW_SECTION 0x8000
12856  #define mmDCORE1_RTR2_MSTR_IF_DBG_LBW_BASE 0x4352B80ull
12857  #define DCORE1_RTR2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12858  #define DCORE1_RTR2_MSTR_IF_DBG_LBW_SECTION 0x8000
12859  #define mmDCORE1_RTR2_MSTR_IF_CORE_HBW_BASE 0x4352C00ull
12860  #define DCORE1_RTR2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12861  #define DCORE1_RTR2_MSTR_IF_CORE_HBW_SECTION 0x1800
12862  #define mmDCORE1_RTR2_MSTR_IF_CORE_LBW_BASE 0x4352D80ull
12863  #define DCORE1_RTR2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12864  #define DCORE1_RTR2_MSTR_IF_CORE_LBW_SECTION 0x1000
12865  #define mmDCORE1_RTR2_MSTR_IF_SPECIAL_BASE 0x4352E80ull
12866  #define DCORE1_RTR2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12867  #define DCORE1_RTR2_MSTR_IF_SPECIAL_SECTION 0x1800
12868  #define mmDCORE1_RTR2_ADD_DEC_HBW_BASE 0x4353000ull
12869  #define DCORE1_RTR2_ADD_DEC_HBW_MAX_OFFSET 0x4000
12870  #define DCORE1_RTR2_ADD_DEC_HBW_SECTION 0x4000
12871  #define mmDCORE1_RTR2_ADD_DEC_LBW_BASE 0x4353400ull
12872  #define DCORE1_RTR2_ADD_DEC_LBW_MAX_OFFSET 0xA600
12873  #define DCORE1_RTR2_ADD_DEC_LBW_SECTION 0xA800
12874  #define mmDCORE1_RTR2_ADD_DEC_SPECIAL_BASE 0x4353E80ull
12875  #define DCORE1_RTR2_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
12876  #define DCORE1_RTR2_ADD_DEC_SPECIAL_SECTION 0x1800
12877  #define mmDCORE1_RTR2_BASE 0x4354000ull
12878  #define DCORE1_RTR2_MAX_OFFSET 0x1000
12879  #define DCORE1_RTR2_SECTION 0x3000
12880  #define mmDCORE1_RTR2_HBW_RD_RQ_LL_STAT_BASE 0x4354300ull
12881  #define DCORE1_RTR2_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12882  #define DCORE1_RTR2_HBW_RD_RQ_LL_STAT_SECTION 0x4000
12883  #define mmDCORE1_RTR2_HBW_RD_RS_LL_STAT_BASE 0x4354340ull
12884  #define DCORE1_RTR2_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12885  #define DCORE1_RTR2_HBW_RD_RS_LL_STAT_SECTION 0x4000
12886  #define mmDCORE1_RTR2_HBW_WR_RQ_LL_STAT_BASE 0x4354380ull
12887  #define DCORE1_RTR2_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12888  #define DCORE1_RTR2_HBW_WR_RQ_LL_STAT_SECTION 0x4000
12889  #define mmDCORE1_RTR2_HBW_WR_RS_LL_STAT_BASE 0x43543C0ull
12890  #define DCORE1_RTR2_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12891  #define DCORE1_RTR2_HBW_WR_RS_LL_STAT_SECTION 0x4000
12892  #define mmDCORE1_RTR2_LBW_RD_RQ_LL_STAT_BASE 0x4354400ull
12893  #define DCORE1_RTR2_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12894  #define DCORE1_RTR2_LBW_RD_RQ_LL_STAT_SECTION 0x4000
12895  #define mmDCORE1_RTR2_LBW_RD_RS_LL_STAT_BASE 0x4354440ull
12896  #define DCORE1_RTR2_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12897  #define DCORE1_RTR2_LBW_RD_RS_LL_STAT_SECTION 0x4000
12898  #define mmDCORE1_RTR2_LBW_WR_RQ_LL_STAT_BASE 0x4354480ull
12899  #define DCORE1_RTR2_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12900  #define DCORE1_RTR2_LBW_WR_RQ_LL_STAT_SECTION 0x4000
12901  #define mmDCORE1_RTR2_LBW_WR_RS_LL_STAT_BASE 0x43544C0ull
12902  #define DCORE1_RTR2_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12903  #define DCORE1_RTR2_LBW_WR_RS_LL_STAT_SECTION 0x4000
12904  #define mmDCORE1_RTR2_HBW_MFIFO_BASE 0x4354500ull
12905  #define DCORE1_RTR2_HBW_MFIFO_MAX_OFFSET 0x3000
12906  #define DCORE1_RTR2_HBW_MFIFO_SECTION 0x4000
12907  #define mmDCORE1_RTR2_E2E_RD_LL_STAT_BASE 0x4354540ull
12908  #define DCORE1_RTR2_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
12909  #define DCORE1_RTR2_E2E_RD_LL_STAT_SECTION 0x4000
12910  #define mmDCORE1_RTR2_E2E_WR_LL_STAT_BASE 0x4354580ull
12911  #define DCORE1_RTR2_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
12912  #define DCORE1_RTR2_E2E_WR_LL_STAT_SECTION 0x8000
12913  #define mmDCORE1_RTR2_RTR_HBW_XACT_STAT_BASE 0x4354600ull
12914  #define DCORE1_RTR2_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
12915  #define DCORE1_RTR2_RTR_HBW_XACT_STAT_SECTION 0x8000
12916  #define mmDCORE1_RTR2_RTR_LBW_XACT_STAT_BASE 0x4354680ull
12917  #define DCORE1_RTR2_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
12918  #define DCORE1_RTR2_RTR_LBW_XACT_STAT_SECTION 0x8000
12919  #define mmDCORE1_RTR2_RTR_E2E_XACT_STAT_BASE 0x4354700ull
12920  #define DCORE1_RTR2_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
12921  #define DCORE1_RTR2_RTR_E2E_XACT_STAT_SECTION 0x7800
12922  #define mmDCORE1_RTR2_SPECIAL_BASE 0x4354E80ull
12923  #define DCORE1_RTR2_SPECIAL_MAX_OFFSET 0x1800
12924  #define DCORE1_RTR2_SPECIAL_SECTION 0x1800
12925  #define mmDCORE1_RTR2_DBG_ADDR_BASE 0x4355000ull
12926  #define DCORE1_RTR2_DBG_ADDR_MAX_OFFSET 0x1000
12927  #define DCORE1_RTR2_DBG_ADDR_SECTION 0xE800
12928  #define mmDCORE1_RTR2_DBG_ADDR_SPECIAL_BASE 0x4355E80ull
12929  #define DCORE1_RTR2_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
12930  #define DCORE1_RTR2_DBG_ADDR_SPECIAL_SECTION 0x2180
12931  #define mmDCORE1_RTR3_CTRL_BASE 0x4358000ull
12932  #define DCORE1_RTR3_CTRL_MAX_OFFSET 0x1000
12933  #define DCORE1_RTR3_CTRL_SECTION 0xE800
12934  #define mmDCORE1_RTR3_CTRL_SPECIAL_BASE 0x4358E80ull
12935  #define DCORE1_RTR3_CTRL_SPECIAL_MAX_OFFSET 0x1800
12936  #define DCORE1_RTR3_CTRL_SPECIAL_SECTION 0x1800
12937  #define mmDCORE1_RTR3_H3_BASE 0x4359000ull
12938  #define DCORE1_RTR3_H3_MAX_OFFSET 0x1000
12939  #define DCORE1_RTR3_H3_SECTION 0xE800
12940  #define mmDCORE1_RTR3_H3_SPECIAL_BASE 0x4359E80ull
12941  #define DCORE1_RTR3_H3_SPECIAL_MAX_OFFSET 0x1800
12942  #define DCORE1_RTR3_H3_SPECIAL_SECTION 0x1800
12943  #define mmDCORE1_RTR3_MSTR_IF_RR_SHRD_HBW_BASE 0x435A000ull
12944  #define DCORE1_RTR3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
12945  #define DCORE1_RTR3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
12946  #define mmDCORE1_RTR3_MSTR_IF_RR_PRVT_HBW_BASE 0x435A200ull
12947  #define DCORE1_RTR3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
12948  #define DCORE1_RTR3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
12949  #define mmDCORE1_RTR3_MSTR_IF_RR_SHRD_LBW_BASE 0x435A400ull
12950  #define DCORE1_RTR3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
12951  #define DCORE1_RTR3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
12952  #define mmDCORE1_RTR3_MSTR_IF_RR_PRVT_LBW_BASE 0x435A600ull
12953  #define DCORE1_RTR3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
12954  #define DCORE1_RTR3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
12955  #define mmDCORE1_RTR3_MSTR_IF_E2E_CRDT_BASE 0x435A800ull
12956  #define DCORE1_RTR3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
12957  #define DCORE1_RTR3_MSTR_IF_E2E_CRDT_SECTION 0x2800
12958  #define mmDCORE1_RTR3_MSTR_IF_AXUSER_BASE 0x435AA80ull
12959  #define DCORE1_RTR3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
12960  #define DCORE1_RTR3_MSTR_IF_AXUSER_SECTION 0x8000
12961  #define mmDCORE1_RTR3_MSTR_IF_DBG_HBW_BASE 0x435AB00ull
12962  #define DCORE1_RTR3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
12963  #define DCORE1_RTR3_MSTR_IF_DBG_HBW_SECTION 0x8000
12964  #define mmDCORE1_RTR3_MSTR_IF_DBG_LBW_BASE 0x435AB80ull
12965  #define DCORE1_RTR3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
12966  #define DCORE1_RTR3_MSTR_IF_DBG_LBW_SECTION 0x8000
12967  #define mmDCORE1_RTR3_MSTR_IF_CORE_HBW_BASE 0x435AC00ull
12968  #define DCORE1_RTR3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
12969  #define DCORE1_RTR3_MSTR_IF_CORE_HBW_SECTION 0x1800
12970  #define mmDCORE1_RTR3_MSTR_IF_CORE_LBW_BASE 0x435AD80ull
12971  #define DCORE1_RTR3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
12972  #define DCORE1_RTR3_MSTR_IF_CORE_LBW_SECTION 0x1000
12973  #define mmDCORE1_RTR3_MSTR_IF_SPECIAL_BASE 0x435AE80ull
12974  #define DCORE1_RTR3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
12975  #define DCORE1_RTR3_MSTR_IF_SPECIAL_SECTION 0x1800
12976  #define mmDCORE1_RTR3_ADD_DEC_HBW_BASE 0x435B000ull
12977  #define DCORE1_RTR3_ADD_DEC_HBW_MAX_OFFSET 0x4000
12978  #define DCORE1_RTR3_ADD_DEC_HBW_SECTION 0x4000
12979  #define mmDCORE1_RTR3_ADD_DEC_LBW_BASE 0x435B400ull
12980  #define DCORE1_RTR3_ADD_DEC_LBW_MAX_OFFSET 0xA600
12981  #define DCORE1_RTR3_ADD_DEC_LBW_SECTION 0xA800
12982  #define mmDCORE1_RTR3_ADD_DEC_SPECIAL_BASE 0x435BE80ull
12983  #define DCORE1_RTR3_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
12984  #define DCORE1_RTR3_ADD_DEC_SPECIAL_SECTION 0x1800
12985  #define mmDCORE1_RTR3_BASE 0x435C000ull
12986  #define DCORE1_RTR3_MAX_OFFSET 0x1000
12987  #define DCORE1_RTR3_SECTION 0x3000
12988  #define mmDCORE1_RTR3_HBW_RD_RQ_LL_STAT_BASE 0x435C300ull
12989  #define DCORE1_RTR3_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
12990  #define DCORE1_RTR3_HBW_RD_RQ_LL_STAT_SECTION 0x4000
12991  #define mmDCORE1_RTR3_HBW_RD_RS_LL_STAT_BASE 0x435C340ull
12992  #define DCORE1_RTR3_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
12993  #define DCORE1_RTR3_HBW_RD_RS_LL_STAT_SECTION 0x4000
12994  #define mmDCORE1_RTR3_HBW_WR_RQ_LL_STAT_BASE 0x435C380ull
12995  #define DCORE1_RTR3_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
12996  #define DCORE1_RTR3_HBW_WR_RQ_LL_STAT_SECTION 0x4000
12997  #define mmDCORE1_RTR3_HBW_WR_RS_LL_STAT_BASE 0x435C3C0ull
12998  #define DCORE1_RTR3_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
12999  #define DCORE1_RTR3_HBW_WR_RS_LL_STAT_SECTION 0x4000
13000  #define mmDCORE1_RTR3_LBW_RD_RQ_LL_STAT_BASE 0x435C400ull
13001  #define DCORE1_RTR3_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13002  #define DCORE1_RTR3_LBW_RD_RQ_LL_STAT_SECTION 0x4000
13003  #define mmDCORE1_RTR3_LBW_RD_RS_LL_STAT_BASE 0x435C440ull
13004  #define DCORE1_RTR3_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13005  #define DCORE1_RTR3_LBW_RD_RS_LL_STAT_SECTION 0x4000
13006  #define mmDCORE1_RTR3_LBW_WR_RQ_LL_STAT_BASE 0x435C480ull
13007  #define DCORE1_RTR3_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13008  #define DCORE1_RTR3_LBW_WR_RQ_LL_STAT_SECTION 0x4000
13009  #define mmDCORE1_RTR3_LBW_WR_RS_LL_STAT_BASE 0x435C4C0ull
13010  #define DCORE1_RTR3_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13011  #define DCORE1_RTR3_LBW_WR_RS_LL_STAT_SECTION 0x4000
13012  #define mmDCORE1_RTR3_HBW_MFIFO_BASE 0x435C500ull
13013  #define DCORE1_RTR3_HBW_MFIFO_MAX_OFFSET 0x3000
13014  #define DCORE1_RTR3_HBW_MFIFO_SECTION 0x4000
13015  #define mmDCORE1_RTR3_E2E_RD_LL_STAT_BASE 0x435C540ull
13016  #define DCORE1_RTR3_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
13017  #define DCORE1_RTR3_E2E_RD_LL_STAT_SECTION 0x4000
13018  #define mmDCORE1_RTR3_E2E_WR_LL_STAT_BASE 0x435C580ull
13019  #define DCORE1_RTR3_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
13020  #define DCORE1_RTR3_E2E_WR_LL_STAT_SECTION 0x8000
13021  #define mmDCORE1_RTR3_RTR_HBW_XACT_STAT_BASE 0x435C600ull
13022  #define DCORE1_RTR3_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
13023  #define DCORE1_RTR3_RTR_HBW_XACT_STAT_SECTION 0x8000
13024  #define mmDCORE1_RTR3_RTR_LBW_XACT_STAT_BASE 0x435C680ull
13025  #define DCORE1_RTR3_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
13026  #define DCORE1_RTR3_RTR_LBW_XACT_STAT_SECTION 0x8000
13027  #define mmDCORE1_RTR3_RTR_E2E_XACT_STAT_BASE 0x435C700ull
13028  #define DCORE1_RTR3_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
13029  #define DCORE1_RTR3_RTR_E2E_XACT_STAT_SECTION 0x7800
13030  #define mmDCORE1_RTR3_SPECIAL_BASE 0x435CE80ull
13031  #define DCORE1_RTR3_SPECIAL_MAX_OFFSET 0x1800
13032  #define DCORE1_RTR3_SPECIAL_SECTION 0x1800
13033  #define mmDCORE1_RTR3_DBG_ADDR_BASE 0x435D000ull
13034  #define DCORE1_RTR3_DBG_ADDR_MAX_OFFSET 0x1000
13035  #define DCORE1_RTR3_DBG_ADDR_SECTION 0xE800
13036  #define mmDCORE1_RTR3_DBG_ADDR_SPECIAL_BASE 0x435DE80ull
13037  #define DCORE1_RTR3_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
13038  #define DCORE1_RTR3_DBG_ADDR_SPECIAL_SECTION 0x2180
13039  #define mmDCORE1_RTR4_CTRL_BASE 0x4360000ull
13040  #define DCORE1_RTR4_CTRL_MAX_OFFSET 0x1000
13041  #define DCORE1_RTR4_CTRL_SECTION 0xE800
13042  #define mmDCORE1_RTR4_CTRL_SPECIAL_BASE 0x4360E80ull
13043  #define DCORE1_RTR4_CTRL_SPECIAL_MAX_OFFSET 0x1800
13044  #define DCORE1_RTR4_CTRL_SPECIAL_SECTION 0x1800
13045  #define mmDCORE1_RTR4_H3_BASE 0x4361000ull
13046  #define DCORE1_RTR4_H3_MAX_OFFSET 0x1000
13047  #define DCORE1_RTR4_H3_SECTION 0xE800
13048  #define mmDCORE1_RTR4_H3_SPECIAL_BASE 0x4361E80ull
13049  #define DCORE1_RTR4_H3_SPECIAL_MAX_OFFSET 0x1800
13050  #define DCORE1_RTR4_H3_SPECIAL_SECTION 0x1800
13051  #define mmDCORE1_RTR4_MSTR_IF_RR_SHRD_HBW_BASE 0x4362000ull
13052  #define DCORE1_RTR4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
13053  #define DCORE1_RTR4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
13054  #define mmDCORE1_RTR4_MSTR_IF_RR_PRVT_HBW_BASE 0x4362200ull
13055  #define DCORE1_RTR4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
13056  #define DCORE1_RTR4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
13057  #define mmDCORE1_RTR4_MSTR_IF_RR_SHRD_LBW_BASE 0x4362400ull
13058  #define DCORE1_RTR4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
13059  #define DCORE1_RTR4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
13060  #define mmDCORE1_RTR4_MSTR_IF_RR_PRVT_LBW_BASE 0x4362600ull
13061  #define DCORE1_RTR4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
13062  #define DCORE1_RTR4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
13063  #define mmDCORE1_RTR4_MSTR_IF_E2E_CRDT_BASE 0x4362800ull
13064  #define DCORE1_RTR4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
13065  #define DCORE1_RTR4_MSTR_IF_E2E_CRDT_SECTION 0x2800
13066  #define mmDCORE1_RTR4_MSTR_IF_AXUSER_BASE 0x4362A80ull
13067  #define DCORE1_RTR4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
13068  #define DCORE1_RTR4_MSTR_IF_AXUSER_SECTION 0x8000
13069  #define mmDCORE1_RTR4_MSTR_IF_DBG_HBW_BASE 0x4362B00ull
13070  #define DCORE1_RTR4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
13071  #define DCORE1_RTR4_MSTR_IF_DBG_HBW_SECTION 0x8000
13072  #define mmDCORE1_RTR4_MSTR_IF_DBG_LBW_BASE 0x4362B80ull
13073  #define DCORE1_RTR4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
13074  #define DCORE1_RTR4_MSTR_IF_DBG_LBW_SECTION 0x8000
13075  #define mmDCORE1_RTR4_MSTR_IF_CORE_HBW_BASE 0x4362C00ull
13076  #define DCORE1_RTR4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
13077  #define DCORE1_RTR4_MSTR_IF_CORE_HBW_SECTION 0x1800
13078  #define mmDCORE1_RTR4_MSTR_IF_CORE_LBW_BASE 0x4362D80ull
13079  #define DCORE1_RTR4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
13080  #define DCORE1_RTR4_MSTR_IF_CORE_LBW_SECTION 0x1000
13081  #define mmDCORE1_RTR4_MSTR_IF_SPECIAL_BASE 0x4362E80ull
13082  #define DCORE1_RTR4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
13083  #define DCORE1_RTR4_MSTR_IF_SPECIAL_SECTION 0x1800
13084  #define mmDCORE1_RTR4_ADD_DEC_HBW_BASE 0x4363000ull
13085  #define DCORE1_RTR4_ADD_DEC_HBW_MAX_OFFSET 0x4000
13086  #define DCORE1_RTR4_ADD_DEC_HBW_SECTION 0x4000
13087  #define mmDCORE1_RTR4_ADD_DEC_LBW_BASE 0x4363400ull
13088  #define DCORE1_RTR4_ADD_DEC_LBW_MAX_OFFSET 0xA600
13089  #define DCORE1_RTR4_ADD_DEC_LBW_SECTION 0xA800
13090  #define mmDCORE1_RTR4_ADD_DEC_SPECIAL_BASE 0x4363E80ull
13091  #define DCORE1_RTR4_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
13092  #define DCORE1_RTR4_ADD_DEC_SPECIAL_SECTION 0x1800
13093  #define mmDCORE1_RTR4_BASE 0x4364000ull
13094  #define DCORE1_RTR4_MAX_OFFSET 0x1000
13095  #define DCORE1_RTR4_SECTION 0x3000
13096  #define mmDCORE1_RTR4_HBW_RD_RQ_LL_STAT_BASE 0x4364300ull
13097  #define DCORE1_RTR4_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13098  #define DCORE1_RTR4_HBW_RD_RQ_LL_STAT_SECTION 0x4000
13099  #define mmDCORE1_RTR4_HBW_RD_RS_LL_STAT_BASE 0x4364340ull
13100  #define DCORE1_RTR4_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13101  #define DCORE1_RTR4_HBW_RD_RS_LL_STAT_SECTION 0x4000
13102  #define mmDCORE1_RTR4_HBW_WR_RQ_LL_STAT_BASE 0x4364380ull
13103  #define DCORE1_RTR4_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13104  #define DCORE1_RTR4_HBW_WR_RQ_LL_STAT_SECTION 0x4000
13105  #define mmDCORE1_RTR4_HBW_WR_RS_LL_STAT_BASE 0x43643C0ull
13106  #define DCORE1_RTR4_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13107  #define DCORE1_RTR4_HBW_WR_RS_LL_STAT_SECTION 0x4000
13108  #define mmDCORE1_RTR4_LBW_RD_RQ_LL_STAT_BASE 0x4364400ull
13109  #define DCORE1_RTR4_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13110  #define DCORE1_RTR4_LBW_RD_RQ_LL_STAT_SECTION 0x4000
13111  #define mmDCORE1_RTR4_LBW_RD_RS_LL_STAT_BASE 0x4364440ull
13112  #define DCORE1_RTR4_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13113  #define DCORE1_RTR4_LBW_RD_RS_LL_STAT_SECTION 0x4000
13114  #define mmDCORE1_RTR4_LBW_WR_RQ_LL_STAT_BASE 0x4364480ull
13115  #define DCORE1_RTR4_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13116  #define DCORE1_RTR4_LBW_WR_RQ_LL_STAT_SECTION 0x4000
13117  #define mmDCORE1_RTR4_LBW_WR_RS_LL_STAT_BASE 0x43644C0ull
13118  #define DCORE1_RTR4_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13119  #define DCORE1_RTR4_LBW_WR_RS_LL_STAT_SECTION 0x4000
13120  #define mmDCORE1_RTR4_HBW_MFIFO_BASE 0x4364500ull
13121  #define DCORE1_RTR4_HBW_MFIFO_MAX_OFFSET 0x3000
13122  #define DCORE1_RTR4_HBW_MFIFO_SECTION 0x4000
13123  #define mmDCORE1_RTR4_E2E_RD_LL_STAT_BASE 0x4364540ull
13124  #define DCORE1_RTR4_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
13125  #define DCORE1_RTR4_E2E_RD_LL_STAT_SECTION 0x4000
13126  #define mmDCORE1_RTR4_E2E_WR_LL_STAT_BASE 0x4364580ull
13127  #define DCORE1_RTR4_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
13128  #define DCORE1_RTR4_E2E_WR_LL_STAT_SECTION 0x8000
13129  #define mmDCORE1_RTR4_RTR_HBW_XACT_STAT_BASE 0x4364600ull
13130  #define DCORE1_RTR4_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
13131  #define DCORE1_RTR4_RTR_HBW_XACT_STAT_SECTION 0x8000
13132  #define mmDCORE1_RTR4_RTR_LBW_XACT_STAT_BASE 0x4364680ull
13133  #define DCORE1_RTR4_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
13134  #define DCORE1_RTR4_RTR_LBW_XACT_STAT_SECTION 0x8000
13135  #define mmDCORE1_RTR4_RTR_E2E_XACT_STAT_BASE 0x4364700ull
13136  #define DCORE1_RTR4_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
13137  #define DCORE1_RTR4_RTR_E2E_XACT_STAT_SECTION 0x7800
13138  #define mmDCORE1_RTR4_SPECIAL_BASE 0x4364E80ull
13139  #define DCORE1_RTR4_SPECIAL_MAX_OFFSET 0x1800
13140  #define DCORE1_RTR4_SPECIAL_SECTION 0x1800
13141  #define mmDCORE1_RTR4_DBG_ADDR_BASE 0x4365000ull
13142  #define DCORE1_RTR4_DBG_ADDR_MAX_OFFSET 0x1000
13143  #define DCORE1_RTR4_DBG_ADDR_SECTION 0xE800
13144  #define mmDCORE1_RTR4_DBG_ADDR_SPECIAL_BASE 0x4365E80ull
13145  #define DCORE1_RTR4_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
13146  #define DCORE1_RTR4_DBG_ADDR_SPECIAL_SECTION 0x2180
13147  #define mmDCORE1_RTR5_CTRL_BASE 0x4368000ull
13148  #define DCORE1_RTR5_CTRL_MAX_OFFSET 0x1000
13149  #define DCORE1_RTR5_CTRL_SECTION 0xE800
13150  #define mmDCORE1_RTR5_CTRL_SPECIAL_BASE 0x4368E80ull
13151  #define DCORE1_RTR5_CTRL_SPECIAL_MAX_OFFSET 0x1800
13152  #define DCORE1_RTR5_CTRL_SPECIAL_SECTION 0x1800
13153  #define mmDCORE1_RTR5_H3_BASE 0x4369000ull
13154  #define DCORE1_RTR5_H3_MAX_OFFSET 0x1000
13155  #define DCORE1_RTR5_H3_SECTION 0xE800
13156  #define mmDCORE1_RTR5_H3_SPECIAL_BASE 0x4369E80ull
13157  #define DCORE1_RTR5_H3_SPECIAL_MAX_OFFSET 0x1800
13158  #define DCORE1_RTR5_H3_SPECIAL_SECTION 0x1800
13159  #define mmDCORE1_RTR5_MSTR_IF_RR_SHRD_HBW_BASE 0x436A000ull
13160  #define DCORE1_RTR5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
13161  #define DCORE1_RTR5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
13162  #define mmDCORE1_RTR5_MSTR_IF_RR_PRVT_HBW_BASE 0x436A200ull
13163  #define DCORE1_RTR5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
13164  #define DCORE1_RTR5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
13165  #define mmDCORE1_RTR5_MSTR_IF_RR_SHRD_LBW_BASE 0x436A400ull
13166  #define DCORE1_RTR5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
13167  #define DCORE1_RTR5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
13168  #define mmDCORE1_RTR5_MSTR_IF_RR_PRVT_LBW_BASE 0x436A600ull
13169  #define DCORE1_RTR5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
13170  #define DCORE1_RTR5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
13171  #define mmDCORE1_RTR5_MSTR_IF_E2E_CRDT_BASE 0x436A800ull
13172  #define DCORE1_RTR5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
13173  #define DCORE1_RTR5_MSTR_IF_E2E_CRDT_SECTION 0x2800
13174  #define mmDCORE1_RTR5_MSTR_IF_AXUSER_BASE 0x436AA80ull
13175  #define DCORE1_RTR5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
13176  #define DCORE1_RTR5_MSTR_IF_AXUSER_SECTION 0x8000
13177  #define mmDCORE1_RTR5_MSTR_IF_DBG_HBW_BASE 0x436AB00ull
13178  #define DCORE1_RTR5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
13179  #define DCORE1_RTR5_MSTR_IF_DBG_HBW_SECTION 0x8000
13180  #define mmDCORE1_RTR5_MSTR_IF_DBG_LBW_BASE 0x436AB80ull
13181  #define DCORE1_RTR5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
13182  #define DCORE1_RTR5_MSTR_IF_DBG_LBW_SECTION 0x8000
13183  #define mmDCORE1_RTR5_MSTR_IF_CORE_HBW_BASE 0x436AC00ull
13184  #define DCORE1_RTR5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
13185  #define DCORE1_RTR5_MSTR_IF_CORE_HBW_SECTION 0x1800
13186  #define mmDCORE1_RTR5_MSTR_IF_CORE_LBW_BASE 0x436AD80ull
13187  #define DCORE1_RTR5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
13188  #define DCORE1_RTR5_MSTR_IF_CORE_LBW_SECTION 0x1000
13189  #define mmDCORE1_RTR5_MSTR_IF_SPECIAL_BASE 0x436AE80ull
13190  #define DCORE1_RTR5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
13191  #define DCORE1_RTR5_MSTR_IF_SPECIAL_SECTION 0x1800
13192  #define mmDCORE1_RTR5_ADD_DEC_HBW_BASE 0x436B000ull
13193  #define DCORE1_RTR5_ADD_DEC_HBW_MAX_OFFSET 0x4000
13194  #define DCORE1_RTR5_ADD_DEC_HBW_SECTION 0x4000
13195  #define mmDCORE1_RTR5_ADD_DEC_LBW_BASE 0x436B400ull
13196  #define DCORE1_RTR5_ADD_DEC_LBW_MAX_OFFSET 0xA600
13197  #define DCORE1_RTR5_ADD_DEC_LBW_SECTION 0xA800
13198  #define mmDCORE1_RTR5_ADD_DEC_SPECIAL_BASE 0x436BE80ull
13199  #define DCORE1_RTR5_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
13200  #define DCORE1_RTR5_ADD_DEC_SPECIAL_SECTION 0x1800
13201  #define mmDCORE1_RTR5_BASE 0x436C000ull
13202  #define DCORE1_RTR5_MAX_OFFSET 0x1000
13203  #define DCORE1_RTR5_SECTION 0x3000
13204  #define mmDCORE1_RTR5_HBW_RD_RQ_LL_STAT_BASE 0x436C300ull
13205  #define DCORE1_RTR5_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13206  #define DCORE1_RTR5_HBW_RD_RQ_LL_STAT_SECTION 0x4000
13207  #define mmDCORE1_RTR5_HBW_RD_RS_LL_STAT_BASE 0x436C340ull
13208  #define DCORE1_RTR5_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13209  #define DCORE1_RTR5_HBW_RD_RS_LL_STAT_SECTION 0x4000
13210  #define mmDCORE1_RTR5_HBW_WR_RQ_LL_STAT_BASE 0x436C380ull
13211  #define DCORE1_RTR5_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13212  #define DCORE1_RTR5_HBW_WR_RQ_LL_STAT_SECTION 0x4000
13213  #define mmDCORE1_RTR5_HBW_WR_RS_LL_STAT_BASE 0x436C3C0ull
13214  #define DCORE1_RTR5_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13215  #define DCORE1_RTR5_HBW_WR_RS_LL_STAT_SECTION 0x4000
13216  #define mmDCORE1_RTR5_LBW_RD_RQ_LL_STAT_BASE 0x436C400ull
13217  #define DCORE1_RTR5_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13218  #define DCORE1_RTR5_LBW_RD_RQ_LL_STAT_SECTION 0x4000
13219  #define mmDCORE1_RTR5_LBW_RD_RS_LL_STAT_BASE 0x436C440ull
13220  #define DCORE1_RTR5_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13221  #define DCORE1_RTR5_LBW_RD_RS_LL_STAT_SECTION 0x4000
13222  #define mmDCORE1_RTR5_LBW_WR_RQ_LL_STAT_BASE 0x436C480ull
13223  #define DCORE1_RTR5_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13224  #define DCORE1_RTR5_LBW_WR_RQ_LL_STAT_SECTION 0x4000
13225  #define mmDCORE1_RTR5_LBW_WR_RS_LL_STAT_BASE 0x436C4C0ull
13226  #define DCORE1_RTR5_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13227  #define DCORE1_RTR5_LBW_WR_RS_LL_STAT_SECTION 0x4000
13228  #define mmDCORE1_RTR5_HBW_MFIFO_BASE 0x436C500ull
13229  #define DCORE1_RTR5_HBW_MFIFO_MAX_OFFSET 0x3000
13230  #define DCORE1_RTR5_HBW_MFIFO_SECTION 0x4000
13231  #define mmDCORE1_RTR5_E2E_RD_LL_STAT_BASE 0x436C540ull
13232  #define DCORE1_RTR5_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
13233  #define DCORE1_RTR5_E2E_RD_LL_STAT_SECTION 0x4000
13234  #define mmDCORE1_RTR5_E2E_WR_LL_STAT_BASE 0x436C580ull
13235  #define DCORE1_RTR5_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
13236  #define DCORE1_RTR5_E2E_WR_LL_STAT_SECTION 0x8000
13237  #define mmDCORE1_RTR5_RTR_HBW_XACT_STAT_BASE 0x436C600ull
13238  #define DCORE1_RTR5_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
13239  #define DCORE1_RTR5_RTR_HBW_XACT_STAT_SECTION 0x8000
13240  #define mmDCORE1_RTR5_RTR_LBW_XACT_STAT_BASE 0x436C680ull
13241  #define DCORE1_RTR5_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
13242  #define DCORE1_RTR5_RTR_LBW_XACT_STAT_SECTION 0x8000
13243  #define mmDCORE1_RTR5_RTR_E2E_XACT_STAT_BASE 0x436C700ull
13244  #define DCORE1_RTR5_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
13245  #define DCORE1_RTR5_RTR_E2E_XACT_STAT_SECTION 0x7800
13246  #define mmDCORE1_RTR5_SPECIAL_BASE 0x436CE80ull
13247  #define DCORE1_RTR5_SPECIAL_MAX_OFFSET 0x1800
13248  #define DCORE1_RTR5_SPECIAL_SECTION 0x1800
13249  #define mmDCORE1_RTR5_DBG_ADDR_BASE 0x436D000ull
13250  #define DCORE1_RTR5_DBG_ADDR_MAX_OFFSET 0x1000
13251  #define DCORE1_RTR5_DBG_ADDR_SECTION 0xE800
13252  #define mmDCORE1_RTR5_DBG_ADDR_SPECIAL_BASE 0x436DE80ull
13253  #define DCORE1_RTR5_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
13254  #define DCORE1_RTR5_DBG_ADDR_SPECIAL_SECTION 0x2180
13255  #define mmDCORE1_RTR6_CTRL_BASE 0x4370000ull
13256  #define DCORE1_RTR6_CTRL_MAX_OFFSET 0x1000
13257  #define DCORE1_RTR6_CTRL_SECTION 0xE800
13258  #define mmDCORE1_RTR6_CTRL_SPECIAL_BASE 0x4370E80ull
13259  #define DCORE1_RTR6_CTRL_SPECIAL_MAX_OFFSET 0x1800
13260  #define DCORE1_RTR6_CTRL_SPECIAL_SECTION 0x1800
13261  #define mmDCORE1_RTR6_H3_BASE 0x4371000ull
13262  #define DCORE1_RTR6_H3_MAX_OFFSET 0x1000
13263  #define DCORE1_RTR6_H3_SECTION 0xE800
13264  #define mmDCORE1_RTR6_H3_SPECIAL_BASE 0x4371E80ull
13265  #define DCORE1_RTR6_H3_SPECIAL_MAX_OFFSET 0x1800
13266  #define DCORE1_RTR6_H3_SPECIAL_SECTION 0x1800
13267  #define mmDCORE1_RTR6_MSTR_IF_RR_SHRD_HBW_BASE 0x4372000ull
13268  #define DCORE1_RTR6_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
13269  #define DCORE1_RTR6_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
13270  #define mmDCORE1_RTR6_MSTR_IF_RR_PRVT_HBW_BASE 0x4372200ull
13271  #define DCORE1_RTR6_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
13272  #define DCORE1_RTR6_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
13273  #define mmDCORE1_RTR6_MSTR_IF_RR_SHRD_LBW_BASE 0x4372400ull
13274  #define DCORE1_RTR6_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
13275  #define DCORE1_RTR6_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
13276  #define mmDCORE1_RTR6_MSTR_IF_RR_PRVT_LBW_BASE 0x4372600ull
13277  #define DCORE1_RTR6_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
13278  #define DCORE1_RTR6_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
13279  #define mmDCORE1_RTR6_MSTR_IF_E2E_CRDT_BASE 0x4372800ull
13280  #define DCORE1_RTR6_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
13281  #define DCORE1_RTR6_MSTR_IF_E2E_CRDT_SECTION 0x2800
13282  #define mmDCORE1_RTR6_MSTR_IF_AXUSER_BASE 0x4372A80ull
13283  #define DCORE1_RTR6_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
13284  #define DCORE1_RTR6_MSTR_IF_AXUSER_SECTION 0x8000
13285  #define mmDCORE1_RTR6_MSTR_IF_DBG_HBW_BASE 0x4372B00ull
13286  #define DCORE1_RTR6_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
13287  #define DCORE1_RTR6_MSTR_IF_DBG_HBW_SECTION 0x8000
13288  #define mmDCORE1_RTR6_MSTR_IF_DBG_LBW_BASE 0x4372B80ull
13289  #define DCORE1_RTR6_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
13290  #define DCORE1_RTR6_MSTR_IF_DBG_LBW_SECTION 0x8000
13291  #define mmDCORE1_RTR6_MSTR_IF_CORE_HBW_BASE 0x4372C00ull
13292  #define DCORE1_RTR6_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
13293  #define DCORE1_RTR6_MSTR_IF_CORE_HBW_SECTION 0x1800
13294  #define mmDCORE1_RTR6_MSTR_IF_CORE_LBW_BASE 0x4372D80ull
13295  #define DCORE1_RTR6_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
13296  #define DCORE1_RTR6_MSTR_IF_CORE_LBW_SECTION 0x1000
13297  #define mmDCORE1_RTR6_MSTR_IF_SPECIAL_BASE 0x4372E80ull
13298  #define DCORE1_RTR6_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
13299  #define DCORE1_RTR6_MSTR_IF_SPECIAL_SECTION 0x1800
13300  #define mmDCORE1_RTR6_ADD_DEC_HBW_BASE 0x4373000ull
13301  #define DCORE1_RTR6_ADD_DEC_HBW_MAX_OFFSET 0x4000
13302  #define DCORE1_RTR6_ADD_DEC_HBW_SECTION 0x4000
13303  #define mmDCORE1_RTR6_ADD_DEC_LBW_BASE 0x4373400ull
13304  #define DCORE1_RTR6_ADD_DEC_LBW_MAX_OFFSET 0xA600
13305  #define DCORE1_RTR6_ADD_DEC_LBW_SECTION 0xA800
13306  #define mmDCORE1_RTR6_ADD_DEC_SPECIAL_BASE 0x4373E80ull
13307  #define DCORE1_RTR6_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
13308  #define DCORE1_RTR6_ADD_DEC_SPECIAL_SECTION 0x1800
13309  #define mmDCORE1_RTR6_BASE 0x4374000ull
13310  #define DCORE1_RTR6_MAX_OFFSET 0x1000
13311  #define DCORE1_RTR6_SECTION 0x3000
13312  #define mmDCORE1_RTR6_HBW_RD_RQ_LL_STAT_BASE 0x4374300ull
13313  #define DCORE1_RTR6_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13314  #define DCORE1_RTR6_HBW_RD_RQ_LL_STAT_SECTION 0x4000
13315  #define mmDCORE1_RTR6_HBW_RD_RS_LL_STAT_BASE 0x4374340ull
13316  #define DCORE1_RTR6_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13317  #define DCORE1_RTR6_HBW_RD_RS_LL_STAT_SECTION 0x4000
13318  #define mmDCORE1_RTR6_HBW_WR_RQ_LL_STAT_BASE 0x4374380ull
13319  #define DCORE1_RTR6_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13320  #define DCORE1_RTR6_HBW_WR_RQ_LL_STAT_SECTION 0x4000
13321  #define mmDCORE1_RTR6_HBW_WR_RS_LL_STAT_BASE 0x43743C0ull
13322  #define DCORE1_RTR6_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13323  #define DCORE1_RTR6_HBW_WR_RS_LL_STAT_SECTION 0x4000
13324  #define mmDCORE1_RTR6_LBW_RD_RQ_LL_STAT_BASE 0x4374400ull
13325  #define DCORE1_RTR6_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13326  #define DCORE1_RTR6_LBW_RD_RQ_LL_STAT_SECTION 0x4000
13327  #define mmDCORE1_RTR6_LBW_RD_RS_LL_STAT_BASE 0x4374440ull
13328  #define DCORE1_RTR6_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13329  #define DCORE1_RTR6_LBW_RD_RS_LL_STAT_SECTION 0x4000
13330  #define mmDCORE1_RTR6_LBW_WR_RQ_LL_STAT_BASE 0x4374480ull
13331  #define DCORE1_RTR6_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13332  #define DCORE1_RTR6_LBW_WR_RQ_LL_STAT_SECTION 0x4000
13333  #define mmDCORE1_RTR6_LBW_WR_RS_LL_STAT_BASE 0x43744C0ull
13334  #define DCORE1_RTR6_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13335  #define DCORE1_RTR6_LBW_WR_RS_LL_STAT_SECTION 0x4000
13336  #define mmDCORE1_RTR6_HBW_MFIFO_BASE 0x4374500ull
13337  #define DCORE1_RTR6_HBW_MFIFO_MAX_OFFSET 0x3000
13338  #define DCORE1_RTR6_HBW_MFIFO_SECTION 0x4000
13339  #define mmDCORE1_RTR6_E2E_RD_LL_STAT_BASE 0x4374540ull
13340  #define DCORE1_RTR6_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
13341  #define DCORE1_RTR6_E2E_RD_LL_STAT_SECTION 0x4000
13342  #define mmDCORE1_RTR6_E2E_WR_LL_STAT_BASE 0x4374580ull
13343  #define DCORE1_RTR6_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
13344  #define DCORE1_RTR6_E2E_WR_LL_STAT_SECTION 0x8000
13345  #define mmDCORE1_RTR6_RTR_HBW_XACT_STAT_BASE 0x4374600ull
13346  #define DCORE1_RTR6_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
13347  #define DCORE1_RTR6_RTR_HBW_XACT_STAT_SECTION 0x8000
13348  #define mmDCORE1_RTR6_RTR_LBW_XACT_STAT_BASE 0x4374680ull
13349  #define DCORE1_RTR6_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
13350  #define DCORE1_RTR6_RTR_LBW_XACT_STAT_SECTION 0x8000
13351  #define mmDCORE1_RTR6_RTR_E2E_XACT_STAT_BASE 0x4374700ull
13352  #define DCORE1_RTR6_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
13353  #define DCORE1_RTR6_RTR_E2E_XACT_STAT_SECTION 0x7800
13354  #define mmDCORE1_RTR6_SPECIAL_BASE 0x4374E80ull
13355  #define DCORE1_RTR6_SPECIAL_MAX_OFFSET 0x1800
13356  #define DCORE1_RTR6_SPECIAL_SECTION 0x1800
13357  #define mmDCORE1_RTR6_DBG_ADDR_BASE 0x4375000ull
13358  #define DCORE1_RTR6_DBG_ADDR_MAX_OFFSET 0x1000
13359  #define DCORE1_RTR6_DBG_ADDR_SECTION 0xE800
13360  #define mmDCORE1_RTR6_DBG_ADDR_SPECIAL_BASE 0x4375E80ull
13361  #define DCORE1_RTR6_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
13362  #define DCORE1_RTR6_DBG_ADDR_SPECIAL_SECTION 0x2180
13363  #define mmDCORE1_RTR7_CTRL_BASE 0x4378000ull
13364  #define DCORE1_RTR7_CTRL_MAX_OFFSET 0x1000
13365  #define DCORE1_RTR7_CTRL_SECTION 0xE800
13366  #define mmDCORE1_RTR7_CTRL_SPECIAL_BASE 0x4378E80ull
13367  #define DCORE1_RTR7_CTRL_SPECIAL_MAX_OFFSET 0x1800
13368  #define DCORE1_RTR7_CTRL_SPECIAL_SECTION 0x1800
13369  #define mmDCORE1_RTR7_H3_BASE 0x4379000ull
13370  #define DCORE1_RTR7_H3_MAX_OFFSET 0x1000
13371  #define DCORE1_RTR7_H3_SECTION 0xE800
13372  #define mmDCORE1_RTR7_H3_SPECIAL_BASE 0x4379E80ull
13373  #define DCORE1_RTR7_H3_SPECIAL_MAX_OFFSET 0x1800
13374  #define DCORE1_RTR7_H3_SPECIAL_SECTION 0x1800
13375  #define mmDCORE1_RTR7_MSTR_IF_RR_SHRD_HBW_BASE 0x437A000ull
13376  #define DCORE1_RTR7_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
13377  #define DCORE1_RTR7_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
13378  #define mmDCORE1_RTR7_MSTR_IF_RR_PRVT_HBW_BASE 0x437A200ull
13379  #define DCORE1_RTR7_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
13380  #define DCORE1_RTR7_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
13381  #define mmDCORE1_RTR7_MSTR_IF_RR_SHRD_LBW_BASE 0x437A400ull
13382  #define DCORE1_RTR7_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
13383  #define DCORE1_RTR7_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
13384  #define mmDCORE1_RTR7_MSTR_IF_RR_PRVT_LBW_BASE 0x437A600ull
13385  #define DCORE1_RTR7_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
13386  #define DCORE1_RTR7_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
13387  #define mmDCORE1_RTR7_MSTR_IF_E2E_CRDT_BASE 0x437A800ull
13388  #define DCORE1_RTR7_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
13389  #define DCORE1_RTR7_MSTR_IF_E2E_CRDT_SECTION 0x2800
13390  #define mmDCORE1_RTR7_MSTR_IF_AXUSER_BASE 0x437AA80ull
13391  #define DCORE1_RTR7_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
13392  #define DCORE1_RTR7_MSTR_IF_AXUSER_SECTION 0x8000
13393  #define mmDCORE1_RTR7_MSTR_IF_DBG_HBW_BASE 0x437AB00ull
13394  #define DCORE1_RTR7_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
13395  #define DCORE1_RTR7_MSTR_IF_DBG_HBW_SECTION 0x8000
13396  #define mmDCORE1_RTR7_MSTR_IF_DBG_LBW_BASE 0x437AB80ull
13397  #define DCORE1_RTR7_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
13398  #define DCORE1_RTR7_MSTR_IF_DBG_LBW_SECTION 0x8000
13399  #define mmDCORE1_RTR7_MSTR_IF_CORE_HBW_BASE 0x437AC00ull
13400  #define DCORE1_RTR7_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
13401  #define DCORE1_RTR7_MSTR_IF_CORE_HBW_SECTION 0x1800
13402  #define mmDCORE1_RTR7_MSTR_IF_CORE_LBW_BASE 0x437AD80ull
13403  #define DCORE1_RTR7_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
13404  #define DCORE1_RTR7_MSTR_IF_CORE_LBW_SECTION 0x1000
13405  #define mmDCORE1_RTR7_MSTR_IF_SPECIAL_BASE 0x437AE80ull
13406  #define DCORE1_RTR7_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
13407  #define DCORE1_RTR7_MSTR_IF_SPECIAL_SECTION 0x1800
13408  #define mmDCORE1_RTR7_ADD_DEC_HBW_BASE 0x437B000ull
13409  #define DCORE1_RTR7_ADD_DEC_HBW_MAX_OFFSET 0x4000
13410  #define DCORE1_RTR7_ADD_DEC_HBW_SECTION 0x4000
13411  #define mmDCORE1_RTR7_ADD_DEC_LBW_BASE 0x437B400ull
13412  #define DCORE1_RTR7_ADD_DEC_LBW_MAX_OFFSET 0xA600
13413  #define DCORE1_RTR7_ADD_DEC_LBW_SECTION 0xA800
13414  #define mmDCORE1_RTR7_ADD_DEC_SPECIAL_BASE 0x437BE80ull
13415  #define DCORE1_RTR7_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
13416  #define DCORE1_RTR7_ADD_DEC_SPECIAL_SECTION 0x1800
13417  #define mmDCORE1_RTR7_BASE 0x437C000ull
13418  #define DCORE1_RTR7_MAX_OFFSET 0x1000
13419  #define DCORE1_RTR7_SECTION 0x3000
13420  #define mmDCORE1_RTR7_HBW_RD_RQ_LL_STAT_BASE 0x437C300ull
13421  #define DCORE1_RTR7_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13422  #define DCORE1_RTR7_HBW_RD_RQ_LL_STAT_SECTION 0x4000
13423  #define mmDCORE1_RTR7_HBW_RD_RS_LL_STAT_BASE 0x437C340ull
13424  #define DCORE1_RTR7_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13425  #define DCORE1_RTR7_HBW_RD_RS_LL_STAT_SECTION 0x4000
13426  #define mmDCORE1_RTR7_HBW_WR_RQ_LL_STAT_BASE 0x437C380ull
13427  #define DCORE1_RTR7_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13428  #define DCORE1_RTR7_HBW_WR_RQ_LL_STAT_SECTION 0x4000
13429  #define mmDCORE1_RTR7_HBW_WR_RS_LL_STAT_BASE 0x437C3C0ull
13430  #define DCORE1_RTR7_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13431  #define DCORE1_RTR7_HBW_WR_RS_LL_STAT_SECTION 0x4000
13432  #define mmDCORE1_RTR7_LBW_RD_RQ_LL_STAT_BASE 0x437C400ull
13433  #define DCORE1_RTR7_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
13434  #define DCORE1_RTR7_LBW_RD_RQ_LL_STAT_SECTION 0x4000
13435  #define mmDCORE1_RTR7_LBW_RD_RS_LL_STAT_BASE 0x437C440ull
13436  #define DCORE1_RTR7_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
13437  #define DCORE1_RTR7_LBW_RD_RS_LL_STAT_SECTION 0x4000
13438  #define mmDCORE1_RTR7_LBW_WR_RQ_LL_STAT_BASE 0x437C480ull
13439  #define DCORE1_RTR7_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
13440  #define DCORE1_RTR7_LBW_WR_RQ_LL_STAT_SECTION 0x4000
13441  #define mmDCORE1_RTR7_LBW_WR_RS_LL_STAT_BASE 0x437C4C0ull
13442  #define DCORE1_RTR7_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
13443  #define DCORE1_RTR7_LBW_WR_RS_LL_STAT_SECTION 0x4000
13444  #define mmDCORE1_RTR7_HBW_MFIFO_BASE 0x437C500ull
13445  #define DCORE1_RTR7_HBW_MFIFO_MAX_OFFSET 0x3000
13446  #define DCORE1_RTR7_HBW_MFIFO_SECTION 0x4000
13447  #define mmDCORE1_RTR7_E2E_RD_LL_STAT_BASE 0x437C540ull
13448  #define DCORE1_RTR7_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
13449  #define DCORE1_RTR7_E2E_RD_LL_STAT_SECTION 0x4000
13450  #define mmDCORE1_RTR7_E2E_WR_LL_STAT_BASE 0x437C580ull
13451  #define DCORE1_RTR7_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
13452  #define DCORE1_RTR7_E2E_WR_LL_STAT_SECTION 0x8000
13453  #define mmDCORE1_RTR7_RTR_HBW_XACT_STAT_BASE 0x437C600ull
13454  #define DCORE1_RTR7_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
13455  #define DCORE1_RTR7_RTR_HBW_XACT_STAT_SECTION 0x8000
13456  #define mmDCORE1_RTR7_RTR_LBW_XACT_STAT_BASE 0x437C680ull
13457  #define DCORE1_RTR7_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
13458  #define DCORE1_RTR7_RTR_LBW_XACT_STAT_SECTION 0x8000
13459  #define mmDCORE1_RTR7_RTR_E2E_XACT_STAT_BASE 0x437C700ull
13460  #define DCORE1_RTR7_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
13461  #define DCORE1_RTR7_RTR_E2E_XACT_STAT_SECTION 0x7800
13462  #define mmDCORE1_RTR7_SPECIAL_BASE 0x437CE80ull
13463  #define DCORE1_RTR7_SPECIAL_MAX_OFFSET 0x1800
13464  #define DCORE1_RTR7_SPECIAL_SECTION 0x1800
13465  #define mmDCORE1_RTR7_DBG_ADDR_BASE 0x437D000ull
13466  #define DCORE1_RTR7_DBG_ADDR_MAX_OFFSET 0x1000
13467  #define DCORE1_RTR7_DBG_ADDR_SECTION 0xE800
13468  #define mmDCORE1_RTR7_DBG_ADDR_SPECIAL_BASE 0x437DE80ull
13469  #define DCORE1_RTR7_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
13470  #define DCORE1_RTR7_DBG_ADDR_SPECIAL_SECTION 0x2180
13471  #define mmDCORE1_SRAM0_BANK_BASE 0x4380000ull
13472  #define DCORE1_SRAM0_BANK_MAX_OFFSET 0x1000
13473  #define DCORE1_SRAM0_BANK_SECTION 0xE800
13474  #define mmDCORE1_SRAM0_BANK_SPECIAL_BASE 0x4380E80ull
13475  #define DCORE1_SRAM0_BANK_SPECIAL_MAX_OFFSET 0x1800
13476  #define DCORE1_SRAM0_BANK_SPECIAL_SECTION 0x1800
13477  #define mmDCORE1_SRAM0_RTR_BASE 0x4381000ull
13478  #define DCORE1_SRAM0_RTR_MAX_OFFSET 0x1000
13479  #define DCORE1_SRAM0_RTR_SECTION 0xE800
13480  #define mmDCORE1_SRAM0_RTR_SPECIAL_BASE 0x4381E80ull
13481  #define DCORE1_SRAM0_RTR_SPECIAL_MAX_OFFSET 0x1800
13482  #define DCORE1_SRAM0_RTR_SPECIAL_SECTION 0x1800
13483  #define mmDCORE1_SRAM0_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4382000ull
13484  #define DCORE1_SRAM0_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13485  #define DCORE1_SRAM0_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13486  #define mmDCORE1_SRAM0_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4382100ull
13487  #define DCORE1_SRAM0_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13488  #define DCORE1_SRAM0_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13489  #define mmDCORE1_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4382200ull
13490  #define DCORE1_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13491  #define DCORE1_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13492  #define mmDCORE1_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4382300ull
13493  #define DCORE1_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13494  #define DCORE1_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13495  #define mmDCORE1_SRAM0_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4382400ull
13496  #define DCORE1_SRAM0_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13497  #define DCORE1_SRAM0_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13498  #define mmDCORE1_SRAM0_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4382500ull
13499  #define DCORE1_SRAM0_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13500  #define DCORE1_SRAM0_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13501  #define mmDCORE1_SRAM0_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4382600ull
13502  #define DCORE1_SRAM0_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13503  #define DCORE1_SRAM0_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13504  #define mmDCORE1_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4382700ull
13505  #define DCORE1_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13506  #define DCORE1_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13507  #define mmDCORE1_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4382780ull
13508  #define DCORE1_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13509  #define DCORE1_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13510  #define mmDCORE1_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4382800ull
13511  #define DCORE1_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13512  #define DCORE1_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13513  #define mmDCORE1_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4382880ull
13514  #define DCORE1_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13515  #define DCORE1_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13516  #define mmDCORE1_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4382900ull
13517  #define DCORE1_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13518  #define DCORE1_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13519  #define mmDCORE1_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4382980ull
13520  #define DCORE1_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13521  #define DCORE1_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13522  #define mmDCORE1_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4382A00ull
13523  #define DCORE1_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13524  #define DCORE1_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13525  #define mmDCORE1_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4382A80ull
13526  #define DCORE1_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13527  #define DCORE1_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13528  #define mmDCORE1_SRAM0_DBG_CNT_SPECIAL_BASE 0x4382E80ull
13529  #define DCORE1_SRAM0_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13530  #define DCORE1_SRAM0_DBG_CNT_SPECIAL_SECTION 0x5180
13531  #define mmDCORE1_SRAM1_BANK_BASE 0x4388000ull
13532  #define DCORE1_SRAM1_BANK_MAX_OFFSET 0x1000
13533  #define DCORE1_SRAM1_BANK_SECTION 0xE800
13534  #define mmDCORE1_SRAM1_BANK_SPECIAL_BASE 0x4388E80ull
13535  #define DCORE1_SRAM1_BANK_SPECIAL_MAX_OFFSET 0x1800
13536  #define DCORE1_SRAM1_BANK_SPECIAL_SECTION 0x1800
13537  #define mmDCORE1_SRAM1_RTR_BASE 0x4389000ull
13538  #define DCORE1_SRAM1_RTR_MAX_OFFSET 0x1000
13539  #define DCORE1_SRAM1_RTR_SECTION 0xE800
13540  #define mmDCORE1_SRAM1_RTR_SPECIAL_BASE 0x4389E80ull
13541  #define DCORE1_SRAM1_RTR_SPECIAL_MAX_OFFSET 0x1800
13542  #define DCORE1_SRAM1_RTR_SPECIAL_SECTION 0x1800
13543  #define mmDCORE1_SRAM1_DBG_CNT_N_HBW_DBG_CNT_BASE 0x438A000ull
13544  #define DCORE1_SRAM1_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13545  #define DCORE1_SRAM1_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13546  #define mmDCORE1_SRAM1_DBG_CNT_S_HBW_DBG_CNT_BASE 0x438A100ull
13547  #define DCORE1_SRAM1_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13548  #define DCORE1_SRAM1_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13549  #define mmDCORE1_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x438A200ull
13550  #define DCORE1_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13551  #define DCORE1_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13552  #define mmDCORE1_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x438A300ull
13553  #define DCORE1_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13554  #define DCORE1_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13555  #define mmDCORE1_SRAM1_DBG_CNT_N_LBW_DBG_CNT_BASE 0x438A400ull
13556  #define DCORE1_SRAM1_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13557  #define DCORE1_SRAM1_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13558  #define mmDCORE1_SRAM1_DBG_CNT_S_LBW_DBG_CNT_BASE 0x438A500ull
13559  #define DCORE1_SRAM1_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13560  #define DCORE1_SRAM1_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13561  #define mmDCORE1_SRAM1_DBG_CNT_L_LBW_DBG_CNT_BASE 0x438A600ull
13562  #define DCORE1_SRAM1_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13563  #define DCORE1_SRAM1_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13564  #define mmDCORE1_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x438A700ull
13565  #define DCORE1_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13566  #define DCORE1_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13567  #define mmDCORE1_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x438A780ull
13568  #define DCORE1_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13569  #define DCORE1_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13570  #define mmDCORE1_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x438A800ull
13571  #define DCORE1_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13572  #define DCORE1_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13573  #define mmDCORE1_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x438A880ull
13574  #define DCORE1_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13575  #define DCORE1_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13576  #define mmDCORE1_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x438A900ull
13577  #define DCORE1_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13578  #define DCORE1_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13579  #define mmDCORE1_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x438A980ull
13580  #define DCORE1_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13581  #define DCORE1_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13582  #define mmDCORE1_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x438AA00ull
13583  #define DCORE1_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13584  #define DCORE1_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13585  #define mmDCORE1_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x438AA80ull
13586  #define DCORE1_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13587  #define DCORE1_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13588  #define mmDCORE1_SRAM1_DBG_CNT_SPECIAL_BASE 0x438AE80ull
13589  #define DCORE1_SRAM1_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13590  #define DCORE1_SRAM1_DBG_CNT_SPECIAL_SECTION 0x5180
13591  #define mmDCORE1_SRAM2_BANK_BASE 0x4390000ull
13592  #define DCORE1_SRAM2_BANK_MAX_OFFSET 0x1000
13593  #define DCORE1_SRAM2_BANK_SECTION 0xE800
13594  #define mmDCORE1_SRAM2_BANK_SPECIAL_BASE 0x4390E80ull
13595  #define DCORE1_SRAM2_BANK_SPECIAL_MAX_OFFSET 0x1800
13596  #define DCORE1_SRAM2_BANK_SPECIAL_SECTION 0x1800
13597  #define mmDCORE1_SRAM2_RTR_BASE 0x4391000ull
13598  #define DCORE1_SRAM2_RTR_MAX_OFFSET 0x1000
13599  #define DCORE1_SRAM2_RTR_SECTION 0xE800
13600  #define mmDCORE1_SRAM2_RTR_SPECIAL_BASE 0x4391E80ull
13601  #define DCORE1_SRAM2_RTR_SPECIAL_MAX_OFFSET 0x1800
13602  #define DCORE1_SRAM2_RTR_SPECIAL_SECTION 0x1800
13603  #define mmDCORE1_SRAM2_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4392000ull
13604  #define DCORE1_SRAM2_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13605  #define DCORE1_SRAM2_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13606  #define mmDCORE1_SRAM2_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4392100ull
13607  #define DCORE1_SRAM2_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13608  #define DCORE1_SRAM2_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13609  #define mmDCORE1_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4392200ull
13610  #define DCORE1_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13611  #define DCORE1_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13612  #define mmDCORE1_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4392300ull
13613  #define DCORE1_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13614  #define DCORE1_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13615  #define mmDCORE1_SRAM2_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4392400ull
13616  #define DCORE1_SRAM2_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13617  #define DCORE1_SRAM2_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13618  #define mmDCORE1_SRAM2_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4392500ull
13619  #define DCORE1_SRAM2_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13620  #define DCORE1_SRAM2_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13621  #define mmDCORE1_SRAM2_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4392600ull
13622  #define DCORE1_SRAM2_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13623  #define DCORE1_SRAM2_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13624  #define mmDCORE1_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4392700ull
13625  #define DCORE1_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13626  #define DCORE1_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13627  #define mmDCORE1_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4392780ull
13628  #define DCORE1_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13629  #define DCORE1_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13630  #define mmDCORE1_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4392800ull
13631  #define DCORE1_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13632  #define DCORE1_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13633  #define mmDCORE1_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4392880ull
13634  #define DCORE1_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13635  #define DCORE1_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13636  #define mmDCORE1_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4392900ull
13637  #define DCORE1_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13638  #define DCORE1_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13639  #define mmDCORE1_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4392980ull
13640  #define DCORE1_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13641  #define DCORE1_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13642  #define mmDCORE1_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4392A00ull
13643  #define DCORE1_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13644  #define DCORE1_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13645  #define mmDCORE1_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4392A80ull
13646  #define DCORE1_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13647  #define DCORE1_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13648  #define mmDCORE1_SRAM2_DBG_CNT_SPECIAL_BASE 0x4392E80ull
13649  #define DCORE1_SRAM2_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13650  #define DCORE1_SRAM2_DBG_CNT_SPECIAL_SECTION 0x5180
13651  #define mmDCORE1_SRAM3_BANK_BASE 0x4398000ull
13652  #define DCORE1_SRAM3_BANK_MAX_OFFSET 0x1000
13653  #define DCORE1_SRAM3_BANK_SECTION 0xE800
13654  #define mmDCORE1_SRAM3_BANK_SPECIAL_BASE 0x4398E80ull
13655  #define DCORE1_SRAM3_BANK_SPECIAL_MAX_OFFSET 0x1800
13656  #define DCORE1_SRAM3_BANK_SPECIAL_SECTION 0x1800
13657  #define mmDCORE1_SRAM3_RTR_BASE 0x4399000ull
13658  #define DCORE1_SRAM3_RTR_MAX_OFFSET 0x1000
13659  #define DCORE1_SRAM3_RTR_SECTION 0xE800
13660  #define mmDCORE1_SRAM3_RTR_SPECIAL_BASE 0x4399E80ull
13661  #define DCORE1_SRAM3_RTR_SPECIAL_MAX_OFFSET 0x1800
13662  #define DCORE1_SRAM3_RTR_SPECIAL_SECTION 0x1800
13663  #define mmDCORE1_SRAM3_DBG_CNT_N_HBW_DBG_CNT_BASE 0x439A000ull
13664  #define DCORE1_SRAM3_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13665  #define DCORE1_SRAM3_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13666  #define mmDCORE1_SRAM3_DBG_CNT_S_HBW_DBG_CNT_BASE 0x439A100ull
13667  #define DCORE1_SRAM3_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13668  #define DCORE1_SRAM3_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13669  #define mmDCORE1_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x439A200ull
13670  #define DCORE1_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13671  #define DCORE1_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13672  #define mmDCORE1_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x439A300ull
13673  #define DCORE1_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13674  #define DCORE1_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13675  #define mmDCORE1_SRAM3_DBG_CNT_N_LBW_DBG_CNT_BASE 0x439A400ull
13676  #define DCORE1_SRAM3_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13677  #define DCORE1_SRAM3_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13678  #define mmDCORE1_SRAM3_DBG_CNT_S_LBW_DBG_CNT_BASE 0x439A500ull
13679  #define DCORE1_SRAM3_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13680  #define DCORE1_SRAM3_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13681  #define mmDCORE1_SRAM3_DBG_CNT_L_LBW_DBG_CNT_BASE 0x439A600ull
13682  #define DCORE1_SRAM3_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13683  #define DCORE1_SRAM3_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13684  #define mmDCORE1_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x439A700ull
13685  #define DCORE1_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13686  #define DCORE1_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13687  #define mmDCORE1_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x439A780ull
13688  #define DCORE1_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13689  #define DCORE1_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13690  #define mmDCORE1_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x439A800ull
13691  #define DCORE1_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13692  #define DCORE1_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13693  #define mmDCORE1_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x439A880ull
13694  #define DCORE1_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13695  #define DCORE1_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13696  #define mmDCORE1_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x439A900ull
13697  #define DCORE1_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13698  #define DCORE1_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13699  #define mmDCORE1_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x439A980ull
13700  #define DCORE1_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13701  #define DCORE1_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13702  #define mmDCORE1_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x439AA00ull
13703  #define DCORE1_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13704  #define DCORE1_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13705  #define mmDCORE1_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x439AA80ull
13706  #define DCORE1_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13707  #define DCORE1_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13708  #define mmDCORE1_SRAM3_DBG_CNT_SPECIAL_BASE 0x439AE80ull
13709  #define DCORE1_SRAM3_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13710  #define DCORE1_SRAM3_DBG_CNT_SPECIAL_SECTION 0x5180
13711  #define mmDCORE1_SRAM4_BANK_BASE 0x43A0000ull
13712  #define DCORE1_SRAM4_BANK_MAX_OFFSET 0x1000
13713  #define DCORE1_SRAM4_BANK_SECTION 0xE800
13714  #define mmDCORE1_SRAM4_BANK_SPECIAL_BASE 0x43A0E80ull
13715  #define DCORE1_SRAM4_BANK_SPECIAL_MAX_OFFSET 0x1800
13716  #define DCORE1_SRAM4_BANK_SPECIAL_SECTION 0x1800
13717  #define mmDCORE1_SRAM4_RTR_BASE 0x43A1000ull
13718  #define DCORE1_SRAM4_RTR_MAX_OFFSET 0x1000
13719  #define DCORE1_SRAM4_RTR_SECTION 0xE800
13720  #define mmDCORE1_SRAM4_RTR_SPECIAL_BASE 0x43A1E80ull
13721  #define DCORE1_SRAM4_RTR_SPECIAL_MAX_OFFSET 0x1800
13722  #define DCORE1_SRAM4_RTR_SPECIAL_SECTION 0x1800
13723  #define mmDCORE1_SRAM4_DBG_CNT_N_HBW_DBG_CNT_BASE 0x43A2000ull
13724  #define DCORE1_SRAM4_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13725  #define DCORE1_SRAM4_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13726  #define mmDCORE1_SRAM4_DBG_CNT_S_HBW_DBG_CNT_BASE 0x43A2100ull
13727  #define DCORE1_SRAM4_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13728  #define DCORE1_SRAM4_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13729  #define mmDCORE1_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x43A2200ull
13730  #define DCORE1_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13731  #define DCORE1_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13732  #define mmDCORE1_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x43A2300ull
13733  #define DCORE1_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13734  #define DCORE1_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13735  #define mmDCORE1_SRAM4_DBG_CNT_N_LBW_DBG_CNT_BASE 0x43A2400ull
13736  #define DCORE1_SRAM4_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13737  #define DCORE1_SRAM4_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13738  #define mmDCORE1_SRAM4_DBG_CNT_S_LBW_DBG_CNT_BASE 0x43A2500ull
13739  #define DCORE1_SRAM4_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13740  #define DCORE1_SRAM4_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13741  #define mmDCORE1_SRAM4_DBG_CNT_L_LBW_DBG_CNT_BASE 0x43A2600ull
13742  #define DCORE1_SRAM4_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13743  #define DCORE1_SRAM4_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13744  #define mmDCORE1_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x43A2700ull
13745  #define DCORE1_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13746  #define DCORE1_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13747  #define mmDCORE1_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x43A2780ull
13748  #define DCORE1_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13749  #define DCORE1_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13750  #define mmDCORE1_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x43A2800ull
13751  #define DCORE1_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13752  #define DCORE1_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13753  #define mmDCORE1_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x43A2880ull
13754  #define DCORE1_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13755  #define DCORE1_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13756  #define mmDCORE1_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x43A2900ull
13757  #define DCORE1_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13758  #define DCORE1_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13759  #define mmDCORE1_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x43A2980ull
13760  #define DCORE1_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13761  #define DCORE1_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13762  #define mmDCORE1_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x43A2A00ull
13763  #define DCORE1_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13764  #define DCORE1_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13765  #define mmDCORE1_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x43A2A80ull
13766  #define DCORE1_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13767  #define DCORE1_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13768  #define mmDCORE1_SRAM4_DBG_CNT_SPECIAL_BASE 0x43A2E80ull
13769  #define DCORE1_SRAM4_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13770  #define DCORE1_SRAM4_DBG_CNT_SPECIAL_SECTION 0x5180
13771  #define mmDCORE1_SRAM5_BANK_BASE 0x43A8000ull
13772  #define DCORE1_SRAM5_BANK_MAX_OFFSET 0x1000
13773  #define DCORE1_SRAM5_BANK_SECTION 0xE800
13774  #define mmDCORE1_SRAM5_BANK_SPECIAL_BASE 0x43A8E80ull
13775  #define DCORE1_SRAM5_BANK_SPECIAL_MAX_OFFSET 0x1800
13776  #define DCORE1_SRAM5_BANK_SPECIAL_SECTION 0x1800
13777  #define mmDCORE1_SRAM5_RTR_BASE 0x43A9000ull
13778  #define DCORE1_SRAM5_RTR_MAX_OFFSET 0x1000
13779  #define DCORE1_SRAM5_RTR_SECTION 0xE800
13780  #define mmDCORE1_SRAM5_RTR_SPECIAL_BASE 0x43A9E80ull
13781  #define DCORE1_SRAM5_RTR_SPECIAL_MAX_OFFSET 0x1800
13782  #define DCORE1_SRAM5_RTR_SPECIAL_SECTION 0x1800
13783  #define mmDCORE1_SRAM5_DBG_CNT_N_HBW_DBG_CNT_BASE 0x43AA000ull
13784  #define DCORE1_SRAM5_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13785  #define DCORE1_SRAM5_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13786  #define mmDCORE1_SRAM5_DBG_CNT_S_HBW_DBG_CNT_BASE 0x43AA100ull
13787  #define DCORE1_SRAM5_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13788  #define DCORE1_SRAM5_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13789  #define mmDCORE1_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x43AA200ull
13790  #define DCORE1_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13791  #define DCORE1_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13792  #define mmDCORE1_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x43AA300ull
13793  #define DCORE1_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13794  #define DCORE1_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13795  #define mmDCORE1_SRAM5_DBG_CNT_N_LBW_DBG_CNT_BASE 0x43AA400ull
13796  #define DCORE1_SRAM5_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13797  #define DCORE1_SRAM5_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13798  #define mmDCORE1_SRAM5_DBG_CNT_S_LBW_DBG_CNT_BASE 0x43AA500ull
13799  #define DCORE1_SRAM5_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13800  #define DCORE1_SRAM5_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13801  #define mmDCORE1_SRAM5_DBG_CNT_L_LBW_DBG_CNT_BASE 0x43AA600ull
13802  #define DCORE1_SRAM5_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13803  #define DCORE1_SRAM5_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13804  #define mmDCORE1_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x43AA700ull
13805  #define DCORE1_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13806  #define DCORE1_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13807  #define mmDCORE1_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x43AA780ull
13808  #define DCORE1_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13809  #define DCORE1_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13810  #define mmDCORE1_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x43AA800ull
13811  #define DCORE1_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13812  #define DCORE1_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13813  #define mmDCORE1_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x43AA880ull
13814  #define DCORE1_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13815  #define DCORE1_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13816  #define mmDCORE1_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x43AA900ull
13817  #define DCORE1_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13818  #define DCORE1_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13819  #define mmDCORE1_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x43AA980ull
13820  #define DCORE1_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13821  #define DCORE1_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13822  #define mmDCORE1_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x43AAA00ull
13823  #define DCORE1_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13824  #define DCORE1_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13825  #define mmDCORE1_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x43AAA80ull
13826  #define DCORE1_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13827  #define DCORE1_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13828  #define mmDCORE1_SRAM5_DBG_CNT_SPECIAL_BASE 0x43AAE80ull
13829  #define DCORE1_SRAM5_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13830  #define DCORE1_SRAM5_DBG_CNT_SPECIAL_SECTION 0x5180
13831  #define mmDCORE1_SRAM6_BANK_BASE 0x43B0000ull
13832  #define DCORE1_SRAM6_BANK_MAX_OFFSET 0x1000
13833  #define DCORE1_SRAM6_BANK_SECTION 0xE800
13834  #define mmDCORE1_SRAM6_BANK_SPECIAL_BASE 0x43B0E80ull
13835  #define DCORE1_SRAM6_BANK_SPECIAL_MAX_OFFSET 0x1800
13836  #define DCORE1_SRAM6_BANK_SPECIAL_SECTION 0x1800
13837  #define mmDCORE1_SRAM6_RTR_BASE 0x43B1000ull
13838  #define DCORE1_SRAM6_RTR_MAX_OFFSET 0x1000
13839  #define DCORE1_SRAM6_RTR_SECTION 0xE800
13840  #define mmDCORE1_SRAM6_RTR_SPECIAL_BASE 0x43B1E80ull
13841  #define DCORE1_SRAM6_RTR_SPECIAL_MAX_OFFSET 0x1800
13842  #define DCORE1_SRAM6_RTR_SPECIAL_SECTION 0x1800
13843  #define mmDCORE1_SRAM6_DBG_CNT_N_HBW_DBG_CNT_BASE 0x43B2000ull
13844  #define DCORE1_SRAM6_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13845  #define DCORE1_SRAM6_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13846  #define mmDCORE1_SRAM6_DBG_CNT_S_HBW_DBG_CNT_BASE 0x43B2100ull
13847  #define DCORE1_SRAM6_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13848  #define DCORE1_SRAM6_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13849  #define mmDCORE1_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x43B2200ull
13850  #define DCORE1_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13851  #define DCORE1_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13852  #define mmDCORE1_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x43B2300ull
13853  #define DCORE1_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13854  #define DCORE1_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13855  #define mmDCORE1_SRAM6_DBG_CNT_N_LBW_DBG_CNT_BASE 0x43B2400ull
13856  #define DCORE1_SRAM6_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13857  #define DCORE1_SRAM6_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13858  #define mmDCORE1_SRAM6_DBG_CNT_S_LBW_DBG_CNT_BASE 0x43B2500ull
13859  #define DCORE1_SRAM6_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13860  #define DCORE1_SRAM6_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13861  #define mmDCORE1_SRAM6_DBG_CNT_L_LBW_DBG_CNT_BASE 0x43B2600ull
13862  #define DCORE1_SRAM6_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13863  #define DCORE1_SRAM6_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13864  #define mmDCORE1_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x43B2700ull
13865  #define DCORE1_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13866  #define DCORE1_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13867  #define mmDCORE1_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x43B2780ull
13868  #define DCORE1_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13869  #define DCORE1_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13870  #define mmDCORE1_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x43B2800ull
13871  #define DCORE1_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13872  #define DCORE1_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13873  #define mmDCORE1_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x43B2880ull
13874  #define DCORE1_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13875  #define DCORE1_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13876  #define mmDCORE1_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x43B2900ull
13877  #define DCORE1_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13878  #define DCORE1_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13879  #define mmDCORE1_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x43B2980ull
13880  #define DCORE1_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13881  #define DCORE1_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13882  #define mmDCORE1_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x43B2A00ull
13883  #define DCORE1_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13884  #define DCORE1_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13885  #define mmDCORE1_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x43B2A80ull
13886  #define DCORE1_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13887  #define DCORE1_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13888  #define mmDCORE1_SRAM6_DBG_CNT_SPECIAL_BASE 0x43B2E80ull
13889  #define DCORE1_SRAM6_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13890  #define DCORE1_SRAM6_DBG_CNT_SPECIAL_SECTION 0x5180
13891  #define mmDCORE1_SRAM7_BANK_BASE 0x43B8000ull
13892  #define DCORE1_SRAM7_BANK_MAX_OFFSET 0x1000
13893  #define DCORE1_SRAM7_BANK_SECTION 0xE800
13894  #define mmDCORE1_SRAM7_BANK_SPECIAL_BASE 0x43B8E80ull
13895  #define DCORE1_SRAM7_BANK_SPECIAL_MAX_OFFSET 0x1800
13896  #define DCORE1_SRAM7_BANK_SPECIAL_SECTION 0x1800
13897  #define mmDCORE1_SRAM7_RTR_BASE 0x43B9000ull
13898  #define DCORE1_SRAM7_RTR_MAX_OFFSET 0x1000
13899  #define DCORE1_SRAM7_RTR_SECTION 0xE800
13900  #define mmDCORE1_SRAM7_RTR_SPECIAL_BASE 0x43B9E80ull
13901  #define DCORE1_SRAM7_RTR_SPECIAL_MAX_OFFSET 0x1800
13902  #define DCORE1_SRAM7_RTR_SPECIAL_SECTION 0x1800
13903  #define mmDCORE1_SRAM7_DBG_CNT_N_HBW_DBG_CNT_BASE 0x43BA000ull
13904  #define DCORE1_SRAM7_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
13905  #define DCORE1_SRAM7_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
13906  #define mmDCORE1_SRAM7_DBG_CNT_S_HBW_DBG_CNT_BASE 0x43BA100ull
13907  #define DCORE1_SRAM7_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
13908  #define DCORE1_SRAM7_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
13909  #define mmDCORE1_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x43BA200ull
13910  #define DCORE1_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
13911  #define DCORE1_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
13912  #define mmDCORE1_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x43BA300ull
13913  #define DCORE1_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
13914  #define DCORE1_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
13915  #define mmDCORE1_SRAM7_DBG_CNT_N_LBW_DBG_CNT_BASE 0x43BA400ull
13916  #define DCORE1_SRAM7_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
13917  #define DCORE1_SRAM7_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
13918  #define mmDCORE1_SRAM7_DBG_CNT_S_LBW_DBG_CNT_BASE 0x43BA500ull
13919  #define DCORE1_SRAM7_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
13920  #define DCORE1_SRAM7_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
13921  #define mmDCORE1_SRAM7_DBG_CNT_L_LBW_DBG_CNT_BASE 0x43BA600ull
13922  #define DCORE1_SRAM7_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
13923  #define DCORE1_SRAM7_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
13924  #define mmDCORE1_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x43BA700ull
13925  #define DCORE1_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13926  #define DCORE1_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13927  #define mmDCORE1_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x43BA780ull
13928  #define DCORE1_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13929  #define DCORE1_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13930  #define mmDCORE1_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x43BA800ull
13931  #define DCORE1_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13932  #define DCORE1_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13933  #define mmDCORE1_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x43BA880ull
13934  #define DCORE1_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13935  #define DCORE1_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
13936  #define mmDCORE1_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x43BA900ull
13937  #define DCORE1_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13938  #define DCORE1_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
13939  #define mmDCORE1_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x43BA980ull
13940  #define DCORE1_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
13941  #define DCORE1_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
13942  #define mmDCORE1_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x43BAA00ull
13943  #define DCORE1_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13944  #define DCORE1_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
13945  #define mmDCORE1_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x43BAA80ull
13946  #define DCORE1_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
13947  #define DCORE1_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
13948  #define mmDCORE1_SRAM7_DBG_CNT_SPECIAL_BASE 0x43BAE80ull
13949  #define DCORE1_SRAM7_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
13950  #define DCORE1_SRAM7_DBG_CNT_SPECIAL_SECTION 0x5180
13951  #define mmDCORE1_EDMA0_QM_DCCM_BASE 0x43C0000ull
13952  #define DCORE1_EDMA0_QM_DCCM_MAX_OFFSET 0x4000
13953  #define DCORE1_EDMA0_QM_DCCM_SECTION 0x8000
13954  #define mmDCORE1_EDMA0_QM_ARC_AUX_BASE 0x43C8000ull
13955  #define DCORE1_EDMA0_QM_ARC_AUX_MAX_OFFSET 0x1000
13956  #define DCORE1_EDMA0_QM_ARC_AUX_SECTION 0xE800
13957  #define mmDCORE1_EDMA0_QM_ARC_AUX_SPECIAL_BASE 0x43C8E80ull
13958  #define DCORE1_EDMA0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
13959  #define DCORE1_EDMA0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
13960  #define mmDCORE1_EDMA0_QM_BASE 0x43CA000ull
13961  #define DCORE1_EDMA0_QM_MAX_OFFSET 0x1000
13962  #define DCORE1_EDMA0_QM_SECTION 0x9000
13963  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x43CA900ull
13964  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
13965  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
13966  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x43CA908ull
13967  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
13968  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
13969  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x43CA910ull
13970  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
13971  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
13972  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x43CA918ull
13973  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
13974  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
13975  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x43CA920ull
13976  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
13977  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
13978  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x43CA928ull
13979  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
13980  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
13981  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x43CA930ull
13982  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
13983  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
13984  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x43CA938ull
13985  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
13986  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
13987  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x43CA940ull
13988  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
13989  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
13990  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x43CA948ull
13991  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
13992  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
13993  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x43CA950ull
13994  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
13995  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
13996  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x43CA958ull
13997  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
13998  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
13999  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x43CA960ull
14000  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
14001  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
14002  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x43CA968ull
14003  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
14004  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
14005  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x43CA970ull
14006  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
14007  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
14008  #define mmDCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x43CA978ull
14009  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
14010  #define DCORE1_EDMA0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
14011  #define mmDCORE1_EDMA0_QM_AXUSER_SECURED_BASE 0x43CAB00ull
14012  #define DCORE1_EDMA0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
14013  #define DCORE1_EDMA0_QM_AXUSER_SECURED_SECTION 0x8000
14014  #define mmDCORE1_EDMA0_QM_AXUSER_NONSECURED_BASE 0x43CAB80ull
14015  #define DCORE1_EDMA0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
14016  #define DCORE1_EDMA0_QM_AXUSER_NONSECURED_SECTION 0x8000
14017  #define mmDCORE1_EDMA0_QM_DBG_HBW_BASE 0x43CAC00ull
14018  #define DCORE1_EDMA0_QM_DBG_HBW_MAX_OFFSET 0x5800
14019  #define DCORE1_EDMA0_QM_DBG_HBW_SECTION 0x8000
14020  #define mmDCORE1_EDMA0_QM_DBG_LBW_BASE 0x43CAC80ull
14021  #define DCORE1_EDMA0_QM_DBG_LBW_MAX_OFFSET 0x5800
14022  #define DCORE1_EDMA0_QM_DBG_LBW_SECTION 0x1000
14023  #define mmDCORE1_EDMA0_QM_CGM_BASE 0x43CAD80ull
14024  #define DCORE1_EDMA0_QM_CGM_MAX_OFFSET 0xC000
14025  #define DCORE1_EDMA0_QM_CGM_SECTION 0x1000
14026  #define mmDCORE1_EDMA0_QM_SPECIAL_BASE 0x43CAE80ull
14027  #define DCORE1_EDMA0_QM_SPECIAL_MAX_OFFSET 0x1800
14028  #define DCORE1_EDMA0_QM_SPECIAL_SECTION 0x1800
14029  #define mmDCORE1_EDMA0_CORE_BASE 0x43CB000ull
14030  #define DCORE1_EDMA0_CORE_MAX_OFFSET 0x1000
14031  #define DCORE1_EDMA0_CORE_SECTION 0x8000
14032  #define mmDCORE1_EDMA0_CORE_CTX_AXUSER_BASE 0x43CB800ull
14033  #define DCORE1_EDMA0_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
14034  #define DCORE1_EDMA0_CORE_CTX_AXUSER_SECTION 0x6000
14035  #define mmDCORE1_EDMA0_CORE_CTX_BASE 0x43CB860ull
14036  #define DCORE1_EDMA0_CORE_CTX_MAX_OFFSET 0x9000
14037  #define DCORE1_EDMA0_CORE_CTX_SECTION 0x5A00
14038  #define mmDCORE1_EDMA0_CORE_KDMA_CGM_BASE 0x43CBE00ull
14039  #define DCORE1_EDMA0_CORE_KDMA_CGM_MAX_OFFSET 0xC000
14040  #define DCORE1_EDMA0_CORE_KDMA_CGM_SECTION 0x8000
14041  #define mmDCORE1_EDMA0_CORE_SPECIAL_BASE 0x43CBE80ull
14042  #define DCORE1_EDMA0_CORE_SPECIAL_MAX_OFFSET 0x1800
14043  #define DCORE1_EDMA0_CORE_SPECIAL_SECTION 0x1800
14044  #define mmDCORE1_EDMA0_MSTR_IF_RR_SHRD_HBW_BASE 0x43CC000ull
14045  #define DCORE1_EDMA0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14046  #define DCORE1_EDMA0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14047  #define mmDCORE1_EDMA0_MSTR_IF_RR_PRVT_HBW_BASE 0x43CC200ull
14048  #define DCORE1_EDMA0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14049  #define DCORE1_EDMA0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14050  #define mmDCORE1_EDMA0_MSTR_IF_RR_SHRD_LBW_BASE 0x43CC400ull
14051  #define DCORE1_EDMA0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
14052  #define DCORE1_EDMA0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
14053  #define mmDCORE1_EDMA0_MSTR_IF_RR_PRVT_LBW_BASE 0x43CC600ull
14054  #define DCORE1_EDMA0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
14055  #define DCORE1_EDMA0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
14056  #define mmDCORE1_EDMA0_MSTR_IF_E2E_CRDT_BASE 0x43CC800ull
14057  #define DCORE1_EDMA0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
14058  #define DCORE1_EDMA0_MSTR_IF_E2E_CRDT_SECTION 0x2800
14059  #define mmDCORE1_EDMA0_MSTR_IF_AXUSER_BASE 0x43CCA80ull
14060  #define DCORE1_EDMA0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
14061  #define DCORE1_EDMA0_MSTR_IF_AXUSER_SECTION 0x8000
14062  #define mmDCORE1_EDMA0_MSTR_IF_DBG_HBW_BASE 0x43CCB00ull
14063  #define DCORE1_EDMA0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
14064  #define DCORE1_EDMA0_MSTR_IF_DBG_HBW_SECTION 0x8000
14065  #define mmDCORE1_EDMA0_MSTR_IF_DBG_LBW_BASE 0x43CCB80ull
14066  #define DCORE1_EDMA0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
14067  #define DCORE1_EDMA0_MSTR_IF_DBG_LBW_SECTION 0x8000
14068  #define mmDCORE1_EDMA0_MSTR_IF_CORE_HBW_BASE 0x43CCC00ull
14069  #define DCORE1_EDMA0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
14070  #define DCORE1_EDMA0_MSTR_IF_CORE_HBW_SECTION 0x1800
14071  #define mmDCORE1_EDMA0_MSTR_IF_CORE_LBW_BASE 0x43CCD80ull
14072  #define DCORE1_EDMA0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
14073  #define DCORE1_EDMA0_MSTR_IF_CORE_LBW_SECTION 0x1000
14074  #define mmDCORE1_EDMA0_MSTR_IF_SPECIAL_BASE 0x43CCE80ull
14075  #define DCORE1_EDMA0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
14076  #define DCORE1_EDMA0_MSTR_IF_SPECIAL_SECTION 0x3180
14077  #define mmDCORE1_EDMA1_QM_DCCM_BASE 0x43D0000ull
14078  #define DCORE1_EDMA1_QM_DCCM_MAX_OFFSET 0x4000
14079  #define DCORE1_EDMA1_QM_DCCM_SECTION 0x8000
14080  #define mmDCORE1_EDMA1_QM_ARC_AUX_BASE 0x43D8000ull
14081  #define DCORE1_EDMA1_QM_ARC_AUX_MAX_OFFSET 0x1000
14082  #define DCORE1_EDMA1_QM_ARC_AUX_SECTION 0xE800
14083  #define mmDCORE1_EDMA1_QM_ARC_AUX_SPECIAL_BASE 0x43D8E80ull
14084  #define DCORE1_EDMA1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
14085  #define DCORE1_EDMA1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
14086  #define mmDCORE1_EDMA1_QM_BASE 0x43DA000ull
14087  #define DCORE1_EDMA1_QM_MAX_OFFSET 0x1000
14088  #define DCORE1_EDMA1_QM_SECTION 0x9000
14089  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x43DA900ull
14090  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
14091  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
14092  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x43DA908ull
14093  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
14094  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
14095  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x43DA910ull
14096  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
14097  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
14098  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x43DA918ull
14099  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
14100  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
14101  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x43DA920ull
14102  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
14103  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
14104  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x43DA928ull
14105  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
14106  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
14107  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x43DA930ull
14108  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
14109  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
14110  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x43DA938ull
14111  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
14112  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
14113  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x43DA940ull
14114  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
14115  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
14116  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x43DA948ull
14117  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
14118  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
14119  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x43DA950ull
14120  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
14121  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
14122  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x43DA958ull
14123  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
14124  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
14125  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x43DA960ull
14126  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
14127  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
14128  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x43DA968ull
14129  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
14130  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
14131  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x43DA970ull
14132  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
14133  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
14134  #define mmDCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x43DA978ull
14135  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
14136  #define DCORE1_EDMA1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
14137  #define mmDCORE1_EDMA1_QM_AXUSER_SECURED_BASE 0x43DAB00ull
14138  #define DCORE1_EDMA1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
14139  #define DCORE1_EDMA1_QM_AXUSER_SECURED_SECTION 0x8000
14140  #define mmDCORE1_EDMA1_QM_AXUSER_NONSECURED_BASE 0x43DAB80ull
14141  #define DCORE1_EDMA1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
14142  #define DCORE1_EDMA1_QM_AXUSER_NONSECURED_SECTION 0x8000
14143  #define mmDCORE1_EDMA1_QM_DBG_HBW_BASE 0x43DAC00ull
14144  #define DCORE1_EDMA1_QM_DBG_HBW_MAX_OFFSET 0x5800
14145  #define DCORE1_EDMA1_QM_DBG_HBW_SECTION 0x8000
14146  #define mmDCORE1_EDMA1_QM_DBG_LBW_BASE 0x43DAC80ull
14147  #define DCORE1_EDMA1_QM_DBG_LBW_MAX_OFFSET 0x5800
14148  #define DCORE1_EDMA1_QM_DBG_LBW_SECTION 0x1000
14149  #define mmDCORE1_EDMA1_QM_CGM_BASE 0x43DAD80ull
14150  #define DCORE1_EDMA1_QM_CGM_MAX_OFFSET 0xC000
14151  #define DCORE1_EDMA1_QM_CGM_SECTION 0x1000
14152  #define mmDCORE1_EDMA1_QM_SPECIAL_BASE 0x43DAE80ull
14153  #define DCORE1_EDMA1_QM_SPECIAL_MAX_OFFSET 0x1800
14154  #define DCORE1_EDMA1_QM_SPECIAL_SECTION 0x1800
14155  #define mmDCORE1_EDMA1_CORE_BASE 0x43DB000ull
14156  #define DCORE1_EDMA1_CORE_MAX_OFFSET 0x1000
14157  #define DCORE1_EDMA1_CORE_SECTION 0x8000
14158  #define mmDCORE1_EDMA1_CORE_CTX_AXUSER_BASE 0x43DB800ull
14159  #define DCORE1_EDMA1_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
14160  #define DCORE1_EDMA1_CORE_CTX_AXUSER_SECTION 0x6000
14161  #define mmDCORE1_EDMA1_CORE_CTX_BASE 0x43DB860ull
14162  #define DCORE1_EDMA1_CORE_CTX_MAX_OFFSET 0x9000
14163  #define DCORE1_EDMA1_CORE_CTX_SECTION 0x5A00
14164  #define mmDCORE1_EDMA1_CORE_KDMA_CGM_BASE 0x43DBE00ull
14165  #define DCORE1_EDMA1_CORE_KDMA_CGM_MAX_OFFSET 0xC000
14166  #define DCORE1_EDMA1_CORE_KDMA_CGM_SECTION 0x8000
14167  #define mmDCORE1_EDMA1_CORE_SPECIAL_BASE 0x43DBE80ull
14168  #define DCORE1_EDMA1_CORE_SPECIAL_MAX_OFFSET 0x1800
14169  #define DCORE1_EDMA1_CORE_SPECIAL_SECTION 0x1800
14170  #define mmDCORE1_EDMA1_MSTR_IF_RR_SHRD_HBW_BASE 0x43DC000ull
14171  #define DCORE1_EDMA1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14172  #define DCORE1_EDMA1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14173  #define mmDCORE1_EDMA1_MSTR_IF_RR_PRVT_HBW_BASE 0x43DC200ull
14174  #define DCORE1_EDMA1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14175  #define DCORE1_EDMA1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14176  #define mmDCORE1_EDMA1_MSTR_IF_RR_SHRD_LBW_BASE 0x43DC400ull
14177  #define DCORE1_EDMA1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
14178  #define DCORE1_EDMA1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
14179  #define mmDCORE1_EDMA1_MSTR_IF_RR_PRVT_LBW_BASE 0x43DC600ull
14180  #define DCORE1_EDMA1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
14181  #define DCORE1_EDMA1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
14182  #define mmDCORE1_EDMA1_MSTR_IF_E2E_CRDT_BASE 0x43DC800ull
14183  #define DCORE1_EDMA1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
14184  #define DCORE1_EDMA1_MSTR_IF_E2E_CRDT_SECTION 0x2800
14185  #define mmDCORE1_EDMA1_MSTR_IF_AXUSER_BASE 0x43DCA80ull
14186  #define DCORE1_EDMA1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
14187  #define DCORE1_EDMA1_MSTR_IF_AXUSER_SECTION 0x8000
14188  #define mmDCORE1_EDMA1_MSTR_IF_DBG_HBW_BASE 0x43DCB00ull
14189  #define DCORE1_EDMA1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
14190  #define DCORE1_EDMA1_MSTR_IF_DBG_HBW_SECTION 0x8000
14191  #define mmDCORE1_EDMA1_MSTR_IF_DBG_LBW_BASE 0x43DCB80ull
14192  #define DCORE1_EDMA1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
14193  #define DCORE1_EDMA1_MSTR_IF_DBG_LBW_SECTION 0x8000
14194  #define mmDCORE1_EDMA1_MSTR_IF_CORE_HBW_BASE 0x43DCC00ull
14195  #define DCORE1_EDMA1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
14196  #define DCORE1_EDMA1_MSTR_IF_CORE_HBW_SECTION 0x1800
14197  #define mmDCORE1_EDMA1_MSTR_IF_CORE_LBW_BASE 0x43DCD80ull
14198  #define DCORE1_EDMA1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
14199  #define DCORE1_EDMA1_MSTR_IF_CORE_LBW_SECTION 0x1000
14200  #define mmDCORE1_EDMA1_MSTR_IF_SPECIAL_BASE 0x43DCE80ull
14201  #define DCORE1_EDMA1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
14202  #define DCORE1_EDMA1_MSTR_IF_SPECIAL_SECTION 0x3180
14203  #define mmDCORE1_DEC0_CMD_BASE 0x43E0000ull
14204  #define DCORE1_DEC0_CMD_MAX_OFFSET 0x1100
14205  #define DCORE1_DEC0_CMD_SECTION 0x1000
14206  #define mmDCORE1_DEC0_VSI_BASE 0x43E1000ull
14207  #define DCORE1_DEC0_VSI_MAX_OFFSET 0x6FC0
14208  #define DCORE1_DEC0_VSI_SECTION 0x1000
14209  #define mmDCORE1_DEC0_L2C_BASE 0x43E2000ull
14210  #define DCORE1_DEC0_L2C_MAX_OFFSET 0x39C0
14211  #define DCORE1_DEC0_L2C_SECTION 0x1000
14212  #define mmDCORE1_VDEC0_BRDG_CTRL_BASE 0x43E3000ull
14213  #define DCORE1_VDEC0_BRDG_CTRL_MAX_OFFSET 0x1000
14214  #define DCORE1_VDEC0_BRDG_CTRL_SECTION 0x8000
14215  #define mmDCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x43E3800ull
14216  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
14217  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
14218  #define mmDCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x43E3900ull
14219  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
14220  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
14221  #define mmDCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x43E3A00ull
14222  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
14223  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
14224  #define mmDCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x43E3B00ull
14225  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
14226  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
14227  #define mmDCORE1_VDEC0_BRDG_CTRL_AXUSER_DEC_BASE 0x43E3C00ull
14228  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
14229  #define DCORE1_VDEC0_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
14230  #define mmDCORE1_VDEC0_BRDG_CTRL_SPECIAL_BASE 0x43E3E80ull
14231  #define DCORE1_VDEC0_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
14232  #define DCORE1_VDEC0_BRDG_CTRL_SPECIAL_SECTION 0x1800
14233  #define mmDCORE1_VDEC0_CTRL_BASE 0x43E4000ull
14234  #define DCORE1_VDEC0_CTRL_MAX_OFFSET 0x1000
14235  #define DCORE1_VDEC0_CTRL_SECTION 0xE800
14236  #define mmDCORE1_VDEC0_CTRL_SPECIAL_BASE 0x43E4E80ull
14237  #define DCORE1_VDEC0_CTRL_SPECIAL_MAX_OFFSET 0x1800
14238  #define DCORE1_VDEC0_CTRL_SPECIAL_SECTION 0x1800
14239  #define mmDCORE1_VDEC0_MSTR_IF_RR_SHRD_HBW_BASE 0x43E5000ull
14240  #define DCORE1_VDEC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14241  #define DCORE1_VDEC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14242  #define mmDCORE1_VDEC0_MSTR_IF_RR_PRVT_HBW_BASE 0x43E5200ull
14243  #define DCORE1_VDEC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14244  #define DCORE1_VDEC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14245  #define mmDCORE1_VDEC0_MSTR_IF_RR_SHRD_LBW_BASE 0x43E5400ull
14246  #define DCORE1_VDEC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
14247  #define DCORE1_VDEC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
14248  #define mmDCORE1_VDEC0_MSTR_IF_RR_PRVT_LBW_BASE 0x43E5600ull
14249  #define DCORE1_VDEC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
14250  #define DCORE1_VDEC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
14251  #define mmDCORE1_VDEC0_MSTR_IF_E2E_CRDT_BASE 0x43E5800ull
14252  #define DCORE1_VDEC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
14253  #define DCORE1_VDEC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
14254  #define mmDCORE1_VDEC0_MSTR_IF_AXUSER_BASE 0x43E5A80ull
14255  #define DCORE1_VDEC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
14256  #define DCORE1_VDEC0_MSTR_IF_AXUSER_SECTION 0x8000
14257  #define mmDCORE1_VDEC0_MSTR_IF_DBG_HBW_BASE 0x43E5B00ull
14258  #define DCORE1_VDEC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
14259  #define DCORE1_VDEC0_MSTR_IF_DBG_HBW_SECTION 0x8000
14260  #define mmDCORE1_VDEC0_MSTR_IF_DBG_LBW_BASE 0x43E5B80ull
14261  #define DCORE1_VDEC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
14262  #define DCORE1_VDEC0_MSTR_IF_DBG_LBW_SECTION 0x8000
14263  #define mmDCORE1_VDEC0_MSTR_IF_CORE_HBW_BASE 0x43E5C00ull
14264  #define DCORE1_VDEC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
14265  #define DCORE1_VDEC0_MSTR_IF_CORE_HBW_SECTION 0x1800
14266  #define mmDCORE1_VDEC0_MSTR_IF_CORE_LBW_BASE 0x43E5D80ull
14267  #define DCORE1_VDEC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
14268  #define DCORE1_VDEC0_MSTR_IF_CORE_LBW_SECTION 0x1000
14269  #define mmDCORE1_VDEC0_MSTR_IF_SPECIAL_BASE 0x43E5E80ull
14270  #define DCORE1_VDEC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
14271  #define DCORE1_VDEC0_MSTR_IF_SPECIAL_SECTION 0xA180
14272  #define mmDCORE1_DEC1_CMD_BASE 0x43F0000ull
14273  #define DCORE1_DEC1_CMD_MAX_OFFSET 0x1100
14274  #define DCORE1_DEC1_CMD_SECTION 0x1000
14275  #define mmDCORE1_DEC1_VSI_BASE 0x43F1000ull
14276  #define DCORE1_DEC1_VSI_MAX_OFFSET 0x6FC0
14277  #define DCORE1_DEC1_VSI_SECTION 0x1000
14278  #define mmDCORE1_DEC1_L2C_BASE 0x43F2000ull
14279  #define DCORE1_DEC1_L2C_MAX_OFFSET 0x39C0
14280  #define DCORE1_DEC1_L2C_SECTION 0x1000
14281  #define mmDCORE1_VDEC1_BRDG_CTRL_BASE 0x43F3000ull
14282  #define DCORE1_VDEC1_BRDG_CTRL_MAX_OFFSET 0x1000
14283  #define DCORE1_VDEC1_BRDG_CTRL_SECTION 0x8000
14284  #define mmDCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x43F3800ull
14285  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
14286  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
14287  #define mmDCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x43F3900ull
14288  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
14289  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
14290  #define mmDCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x43F3A00ull
14291  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
14292  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
14293  #define mmDCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x43F3B00ull
14294  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
14295  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
14296  #define mmDCORE1_VDEC1_BRDG_CTRL_AXUSER_DEC_BASE 0x43F3C00ull
14297  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
14298  #define DCORE1_VDEC1_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
14299  #define mmDCORE1_VDEC1_BRDG_CTRL_SPECIAL_BASE 0x43F3E80ull
14300  #define DCORE1_VDEC1_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
14301  #define DCORE1_VDEC1_BRDG_CTRL_SPECIAL_SECTION 0x1800
14302  #define mmDCORE1_VDEC1_CTRL_BASE 0x43F4000ull
14303  #define DCORE1_VDEC1_CTRL_MAX_OFFSET 0x1000
14304  #define DCORE1_VDEC1_CTRL_SECTION 0xE800
14305  #define mmDCORE1_VDEC1_CTRL_SPECIAL_BASE 0x43F4E80ull
14306  #define DCORE1_VDEC1_CTRL_SPECIAL_MAX_OFFSET 0x1800
14307  #define DCORE1_VDEC1_CTRL_SPECIAL_SECTION 0x1800
14308  #define mmDCORE1_VDEC1_MSTR_IF_RR_SHRD_HBW_BASE 0x43F5000ull
14309  #define DCORE1_VDEC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14310  #define DCORE1_VDEC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14311  #define mmDCORE1_VDEC1_MSTR_IF_RR_PRVT_HBW_BASE 0x43F5200ull
14312  #define DCORE1_VDEC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14313  #define DCORE1_VDEC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14314  #define mmDCORE1_VDEC1_MSTR_IF_RR_SHRD_LBW_BASE 0x43F5400ull
14315  #define DCORE1_VDEC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
14316  #define DCORE1_VDEC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
14317  #define mmDCORE1_VDEC1_MSTR_IF_RR_PRVT_LBW_BASE 0x43F5600ull
14318  #define DCORE1_VDEC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
14319  #define DCORE1_VDEC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
14320  #define mmDCORE1_VDEC1_MSTR_IF_E2E_CRDT_BASE 0x43F5800ull
14321  #define DCORE1_VDEC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
14322  #define DCORE1_VDEC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
14323  #define mmDCORE1_VDEC1_MSTR_IF_AXUSER_BASE 0x43F5A80ull
14324  #define DCORE1_VDEC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
14325  #define DCORE1_VDEC1_MSTR_IF_AXUSER_SECTION 0x8000
14326  #define mmDCORE1_VDEC1_MSTR_IF_DBG_HBW_BASE 0x43F5B00ull
14327  #define DCORE1_VDEC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
14328  #define DCORE1_VDEC1_MSTR_IF_DBG_HBW_SECTION 0x8000
14329  #define mmDCORE1_VDEC1_MSTR_IF_DBG_LBW_BASE 0x43F5B80ull
14330  #define DCORE1_VDEC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
14331  #define DCORE1_VDEC1_MSTR_IF_DBG_LBW_SECTION 0x8000
14332  #define mmDCORE1_VDEC1_MSTR_IF_CORE_HBW_BASE 0x43F5C00ull
14333  #define DCORE1_VDEC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
14334  #define DCORE1_VDEC1_MSTR_IF_CORE_HBW_SECTION 0x1800
14335  #define mmDCORE1_VDEC1_MSTR_IF_CORE_LBW_BASE 0x43F5D80ull
14336  #define DCORE1_VDEC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
14337  #define DCORE1_VDEC1_MSTR_IF_CORE_LBW_SECTION 0x1000
14338  #define mmDCORE1_VDEC1_MSTR_IF_SPECIAL_BASE 0x43F5E80ull
14339  #define DCORE1_VDEC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
14340  #define DCORE1_VDEC1_MSTR_IF_SPECIAL_SECTION 0xA180
14341  #define mmDCORE2_TPC0_QM_DCCM_BASE 0x4400000ull
14342  #define DCORE2_TPC0_QM_DCCM_MAX_OFFSET 0x4000
14343  #define DCORE2_TPC0_QM_DCCM_SECTION 0x8000
14344  #define mmDCORE2_TPC0_QM_ARC_AUX_BASE 0x4408000ull
14345  #define DCORE2_TPC0_QM_ARC_AUX_MAX_OFFSET 0x1000
14346  #define DCORE2_TPC0_QM_ARC_AUX_SECTION 0xE800
14347  #define mmDCORE2_TPC0_QM_ARC_AUX_SPECIAL_BASE 0x4408E80ull
14348  #define DCORE2_TPC0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
14349  #define DCORE2_TPC0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
14350  #define mmDCORE2_TPC0_QM_BASE 0x440A000ull
14351  #define DCORE2_TPC0_QM_MAX_OFFSET 0x1000
14352  #define DCORE2_TPC0_QM_SECTION 0x9000
14353  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x440A900ull
14354  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
14355  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
14356  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x440A908ull
14357  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
14358  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
14359  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x440A910ull
14360  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
14361  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
14362  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x440A918ull
14363  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
14364  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
14365  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x440A920ull
14366  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
14367  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
14368  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x440A928ull
14369  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
14370  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
14371  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x440A930ull
14372  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
14373  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
14374  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x440A938ull
14375  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
14376  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
14377  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x440A940ull
14378  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
14379  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
14380  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x440A948ull
14381  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
14382  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
14383  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x440A950ull
14384  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
14385  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
14386  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x440A958ull
14387  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
14388  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
14389  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x440A960ull
14390  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
14391  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
14392  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x440A968ull
14393  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
14394  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
14395  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x440A970ull
14396  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
14397  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
14398  #define mmDCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x440A978ull
14399  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
14400  #define DCORE2_TPC0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
14401  #define mmDCORE2_TPC0_QM_AXUSER_SECURED_BASE 0x440AB00ull
14402  #define DCORE2_TPC0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
14403  #define DCORE2_TPC0_QM_AXUSER_SECURED_SECTION 0x8000
14404  #define mmDCORE2_TPC0_QM_AXUSER_NONSECURED_BASE 0x440AB80ull
14405  #define DCORE2_TPC0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
14406  #define DCORE2_TPC0_QM_AXUSER_NONSECURED_SECTION 0x8000
14407  #define mmDCORE2_TPC0_QM_DBG_HBW_BASE 0x440AC00ull
14408  #define DCORE2_TPC0_QM_DBG_HBW_MAX_OFFSET 0x5800
14409  #define DCORE2_TPC0_QM_DBG_HBW_SECTION 0x8000
14410  #define mmDCORE2_TPC0_QM_DBG_LBW_BASE 0x440AC80ull
14411  #define DCORE2_TPC0_QM_DBG_LBW_MAX_OFFSET 0x5800
14412  #define DCORE2_TPC0_QM_DBG_LBW_SECTION 0x1000
14413  #define mmDCORE2_TPC0_QM_CGM_BASE 0x440AD80ull
14414  #define DCORE2_TPC0_QM_CGM_MAX_OFFSET 0xC000
14415  #define DCORE2_TPC0_QM_CGM_SECTION 0x1000
14416  #define mmDCORE2_TPC0_QM_SPECIAL_BASE 0x440AE80ull
14417  #define DCORE2_TPC0_QM_SPECIAL_MAX_OFFSET 0x1800
14418  #define DCORE2_TPC0_QM_SPECIAL_SECTION 0x1800
14419  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_0_BASE 0x440B000ull
14420  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
14421  #define DCORE2_TPC0_QM_SPECIAL_SECTION 0x1800
14422  #define mmDCORE2_TPC0_CFG_BASE 0x440B000ull
14423  #define DCORE2_TPC0_CFG_MAX_OFFSET 0x1000
14424  #define DCORE2_TPC0_CFG_SECTION 0x5000
14425  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_1_BASE 0x440B050ull
14426  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
14427  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_1_SECTION 0x5000
14428  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_2_BASE 0x440B0A0ull
14429  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
14430  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_2_SECTION 0x5000
14431  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_3_BASE 0x440B0F0ull
14432  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
14433  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_3_SECTION 0x5000
14434  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_4_BASE 0x440B140ull
14435  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
14436  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_4_SECTION 0x5000
14437  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_5_BASE 0x440B190ull
14438  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
14439  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_5_SECTION 0x5000
14440  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_6_BASE 0x440B1E0ull
14441  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
14442  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_6_SECTION 0x5000
14443  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_7_BASE 0x440B230ull
14444  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
14445  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_7_SECTION 0x5000
14446  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_8_BASE 0x440B280ull
14447  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
14448  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_8_SECTION 0x5000
14449  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_9_BASE 0x440B2D0ull
14450  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
14451  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_9_SECTION 0x5000
14452  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_10_BASE 0x440B320ull
14453  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
14454  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_10_SECTION 0x5000
14455  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_11_BASE 0x440B370ull
14456  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
14457  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_11_SECTION 0x5000
14458  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_12_BASE 0x440B3C0ull
14459  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
14460  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_12_SECTION 0x5000
14461  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_13_BASE 0x440B410ull
14462  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
14463  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_13_SECTION 0x5000
14464  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_14_BASE 0x440B460ull
14465  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
14466  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_14_SECTION 0x5000
14467  #define mmDCORE2_TPC0_CFG_KERNEL_TENSOR_15_BASE 0x440B4B0ull
14468  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
14469  #define DCORE2_TPC0_CFG_KERNEL_TENSOR_15_SECTION 0x5000
14470  #define mmDCORE2_TPC0_CFG_KERNEL_SYNC_OBJECT_BASE 0x440B500ull
14471  #define DCORE2_TPC0_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
14472  #define DCORE2_TPC0_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
14473  #define mmDCORE2_TPC0_CFG_KERNEL_BASE 0x440B508ull
14474  #define DCORE2_TPC0_CFG_KERNEL_MAX_OFFSET 0xD400
14475  #define DCORE2_TPC0_CFG_KERNEL_SECTION 0xD400
14476  #define mmDCORE2_TPC0_CFG_QM_TENSOR_0_BASE 0x440B5DCull
14477  #define DCORE2_TPC0_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
14478  #define DCORE2_TPC0_CFG_QM_TENSOR_0_SECTION 0x5000
14479  #define mmDCORE2_TPC0_CFG_QM_TENSOR_1_BASE 0x440B62Cull
14480  #define DCORE2_TPC0_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
14481  #define DCORE2_TPC0_CFG_QM_TENSOR_1_SECTION 0x5000
14482  #define mmDCORE2_TPC0_CFG_QM_TENSOR_2_BASE 0x440B67Cull
14483  #define DCORE2_TPC0_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
14484  #define DCORE2_TPC0_CFG_QM_TENSOR_2_SECTION 0x5000
14485  #define mmDCORE2_TPC0_CFG_QM_TENSOR_3_BASE 0x440B6CCull
14486  #define DCORE2_TPC0_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
14487  #define DCORE2_TPC0_CFG_QM_TENSOR_3_SECTION 0x5000
14488  #define mmDCORE2_TPC0_CFG_QM_TENSOR_4_BASE 0x440B71Cull
14489  #define DCORE2_TPC0_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
14490  #define DCORE2_TPC0_CFG_QM_TENSOR_4_SECTION 0x5000
14491  #define mmDCORE2_TPC0_CFG_QM_TENSOR_5_BASE 0x440B76Cull
14492  #define DCORE2_TPC0_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
14493  #define DCORE2_TPC0_CFG_QM_TENSOR_5_SECTION 0x5000
14494  #define mmDCORE2_TPC0_CFG_QM_TENSOR_6_BASE 0x440B7BCull
14495  #define DCORE2_TPC0_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
14496  #define DCORE2_TPC0_CFG_QM_TENSOR_6_SECTION 0x5000
14497  #define mmDCORE2_TPC0_CFG_QM_TENSOR_7_BASE 0x440B80Cull
14498  #define DCORE2_TPC0_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
14499  #define DCORE2_TPC0_CFG_QM_TENSOR_7_SECTION 0x5000
14500  #define mmDCORE2_TPC0_CFG_QM_TENSOR_8_BASE 0x440B85Cull
14501  #define DCORE2_TPC0_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
14502  #define DCORE2_TPC0_CFG_QM_TENSOR_8_SECTION 0x5000
14503  #define mmDCORE2_TPC0_CFG_QM_TENSOR_9_BASE 0x440B8ACull
14504  #define DCORE2_TPC0_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
14505  #define DCORE2_TPC0_CFG_QM_TENSOR_9_SECTION 0x5000
14506  #define mmDCORE2_TPC0_CFG_QM_TENSOR_10_BASE 0x440B8FCull
14507  #define DCORE2_TPC0_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
14508  #define DCORE2_TPC0_CFG_QM_TENSOR_10_SECTION 0x5000
14509  #define mmDCORE2_TPC0_CFG_QM_TENSOR_11_BASE 0x440B94Cull
14510  #define DCORE2_TPC0_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
14511  #define DCORE2_TPC0_CFG_QM_TENSOR_11_SECTION 0x5000
14512  #define mmDCORE2_TPC0_CFG_QM_TENSOR_12_BASE 0x440B99Cull
14513  #define DCORE2_TPC0_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
14514  #define DCORE2_TPC0_CFG_QM_TENSOR_12_SECTION 0x5000
14515  #define mmDCORE2_TPC0_CFG_QM_TENSOR_13_BASE 0x440B9ECull
14516  #define DCORE2_TPC0_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
14517  #define DCORE2_TPC0_CFG_QM_TENSOR_13_SECTION 0x5000
14518  #define mmDCORE2_TPC0_CFG_QM_TENSOR_14_BASE 0x440BA3Cull
14519  #define DCORE2_TPC0_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
14520  #define DCORE2_TPC0_CFG_QM_TENSOR_14_SECTION 0x5000
14521  #define mmDCORE2_TPC0_CFG_QM_TENSOR_15_BASE 0x440BA8Cull
14522  #define DCORE2_TPC0_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
14523  #define DCORE2_TPC0_CFG_QM_TENSOR_15_SECTION 0x5000
14524  #define mmDCORE2_TPC0_CFG_QM_SYNC_OBJECT_BASE 0x440BADCull
14525  #define DCORE2_TPC0_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
14526  #define DCORE2_TPC0_CFG_QM_SYNC_OBJECT_SECTION 0x8000
14527  #define mmDCORE2_TPC0_CFG_QM_BASE 0x440BAE4ull
14528  #define DCORE2_TPC0_CFG_QM_MAX_OFFSET 0xD400
14529  #define DCORE2_TPC0_CFG_QM_SECTION 0x31C0
14530  #define mmDCORE2_TPC0_CFG_AXUSER_BASE 0x440BE00ull
14531  #define DCORE2_TPC0_CFG_AXUSER_MAX_OFFSET 0x5000
14532  #define DCORE2_TPC0_CFG_AXUSER_SECTION 0x8000
14533  #define mmDCORE2_TPC0_CFG_SPECIAL_BASE 0x440BE80ull
14534  #define DCORE2_TPC0_CFG_SPECIAL_MAX_OFFSET 0x1800
14535  #define DCORE2_TPC0_CFG_SPECIAL_SECTION 0x1800
14536  #define mmDCORE2_TPC0_MSTR_IF_RR_SHRD_HBW_BASE 0x440C000ull
14537  #define DCORE2_TPC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14538  #define DCORE2_TPC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14539  #define mmDCORE2_TPC0_MSTR_IF_RR_PRVT_HBW_BASE 0x440C200ull
14540  #define DCORE2_TPC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14541  #define DCORE2_TPC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14542  #define mmDCORE2_TPC0_MSTR_IF_RR_SHRD_LBW_BASE 0x440C400ull
14543  #define DCORE2_TPC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
14544  #define DCORE2_TPC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
14545  #define mmDCORE2_TPC0_MSTR_IF_RR_PRVT_LBW_BASE 0x440C600ull
14546  #define DCORE2_TPC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
14547  #define DCORE2_TPC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
14548  #define mmDCORE2_TPC0_MSTR_IF_E2E_CRDT_BASE 0x440C800ull
14549  #define DCORE2_TPC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
14550  #define DCORE2_TPC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
14551  #define mmDCORE2_TPC0_MSTR_IF_AXUSER_BASE 0x440CA80ull
14552  #define DCORE2_TPC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
14553  #define DCORE2_TPC0_MSTR_IF_AXUSER_SECTION 0x8000
14554  #define mmDCORE2_TPC0_MSTR_IF_DBG_HBW_BASE 0x440CB00ull
14555  #define DCORE2_TPC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
14556  #define DCORE2_TPC0_MSTR_IF_DBG_HBW_SECTION 0x8000
14557  #define mmDCORE2_TPC0_MSTR_IF_DBG_LBW_BASE 0x440CB80ull
14558  #define DCORE2_TPC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
14559  #define DCORE2_TPC0_MSTR_IF_DBG_LBW_SECTION 0x8000
14560  #define mmDCORE2_TPC0_MSTR_IF_CORE_HBW_BASE 0x440CC00ull
14561  #define DCORE2_TPC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
14562  #define DCORE2_TPC0_MSTR_IF_CORE_HBW_SECTION 0x1800
14563  #define mmDCORE2_TPC0_MSTR_IF_CORE_LBW_BASE 0x440CD80ull
14564  #define DCORE2_TPC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
14565  #define DCORE2_TPC0_MSTR_IF_CORE_LBW_SECTION 0x1000
14566  #define mmDCORE2_TPC0_MSTR_IF_SPECIAL_BASE 0x440CE80ull
14567  #define DCORE2_TPC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
14568  #define DCORE2_TPC0_MSTR_IF_SPECIAL_SECTION 0x3180
14569  #define mmDCORE2_TPC1_QM_DCCM_BASE 0x4410000ull
14570  #define DCORE2_TPC1_QM_DCCM_MAX_OFFSET 0x4000
14571  #define DCORE2_TPC1_QM_DCCM_SECTION 0x8000
14572  #define mmDCORE2_TPC1_QM_ARC_AUX_BASE 0x4418000ull
14573  #define DCORE2_TPC1_QM_ARC_AUX_MAX_OFFSET 0x1000
14574  #define DCORE2_TPC1_QM_ARC_AUX_SECTION 0xE800
14575  #define mmDCORE2_TPC1_QM_ARC_AUX_SPECIAL_BASE 0x4418E80ull
14576  #define DCORE2_TPC1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
14577  #define DCORE2_TPC1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
14578  #define mmDCORE2_TPC1_QM_BASE 0x441A000ull
14579  #define DCORE2_TPC1_QM_MAX_OFFSET 0x1000
14580  #define DCORE2_TPC1_QM_SECTION 0x9000
14581  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x441A900ull
14582  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
14583  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
14584  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x441A908ull
14585  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
14586  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
14587  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x441A910ull
14588  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
14589  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
14590  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x441A918ull
14591  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
14592  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
14593  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x441A920ull
14594  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
14595  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
14596  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x441A928ull
14597  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
14598  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
14599  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x441A930ull
14600  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
14601  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
14602  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x441A938ull
14603  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
14604  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
14605  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x441A940ull
14606  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
14607  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
14608  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x441A948ull
14609  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
14610  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
14611  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x441A950ull
14612  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
14613  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
14614  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x441A958ull
14615  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
14616  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
14617  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x441A960ull
14618  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
14619  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
14620  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x441A968ull
14621  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
14622  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
14623  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x441A970ull
14624  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
14625  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
14626  #define mmDCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x441A978ull
14627  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
14628  #define DCORE2_TPC1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
14629  #define mmDCORE2_TPC1_QM_AXUSER_SECURED_BASE 0x441AB00ull
14630  #define DCORE2_TPC1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
14631  #define DCORE2_TPC1_QM_AXUSER_SECURED_SECTION 0x8000
14632  #define mmDCORE2_TPC1_QM_AXUSER_NONSECURED_BASE 0x441AB80ull
14633  #define DCORE2_TPC1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
14634  #define DCORE2_TPC1_QM_AXUSER_NONSECURED_SECTION 0x8000
14635  #define mmDCORE2_TPC1_QM_DBG_HBW_BASE 0x441AC00ull
14636  #define DCORE2_TPC1_QM_DBG_HBW_MAX_OFFSET 0x5800
14637  #define DCORE2_TPC1_QM_DBG_HBW_SECTION 0x8000
14638  #define mmDCORE2_TPC1_QM_DBG_LBW_BASE 0x441AC80ull
14639  #define DCORE2_TPC1_QM_DBG_LBW_MAX_OFFSET 0x5800
14640  #define DCORE2_TPC1_QM_DBG_LBW_SECTION 0x1000
14641  #define mmDCORE2_TPC1_QM_CGM_BASE 0x441AD80ull
14642  #define DCORE2_TPC1_QM_CGM_MAX_OFFSET 0xC000
14643  #define DCORE2_TPC1_QM_CGM_SECTION 0x1000
14644  #define mmDCORE2_TPC1_QM_SPECIAL_BASE 0x441AE80ull
14645  #define DCORE2_TPC1_QM_SPECIAL_MAX_OFFSET 0x1800
14646  #define DCORE2_TPC1_QM_SPECIAL_SECTION 0x1800
14647  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_0_BASE 0x441B000ull
14648  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
14649  #define DCORE2_TPC1_QM_SPECIAL_SECTION 0x1800
14650  #define mmDCORE2_TPC1_CFG_BASE 0x441B000ull
14651  #define DCORE2_TPC1_CFG_MAX_OFFSET 0x1000
14652  #define DCORE2_TPC1_CFG_SECTION 0x5000
14653  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_1_BASE 0x441B050ull
14654  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
14655  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_1_SECTION 0x5000
14656  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_2_BASE 0x441B0A0ull
14657  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
14658  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_2_SECTION 0x5000
14659  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_3_BASE 0x441B0F0ull
14660  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
14661  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_3_SECTION 0x5000
14662  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_4_BASE 0x441B140ull
14663  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
14664  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_4_SECTION 0x5000
14665  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_5_BASE 0x441B190ull
14666  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
14667  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_5_SECTION 0x5000
14668  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_6_BASE 0x441B1E0ull
14669  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
14670  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_6_SECTION 0x5000
14671  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_7_BASE 0x441B230ull
14672  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
14673  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_7_SECTION 0x5000
14674  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_8_BASE 0x441B280ull
14675  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
14676  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_8_SECTION 0x5000
14677  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_9_BASE 0x441B2D0ull
14678  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
14679  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_9_SECTION 0x5000
14680  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_10_BASE 0x441B320ull
14681  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
14682  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_10_SECTION 0x5000
14683  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_11_BASE 0x441B370ull
14684  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
14685  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_11_SECTION 0x5000
14686  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_12_BASE 0x441B3C0ull
14687  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
14688  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_12_SECTION 0x5000
14689  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_13_BASE 0x441B410ull
14690  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
14691  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_13_SECTION 0x5000
14692  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_14_BASE 0x441B460ull
14693  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
14694  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_14_SECTION 0x5000
14695  #define mmDCORE2_TPC1_CFG_KERNEL_TENSOR_15_BASE 0x441B4B0ull
14696  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
14697  #define DCORE2_TPC1_CFG_KERNEL_TENSOR_15_SECTION 0x5000
14698  #define mmDCORE2_TPC1_CFG_KERNEL_SYNC_OBJECT_BASE 0x441B500ull
14699  #define DCORE2_TPC1_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
14700  #define DCORE2_TPC1_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
14701  #define mmDCORE2_TPC1_CFG_KERNEL_BASE 0x441B508ull
14702  #define DCORE2_TPC1_CFG_KERNEL_MAX_OFFSET 0xD400
14703  #define DCORE2_TPC1_CFG_KERNEL_SECTION 0xD400
14704  #define mmDCORE2_TPC1_CFG_QM_TENSOR_0_BASE 0x441B5DCull
14705  #define DCORE2_TPC1_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
14706  #define DCORE2_TPC1_CFG_QM_TENSOR_0_SECTION 0x5000
14707  #define mmDCORE2_TPC1_CFG_QM_TENSOR_1_BASE 0x441B62Cull
14708  #define DCORE2_TPC1_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
14709  #define DCORE2_TPC1_CFG_QM_TENSOR_1_SECTION 0x5000
14710  #define mmDCORE2_TPC1_CFG_QM_TENSOR_2_BASE 0x441B67Cull
14711  #define DCORE2_TPC1_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
14712  #define DCORE2_TPC1_CFG_QM_TENSOR_2_SECTION 0x5000
14713  #define mmDCORE2_TPC1_CFG_QM_TENSOR_3_BASE 0x441B6CCull
14714  #define DCORE2_TPC1_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
14715  #define DCORE2_TPC1_CFG_QM_TENSOR_3_SECTION 0x5000
14716  #define mmDCORE2_TPC1_CFG_QM_TENSOR_4_BASE 0x441B71Cull
14717  #define DCORE2_TPC1_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
14718  #define DCORE2_TPC1_CFG_QM_TENSOR_4_SECTION 0x5000
14719  #define mmDCORE2_TPC1_CFG_QM_TENSOR_5_BASE 0x441B76Cull
14720  #define DCORE2_TPC1_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
14721  #define DCORE2_TPC1_CFG_QM_TENSOR_5_SECTION 0x5000
14722  #define mmDCORE2_TPC1_CFG_QM_TENSOR_6_BASE 0x441B7BCull
14723  #define DCORE2_TPC1_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
14724  #define DCORE2_TPC1_CFG_QM_TENSOR_6_SECTION 0x5000
14725  #define mmDCORE2_TPC1_CFG_QM_TENSOR_7_BASE 0x441B80Cull
14726  #define DCORE2_TPC1_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
14727  #define DCORE2_TPC1_CFG_QM_TENSOR_7_SECTION 0x5000
14728  #define mmDCORE2_TPC1_CFG_QM_TENSOR_8_BASE 0x441B85Cull
14729  #define DCORE2_TPC1_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
14730  #define DCORE2_TPC1_CFG_QM_TENSOR_8_SECTION 0x5000
14731  #define mmDCORE2_TPC1_CFG_QM_TENSOR_9_BASE 0x441B8ACull
14732  #define DCORE2_TPC1_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
14733  #define DCORE2_TPC1_CFG_QM_TENSOR_9_SECTION 0x5000
14734  #define mmDCORE2_TPC1_CFG_QM_TENSOR_10_BASE 0x441B8FCull
14735  #define DCORE2_TPC1_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
14736  #define DCORE2_TPC1_CFG_QM_TENSOR_10_SECTION 0x5000
14737  #define mmDCORE2_TPC1_CFG_QM_TENSOR_11_BASE 0x441B94Cull
14738  #define DCORE2_TPC1_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
14739  #define DCORE2_TPC1_CFG_QM_TENSOR_11_SECTION 0x5000
14740  #define mmDCORE2_TPC1_CFG_QM_TENSOR_12_BASE 0x441B99Cull
14741  #define DCORE2_TPC1_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
14742  #define DCORE2_TPC1_CFG_QM_TENSOR_12_SECTION 0x5000
14743  #define mmDCORE2_TPC1_CFG_QM_TENSOR_13_BASE 0x441B9ECull
14744  #define DCORE2_TPC1_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
14745  #define DCORE2_TPC1_CFG_QM_TENSOR_13_SECTION 0x5000
14746  #define mmDCORE2_TPC1_CFG_QM_TENSOR_14_BASE 0x441BA3Cull
14747  #define DCORE2_TPC1_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
14748  #define DCORE2_TPC1_CFG_QM_TENSOR_14_SECTION 0x5000
14749  #define mmDCORE2_TPC1_CFG_QM_TENSOR_15_BASE 0x441BA8Cull
14750  #define DCORE2_TPC1_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
14751  #define DCORE2_TPC1_CFG_QM_TENSOR_15_SECTION 0x5000
14752  #define mmDCORE2_TPC1_CFG_QM_SYNC_OBJECT_BASE 0x441BADCull
14753  #define DCORE2_TPC1_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
14754  #define DCORE2_TPC1_CFG_QM_SYNC_OBJECT_SECTION 0x8000
14755  #define mmDCORE2_TPC1_CFG_QM_BASE 0x441BAE4ull
14756  #define DCORE2_TPC1_CFG_QM_MAX_OFFSET 0xD400
14757  #define DCORE2_TPC1_CFG_QM_SECTION 0x31C0
14758  #define mmDCORE2_TPC1_CFG_AXUSER_BASE 0x441BE00ull
14759  #define DCORE2_TPC1_CFG_AXUSER_MAX_OFFSET 0x5000
14760  #define DCORE2_TPC1_CFG_AXUSER_SECTION 0x8000
14761  #define mmDCORE2_TPC1_CFG_SPECIAL_BASE 0x441BE80ull
14762  #define DCORE2_TPC1_CFG_SPECIAL_MAX_OFFSET 0x1800
14763  #define DCORE2_TPC1_CFG_SPECIAL_SECTION 0x1800
14764  #define mmDCORE2_TPC1_MSTR_IF_RR_SHRD_HBW_BASE 0x441C000ull
14765  #define DCORE2_TPC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14766  #define DCORE2_TPC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14767  #define mmDCORE2_TPC1_MSTR_IF_RR_PRVT_HBW_BASE 0x441C200ull
14768  #define DCORE2_TPC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14769  #define DCORE2_TPC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14770  #define mmDCORE2_TPC1_MSTR_IF_RR_SHRD_LBW_BASE 0x441C400ull
14771  #define DCORE2_TPC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
14772  #define DCORE2_TPC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
14773  #define mmDCORE2_TPC1_MSTR_IF_RR_PRVT_LBW_BASE 0x441C600ull
14774  #define DCORE2_TPC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
14775  #define DCORE2_TPC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
14776  #define mmDCORE2_TPC1_MSTR_IF_E2E_CRDT_BASE 0x441C800ull
14777  #define DCORE2_TPC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
14778  #define DCORE2_TPC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
14779  #define mmDCORE2_TPC1_MSTR_IF_AXUSER_BASE 0x441CA80ull
14780  #define DCORE2_TPC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
14781  #define DCORE2_TPC1_MSTR_IF_AXUSER_SECTION 0x8000
14782  #define mmDCORE2_TPC1_MSTR_IF_DBG_HBW_BASE 0x441CB00ull
14783  #define DCORE2_TPC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
14784  #define DCORE2_TPC1_MSTR_IF_DBG_HBW_SECTION 0x8000
14785  #define mmDCORE2_TPC1_MSTR_IF_DBG_LBW_BASE 0x441CB80ull
14786  #define DCORE2_TPC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
14787  #define DCORE2_TPC1_MSTR_IF_DBG_LBW_SECTION 0x8000
14788  #define mmDCORE2_TPC1_MSTR_IF_CORE_HBW_BASE 0x441CC00ull
14789  #define DCORE2_TPC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
14790  #define DCORE2_TPC1_MSTR_IF_CORE_HBW_SECTION 0x1800
14791  #define mmDCORE2_TPC1_MSTR_IF_CORE_LBW_BASE 0x441CD80ull
14792  #define DCORE2_TPC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
14793  #define DCORE2_TPC1_MSTR_IF_CORE_LBW_SECTION 0x1000
14794  #define mmDCORE2_TPC1_MSTR_IF_SPECIAL_BASE 0x441CE80ull
14795  #define DCORE2_TPC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
14796  #define DCORE2_TPC1_MSTR_IF_SPECIAL_SECTION 0x3180
14797  #define mmDCORE2_TPC2_QM_DCCM_BASE 0x4420000ull
14798  #define DCORE2_TPC2_QM_DCCM_MAX_OFFSET 0x4000
14799  #define DCORE2_TPC2_QM_DCCM_SECTION 0x8000
14800  #define mmDCORE2_TPC2_QM_ARC_AUX_BASE 0x4428000ull
14801  #define DCORE2_TPC2_QM_ARC_AUX_MAX_OFFSET 0x1000
14802  #define DCORE2_TPC2_QM_ARC_AUX_SECTION 0xE800
14803  #define mmDCORE2_TPC2_QM_ARC_AUX_SPECIAL_BASE 0x4428E80ull
14804  #define DCORE2_TPC2_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
14805  #define DCORE2_TPC2_QM_ARC_AUX_SPECIAL_SECTION 0x1180
14806  #define mmDCORE2_TPC2_QM_BASE 0x442A000ull
14807  #define DCORE2_TPC2_QM_MAX_OFFSET 0x1000
14808  #define DCORE2_TPC2_QM_SECTION 0x9000
14809  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR0_BASE 0x442A900ull
14810  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
14811  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
14812  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR1_BASE 0x442A908ull
14813  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
14814  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
14815  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR2_BASE 0x442A910ull
14816  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
14817  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
14818  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR3_BASE 0x442A918ull
14819  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
14820  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
14821  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR4_BASE 0x442A920ull
14822  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
14823  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
14824  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR5_BASE 0x442A928ull
14825  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
14826  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
14827  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR6_BASE 0x442A930ull
14828  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
14829  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
14830  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR7_BASE 0x442A938ull
14831  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
14832  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
14833  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR8_BASE 0x442A940ull
14834  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
14835  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
14836  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR9_BASE 0x442A948ull
14837  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
14838  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
14839  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR10_BASE 0x442A950ull
14840  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
14841  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
14842  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR11_BASE 0x442A958ull
14843  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
14844  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
14845  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR12_BASE 0x442A960ull
14846  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
14847  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
14848  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR13_BASE 0x442A968ull
14849  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
14850  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
14851  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR14_BASE 0x442A970ull
14852  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
14853  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
14854  #define mmDCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR15_BASE 0x442A978ull
14855  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
14856  #define DCORE2_TPC2_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
14857  #define mmDCORE2_TPC2_QM_AXUSER_SECURED_BASE 0x442AB00ull
14858  #define DCORE2_TPC2_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
14859  #define DCORE2_TPC2_QM_AXUSER_SECURED_SECTION 0x8000
14860  #define mmDCORE2_TPC2_QM_AXUSER_NONSECURED_BASE 0x442AB80ull
14861  #define DCORE2_TPC2_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
14862  #define DCORE2_TPC2_QM_AXUSER_NONSECURED_SECTION 0x8000
14863  #define mmDCORE2_TPC2_QM_DBG_HBW_BASE 0x442AC00ull
14864  #define DCORE2_TPC2_QM_DBG_HBW_MAX_OFFSET 0x5800
14865  #define DCORE2_TPC2_QM_DBG_HBW_SECTION 0x8000
14866  #define mmDCORE2_TPC2_QM_DBG_LBW_BASE 0x442AC80ull
14867  #define DCORE2_TPC2_QM_DBG_LBW_MAX_OFFSET 0x5800
14868  #define DCORE2_TPC2_QM_DBG_LBW_SECTION 0x1000
14869  #define mmDCORE2_TPC2_QM_CGM_BASE 0x442AD80ull
14870  #define DCORE2_TPC2_QM_CGM_MAX_OFFSET 0xC000
14871  #define DCORE2_TPC2_QM_CGM_SECTION 0x1000
14872  #define mmDCORE2_TPC2_QM_SPECIAL_BASE 0x442AE80ull
14873  #define DCORE2_TPC2_QM_SPECIAL_MAX_OFFSET 0x1800
14874  #define DCORE2_TPC2_QM_SPECIAL_SECTION 0x1800
14875  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_0_BASE 0x442B000ull
14876  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
14877  #define DCORE2_TPC2_QM_SPECIAL_SECTION 0x1800
14878  #define mmDCORE2_TPC2_CFG_BASE 0x442B000ull
14879  #define DCORE2_TPC2_CFG_MAX_OFFSET 0x1000
14880  #define DCORE2_TPC2_CFG_SECTION 0x5000
14881  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_1_BASE 0x442B050ull
14882  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
14883  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_1_SECTION 0x5000
14884  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_2_BASE 0x442B0A0ull
14885  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
14886  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_2_SECTION 0x5000
14887  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_3_BASE 0x442B0F0ull
14888  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
14889  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_3_SECTION 0x5000
14890  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_4_BASE 0x442B140ull
14891  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
14892  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_4_SECTION 0x5000
14893  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_5_BASE 0x442B190ull
14894  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
14895  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_5_SECTION 0x5000
14896  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_6_BASE 0x442B1E0ull
14897  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
14898  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_6_SECTION 0x5000
14899  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_7_BASE 0x442B230ull
14900  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
14901  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_7_SECTION 0x5000
14902  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_8_BASE 0x442B280ull
14903  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
14904  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_8_SECTION 0x5000
14905  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_9_BASE 0x442B2D0ull
14906  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
14907  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_9_SECTION 0x5000
14908  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_10_BASE 0x442B320ull
14909  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
14910  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_10_SECTION 0x5000
14911  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_11_BASE 0x442B370ull
14912  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
14913  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_11_SECTION 0x5000
14914  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_12_BASE 0x442B3C0ull
14915  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
14916  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_12_SECTION 0x5000
14917  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_13_BASE 0x442B410ull
14918  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
14919  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_13_SECTION 0x5000
14920  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_14_BASE 0x442B460ull
14921  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
14922  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_14_SECTION 0x5000
14923  #define mmDCORE2_TPC2_CFG_KERNEL_TENSOR_15_BASE 0x442B4B0ull
14924  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
14925  #define DCORE2_TPC2_CFG_KERNEL_TENSOR_15_SECTION 0x5000
14926  #define mmDCORE2_TPC2_CFG_KERNEL_SYNC_OBJECT_BASE 0x442B500ull
14927  #define DCORE2_TPC2_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
14928  #define DCORE2_TPC2_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
14929  #define mmDCORE2_TPC2_CFG_KERNEL_BASE 0x442B508ull
14930  #define DCORE2_TPC2_CFG_KERNEL_MAX_OFFSET 0xD400
14931  #define DCORE2_TPC2_CFG_KERNEL_SECTION 0xD400
14932  #define mmDCORE2_TPC2_CFG_QM_TENSOR_0_BASE 0x442B5DCull
14933  #define DCORE2_TPC2_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
14934  #define DCORE2_TPC2_CFG_QM_TENSOR_0_SECTION 0x5000
14935  #define mmDCORE2_TPC2_CFG_QM_TENSOR_1_BASE 0x442B62Cull
14936  #define DCORE2_TPC2_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
14937  #define DCORE2_TPC2_CFG_QM_TENSOR_1_SECTION 0x5000
14938  #define mmDCORE2_TPC2_CFG_QM_TENSOR_2_BASE 0x442B67Cull
14939  #define DCORE2_TPC2_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
14940  #define DCORE2_TPC2_CFG_QM_TENSOR_2_SECTION 0x5000
14941  #define mmDCORE2_TPC2_CFG_QM_TENSOR_3_BASE 0x442B6CCull
14942  #define DCORE2_TPC2_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
14943  #define DCORE2_TPC2_CFG_QM_TENSOR_3_SECTION 0x5000
14944  #define mmDCORE2_TPC2_CFG_QM_TENSOR_4_BASE 0x442B71Cull
14945  #define DCORE2_TPC2_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
14946  #define DCORE2_TPC2_CFG_QM_TENSOR_4_SECTION 0x5000
14947  #define mmDCORE2_TPC2_CFG_QM_TENSOR_5_BASE 0x442B76Cull
14948  #define DCORE2_TPC2_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
14949  #define DCORE2_TPC2_CFG_QM_TENSOR_5_SECTION 0x5000
14950  #define mmDCORE2_TPC2_CFG_QM_TENSOR_6_BASE 0x442B7BCull
14951  #define DCORE2_TPC2_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
14952  #define DCORE2_TPC2_CFG_QM_TENSOR_6_SECTION 0x5000
14953  #define mmDCORE2_TPC2_CFG_QM_TENSOR_7_BASE 0x442B80Cull
14954  #define DCORE2_TPC2_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
14955  #define DCORE2_TPC2_CFG_QM_TENSOR_7_SECTION 0x5000
14956  #define mmDCORE2_TPC2_CFG_QM_TENSOR_8_BASE 0x442B85Cull
14957  #define DCORE2_TPC2_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
14958  #define DCORE2_TPC2_CFG_QM_TENSOR_8_SECTION 0x5000
14959  #define mmDCORE2_TPC2_CFG_QM_TENSOR_9_BASE 0x442B8ACull
14960  #define DCORE2_TPC2_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
14961  #define DCORE2_TPC2_CFG_QM_TENSOR_9_SECTION 0x5000
14962  #define mmDCORE2_TPC2_CFG_QM_TENSOR_10_BASE 0x442B8FCull
14963  #define DCORE2_TPC2_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
14964  #define DCORE2_TPC2_CFG_QM_TENSOR_10_SECTION 0x5000
14965  #define mmDCORE2_TPC2_CFG_QM_TENSOR_11_BASE 0x442B94Cull
14966  #define DCORE2_TPC2_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
14967  #define DCORE2_TPC2_CFG_QM_TENSOR_11_SECTION 0x5000
14968  #define mmDCORE2_TPC2_CFG_QM_TENSOR_12_BASE 0x442B99Cull
14969  #define DCORE2_TPC2_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
14970  #define DCORE2_TPC2_CFG_QM_TENSOR_12_SECTION 0x5000
14971  #define mmDCORE2_TPC2_CFG_QM_TENSOR_13_BASE 0x442B9ECull
14972  #define DCORE2_TPC2_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
14973  #define DCORE2_TPC2_CFG_QM_TENSOR_13_SECTION 0x5000
14974  #define mmDCORE2_TPC2_CFG_QM_TENSOR_14_BASE 0x442BA3Cull
14975  #define DCORE2_TPC2_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
14976  #define DCORE2_TPC2_CFG_QM_TENSOR_14_SECTION 0x5000
14977  #define mmDCORE2_TPC2_CFG_QM_TENSOR_15_BASE 0x442BA8Cull
14978  #define DCORE2_TPC2_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
14979  #define DCORE2_TPC2_CFG_QM_TENSOR_15_SECTION 0x5000
14980  #define mmDCORE2_TPC2_CFG_QM_SYNC_OBJECT_BASE 0x442BADCull
14981  #define DCORE2_TPC2_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
14982  #define DCORE2_TPC2_CFG_QM_SYNC_OBJECT_SECTION 0x8000
14983  #define mmDCORE2_TPC2_CFG_QM_BASE 0x442BAE4ull
14984  #define DCORE2_TPC2_CFG_QM_MAX_OFFSET 0xD400
14985  #define DCORE2_TPC2_CFG_QM_SECTION 0x31C0
14986  #define mmDCORE2_TPC2_CFG_AXUSER_BASE 0x442BE00ull
14987  #define DCORE2_TPC2_CFG_AXUSER_MAX_OFFSET 0x5000
14988  #define DCORE2_TPC2_CFG_AXUSER_SECTION 0x8000
14989  #define mmDCORE2_TPC2_CFG_SPECIAL_BASE 0x442BE80ull
14990  #define DCORE2_TPC2_CFG_SPECIAL_MAX_OFFSET 0x1800
14991  #define DCORE2_TPC2_CFG_SPECIAL_SECTION 0x1800
14992  #define mmDCORE2_TPC2_MSTR_IF_RR_SHRD_HBW_BASE 0x442C000ull
14993  #define DCORE2_TPC2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
14994  #define DCORE2_TPC2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
14995  #define mmDCORE2_TPC2_MSTR_IF_RR_PRVT_HBW_BASE 0x442C200ull
14996  #define DCORE2_TPC2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
14997  #define DCORE2_TPC2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
14998  #define mmDCORE2_TPC2_MSTR_IF_RR_SHRD_LBW_BASE 0x442C400ull
14999  #define DCORE2_TPC2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15000  #define DCORE2_TPC2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15001  #define mmDCORE2_TPC2_MSTR_IF_RR_PRVT_LBW_BASE 0x442C600ull
15002  #define DCORE2_TPC2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15003  #define DCORE2_TPC2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15004  #define mmDCORE2_TPC2_MSTR_IF_E2E_CRDT_BASE 0x442C800ull
15005  #define DCORE2_TPC2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15006  #define DCORE2_TPC2_MSTR_IF_E2E_CRDT_SECTION 0x2800
15007  #define mmDCORE2_TPC2_MSTR_IF_AXUSER_BASE 0x442CA80ull
15008  #define DCORE2_TPC2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15009  #define DCORE2_TPC2_MSTR_IF_AXUSER_SECTION 0x8000
15010  #define mmDCORE2_TPC2_MSTR_IF_DBG_HBW_BASE 0x442CB00ull
15011  #define DCORE2_TPC2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15012  #define DCORE2_TPC2_MSTR_IF_DBG_HBW_SECTION 0x8000
15013  #define mmDCORE2_TPC2_MSTR_IF_DBG_LBW_BASE 0x442CB80ull
15014  #define DCORE2_TPC2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15015  #define DCORE2_TPC2_MSTR_IF_DBG_LBW_SECTION 0x8000
15016  #define mmDCORE2_TPC2_MSTR_IF_CORE_HBW_BASE 0x442CC00ull
15017  #define DCORE2_TPC2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15018  #define DCORE2_TPC2_MSTR_IF_CORE_HBW_SECTION 0x1800
15019  #define mmDCORE2_TPC2_MSTR_IF_CORE_LBW_BASE 0x442CD80ull
15020  #define DCORE2_TPC2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15021  #define DCORE2_TPC2_MSTR_IF_CORE_LBW_SECTION 0x1000
15022  #define mmDCORE2_TPC2_MSTR_IF_SPECIAL_BASE 0x442CE80ull
15023  #define DCORE2_TPC2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15024  #define DCORE2_TPC2_MSTR_IF_SPECIAL_SECTION 0x3180
15025  #define mmDCORE2_TPC3_QM_DCCM_BASE 0x4430000ull
15026  #define DCORE2_TPC3_QM_DCCM_MAX_OFFSET 0x4000
15027  #define DCORE2_TPC3_QM_DCCM_SECTION 0x8000
15028  #define mmDCORE2_TPC3_QM_ARC_AUX_BASE 0x4438000ull
15029  #define DCORE2_TPC3_QM_ARC_AUX_MAX_OFFSET 0x1000
15030  #define DCORE2_TPC3_QM_ARC_AUX_SECTION 0xE800
15031  #define mmDCORE2_TPC3_QM_ARC_AUX_SPECIAL_BASE 0x4438E80ull
15032  #define DCORE2_TPC3_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
15033  #define DCORE2_TPC3_QM_ARC_AUX_SPECIAL_SECTION 0x1180
15034  #define mmDCORE2_TPC3_QM_BASE 0x443A000ull
15035  #define DCORE2_TPC3_QM_MAX_OFFSET 0x1000
15036  #define DCORE2_TPC3_QM_SECTION 0x9000
15037  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR0_BASE 0x443A900ull
15038  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
15039  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
15040  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR1_BASE 0x443A908ull
15041  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
15042  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
15043  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR2_BASE 0x443A910ull
15044  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
15045  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
15046  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR3_BASE 0x443A918ull
15047  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
15048  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
15049  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR4_BASE 0x443A920ull
15050  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
15051  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
15052  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR5_BASE 0x443A928ull
15053  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
15054  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
15055  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR6_BASE 0x443A930ull
15056  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
15057  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
15058  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR7_BASE 0x443A938ull
15059  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
15060  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
15061  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR8_BASE 0x443A940ull
15062  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
15063  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
15064  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR9_BASE 0x443A948ull
15065  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
15066  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
15067  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR10_BASE 0x443A950ull
15068  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
15069  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
15070  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR11_BASE 0x443A958ull
15071  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
15072  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
15073  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR12_BASE 0x443A960ull
15074  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
15075  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
15076  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR13_BASE 0x443A968ull
15077  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
15078  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
15079  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR14_BASE 0x443A970ull
15080  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
15081  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
15082  #define mmDCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR15_BASE 0x443A978ull
15083  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
15084  #define DCORE2_TPC3_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
15085  #define mmDCORE2_TPC3_QM_AXUSER_SECURED_BASE 0x443AB00ull
15086  #define DCORE2_TPC3_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
15087  #define DCORE2_TPC3_QM_AXUSER_SECURED_SECTION 0x8000
15088  #define mmDCORE2_TPC3_QM_AXUSER_NONSECURED_BASE 0x443AB80ull
15089  #define DCORE2_TPC3_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
15090  #define DCORE2_TPC3_QM_AXUSER_NONSECURED_SECTION 0x8000
15091  #define mmDCORE2_TPC3_QM_DBG_HBW_BASE 0x443AC00ull
15092  #define DCORE2_TPC3_QM_DBG_HBW_MAX_OFFSET 0x5800
15093  #define DCORE2_TPC3_QM_DBG_HBW_SECTION 0x8000
15094  #define mmDCORE2_TPC3_QM_DBG_LBW_BASE 0x443AC80ull
15095  #define DCORE2_TPC3_QM_DBG_LBW_MAX_OFFSET 0x5800
15096  #define DCORE2_TPC3_QM_DBG_LBW_SECTION 0x1000
15097  #define mmDCORE2_TPC3_QM_CGM_BASE 0x443AD80ull
15098  #define DCORE2_TPC3_QM_CGM_MAX_OFFSET 0xC000
15099  #define DCORE2_TPC3_QM_CGM_SECTION 0x1000
15100  #define mmDCORE2_TPC3_QM_SPECIAL_BASE 0x443AE80ull
15101  #define DCORE2_TPC3_QM_SPECIAL_MAX_OFFSET 0x1800
15102  #define DCORE2_TPC3_QM_SPECIAL_SECTION 0x1800
15103  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_0_BASE 0x443B000ull
15104  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
15105  #define DCORE2_TPC3_QM_SPECIAL_SECTION 0x1800
15106  #define mmDCORE2_TPC3_CFG_BASE 0x443B000ull
15107  #define DCORE2_TPC3_CFG_MAX_OFFSET 0x1000
15108  #define DCORE2_TPC3_CFG_SECTION 0x5000
15109  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_1_BASE 0x443B050ull
15110  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
15111  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_1_SECTION 0x5000
15112  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_2_BASE 0x443B0A0ull
15113  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
15114  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_2_SECTION 0x5000
15115  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_3_BASE 0x443B0F0ull
15116  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
15117  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_3_SECTION 0x5000
15118  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_4_BASE 0x443B140ull
15119  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
15120  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_4_SECTION 0x5000
15121  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_5_BASE 0x443B190ull
15122  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
15123  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_5_SECTION 0x5000
15124  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_6_BASE 0x443B1E0ull
15125  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
15126  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_6_SECTION 0x5000
15127  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_7_BASE 0x443B230ull
15128  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
15129  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_7_SECTION 0x5000
15130  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_8_BASE 0x443B280ull
15131  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
15132  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_8_SECTION 0x5000
15133  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_9_BASE 0x443B2D0ull
15134  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
15135  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_9_SECTION 0x5000
15136  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_10_BASE 0x443B320ull
15137  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
15138  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_10_SECTION 0x5000
15139  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_11_BASE 0x443B370ull
15140  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
15141  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_11_SECTION 0x5000
15142  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_12_BASE 0x443B3C0ull
15143  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
15144  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_12_SECTION 0x5000
15145  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_13_BASE 0x443B410ull
15146  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
15147  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_13_SECTION 0x5000
15148  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_14_BASE 0x443B460ull
15149  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
15150  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_14_SECTION 0x5000
15151  #define mmDCORE2_TPC3_CFG_KERNEL_TENSOR_15_BASE 0x443B4B0ull
15152  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
15153  #define DCORE2_TPC3_CFG_KERNEL_TENSOR_15_SECTION 0x5000
15154  #define mmDCORE2_TPC3_CFG_KERNEL_SYNC_OBJECT_BASE 0x443B500ull
15155  #define DCORE2_TPC3_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
15156  #define DCORE2_TPC3_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
15157  #define mmDCORE2_TPC3_CFG_KERNEL_BASE 0x443B508ull
15158  #define DCORE2_TPC3_CFG_KERNEL_MAX_OFFSET 0xD400
15159  #define DCORE2_TPC3_CFG_KERNEL_SECTION 0xD400
15160  #define mmDCORE2_TPC3_CFG_QM_TENSOR_0_BASE 0x443B5DCull
15161  #define DCORE2_TPC3_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
15162  #define DCORE2_TPC3_CFG_QM_TENSOR_0_SECTION 0x5000
15163  #define mmDCORE2_TPC3_CFG_QM_TENSOR_1_BASE 0x443B62Cull
15164  #define DCORE2_TPC3_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
15165  #define DCORE2_TPC3_CFG_QM_TENSOR_1_SECTION 0x5000
15166  #define mmDCORE2_TPC3_CFG_QM_TENSOR_2_BASE 0x443B67Cull
15167  #define DCORE2_TPC3_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
15168  #define DCORE2_TPC3_CFG_QM_TENSOR_2_SECTION 0x5000
15169  #define mmDCORE2_TPC3_CFG_QM_TENSOR_3_BASE 0x443B6CCull
15170  #define DCORE2_TPC3_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
15171  #define DCORE2_TPC3_CFG_QM_TENSOR_3_SECTION 0x5000
15172  #define mmDCORE2_TPC3_CFG_QM_TENSOR_4_BASE 0x443B71Cull
15173  #define DCORE2_TPC3_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
15174  #define DCORE2_TPC3_CFG_QM_TENSOR_4_SECTION 0x5000
15175  #define mmDCORE2_TPC3_CFG_QM_TENSOR_5_BASE 0x443B76Cull
15176  #define DCORE2_TPC3_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
15177  #define DCORE2_TPC3_CFG_QM_TENSOR_5_SECTION 0x5000
15178  #define mmDCORE2_TPC3_CFG_QM_TENSOR_6_BASE 0x443B7BCull
15179  #define DCORE2_TPC3_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
15180  #define DCORE2_TPC3_CFG_QM_TENSOR_6_SECTION 0x5000
15181  #define mmDCORE2_TPC3_CFG_QM_TENSOR_7_BASE 0x443B80Cull
15182  #define DCORE2_TPC3_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
15183  #define DCORE2_TPC3_CFG_QM_TENSOR_7_SECTION 0x5000
15184  #define mmDCORE2_TPC3_CFG_QM_TENSOR_8_BASE 0x443B85Cull
15185  #define DCORE2_TPC3_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
15186  #define DCORE2_TPC3_CFG_QM_TENSOR_8_SECTION 0x5000
15187  #define mmDCORE2_TPC3_CFG_QM_TENSOR_9_BASE 0x443B8ACull
15188  #define DCORE2_TPC3_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
15189  #define DCORE2_TPC3_CFG_QM_TENSOR_9_SECTION 0x5000
15190  #define mmDCORE2_TPC3_CFG_QM_TENSOR_10_BASE 0x443B8FCull
15191  #define DCORE2_TPC3_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
15192  #define DCORE2_TPC3_CFG_QM_TENSOR_10_SECTION 0x5000
15193  #define mmDCORE2_TPC3_CFG_QM_TENSOR_11_BASE 0x443B94Cull
15194  #define DCORE2_TPC3_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
15195  #define DCORE2_TPC3_CFG_QM_TENSOR_11_SECTION 0x5000
15196  #define mmDCORE2_TPC3_CFG_QM_TENSOR_12_BASE 0x443B99Cull
15197  #define DCORE2_TPC3_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
15198  #define DCORE2_TPC3_CFG_QM_TENSOR_12_SECTION 0x5000
15199  #define mmDCORE2_TPC3_CFG_QM_TENSOR_13_BASE 0x443B9ECull
15200  #define DCORE2_TPC3_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
15201  #define DCORE2_TPC3_CFG_QM_TENSOR_13_SECTION 0x5000
15202  #define mmDCORE2_TPC3_CFG_QM_TENSOR_14_BASE 0x443BA3Cull
15203  #define DCORE2_TPC3_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
15204  #define DCORE2_TPC3_CFG_QM_TENSOR_14_SECTION 0x5000
15205  #define mmDCORE2_TPC3_CFG_QM_TENSOR_15_BASE 0x443BA8Cull
15206  #define DCORE2_TPC3_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
15207  #define DCORE2_TPC3_CFG_QM_TENSOR_15_SECTION 0x5000
15208  #define mmDCORE2_TPC3_CFG_QM_SYNC_OBJECT_BASE 0x443BADCull
15209  #define DCORE2_TPC3_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
15210  #define DCORE2_TPC3_CFG_QM_SYNC_OBJECT_SECTION 0x8000
15211  #define mmDCORE2_TPC3_CFG_QM_BASE 0x443BAE4ull
15212  #define DCORE2_TPC3_CFG_QM_MAX_OFFSET 0xD400
15213  #define DCORE2_TPC3_CFG_QM_SECTION 0x31C0
15214  #define mmDCORE2_TPC3_CFG_AXUSER_BASE 0x443BE00ull
15215  #define DCORE2_TPC3_CFG_AXUSER_MAX_OFFSET 0x5000
15216  #define DCORE2_TPC3_CFG_AXUSER_SECTION 0x8000
15217  #define mmDCORE2_TPC3_CFG_SPECIAL_BASE 0x443BE80ull
15218  #define DCORE2_TPC3_CFG_SPECIAL_MAX_OFFSET 0x1800
15219  #define DCORE2_TPC3_CFG_SPECIAL_SECTION 0x1800
15220  #define mmDCORE2_TPC3_MSTR_IF_RR_SHRD_HBW_BASE 0x443C000ull
15221  #define DCORE2_TPC3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15222  #define DCORE2_TPC3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15223  #define mmDCORE2_TPC3_MSTR_IF_RR_PRVT_HBW_BASE 0x443C200ull
15224  #define DCORE2_TPC3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15225  #define DCORE2_TPC3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15226  #define mmDCORE2_TPC3_MSTR_IF_RR_SHRD_LBW_BASE 0x443C400ull
15227  #define DCORE2_TPC3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15228  #define DCORE2_TPC3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15229  #define mmDCORE2_TPC3_MSTR_IF_RR_PRVT_LBW_BASE 0x443C600ull
15230  #define DCORE2_TPC3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15231  #define DCORE2_TPC3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15232  #define mmDCORE2_TPC3_MSTR_IF_E2E_CRDT_BASE 0x443C800ull
15233  #define DCORE2_TPC3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15234  #define DCORE2_TPC3_MSTR_IF_E2E_CRDT_SECTION 0x2800
15235  #define mmDCORE2_TPC3_MSTR_IF_AXUSER_BASE 0x443CA80ull
15236  #define DCORE2_TPC3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15237  #define DCORE2_TPC3_MSTR_IF_AXUSER_SECTION 0x8000
15238  #define mmDCORE2_TPC3_MSTR_IF_DBG_HBW_BASE 0x443CB00ull
15239  #define DCORE2_TPC3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15240  #define DCORE2_TPC3_MSTR_IF_DBG_HBW_SECTION 0x8000
15241  #define mmDCORE2_TPC3_MSTR_IF_DBG_LBW_BASE 0x443CB80ull
15242  #define DCORE2_TPC3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15243  #define DCORE2_TPC3_MSTR_IF_DBG_LBW_SECTION 0x8000
15244  #define mmDCORE2_TPC3_MSTR_IF_CORE_HBW_BASE 0x443CC00ull
15245  #define DCORE2_TPC3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15246  #define DCORE2_TPC3_MSTR_IF_CORE_HBW_SECTION 0x1800
15247  #define mmDCORE2_TPC3_MSTR_IF_CORE_LBW_BASE 0x443CD80ull
15248  #define DCORE2_TPC3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15249  #define DCORE2_TPC3_MSTR_IF_CORE_LBW_SECTION 0x1000
15250  #define mmDCORE2_TPC3_MSTR_IF_SPECIAL_BASE 0x443CE80ull
15251  #define DCORE2_TPC3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15252  #define DCORE2_TPC3_MSTR_IF_SPECIAL_SECTION 0x3180
15253  #define mmDCORE2_TPC4_QM_DCCM_BASE 0x4440000ull
15254  #define DCORE2_TPC4_QM_DCCM_MAX_OFFSET 0x4000
15255  #define DCORE2_TPC4_QM_DCCM_SECTION 0x8000
15256  #define mmDCORE2_TPC4_QM_ARC_AUX_BASE 0x4448000ull
15257  #define DCORE2_TPC4_QM_ARC_AUX_MAX_OFFSET 0x1000
15258  #define DCORE2_TPC4_QM_ARC_AUX_SECTION 0xE800
15259  #define mmDCORE2_TPC4_QM_ARC_AUX_SPECIAL_BASE 0x4448E80ull
15260  #define DCORE2_TPC4_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
15261  #define DCORE2_TPC4_QM_ARC_AUX_SPECIAL_SECTION 0x1180
15262  #define mmDCORE2_TPC4_QM_BASE 0x444A000ull
15263  #define DCORE2_TPC4_QM_MAX_OFFSET 0x1000
15264  #define DCORE2_TPC4_QM_SECTION 0x9000
15265  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR0_BASE 0x444A900ull
15266  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
15267  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
15268  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR1_BASE 0x444A908ull
15269  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
15270  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
15271  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR2_BASE 0x444A910ull
15272  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
15273  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
15274  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR3_BASE 0x444A918ull
15275  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
15276  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
15277  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR4_BASE 0x444A920ull
15278  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
15279  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
15280  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR5_BASE 0x444A928ull
15281  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
15282  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
15283  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR6_BASE 0x444A930ull
15284  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
15285  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
15286  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR7_BASE 0x444A938ull
15287  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
15288  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
15289  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR8_BASE 0x444A940ull
15290  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
15291  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
15292  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR9_BASE 0x444A948ull
15293  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
15294  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
15295  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR10_BASE 0x444A950ull
15296  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
15297  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
15298  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR11_BASE 0x444A958ull
15299  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
15300  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
15301  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR12_BASE 0x444A960ull
15302  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
15303  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
15304  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR13_BASE 0x444A968ull
15305  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
15306  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
15307  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR14_BASE 0x444A970ull
15308  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
15309  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
15310  #define mmDCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR15_BASE 0x444A978ull
15311  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
15312  #define DCORE2_TPC4_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
15313  #define mmDCORE2_TPC4_QM_AXUSER_SECURED_BASE 0x444AB00ull
15314  #define DCORE2_TPC4_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
15315  #define DCORE2_TPC4_QM_AXUSER_SECURED_SECTION 0x8000
15316  #define mmDCORE2_TPC4_QM_AXUSER_NONSECURED_BASE 0x444AB80ull
15317  #define DCORE2_TPC4_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
15318  #define DCORE2_TPC4_QM_AXUSER_NONSECURED_SECTION 0x8000
15319  #define mmDCORE2_TPC4_QM_DBG_HBW_BASE 0x444AC00ull
15320  #define DCORE2_TPC4_QM_DBG_HBW_MAX_OFFSET 0x5800
15321  #define DCORE2_TPC4_QM_DBG_HBW_SECTION 0x8000
15322  #define mmDCORE2_TPC4_QM_DBG_LBW_BASE 0x444AC80ull
15323  #define DCORE2_TPC4_QM_DBG_LBW_MAX_OFFSET 0x5800
15324  #define DCORE2_TPC4_QM_DBG_LBW_SECTION 0x1000
15325  #define mmDCORE2_TPC4_QM_CGM_BASE 0x444AD80ull
15326  #define DCORE2_TPC4_QM_CGM_MAX_OFFSET 0xC000
15327  #define DCORE2_TPC4_QM_CGM_SECTION 0x1000
15328  #define mmDCORE2_TPC4_QM_SPECIAL_BASE 0x444AE80ull
15329  #define DCORE2_TPC4_QM_SPECIAL_MAX_OFFSET 0x1800
15330  #define DCORE2_TPC4_QM_SPECIAL_SECTION 0x1800
15331  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_0_BASE 0x444B000ull
15332  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
15333  #define DCORE2_TPC4_QM_SPECIAL_SECTION 0x1800
15334  #define mmDCORE2_TPC4_CFG_BASE 0x444B000ull
15335  #define DCORE2_TPC4_CFG_MAX_OFFSET 0x1000
15336  #define DCORE2_TPC4_CFG_SECTION 0x5000
15337  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_1_BASE 0x444B050ull
15338  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
15339  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_1_SECTION 0x5000
15340  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_2_BASE 0x444B0A0ull
15341  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
15342  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_2_SECTION 0x5000
15343  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_3_BASE 0x444B0F0ull
15344  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
15345  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_3_SECTION 0x5000
15346  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_4_BASE 0x444B140ull
15347  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
15348  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_4_SECTION 0x5000
15349  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_5_BASE 0x444B190ull
15350  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
15351  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_5_SECTION 0x5000
15352  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_6_BASE 0x444B1E0ull
15353  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
15354  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_6_SECTION 0x5000
15355  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_7_BASE 0x444B230ull
15356  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
15357  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_7_SECTION 0x5000
15358  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_8_BASE 0x444B280ull
15359  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
15360  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_8_SECTION 0x5000
15361  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_9_BASE 0x444B2D0ull
15362  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
15363  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_9_SECTION 0x5000
15364  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_10_BASE 0x444B320ull
15365  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
15366  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_10_SECTION 0x5000
15367  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_11_BASE 0x444B370ull
15368  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
15369  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_11_SECTION 0x5000
15370  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_12_BASE 0x444B3C0ull
15371  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
15372  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_12_SECTION 0x5000
15373  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_13_BASE 0x444B410ull
15374  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
15375  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_13_SECTION 0x5000
15376  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_14_BASE 0x444B460ull
15377  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
15378  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_14_SECTION 0x5000
15379  #define mmDCORE2_TPC4_CFG_KERNEL_TENSOR_15_BASE 0x444B4B0ull
15380  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
15381  #define DCORE2_TPC4_CFG_KERNEL_TENSOR_15_SECTION 0x5000
15382  #define mmDCORE2_TPC4_CFG_KERNEL_SYNC_OBJECT_BASE 0x444B500ull
15383  #define DCORE2_TPC4_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
15384  #define DCORE2_TPC4_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
15385  #define mmDCORE2_TPC4_CFG_KERNEL_BASE 0x444B508ull
15386  #define DCORE2_TPC4_CFG_KERNEL_MAX_OFFSET 0xD400
15387  #define DCORE2_TPC4_CFG_KERNEL_SECTION 0xD400
15388  #define mmDCORE2_TPC4_CFG_QM_TENSOR_0_BASE 0x444B5DCull
15389  #define DCORE2_TPC4_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
15390  #define DCORE2_TPC4_CFG_QM_TENSOR_0_SECTION 0x5000
15391  #define mmDCORE2_TPC4_CFG_QM_TENSOR_1_BASE 0x444B62Cull
15392  #define DCORE2_TPC4_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
15393  #define DCORE2_TPC4_CFG_QM_TENSOR_1_SECTION 0x5000
15394  #define mmDCORE2_TPC4_CFG_QM_TENSOR_2_BASE 0x444B67Cull
15395  #define DCORE2_TPC4_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
15396  #define DCORE2_TPC4_CFG_QM_TENSOR_2_SECTION 0x5000
15397  #define mmDCORE2_TPC4_CFG_QM_TENSOR_3_BASE 0x444B6CCull
15398  #define DCORE2_TPC4_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
15399  #define DCORE2_TPC4_CFG_QM_TENSOR_3_SECTION 0x5000
15400  #define mmDCORE2_TPC4_CFG_QM_TENSOR_4_BASE 0x444B71Cull
15401  #define DCORE2_TPC4_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
15402  #define DCORE2_TPC4_CFG_QM_TENSOR_4_SECTION 0x5000
15403  #define mmDCORE2_TPC4_CFG_QM_TENSOR_5_BASE 0x444B76Cull
15404  #define DCORE2_TPC4_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
15405  #define DCORE2_TPC4_CFG_QM_TENSOR_5_SECTION 0x5000
15406  #define mmDCORE2_TPC4_CFG_QM_TENSOR_6_BASE 0x444B7BCull
15407  #define DCORE2_TPC4_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
15408  #define DCORE2_TPC4_CFG_QM_TENSOR_6_SECTION 0x5000
15409  #define mmDCORE2_TPC4_CFG_QM_TENSOR_7_BASE 0x444B80Cull
15410  #define DCORE2_TPC4_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
15411  #define DCORE2_TPC4_CFG_QM_TENSOR_7_SECTION 0x5000
15412  #define mmDCORE2_TPC4_CFG_QM_TENSOR_8_BASE 0x444B85Cull
15413  #define DCORE2_TPC4_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
15414  #define DCORE2_TPC4_CFG_QM_TENSOR_8_SECTION 0x5000
15415  #define mmDCORE2_TPC4_CFG_QM_TENSOR_9_BASE 0x444B8ACull
15416  #define DCORE2_TPC4_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
15417  #define DCORE2_TPC4_CFG_QM_TENSOR_9_SECTION 0x5000
15418  #define mmDCORE2_TPC4_CFG_QM_TENSOR_10_BASE 0x444B8FCull
15419  #define DCORE2_TPC4_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
15420  #define DCORE2_TPC4_CFG_QM_TENSOR_10_SECTION 0x5000
15421  #define mmDCORE2_TPC4_CFG_QM_TENSOR_11_BASE 0x444B94Cull
15422  #define DCORE2_TPC4_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
15423  #define DCORE2_TPC4_CFG_QM_TENSOR_11_SECTION 0x5000
15424  #define mmDCORE2_TPC4_CFG_QM_TENSOR_12_BASE 0x444B99Cull
15425  #define DCORE2_TPC4_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
15426  #define DCORE2_TPC4_CFG_QM_TENSOR_12_SECTION 0x5000
15427  #define mmDCORE2_TPC4_CFG_QM_TENSOR_13_BASE 0x444B9ECull
15428  #define DCORE2_TPC4_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
15429  #define DCORE2_TPC4_CFG_QM_TENSOR_13_SECTION 0x5000
15430  #define mmDCORE2_TPC4_CFG_QM_TENSOR_14_BASE 0x444BA3Cull
15431  #define DCORE2_TPC4_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
15432  #define DCORE2_TPC4_CFG_QM_TENSOR_14_SECTION 0x5000
15433  #define mmDCORE2_TPC4_CFG_QM_TENSOR_15_BASE 0x444BA8Cull
15434  #define DCORE2_TPC4_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
15435  #define DCORE2_TPC4_CFG_QM_TENSOR_15_SECTION 0x5000
15436  #define mmDCORE2_TPC4_CFG_QM_SYNC_OBJECT_BASE 0x444BADCull
15437  #define DCORE2_TPC4_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
15438  #define DCORE2_TPC4_CFG_QM_SYNC_OBJECT_SECTION 0x8000
15439  #define mmDCORE2_TPC4_CFG_QM_BASE 0x444BAE4ull
15440  #define DCORE2_TPC4_CFG_QM_MAX_OFFSET 0xD400
15441  #define DCORE2_TPC4_CFG_QM_SECTION 0x31C0
15442  #define mmDCORE2_TPC4_CFG_AXUSER_BASE 0x444BE00ull
15443  #define DCORE2_TPC4_CFG_AXUSER_MAX_OFFSET 0x5000
15444  #define DCORE2_TPC4_CFG_AXUSER_SECTION 0x8000
15445  #define mmDCORE2_TPC4_CFG_SPECIAL_BASE 0x444BE80ull
15446  #define DCORE2_TPC4_CFG_SPECIAL_MAX_OFFSET 0x1800
15447  #define DCORE2_TPC4_CFG_SPECIAL_SECTION 0x1800
15448  #define mmDCORE2_TPC4_MSTR_IF_RR_SHRD_HBW_BASE 0x444C000ull
15449  #define DCORE2_TPC4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15450  #define DCORE2_TPC4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15451  #define mmDCORE2_TPC4_MSTR_IF_RR_PRVT_HBW_BASE 0x444C200ull
15452  #define DCORE2_TPC4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15453  #define DCORE2_TPC4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15454  #define mmDCORE2_TPC4_MSTR_IF_RR_SHRD_LBW_BASE 0x444C400ull
15455  #define DCORE2_TPC4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15456  #define DCORE2_TPC4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15457  #define mmDCORE2_TPC4_MSTR_IF_RR_PRVT_LBW_BASE 0x444C600ull
15458  #define DCORE2_TPC4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15459  #define DCORE2_TPC4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15460  #define mmDCORE2_TPC4_MSTR_IF_E2E_CRDT_BASE 0x444C800ull
15461  #define DCORE2_TPC4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15462  #define DCORE2_TPC4_MSTR_IF_E2E_CRDT_SECTION 0x2800
15463  #define mmDCORE2_TPC4_MSTR_IF_AXUSER_BASE 0x444CA80ull
15464  #define DCORE2_TPC4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15465  #define DCORE2_TPC4_MSTR_IF_AXUSER_SECTION 0x8000
15466  #define mmDCORE2_TPC4_MSTR_IF_DBG_HBW_BASE 0x444CB00ull
15467  #define DCORE2_TPC4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15468  #define DCORE2_TPC4_MSTR_IF_DBG_HBW_SECTION 0x8000
15469  #define mmDCORE2_TPC4_MSTR_IF_DBG_LBW_BASE 0x444CB80ull
15470  #define DCORE2_TPC4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15471  #define DCORE2_TPC4_MSTR_IF_DBG_LBW_SECTION 0x8000
15472  #define mmDCORE2_TPC4_MSTR_IF_CORE_HBW_BASE 0x444CC00ull
15473  #define DCORE2_TPC4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15474  #define DCORE2_TPC4_MSTR_IF_CORE_HBW_SECTION 0x1800
15475  #define mmDCORE2_TPC4_MSTR_IF_CORE_LBW_BASE 0x444CD80ull
15476  #define DCORE2_TPC4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15477  #define DCORE2_TPC4_MSTR_IF_CORE_LBW_SECTION 0x1000
15478  #define mmDCORE2_TPC4_MSTR_IF_SPECIAL_BASE 0x444CE80ull
15479  #define DCORE2_TPC4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15480  #define DCORE2_TPC4_MSTR_IF_SPECIAL_SECTION 0x3180
15481  #define mmDCORE2_TPC5_QM_DCCM_BASE 0x4450000ull
15482  #define DCORE2_TPC5_QM_DCCM_MAX_OFFSET 0x4000
15483  #define DCORE2_TPC5_QM_DCCM_SECTION 0x8000
15484  #define mmDCORE2_TPC5_QM_ARC_AUX_BASE 0x4458000ull
15485  #define DCORE2_TPC5_QM_ARC_AUX_MAX_OFFSET 0x1000
15486  #define DCORE2_TPC5_QM_ARC_AUX_SECTION 0xE800
15487  #define mmDCORE2_TPC5_QM_ARC_AUX_SPECIAL_BASE 0x4458E80ull
15488  #define DCORE2_TPC5_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
15489  #define DCORE2_TPC5_QM_ARC_AUX_SPECIAL_SECTION 0x1180
15490  #define mmDCORE2_TPC5_QM_BASE 0x445A000ull
15491  #define DCORE2_TPC5_QM_MAX_OFFSET 0x1000
15492  #define DCORE2_TPC5_QM_SECTION 0x9000
15493  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR0_BASE 0x445A900ull
15494  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
15495  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
15496  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR1_BASE 0x445A908ull
15497  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
15498  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
15499  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR2_BASE 0x445A910ull
15500  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
15501  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
15502  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR3_BASE 0x445A918ull
15503  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
15504  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
15505  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR4_BASE 0x445A920ull
15506  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
15507  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
15508  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR5_BASE 0x445A928ull
15509  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
15510  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
15511  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR6_BASE 0x445A930ull
15512  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
15513  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
15514  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR7_BASE 0x445A938ull
15515  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
15516  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
15517  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR8_BASE 0x445A940ull
15518  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
15519  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
15520  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR9_BASE 0x445A948ull
15521  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
15522  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
15523  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR10_BASE 0x445A950ull
15524  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
15525  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
15526  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR11_BASE 0x445A958ull
15527  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
15528  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
15529  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR12_BASE 0x445A960ull
15530  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
15531  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
15532  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR13_BASE 0x445A968ull
15533  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
15534  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
15535  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR14_BASE 0x445A970ull
15536  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
15537  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
15538  #define mmDCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR15_BASE 0x445A978ull
15539  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
15540  #define DCORE2_TPC5_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
15541  #define mmDCORE2_TPC5_QM_AXUSER_SECURED_BASE 0x445AB00ull
15542  #define DCORE2_TPC5_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
15543  #define DCORE2_TPC5_QM_AXUSER_SECURED_SECTION 0x8000
15544  #define mmDCORE2_TPC5_QM_AXUSER_NONSECURED_BASE 0x445AB80ull
15545  #define DCORE2_TPC5_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
15546  #define DCORE2_TPC5_QM_AXUSER_NONSECURED_SECTION 0x8000
15547  #define mmDCORE2_TPC5_QM_DBG_HBW_BASE 0x445AC00ull
15548  #define DCORE2_TPC5_QM_DBG_HBW_MAX_OFFSET 0x5800
15549  #define DCORE2_TPC5_QM_DBG_HBW_SECTION 0x8000
15550  #define mmDCORE2_TPC5_QM_DBG_LBW_BASE 0x445AC80ull
15551  #define DCORE2_TPC5_QM_DBG_LBW_MAX_OFFSET 0x5800
15552  #define DCORE2_TPC5_QM_DBG_LBW_SECTION 0x1000
15553  #define mmDCORE2_TPC5_QM_CGM_BASE 0x445AD80ull
15554  #define DCORE2_TPC5_QM_CGM_MAX_OFFSET 0xC000
15555  #define DCORE2_TPC5_QM_CGM_SECTION 0x1000
15556  #define mmDCORE2_TPC5_QM_SPECIAL_BASE 0x445AE80ull
15557  #define DCORE2_TPC5_QM_SPECIAL_MAX_OFFSET 0x1800
15558  #define DCORE2_TPC5_QM_SPECIAL_SECTION 0x1800
15559  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_0_BASE 0x445B000ull
15560  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
15561  #define DCORE2_TPC5_QM_SPECIAL_SECTION 0x1800
15562  #define mmDCORE2_TPC5_CFG_BASE 0x445B000ull
15563  #define DCORE2_TPC5_CFG_MAX_OFFSET 0x1000
15564  #define DCORE2_TPC5_CFG_SECTION 0x5000
15565  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_1_BASE 0x445B050ull
15566  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
15567  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_1_SECTION 0x5000
15568  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_2_BASE 0x445B0A0ull
15569  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
15570  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_2_SECTION 0x5000
15571  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_3_BASE 0x445B0F0ull
15572  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
15573  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_3_SECTION 0x5000
15574  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_4_BASE 0x445B140ull
15575  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
15576  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_4_SECTION 0x5000
15577  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_5_BASE 0x445B190ull
15578  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
15579  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_5_SECTION 0x5000
15580  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_6_BASE 0x445B1E0ull
15581  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
15582  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_6_SECTION 0x5000
15583  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_7_BASE 0x445B230ull
15584  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
15585  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_7_SECTION 0x5000
15586  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_8_BASE 0x445B280ull
15587  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
15588  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_8_SECTION 0x5000
15589  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_9_BASE 0x445B2D0ull
15590  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
15591  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_9_SECTION 0x5000
15592  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_10_BASE 0x445B320ull
15593  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
15594  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_10_SECTION 0x5000
15595  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_11_BASE 0x445B370ull
15596  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
15597  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_11_SECTION 0x5000
15598  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_12_BASE 0x445B3C0ull
15599  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
15600  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_12_SECTION 0x5000
15601  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_13_BASE 0x445B410ull
15602  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
15603  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_13_SECTION 0x5000
15604  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_14_BASE 0x445B460ull
15605  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
15606  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_14_SECTION 0x5000
15607  #define mmDCORE2_TPC5_CFG_KERNEL_TENSOR_15_BASE 0x445B4B0ull
15608  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
15609  #define DCORE2_TPC5_CFG_KERNEL_TENSOR_15_SECTION 0x5000
15610  #define mmDCORE2_TPC5_CFG_KERNEL_SYNC_OBJECT_BASE 0x445B500ull
15611  #define DCORE2_TPC5_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
15612  #define DCORE2_TPC5_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
15613  #define mmDCORE2_TPC5_CFG_KERNEL_BASE 0x445B508ull
15614  #define DCORE2_TPC5_CFG_KERNEL_MAX_OFFSET 0xD400
15615  #define DCORE2_TPC5_CFG_KERNEL_SECTION 0xD400
15616  #define mmDCORE2_TPC5_CFG_QM_TENSOR_0_BASE 0x445B5DCull
15617  #define DCORE2_TPC5_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
15618  #define DCORE2_TPC5_CFG_QM_TENSOR_0_SECTION 0x5000
15619  #define mmDCORE2_TPC5_CFG_QM_TENSOR_1_BASE 0x445B62Cull
15620  #define DCORE2_TPC5_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
15621  #define DCORE2_TPC5_CFG_QM_TENSOR_1_SECTION 0x5000
15622  #define mmDCORE2_TPC5_CFG_QM_TENSOR_2_BASE 0x445B67Cull
15623  #define DCORE2_TPC5_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
15624  #define DCORE2_TPC5_CFG_QM_TENSOR_2_SECTION 0x5000
15625  #define mmDCORE2_TPC5_CFG_QM_TENSOR_3_BASE 0x445B6CCull
15626  #define DCORE2_TPC5_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
15627  #define DCORE2_TPC5_CFG_QM_TENSOR_3_SECTION 0x5000
15628  #define mmDCORE2_TPC5_CFG_QM_TENSOR_4_BASE 0x445B71Cull
15629  #define DCORE2_TPC5_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
15630  #define DCORE2_TPC5_CFG_QM_TENSOR_4_SECTION 0x5000
15631  #define mmDCORE2_TPC5_CFG_QM_TENSOR_5_BASE 0x445B76Cull
15632  #define DCORE2_TPC5_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
15633  #define DCORE2_TPC5_CFG_QM_TENSOR_5_SECTION 0x5000
15634  #define mmDCORE2_TPC5_CFG_QM_TENSOR_6_BASE 0x445B7BCull
15635  #define DCORE2_TPC5_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
15636  #define DCORE2_TPC5_CFG_QM_TENSOR_6_SECTION 0x5000
15637  #define mmDCORE2_TPC5_CFG_QM_TENSOR_7_BASE 0x445B80Cull
15638  #define DCORE2_TPC5_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
15639  #define DCORE2_TPC5_CFG_QM_TENSOR_7_SECTION 0x5000
15640  #define mmDCORE2_TPC5_CFG_QM_TENSOR_8_BASE 0x445B85Cull
15641  #define DCORE2_TPC5_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
15642  #define DCORE2_TPC5_CFG_QM_TENSOR_8_SECTION 0x5000
15643  #define mmDCORE2_TPC5_CFG_QM_TENSOR_9_BASE 0x445B8ACull
15644  #define DCORE2_TPC5_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
15645  #define DCORE2_TPC5_CFG_QM_TENSOR_9_SECTION 0x5000
15646  #define mmDCORE2_TPC5_CFG_QM_TENSOR_10_BASE 0x445B8FCull
15647  #define DCORE2_TPC5_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
15648  #define DCORE2_TPC5_CFG_QM_TENSOR_10_SECTION 0x5000
15649  #define mmDCORE2_TPC5_CFG_QM_TENSOR_11_BASE 0x445B94Cull
15650  #define DCORE2_TPC5_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
15651  #define DCORE2_TPC5_CFG_QM_TENSOR_11_SECTION 0x5000
15652  #define mmDCORE2_TPC5_CFG_QM_TENSOR_12_BASE 0x445B99Cull
15653  #define DCORE2_TPC5_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
15654  #define DCORE2_TPC5_CFG_QM_TENSOR_12_SECTION 0x5000
15655  #define mmDCORE2_TPC5_CFG_QM_TENSOR_13_BASE 0x445B9ECull
15656  #define DCORE2_TPC5_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
15657  #define DCORE2_TPC5_CFG_QM_TENSOR_13_SECTION 0x5000
15658  #define mmDCORE2_TPC5_CFG_QM_TENSOR_14_BASE 0x445BA3Cull
15659  #define DCORE2_TPC5_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
15660  #define DCORE2_TPC5_CFG_QM_TENSOR_14_SECTION 0x5000
15661  #define mmDCORE2_TPC5_CFG_QM_TENSOR_15_BASE 0x445BA8Cull
15662  #define DCORE2_TPC5_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
15663  #define DCORE2_TPC5_CFG_QM_TENSOR_15_SECTION 0x5000
15664  #define mmDCORE2_TPC5_CFG_QM_SYNC_OBJECT_BASE 0x445BADCull
15665  #define DCORE2_TPC5_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
15666  #define DCORE2_TPC5_CFG_QM_SYNC_OBJECT_SECTION 0x8000
15667  #define mmDCORE2_TPC5_CFG_QM_BASE 0x445BAE4ull
15668  #define DCORE2_TPC5_CFG_QM_MAX_OFFSET 0xD400
15669  #define DCORE2_TPC5_CFG_QM_SECTION 0x31C0
15670  #define mmDCORE2_TPC5_CFG_AXUSER_BASE 0x445BE00ull
15671  #define DCORE2_TPC5_CFG_AXUSER_MAX_OFFSET 0x5000
15672  #define DCORE2_TPC5_CFG_AXUSER_SECTION 0x8000
15673  #define mmDCORE2_TPC5_CFG_SPECIAL_BASE 0x445BE80ull
15674  #define DCORE2_TPC5_CFG_SPECIAL_MAX_OFFSET 0x1800
15675  #define DCORE2_TPC5_CFG_SPECIAL_SECTION 0x1800
15676  #define mmDCORE2_TPC5_MSTR_IF_RR_SHRD_HBW_BASE 0x445C000ull
15677  #define DCORE2_TPC5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15678  #define DCORE2_TPC5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15679  #define mmDCORE2_TPC5_MSTR_IF_RR_PRVT_HBW_BASE 0x445C200ull
15680  #define DCORE2_TPC5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15681  #define DCORE2_TPC5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15682  #define mmDCORE2_TPC5_MSTR_IF_RR_SHRD_LBW_BASE 0x445C400ull
15683  #define DCORE2_TPC5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15684  #define DCORE2_TPC5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15685  #define mmDCORE2_TPC5_MSTR_IF_RR_PRVT_LBW_BASE 0x445C600ull
15686  #define DCORE2_TPC5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15687  #define DCORE2_TPC5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15688  #define mmDCORE2_TPC5_MSTR_IF_E2E_CRDT_BASE 0x445C800ull
15689  #define DCORE2_TPC5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15690  #define DCORE2_TPC5_MSTR_IF_E2E_CRDT_SECTION 0x2800
15691  #define mmDCORE2_TPC5_MSTR_IF_AXUSER_BASE 0x445CA80ull
15692  #define DCORE2_TPC5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15693  #define DCORE2_TPC5_MSTR_IF_AXUSER_SECTION 0x8000
15694  #define mmDCORE2_TPC5_MSTR_IF_DBG_HBW_BASE 0x445CB00ull
15695  #define DCORE2_TPC5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15696  #define DCORE2_TPC5_MSTR_IF_DBG_HBW_SECTION 0x8000
15697  #define mmDCORE2_TPC5_MSTR_IF_DBG_LBW_BASE 0x445CB80ull
15698  #define DCORE2_TPC5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15699  #define DCORE2_TPC5_MSTR_IF_DBG_LBW_SECTION 0x8000
15700  #define mmDCORE2_TPC5_MSTR_IF_CORE_HBW_BASE 0x445CC00ull
15701  #define DCORE2_TPC5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15702  #define DCORE2_TPC5_MSTR_IF_CORE_HBW_SECTION 0x1800
15703  #define mmDCORE2_TPC5_MSTR_IF_CORE_LBW_BASE 0x445CD80ull
15704  #define DCORE2_TPC5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15705  #define DCORE2_TPC5_MSTR_IF_CORE_LBW_SECTION 0x1000
15706  #define mmDCORE2_TPC5_MSTR_IF_SPECIAL_BASE 0x445CE80ull
15707  #define DCORE2_TPC5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15708  #define DCORE2_TPC5_MSTR_IF_SPECIAL_SECTION 0x23180
15709  #define mmDCORE2_HMMU0_MMU_BASE 0x4480000ull
15710  #define DCORE2_HMMU0_MMU_MAX_OFFSET 0x1000
15711  #define DCORE2_HMMU0_MMU_SECTION 0xE800
15712  #define mmDCORE2_HMMU0_MMU_SPECIAL_BASE 0x4480E80ull
15713  #define DCORE2_HMMU0_MMU_SPECIAL_MAX_OFFSET 0x1800
15714  #define DCORE2_HMMU0_MMU_SPECIAL_SECTION 0x1800
15715  #define mmDCORE2_HMMU0_STLB_BASE 0x4481000ull
15716  #define DCORE2_HMMU0_STLB_MAX_OFFSET 0x1000
15717  #define DCORE2_HMMU0_STLB_SECTION 0xE800
15718  #define mmDCORE2_HMMU0_STLB_SPECIAL_BASE 0x4481E80ull
15719  #define DCORE2_HMMU0_STLB_SPECIAL_MAX_OFFSET 0x1800
15720  #define DCORE2_HMMU0_STLB_SPECIAL_SECTION 0x1180
15721  #define mmDCORE2_HMMU0_SCRAMB_OUT_BASE 0x4483000ull
15722  #define DCORE2_HMMU0_SCRAMB_OUT_MAX_OFFSET 0x1000
15723  #define DCORE2_HMMU0_SCRAMB_OUT_SECTION 0xE800
15724  #define mmDCORE2_HMMU0_SCRAMB_OUT_SPECIAL_BASE 0x4483E80ull
15725  #define DCORE2_HMMU0_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
15726  #define DCORE2_HMMU0_SCRAMB_OUT_SPECIAL_SECTION 0x1800
15727  #define mmDCORE2_HMMU0_MSTR_IF_RR_SHRD_HBW_BASE 0x4484000ull
15728  #define DCORE2_HMMU0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15729  #define DCORE2_HMMU0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15730  #define mmDCORE2_HMMU0_MSTR_IF_RR_PRVT_HBW_BASE 0x4484200ull
15731  #define DCORE2_HMMU0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15732  #define DCORE2_HMMU0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15733  #define mmDCORE2_HMMU0_MSTR_IF_RR_SHRD_LBW_BASE 0x4484400ull
15734  #define DCORE2_HMMU0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15735  #define DCORE2_HMMU0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15736  #define mmDCORE2_HMMU0_MSTR_IF_RR_PRVT_LBW_BASE 0x4484600ull
15737  #define DCORE2_HMMU0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15738  #define DCORE2_HMMU0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15739  #define mmDCORE2_HMMU0_MSTR_IF_E2E_CRDT_BASE 0x4484800ull
15740  #define DCORE2_HMMU0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15741  #define DCORE2_HMMU0_MSTR_IF_E2E_CRDT_SECTION 0x2800
15742  #define mmDCORE2_HMMU0_MSTR_IF_AXUSER_BASE 0x4484A80ull
15743  #define DCORE2_HMMU0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15744  #define DCORE2_HMMU0_MSTR_IF_AXUSER_SECTION 0x8000
15745  #define mmDCORE2_HMMU0_MSTR_IF_DBG_HBW_BASE 0x4484B00ull
15746  #define DCORE2_HMMU0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15747  #define DCORE2_HMMU0_MSTR_IF_DBG_HBW_SECTION 0x8000
15748  #define mmDCORE2_HMMU0_MSTR_IF_DBG_LBW_BASE 0x4484B80ull
15749  #define DCORE2_HMMU0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15750  #define DCORE2_HMMU0_MSTR_IF_DBG_LBW_SECTION 0x8000
15751  #define mmDCORE2_HMMU0_MSTR_IF_CORE_HBW_BASE 0x4484C00ull
15752  #define DCORE2_HMMU0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15753  #define DCORE2_HMMU0_MSTR_IF_CORE_HBW_SECTION 0x1800
15754  #define mmDCORE2_HMMU0_MSTR_IF_CORE_LBW_BASE 0x4484D80ull
15755  #define DCORE2_HMMU0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15756  #define DCORE2_HMMU0_MSTR_IF_CORE_LBW_SECTION 0x1000
15757  #define mmDCORE2_HMMU0_MSTR_IF_SPECIAL_BASE 0x4484E80ull
15758  #define DCORE2_HMMU0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15759  #define DCORE2_HMMU0_MSTR_IF_SPECIAL_SECTION 0xB180
15760  #define mmDCORE2_HMMU1_MMU_BASE 0x4490000ull
15761  #define DCORE2_HMMU1_MMU_MAX_OFFSET 0x1000
15762  #define DCORE2_HMMU1_MMU_SECTION 0xE800
15763  #define mmDCORE2_HMMU1_MMU_SPECIAL_BASE 0x4490E80ull
15764  #define DCORE2_HMMU1_MMU_SPECIAL_MAX_OFFSET 0x1800
15765  #define DCORE2_HMMU1_MMU_SPECIAL_SECTION 0x1800
15766  #define mmDCORE2_HMMU1_STLB_BASE 0x4491000ull
15767  #define DCORE2_HMMU1_STLB_MAX_OFFSET 0x1000
15768  #define DCORE2_HMMU1_STLB_SECTION 0xE800
15769  #define mmDCORE2_HMMU1_STLB_SPECIAL_BASE 0x4491E80ull
15770  #define DCORE2_HMMU1_STLB_SPECIAL_MAX_OFFSET 0x1800
15771  #define DCORE2_HMMU1_STLB_SPECIAL_SECTION 0x1180
15772  #define mmDCORE2_HMMU1_SCRAMB_OUT_BASE 0x4493000ull
15773  #define DCORE2_HMMU1_SCRAMB_OUT_MAX_OFFSET 0x1000
15774  #define DCORE2_HMMU1_SCRAMB_OUT_SECTION 0xE800
15775  #define mmDCORE2_HMMU1_SCRAMB_OUT_SPECIAL_BASE 0x4493E80ull
15776  #define DCORE2_HMMU1_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
15777  #define DCORE2_HMMU1_SCRAMB_OUT_SPECIAL_SECTION 0x1800
15778  #define mmDCORE2_HMMU1_MSTR_IF_RR_SHRD_HBW_BASE 0x4494000ull
15779  #define DCORE2_HMMU1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15780  #define DCORE2_HMMU1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15781  #define mmDCORE2_HMMU1_MSTR_IF_RR_PRVT_HBW_BASE 0x4494200ull
15782  #define DCORE2_HMMU1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15783  #define DCORE2_HMMU1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15784  #define mmDCORE2_HMMU1_MSTR_IF_RR_SHRD_LBW_BASE 0x4494400ull
15785  #define DCORE2_HMMU1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15786  #define DCORE2_HMMU1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15787  #define mmDCORE2_HMMU1_MSTR_IF_RR_PRVT_LBW_BASE 0x4494600ull
15788  #define DCORE2_HMMU1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15789  #define DCORE2_HMMU1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15790  #define mmDCORE2_HMMU1_MSTR_IF_E2E_CRDT_BASE 0x4494800ull
15791  #define DCORE2_HMMU1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15792  #define DCORE2_HMMU1_MSTR_IF_E2E_CRDT_SECTION 0x2800
15793  #define mmDCORE2_HMMU1_MSTR_IF_AXUSER_BASE 0x4494A80ull
15794  #define DCORE2_HMMU1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15795  #define DCORE2_HMMU1_MSTR_IF_AXUSER_SECTION 0x8000
15796  #define mmDCORE2_HMMU1_MSTR_IF_DBG_HBW_BASE 0x4494B00ull
15797  #define DCORE2_HMMU1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15798  #define DCORE2_HMMU1_MSTR_IF_DBG_HBW_SECTION 0x8000
15799  #define mmDCORE2_HMMU1_MSTR_IF_DBG_LBW_BASE 0x4494B80ull
15800  #define DCORE2_HMMU1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15801  #define DCORE2_HMMU1_MSTR_IF_DBG_LBW_SECTION 0x8000
15802  #define mmDCORE2_HMMU1_MSTR_IF_CORE_HBW_BASE 0x4494C00ull
15803  #define DCORE2_HMMU1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15804  #define DCORE2_HMMU1_MSTR_IF_CORE_HBW_SECTION 0x1800
15805  #define mmDCORE2_HMMU1_MSTR_IF_CORE_LBW_BASE 0x4494D80ull
15806  #define DCORE2_HMMU1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15807  #define DCORE2_HMMU1_MSTR_IF_CORE_LBW_SECTION 0x1000
15808  #define mmDCORE2_HMMU1_MSTR_IF_SPECIAL_BASE 0x4494E80ull
15809  #define DCORE2_HMMU1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15810  #define DCORE2_HMMU1_MSTR_IF_SPECIAL_SECTION 0xB180
15811  #define mmDCORE2_HMMU2_MMU_BASE 0x44A0000ull
15812  #define DCORE2_HMMU2_MMU_MAX_OFFSET 0x1000
15813  #define DCORE2_HMMU2_MMU_SECTION 0xE800
15814  #define mmDCORE2_HMMU2_MMU_SPECIAL_BASE 0x44A0E80ull
15815  #define DCORE2_HMMU2_MMU_SPECIAL_MAX_OFFSET 0x1800
15816  #define DCORE2_HMMU2_MMU_SPECIAL_SECTION 0x1800
15817  #define mmDCORE2_HMMU2_STLB_BASE 0x44A1000ull
15818  #define DCORE2_HMMU2_STLB_MAX_OFFSET 0x1000
15819  #define DCORE2_HMMU2_STLB_SECTION 0xE800
15820  #define mmDCORE2_HMMU2_STLB_SPECIAL_BASE 0x44A1E80ull
15821  #define DCORE2_HMMU2_STLB_SPECIAL_MAX_OFFSET 0x1800
15822  #define DCORE2_HMMU2_STLB_SPECIAL_SECTION 0x1180
15823  #define mmDCORE2_HMMU2_SCRAMB_OUT_BASE 0x44A3000ull
15824  #define DCORE2_HMMU2_SCRAMB_OUT_MAX_OFFSET 0x1000
15825  #define DCORE2_HMMU2_SCRAMB_OUT_SECTION 0xE800
15826  #define mmDCORE2_HMMU2_SCRAMB_OUT_SPECIAL_BASE 0x44A3E80ull
15827  #define DCORE2_HMMU2_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
15828  #define DCORE2_HMMU2_SCRAMB_OUT_SPECIAL_SECTION 0x1800
15829  #define mmDCORE2_HMMU2_MSTR_IF_RR_SHRD_HBW_BASE 0x44A4000ull
15830  #define DCORE2_HMMU2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15831  #define DCORE2_HMMU2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15832  #define mmDCORE2_HMMU2_MSTR_IF_RR_PRVT_HBW_BASE 0x44A4200ull
15833  #define DCORE2_HMMU2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15834  #define DCORE2_HMMU2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15835  #define mmDCORE2_HMMU2_MSTR_IF_RR_SHRD_LBW_BASE 0x44A4400ull
15836  #define DCORE2_HMMU2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15837  #define DCORE2_HMMU2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15838  #define mmDCORE2_HMMU2_MSTR_IF_RR_PRVT_LBW_BASE 0x44A4600ull
15839  #define DCORE2_HMMU2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15840  #define DCORE2_HMMU2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15841  #define mmDCORE2_HMMU2_MSTR_IF_E2E_CRDT_BASE 0x44A4800ull
15842  #define DCORE2_HMMU2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15843  #define DCORE2_HMMU2_MSTR_IF_E2E_CRDT_SECTION 0x2800
15844  #define mmDCORE2_HMMU2_MSTR_IF_AXUSER_BASE 0x44A4A80ull
15845  #define DCORE2_HMMU2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15846  #define DCORE2_HMMU2_MSTR_IF_AXUSER_SECTION 0x8000
15847  #define mmDCORE2_HMMU2_MSTR_IF_DBG_HBW_BASE 0x44A4B00ull
15848  #define DCORE2_HMMU2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15849  #define DCORE2_HMMU2_MSTR_IF_DBG_HBW_SECTION 0x8000
15850  #define mmDCORE2_HMMU2_MSTR_IF_DBG_LBW_BASE 0x44A4B80ull
15851  #define DCORE2_HMMU2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15852  #define DCORE2_HMMU2_MSTR_IF_DBG_LBW_SECTION 0x8000
15853  #define mmDCORE2_HMMU2_MSTR_IF_CORE_HBW_BASE 0x44A4C00ull
15854  #define DCORE2_HMMU2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15855  #define DCORE2_HMMU2_MSTR_IF_CORE_HBW_SECTION 0x1800
15856  #define mmDCORE2_HMMU2_MSTR_IF_CORE_LBW_BASE 0x44A4D80ull
15857  #define DCORE2_HMMU2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15858  #define DCORE2_HMMU2_MSTR_IF_CORE_LBW_SECTION 0x1000
15859  #define mmDCORE2_HMMU2_MSTR_IF_SPECIAL_BASE 0x44A4E80ull
15860  #define DCORE2_HMMU2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15861  #define DCORE2_HMMU2_MSTR_IF_SPECIAL_SECTION 0xB180
15862  #define mmDCORE2_HMMU3_MMU_BASE 0x44B0000ull
15863  #define DCORE2_HMMU3_MMU_MAX_OFFSET 0x1000
15864  #define DCORE2_HMMU3_MMU_SECTION 0xE800
15865  #define mmDCORE2_HMMU3_MMU_SPECIAL_BASE 0x44B0E80ull
15866  #define DCORE2_HMMU3_MMU_SPECIAL_MAX_OFFSET 0x1800
15867  #define DCORE2_HMMU3_MMU_SPECIAL_SECTION 0x1800
15868  #define mmDCORE2_HMMU3_STLB_BASE 0x44B1000ull
15869  #define DCORE2_HMMU3_STLB_MAX_OFFSET 0x1000
15870  #define DCORE2_HMMU3_STLB_SECTION 0xE800
15871  #define mmDCORE2_HMMU3_STLB_SPECIAL_BASE 0x44B1E80ull
15872  #define DCORE2_HMMU3_STLB_SPECIAL_MAX_OFFSET 0x1800
15873  #define DCORE2_HMMU3_STLB_SPECIAL_SECTION 0x1180
15874  #define mmDCORE2_HMMU3_SCRAMB_OUT_BASE 0x44B3000ull
15875  #define DCORE2_HMMU3_SCRAMB_OUT_MAX_OFFSET 0x1000
15876  #define DCORE2_HMMU3_SCRAMB_OUT_SECTION 0xE800
15877  #define mmDCORE2_HMMU3_SCRAMB_OUT_SPECIAL_BASE 0x44B3E80ull
15878  #define DCORE2_HMMU3_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
15879  #define DCORE2_HMMU3_SCRAMB_OUT_SPECIAL_SECTION 0x1800
15880  #define mmDCORE2_HMMU3_MSTR_IF_RR_SHRD_HBW_BASE 0x44B4000ull
15881  #define DCORE2_HMMU3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
15882  #define DCORE2_HMMU3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
15883  #define mmDCORE2_HMMU3_MSTR_IF_RR_PRVT_HBW_BASE 0x44B4200ull
15884  #define DCORE2_HMMU3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
15885  #define DCORE2_HMMU3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
15886  #define mmDCORE2_HMMU3_MSTR_IF_RR_SHRD_LBW_BASE 0x44B4400ull
15887  #define DCORE2_HMMU3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
15888  #define DCORE2_HMMU3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
15889  #define mmDCORE2_HMMU3_MSTR_IF_RR_PRVT_LBW_BASE 0x44B4600ull
15890  #define DCORE2_HMMU3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
15891  #define DCORE2_HMMU3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
15892  #define mmDCORE2_HMMU3_MSTR_IF_E2E_CRDT_BASE 0x44B4800ull
15893  #define DCORE2_HMMU3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
15894  #define DCORE2_HMMU3_MSTR_IF_E2E_CRDT_SECTION 0x2800
15895  #define mmDCORE2_HMMU3_MSTR_IF_AXUSER_BASE 0x44B4A80ull
15896  #define DCORE2_HMMU3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
15897  #define DCORE2_HMMU3_MSTR_IF_AXUSER_SECTION 0x8000
15898  #define mmDCORE2_HMMU3_MSTR_IF_DBG_HBW_BASE 0x44B4B00ull
15899  #define DCORE2_HMMU3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
15900  #define DCORE2_HMMU3_MSTR_IF_DBG_HBW_SECTION 0x8000
15901  #define mmDCORE2_HMMU3_MSTR_IF_DBG_LBW_BASE 0x44B4B80ull
15902  #define DCORE2_HMMU3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
15903  #define DCORE2_HMMU3_MSTR_IF_DBG_LBW_SECTION 0x8000
15904  #define mmDCORE2_HMMU3_MSTR_IF_CORE_HBW_BASE 0x44B4C00ull
15905  #define DCORE2_HMMU3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
15906  #define DCORE2_HMMU3_MSTR_IF_CORE_HBW_SECTION 0x1800
15907  #define mmDCORE2_HMMU3_MSTR_IF_CORE_LBW_BASE 0x44B4D80ull
15908  #define DCORE2_HMMU3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
15909  #define DCORE2_HMMU3_MSTR_IF_CORE_LBW_SECTION 0x1000
15910  #define mmDCORE2_HMMU3_MSTR_IF_SPECIAL_BASE 0x44B4E80ull
15911  #define DCORE2_HMMU3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
15912  #define DCORE2_HMMU3_MSTR_IF_SPECIAL_SECTION 0xB180
15913  #define mmDCORE2_MME_QM_ARC_DCCM_BASE 0x44C0000ull
15914  #define DCORE2_MME_QM_ARC_DCCM_MAX_OFFSET 0x4000
15915  #define DCORE2_MME_QM_ARC_DCCM_SECTION 0x8000
15916  #define mmDCORE2_MME_QM_ARC_AUX_BASE 0x44C8000ull
15917  #define DCORE2_MME_QM_ARC_AUX_MAX_OFFSET 0x1000
15918  #define DCORE2_MME_QM_ARC_AUX_SECTION 0xE800
15919  #define mmDCORE2_MME_QM_ARC_AUX_SPECIAL_BASE 0x44C8E80ull
15920  #define DCORE2_MME_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
15921  #define DCORE2_MME_QM_ARC_AUX_SPECIAL_SECTION 0x1800
15922  #define mmDCORE2_MME_QM_ARC_DUP_ENG_BASE 0x44C9000ull
15923  #define DCORE2_MME_QM_ARC_DUP_ENG_MAX_OFFSET 0x1000
15924  #define DCORE2_MME_QM_ARC_DUP_ENG_SECTION 0x9000
15925  #define mmDCORE2_MME_QM_ARC_DUP_ENG_AXUSER_BASE 0x44C9900ull
15926  #define DCORE2_MME_QM_ARC_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
15927  #define DCORE2_MME_QM_ARC_DUP_ENG_AXUSER_SECTION 0x5800
15928  #define mmDCORE2_MME_QM_ARC_DUP_ENG_SPECIAL_BASE 0x44C9E80ull
15929  #define DCORE2_MME_QM_ARC_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
15930  #define DCORE2_MME_QM_ARC_DUP_ENG_SPECIAL_SECTION 0x1800
15931  #define mmDCORE2_MME_QM_BASE 0x44CA000ull
15932  #define DCORE2_MME_QM_MAX_OFFSET 0x1000
15933  #define DCORE2_MME_QM_SECTION 0x9000
15934  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR0_BASE 0x44CA900ull
15935  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
15936  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
15937  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR1_BASE 0x44CA908ull
15938  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
15939  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
15940  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR2_BASE 0x44CA910ull
15941  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
15942  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
15943  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR3_BASE 0x44CA918ull
15944  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
15945  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
15946  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR4_BASE 0x44CA920ull
15947  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
15948  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
15949  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR5_BASE 0x44CA928ull
15950  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
15951  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
15952  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR6_BASE 0x44CA930ull
15953  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
15954  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
15955  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR7_BASE 0x44CA938ull
15956  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
15957  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
15958  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR8_BASE 0x44CA940ull
15959  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
15960  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
15961  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR9_BASE 0x44CA948ull
15962  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
15963  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
15964  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR10_BASE 0x44CA950ull
15965  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
15966  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
15967  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR11_BASE 0x44CA958ull
15968  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
15969  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
15970  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR12_BASE 0x44CA960ull
15971  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
15972  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
15973  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR13_BASE 0x44CA968ull
15974  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
15975  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
15976  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR14_BASE 0x44CA970ull
15977  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
15978  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
15979  #define mmDCORE2_MME_QM_QMAN_WR64_BASE_ADDR15_BASE 0x44CA978ull
15980  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
15981  #define DCORE2_MME_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
15982  #define mmDCORE2_MME_QM_AXUSER_SECURED_BASE 0x44CAB00ull
15983  #define DCORE2_MME_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
15984  #define DCORE2_MME_QM_AXUSER_SECURED_SECTION 0x8000
15985  #define mmDCORE2_MME_QM_AXUSER_NONSECURED_BASE 0x44CAB80ull
15986  #define DCORE2_MME_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
15987  #define DCORE2_MME_QM_AXUSER_NONSECURED_SECTION 0x8000
15988  #define mmDCORE2_MME_QM_DBG_HBW_BASE 0x44CAC00ull
15989  #define DCORE2_MME_QM_DBG_HBW_MAX_OFFSET 0x5800
15990  #define DCORE2_MME_QM_DBG_HBW_SECTION 0x8000
15991  #define mmDCORE2_MME_QM_DBG_LBW_BASE 0x44CAC80ull
15992  #define DCORE2_MME_QM_DBG_LBW_MAX_OFFSET 0x5800
15993  #define DCORE2_MME_QM_DBG_LBW_SECTION 0x1000
15994  #define mmDCORE2_MME_QM_CGM_BASE 0x44CAD80ull
15995  #define DCORE2_MME_QM_CGM_MAX_OFFSET 0xC000
15996  #define DCORE2_MME_QM_CGM_SECTION 0x1000
15997  #define mmDCORE2_MME_QM_SPECIAL_BASE 0x44CAE80ull
15998  #define DCORE2_MME_QM_SPECIAL_MAX_OFFSET 0x1800
15999  #define DCORE2_MME_QM_SPECIAL_SECTION 0x1800
16000  #define mmDCORE2_MME_CTRL_LO_BASE 0x44CB000ull
16001  #define DCORE2_MME_CTRL_LO_MAX_OFFSET 0x1000
16002  #define DCORE2_MME_CTRL_LO_SECTION 0x8000
16003  #define mmDCORE2_MME_CTRL_LO_ARCH_BASE_ADDR_BASE 0x44CB008ull
16004  #define DCORE2_MME_CTRL_LO_ARCH_BASE_ADDR_MAX_OFFSET 0x2000
16005  #define DCORE2_MME_CTRL_LO_ARCH_BASE_ADDR_SECTION 0x2000
16006  #define mmDCORE2_MME_CTRL_LO_ARCH_NON_TENSOR_START_BASE 0x44CB028ull
16007  #define DCORE2_MME_CTRL_LO_ARCH_NON_TENSOR_START_MAX_OFFSET 0x1800
16008  #define DCORE2_MME_CTRL_LO_ARCH_NON_TENSOR_START_SECTION 0x1800
16009  #define mmDCORE2_MME_CTRL_LO_ARCH_TENSOR_A_BASE 0x44CB040ull
16010  #define DCORE2_MME_CTRL_LO_ARCH_TENSOR_A_MAX_OFFSET 0x5800
16011  #define DCORE2_MME_CTRL_LO_ARCH_TENSOR_A_SECTION 0x5800
16012  #define mmDCORE2_MME_CTRL_LO_ARCH_TENSOR_B_BASE 0x44CB098ull
16013  #define DCORE2_MME_CTRL_LO_ARCH_TENSOR_B_MAX_OFFSET 0x5800
16014  #define DCORE2_MME_CTRL_LO_ARCH_TENSOR_B_SECTION 0x5800
16015  #define mmDCORE2_MME_CTRL_LO_ARCH_TENSOR_COUT_BASE 0x44CB0F0ull
16016  #define DCORE2_MME_CTRL_LO_ARCH_TENSOR_COUT_MAX_OFFSET 0x5800
16017  #define DCORE2_MME_CTRL_LO_ARCH_TENSOR_COUT_SECTION 0x6C00
16018  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_BASE 0x44CB15Cull
16019  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_MAX_OFFSET 0x1400
16020  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_SECTION 0x1400
16021  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_BASE 0x44CB170ull
16022  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
16023  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_SECTION 0x1400
16024  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_BASE 0x44CB184ull
16025  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_MAX_OFFSET 0x1400
16026  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_SECTION 0x1400
16027  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_BASE 0x44CB198ull
16028  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
16029  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_SECTION 0x1400
16030  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_BASE 0x44CB1ACull
16031  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_MAX_OFFSET 0x1400
16032  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_SECTION 0x1400
16033  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_BASE 0x44CB1C0ull
16034  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
16035  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_SECTION 0x1400
16036  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_BASE 0x44CB1D4ull
16037  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_MAX_OFFSET 0x1400
16038  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_SECTION 0x1400
16039  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_BASE 0x44CB1E8ull
16040  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
16041  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_SECTION 0x1400
16042  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_BASE 0x44CB1FCull
16043  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_MAX_OFFSET 0x1400
16044  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_SECTION 0x1400
16045  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_BASE 0x44CB210ull
16046  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
16047  #define DCORE2_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_SECTION 0x1C00
16048  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_BASE 0x44CB22Cull
16049  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
16050  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_SECTION 0x1400
16051  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_BASE 0x44CB240ull
16052  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
16053  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_SECTION 0x1400
16054  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_BASE 0x44CB254ull
16055  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
16056  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_SECTION 0x1400
16057  #define mmDCORE2_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_BASE 0x44CB268ull
16058  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
16059  #define DCORE2_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_SECTION 0x1800
16060  #define mmDCORE2_MME_CTRL_LO_ARCH_NON_TENSOR_END_BASE 0x44CB280ull
16061  #define DCORE2_MME_CTRL_LO_ARCH_NON_TENSOR_END_MAX_OFFSET 0x6000
16062  #define DCORE2_MME_CTRL_LO_ARCH_NON_TENSOR_END_SECTION 0xB800
16063  #define mmDCORE2_MME_CTRL_LO_MME_AXUSER_BASE 0x44CBE00ull
16064  #define DCORE2_MME_CTRL_LO_MME_AXUSER_MAX_OFFSET 0x5000
16065  #define DCORE2_MME_CTRL_LO_MME_AXUSER_SECTION 0x8000
16066  #define mmDCORE2_MME_CTRL_LO_SPECIAL_BASE 0x44CBE80ull
16067  #define DCORE2_MME_CTRL_LO_SPECIAL_MAX_OFFSET 0x1800
16068  #define DCORE2_MME_CTRL_LO_SPECIAL_SECTION 0x1800
16069  #define mmDCORE2_MME_CTRL_HI_BASE 0x44CC000ull
16070  #define DCORE2_MME_CTRL_HI_MAX_OFFSET 0x1000
16071  #define DCORE2_MME_CTRL_HI_SECTION 0x8000
16072  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_BASE_ADDR_BASE 0x44CC008ull
16073  #define DCORE2_MME_CTRL_HI_SHADOW_0_BASE_ADDR_MAX_OFFSET 0x2000
16074  #define DCORE2_MME_CTRL_HI_SHADOW_0_BASE_ADDR_SECTION 0x2000
16075  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_BASE 0x44CC028ull
16076  #define DCORE2_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_MAX_OFFSET 0x1800
16077  #define DCORE2_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_SECTION 0x1800
16078  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_A_BASE 0x44CC040ull
16079  #define DCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_A_MAX_OFFSET 0x5800
16080  #define DCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_A_SECTION 0x5800
16081  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_B_BASE 0x44CC098ull
16082  #define DCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_B_MAX_OFFSET 0x5800
16083  #define DCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_B_SECTION 0x5800
16084  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_BASE 0x44CC0F0ull
16085  #define DCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_MAX_OFFSET 0x5800
16086  #define DCORE2_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_SECTION 0x6C00
16087  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_BASE 0x44CC15Cull
16088  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_MAX_OFFSET 0x1400
16089  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_SECTION 0x1400
16090  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_BASE 0x44CC170ull
16091  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
16092  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_SECTION 0x1400
16093  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_BASE 0x44CC184ull
16094  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_MAX_OFFSET 0x1400
16095  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_SECTION 0x1400
16096  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_BASE 0x44CC198ull
16097  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
16098  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_SECTION 0x1400
16099  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_BASE 0x44CC1ACull
16100  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_MAX_OFFSET 0x1400
16101  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_SECTION 0x1400
16102  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_BASE 0x44CC1C0ull
16103  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
16104  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_SECTION 0x1400
16105  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_BASE 0x44CC1D4ull
16106  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_MAX_OFFSET 0x1400
16107  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_SECTION 0x1400
16108  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_BASE 0x44CC1E8ull
16109  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
16110  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_SECTION 0x1400
16111  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_BASE 0x44CC1FCull
16112  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_MAX_OFFSET 0x1400
16113  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_SECTION 0x1400
16114  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_BASE 0x44CC210ull
16115  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
16116  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_SECTION 0x1C00
16117  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_BASE 0x44CC22Cull
16118  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
16119  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_SECTION 0x1400
16120  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_BASE 0x44CC240ull
16121  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
16122  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_SECTION 0x1400
16123  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_BASE 0x44CC254ull
16124  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
16125  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_SECTION 0x1400
16126  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_BASE 0x44CC268ull
16127  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
16128  #define DCORE2_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_SECTION 0x1800
16129  #define mmDCORE2_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_BASE 0x44CC280ull
16130  #define DCORE2_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_MAX_OFFSET 0x6000
16131  #define DCORE2_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_SECTION 0x8800
16132  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_BASE_ADDR_BASE 0x44CC308ull
16133  #define DCORE2_MME_CTRL_HI_SHADOW_1_BASE_ADDR_MAX_OFFSET 0x2000
16134  #define DCORE2_MME_CTRL_HI_SHADOW_1_BASE_ADDR_SECTION 0x2000
16135  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_BASE 0x44CC328ull
16136  #define DCORE2_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_MAX_OFFSET 0x1800
16137  #define DCORE2_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_SECTION 0x1800
16138  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_A_BASE 0x44CC340ull
16139  #define DCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_A_MAX_OFFSET 0x5800
16140  #define DCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_A_SECTION 0x5800
16141  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_B_BASE 0x44CC398ull
16142  #define DCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_B_MAX_OFFSET 0x5800
16143  #define DCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_B_SECTION 0x5800
16144  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_BASE 0x44CC3F0ull
16145  #define DCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_MAX_OFFSET 0x5800
16146  #define DCORE2_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_SECTION 0x6C00
16147  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_BASE 0x44CC45Cull
16148  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_MAX_OFFSET 0x1400
16149  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_SECTION 0x1400
16150  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_BASE 0x44CC470ull
16151  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
16152  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_SECTION 0x1400
16153  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_BASE 0x44CC484ull
16154  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_MAX_OFFSET 0x1400
16155  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_SECTION 0x1400
16156  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_BASE 0x44CC498ull
16157  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
16158  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_SECTION 0x1400
16159  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_BASE 0x44CC4ACull
16160  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_MAX_OFFSET 0x1400
16161  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_SECTION 0x1400
16162  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_BASE 0x44CC4C0ull
16163  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
16164  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_SECTION 0x1400
16165  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_BASE 0x44CC4D4ull
16166  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_MAX_OFFSET 0x1400
16167  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_SECTION 0x1400
16168  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_BASE 0x44CC4E8ull
16169  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
16170  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_SECTION 0x1400
16171  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_BASE 0x44CC4FCull
16172  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_MAX_OFFSET 0x1400
16173  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_SECTION 0x1400
16174  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_BASE 0x44CC510ull
16175  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
16176  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_SECTION 0x1C00
16177  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_BASE 0x44CC52Cull
16178  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
16179  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_SECTION 0x1400
16180  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_BASE 0x44CC540ull
16181  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
16182  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_SECTION 0x1400
16183  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_BASE 0x44CC554ull
16184  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
16185  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_SECTION 0x1400
16186  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_BASE 0x44CC568ull
16187  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
16188  #define DCORE2_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_SECTION 0x1800
16189  #define mmDCORE2_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_BASE 0x44CC580ull
16190  #define DCORE2_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_MAX_OFFSET 0x6000
16191  #define DCORE2_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_SECTION 0x8800
16192  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_BASE_ADDR_BASE 0x44CC608ull
16193  #define DCORE2_MME_CTRL_HI_SHADOW_2_BASE_ADDR_MAX_OFFSET 0x2000
16194  #define DCORE2_MME_CTRL_HI_SHADOW_2_BASE_ADDR_SECTION 0x2000
16195  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_BASE 0x44CC628ull
16196  #define DCORE2_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_MAX_OFFSET 0x1800
16197  #define DCORE2_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_SECTION 0x1800
16198  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_A_BASE 0x44CC640ull
16199  #define DCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_A_MAX_OFFSET 0x5800
16200  #define DCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_A_SECTION 0x5800
16201  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_B_BASE 0x44CC698ull
16202  #define DCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_B_MAX_OFFSET 0x5800
16203  #define DCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_B_SECTION 0x5800
16204  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_BASE 0x44CC6F0ull
16205  #define DCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_MAX_OFFSET 0x5800
16206  #define DCORE2_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_SECTION 0x6C00
16207  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_BASE 0x44CC75Cull
16208  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_MAX_OFFSET 0x1400
16209  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_SECTION 0x1400
16210  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_BASE 0x44CC770ull
16211  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
16212  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_SECTION 0x1400
16213  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_BASE 0x44CC784ull
16214  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_MAX_OFFSET 0x1400
16215  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_SECTION 0x1400
16216  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_BASE 0x44CC798ull
16217  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
16218  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_SECTION 0x1400
16219  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_BASE 0x44CC7ACull
16220  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_MAX_OFFSET 0x1400
16221  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_SECTION 0x1400
16222  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_BASE 0x44CC7C0ull
16223  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
16224  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_SECTION 0x1400
16225  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_BASE 0x44CC7D4ull
16226  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_MAX_OFFSET 0x1400
16227  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_SECTION 0x1400
16228  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_BASE 0x44CC7E8ull
16229  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
16230  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_SECTION 0x1400
16231  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_BASE 0x44CC7FCull
16232  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_MAX_OFFSET 0x1400
16233  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_SECTION 0x1400
16234  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_BASE 0x44CC810ull
16235  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
16236  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_SECTION 0x1C00
16237  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_BASE 0x44CC82Cull
16238  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
16239  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_SECTION 0x1400
16240  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_BASE 0x44CC840ull
16241  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
16242  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_SECTION 0x1400
16243  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_BASE 0x44CC854ull
16244  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
16245  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_SECTION 0x1400
16246  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_BASE 0x44CC868ull
16247  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
16248  #define DCORE2_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_SECTION 0x1800
16249  #define mmDCORE2_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_BASE 0x44CC880ull
16250  #define DCORE2_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_MAX_OFFSET 0x6000
16251  #define DCORE2_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_SECTION 0x8800
16252  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_BASE_ADDR_BASE 0x44CC908ull
16253  #define DCORE2_MME_CTRL_HI_SHADOW_3_BASE_ADDR_MAX_OFFSET 0x2000
16254  #define DCORE2_MME_CTRL_HI_SHADOW_3_BASE_ADDR_SECTION 0x2000
16255  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_BASE 0x44CC928ull
16256  #define DCORE2_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_MAX_OFFSET 0x1800
16257  #define DCORE2_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_SECTION 0x1800
16258  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_A_BASE 0x44CC940ull
16259  #define DCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_A_MAX_OFFSET 0x5800
16260  #define DCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_A_SECTION 0x5800
16261  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_B_BASE 0x44CC998ull
16262  #define DCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_B_MAX_OFFSET 0x5800
16263  #define DCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_B_SECTION 0x5800
16264  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_BASE 0x44CC9F0ull
16265  #define DCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_MAX_OFFSET 0x5800
16266  #define DCORE2_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_SECTION 0x6C00
16267  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_BASE 0x44CCA5Cull
16268  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_MAX_OFFSET 0x1400
16269  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_SECTION 0x1400
16270  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_BASE 0x44CCA70ull
16271  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
16272  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_SECTION 0x1400
16273  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_BASE 0x44CCA84ull
16274  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_MAX_OFFSET 0x1400
16275  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_SECTION 0x1400
16276  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_BASE 0x44CCA98ull
16277  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
16278  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_SECTION 0x1400
16279  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_BASE 0x44CCAACull
16280  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_MAX_OFFSET 0x1400
16281  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_SECTION 0x1400
16282  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_BASE 0x44CCAC0ull
16283  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
16284  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_SECTION 0x1400
16285  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_BASE 0x44CCAD4ull
16286  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_MAX_OFFSET 0x1400
16287  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_SECTION 0x1400
16288  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_BASE 0x44CCAE8ull
16289  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
16290  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_SECTION 0x1400
16291  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_BASE 0x44CCAFCull
16292  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_MAX_OFFSET 0x1400
16293  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_SECTION 0x1400
16294  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_BASE 0x44CCB10ull
16295  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
16296  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_SECTION 0x1C00
16297  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_BASE 0x44CCB2Cull
16298  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
16299  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_SECTION 0x1400
16300  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_BASE 0x44CCB40ull
16301  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
16302  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_SECTION 0x1400
16303  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_BASE 0x44CCB54ull
16304  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
16305  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_SECTION 0x1400
16306  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_BASE 0x44CCB68ull
16307  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
16308  #define DCORE2_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_SECTION 0x1800
16309  #define mmDCORE2_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_BASE 0x44CCB80ull
16310  #define DCORE2_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_MAX_OFFSET 0x6000
16311  #define DCORE2_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_SECTION 0x3000
16312  #define mmDCORE2_MME_CTRL_HI_SPECIAL_BASE 0x44CCE80ull
16313  #define DCORE2_MME_CTRL_HI_SPECIAL_MAX_OFFSET 0x1800
16314  #define DCORE2_MME_CTRL_HI_SPECIAL_SECTION 0x1800
16315  #define mmDCORE2_MME_EU_BIST_BASE 0x44CD000ull
16316  #define DCORE2_MME_EU_BIST_MAX_OFFSET 0x1000
16317  #define DCORE2_MME_EU_BIST_SECTION 0xE800
16318  #define mmDCORE2_MME_EU_BIST_SPECIAL_BASE 0x44CDE80ull
16319  #define DCORE2_MME_EU_BIST_SPECIAL_MAX_OFFSET 0x1800
16320  #define DCORE2_MME_EU_BIST_SPECIAL_SECTION 0x1800
16321  #define mmDCORE2_MME_CTRL_MSTR_IF_RR_SHRD_HBW_BASE 0x44CE000ull
16322  #define DCORE2_MME_CTRL_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16323  #define DCORE2_MME_CTRL_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16324  #define mmDCORE2_MME_CTRL_MSTR_IF_RR_PRVT_HBW_BASE 0x44CE200ull
16325  #define DCORE2_MME_CTRL_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16326  #define DCORE2_MME_CTRL_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16327  #define mmDCORE2_MME_CTRL_MSTR_IF_RR_SHRD_LBW_BASE 0x44CE400ull
16328  #define DCORE2_MME_CTRL_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16329  #define DCORE2_MME_CTRL_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16330  #define mmDCORE2_MME_CTRL_MSTR_IF_RR_PRVT_LBW_BASE 0x44CE600ull
16331  #define DCORE2_MME_CTRL_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16332  #define DCORE2_MME_CTRL_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16333  #define mmDCORE2_MME_CTRL_MSTR_IF_E2E_CRDT_BASE 0x44CE800ull
16334  #define DCORE2_MME_CTRL_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16335  #define DCORE2_MME_CTRL_MSTR_IF_E2E_CRDT_SECTION 0x2800
16336  #define mmDCORE2_MME_CTRL_MSTR_IF_AXUSER_BASE 0x44CEA80ull
16337  #define DCORE2_MME_CTRL_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16338  #define DCORE2_MME_CTRL_MSTR_IF_AXUSER_SECTION 0x8000
16339  #define mmDCORE2_MME_CTRL_MSTR_IF_DBG_HBW_BASE 0x44CEB00ull
16340  #define DCORE2_MME_CTRL_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16341  #define DCORE2_MME_CTRL_MSTR_IF_DBG_HBW_SECTION 0x8000
16342  #define mmDCORE2_MME_CTRL_MSTR_IF_DBG_LBW_BASE 0x44CEB80ull
16343  #define DCORE2_MME_CTRL_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16344  #define DCORE2_MME_CTRL_MSTR_IF_DBG_LBW_SECTION 0x8000
16345  #define mmDCORE2_MME_CTRL_MSTR_IF_CORE_HBW_BASE 0x44CEC00ull
16346  #define DCORE2_MME_CTRL_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16347  #define DCORE2_MME_CTRL_MSTR_IF_CORE_HBW_SECTION 0x1800
16348  #define mmDCORE2_MME_CTRL_MSTR_IF_CORE_LBW_BASE 0x44CED80ull
16349  #define DCORE2_MME_CTRL_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16350  #define DCORE2_MME_CTRL_MSTR_IF_CORE_LBW_SECTION 0x1000
16351  #define mmDCORE2_MME_CTRL_MSTR_IF_SPECIAL_BASE 0x44CEE80ull
16352  #define DCORE2_MME_CTRL_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16353  #define DCORE2_MME_CTRL_MSTR_IF_SPECIAL_SECTION 0x1800
16354  #define mmDCORE2_MME_QM_ARC_ACP_ENG_BASE 0x44CF000ull
16355  #define DCORE2_MME_QM_ARC_ACP_ENG_MAX_OFFSET 0x1000
16356  #define DCORE2_MME_QM_ARC_ACP_ENG_SECTION 0xE800
16357  #define mmDCORE2_MME_QM_ARC_ACP_ENG_SPECIAL_BASE 0x44CFE80ull
16358  #define DCORE2_MME_QM_ARC_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
16359  #define DCORE2_MME_QM_ARC_ACP_ENG_SPECIAL_SECTION 0x1800
16360  #define mmDCORE2_MME_SBTE0_BASE 0x44D0000ull
16361  #define DCORE2_MME_SBTE0_MAX_OFFSET 0x1000
16362  #define DCORE2_MME_SBTE0_SECTION 0xE800
16363  #define mmDCORE2_MME_SBTE0_SPECIAL_BASE 0x44D0E80ull
16364  #define DCORE2_MME_SBTE0_SPECIAL_MAX_OFFSET 0x1800
16365  #define DCORE2_MME_SBTE0_SPECIAL_SECTION 0x1800
16366  #define mmDCORE2_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_BASE 0x44D1000ull
16367  #define DCORE2_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16368  #define DCORE2_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16369  #define mmDCORE2_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_BASE 0x44D1200ull
16370  #define DCORE2_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16371  #define DCORE2_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16372  #define mmDCORE2_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_BASE 0x44D1400ull
16373  #define DCORE2_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16374  #define DCORE2_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16375  #define mmDCORE2_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_BASE 0x44D1600ull
16376  #define DCORE2_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16377  #define DCORE2_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16378  #define mmDCORE2_MME_SBTE0_MSTR_IF_E2E_CRDT_BASE 0x44D1800ull
16379  #define DCORE2_MME_SBTE0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16380  #define DCORE2_MME_SBTE0_MSTR_IF_E2E_CRDT_SECTION 0x2800
16381  #define mmDCORE2_MME_SBTE0_MSTR_IF_AXUSER_BASE 0x44D1A80ull
16382  #define DCORE2_MME_SBTE0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16383  #define DCORE2_MME_SBTE0_MSTR_IF_AXUSER_SECTION 0x8000
16384  #define mmDCORE2_MME_SBTE0_MSTR_IF_DBG_HBW_BASE 0x44D1B00ull
16385  #define DCORE2_MME_SBTE0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16386  #define DCORE2_MME_SBTE0_MSTR_IF_DBG_HBW_SECTION 0x8000
16387  #define mmDCORE2_MME_SBTE0_MSTR_IF_DBG_LBW_BASE 0x44D1B80ull
16388  #define DCORE2_MME_SBTE0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16389  #define DCORE2_MME_SBTE0_MSTR_IF_DBG_LBW_SECTION 0x8000
16390  #define mmDCORE2_MME_SBTE0_MSTR_IF_CORE_HBW_BASE 0x44D1C00ull
16391  #define DCORE2_MME_SBTE0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16392  #define DCORE2_MME_SBTE0_MSTR_IF_CORE_HBW_SECTION 0x1800
16393  #define mmDCORE2_MME_SBTE0_MSTR_IF_CORE_LBW_BASE 0x44D1D80ull
16394  #define DCORE2_MME_SBTE0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16395  #define DCORE2_MME_SBTE0_MSTR_IF_CORE_LBW_SECTION 0x1000
16396  #define mmDCORE2_MME_SBTE0_MSTR_IF_SPECIAL_BASE 0x44D1E80ull
16397  #define DCORE2_MME_SBTE0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16398  #define DCORE2_MME_SBTE0_MSTR_IF_SPECIAL_SECTION 0x6180
16399  #define mmDCORE2_MME_SBTE1_BASE 0x44D8000ull
16400  #define DCORE2_MME_SBTE1_MAX_OFFSET 0x1000
16401  #define DCORE2_MME_SBTE1_SECTION 0xE800
16402  #define mmDCORE2_MME_SBTE1_SPECIAL_BASE 0x44D8E80ull
16403  #define DCORE2_MME_SBTE1_SPECIAL_MAX_OFFSET 0x1800
16404  #define DCORE2_MME_SBTE1_SPECIAL_SECTION 0x1800
16405  #define mmDCORE2_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_BASE 0x44D9000ull
16406  #define DCORE2_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16407  #define DCORE2_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16408  #define mmDCORE2_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_BASE 0x44D9200ull
16409  #define DCORE2_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16410  #define DCORE2_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16411  #define mmDCORE2_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_BASE 0x44D9400ull
16412  #define DCORE2_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16413  #define DCORE2_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16414  #define mmDCORE2_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_BASE 0x44D9600ull
16415  #define DCORE2_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16416  #define DCORE2_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16417  #define mmDCORE2_MME_SBTE1_MSTR_IF_E2E_CRDT_BASE 0x44D9800ull
16418  #define DCORE2_MME_SBTE1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16419  #define DCORE2_MME_SBTE1_MSTR_IF_E2E_CRDT_SECTION 0x2800
16420  #define mmDCORE2_MME_SBTE1_MSTR_IF_AXUSER_BASE 0x44D9A80ull
16421  #define DCORE2_MME_SBTE1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16422  #define DCORE2_MME_SBTE1_MSTR_IF_AXUSER_SECTION 0x8000
16423  #define mmDCORE2_MME_SBTE1_MSTR_IF_DBG_HBW_BASE 0x44D9B00ull
16424  #define DCORE2_MME_SBTE1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16425  #define DCORE2_MME_SBTE1_MSTR_IF_DBG_HBW_SECTION 0x8000
16426  #define mmDCORE2_MME_SBTE1_MSTR_IF_DBG_LBW_BASE 0x44D9B80ull
16427  #define DCORE2_MME_SBTE1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16428  #define DCORE2_MME_SBTE1_MSTR_IF_DBG_LBW_SECTION 0x8000
16429  #define mmDCORE2_MME_SBTE1_MSTR_IF_CORE_HBW_BASE 0x44D9C00ull
16430  #define DCORE2_MME_SBTE1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16431  #define DCORE2_MME_SBTE1_MSTR_IF_CORE_HBW_SECTION 0x1800
16432  #define mmDCORE2_MME_SBTE1_MSTR_IF_CORE_LBW_BASE 0x44D9D80ull
16433  #define DCORE2_MME_SBTE1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16434  #define DCORE2_MME_SBTE1_MSTR_IF_CORE_LBW_SECTION 0x1000
16435  #define mmDCORE2_MME_SBTE1_MSTR_IF_SPECIAL_BASE 0x44D9E80ull
16436  #define DCORE2_MME_SBTE1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16437  #define DCORE2_MME_SBTE1_MSTR_IF_SPECIAL_SECTION 0x6180
16438  #define mmDCORE2_MME_SBTE2_BASE 0x44E0000ull
16439  #define DCORE2_MME_SBTE2_MAX_OFFSET 0x1000
16440  #define DCORE2_MME_SBTE2_SECTION 0xE800
16441  #define mmDCORE2_MME_SBTE2_SPECIAL_BASE 0x44E0E80ull
16442  #define DCORE2_MME_SBTE2_SPECIAL_MAX_OFFSET 0x1800
16443  #define DCORE2_MME_SBTE2_SPECIAL_SECTION 0x1800
16444  #define mmDCORE2_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_BASE 0x44E1000ull
16445  #define DCORE2_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16446  #define DCORE2_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16447  #define mmDCORE2_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_BASE 0x44E1200ull
16448  #define DCORE2_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16449  #define DCORE2_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16450  #define mmDCORE2_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_BASE 0x44E1400ull
16451  #define DCORE2_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16452  #define DCORE2_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16453  #define mmDCORE2_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_BASE 0x44E1600ull
16454  #define DCORE2_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16455  #define DCORE2_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16456  #define mmDCORE2_MME_SBTE2_MSTR_IF_E2E_CRDT_BASE 0x44E1800ull
16457  #define DCORE2_MME_SBTE2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16458  #define DCORE2_MME_SBTE2_MSTR_IF_E2E_CRDT_SECTION 0x2800
16459  #define mmDCORE2_MME_SBTE2_MSTR_IF_AXUSER_BASE 0x44E1A80ull
16460  #define DCORE2_MME_SBTE2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16461  #define DCORE2_MME_SBTE2_MSTR_IF_AXUSER_SECTION 0x8000
16462  #define mmDCORE2_MME_SBTE2_MSTR_IF_DBG_HBW_BASE 0x44E1B00ull
16463  #define DCORE2_MME_SBTE2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16464  #define DCORE2_MME_SBTE2_MSTR_IF_DBG_HBW_SECTION 0x8000
16465  #define mmDCORE2_MME_SBTE2_MSTR_IF_DBG_LBW_BASE 0x44E1B80ull
16466  #define DCORE2_MME_SBTE2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16467  #define DCORE2_MME_SBTE2_MSTR_IF_DBG_LBW_SECTION 0x8000
16468  #define mmDCORE2_MME_SBTE2_MSTR_IF_CORE_HBW_BASE 0x44E1C00ull
16469  #define DCORE2_MME_SBTE2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16470  #define DCORE2_MME_SBTE2_MSTR_IF_CORE_HBW_SECTION 0x1800
16471  #define mmDCORE2_MME_SBTE2_MSTR_IF_CORE_LBW_BASE 0x44E1D80ull
16472  #define DCORE2_MME_SBTE2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16473  #define DCORE2_MME_SBTE2_MSTR_IF_CORE_LBW_SECTION 0x1000
16474  #define mmDCORE2_MME_SBTE2_MSTR_IF_SPECIAL_BASE 0x44E1E80ull
16475  #define DCORE2_MME_SBTE2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16476  #define DCORE2_MME_SBTE2_MSTR_IF_SPECIAL_SECTION 0x6180
16477  #define mmDCORE2_MME_SBTE3_BASE 0x44E8000ull
16478  #define DCORE2_MME_SBTE3_MAX_OFFSET 0x1000
16479  #define DCORE2_MME_SBTE3_SECTION 0xE800
16480  #define mmDCORE2_MME_SBTE3_SPECIAL_BASE 0x44E8E80ull
16481  #define DCORE2_MME_SBTE3_SPECIAL_MAX_OFFSET 0x1800
16482  #define DCORE2_MME_SBTE3_SPECIAL_SECTION 0x1800
16483  #define mmDCORE2_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_BASE 0x44E9000ull
16484  #define DCORE2_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16485  #define DCORE2_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16486  #define mmDCORE2_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_BASE 0x44E9200ull
16487  #define DCORE2_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16488  #define DCORE2_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16489  #define mmDCORE2_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_BASE 0x44E9400ull
16490  #define DCORE2_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16491  #define DCORE2_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16492  #define mmDCORE2_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_BASE 0x44E9600ull
16493  #define DCORE2_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16494  #define DCORE2_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16495  #define mmDCORE2_MME_SBTE3_MSTR_IF_E2E_CRDT_BASE 0x44E9800ull
16496  #define DCORE2_MME_SBTE3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16497  #define DCORE2_MME_SBTE3_MSTR_IF_E2E_CRDT_SECTION 0x2800
16498  #define mmDCORE2_MME_SBTE3_MSTR_IF_AXUSER_BASE 0x44E9A80ull
16499  #define DCORE2_MME_SBTE3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16500  #define DCORE2_MME_SBTE3_MSTR_IF_AXUSER_SECTION 0x8000
16501  #define mmDCORE2_MME_SBTE3_MSTR_IF_DBG_HBW_BASE 0x44E9B00ull
16502  #define DCORE2_MME_SBTE3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16503  #define DCORE2_MME_SBTE3_MSTR_IF_DBG_HBW_SECTION 0x8000
16504  #define mmDCORE2_MME_SBTE3_MSTR_IF_DBG_LBW_BASE 0x44E9B80ull
16505  #define DCORE2_MME_SBTE3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16506  #define DCORE2_MME_SBTE3_MSTR_IF_DBG_LBW_SECTION 0x8000
16507  #define mmDCORE2_MME_SBTE3_MSTR_IF_CORE_HBW_BASE 0x44E9C00ull
16508  #define DCORE2_MME_SBTE3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16509  #define DCORE2_MME_SBTE3_MSTR_IF_CORE_HBW_SECTION 0x1800
16510  #define mmDCORE2_MME_SBTE3_MSTR_IF_CORE_LBW_BASE 0x44E9D80ull
16511  #define DCORE2_MME_SBTE3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16512  #define DCORE2_MME_SBTE3_MSTR_IF_CORE_LBW_SECTION 0x1000
16513  #define mmDCORE2_MME_SBTE3_MSTR_IF_SPECIAL_BASE 0x44E9E80ull
16514  #define DCORE2_MME_SBTE3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16515  #define DCORE2_MME_SBTE3_MSTR_IF_SPECIAL_SECTION 0x6180
16516  #define mmDCORE2_MME_SBTE4_BASE 0x44F0000ull
16517  #define DCORE2_MME_SBTE4_MAX_OFFSET 0x1000
16518  #define DCORE2_MME_SBTE4_SECTION 0xE800
16519  #define mmDCORE2_MME_SBTE4_SPECIAL_BASE 0x44F0E80ull
16520  #define DCORE2_MME_SBTE4_SPECIAL_MAX_OFFSET 0x1800
16521  #define DCORE2_MME_SBTE4_SPECIAL_SECTION 0x1800
16522  #define mmDCORE2_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_BASE 0x44F1000ull
16523  #define DCORE2_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16524  #define DCORE2_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16525  #define mmDCORE2_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_BASE 0x44F1200ull
16526  #define DCORE2_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16527  #define DCORE2_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16528  #define mmDCORE2_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_BASE 0x44F1400ull
16529  #define DCORE2_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16530  #define DCORE2_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16531  #define mmDCORE2_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_BASE 0x44F1600ull
16532  #define DCORE2_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16533  #define DCORE2_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16534  #define mmDCORE2_MME_SBTE4_MSTR_IF_E2E_CRDT_BASE 0x44F1800ull
16535  #define DCORE2_MME_SBTE4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16536  #define DCORE2_MME_SBTE4_MSTR_IF_E2E_CRDT_SECTION 0x2800
16537  #define mmDCORE2_MME_SBTE4_MSTR_IF_AXUSER_BASE 0x44F1A80ull
16538  #define DCORE2_MME_SBTE4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16539  #define DCORE2_MME_SBTE4_MSTR_IF_AXUSER_SECTION 0x8000
16540  #define mmDCORE2_MME_SBTE4_MSTR_IF_DBG_HBW_BASE 0x44F1B00ull
16541  #define DCORE2_MME_SBTE4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16542  #define DCORE2_MME_SBTE4_MSTR_IF_DBG_HBW_SECTION 0x8000
16543  #define mmDCORE2_MME_SBTE4_MSTR_IF_DBG_LBW_BASE 0x44F1B80ull
16544  #define DCORE2_MME_SBTE4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16545  #define DCORE2_MME_SBTE4_MSTR_IF_DBG_LBW_SECTION 0x8000
16546  #define mmDCORE2_MME_SBTE4_MSTR_IF_CORE_HBW_BASE 0x44F1C00ull
16547  #define DCORE2_MME_SBTE4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16548  #define DCORE2_MME_SBTE4_MSTR_IF_CORE_HBW_SECTION 0x1800
16549  #define mmDCORE2_MME_SBTE4_MSTR_IF_CORE_LBW_BASE 0x44F1D80ull
16550  #define DCORE2_MME_SBTE4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16551  #define DCORE2_MME_SBTE4_MSTR_IF_CORE_LBW_SECTION 0x1000
16552  #define mmDCORE2_MME_SBTE4_MSTR_IF_SPECIAL_BASE 0x44F1E80ull
16553  #define DCORE2_MME_SBTE4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16554  #define DCORE2_MME_SBTE4_MSTR_IF_SPECIAL_SECTION 0x6180
16555  #define mmDCORE2_MME_ACC_BASE 0x44F8000ull
16556  #define DCORE2_MME_ACC_MAX_OFFSET 0x1000
16557  #define DCORE2_MME_ACC_SECTION 0xE800
16558  #define mmDCORE2_MME_ACC_SPECIAL_BASE 0x44F8E80ull
16559  #define DCORE2_MME_ACC_SPECIAL_MAX_OFFSET 0x1800
16560  #define DCORE2_MME_ACC_SPECIAL_SECTION 0x1800
16561  #define mmDCORE2_MME_WB0_MSTR_IF_RR_SHRD_HBW_BASE 0x44F9000ull
16562  #define DCORE2_MME_WB0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16563  #define DCORE2_MME_WB0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16564  #define mmDCORE2_MME_WB0_MSTR_IF_RR_PRVT_HBW_BASE 0x44F9200ull
16565  #define DCORE2_MME_WB0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16566  #define DCORE2_MME_WB0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16567  #define mmDCORE2_MME_WB0_MSTR_IF_RR_SHRD_LBW_BASE 0x44F9400ull
16568  #define DCORE2_MME_WB0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16569  #define DCORE2_MME_WB0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16570  #define mmDCORE2_MME_WB0_MSTR_IF_RR_PRVT_LBW_BASE 0x44F9600ull
16571  #define DCORE2_MME_WB0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16572  #define DCORE2_MME_WB0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16573  #define mmDCORE2_MME_WB0_MSTR_IF_E2E_CRDT_BASE 0x44F9800ull
16574  #define DCORE2_MME_WB0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16575  #define DCORE2_MME_WB0_MSTR_IF_E2E_CRDT_SECTION 0x2800
16576  #define mmDCORE2_MME_WB0_MSTR_IF_AXUSER_BASE 0x44F9A80ull
16577  #define DCORE2_MME_WB0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16578  #define DCORE2_MME_WB0_MSTR_IF_AXUSER_SECTION 0x8000
16579  #define mmDCORE2_MME_WB0_MSTR_IF_DBG_HBW_BASE 0x44F9B00ull
16580  #define DCORE2_MME_WB0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16581  #define DCORE2_MME_WB0_MSTR_IF_DBG_HBW_SECTION 0x8000
16582  #define mmDCORE2_MME_WB0_MSTR_IF_DBG_LBW_BASE 0x44F9B80ull
16583  #define DCORE2_MME_WB0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16584  #define DCORE2_MME_WB0_MSTR_IF_DBG_LBW_SECTION 0x8000
16585  #define mmDCORE2_MME_WB0_MSTR_IF_CORE_HBW_BASE 0x44F9C00ull
16586  #define DCORE2_MME_WB0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16587  #define DCORE2_MME_WB0_MSTR_IF_CORE_HBW_SECTION 0x1800
16588  #define mmDCORE2_MME_WB0_MSTR_IF_CORE_LBW_BASE 0x44F9D80ull
16589  #define DCORE2_MME_WB0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16590  #define DCORE2_MME_WB0_MSTR_IF_CORE_LBW_SECTION 0x1000
16591  #define mmDCORE2_MME_WB0_MSTR_IF_SPECIAL_BASE 0x44F9E80ull
16592  #define DCORE2_MME_WB0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16593  #define DCORE2_MME_WB0_MSTR_IF_SPECIAL_SECTION 0x1800
16594  #define mmDCORE2_MME_WB1_MSTR_IF_RR_SHRD_HBW_BASE 0x44FA000ull
16595  #define DCORE2_MME_WB1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16596  #define DCORE2_MME_WB1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16597  #define mmDCORE2_MME_WB1_MSTR_IF_RR_PRVT_HBW_BASE 0x44FA200ull
16598  #define DCORE2_MME_WB1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16599  #define DCORE2_MME_WB1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16600  #define mmDCORE2_MME_WB1_MSTR_IF_RR_SHRD_LBW_BASE 0x44FA400ull
16601  #define DCORE2_MME_WB1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16602  #define DCORE2_MME_WB1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16603  #define mmDCORE2_MME_WB1_MSTR_IF_RR_PRVT_LBW_BASE 0x44FA600ull
16604  #define DCORE2_MME_WB1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16605  #define DCORE2_MME_WB1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16606  #define mmDCORE2_MME_WB1_MSTR_IF_E2E_CRDT_BASE 0x44FA800ull
16607  #define DCORE2_MME_WB1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16608  #define DCORE2_MME_WB1_MSTR_IF_E2E_CRDT_SECTION 0x2800
16609  #define mmDCORE2_MME_WB1_MSTR_IF_AXUSER_BASE 0x44FAA80ull
16610  #define DCORE2_MME_WB1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16611  #define DCORE2_MME_WB1_MSTR_IF_AXUSER_SECTION 0x8000
16612  #define mmDCORE2_MME_WB1_MSTR_IF_DBG_HBW_BASE 0x44FAB00ull
16613  #define DCORE2_MME_WB1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16614  #define DCORE2_MME_WB1_MSTR_IF_DBG_HBW_SECTION 0x8000
16615  #define mmDCORE2_MME_WB1_MSTR_IF_DBG_LBW_BASE 0x44FAB80ull
16616  #define DCORE2_MME_WB1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16617  #define DCORE2_MME_WB1_MSTR_IF_DBG_LBW_SECTION 0x8000
16618  #define mmDCORE2_MME_WB1_MSTR_IF_CORE_HBW_BASE 0x44FAC00ull
16619  #define DCORE2_MME_WB1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16620  #define DCORE2_MME_WB1_MSTR_IF_CORE_HBW_SECTION 0x1800
16621  #define mmDCORE2_MME_WB1_MSTR_IF_CORE_LBW_BASE 0x44FAD80ull
16622  #define DCORE2_MME_WB1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16623  #define DCORE2_MME_WB1_MSTR_IF_CORE_LBW_SECTION 0x1000
16624  #define mmDCORE2_MME_WB1_MSTR_IF_SPECIAL_BASE 0x44FAE80ull
16625  #define DCORE2_MME_WB1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16626  #define DCORE2_MME_WB1_MSTR_IF_SPECIAL_SECTION 0x5180
16627  #define mmDCORE2_SYNC_MNGR_OBJS_BASE 0x4500000ull
16628  #define DCORE2_SYNC_MNGR_OBJS_MAX_OFFSET 0x15A00
16629  #define DCORE2_SYNC_MNGR_OBJS_SECTION 0x1E000
16630  #define mmDCORE2_SYNC_MNGR_GLBL_BASE 0x451E000ull
16631  #define DCORE2_SYNC_MNGR_GLBL_MAX_OFFSET 0x1000
16632  #define DCORE2_SYNC_MNGR_GLBL_SECTION 0xE800
16633  #define mmDCORE2_SYNC_MNGR_GLBL_SPECIAL_BASE 0x451EE80ull
16634  #define DCORE2_SYNC_MNGR_GLBL_SPECIAL_MAX_OFFSET 0x1800
16635  #define DCORE2_SYNC_MNGR_GLBL_SPECIAL_SECTION 0x1800
16636  #define mmDCORE2_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_BASE 0x451F000ull
16637  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16638  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16639  #define mmDCORE2_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_BASE 0x451F200ull
16640  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16641  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16642  #define mmDCORE2_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_BASE 0x451F400ull
16643  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16644  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16645  #define mmDCORE2_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_BASE 0x451F600ull
16646  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16647  #define DCORE2_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16648  #define mmDCORE2_SYNC_MNGR_MSTR_IF_E2E_CRDT_BASE 0x451F800ull
16649  #define DCORE2_SYNC_MNGR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16650  #define DCORE2_SYNC_MNGR_MSTR_IF_E2E_CRDT_SECTION 0x2800
16651  #define mmDCORE2_SYNC_MNGR_MSTR_IF_AXUSER_BASE 0x451FA80ull
16652  #define DCORE2_SYNC_MNGR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16653  #define DCORE2_SYNC_MNGR_MSTR_IF_AXUSER_SECTION 0x8000
16654  #define mmDCORE2_SYNC_MNGR_MSTR_IF_DBG_HBW_BASE 0x451FB00ull
16655  #define DCORE2_SYNC_MNGR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16656  #define DCORE2_SYNC_MNGR_MSTR_IF_DBG_HBW_SECTION 0x8000
16657  #define mmDCORE2_SYNC_MNGR_MSTR_IF_DBG_LBW_BASE 0x451FB80ull
16658  #define DCORE2_SYNC_MNGR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16659  #define DCORE2_SYNC_MNGR_MSTR_IF_DBG_LBW_SECTION 0x8000
16660  #define mmDCORE2_SYNC_MNGR_MSTR_IF_CORE_HBW_BASE 0x451FC00ull
16661  #define DCORE2_SYNC_MNGR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16662  #define DCORE2_SYNC_MNGR_MSTR_IF_CORE_HBW_SECTION 0x1800
16663  #define mmDCORE2_SYNC_MNGR_MSTR_IF_CORE_LBW_BASE 0x451FD80ull
16664  #define DCORE2_SYNC_MNGR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16665  #define DCORE2_SYNC_MNGR_MSTR_IF_CORE_LBW_SECTION 0x1000
16666  #define mmDCORE2_SYNC_MNGR_MSTR_IF_SPECIAL_BASE 0x451FE80ull
16667  #define DCORE2_SYNC_MNGR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16668  #define DCORE2_SYNC_MNGR_MSTR_IF_SPECIAL_SECTION 0x1800
16669  #define mmDCORE2_HIF0_BASE 0x4520000ull
16670  #define DCORE2_HIF0_MAX_OFFSET 0x1000
16671  #define DCORE2_HIF0_SECTION 0xE800
16672  #define mmDCORE2_HIF0_SPECIAL_BASE 0x4520E80ull
16673  #define DCORE2_HIF0_SPECIAL_MAX_OFFSET 0x1800
16674  #define DCORE2_HIF0_SPECIAL_SECTION 0x3180
16675  #define mmDCORE2_HIF1_BASE 0x4524000ull
16676  #define DCORE2_HIF1_MAX_OFFSET 0x1000
16677  #define DCORE2_HIF1_SECTION 0xE800
16678  #define mmDCORE2_HIF1_SPECIAL_BASE 0x4524E80ull
16679  #define DCORE2_HIF1_SPECIAL_MAX_OFFSET 0x1800
16680  #define DCORE2_HIF1_SPECIAL_SECTION 0x3180
16681  #define mmDCORE2_HIF2_BASE 0x4528000ull
16682  #define DCORE2_HIF2_MAX_OFFSET 0x1000
16683  #define DCORE2_HIF2_SECTION 0xE800
16684  #define mmDCORE2_HIF2_SPECIAL_BASE 0x4528E80ull
16685  #define DCORE2_HIF2_SPECIAL_MAX_OFFSET 0x1800
16686  #define DCORE2_HIF2_SPECIAL_SECTION 0x3180
16687  #define mmDCORE2_HIF3_BASE 0x452C000ull
16688  #define DCORE2_HIF3_MAX_OFFSET 0x1000
16689  #define DCORE2_HIF3_SECTION 0xE800
16690  #define mmDCORE2_HIF3_SPECIAL_BASE 0x452CE80ull
16691  #define DCORE2_HIF3_SPECIAL_MAX_OFFSET 0x1800
16692  #define DCORE2_HIF3_SPECIAL_SECTION 0x13180
16693  #define mmDCORE2_RTR0_CTRL_BASE 0x4540000ull
16694  #define DCORE2_RTR0_CTRL_MAX_OFFSET 0x1000
16695  #define DCORE2_RTR0_CTRL_SECTION 0xE800
16696  #define mmDCORE2_RTR0_CTRL_SPECIAL_BASE 0x4540E80ull
16697  #define DCORE2_RTR0_CTRL_SPECIAL_MAX_OFFSET 0x1800
16698  #define DCORE2_RTR0_CTRL_SPECIAL_SECTION 0x1800
16699  #define mmDCORE2_RTR0_H3_BASE 0x4541000ull
16700  #define DCORE2_RTR0_H3_MAX_OFFSET 0x1000
16701  #define DCORE2_RTR0_H3_SECTION 0xE800
16702  #define mmDCORE2_RTR0_H3_SPECIAL_BASE 0x4541E80ull
16703  #define DCORE2_RTR0_H3_SPECIAL_MAX_OFFSET 0x1800
16704  #define DCORE2_RTR0_H3_SPECIAL_SECTION 0x1800
16705  #define mmDCORE2_RTR0_MSTR_IF_RR_SHRD_HBW_BASE 0x4542000ull
16706  #define DCORE2_RTR0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16707  #define DCORE2_RTR0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16708  #define mmDCORE2_RTR0_MSTR_IF_RR_PRVT_HBW_BASE 0x4542200ull
16709  #define DCORE2_RTR0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16710  #define DCORE2_RTR0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16711  #define mmDCORE2_RTR0_MSTR_IF_RR_SHRD_LBW_BASE 0x4542400ull
16712  #define DCORE2_RTR0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16713  #define DCORE2_RTR0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16714  #define mmDCORE2_RTR0_MSTR_IF_RR_PRVT_LBW_BASE 0x4542600ull
16715  #define DCORE2_RTR0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16716  #define DCORE2_RTR0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16717  #define mmDCORE2_RTR0_MSTR_IF_E2E_CRDT_BASE 0x4542800ull
16718  #define DCORE2_RTR0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16719  #define DCORE2_RTR0_MSTR_IF_E2E_CRDT_SECTION 0x2800
16720  #define mmDCORE2_RTR0_MSTR_IF_AXUSER_BASE 0x4542A80ull
16721  #define DCORE2_RTR0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16722  #define DCORE2_RTR0_MSTR_IF_AXUSER_SECTION 0x8000
16723  #define mmDCORE2_RTR0_MSTR_IF_DBG_HBW_BASE 0x4542B00ull
16724  #define DCORE2_RTR0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16725  #define DCORE2_RTR0_MSTR_IF_DBG_HBW_SECTION 0x8000
16726  #define mmDCORE2_RTR0_MSTR_IF_DBG_LBW_BASE 0x4542B80ull
16727  #define DCORE2_RTR0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16728  #define DCORE2_RTR0_MSTR_IF_DBG_LBW_SECTION 0x8000
16729  #define mmDCORE2_RTR0_MSTR_IF_CORE_HBW_BASE 0x4542C00ull
16730  #define DCORE2_RTR0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16731  #define DCORE2_RTR0_MSTR_IF_CORE_HBW_SECTION 0x1800
16732  #define mmDCORE2_RTR0_MSTR_IF_CORE_LBW_BASE 0x4542D80ull
16733  #define DCORE2_RTR0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16734  #define DCORE2_RTR0_MSTR_IF_CORE_LBW_SECTION 0x1000
16735  #define mmDCORE2_RTR0_MSTR_IF_SPECIAL_BASE 0x4542E80ull
16736  #define DCORE2_RTR0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16737  #define DCORE2_RTR0_MSTR_IF_SPECIAL_SECTION 0x1800
16738  #define mmDCORE2_RTR0_ADD_DEC_HBW_BASE 0x4543000ull
16739  #define DCORE2_RTR0_ADD_DEC_HBW_MAX_OFFSET 0x4000
16740  #define DCORE2_RTR0_ADD_DEC_HBW_SECTION 0x4000
16741  #define mmDCORE2_RTR0_ADD_DEC_LBW_BASE 0x4543400ull
16742  #define DCORE2_RTR0_ADD_DEC_LBW_MAX_OFFSET 0xA600
16743  #define DCORE2_RTR0_ADD_DEC_LBW_SECTION 0xA800
16744  #define mmDCORE2_RTR0_ADD_DEC_SPECIAL_BASE 0x4543E80ull
16745  #define DCORE2_RTR0_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
16746  #define DCORE2_RTR0_ADD_DEC_SPECIAL_SECTION 0x1800
16747  #define mmDCORE2_RTR0_BASE 0x4544000ull
16748  #define DCORE2_RTR0_MAX_OFFSET 0x1000
16749  #define DCORE2_RTR0_SECTION 0x3000
16750  #define mmDCORE2_RTR0_HBW_RD_RQ_LL_STAT_BASE 0x4544300ull
16751  #define DCORE2_RTR0_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
16752  #define DCORE2_RTR0_HBW_RD_RQ_LL_STAT_SECTION 0x4000
16753  #define mmDCORE2_RTR0_HBW_RD_RS_LL_STAT_BASE 0x4544340ull
16754  #define DCORE2_RTR0_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
16755  #define DCORE2_RTR0_HBW_RD_RS_LL_STAT_SECTION 0x4000
16756  #define mmDCORE2_RTR0_HBW_WR_RQ_LL_STAT_BASE 0x4544380ull
16757  #define DCORE2_RTR0_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
16758  #define DCORE2_RTR0_HBW_WR_RQ_LL_STAT_SECTION 0x4000
16759  #define mmDCORE2_RTR0_HBW_WR_RS_LL_STAT_BASE 0x45443C0ull
16760  #define DCORE2_RTR0_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
16761  #define DCORE2_RTR0_HBW_WR_RS_LL_STAT_SECTION 0x4000
16762  #define mmDCORE2_RTR0_LBW_RD_RQ_LL_STAT_BASE 0x4544400ull
16763  #define DCORE2_RTR0_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
16764  #define DCORE2_RTR0_LBW_RD_RQ_LL_STAT_SECTION 0x4000
16765  #define mmDCORE2_RTR0_LBW_RD_RS_LL_STAT_BASE 0x4544440ull
16766  #define DCORE2_RTR0_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
16767  #define DCORE2_RTR0_LBW_RD_RS_LL_STAT_SECTION 0x4000
16768  #define mmDCORE2_RTR0_LBW_WR_RQ_LL_STAT_BASE 0x4544480ull
16769  #define DCORE2_RTR0_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
16770  #define DCORE2_RTR0_LBW_WR_RQ_LL_STAT_SECTION 0x4000
16771  #define mmDCORE2_RTR0_LBW_WR_RS_LL_STAT_BASE 0x45444C0ull
16772  #define DCORE2_RTR0_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
16773  #define DCORE2_RTR0_LBW_WR_RS_LL_STAT_SECTION 0x4000
16774  #define mmDCORE2_RTR0_HBW_MFIFO_BASE 0x4544500ull
16775  #define DCORE2_RTR0_HBW_MFIFO_MAX_OFFSET 0x3000
16776  #define DCORE2_RTR0_HBW_MFIFO_SECTION 0x4000
16777  #define mmDCORE2_RTR0_E2E_RD_LL_STAT_BASE 0x4544540ull
16778  #define DCORE2_RTR0_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
16779  #define DCORE2_RTR0_E2E_RD_LL_STAT_SECTION 0x4000
16780  #define mmDCORE2_RTR0_E2E_WR_LL_STAT_BASE 0x4544580ull
16781  #define DCORE2_RTR0_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
16782  #define DCORE2_RTR0_E2E_WR_LL_STAT_SECTION 0x8000
16783  #define mmDCORE2_RTR0_RTR_HBW_XACT_STAT_BASE 0x4544600ull
16784  #define DCORE2_RTR0_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
16785  #define DCORE2_RTR0_RTR_HBW_XACT_STAT_SECTION 0x8000
16786  #define mmDCORE2_RTR0_RTR_LBW_XACT_STAT_BASE 0x4544680ull
16787  #define DCORE2_RTR0_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
16788  #define DCORE2_RTR0_RTR_LBW_XACT_STAT_SECTION 0x8000
16789  #define mmDCORE2_RTR0_RTR_E2E_XACT_STAT_BASE 0x4544700ull
16790  #define DCORE2_RTR0_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
16791  #define DCORE2_RTR0_RTR_E2E_XACT_STAT_SECTION 0x7800
16792  #define mmDCORE2_RTR0_SPECIAL_BASE 0x4544E80ull
16793  #define DCORE2_RTR0_SPECIAL_MAX_OFFSET 0x1800
16794  #define DCORE2_RTR0_SPECIAL_SECTION 0x1800
16795  #define mmDCORE2_RTR0_DBG_ADDR_BASE 0x4545000ull
16796  #define DCORE2_RTR0_DBG_ADDR_MAX_OFFSET 0x1000
16797  #define DCORE2_RTR0_DBG_ADDR_SECTION 0xE800
16798  #define mmDCORE2_RTR0_DBG_ADDR_SPECIAL_BASE 0x4545E80ull
16799  #define DCORE2_RTR0_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
16800  #define DCORE2_RTR0_DBG_ADDR_SPECIAL_SECTION 0x2180
16801  #define mmDCORE2_RTR1_CTRL_BASE 0x4548000ull
16802  #define DCORE2_RTR1_CTRL_MAX_OFFSET 0x1000
16803  #define DCORE2_RTR1_CTRL_SECTION 0xE800
16804  #define mmDCORE2_RTR1_CTRL_SPECIAL_BASE 0x4548E80ull
16805  #define DCORE2_RTR1_CTRL_SPECIAL_MAX_OFFSET 0x1800
16806  #define DCORE2_RTR1_CTRL_SPECIAL_SECTION 0x1800
16807  #define mmDCORE2_RTR1_H3_BASE 0x4549000ull
16808  #define DCORE2_RTR1_H3_MAX_OFFSET 0x1000
16809  #define DCORE2_RTR1_H3_SECTION 0xE800
16810  #define mmDCORE2_RTR1_H3_SPECIAL_BASE 0x4549E80ull
16811  #define DCORE2_RTR1_H3_SPECIAL_MAX_OFFSET 0x1800
16812  #define DCORE2_RTR1_H3_SPECIAL_SECTION 0x1800
16813  #define mmDCORE2_RTR1_MSTR_IF_RR_SHRD_HBW_BASE 0x454A000ull
16814  #define DCORE2_RTR1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16815  #define DCORE2_RTR1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16816  #define mmDCORE2_RTR1_MSTR_IF_RR_PRVT_HBW_BASE 0x454A200ull
16817  #define DCORE2_RTR1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16818  #define DCORE2_RTR1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16819  #define mmDCORE2_RTR1_MSTR_IF_RR_SHRD_LBW_BASE 0x454A400ull
16820  #define DCORE2_RTR1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16821  #define DCORE2_RTR1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16822  #define mmDCORE2_RTR1_MSTR_IF_RR_PRVT_LBW_BASE 0x454A600ull
16823  #define DCORE2_RTR1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16824  #define DCORE2_RTR1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16825  #define mmDCORE2_RTR1_MSTR_IF_E2E_CRDT_BASE 0x454A800ull
16826  #define DCORE2_RTR1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16827  #define DCORE2_RTR1_MSTR_IF_E2E_CRDT_SECTION 0x2800
16828  #define mmDCORE2_RTR1_MSTR_IF_AXUSER_BASE 0x454AA80ull
16829  #define DCORE2_RTR1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16830  #define DCORE2_RTR1_MSTR_IF_AXUSER_SECTION 0x8000
16831  #define mmDCORE2_RTR1_MSTR_IF_DBG_HBW_BASE 0x454AB00ull
16832  #define DCORE2_RTR1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16833  #define DCORE2_RTR1_MSTR_IF_DBG_HBW_SECTION 0x8000
16834  #define mmDCORE2_RTR1_MSTR_IF_DBG_LBW_BASE 0x454AB80ull
16835  #define DCORE2_RTR1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16836  #define DCORE2_RTR1_MSTR_IF_DBG_LBW_SECTION 0x8000
16837  #define mmDCORE2_RTR1_MSTR_IF_CORE_HBW_BASE 0x454AC00ull
16838  #define DCORE2_RTR1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16839  #define DCORE2_RTR1_MSTR_IF_CORE_HBW_SECTION 0x1800
16840  #define mmDCORE2_RTR1_MSTR_IF_CORE_LBW_BASE 0x454AD80ull
16841  #define DCORE2_RTR1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16842  #define DCORE2_RTR1_MSTR_IF_CORE_LBW_SECTION 0x1000
16843  #define mmDCORE2_RTR1_MSTR_IF_SPECIAL_BASE 0x454AE80ull
16844  #define DCORE2_RTR1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16845  #define DCORE2_RTR1_MSTR_IF_SPECIAL_SECTION 0x1800
16846  #define mmDCORE2_RTR1_ADD_DEC_HBW_BASE 0x454B000ull
16847  #define DCORE2_RTR1_ADD_DEC_HBW_MAX_OFFSET 0x4000
16848  #define DCORE2_RTR1_ADD_DEC_HBW_SECTION 0x4000
16849  #define mmDCORE2_RTR1_ADD_DEC_LBW_BASE 0x454B400ull
16850  #define DCORE2_RTR1_ADD_DEC_LBW_MAX_OFFSET 0xA600
16851  #define DCORE2_RTR1_ADD_DEC_LBW_SECTION 0xA800
16852  #define mmDCORE2_RTR1_ADD_DEC_SPECIAL_BASE 0x454BE80ull
16853  #define DCORE2_RTR1_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
16854  #define DCORE2_RTR1_ADD_DEC_SPECIAL_SECTION 0x1800
16855  #define mmDCORE2_RTR1_BASE 0x454C000ull
16856  #define DCORE2_RTR1_MAX_OFFSET 0x1000
16857  #define DCORE2_RTR1_SECTION 0x3000
16858  #define mmDCORE2_RTR1_HBW_RD_RQ_LL_STAT_BASE 0x454C300ull
16859  #define DCORE2_RTR1_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
16860  #define DCORE2_RTR1_HBW_RD_RQ_LL_STAT_SECTION 0x4000
16861  #define mmDCORE2_RTR1_HBW_RD_RS_LL_STAT_BASE 0x454C340ull
16862  #define DCORE2_RTR1_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
16863  #define DCORE2_RTR1_HBW_RD_RS_LL_STAT_SECTION 0x4000
16864  #define mmDCORE2_RTR1_HBW_WR_RQ_LL_STAT_BASE 0x454C380ull
16865  #define DCORE2_RTR1_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
16866  #define DCORE2_RTR1_HBW_WR_RQ_LL_STAT_SECTION 0x4000
16867  #define mmDCORE2_RTR1_HBW_WR_RS_LL_STAT_BASE 0x454C3C0ull
16868  #define DCORE2_RTR1_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
16869  #define DCORE2_RTR1_HBW_WR_RS_LL_STAT_SECTION 0x4000
16870  #define mmDCORE2_RTR1_LBW_RD_RQ_LL_STAT_BASE 0x454C400ull
16871  #define DCORE2_RTR1_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
16872  #define DCORE2_RTR1_LBW_RD_RQ_LL_STAT_SECTION 0x4000
16873  #define mmDCORE2_RTR1_LBW_RD_RS_LL_STAT_BASE 0x454C440ull
16874  #define DCORE2_RTR1_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
16875  #define DCORE2_RTR1_LBW_RD_RS_LL_STAT_SECTION 0x4000
16876  #define mmDCORE2_RTR1_LBW_WR_RQ_LL_STAT_BASE 0x454C480ull
16877  #define DCORE2_RTR1_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
16878  #define DCORE2_RTR1_LBW_WR_RQ_LL_STAT_SECTION 0x4000
16879  #define mmDCORE2_RTR1_LBW_WR_RS_LL_STAT_BASE 0x454C4C0ull
16880  #define DCORE2_RTR1_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
16881  #define DCORE2_RTR1_LBW_WR_RS_LL_STAT_SECTION 0x4000
16882  #define mmDCORE2_RTR1_HBW_MFIFO_BASE 0x454C500ull
16883  #define DCORE2_RTR1_HBW_MFIFO_MAX_OFFSET 0x3000
16884  #define DCORE2_RTR1_HBW_MFIFO_SECTION 0x4000
16885  #define mmDCORE2_RTR1_E2E_RD_LL_STAT_BASE 0x454C540ull
16886  #define DCORE2_RTR1_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
16887  #define DCORE2_RTR1_E2E_RD_LL_STAT_SECTION 0x4000
16888  #define mmDCORE2_RTR1_E2E_WR_LL_STAT_BASE 0x454C580ull
16889  #define DCORE2_RTR1_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
16890  #define DCORE2_RTR1_E2E_WR_LL_STAT_SECTION 0x8000
16891  #define mmDCORE2_RTR1_RTR_HBW_XACT_STAT_BASE 0x454C600ull
16892  #define DCORE2_RTR1_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
16893  #define DCORE2_RTR1_RTR_HBW_XACT_STAT_SECTION 0x8000
16894  #define mmDCORE2_RTR1_RTR_LBW_XACT_STAT_BASE 0x454C680ull
16895  #define DCORE2_RTR1_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
16896  #define DCORE2_RTR1_RTR_LBW_XACT_STAT_SECTION 0x8000
16897  #define mmDCORE2_RTR1_RTR_E2E_XACT_STAT_BASE 0x454C700ull
16898  #define DCORE2_RTR1_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
16899  #define DCORE2_RTR1_RTR_E2E_XACT_STAT_SECTION 0x7800
16900  #define mmDCORE2_RTR1_SPECIAL_BASE 0x454CE80ull
16901  #define DCORE2_RTR1_SPECIAL_MAX_OFFSET 0x1800
16902  #define DCORE2_RTR1_SPECIAL_SECTION 0x1800
16903  #define mmDCORE2_RTR1_DBG_ADDR_BASE 0x454D000ull
16904  #define DCORE2_RTR1_DBG_ADDR_MAX_OFFSET 0x1000
16905  #define DCORE2_RTR1_DBG_ADDR_SECTION 0xE800
16906  #define mmDCORE2_RTR1_DBG_ADDR_SPECIAL_BASE 0x454DE80ull
16907  #define DCORE2_RTR1_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
16908  #define DCORE2_RTR1_DBG_ADDR_SPECIAL_SECTION 0x2180
16909  #define mmDCORE2_RTR2_CTRL_BASE 0x4550000ull
16910  #define DCORE2_RTR2_CTRL_MAX_OFFSET 0x1000
16911  #define DCORE2_RTR2_CTRL_SECTION 0xE800
16912  #define mmDCORE2_RTR2_CTRL_SPECIAL_BASE 0x4550E80ull
16913  #define DCORE2_RTR2_CTRL_SPECIAL_MAX_OFFSET 0x1800
16914  #define DCORE2_RTR2_CTRL_SPECIAL_SECTION 0x1800
16915  #define mmDCORE2_RTR2_H3_BASE 0x4551000ull
16916  #define DCORE2_RTR2_H3_MAX_OFFSET 0x1000
16917  #define DCORE2_RTR2_H3_SECTION 0xE800
16918  #define mmDCORE2_RTR2_H3_SPECIAL_BASE 0x4551E80ull
16919  #define DCORE2_RTR2_H3_SPECIAL_MAX_OFFSET 0x1800
16920  #define DCORE2_RTR2_H3_SPECIAL_SECTION 0x1800
16921  #define mmDCORE2_RTR2_MSTR_IF_RR_SHRD_HBW_BASE 0x4552000ull
16922  #define DCORE2_RTR2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
16923  #define DCORE2_RTR2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
16924  #define mmDCORE2_RTR2_MSTR_IF_RR_PRVT_HBW_BASE 0x4552200ull
16925  #define DCORE2_RTR2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
16926  #define DCORE2_RTR2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
16927  #define mmDCORE2_RTR2_MSTR_IF_RR_SHRD_LBW_BASE 0x4552400ull
16928  #define DCORE2_RTR2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
16929  #define DCORE2_RTR2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
16930  #define mmDCORE2_RTR2_MSTR_IF_RR_PRVT_LBW_BASE 0x4552600ull
16931  #define DCORE2_RTR2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
16932  #define DCORE2_RTR2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
16933  #define mmDCORE2_RTR2_MSTR_IF_E2E_CRDT_BASE 0x4552800ull
16934  #define DCORE2_RTR2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
16935  #define DCORE2_RTR2_MSTR_IF_E2E_CRDT_SECTION 0x2800
16936  #define mmDCORE2_RTR2_MSTR_IF_AXUSER_BASE 0x4552A80ull
16937  #define DCORE2_RTR2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
16938  #define DCORE2_RTR2_MSTR_IF_AXUSER_SECTION 0x8000
16939  #define mmDCORE2_RTR2_MSTR_IF_DBG_HBW_BASE 0x4552B00ull
16940  #define DCORE2_RTR2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
16941  #define DCORE2_RTR2_MSTR_IF_DBG_HBW_SECTION 0x8000
16942  #define mmDCORE2_RTR2_MSTR_IF_DBG_LBW_BASE 0x4552B80ull
16943  #define DCORE2_RTR2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
16944  #define DCORE2_RTR2_MSTR_IF_DBG_LBW_SECTION 0x8000
16945  #define mmDCORE2_RTR2_MSTR_IF_CORE_HBW_BASE 0x4552C00ull
16946  #define DCORE2_RTR2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
16947  #define DCORE2_RTR2_MSTR_IF_CORE_HBW_SECTION 0x1800
16948  #define mmDCORE2_RTR2_MSTR_IF_CORE_LBW_BASE 0x4552D80ull
16949  #define DCORE2_RTR2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
16950  #define DCORE2_RTR2_MSTR_IF_CORE_LBW_SECTION 0x1000
16951  #define mmDCORE2_RTR2_MSTR_IF_SPECIAL_BASE 0x4552E80ull
16952  #define DCORE2_RTR2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
16953  #define DCORE2_RTR2_MSTR_IF_SPECIAL_SECTION 0x1800
16954  #define mmDCORE2_RTR2_ADD_DEC_HBW_BASE 0x4553000ull
16955  #define DCORE2_RTR2_ADD_DEC_HBW_MAX_OFFSET 0x4000
16956  #define DCORE2_RTR2_ADD_DEC_HBW_SECTION 0x4000
16957  #define mmDCORE2_RTR2_ADD_DEC_LBW_BASE 0x4553400ull
16958  #define DCORE2_RTR2_ADD_DEC_LBW_MAX_OFFSET 0xA600
16959  #define DCORE2_RTR2_ADD_DEC_LBW_SECTION 0xA800
16960  #define mmDCORE2_RTR2_ADD_DEC_SPECIAL_BASE 0x4553E80ull
16961  #define DCORE2_RTR2_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
16962  #define DCORE2_RTR2_ADD_DEC_SPECIAL_SECTION 0x1800
16963  #define mmDCORE2_RTR2_BASE 0x4554000ull
16964  #define DCORE2_RTR2_MAX_OFFSET 0x1000
16965  #define DCORE2_RTR2_SECTION 0x3000
16966  #define mmDCORE2_RTR2_HBW_RD_RQ_LL_STAT_BASE 0x4554300ull
16967  #define DCORE2_RTR2_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
16968  #define DCORE2_RTR2_HBW_RD_RQ_LL_STAT_SECTION 0x4000
16969  #define mmDCORE2_RTR2_HBW_RD_RS_LL_STAT_BASE 0x4554340ull
16970  #define DCORE2_RTR2_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
16971  #define DCORE2_RTR2_HBW_RD_RS_LL_STAT_SECTION 0x4000
16972  #define mmDCORE2_RTR2_HBW_WR_RQ_LL_STAT_BASE 0x4554380ull
16973  #define DCORE2_RTR2_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
16974  #define DCORE2_RTR2_HBW_WR_RQ_LL_STAT_SECTION 0x4000
16975  #define mmDCORE2_RTR2_HBW_WR_RS_LL_STAT_BASE 0x45543C0ull
16976  #define DCORE2_RTR2_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
16977  #define DCORE2_RTR2_HBW_WR_RS_LL_STAT_SECTION 0x4000
16978  #define mmDCORE2_RTR2_LBW_RD_RQ_LL_STAT_BASE 0x4554400ull
16979  #define DCORE2_RTR2_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
16980  #define DCORE2_RTR2_LBW_RD_RQ_LL_STAT_SECTION 0x4000
16981  #define mmDCORE2_RTR2_LBW_RD_RS_LL_STAT_BASE 0x4554440ull
16982  #define DCORE2_RTR2_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
16983  #define DCORE2_RTR2_LBW_RD_RS_LL_STAT_SECTION 0x4000
16984  #define mmDCORE2_RTR2_LBW_WR_RQ_LL_STAT_BASE 0x4554480ull
16985  #define DCORE2_RTR2_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
16986  #define DCORE2_RTR2_LBW_WR_RQ_LL_STAT_SECTION 0x4000
16987  #define mmDCORE2_RTR2_LBW_WR_RS_LL_STAT_BASE 0x45544C0ull
16988  #define DCORE2_RTR2_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
16989  #define DCORE2_RTR2_LBW_WR_RS_LL_STAT_SECTION 0x4000
16990  #define mmDCORE2_RTR2_HBW_MFIFO_BASE 0x4554500ull
16991  #define DCORE2_RTR2_HBW_MFIFO_MAX_OFFSET 0x3000
16992  #define DCORE2_RTR2_HBW_MFIFO_SECTION 0x4000
16993  #define mmDCORE2_RTR2_E2E_RD_LL_STAT_BASE 0x4554540ull
16994  #define DCORE2_RTR2_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
16995  #define DCORE2_RTR2_E2E_RD_LL_STAT_SECTION 0x4000
16996  #define mmDCORE2_RTR2_E2E_WR_LL_STAT_BASE 0x4554580ull
16997  #define DCORE2_RTR2_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
16998  #define DCORE2_RTR2_E2E_WR_LL_STAT_SECTION 0x8000
16999  #define mmDCORE2_RTR2_RTR_HBW_XACT_STAT_BASE 0x4554600ull
17000  #define DCORE2_RTR2_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
17001  #define DCORE2_RTR2_RTR_HBW_XACT_STAT_SECTION 0x8000
17002  #define mmDCORE2_RTR2_RTR_LBW_XACT_STAT_BASE 0x4554680ull
17003  #define DCORE2_RTR2_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
17004  #define DCORE2_RTR2_RTR_LBW_XACT_STAT_SECTION 0x8000
17005  #define mmDCORE2_RTR2_RTR_E2E_XACT_STAT_BASE 0x4554700ull
17006  #define DCORE2_RTR2_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
17007  #define DCORE2_RTR2_RTR_E2E_XACT_STAT_SECTION 0x7800
17008  #define mmDCORE2_RTR2_SPECIAL_BASE 0x4554E80ull
17009  #define DCORE2_RTR2_SPECIAL_MAX_OFFSET 0x1800
17010  #define DCORE2_RTR2_SPECIAL_SECTION 0x1800
17011  #define mmDCORE2_RTR2_DBG_ADDR_BASE 0x4555000ull
17012  #define DCORE2_RTR2_DBG_ADDR_MAX_OFFSET 0x1000
17013  #define DCORE2_RTR2_DBG_ADDR_SECTION 0xE800
17014  #define mmDCORE2_RTR2_DBG_ADDR_SPECIAL_BASE 0x4555E80ull
17015  #define DCORE2_RTR2_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
17016  #define DCORE2_RTR2_DBG_ADDR_SPECIAL_SECTION 0x2180
17017  #define mmDCORE2_RTR3_CTRL_BASE 0x4558000ull
17018  #define DCORE2_RTR3_CTRL_MAX_OFFSET 0x1000
17019  #define DCORE2_RTR3_CTRL_SECTION 0xE800
17020  #define mmDCORE2_RTR3_CTRL_SPECIAL_BASE 0x4558E80ull
17021  #define DCORE2_RTR3_CTRL_SPECIAL_MAX_OFFSET 0x1800
17022  #define DCORE2_RTR3_CTRL_SPECIAL_SECTION 0x1800
17023  #define mmDCORE2_RTR3_H3_BASE 0x4559000ull
17024  #define DCORE2_RTR3_H3_MAX_OFFSET 0x1000
17025  #define DCORE2_RTR3_H3_SECTION 0xE800
17026  #define mmDCORE2_RTR3_H3_SPECIAL_BASE 0x4559E80ull
17027  #define DCORE2_RTR3_H3_SPECIAL_MAX_OFFSET 0x1800
17028  #define DCORE2_RTR3_H3_SPECIAL_SECTION 0x1800
17029  #define mmDCORE2_RTR3_MSTR_IF_RR_SHRD_HBW_BASE 0x455A000ull
17030  #define DCORE2_RTR3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
17031  #define DCORE2_RTR3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
17032  #define mmDCORE2_RTR3_MSTR_IF_RR_PRVT_HBW_BASE 0x455A200ull
17033  #define DCORE2_RTR3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
17034  #define DCORE2_RTR3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
17035  #define mmDCORE2_RTR3_MSTR_IF_RR_SHRD_LBW_BASE 0x455A400ull
17036  #define DCORE2_RTR3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
17037  #define DCORE2_RTR3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
17038  #define mmDCORE2_RTR3_MSTR_IF_RR_PRVT_LBW_BASE 0x455A600ull
17039  #define DCORE2_RTR3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
17040  #define DCORE2_RTR3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
17041  #define mmDCORE2_RTR3_MSTR_IF_E2E_CRDT_BASE 0x455A800ull
17042  #define DCORE2_RTR3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
17043  #define DCORE2_RTR3_MSTR_IF_E2E_CRDT_SECTION 0x2800
17044  #define mmDCORE2_RTR3_MSTR_IF_AXUSER_BASE 0x455AA80ull
17045  #define DCORE2_RTR3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
17046  #define DCORE2_RTR3_MSTR_IF_AXUSER_SECTION 0x8000
17047  #define mmDCORE2_RTR3_MSTR_IF_DBG_HBW_BASE 0x455AB00ull
17048  #define DCORE2_RTR3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
17049  #define DCORE2_RTR3_MSTR_IF_DBG_HBW_SECTION 0x8000
17050  #define mmDCORE2_RTR3_MSTR_IF_DBG_LBW_BASE 0x455AB80ull
17051  #define DCORE2_RTR3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
17052  #define DCORE2_RTR3_MSTR_IF_DBG_LBW_SECTION 0x8000
17053  #define mmDCORE2_RTR3_MSTR_IF_CORE_HBW_BASE 0x455AC00ull
17054  #define DCORE2_RTR3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
17055  #define DCORE2_RTR3_MSTR_IF_CORE_HBW_SECTION 0x1800
17056  #define mmDCORE2_RTR3_MSTR_IF_CORE_LBW_BASE 0x455AD80ull
17057  #define DCORE2_RTR3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
17058  #define DCORE2_RTR3_MSTR_IF_CORE_LBW_SECTION 0x1000
17059  #define mmDCORE2_RTR3_MSTR_IF_SPECIAL_BASE 0x455AE80ull
17060  #define DCORE2_RTR3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
17061  #define DCORE2_RTR3_MSTR_IF_SPECIAL_SECTION 0x1800
17062  #define mmDCORE2_RTR3_ADD_DEC_HBW_BASE 0x455B000ull
17063  #define DCORE2_RTR3_ADD_DEC_HBW_MAX_OFFSET 0x4000
17064  #define DCORE2_RTR3_ADD_DEC_HBW_SECTION 0x4000
17065  #define mmDCORE2_RTR3_ADD_DEC_LBW_BASE 0x455B400ull
17066  #define DCORE2_RTR3_ADD_DEC_LBW_MAX_OFFSET 0xA600
17067  #define DCORE2_RTR3_ADD_DEC_LBW_SECTION 0xA800
17068  #define mmDCORE2_RTR3_ADD_DEC_SPECIAL_BASE 0x455BE80ull
17069  #define DCORE2_RTR3_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
17070  #define DCORE2_RTR3_ADD_DEC_SPECIAL_SECTION 0x1800
17071  #define mmDCORE2_RTR3_BASE 0x455C000ull
17072  #define DCORE2_RTR3_MAX_OFFSET 0x1000
17073  #define DCORE2_RTR3_SECTION 0x3000
17074  #define mmDCORE2_RTR3_HBW_RD_RQ_LL_STAT_BASE 0x455C300ull
17075  #define DCORE2_RTR3_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17076  #define DCORE2_RTR3_HBW_RD_RQ_LL_STAT_SECTION 0x4000
17077  #define mmDCORE2_RTR3_HBW_RD_RS_LL_STAT_BASE 0x455C340ull
17078  #define DCORE2_RTR3_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17079  #define DCORE2_RTR3_HBW_RD_RS_LL_STAT_SECTION 0x4000
17080  #define mmDCORE2_RTR3_HBW_WR_RQ_LL_STAT_BASE 0x455C380ull
17081  #define DCORE2_RTR3_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17082  #define DCORE2_RTR3_HBW_WR_RQ_LL_STAT_SECTION 0x4000
17083  #define mmDCORE2_RTR3_HBW_WR_RS_LL_STAT_BASE 0x455C3C0ull
17084  #define DCORE2_RTR3_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17085  #define DCORE2_RTR3_HBW_WR_RS_LL_STAT_SECTION 0x4000
17086  #define mmDCORE2_RTR3_LBW_RD_RQ_LL_STAT_BASE 0x455C400ull
17087  #define DCORE2_RTR3_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17088  #define DCORE2_RTR3_LBW_RD_RQ_LL_STAT_SECTION 0x4000
17089  #define mmDCORE2_RTR3_LBW_RD_RS_LL_STAT_BASE 0x455C440ull
17090  #define DCORE2_RTR3_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17091  #define DCORE2_RTR3_LBW_RD_RS_LL_STAT_SECTION 0x4000
17092  #define mmDCORE2_RTR3_LBW_WR_RQ_LL_STAT_BASE 0x455C480ull
17093  #define DCORE2_RTR3_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17094  #define DCORE2_RTR3_LBW_WR_RQ_LL_STAT_SECTION 0x4000
17095  #define mmDCORE2_RTR3_LBW_WR_RS_LL_STAT_BASE 0x455C4C0ull
17096  #define DCORE2_RTR3_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17097  #define DCORE2_RTR3_LBW_WR_RS_LL_STAT_SECTION 0x4000
17098  #define mmDCORE2_RTR3_HBW_MFIFO_BASE 0x455C500ull
17099  #define DCORE2_RTR3_HBW_MFIFO_MAX_OFFSET 0x3000
17100  #define DCORE2_RTR3_HBW_MFIFO_SECTION 0x4000
17101  #define mmDCORE2_RTR3_E2E_RD_LL_STAT_BASE 0x455C540ull
17102  #define DCORE2_RTR3_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
17103  #define DCORE2_RTR3_E2E_RD_LL_STAT_SECTION 0x4000
17104  #define mmDCORE2_RTR3_E2E_WR_LL_STAT_BASE 0x455C580ull
17105  #define DCORE2_RTR3_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
17106  #define DCORE2_RTR3_E2E_WR_LL_STAT_SECTION 0x8000
17107  #define mmDCORE2_RTR3_RTR_HBW_XACT_STAT_BASE 0x455C600ull
17108  #define DCORE2_RTR3_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
17109  #define DCORE2_RTR3_RTR_HBW_XACT_STAT_SECTION 0x8000
17110  #define mmDCORE2_RTR3_RTR_LBW_XACT_STAT_BASE 0x455C680ull
17111  #define DCORE2_RTR3_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
17112  #define DCORE2_RTR3_RTR_LBW_XACT_STAT_SECTION 0x8000
17113  #define mmDCORE2_RTR3_RTR_E2E_XACT_STAT_BASE 0x455C700ull
17114  #define DCORE2_RTR3_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
17115  #define DCORE2_RTR3_RTR_E2E_XACT_STAT_SECTION 0x7800
17116  #define mmDCORE2_RTR3_SPECIAL_BASE 0x455CE80ull
17117  #define DCORE2_RTR3_SPECIAL_MAX_OFFSET 0x1800
17118  #define DCORE2_RTR3_SPECIAL_SECTION 0x1800
17119  #define mmDCORE2_RTR3_DBG_ADDR_BASE 0x455D000ull
17120  #define DCORE2_RTR3_DBG_ADDR_MAX_OFFSET 0x1000
17121  #define DCORE2_RTR3_DBG_ADDR_SECTION 0xE800
17122  #define mmDCORE2_RTR3_DBG_ADDR_SPECIAL_BASE 0x455DE80ull
17123  #define DCORE2_RTR3_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
17124  #define DCORE2_RTR3_DBG_ADDR_SPECIAL_SECTION 0x2180
17125  #define mmDCORE2_RTR4_CTRL_BASE 0x4560000ull
17126  #define DCORE2_RTR4_CTRL_MAX_OFFSET 0x1000
17127  #define DCORE2_RTR4_CTRL_SECTION 0xE800
17128  #define mmDCORE2_RTR4_CTRL_SPECIAL_BASE 0x4560E80ull
17129  #define DCORE2_RTR4_CTRL_SPECIAL_MAX_OFFSET 0x1800
17130  #define DCORE2_RTR4_CTRL_SPECIAL_SECTION 0x1800
17131  #define mmDCORE2_RTR4_H3_BASE 0x4561000ull
17132  #define DCORE2_RTR4_H3_MAX_OFFSET 0x1000
17133  #define DCORE2_RTR4_H3_SECTION 0xE800
17134  #define mmDCORE2_RTR4_H3_SPECIAL_BASE 0x4561E80ull
17135  #define DCORE2_RTR4_H3_SPECIAL_MAX_OFFSET 0x1800
17136  #define DCORE2_RTR4_H3_SPECIAL_SECTION 0x1800
17137  #define mmDCORE2_RTR4_MSTR_IF_RR_SHRD_HBW_BASE 0x4562000ull
17138  #define DCORE2_RTR4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
17139  #define DCORE2_RTR4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
17140  #define mmDCORE2_RTR4_MSTR_IF_RR_PRVT_HBW_BASE 0x4562200ull
17141  #define DCORE2_RTR4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
17142  #define DCORE2_RTR4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
17143  #define mmDCORE2_RTR4_MSTR_IF_RR_SHRD_LBW_BASE 0x4562400ull
17144  #define DCORE2_RTR4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
17145  #define DCORE2_RTR4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
17146  #define mmDCORE2_RTR4_MSTR_IF_RR_PRVT_LBW_BASE 0x4562600ull
17147  #define DCORE2_RTR4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
17148  #define DCORE2_RTR4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
17149  #define mmDCORE2_RTR4_MSTR_IF_E2E_CRDT_BASE 0x4562800ull
17150  #define DCORE2_RTR4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
17151  #define DCORE2_RTR4_MSTR_IF_E2E_CRDT_SECTION 0x2800
17152  #define mmDCORE2_RTR4_MSTR_IF_AXUSER_BASE 0x4562A80ull
17153  #define DCORE2_RTR4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
17154  #define DCORE2_RTR4_MSTR_IF_AXUSER_SECTION 0x8000
17155  #define mmDCORE2_RTR4_MSTR_IF_DBG_HBW_BASE 0x4562B00ull
17156  #define DCORE2_RTR4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
17157  #define DCORE2_RTR4_MSTR_IF_DBG_HBW_SECTION 0x8000
17158  #define mmDCORE2_RTR4_MSTR_IF_DBG_LBW_BASE 0x4562B80ull
17159  #define DCORE2_RTR4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
17160  #define DCORE2_RTR4_MSTR_IF_DBG_LBW_SECTION 0x8000
17161  #define mmDCORE2_RTR4_MSTR_IF_CORE_HBW_BASE 0x4562C00ull
17162  #define DCORE2_RTR4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
17163  #define DCORE2_RTR4_MSTR_IF_CORE_HBW_SECTION 0x1800
17164  #define mmDCORE2_RTR4_MSTR_IF_CORE_LBW_BASE 0x4562D80ull
17165  #define DCORE2_RTR4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
17166  #define DCORE2_RTR4_MSTR_IF_CORE_LBW_SECTION 0x1000
17167  #define mmDCORE2_RTR4_MSTR_IF_SPECIAL_BASE 0x4562E80ull
17168  #define DCORE2_RTR4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
17169  #define DCORE2_RTR4_MSTR_IF_SPECIAL_SECTION 0x1800
17170  #define mmDCORE2_RTR4_ADD_DEC_HBW_BASE 0x4563000ull
17171  #define DCORE2_RTR4_ADD_DEC_HBW_MAX_OFFSET 0x4000
17172  #define DCORE2_RTR4_ADD_DEC_HBW_SECTION 0x4000
17173  #define mmDCORE2_RTR4_ADD_DEC_LBW_BASE 0x4563400ull
17174  #define DCORE2_RTR4_ADD_DEC_LBW_MAX_OFFSET 0xA600
17175  #define DCORE2_RTR4_ADD_DEC_LBW_SECTION 0xA800
17176  #define mmDCORE2_RTR4_ADD_DEC_SPECIAL_BASE 0x4563E80ull
17177  #define DCORE2_RTR4_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
17178  #define DCORE2_RTR4_ADD_DEC_SPECIAL_SECTION 0x1800
17179  #define mmDCORE2_RTR4_BASE 0x4564000ull
17180  #define DCORE2_RTR4_MAX_OFFSET 0x1000
17181  #define DCORE2_RTR4_SECTION 0x3000
17182  #define mmDCORE2_RTR4_HBW_RD_RQ_LL_STAT_BASE 0x4564300ull
17183  #define DCORE2_RTR4_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17184  #define DCORE2_RTR4_HBW_RD_RQ_LL_STAT_SECTION 0x4000
17185  #define mmDCORE2_RTR4_HBW_RD_RS_LL_STAT_BASE 0x4564340ull
17186  #define DCORE2_RTR4_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17187  #define DCORE2_RTR4_HBW_RD_RS_LL_STAT_SECTION 0x4000
17188  #define mmDCORE2_RTR4_HBW_WR_RQ_LL_STAT_BASE 0x4564380ull
17189  #define DCORE2_RTR4_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17190  #define DCORE2_RTR4_HBW_WR_RQ_LL_STAT_SECTION 0x4000
17191  #define mmDCORE2_RTR4_HBW_WR_RS_LL_STAT_BASE 0x45643C0ull
17192  #define DCORE2_RTR4_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17193  #define DCORE2_RTR4_HBW_WR_RS_LL_STAT_SECTION 0x4000
17194  #define mmDCORE2_RTR4_LBW_RD_RQ_LL_STAT_BASE 0x4564400ull
17195  #define DCORE2_RTR4_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17196  #define DCORE2_RTR4_LBW_RD_RQ_LL_STAT_SECTION 0x4000
17197  #define mmDCORE2_RTR4_LBW_RD_RS_LL_STAT_BASE 0x4564440ull
17198  #define DCORE2_RTR4_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17199  #define DCORE2_RTR4_LBW_RD_RS_LL_STAT_SECTION 0x4000
17200  #define mmDCORE2_RTR4_LBW_WR_RQ_LL_STAT_BASE 0x4564480ull
17201  #define DCORE2_RTR4_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17202  #define DCORE2_RTR4_LBW_WR_RQ_LL_STAT_SECTION 0x4000
17203  #define mmDCORE2_RTR4_LBW_WR_RS_LL_STAT_BASE 0x45644C0ull
17204  #define DCORE2_RTR4_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17205  #define DCORE2_RTR4_LBW_WR_RS_LL_STAT_SECTION 0x4000
17206  #define mmDCORE2_RTR4_HBW_MFIFO_BASE 0x4564500ull
17207  #define DCORE2_RTR4_HBW_MFIFO_MAX_OFFSET 0x3000
17208  #define DCORE2_RTR4_HBW_MFIFO_SECTION 0x4000
17209  #define mmDCORE2_RTR4_E2E_RD_LL_STAT_BASE 0x4564540ull
17210  #define DCORE2_RTR4_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
17211  #define DCORE2_RTR4_E2E_RD_LL_STAT_SECTION 0x4000
17212  #define mmDCORE2_RTR4_E2E_WR_LL_STAT_BASE 0x4564580ull
17213  #define DCORE2_RTR4_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
17214  #define DCORE2_RTR4_E2E_WR_LL_STAT_SECTION 0x8000
17215  #define mmDCORE2_RTR4_RTR_HBW_XACT_STAT_BASE 0x4564600ull
17216  #define DCORE2_RTR4_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
17217  #define DCORE2_RTR4_RTR_HBW_XACT_STAT_SECTION 0x8000
17218  #define mmDCORE2_RTR4_RTR_LBW_XACT_STAT_BASE 0x4564680ull
17219  #define DCORE2_RTR4_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
17220  #define DCORE2_RTR4_RTR_LBW_XACT_STAT_SECTION 0x8000
17221  #define mmDCORE2_RTR4_RTR_E2E_XACT_STAT_BASE 0x4564700ull
17222  #define DCORE2_RTR4_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
17223  #define DCORE2_RTR4_RTR_E2E_XACT_STAT_SECTION 0x7800
17224  #define mmDCORE2_RTR4_SPECIAL_BASE 0x4564E80ull
17225  #define DCORE2_RTR4_SPECIAL_MAX_OFFSET 0x1800
17226  #define DCORE2_RTR4_SPECIAL_SECTION 0x1800
17227  #define mmDCORE2_RTR4_DBG_ADDR_BASE 0x4565000ull
17228  #define DCORE2_RTR4_DBG_ADDR_MAX_OFFSET 0x1000
17229  #define DCORE2_RTR4_DBG_ADDR_SECTION 0xE800
17230  #define mmDCORE2_RTR4_DBG_ADDR_SPECIAL_BASE 0x4565E80ull
17231  #define DCORE2_RTR4_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
17232  #define DCORE2_RTR4_DBG_ADDR_SPECIAL_SECTION 0x2180
17233  #define mmDCORE2_RTR5_CTRL_BASE 0x4568000ull
17234  #define DCORE2_RTR5_CTRL_MAX_OFFSET 0x1000
17235  #define DCORE2_RTR5_CTRL_SECTION 0xE800
17236  #define mmDCORE2_RTR5_CTRL_SPECIAL_BASE 0x4568E80ull
17237  #define DCORE2_RTR5_CTRL_SPECIAL_MAX_OFFSET 0x1800
17238  #define DCORE2_RTR5_CTRL_SPECIAL_SECTION 0x1800
17239  #define mmDCORE2_RTR5_H3_BASE 0x4569000ull
17240  #define DCORE2_RTR5_H3_MAX_OFFSET 0x1000
17241  #define DCORE2_RTR5_H3_SECTION 0xE800
17242  #define mmDCORE2_RTR5_H3_SPECIAL_BASE 0x4569E80ull
17243  #define DCORE2_RTR5_H3_SPECIAL_MAX_OFFSET 0x1800
17244  #define DCORE2_RTR5_H3_SPECIAL_SECTION 0x1800
17245  #define mmDCORE2_RTR5_MSTR_IF_RR_SHRD_HBW_BASE 0x456A000ull
17246  #define DCORE2_RTR5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
17247  #define DCORE2_RTR5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
17248  #define mmDCORE2_RTR5_MSTR_IF_RR_PRVT_HBW_BASE 0x456A200ull
17249  #define DCORE2_RTR5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
17250  #define DCORE2_RTR5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
17251  #define mmDCORE2_RTR5_MSTR_IF_RR_SHRD_LBW_BASE 0x456A400ull
17252  #define DCORE2_RTR5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
17253  #define DCORE2_RTR5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
17254  #define mmDCORE2_RTR5_MSTR_IF_RR_PRVT_LBW_BASE 0x456A600ull
17255  #define DCORE2_RTR5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
17256  #define DCORE2_RTR5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
17257  #define mmDCORE2_RTR5_MSTR_IF_E2E_CRDT_BASE 0x456A800ull
17258  #define DCORE2_RTR5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
17259  #define DCORE2_RTR5_MSTR_IF_E2E_CRDT_SECTION 0x2800
17260  #define mmDCORE2_RTR5_MSTR_IF_AXUSER_BASE 0x456AA80ull
17261  #define DCORE2_RTR5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
17262  #define DCORE2_RTR5_MSTR_IF_AXUSER_SECTION 0x8000
17263  #define mmDCORE2_RTR5_MSTR_IF_DBG_HBW_BASE 0x456AB00ull
17264  #define DCORE2_RTR5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
17265  #define DCORE2_RTR5_MSTR_IF_DBG_HBW_SECTION 0x8000
17266  #define mmDCORE2_RTR5_MSTR_IF_DBG_LBW_BASE 0x456AB80ull
17267  #define DCORE2_RTR5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
17268  #define DCORE2_RTR5_MSTR_IF_DBG_LBW_SECTION 0x8000
17269  #define mmDCORE2_RTR5_MSTR_IF_CORE_HBW_BASE 0x456AC00ull
17270  #define DCORE2_RTR5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
17271  #define DCORE2_RTR5_MSTR_IF_CORE_HBW_SECTION 0x1800
17272  #define mmDCORE2_RTR5_MSTR_IF_CORE_LBW_BASE 0x456AD80ull
17273  #define DCORE2_RTR5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
17274  #define DCORE2_RTR5_MSTR_IF_CORE_LBW_SECTION 0x1000
17275  #define mmDCORE2_RTR5_MSTR_IF_SPECIAL_BASE 0x456AE80ull
17276  #define DCORE2_RTR5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
17277  #define DCORE2_RTR5_MSTR_IF_SPECIAL_SECTION 0x1800
17278  #define mmDCORE2_RTR5_ADD_DEC_HBW_BASE 0x456B000ull
17279  #define DCORE2_RTR5_ADD_DEC_HBW_MAX_OFFSET 0x4000
17280  #define DCORE2_RTR5_ADD_DEC_HBW_SECTION 0x4000
17281  #define mmDCORE2_RTR5_ADD_DEC_LBW_BASE 0x456B400ull
17282  #define DCORE2_RTR5_ADD_DEC_LBW_MAX_OFFSET 0xA600
17283  #define DCORE2_RTR5_ADD_DEC_LBW_SECTION 0xA800
17284  #define mmDCORE2_RTR5_ADD_DEC_SPECIAL_BASE 0x456BE80ull
17285  #define DCORE2_RTR5_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
17286  #define DCORE2_RTR5_ADD_DEC_SPECIAL_SECTION 0x1800
17287  #define mmDCORE2_RTR5_BASE 0x456C000ull
17288  #define DCORE2_RTR5_MAX_OFFSET 0x1000
17289  #define DCORE2_RTR5_SECTION 0x3000
17290  #define mmDCORE2_RTR5_HBW_RD_RQ_LL_STAT_BASE 0x456C300ull
17291  #define DCORE2_RTR5_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17292  #define DCORE2_RTR5_HBW_RD_RQ_LL_STAT_SECTION 0x4000
17293  #define mmDCORE2_RTR5_HBW_RD_RS_LL_STAT_BASE 0x456C340ull
17294  #define DCORE2_RTR5_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17295  #define DCORE2_RTR5_HBW_RD_RS_LL_STAT_SECTION 0x4000
17296  #define mmDCORE2_RTR5_HBW_WR_RQ_LL_STAT_BASE 0x456C380ull
17297  #define DCORE2_RTR5_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17298  #define DCORE2_RTR5_HBW_WR_RQ_LL_STAT_SECTION 0x4000
17299  #define mmDCORE2_RTR5_HBW_WR_RS_LL_STAT_BASE 0x456C3C0ull
17300  #define DCORE2_RTR5_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17301  #define DCORE2_RTR5_HBW_WR_RS_LL_STAT_SECTION 0x4000
17302  #define mmDCORE2_RTR5_LBW_RD_RQ_LL_STAT_BASE 0x456C400ull
17303  #define DCORE2_RTR5_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17304  #define DCORE2_RTR5_LBW_RD_RQ_LL_STAT_SECTION 0x4000
17305  #define mmDCORE2_RTR5_LBW_RD_RS_LL_STAT_BASE 0x456C440ull
17306  #define DCORE2_RTR5_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17307  #define DCORE2_RTR5_LBW_RD_RS_LL_STAT_SECTION 0x4000
17308  #define mmDCORE2_RTR5_LBW_WR_RQ_LL_STAT_BASE 0x456C480ull
17309  #define DCORE2_RTR5_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17310  #define DCORE2_RTR5_LBW_WR_RQ_LL_STAT_SECTION 0x4000
17311  #define mmDCORE2_RTR5_LBW_WR_RS_LL_STAT_BASE 0x456C4C0ull
17312  #define DCORE2_RTR5_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17313  #define DCORE2_RTR5_LBW_WR_RS_LL_STAT_SECTION 0x4000
17314  #define mmDCORE2_RTR5_HBW_MFIFO_BASE 0x456C500ull
17315  #define DCORE2_RTR5_HBW_MFIFO_MAX_OFFSET 0x3000
17316  #define DCORE2_RTR5_HBW_MFIFO_SECTION 0x4000
17317  #define mmDCORE2_RTR5_E2E_RD_LL_STAT_BASE 0x456C540ull
17318  #define DCORE2_RTR5_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
17319  #define DCORE2_RTR5_E2E_RD_LL_STAT_SECTION 0x4000
17320  #define mmDCORE2_RTR5_E2E_WR_LL_STAT_BASE 0x456C580ull
17321  #define DCORE2_RTR5_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
17322  #define DCORE2_RTR5_E2E_WR_LL_STAT_SECTION 0x8000
17323  #define mmDCORE2_RTR5_RTR_HBW_XACT_STAT_BASE 0x456C600ull
17324  #define DCORE2_RTR5_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
17325  #define DCORE2_RTR5_RTR_HBW_XACT_STAT_SECTION 0x8000
17326  #define mmDCORE2_RTR5_RTR_LBW_XACT_STAT_BASE 0x456C680ull
17327  #define DCORE2_RTR5_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
17328  #define DCORE2_RTR5_RTR_LBW_XACT_STAT_SECTION 0x8000
17329  #define mmDCORE2_RTR5_RTR_E2E_XACT_STAT_BASE 0x456C700ull
17330  #define DCORE2_RTR5_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
17331  #define DCORE2_RTR5_RTR_E2E_XACT_STAT_SECTION 0x7800
17332  #define mmDCORE2_RTR5_SPECIAL_BASE 0x456CE80ull
17333  #define DCORE2_RTR5_SPECIAL_MAX_OFFSET 0x1800
17334  #define DCORE2_RTR5_SPECIAL_SECTION 0x1800
17335  #define mmDCORE2_RTR5_DBG_ADDR_BASE 0x456D000ull
17336  #define DCORE2_RTR5_DBG_ADDR_MAX_OFFSET 0x1000
17337  #define DCORE2_RTR5_DBG_ADDR_SECTION 0xE800
17338  #define mmDCORE2_RTR5_DBG_ADDR_SPECIAL_BASE 0x456DE80ull
17339  #define DCORE2_RTR5_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
17340  #define DCORE2_RTR5_DBG_ADDR_SPECIAL_SECTION 0x2180
17341  #define mmDCORE2_RTR6_CTRL_BASE 0x4570000ull
17342  #define DCORE2_RTR6_CTRL_MAX_OFFSET 0x1000
17343  #define DCORE2_RTR6_CTRL_SECTION 0xE800
17344  #define mmDCORE2_RTR6_CTRL_SPECIAL_BASE 0x4570E80ull
17345  #define DCORE2_RTR6_CTRL_SPECIAL_MAX_OFFSET 0x1800
17346  #define DCORE2_RTR6_CTRL_SPECIAL_SECTION 0x1800
17347  #define mmDCORE2_RTR6_H3_BASE 0x4571000ull
17348  #define DCORE2_RTR6_H3_MAX_OFFSET 0x1000
17349  #define DCORE2_RTR6_H3_SECTION 0xE800
17350  #define mmDCORE2_RTR6_H3_SPECIAL_BASE 0x4571E80ull
17351  #define DCORE2_RTR6_H3_SPECIAL_MAX_OFFSET 0x1800
17352  #define DCORE2_RTR6_H3_SPECIAL_SECTION 0x1800
17353  #define mmDCORE2_RTR6_MSTR_IF_RR_SHRD_HBW_BASE 0x4572000ull
17354  #define DCORE2_RTR6_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
17355  #define DCORE2_RTR6_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
17356  #define mmDCORE2_RTR6_MSTR_IF_RR_PRVT_HBW_BASE 0x4572200ull
17357  #define DCORE2_RTR6_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
17358  #define DCORE2_RTR6_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
17359  #define mmDCORE2_RTR6_MSTR_IF_RR_SHRD_LBW_BASE 0x4572400ull
17360  #define DCORE2_RTR6_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
17361  #define DCORE2_RTR6_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
17362  #define mmDCORE2_RTR6_MSTR_IF_RR_PRVT_LBW_BASE 0x4572600ull
17363  #define DCORE2_RTR6_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
17364  #define DCORE2_RTR6_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
17365  #define mmDCORE2_RTR6_MSTR_IF_E2E_CRDT_BASE 0x4572800ull
17366  #define DCORE2_RTR6_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
17367  #define DCORE2_RTR6_MSTR_IF_E2E_CRDT_SECTION 0x2800
17368  #define mmDCORE2_RTR6_MSTR_IF_AXUSER_BASE 0x4572A80ull
17369  #define DCORE2_RTR6_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
17370  #define DCORE2_RTR6_MSTR_IF_AXUSER_SECTION 0x8000
17371  #define mmDCORE2_RTR6_MSTR_IF_DBG_HBW_BASE 0x4572B00ull
17372  #define DCORE2_RTR6_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
17373  #define DCORE2_RTR6_MSTR_IF_DBG_HBW_SECTION 0x8000
17374  #define mmDCORE2_RTR6_MSTR_IF_DBG_LBW_BASE 0x4572B80ull
17375  #define DCORE2_RTR6_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
17376  #define DCORE2_RTR6_MSTR_IF_DBG_LBW_SECTION 0x8000
17377  #define mmDCORE2_RTR6_MSTR_IF_CORE_HBW_BASE 0x4572C00ull
17378  #define DCORE2_RTR6_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
17379  #define DCORE2_RTR6_MSTR_IF_CORE_HBW_SECTION 0x1800
17380  #define mmDCORE2_RTR6_MSTR_IF_CORE_LBW_BASE 0x4572D80ull
17381  #define DCORE2_RTR6_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
17382  #define DCORE2_RTR6_MSTR_IF_CORE_LBW_SECTION 0x1000
17383  #define mmDCORE2_RTR6_MSTR_IF_SPECIAL_BASE 0x4572E80ull
17384  #define DCORE2_RTR6_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
17385  #define DCORE2_RTR6_MSTR_IF_SPECIAL_SECTION 0x1800
17386  #define mmDCORE2_RTR6_ADD_DEC_HBW_BASE 0x4573000ull
17387  #define DCORE2_RTR6_ADD_DEC_HBW_MAX_OFFSET 0x4000
17388  #define DCORE2_RTR6_ADD_DEC_HBW_SECTION 0x4000
17389  #define mmDCORE2_RTR6_ADD_DEC_LBW_BASE 0x4573400ull
17390  #define DCORE2_RTR6_ADD_DEC_LBW_MAX_OFFSET 0xA600
17391  #define DCORE2_RTR6_ADD_DEC_LBW_SECTION 0xA800
17392  #define mmDCORE2_RTR6_ADD_DEC_SPECIAL_BASE 0x4573E80ull
17393  #define DCORE2_RTR6_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
17394  #define DCORE2_RTR6_ADD_DEC_SPECIAL_SECTION 0x1800
17395  #define mmDCORE2_RTR6_BASE 0x4574000ull
17396  #define DCORE2_RTR6_MAX_OFFSET 0x1000
17397  #define DCORE2_RTR6_SECTION 0x3000
17398  #define mmDCORE2_RTR6_HBW_RD_RQ_LL_STAT_BASE 0x4574300ull
17399  #define DCORE2_RTR6_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17400  #define DCORE2_RTR6_HBW_RD_RQ_LL_STAT_SECTION 0x4000
17401  #define mmDCORE2_RTR6_HBW_RD_RS_LL_STAT_BASE 0x4574340ull
17402  #define DCORE2_RTR6_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17403  #define DCORE2_RTR6_HBW_RD_RS_LL_STAT_SECTION 0x4000
17404  #define mmDCORE2_RTR6_HBW_WR_RQ_LL_STAT_BASE 0x4574380ull
17405  #define DCORE2_RTR6_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17406  #define DCORE2_RTR6_HBW_WR_RQ_LL_STAT_SECTION 0x4000
17407  #define mmDCORE2_RTR6_HBW_WR_RS_LL_STAT_BASE 0x45743C0ull
17408  #define DCORE2_RTR6_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17409  #define DCORE2_RTR6_HBW_WR_RS_LL_STAT_SECTION 0x4000
17410  #define mmDCORE2_RTR6_LBW_RD_RQ_LL_STAT_BASE 0x4574400ull
17411  #define DCORE2_RTR6_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17412  #define DCORE2_RTR6_LBW_RD_RQ_LL_STAT_SECTION 0x4000
17413  #define mmDCORE2_RTR6_LBW_RD_RS_LL_STAT_BASE 0x4574440ull
17414  #define DCORE2_RTR6_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17415  #define DCORE2_RTR6_LBW_RD_RS_LL_STAT_SECTION 0x4000
17416  #define mmDCORE2_RTR6_LBW_WR_RQ_LL_STAT_BASE 0x4574480ull
17417  #define DCORE2_RTR6_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17418  #define DCORE2_RTR6_LBW_WR_RQ_LL_STAT_SECTION 0x4000
17419  #define mmDCORE2_RTR6_LBW_WR_RS_LL_STAT_BASE 0x45744C0ull
17420  #define DCORE2_RTR6_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17421  #define DCORE2_RTR6_LBW_WR_RS_LL_STAT_SECTION 0x4000
17422  #define mmDCORE2_RTR6_HBW_MFIFO_BASE 0x4574500ull
17423  #define DCORE2_RTR6_HBW_MFIFO_MAX_OFFSET 0x3000
17424  #define DCORE2_RTR6_HBW_MFIFO_SECTION 0x4000
17425  #define mmDCORE2_RTR6_E2E_RD_LL_STAT_BASE 0x4574540ull
17426  #define DCORE2_RTR6_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
17427  #define DCORE2_RTR6_E2E_RD_LL_STAT_SECTION 0x4000
17428  #define mmDCORE2_RTR6_E2E_WR_LL_STAT_BASE 0x4574580ull
17429  #define DCORE2_RTR6_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
17430  #define DCORE2_RTR6_E2E_WR_LL_STAT_SECTION 0x8000
17431  #define mmDCORE2_RTR6_RTR_HBW_XACT_STAT_BASE 0x4574600ull
17432  #define DCORE2_RTR6_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
17433  #define DCORE2_RTR6_RTR_HBW_XACT_STAT_SECTION 0x8000
17434  #define mmDCORE2_RTR6_RTR_LBW_XACT_STAT_BASE 0x4574680ull
17435  #define DCORE2_RTR6_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
17436  #define DCORE2_RTR6_RTR_LBW_XACT_STAT_SECTION 0x8000
17437  #define mmDCORE2_RTR6_RTR_E2E_XACT_STAT_BASE 0x4574700ull
17438  #define DCORE2_RTR6_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
17439  #define DCORE2_RTR6_RTR_E2E_XACT_STAT_SECTION 0x7800
17440  #define mmDCORE2_RTR6_SPECIAL_BASE 0x4574E80ull
17441  #define DCORE2_RTR6_SPECIAL_MAX_OFFSET 0x1800
17442  #define DCORE2_RTR6_SPECIAL_SECTION 0x1800
17443  #define mmDCORE2_RTR6_DBG_ADDR_BASE 0x4575000ull
17444  #define DCORE2_RTR6_DBG_ADDR_MAX_OFFSET 0x1000
17445  #define DCORE2_RTR6_DBG_ADDR_SECTION 0xE800
17446  #define mmDCORE2_RTR6_DBG_ADDR_SPECIAL_BASE 0x4575E80ull
17447  #define DCORE2_RTR6_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
17448  #define DCORE2_RTR6_DBG_ADDR_SPECIAL_SECTION 0x2180
17449  #define mmDCORE2_RTR7_CTRL_BASE 0x4578000ull
17450  #define DCORE2_RTR7_CTRL_MAX_OFFSET 0x1000
17451  #define DCORE2_RTR7_CTRL_SECTION 0xE800
17452  #define mmDCORE2_RTR7_CTRL_SPECIAL_BASE 0x4578E80ull
17453  #define DCORE2_RTR7_CTRL_SPECIAL_MAX_OFFSET 0x1800
17454  #define DCORE2_RTR7_CTRL_SPECIAL_SECTION 0x1800
17455  #define mmDCORE2_RTR7_H3_BASE 0x4579000ull
17456  #define DCORE2_RTR7_H3_MAX_OFFSET 0x1000
17457  #define DCORE2_RTR7_H3_SECTION 0xE800
17458  #define mmDCORE2_RTR7_H3_SPECIAL_BASE 0x4579E80ull
17459  #define DCORE2_RTR7_H3_SPECIAL_MAX_OFFSET 0x1800
17460  #define DCORE2_RTR7_H3_SPECIAL_SECTION 0x1800
17461  #define mmDCORE2_RTR7_MSTR_IF_RR_SHRD_HBW_BASE 0x457A000ull
17462  #define DCORE2_RTR7_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
17463  #define DCORE2_RTR7_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
17464  #define mmDCORE2_RTR7_MSTR_IF_RR_PRVT_HBW_BASE 0x457A200ull
17465  #define DCORE2_RTR7_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
17466  #define DCORE2_RTR7_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
17467  #define mmDCORE2_RTR7_MSTR_IF_RR_SHRD_LBW_BASE 0x457A400ull
17468  #define DCORE2_RTR7_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
17469  #define DCORE2_RTR7_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
17470  #define mmDCORE2_RTR7_MSTR_IF_RR_PRVT_LBW_BASE 0x457A600ull
17471  #define DCORE2_RTR7_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
17472  #define DCORE2_RTR7_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
17473  #define mmDCORE2_RTR7_MSTR_IF_E2E_CRDT_BASE 0x457A800ull
17474  #define DCORE2_RTR7_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
17475  #define DCORE2_RTR7_MSTR_IF_E2E_CRDT_SECTION 0x2800
17476  #define mmDCORE2_RTR7_MSTR_IF_AXUSER_BASE 0x457AA80ull
17477  #define DCORE2_RTR7_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
17478  #define DCORE2_RTR7_MSTR_IF_AXUSER_SECTION 0x8000
17479  #define mmDCORE2_RTR7_MSTR_IF_DBG_HBW_BASE 0x457AB00ull
17480  #define DCORE2_RTR7_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
17481  #define DCORE2_RTR7_MSTR_IF_DBG_HBW_SECTION 0x8000
17482  #define mmDCORE2_RTR7_MSTR_IF_DBG_LBW_BASE 0x457AB80ull
17483  #define DCORE2_RTR7_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
17484  #define DCORE2_RTR7_MSTR_IF_DBG_LBW_SECTION 0x8000
17485  #define mmDCORE2_RTR7_MSTR_IF_CORE_HBW_BASE 0x457AC00ull
17486  #define DCORE2_RTR7_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
17487  #define DCORE2_RTR7_MSTR_IF_CORE_HBW_SECTION 0x1800
17488  #define mmDCORE2_RTR7_MSTR_IF_CORE_LBW_BASE 0x457AD80ull
17489  #define DCORE2_RTR7_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
17490  #define DCORE2_RTR7_MSTR_IF_CORE_LBW_SECTION 0x1000
17491  #define mmDCORE2_RTR7_MSTR_IF_SPECIAL_BASE 0x457AE80ull
17492  #define DCORE2_RTR7_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
17493  #define DCORE2_RTR7_MSTR_IF_SPECIAL_SECTION 0x1800
17494  #define mmDCORE2_RTR7_ADD_DEC_HBW_BASE 0x457B000ull
17495  #define DCORE2_RTR7_ADD_DEC_HBW_MAX_OFFSET 0x4000
17496  #define DCORE2_RTR7_ADD_DEC_HBW_SECTION 0x4000
17497  #define mmDCORE2_RTR7_ADD_DEC_LBW_BASE 0x457B400ull
17498  #define DCORE2_RTR7_ADD_DEC_LBW_MAX_OFFSET 0xA600
17499  #define DCORE2_RTR7_ADD_DEC_LBW_SECTION 0xA800
17500  #define mmDCORE2_RTR7_ADD_DEC_SPECIAL_BASE 0x457BE80ull
17501  #define DCORE2_RTR7_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
17502  #define DCORE2_RTR7_ADD_DEC_SPECIAL_SECTION 0x1800
17503  #define mmDCORE2_RTR7_BASE 0x457C000ull
17504  #define DCORE2_RTR7_MAX_OFFSET 0x1000
17505  #define DCORE2_RTR7_SECTION 0x3000
17506  #define mmDCORE2_RTR7_HBW_RD_RQ_LL_STAT_BASE 0x457C300ull
17507  #define DCORE2_RTR7_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17508  #define DCORE2_RTR7_HBW_RD_RQ_LL_STAT_SECTION 0x4000
17509  #define mmDCORE2_RTR7_HBW_RD_RS_LL_STAT_BASE 0x457C340ull
17510  #define DCORE2_RTR7_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17511  #define DCORE2_RTR7_HBW_RD_RS_LL_STAT_SECTION 0x4000
17512  #define mmDCORE2_RTR7_HBW_WR_RQ_LL_STAT_BASE 0x457C380ull
17513  #define DCORE2_RTR7_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17514  #define DCORE2_RTR7_HBW_WR_RQ_LL_STAT_SECTION 0x4000
17515  #define mmDCORE2_RTR7_HBW_WR_RS_LL_STAT_BASE 0x457C3C0ull
17516  #define DCORE2_RTR7_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17517  #define DCORE2_RTR7_HBW_WR_RS_LL_STAT_SECTION 0x4000
17518  #define mmDCORE2_RTR7_LBW_RD_RQ_LL_STAT_BASE 0x457C400ull
17519  #define DCORE2_RTR7_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
17520  #define DCORE2_RTR7_LBW_RD_RQ_LL_STAT_SECTION 0x4000
17521  #define mmDCORE2_RTR7_LBW_RD_RS_LL_STAT_BASE 0x457C440ull
17522  #define DCORE2_RTR7_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
17523  #define DCORE2_RTR7_LBW_RD_RS_LL_STAT_SECTION 0x4000
17524  #define mmDCORE2_RTR7_LBW_WR_RQ_LL_STAT_BASE 0x457C480ull
17525  #define DCORE2_RTR7_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
17526  #define DCORE2_RTR7_LBW_WR_RQ_LL_STAT_SECTION 0x4000
17527  #define mmDCORE2_RTR7_LBW_WR_RS_LL_STAT_BASE 0x457C4C0ull
17528  #define DCORE2_RTR7_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
17529  #define DCORE2_RTR7_LBW_WR_RS_LL_STAT_SECTION 0x4000
17530  #define mmDCORE2_RTR7_HBW_MFIFO_BASE 0x457C500ull
17531  #define DCORE2_RTR7_HBW_MFIFO_MAX_OFFSET 0x3000
17532  #define DCORE2_RTR7_HBW_MFIFO_SECTION 0x4000
17533  #define mmDCORE2_RTR7_E2E_RD_LL_STAT_BASE 0x457C540ull
17534  #define DCORE2_RTR7_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
17535  #define DCORE2_RTR7_E2E_RD_LL_STAT_SECTION 0x4000
17536  #define mmDCORE2_RTR7_E2E_WR_LL_STAT_BASE 0x457C580ull
17537  #define DCORE2_RTR7_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
17538  #define DCORE2_RTR7_E2E_WR_LL_STAT_SECTION 0x8000
17539  #define mmDCORE2_RTR7_RTR_HBW_XACT_STAT_BASE 0x457C600ull
17540  #define DCORE2_RTR7_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
17541  #define DCORE2_RTR7_RTR_HBW_XACT_STAT_SECTION 0x8000
17542  #define mmDCORE2_RTR7_RTR_LBW_XACT_STAT_BASE 0x457C680ull
17543  #define DCORE2_RTR7_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
17544  #define DCORE2_RTR7_RTR_LBW_XACT_STAT_SECTION 0x8000
17545  #define mmDCORE2_RTR7_RTR_E2E_XACT_STAT_BASE 0x457C700ull
17546  #define DCORE2_RTR7_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
17547  #define DCORE2_RTR7_RTR_E2E_XACT_STAT_SECTION 0x7800
17548  #define mmDCORE2_RTR7_SPECIAL_BASE 0x457CE80ull
17549  #define DCORE2_RTR7_SPECIAL_MAX_OFFSET 0x1800
17550  #define DCORE2_RTR7_SPECIAL_SECTION 0x1800
17551  #define mmDCORE2_RTR7_DBG_ADDR_BASE 0x457D000ull
17552  #define DCORE2_RTR7_DBG_ADDR_MAX_OFFSET 0x1000
17553  #define DCORE2_RTR7_DBG_ADDR_SECTION 0xE800
17554  #define mmDCORE2_RTR7_DBG_ADDR_SPECIAL_BASE 0x457DE80ull
17555  #define DCORE2_RTR7_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
17556  #define DCORE2_RTR7_DBG_ADDR_SPECIAL_SECTION 0x2180
17557  #define mmDCORE2_SRAM0_BANK_BASE 0x4580000ull
17558  #define DCORE2_SRAM0_BANK_MAX_OFFSET 0x1000
17559  #define DCORE2_SRAM0_BANK_SECTION 0xE800
17560  #define mmDCORE2_SRAM0_BANK_SPECIAL_BASE 0x4580E80ull
17561  #define DCORE2_SRAM0_BANK_SPECIAL_MAX_OFFSET 0x1800
17562  #define DCORE2_SRAM0_BANK_SPECIAL_SECTION 0x1800
17563  #define mmDCORE2_SRAM0_RTR_BASE 0x4581000ull
17564  #define DCORE2_SRAM0_RTR_MAX_OFFSET 0x1000
17565  #define DCORE2_SRAM0_RTR_SECTION 0xE800
17566  #define mmDCORE2_SRAM0_RTR_SPECIAL_BASE 0x4581E80ull
17567  #define DCORE2_SRAM0_RTR_SPECIAL_MAX_OFFSET 0x1800
17568  #define DCORE2_SRAM0_RTR_SPECIAL_SECTION 0x1800
17569  #define mmDCORE2_SRAM0_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4582000ull
17570  #define DCORE2_SRAM0_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17571  #define DCORE2_SRAM0_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17572  #define mmDCORE2_SRAM0_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4582100ull
17573  #define DCORE2_SRAM0_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17574  #define DCORE2_SRAM0_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17575  #define mmDCORE2_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4582200ull
17576  #define DCORE2_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17577  #define DCORE2_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17578  #define mmDCORE2_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4582300ull
17579  #define DCORE2_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17580  #define DCORE2_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17581  #define mmDCORE2_SRAM0_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4582400ull
17582  #define DCORE2_SRAM0_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17583  #define DCORE2_SRAM0_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17584  #define mmDCORE2_SRAM0_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4582500ull
17585  #define DCORE2_SRAM0_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17586  #define DCORE2_SRAM0_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17587  #define mmDCORE2_SRAM0_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4582600ull
17588  #define DCORE2_SRAM0_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17589  #define DCORE2_SRAM0_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17590  #define mmDCORE2_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4582700ull
17591  #define DCORE2_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17592  #define DCORE2_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17593  #define mmDCORE2_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4582780ull
17594  #define DCORE2_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17595  #define DCORE2_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17596  #define mmDCORE2_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4582800ull
17597  #define DCORE2_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17598  #define DCORE2_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17599  #define mmDCORE2_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4582880ull
17600  #define DCORE2_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17601  #define DCORE2_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17602  #define mmDCORE2_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4582900ull
17603  #define DCORE2_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17604  #define DCORE2_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17605  #define mmDCORE2_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4582980ull
17606  #define DCORE2_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17607  #define DCORE2_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17608  #define mmDCORE2_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4582A00ull
17609  #define DCORE2_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17610  #define DCORE2_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17611  #define mmDCORE2_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4582A80ull
17612  #define DCORE2_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17613  #define DCORE2_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17614  #define mmDCORE2_SRAM0_DBG_CNT_SPECIAL_BASE 0x4582E80ull
17615  #define DCORE2_SRAM0_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17616  #define DCORE2_SRAM0_DBG_CNT_SPECIAL_SECTION 0x5180
17617  #define mmDCORE2_SRAM1_BANK_BASE 0x4588000ull
17618  #define DCORE2_SRAM1_BANK_MAX_OFFSET 0x1000
17619  #define DCORE2_SRAM1_BANK_SECTION 0xE800
17620  #define mmDCORE2_SRAM1_BANK_SPECIAL_BASE 0x4588E80ull
17621  #define DCORE2_SRAM1_BANK_SPECIAL_MAX_OFFSET 0x1800
17622  #define DCORE2_SRAM1_BANK_SPECIAL_SECTION 0x1800
17623  #define mmDCORE2_SRAM1_RTR_BASE 0x4589000ull
17624  #define DCORE2_SRAM1_RTR_MAX_OFFSET 0x1000
17625  #define DCORE2_SRAM1_RTR_SECTION 0xE800
17626  #define mmDCORE2_SRAM1_RTR_SPECIAL_BASE 0x4589E80ull
17627  #define DCORE2_SRAM1_RTR_SPECIAL_MAX_OFFSET 0x1800
17628  #define DCORE2_SRAM1_RTR_SPECIAL_SECTION 0x1800
17629  #define mmDCORE2_SRAM1_DBG_CNT_N_HBW_DBG_CNT_BASE 0x458A000ull
17630  #define DCORE2_SRAM1_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17631  #define DCORE2_SRAM1_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17632  #define mmDCORE2_SRAM1_DBG_CNT_S_HBW_DBG_CNT_BASE 0x458A100ull
17633  #define DCORE2_SRAM1_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17634  #define DCORE2_SRAM1_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17635  #define mmDCORE2_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x458A200ull
17636  #define DCORE2_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17637  #define DCORE2_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17638  #define mmDCORE2_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x458A300ull
17639  #define DCORE2_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17640  #define DCORE2_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17641  #define mmDCORE2_SRAM1_DBG_CNT_N_LBW_DBG_CNT_BASE 0x458A400ull
17642  #define DCORE2_SRAM1_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17643  #define DCORE2_SRAM1_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17644  #define mmDCORE2_SRAM1_DBG_CNT_S_LBW_DBG_CNT_BASE 0x458A500ull
17645  #define DCORE2_SRAM1_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17646  #define DCORE2_SRAM1_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17647  #define mmDCORE2_SRAM1_DBG_CNT_L_LBW_DBG_CNT_BASE 0x458A600ull
17648  #define DCORE2_SRAM1_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17649  #define DCORE2_SRAM1_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17650  #define mmDCORE2_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x458A700ull
17651  #define DCORE2_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17652  #define DCORE2_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17653  #define mmDCORE2_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x458A780ull
17654  #define DCORE2_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17655  #define DCORE2_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17656  #define mmDCORE2_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x458A800ull
17657  #define DCORE2_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17658  #define DCORE2_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17659  #define mmDCORE2_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x458A880ull
17660  #define DCORE2_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17661  #define DCORE2_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17662  #define mmDCORE2_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x458A900ull
17663  #define DCORE2_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17664  #define DCORE2_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17665  #define mmDCORE2_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x458A980ull
17666  #define DCORE2_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17667  #define DCORE2_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17668  #define mmDCORE2_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x458AA00ull
17669  #define DCORE2_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17670  #define DCORE2_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17671  #define mmDCORE2_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x458AA80ull
17672  #define DCORE2_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17673  #define DCORE2_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17674  #define mmDCORE2_SRAM1_DBG_CNT_SPECIAL_BASE 0x458AE80ull
17675  #define DCORE2_SRAM1_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17676  #define DCORE2_SRAM1_DBG_CNT_SPECIAL_SECTION 0x5180
17677  #define mmDCORE2_SRAM2_BANK_BASE 0x4590000ull
17678  #define DCORE2_SRAM2_BANK_MAX_OFFSET 0x1000
17679  #define DCORE2_SRAM2_BANK_SECTION 0xE800
17680  #define mmDCORE2_SRAM2_BANK_SPECIAL_BASE 0x4590E80ull
17681  #define DCORE2_SRAM2_BANK_SPECIAL_MAX_OFFSET 0x1800
17682  #define DCORE2_SRAM2_BANK_SPECIAL_SECTION 0x1800
17683  #define mmDCORE2_SRAM2_RTR_BASE 0x4591000ull
17684  #define DCORE2_SRAM2_RTR_MAX_OFFSET 0x1000
17685  #define DCORE2_SRAM2_RTR_SECTION 0xE800
17686  #define mmDCORE2_SRAM2_RTR_SPECIAL_BASE 0x4591E80ull
17687  #define DCORE2_SRAM2_RTR_SPECIAL_MAX_OFFSET 0x1800
17688  #define DCORE2_SRAM2_RTR_SPECIAL_SECTION 0x1800
17689  #define mmDCORE2_SRAM2_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4592000ull
17690  #define DCORE2_SRAM2_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17691  #define DCORE2_SRAM2_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17692  #define mmDCORE2_SRAM2_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4592100ull
17693  #define DCORE2_SRAM2_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17694  #define DCORE2_SRAM2_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17695  #define mmDCORE2_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4592200ull
17696  #define DCORE2_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17697  #define DCORE2_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17698  #define mmDCORE2_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4592300ull
17699  #define DCORE2_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17700  #define DCORE2_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17701  #define mmDCORE2_SRAM2_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4592400ull
17702  #define DCORE2_SRAM2_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17703  #define DCORE2_SRAM2_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17704  #define mmDCORE2_SRAM2_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4592500ull
17705  #define DCORE2_SRAM2_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17706  #define DCORE2_SRAM2_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17707  #define mmDCORE2_SRAM2_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4592600ull
17708  #define DCORE2_SRAM2_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17709  #define DCORE2_SRAM2_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17710  #define mmDCORE2_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4592700ull
17711  #define DCORE2_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17712  #define DCORE2_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17713  #define mmDCORE2_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4592780ull
17714  #define DCORE2_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17715  #define DCORE2_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17716  #define mmDCORE2_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4592800ull
17717  #define DCORE2_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17718  #define DCORE2_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17719  #define mmDCORE2_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4592880ull
17720  #define DCORE2_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17721  #define DCORE2_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17722  #define mmDCORE2_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4592900ull
17723  #define DCORE2_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17724  #define DCORE2_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17725  #define mmDCORE2_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4592980ull
17726  #define DCORE2_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17727  #define DCORE2_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17728  #define mmDCORE2_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4592A00ull
17729  #define DCORE2_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17730  #define DCORE2_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17731  #define mmDCORE2_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4592A80ull
17732  #define DCORE2_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17733  #define DCORE2_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17734  #define mmDCORE2_SRAM2_DBG_CNT_SPECIAL_BASE 0x4592E80ull
17735  #define DCORE2_SRAM2_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17736  #define DCORE2_SRAM2_DBG_CNT_SPECIAL_SECTION 0x5180
17737  #define mmDCORE2_SRAM3_BANK_BASE 0x4598000ull
17738  #define DCORE2_SRAM3_BANK_MAX_OFFSET 0x1000
17739  #define DCORE2_SRAM3_BANK_SECTION 0xE800
17740  #define mmDCORE2_SRAM3_BANK_SPECIAL_BASE 0x4598E80ull
17741  #define DCORE2_SRAM3_BANK_SPECIAL_MAX_OFFSET 0x1800
17742  #define DCORE2_SRAM3_BANK_SPECIAL_SECTION 0x1800
17743  #define mmDCORE2_SRAM3_RTR_BASE 0x4599000ull
17744  #define DCORE2_SRAM3_RTR_MAX_OFFSET 0x1000
17745  #define DCORE2_SRAM3_RTR_SECTION 0xE800
17746  #define mmDCORE2_SRAM3_RTR_SPECIAL_BASE 0x4599E80ull
17747  #define DCORE2_SRAM3_RTR_SPECIAL_MAX_OFFSET 0x1800
17748  #define DCORE2_SRAM3_RTR_SPECIAL_SECTION 0x1800
17749  #define mmDCORE2_SRAM3_DBG_CNT_N_HBW_DBG_CNT_BASE 0x459A000ull
17750  #define DCORE2_SRAM3_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17751  #define DCORE2_SRAM3_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17752  #define mmDCORE2_SRAM3_DBG_CNT_S_HBW_DBG_CNT_BASE 0x459A100ull
17753  #define DCORE2_SRAM3_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17754  #define DCORE2_SRAM3_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17755  #define mmDCORE2_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x459A200ull
17756  #define DCORE2_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17757  #define DCORE2_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17758  #define mmDCORE2_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x459A300ull
17759  #define DCORE2_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17760  #define DCORE2_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17761  #define mmDCORE2_SRAM3_DBG_CNT_N_LBW_DBG_CNT_BASE 0x459A400ull
17762  #define DCORE2_SRAM3_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17763  #define DCORE2_SRAM3_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17764  #define mmDCORE2_SRAM3_DBG_CNT_S_LBW_DBG_CNT_BASE 0x459A500ull
17765  #define DCORE2_SRAM3_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17766  #define DCORE2_SRAM3_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17767  #define mmDCORE2_SRAM3_DBG_CNT_L_LBW_DBG_CNT_BASE 0x459A600ull
17768  #define DCORE2_SRAM3_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17769  #define DCORE2_SRAM3_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17770  #define mmDCORE2_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x459A700ull
17771  #define DCORE2_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17772  #define DCORE2_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17773  #define mmDCORE2_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x459A780ull
17774  #define DCORE2_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17775  #define DCORE2_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17776  #define mmDCORE2_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x459A800ull
17777  #define DCORE2_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17778  #define DCORE2_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17779  #define mmDCORE2_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x459A880ull
17780  #define DCORE2_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17781  #define DCORE2_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17782  #define mmDCORE2_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x459A900ull
17783  #define DCORE2_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17784  #define DCORE2_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17785  #define mmDCORE2_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x459A980ull
17786  #define DCORE2_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17787  #define DCORE2_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17788  #define mmDCORE2_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x459AA00ull
17789  #define DCORE2_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17790  #define DCORE2_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17791  #define mmDCORE2_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x459AA80ull
17792  #define DCORE2_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17793  #define DCORE2_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17794  #define mmDCORE2_SRAM3_DBG_CNT_SPECIAL_BASE 0x459AE80ull
17795  #define DCORE2_SRAM3_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17796  #define DCORE2_SRAM3_DBG_CNT_SPECIAL_SECTION 0x5180
17797  #define mmDCORE2_SRAM4_BANK_BASE 0x45A0000ull
17798  #define DCORE2_SRAM4_BANK_MAX_OFFSET 0x1000
17799  #define DCORE2_SRAM4_BANK_SECTION 0xE800
17800  #define mmDCORE2_SRAM4_BANK_SPECIAL_BASE 0x45A0E80ull
17801  #define DCORE2_SRAM4_BANK_SPECIAL_MAX_OFFSET 0x1800
17802  #define DCORE2_SRAM4_BANK_SPECIAL_SECTION 0x1800
17803  #define mmDCORE2_SRAM4_RTR_BASE 0x45A1000ull
17804  #define DCORE2_SRAM4_RTR_MAX_OFFSET 0x1000
17805  #define DCORE2_SRAM4_RTR_SECTION 0xE800
17806  #define mmDCORE2_SRAM4_RTR_SPECIAL_BASE 0x45A1E80ull
17807  #define DCORE2_SRAM4_RTR_SPECIAL_MAX_OFFSET 0x1800
17808  #define DCORE2_SRAM4_RTR_SPECIAL_SECTION 0x1800
17809  #define mmDCORE2_SRAM4_DBG_CNT_N_HBW_DBG_CNT_BASE 0x45A2000ull
17810  #define DCORE2_SRAM4_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17811  #define DCORE2_SRAM4_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17812  #define mmDCORE2_SRAM4_DBG_CNT_S_HBW_DBG_CNT_BASE 0x45A2100ull
17813  #define DCORE2_SRAM4_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17814  #define DCORE2_SRAM4_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17815  #define mmDCORE2_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x45A2200ull
17816  #define DCORE2_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17817  #define DCORE2_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17818  #define mmDCORE2_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x45A2300ull
17819  #define DCORE2_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17820  #define DCORE2_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17821  #define mmDCORE2_SRAM4_DBG_CNT_N_LBW_DBG_CNT_BASE 0x45A2400ull
17822  #define DCORE2_SRAM4_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17823  #define DCORE2_SRAM4_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17824  #define mmDCORE2_SRAM4_DBG_CNT_S_LBW_DBG_CNT_BASE 0x45A2500ull
17825  #define DCORE2_SRAM4_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17826  #define DCORE2_SRAM4_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17827  #define mmDCORE2_SRAM4_DBG_CNT_L_LBW_DBG_CNT_BASE 0x45A2600ull
17828  #define DCORE2_SRAM4_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17829  #define DCORE2_SRAM4_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17830  #define mmDCORE2_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x45A2700ull
17831  #define DCORE2_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17832  #define DCORE2_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17833  #define mmDCORE2_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x45A2780ull
17834  #define DCORE2_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17835  #define DCORE2_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17836  #define mmDCORE2_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x45A2800ull
17837  #define DCORE2_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17838  #define DCORE2_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17839  #define mmDCORE2_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x45A2880ull
17840  #define DCORE2_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17841  #define DCORE2_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17842  #define mmDCORE2_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x45A2900ull
17843  #define DCORE2_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17844  #define DCORE2_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17845  #define mmDCORE2_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x45A2980ull
17846  #define DCORE2_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17847  #define DCORE2_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17848  #define mmDCORE2_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x45A2A00ull
17849  #define DCORE2_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17850  #define DCORE2_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17851  #define mmDCORE2_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x45A2A80ull
17852  #define DCORE2_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17853  #define DCORE2_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17854  #define mmDCORE2_SRAM4_DBG_CNT_SPECIAL_BASE 0x45A2E80ull
17855  #define DCORE2_SRAM4_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17856  #define DCORE2_SRAM4_DBG_CNT_SPECIAL_SECTION 0x5180
17857  #define mmDCORE2_SRAM5_BANK_BASE 0x45A8000ull
17858  #define DCORE2_SRAM5_BANK_MAX_OFFSET 0x1000
17859  #define DCORE2_SRAM5_BANK_SECTION 0xE800
17860  #define mmDCORE2_SRAM5_BANK_SPECIAL_BASE 0x45A8E80ull
17861  #define DCORE2_SRAM5_BANK_SPECIAL_MAX_OFFSET 0x1800
17862  #define DCORE2_SRAM5_BANK_SPECIAL_SECTION 0x1800
17863  #define mmDCORE2_SRAM5_RTR_BASE 0x45A9000ull
17864  #define DCORE2_SRAM5_RTR_MAX_OFFSET 0x1000
17865  #define DCORE2_SRAM5_RTR_SECTION 0xE800
17866  #define mmDCORE2_SRAM5_RTR_SPECIAL_BASE 0x45A9E80ull
17867  #define DCORE2_SRAM5_RTR_SPECIAL_MAX_OFFSET 0x1800
17868  #define DCORE2_SRAM5_RTR_SPECIAL_SECTION 0x1800
17869  #define mmDCORE2_SRAM5_DBG_CNT_N_HBW_DBG_CNT_BASE 0x45AA000ull
17870  #define DCORE2_SRAM5_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17871  #define DCORE2_SRAM5_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17872  #define mmDCORE2_SRAM5_DBG_CNT_S_HBW_DBG_CNT_BASE 0x45AA100ull
17873  #define DCORE2_SRAM5_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17874  #define DCORE2_SRAM5_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17875  #define mmDCORE2_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x45AA200ull
17876  #define DCORE2_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17877  #define DCORE2_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17878  #define mmDCORE2_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x45AA300ull
17879  #define DCORE2_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17880  #define DCORE2_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17881  #define mmDCORE2_SRAM5_DBG_CNT_N_LBW_DBG_CNT_BASE 0x45AA400ull
17882  #define DCORE2_SRAM5_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17883  #define DCORE2_SRAM5_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17884  #define mmDCORE2_SRAM5_DBG_CNT_S_LBW_DBG_CNT_BASE 0x45AA500ull
17885  #define DCORE2_SRAM5_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17886  #define DCORE2_SRAM5_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17887  #define mmDCORE2_SRAM5_DBG_CNT_L_LBW_DBG_CNT_BASE 0x45AA600ull
17888  #define DCORE2_SRAM5_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17889  #define DCORE2_SRAM5_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17890  #define mmDCORE2_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x45AA700ull
17891  #define DCORE2_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17892  #define DCORE2_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17893  #define mmDCORE2_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x45AA780ull
17894  #define DCORE2_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17895  #define DCORE2_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17896  #define mmDCORE2_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x45AA800ull
17897  #define DCORE2_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17898  #define DCORE2_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17899  #define mmDCORE2_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x45AA880ull
17900  #define DCORE2_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17901  #define DCORE2_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17902  #define mmDCORE2_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x45AA900ull
17903  #define DCORE2_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17904  #define DCORE2_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17905  #define mmDCORE2_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x45AA980ull
17906  #define DCORE2_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17907  #define DCORE2_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17908  #define mmDCORE2_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x45AAA00ull
17909  #define DCORE2_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17910  #define DCORE2_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17911  #define mmDCORE2_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x45AAA80ull
17912  #define DCORE2_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17913  #define DCORE2_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17914  #define mmDCORE2_SRAM5_DBG_CNT_SPECIAL_BASE 0x45AAE80ull
17915  #define DCORE2_SRAM5_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17916  #define DCORE2_SRAM5_DBG_CNT_SPECIAL_SECTION 0x5180
17917  #define mmDCORE2_SRAM6_BANK_BASE 0x45B0000ull
17918  #define DCORE2_SRAM6_BANK_MAX_OFFSET 0x1000
17919  #define DCORE2_SRAM6_BANK_SECTION 0xE800
17920  #define mmDCORE2_SRAM6_BANK_SPECIAL_BASE 0x45B0E80ull
17921  #define DCORE2_SRAM6_BANK_SPECIAL_MAX_OFFSET 0x1800
17922  #define DCORE2_SRAM6_BANK_SPECIAL_SECTION 0x1800
17923  #define mmDCORE2_SRAM6_RTR_BASE 0x45B1000ull
17924  #define DCORE2_SRAM6_RTR_MAX_OFFSET 0x1000
17925  #define DCORE2_SRAM6_RTR_SECTION 0xE800
17926  #define mmDCORE2_SRAM6_RTR_SPECIAL_BASE 0x45B1E80ull
17927  #define DCORE2_SRAM6_RTR_SPECIAL_MAX_OFFSET 0x1800
17928  #define DCORE2_SRAM6_RTR_SPECIAL_SECTION 0x1800
17929  #define mmDCORE2_SRAM6_DBG_CNT_N_HBW_DBG_CNT_BASE 0x45B2000ull
17930  #define DCORE2_SRAM6_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17931  #define DCORE2_SRAM6_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17932  #define mmDCORE2_SRAM6_DBG_CNT_S_HBW_DBG_CNT_BASE 0x45B2100ull
17933  #define DCORE2_SRAM6_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17934  #define DCORE2_SRAM6_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17935  #define mmDCORE2_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x45B2200ull
17936  #define DCORE2_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17937  #define DCORE2_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17938  #define mmDCORE2_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x45B2300ull
17939  #define DCORE2_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
17940  #define DCORE2_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
17941  #define mmDCORE2_SRAM6_DBG_CNT_N_LBW_DBG_CNT_BASE 0x45B2400ull
17942  #define DCORE2_SRAM6_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
17943  #define DCORE2_SRAM6_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
17944  #define mmDCORE2_SRAM6_DBG_CNT_S_LBW_DBG_CNT_BASE 0x45B2500ull
17945  #define DCORE2_SRAM6_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
17946  #define DCORE2_SRAM6_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
17947  #define mmDCORE2_SRAM6_DBG_CNT_L_LBW_DBG_CNT_BASE 0x45B2600ull
17948  #define DCORE2_SRAM6_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
17949  #define DCORE2_SRAM6_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
17950  #define mmDCORE2_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x45B2700ull
17951  #define DCORE2_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17952  #define DCORE2_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17953  #define mmDCORE2_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x45B2780ull
17954  #define DCORE2_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17955  #define DCORE2_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17956  #define mmDCORE2_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x45B2800ull
17957  #define DCORE2_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17958  #define DCORE2_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17959  #define mmDCORE2_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x45B2880ull
17960  #define DCORE2_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17961  #define DCORE2_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
17962  #define mmDCORE2_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x45B2900ull
17963  #define DCORE2_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17964  #define DCORE2_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
17965  #define mmDCORE2_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x45B2980ull
17966  #define DCORE2_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
17967  #define DCORE2_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
17968  #define mmDCORE2_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x45B2A00ull
17969  #define DCORE2_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17970  #define DCORE2_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
17971  #define mmDCORE2_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x45B2A80ull
17972  #define DCORE2_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
17973  #define DCORE2_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
17974  #define mmDCORE2_SRAM6_DBG_CNT_SPECIAL_BASE 0x45B2E80ull
17975  #define DCORE2_SRAM6_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
17976  #define DCORE2_SRAM6_DBG_CNT_SPECIAL_SECTION 0x5180
17977  #define mmDCORE2_SRAM7_BANK_BASE 0x45B8000ull
17978  #define DCORE2_SRAM7_BANK_MAX_OFFSET 0x1000
17979  #define DCORE2_SRAM7_BANK_SECTION 0xE800
17980  #define mmDCORE2_SRAM7_BANK_SPECIAL_BASE 0x45B8E80ull
17981  #define DCORE2_SRAM7_BANK_SPECIAL_MAX_OFFSET 0x1800
17982  #define DCORE2_SRAM7_BANK_SPECIAL_SECTION 0x1800
17983  #define mmDCORE2_SRAM7_RTR_BASE 0x45B9000ull
17984  #define DCORE2_SRAM7_RTR_MAX_OFFSET 0x1000
17985  #define DCORE2_SRAM7_RTR_SECTION 0xE800
17986  #define mmDCORE2_SRAM7_RTR_SPECIAL_BASE 0x45B9E80ull
17987  #define DCORE2_SRAM7_RTR_SPECIAL_MAX_OFFSET 0x1800
17988  #define DCORE2_SRAM7_RTR_SPECIAL_SECTION 0x1800
17989  #define mmDCORE2_SRAM7_DBG_CNT_N_HBW_DBG_CNT_BASE 0x45BA000ull
17990  #define DCORE2_SRAM7_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
17991  #define DCORE2_SRAM7_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
17992  #define mmDCORE2_SRAM7_DBG_CNT_S_HBW_DBG_CNT_BASE 0x45BA100ull
17993  #define DCORE2_SRAM7_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
17994  #define DCORE2_SRAM7_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
17995  #define mmDCORE2_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x45BA200ull
17996  #define DCORE2_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
17997  #define DCORE2_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
17998  #define mmDCORE2_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x45BA300ull
17999  #define DCORE2_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
18000  #define DCORE2_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
18001  #define mmDCORE2_SRAM7_DBG_CNT_N_LBW_DBG_CNT_BASE 0x45BA400ull
18002  #define DCORE2_SRAM7_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
18003  #define DCORE2_SRAM7_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
18004  #define mmDCORE2_SRAM7_DBG_CNT_S_LBW_DBG_CNT_BASE 0x45BA500ull
18005  #define DCORE2_SRAM7_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
18006  #define DCORE2_SRAM7_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
18007  #define mmDCORE2_SRAM7_DBG_CNT_L_LBW_DBG_CNT_BASE 0x45BA600ull
18008  #define DCORE2_SRAM7_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
18009  #define DCORE2_SRAM7_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
18010  #define mmDCORE2_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x45BA700ull
18011  #define DCORE2_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
18012  #define DCORE2_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
18013  #define mmDCORE2_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x45BA780ull
18014  #define DCORE2_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
18015  #define DCORE2_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
18016  #define mmDCORE2_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x45BA800ull
18017  #define DCORE2_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
18018  #define DCORE2_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
18019  #define mmDCORE2_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x45BA880ull
18020  #define DCORE2_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
18021  #define DCORE2_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
18022  #define mmDCORE2_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x45BA900ull
18023  #define DCORE2_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
18024  #define DCORE2_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
18025  #define mmDCORE2_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x45BA980ull
18026  #define DCORE2_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
18027  #define DCORE2_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
18028  #define mmDCORE2_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x45BAA00ull
18029  #define DCORE2_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
18030  #define DCORE2_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
18031  #define mmDCORE2_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x45BAA80ull
18032  #define DCORE2_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
18033  #define DCORE2_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
18034  #define mmDCORE2_SRAM7_DBG_CNT_SPECIAL_BASE 0x45BAE80ull
18035  #define DCORE2_SRAM7_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
18036  #define DCORE2_SRAM7_DBG_CNT_SPECIAL_SECTION 0x5180
18037  #define mmDCORE2_EDMA0_QM_DCCM_BASE 0x45C0000ull
18038  #define DCORE2_EDMA0_QM_DCCM_MAX_OFFSET 0x4000
18039  #define DCORE2_EDMA0_QM_DCCM_SECTION 0x8000
18040  #define mmDCORE2_EDMA0_QM_ARC_AUX_BASE 0x45C8000ull
18041  #define DCORE2_EDMA0_QM_ARC_AUX_MAX_OFFSET 0x1000
18042  #define DCORE2_EDMA0_QM_ARC_AUX_SECTION 0xE800
18043  #define mmDCORE2_EDMA0_QM_ARC_AUX_SPECIAL_BASE 0x45C8E80ull
18044  #define DCORE2_EDMA0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
18045  #define DCORE2_EDMA0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
18046  #define mmDCORE2_EDMA0_QM_BASE 0x45CA000ull
18047  #define DCORE2_EDMA0_QM_MAX_OFFSET 0x1000
18048  #define DCORE2_EDMA0_QM_SECTION 0x9000
18049  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x45CA900ull
18050  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
18051  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
18052  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x45CA908ull
18053  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
18054  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
18055  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x45CA910ull
18056  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
18057  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
18058  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x45CA918ull
18059  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
18060  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
18061  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x45CA920ull
18062  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
18063  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
18064  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x45CA928ull
18065  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
18066  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
18067  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x45CA930ull
18068  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
18069  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
18070  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x45CA938ull
18071  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
18072  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
18073  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x45CA940ull
18074  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
18075  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
18076  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x45CA948ull
18077  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
18078  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
18079  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x45CA950ull
18080  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
18081  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
18082  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x45CA958ull
18083  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
18084  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
18085  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x45CA960ull
18086  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
18087  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
18088  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x45CA968ull
18089  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
18090  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
18091  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x45CA970ull
18092  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
18093  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
18094  #define mmDCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x45CA978ull
18095  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
18096  #define DCORE2_EDMA0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
18097  #define mmDCORE2_EDMA0_QM_AXUSER_SECURED_BASE 0x45CAB00ull
18098  #define DCORE2_EDMA0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
18099  #define DCORE2_EDMA0_QM_AXUSER_SECURED_SECTION 0x8000
18100  #define mmDCORE2_EDMA0_QM_AXUSER_NONSECURED_BASE 0x45CAB80ull
18101  #define DCORE2_EDMA0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
18102  #define DCORE2_EDMA0_QM_AXUSER_NONSECURED_SECTION 0x8000
18103  #define mmDCORE2_EDMA0_QM_DBG_HBW_BASE 0x45CAC00ull
18104  #define DCORE2_EDMA0_QM_DBG_HBW_MAX_OFFSET 0x5800
18105  #define DCORE2_EDMA0_QM_DBG_HBW_SECTION 0x8000
18106  #define mmDCORE2_EDMA0_QM_DBG_LBW_BASE 0x45CAC80ull
18107  #define DCORE2_EDMA0_QM_DBG_LBW_MAX_OFFSET 0x5800
18108  #define DCORE2_EDMA0_QM_DBG_LBW_SECTION 0x1000
18109  #define mmDCORE2_EDMA0_QM_CGM_BASE 0x45CAD80ull
18110  #define DCORE2_EDMA0_QM_CGM_MAX_OFFSET 0xC000
18111  #define DCORE2_EDMA0_QM_CGM_SECTION 0x1000
18112  #define mmDCORE2_EDMA0_QM_SPECIAL_BASE 0x45CAE80ull
18113  #define DCORE2_EDMA0_QM_SPECIAL_MAX_OFFSET 0x1800
18114  #define DCORE2_EDMA0_QM_SPECIAL_SECTION 0x1800
18115  #define mmDCORE2_EDMA0_CORE_BASE 0x45CB000ull
18116  #define DCORE2_EDMA0_CORE_MAX_OFFSET 0x1000
18117  #define DCORE2_EDMA0_CORE_SECTION 0x8000
18118  #define mmDCORE2_EDMA0_CORE_CTX_AXUSER_BASE 0x45CB800ull
18119  #define DCORE2_EDMA0_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
18120  #define DCORE2_EDMA0_CORE_CTX_AXUSER_SECTION 0x6000
18121  #define mmDCORE2_EDMA0_CORE_CTX_BASE 0x45CB860ull
18122  #define DCORE2_EDMA0_CORE_CTX_MAX_OFFSET 0x9000
18123  #define DCORE2_EDMA0_CORE_CTX_SECTION 0x5A00
18124  #define mmDCORE2_EDMA0_CORE_KDMA_CGM_BASE 0x45CBE00ull
18125  #define DCORE2_EDMA0_CORE_KDMA_CGM_MAX_OFFSET 0xC000
18126  #define DCORE2_EDMA0_CORE_KDMA_CGM_SECTION 0x8000
18127  #define mmDCORE2_EDMA0_CORE_SPECIAL_BASE 0x45CBE80ull
18128  #define DCORE2_EDMA0_CORE_SPECIAL_MAX_OFFSET 0x1800
18129  #define DCORE2_EDMA0_CORE_SPECIAL_SECTION 0x1800
18130  #define mmDCORE2_EDMA0_MSTR_IF_RR_SHRD_HBW_BASE 0x45CC000ull
18131  #define DCORE2_EDMA0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
18132  #define DCORE2_EDMA0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
18133  #define mmDCORE2_EDMA0_MSTR_IF_RR_PRVT_HBW_BASE 0x45CC200ull
18134  #define DCORE2_EDMA0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
18135  #define DCORE2_EDMA0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
18136  #define mmDCORE2_EDMA0_MSTR_IF_RR_SHRD_LBW_BASE 0x45CC400ull
18137  #define DCORE2_EDMA0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
18138  #define DCORE2_EDMA0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
18139  #define mmDCORE2_EDMA0_MSTR_IF_RR_PRVT_LBW_BASE 0x45CC600ull
18140  #define DCORE2_EDMA0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
18141  #define DCORE2_EDMA0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
18142  #define mmDCORE2_EDMA0_MSTR_IF_E2E_CRDT_BASE 0x45CC800ull
18143  #define DCORE2_EDMA0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
18144  #define DCORE2_EDMA0_MSTR_IF_E2E_CRDT_SECTION 0x2800
18145  #define mmDCORE2_EDMA0_MSTR_IF_AXUSER_BASE 0x45CCA80ull
18146  #define DCORE2_EDMA0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
18147  #define DCORE2_EDMA0_MSTR_IF_AXUSER_SECTION 0x8000
18148  #define mmDCORE2_EDMA0_MSTR_IF_DBG_HBW_BASE 0x45CCB00ull
18149  #define DCORE2_EDMA0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
18150  #define DCORE2_EDMA0_MSTR_IF_DBG_HBW_SECTION 0x8000
18151  #define mmDCORE2_EDMA0_MSTR_IF_DBG_LBW_BASE 0x45CCB80ull
18152  #define DCORE2_EDMA0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
18153  #define DCORE2_EDMA0_MSTR_IF_DBG_LBW_SECTION 0x8000
18154  #define mmDCORE2_EDMA0_MSTR_IF_CORE_HBW_BASE 0x45CCC00ull
18155  #define DCORE2_EDMA0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
18156  #define DCORE2_EDMA0_MSTR_IF_CORE_HBW_SECTION 0x1800
18157  #define mmDCORE2_EDMA0_MSTR_IF_CORE_LBW_BASE 0x45CCD80ull
18158  #define DCORE2_EDMA0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
18159  #define DCORE2_EDMA0_MSTR_IF_CORE_LBW_SECTION 0x1000
18160  #define mmDCORE2_EDMA0_MSTR_IF_SPECIAL_BASE 0x45CCE80ull
18161  #define DCORE2_EDMA0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
18162  #define DCORE2_EDMA0_MSTR_IF_SPECIAL_SECTION 0x3180
18163  #define mmDCORE2_EDMA1_QM_DCCM_BASE 0x45D0000ull
18164  #define DCORE2_EDMA1_QM_DCCM_MAX_OFFSET 0x4000
18165  #define DCORE2_EDMA1_QM_DCCM_SECTION 0x8000
18166  #define mmDCORE2_EDMA1_QM_ARC_AUX_BASE 0x45D8000ull
18167  #define DCORE2_EDMA1_QM_ARC_AUX_MAX_OFFSET 0x1000
18168  #define DCORE2_EDMA1_QM_ARC_AUX_SECTION 0xE800
18169  #define mmDCORE2_EDMA1_QM_ARC_AUX_SPECIAL_BASE 0x45D8E80ull
18170  #define DCORE2_EDMA1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
18171  #define DCORE2_EDMA1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
18172  #define mmDCORE2_EDMA1_QM_BASE 0x45DA000ull
18173  #define DCORE2_EDMA1_QM_MAX_OFFSET 0x1000
18174  #define DCORE2_EDMA1_QM_SECTION 0x9000
18175  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x45DA900ull
18176  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
18177  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
18178  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x45DA908ull
18179  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
18180  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
18181  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x45DA910ull
18182  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
18183  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
18184  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x45DA918ull
18185  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
18186  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
18187  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x45DA920ull
18188  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
18189  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
18190  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x45DA928ull
18191  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
18192  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
18193  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x45DA930ull
18194  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
18195  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
18196  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x45DA938ull
18197  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
18198  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
18199  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x45DA940ull
18200  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
18201  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
18202  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x45DA948ull
18203  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
18204  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
18205  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x45DA950ull
18206  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
18207  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
18208  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x45DA958ull
18209  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
18210  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
18211  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x45DA960ull
18212  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
18213  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
18214  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x45DA968ull
18215  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
18216  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
18217  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x45DA970ull
18218  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
18219  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
18220  #define mmDCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x45DA978ull
18221  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
18222  #define DCORE2_EDMA1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
18223  #define mmDCORE2_EDMA1_QM_AXUSER_SECURED_BASE 0x45DAB00ull
18224  #define DCORE2_EDMA1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
18225  #define DCORE2_EDMA1_QM_AXUSER_SECURED_SECTION 0x8000
18226  #define mmDCORE2_EDMA1_QM_AXUSER_NONSECURED_BASE 0x45DAB80ull
18227  #define DCORE2_EDMA1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
18228  #define DCORE2_EDMA1_QM_AXUSER_NONSECURED_SECTION 0x8000
18229  #define mmDCORE2_EDMA1_QM_DBG_HBW_BASE 0x45DAC00ull
18230  #define DCORE2_EDMA1_QM_DBG_HBW_MAX_OFFSET 0x5800
18231  #define DCORE2_EDMA1_QM_DBG_HBW_SECTION 0x8000
18232  #define mmDCORE2_EDMA1_QM_DBG_LBW_BASE 0x45DAC80ull
18233  #define DCORE2_EDMA1_QM_DBG_LBW_MAX_OFFSET 0x5800
18234  #define DCORE2_EDMA1_QM_DBG_LBW_SECTION 0x1000
18235  #define mmDCORE2_EDMA1_QM_CGM_BASE 0x45DAD80ull
18236  #define DCORE2_EDMA1_QM_CGM_MAX_OFFSET 0xC000
18237  #define DCORE2_EDMA1_QM_CGM_SECTION 0x1000
18238  #define mmDCORE2_EDMA1_QM_SPECIAL_BASE 0x45DAE80ull
18239  #define DCORE2_EDMA1_QM_SPECIAL_MAX_OFFSET 0x1800
18240  #define DCORE2_EDMA1_QM_SPECIAL_SECTION 0x1800
18241  #define mmDCORE2_EDMA1_CORE_BASE 0x45DB000ull
18242  #define DCORE2_EDMA1_CORE_MAX_OFFSET 0x1000
18243  #define DCORE2_EDMA1_CORE_SECTION 0x8000
18244  #define mmDCORE2_EDMA1_CORE_CTX_AXUSER_BASE 0x45DB800ull
18245  #define DCORE2_EDMA1_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
18246  #define DCORE2_EDMA1_CORE_CTX_AXUSER_SECTION 0x6000
18247  #define mmDCORE2_EDMA1_CORE_CTX_BASE 0x45DB860ull
18248  #define DCORE2_EDMA1_CORE_CTX_MAX_OFFSET 0x9000
18249  #define DCORE2_EDMA1_CORE_CTX_SECTION 0x5A00
18250  #define mmDCORE2_EDMA1_CORE_KDMA_CGM_BASE 0x45DBE00ull
18251  #define DCORE2_EDMA1_CORE_KDMA_CGM_MAX_OFFSET 0xC000
18252  #define DCORE2_EDMA1_CORE_KDMA_CGM_SECTION 0x8000
18253  #define mmDCORE2_EDMA1_CORE_SPECIAL_BASE 0x45DBE80ull
18254  #define DCORE2_EDMA1_CORE_SPECIAL_MAX_OFFSET 0x1800
18255  #define DCORE2_EDMA1_CORE_SPECIAL_SECTION 0x1800
18256  #define mmDCORE2_EDMA1_MSTR_IF_RR_SHRD_HBW_BASE 0x45DC000ull
18257  #define DCORE2_EDMA1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
18258  #define DCORE2_EDMA1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
18259  #define mmDCORE2_EDMA1_MSTR_IF_RR_PRVT_HBW_BASE 0x45DC200ull
18260  #define DCORE2_EDMA1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
18261  #define DCORE2_EDMA1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
18262  #define mmDCORE2_EDMA1_MSTR_IF_RR_SHRD_LBW_BASE 0x45DC400ull
18263  #define DCORE2_EDMA1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
18264  #define DCORE2_EDMA1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
18265  #define mmDCORE2_EDMA1_MSTR_IF_RR_PRVT_LBW_BASE 0x45DC600ull
18266  #define DCORE2_EDMA1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
18267  #define DCORE2_EDMA1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
18268  #define mmDCORE2_EDMA1_MSTR_IF_E2E_CRDT_BASE 0x45DC800ull
18269  #define DCORE2_EDMA1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
18270  #define DCORE2_EDMA1_MSTR_IF_E2E_CRDT_SECTION 0x2800
18271  #define mmDCORE2_EDMA1_MSTR_IF_AXUSER_BASE 0x45DCA80ull
18272  #define DCORE2_EDMA1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
18273  #define DCORE2_EDMA1_MSTR_IF_AXUSER_SECTION 0x8000
18274  #define mmDCORE2_EDMA1_MSTR_IF_DBG_HBW_BASE 0x45DCB00ull
18275  #define DCORE2_EDMA1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
18276  #define DCORE2_EDMA1_MSTR_IF_DBG_HBW_SECTION 0x8000
18277  #define mmDCORE2_EDMA1_MSTR_IF_DBG_LBW_BASE 0x45DCB80ull
18278  #define DCORE2_EDMA1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
18279  #define DCORE2_EDMA1_MSTR_IF_DBG_LBW_SECTION 0x8000
18280  #define mmDCORE2_EDMA1_MSTR_IF_CORE_HBW_BASE 0x45DCC00ull
18281  #define DCORE2_EDMA1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
18282  #define DCORE2_EDMA1_MSTR_IF_CORE_HBW_SECTION 0x1800
18283  #define mmDCORE2_EDMA1_MSTR_IF_CORE_LBW_BASE 0x45DCD80ull
18284  #define DCORE2_EDMA1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
18285  #define DCORE2_EDMA1_MSTR_IF_CORE_LBW_SECTION 0x1000
18286  #define mmDCORE2_EDMA1_MSTR_IF_SPECIAL_BASE 0x45DCE80ull
18287  #define DCORE2_EDMA1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
18288  #define DCORE2_EDMA1_MSTR_IF_SPECIAL_SECTION 0x3180
18289  #define mmDCORE2_DEC0_CMD_BASE 0x45E0000ull
18290  #define DCORE2_DEC0_CMD_MAX_OFFSET 0x1100
18291  #define DCORE2_DEC0_CMD_SECTION 0x1000
18292  #define mmDCORE2_DEC0_VSI_BASE 0x45E1000ull
18293  #define DCORE2_DEC0_VSI_MAX_OFFSET 0x6FC0
18294  #define DCORE2_DEC0_VSI_SECTION 0x1000
18295  #define mmDCORE2_DEC0_L2C_BASE 0x45E2000ull
18296  #define DCORE2_DEC0_L2C_MAX_OFFSET 0x39C0
18297  #define DCORE2_DEC0_L2C_SECTION 0x1000
18298  #define mmDCORE2_VDEC0_BRDG_CTRL_BASE 0x45E3000ull
18299  #define DCORE2_VDEC0_BRDG_CTRL_MAX_OFFSET 0x1000
18300  #define DCORE2_VDEC0_BRDG_CTRL_SECTION 0x8000
18301  #define mmDCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x45E3800ull
18302  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
18303  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
18304  #define mmDCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x45E3900ull
18305  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
18306  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
18307  #define mmDCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x45E3A00ull
18308  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
18309  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
18310  #define mmDCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x45E3B00ull
18311  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
18312  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
18313  #define mmDCORE2_VDEC0_BRDG_CTRL_AXUSER_DEC_BASE 0x45E3C00ull
18314  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
18315  #define DCORE2_VDEC0_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
18316  #define mmDCORE2_VDEC0_BRDG_CTRL_SPECIAL_BASE 0x45E3E80ull
18317  #define DCORE2_VDEC0_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
18318  #define DCORE2_VDEC0_BRDG_CTRL_SPECIAL_SECTION 0x1800
18319  #define mmDCORE2_VDEC0_CTRL_BASE 0x45E4000ull
18320  #define DCORE2_VDEC0_CTRL_MAX_OFFSET 0x1000
18321  #define DCORE2_VDEC0_CTRL_SECTION 0xE800
18322  #define mmDCORE2_VDEC0_CTRL_SPECIAL_BASE 0x45E4E80ull
18323  #define DCORE2_VDEC0_CTRL_SPECIAL_MAX_OFFSET 0x1800
18324  #define DCORE2_VDEC0_CTRL_SPECIAL_SECTION 0x1800
18325  #define mmDCORE2_VDEC0_MSTR_IF_RR_SHRD_HBW_BASE 0x45E5000ull
18326  #define DCORE2_VDEC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
18327  #define DCORE2_VDEC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
18328  #define mmDCORE2_VDEC0_MSTR_IF_RR_PRVT_HBW_BASE 0x45E5200ull
18329  #define DCORE2_VDEC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
18330  #define DCORE2_VDEC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
18331  #define mmDCORE2_VDEC0_MSTR_IF_RR_SHRD_LBW_BASE 0x45E5400ull
18332  #define DCORE2_VDEC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
18333  #define DCORE2_VDEC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
18334  #define mmDCORE2_VDEC0_MSTR_IF_RR_PRVT_LBW_BASE 0x45E5600ull
18335  #define DCORE2_VDEC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
18336  #define DCORE2_VDEC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
18337  #define mmDCORE2_VDEC0_MSTR_IF_E2E_CRDT_BASE 0x45E5800ull
18338  #define DCORE2_VDEC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
18339  #define DCORE2_VDEC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
18340  #define mmDCORE2_VDEC0_MSTR_IF_AXUSER_BASE 0x45E5A80ull
18341  #define DCORE2_VDEC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
18342  #define DCORE2_VDEC0_MSTR_IF_AXUSER_SECTION 0x8000
18343  #define mmDCORE2_VDEC0_MSTR_IF_DBG_HBW_BASE 0x45E5B00ull
18344  #define DCORE2_VDEC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
18345  #define DCORE2_VDEC0_MSTR_IF_DBG_HBW_SECTION 0x8000
18346  #define mmDCORE2_VDEC0_MSTR_IF_DBG_LBW_BASE 0x45E5B80ull
18347  #define DCORE2_VDEC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
18348  #define DCORE2_VDEC0_MSTR_IF_DBG_LBW_SECTION 0x8000
18349  #define mmDCORE2_VDEC0_MSTR_IF_CORE_HBW_BASE 0x45E5C00ull
18350  #define DCORE2_VDEC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
18351  #define DCORE2_VDEC0_MSTR_IF_CORE_HBW_SECTION 0x1800
18352  #define mmDCORE2_VDEC0_MSTR_IF_CORE_LBW_BASE 0x45E5D80ull
18353  #define DCORE2_VDEC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
18354  #define DCORE2_VDEC0_MSTR_IF_CORE_LBW_SECTION 0x1000
18355  #define mmDCORE2_VDEC0_MSTR_IF_SPECIAL_BASE 0x45E5E80ull
18356  #define DCORE2_VDEC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
18357  #define DCORE2_VDEC0_MSTR_IF_SPECIAL_SECTION 0xA180
18358  #define mmDCORE2_DEC1_CMD_BASE 0x45F0000ull
18359  #define DCORE2_DEC1_CMD_MAX_OFFSET 0x1100
18360  #define DCORE2_DEC1_CMD_SECTION 0x1000
18361  #define mmDCORE2_DEC1_VSI_BASE 0x45F1000ull
18362  #define DCORE2_DEC1_VSI_MAX_OFFSET 0x6FC0
18363  #define DCORE2_DEC1_VSI_SECTION 0x1000
18364  #define mmDCORE2_DEC1_L2C_BASE 0x45F2000ull
18365  #define DCORE2_DEC1_L2C_MAX_OFFSET 0x39C0
18366  #define DCORE2_DEC1_L2C_SECTION 0x1000
18367  #define mmDCORE2_VDEC1_BRDG_CTRL_BASE 0x45F3000ull
18368  #define DCORE2_VDEC1_BRDG_CTRL_MAX_OFFSET 0x1000
18369  #define DCORE2_VDEC1_BRDG_CTRL_SECTION 0x8000
18370  #define mmDCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x45F3800ull
18371  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
18372  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
18373  #define mmDCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x45F3900ull
18374  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
18375  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
18376  #define mmDCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x45F3A00ull
18377  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
18378  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
18379  #define mmDCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x45F3B00ull
18380  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
18381  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
18382  #define mmDCORE2_VDEC1_BRDG_CTRL_AXUSER_DEC_BASE 0x45F3C00ull
18383  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
18384  #define DCORE2_VDEC1_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
18385  #define mmDCORE2_VDEC1_BRDG_CTRL_SPECIAL_BASE 0x45F3E80ull
18386  #define DCORE2_VDEC1_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
18387  #define DCORE2_VDEC1_BRDG_CTRL_SPECIAL_SECTION 0x1800
18388  #define mmDCORE2_VDEC1_CTRL_BASE 0x45F4000ull
18389  #define DCORE2_VDEC1_CTRL_MAX_OFFSET 0x1000
18390  #define DCORE2_VDEC1_CTRL_SECTION 0xE800
18391  #define mmDCORE2_VDEC1_CTRL_SPECIAL_BASE 0x45F4E80ull
18392  #define DCORE2_VDEC1_CTRL_SPECIAL_MAX_OFFSET 0x1800
18393  #define DCORE2_VDEC1_CTRL_SPECIAL_SECTION 0x1800
18394  #define mmDCORE2_VDEC1_MSTR_IF_RR_SHRD_HBW_BASE 0x45F5000ull
18395  #define DCORE2_VDEC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
18396  #define DCORE2_VDEC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
18397  #define mmDCORE2_VDEC1_MSTR_IF_RR_PRVT_HBW_BASE 0x45F5200ull
18398  #define DCORE2_VDEC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
18399  #define DCORE2_VDEC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
18400  #define mmDCORE2_VDEC1_MSTR_IF_RR_SHRD_LBW_BASE 0x45F5400ull
18401  #define DCORE2_VDEC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
18402  #define DCORE2_VDEC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
18403  #define mmDCORE2_VDEC1_MSTR_IF_RR_PRVT_LBW_BASE 0x45F5600ull
18404  #define DCORE2_VDEC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
18405  #define DCORE2_VDEC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
18406  #define mmDCORE2_VDEC1_MSTR_IF_E2E_CRDT_BASE 0x45F5800ull
18407  #define DCORE2_VDEC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
18408  #define DCORE2_VDEC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
18409  #define mmDCORE2_VDEC1_MSTR_IF_AXUSER_BASE 0x45F5A80ull
18410  #define DCORE2_VDEC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
18411  #define DCORE2_VDEC1_MSTR_IF_AXUSER_SECTION 0x8000
18412  #define mmDCORE2_VDEC1_MSTR_IF_DBG_HBW_BASE 0x45F5B00ull
18413  #define DCORE2_VDEC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
18414  #define DCORE2_VDEC1_MSTR_IF_DBG_HBW_SECTION 0x8000
18415  #define mmDCORE2_VDEC1_MSTR_IF_DBG_LBW_BASE 0x45F5B80ull
18416  #define DCORE2_VDEC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
18417  #define DCORE2_VDEC1_MSTR_IF_DBG_LBW_SECTION 0x8000
18418  #define mmDCORE2_VDEC1_MSTR_IF_CORE_HBW_BASE 0x45F5C00ull
18419  #define DCORE2_VDEC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
18420  #define DCORE2_VDEC1_MSTR_IF_CORE_HBW_SECTION 0x1800
18421  #define mmDCORE2_VDEC1_MSTR_IF_CORE_LBW_BASE 0x45F5D80ull
18422  #define DCORE2_VDEC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
18423  #define DCORE2_VDEC1_MSTR_IF_CORE_LBW_SECTION 0x1000
18424  #define mmDCORE2_VDEC1_MSTR_IF_SPECIAL_BASE 0x45F5E80ull
18425  #define DCORE2_VDEC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
18426  #define DCORE2_VDEC1_MSTR_IF_SPECIAL_SECTION 0xA180
18427  #define mmDCORE3_TPC0_QM_DCCM_BASE 0x4600000ull
18428  #define DCORE3_TPC0_QM_DCCM_MAX_OFFSET 0x4000
18429  #define DCORE3_TPC0_QM_DCCM_SECTION 0x8000
18430  #define mmDCORE3_TPC0_QM_ARC_AUX_BASE 0x4608000ull
18431  #define DCORE3_TPC0_QM_ARC_AUX_MAX_OFFSET 0x1000
18432  #define DCORE3_TPC0_QM_ARC_AUX_SECTION 0xE800
18433  #define mmDCORE3_TPC0_QM_ARC_AUX_SPECIAL_BASE 0x4608E80ull
18434  #define DCORE3_TPC0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
18435  #define DCORE3_TPC0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
18436  #define mmDCORE3_TPC0_QM_BASE 0x460A000ull
18437  #define DCORE3_TPC0_QM_MAX_OFFSET 0x1000
18438  #define DCORE3_TPC0_QM_SECTION 0x9000
18439  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x460A900ull
18440  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
18441  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
18442  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x460A908ull
18443  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
18444  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
18445  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x460A910ull
18446  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
18447  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
18448  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x460A918ull
18449  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
18450  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
18451  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x460A920ull
18452  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
18453  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
18454  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x460A928ull
18455  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
18456  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
18457  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x460A930ull
18458  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
18459  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
18460  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x460A938ull
18461  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
18462  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
18463  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x460A940ull
18464  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
18465  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
18466  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x460A948ull
18467  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
18468  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
18469  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x460A950ull
18470  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
18471  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
18472  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x460A958ull
18473  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
18474  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
18475  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x460A960ull
18476  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
18477  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
18478  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x460A968ull
18479  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
18480  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
18481  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x460A970ull
18482  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
18483  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
18484  #define mmDCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x460A978ull
18485  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
18486  #define DCORE3_TPC0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
18487  #define mmDCORE3_TPC0_QM_AXUSER_SECURED_BASE 0x460AB00ull
18488  #define DCORE3_TPC0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
18489  #define DCORE3_TPC0_QM_AXUSER_SECURED_SECTION 0x8000
18490  #define mmDCORE3_TPC0_QM_AXUSER_NONSECURED_BASE 0x460AB80ull
18491  #define DCORE3_TPC0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
18492  #define DCORE3_TPC0_QM_AXUSER_NONSECURED_SECTION 0x8000
18493  #define mmDCORE3_TPC0_QM_DBG_HBW_BASE 0x460AC00ull
18494  #define DCORE3_TPC0_QM_DBG_HBW_MAX_OFFSET 0x5800
18495  #define DCORE3_TPC0_QM_DBG_HBW_SECTION 0x8000
18496  #define mmDCORE3_TPC0_QM_DBG_LBW_BASE 0x460AC80ull
18497  #define DCORE3_TPC0_QM_DBG_LBW_MAX_OFFSET 0x5800
18498  #define DCORE3_TPC0_QM_DBG_LBW_SECTION 0x1000
18499  #define mmDCORE3_TPC0_QM_CGM_BASE 0x460AD80ull
18500  #define DCORE3_TPC0_QM_CGM_MAX_OFFSET 0xC000
18501  #define DCORE3_TPC0_QM_CGM_SECTION 0x1000
18502  #define mmDCORE3_TPC0_QM_SPECIAL_BASE 0x460AE80ull
18503  #define DCORE3_TPC0_QM_SPECIAL_MAX_OFFSET 0x1800
18504  #define DCORE3_TPC0_QM_SPECIAL_SECTION 0x1800
18505  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_0_BASE 0x460B000ull
18506  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
18507  #define DCORE3_TPC0_QM_SPECIAL_SECTION 0x1800
18508  #define mmDCORE3_TPC0_CFG_BASE 0x460B000ull
18509  #define DCORE3_TPC0_CFG_MAX_OFFSET 0x1000
18510  #define DCORE3_TPC0_CFG_SECTION 0x5000
18511  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_1_BASE 0x460B050ull
18512  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
18513  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_1_SECTION 0x5000
18514  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_2_BASE 0x460B0A0ull
18515  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
18516  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_2_SECTION 0x5000
18517  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_3_BASE 0x460B0F0ull
18518  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
18519  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_3_SECTION 0x5000
18520  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_4_BASE 0x460B140ull
18521  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
18522  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_4_SECTION 0x5000
18523  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_5_BASE 0x460B190ull
18524  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
18525  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_5_SECTION 0x5000
18526  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_6_BASE 0x460B1E0ull
18527  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
18528  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_6_SECTION 0x5000
18529  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_7_BASE 0x460B230ull
18530  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
18531  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_7_SECTION 0x5000
18532  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_8_BASE 0x460B280ull
18533  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
18534  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_8_SECTION 0x5000
18535  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_9_BASE 0x460B2D0ull
18536  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
18537  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_9_SECTION 0x5000
18538  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_10_BASE 0x460B320ull
18539  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
18540  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_10_SECTION 0x5000
18541  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_11_BASE 0x460B370ull
18542  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
18543  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_11_SECTION 0x5000
18544  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_12_BASE 0x460B3C0ull
18545  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
18546  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_12_SECTION 0x5000
18547  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_13_BASE 0x460B410ull
18548  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
18549  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_13_SECTION 0x5000
18550  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_14_BASE 0x460B460ull
18551  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
18552  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_14_SECTION 0x5000
18553  #define mmDCORE3_TPC0_CFG_KERNEL_TENSOR_15_BASE 0x460B4B0ull
18554  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
18555  #define DCORE3_TPC0_CFG_KERNEL_TENSOR_15_SECTION 0x5000
18556  #define mmDCORE3_TPC0_CFG_KERNEL_SYNC_OBJECT_BASE 0x460B500ull
18557  #define DCORE3_TPC0_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
18558  #define DCORE3_TPC0_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
18559  #define mmDCORE3_TPC0_CFG_KERNEL_BASE 0x460B508ull
18560  #define DCORE3_TPC0_CFG_KERNEL_MAX_OFFSET 0xD400
18561  #define DCORE3_TPC0_CFG_KERNEL_SECTION 0xD400
18562  #define mmDCORE3_TPC0_CFG_QM_TENSOR_0_BASE 0x460B5DCull
18563  #define DCORE3_TPC0_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
18564  #define DCORE3_TPC0_CFG_QM_TENSOR_0_SECTION 0x5000
18565  #define mmDCORE3_TPC0_CFG_QM_TENSOR_1_BASE 0x460B62Cull
18566  #define DCORE3_TPC0_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
18567  #define DCORE3_TPC0_CFG_QM_TENSOR_1_SECTION 0x5000
18568  #define mmDCORE3_TPC0_CFG_QM_TENSOR_2_BASE 0x460B67Cull
18569  #define DCORE3_TPC0_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
18570  #define DCORE3_TPC0_CFG_QM_TENSOR_2_SECTION 0x5000
18571  #define mmDCORE3_TPC0_CFG_QM_TENSOR_3_BASE 0x460B6CCull
18572  #define DCORE3_TPC0_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
18573  #define DCORE3_TPC0_CFG_QM_TENSOR_3_SECTION 0x5000
18574  #define mmDCORE3_TPC0_CFG_QM_TENSOR_4_BASE 0x460B71Cull
18575  #define DCORE3_TPC0_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
18576  #define DCORE3_TPC0_CFG_QM_TENSOR_4_SECTION 0x5000
18577  #define mmDCORE3_TPC0_CFG_QM_TENSOR_5_BASE 0x460B76Cull
18578  #define DCORE3_TPC0_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
18579  #define DCORE3_TPC0_CFG_QM_TENSOR_5_SECTION 0x5000
18580  #define mmDCORE3_TPC0_CFG_QM_TENSOR_6_BASE 0x460B7BCull
18581  #define DCORE3_TPC0_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
18582  #define DCORE3_TPC0_CFG_QM_TENSOR_6_SECTION 0x5000
18583  #define mmDCORE3_TPC0_CFG_QM_TENSOR_7_BASE 0x460B80Cull
18584  #define DCORE3_TPC0_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
18585  #define DCORE3_TPC0_CFG_QM_TENSOR_7_SECTION 0x5000
18586  #define mmDCORE3_TPC0_CFG_QM_TENSOR_8_BASE 0x460B85Cull
18587  #define DCORE3_TPC0_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
18588  #define DCORE3_TPC0_CFG_QM_TENSOR_8_SECTION 0x5000
18589  #define mmDCORE3_TPC0_CFG_QM_TENSOR_9_BASE 0x460B8ACull
18590  #define DCORE3_TPC0_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
18591  #define DCORE3_TPC0_CFG_QM_TENSOR_9_SECTION 0x5000
18592  #define mmDCORE3_TPC0_CFG_QM_TENSOR_10_BASE 0x460B8FCull
18593  #define DCORE3_TPC0_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
18594  #define DCORE3_TPC0_CFG_QM_TENSOR_10_SECTION 0x5000
18595  #define mmDCORE3_TPC0_CFG_QM_TENSOR_11_BASE 0x460B94Cull
18596  #define DCORE3_TPC0_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
18597  #define DCORE3_TPC0_CFG_QM_TENSOR_11_SECTION 0x5000
18598  #define mmDCORE3_TPC0_CFG_QM_TENSOR_12_BASE 0x460B99Cull
18599  #define DCORE3_TPC0_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
18600  #define DCORE3_TPC0_CFG_QM_TENSOR_12_SECTION 0x5000
18601  #define mmDCORE3_TPC0_CFG_QM_TENSOR_13_BASE 0x460B9ECull
18602  #define DCORE3_TPC0_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
18603  #define DCORE3_TPC0_CFG_QM_TENSOR_13_SECTION 0x5000
18604  #define mmDCORE3_TPC0_CFG_QM_TENSOR_14_BASE 0x460BA3Cull
18605  #define DCORE3_TPC0_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
18606  #define DCORE3_TPC0_CFG_QM_TENSOR_14_SECTION 0x5000
18607  #define mmDCORE3_TPC0_CFG_QM_TENSOR_15_BASE 0x460BA8Cull
18608  #define DCORE3_TPC0_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
18609  #define DCORE3_TPC0_CFG_QM_TENSOR_15_SECTION 0x5000
18610  #define mmDCORE3_TPC0_CFG_QM_SYNC_OBJECT_BASE 0x460BADCull
18611  #define DCORE3_TPC0_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
18612  #define DCORE3_TPC0_CFG_QM_SYNC_OBJECT_SECTION 0x8000
18613  #define mmDCORE3_TPC0_CFG_QM_BASE 0x460BAE4ull
18614  #define DCORE3_TPC0_CFG_QM_MAX_OFFSET 0xD400
18615  #define DCORE3_TPC0_CFG_QM_SECTION 0x31C0
18616  #define mmDCORE3_TPC0_CFG_AXUSER_BASE 0x460BE00ull
18617  #define DCORE3_TPC0_CFG_AXUSER_MAX_OFFSET 0x5000
18618  #define DCORE3_TPC0_CFG_AXUSER_SECTION 0x8000
18619  #define mmDCORE3_TPC0_CFG_SPECIAL_BASE 0x460BE80ull
18620  #define DCORE3_TPC0_CFG_SPECIAL_MAX_OFFSET 0x1800
18621  #define DCORE3_TPC0_CFG_SPECIAL_SECTION 0x1800
18622  #define mmDCORE3_TPC0_MSTR_IF_RR_SHRD_HBW_BASE 0x460C000ull
18623  #define DCORE3_TPC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
18624  #define DCORE3_TPC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
18625  #define mmDCORE3_TPC0_MSTR_IF_RR_PRVT_HBW_BASE 0x460C200ull
18626  #define DCORE3_TPC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
18627  #define DCORE3_TPC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
18628  #define mmDCORE3_TPC0_MSTR_IF_RR_SHRD_LBW_BASE 0x460C400ull
18629  #define DCORE3_TPC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
18630  #define DCORE3_TPC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
18631  #define mmDCORE3_TPC0_MSTR_IF_RR_PRVT_LBW_BASE 0x460C600ull
18632  #define DCORE3_TPC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
18633  #define DCORE3_TPC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
18634  #define mmDCORE3_TPC0_MSTR_IF_E2E_CRDT_BASE 0x460C800ull
18635  #define DCORE3_TPC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
18636  #define DCORE3_TPC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
18637  #define mmDCORE3_TPC0_MSTR_IF_AXUSER_BASE 0x460CA80ull
18638  #define DCORE3_TPC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
18639  #define DCORE3_TPC0_MSTR_IF_AXUSER_SECTION 0x8000
18640  #define mmDCORE3_TPC0_MSTR_IF_DBG_HBW_BASE 0x460CB00ull
18641  #define DCORE3_TPC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
18642  #define DCORE3_TPC0_MSTR_IF_DBG_HBW_SECTION 0x8000
18643  #define mmDCORE3_TPC0_MSTR_IF_DBG_LBW_BASE 0x460CB80ull
18644  #define DCORE3_TPC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
18645  #define DCORE3_TPC0_MSTR_IF_DBG_LBW_SECTION 0x8000
18646  #define mmDCORE3_TPC0_MSTR_IF_CORE_HBW_BASE 0x460CC00ull
18647  #define DCORE3_TPC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
18648  #define DCORE3_TPC0_MSTR_IF_CORE_HBW_SECTION 0x1800
18649  #define mmDCORE3_TPC0_MSTR_IF_CORE_LBW_BASE 0x460CD80ull
18650  #define DCORE3_TPC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
18651  #define DCORE3_TPC0_MSTR_IF_CORE_LBW_SECTION 0x1000
18652  #define mmDCORE3_TPC0_MSTR_IF_SPECIAL_BASE 0x460CE80ull
18653  #define DCORE3_TPC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
18654  #define DCORE3_TPC0_MSTR_IF_SPECIAL_SECTION 0x3180
18655  #define mmDCORE3_TPC1_QM_DCCM_BASE 0x4610000ull
18656  #define DCORE3_TPC1_QM_DCCM_MAX_OFFSET 0x4000
18657  #define DCORE3_TPC1_QM_DCCM_SECTION 0x8000
18658  #define mmDCORE3_TPC1_QM_ARC_AUX_BASE 0x4618000ull
18659  #define DCORE3_TPC1_QM_ARC_AUX_MAX_OFFSET 0x1000
18660  #define DCORE3_TPC1_QM_ARC_AUX_SECTION 0xE800
18661  #define mmDCORE3_TPC1_QM_ARC_AUX_SPECIAL_BASE 0x4618E80ull
18662  #define DCORE3_TPC1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
18663  #define DCORE3_TPC1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
18664  #define mmDCORE3_TPC1_QM_BASE 0x461A000ull
18665  #define DCORE3_TPC1_QM_MAX_OFFSET 0x1000
18666  #define DCORE3_TPC1_QM_SECTION 0x9000
18667  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x461A900ull
18668  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
18669  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
18670  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x461A908ull
18671  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
18672  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
18673  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x461A910ull
18674  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
18675  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
18676  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x461A918ull
18677  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
18678  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
18679  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x461A920ull
18680  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
18681  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
18682  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x461A928ull
18683  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
18684  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
18685  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x461A930ull
18686  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
18687  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
18688  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x461A938ull
18689  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
18690  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
18691  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x461A940ull
18692  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
18693  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
18694  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x461A948ull
18695  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
18696  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
18697  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x461A950ull
18698  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
18699  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
18700  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x461A958ull
18701  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
18702  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
18703  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x461A960ull
18704  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
18705  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
18706  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x461A968ull
18707  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
18708  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
18709  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x461A970ull
18710  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
18711  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
18712  #define mmDCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x461A978ull
18713  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
18714  #define DCORE3_TPC1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
18715  #define mmDCORE3_TPC1_QM_AXUSER_SECURED_BASE 0x461AB00ull
18716  #define DCORE3_TPC1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
18717  #define DCORE3_TPC1_QM_AXUSER_SECURED_SECTION 0x8000
18718  #define mmDCORE3_TPC1_QM_AXUSER_NONSECURED_BASE 0x461AB80ull
18719  #define DCORE3_TPC1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
18720  #define DCORE3_TPC1_QM_AXUSER_NONSECURED_SECTION 0x8000
18721  #define mmDCORE3_TPC1_QM_DBG_HBW_BASE 0x461AC00ull
18722  #define DCORE3_TPC1_QM_DBG_HBW_MAX_OFFSET 0x5800
18723  #define DCORE3_TPC1_QM_DBG_HBW_SECTION 0x8000
18724  #define mmDCORE3_TPC1_QM_DBG_LBW_BASE 0x461AC80ull
18725  #define DCORE3_TPC1_QM_DBG_LBW_MAX_OFFSET 0x5800
18726  #define DCORE3_TPC1_QM_DBG_LBW_SECTION 0x1000
18727  #define mmDCORE3_TPC1_QM_CGM_BASE 0x461AD80ull
18728  #define DCORE3_TPC1_QM_CGM_MAX_OFFSET 0xC000
18729  #define DCORE3_TPC1_QM_CGM_SECTION 0x1000
18730  #define mmDCORE3_TPC1_QM_SPECIAL_BASE 0x461AE80ull
18731  #define DCORE3_TPC1_QM_SPECIAL_MAX_OFFSET 0x1800
18732  #define DCORE3_TPC1_QM_SPECIAL_SECTION 0x1800
18733  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_0_BASE 0x461B000ull
18734  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
18735  #define DCORE3_TPC1_QM_SPECIAL_SECTION 0x1800
18736  #define mmDCORE3_TPC1_CFG_BASE 0x461B000ull
18737  #define DCORE3_TPC1_CFG_MAX_OFFSET 0x1000
18738  #define DCORE3_TPC1_CFG_SECTION 0x5000
18739  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_1_BASE 0x461B050ull
18740  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
18741  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_1_SECTION 0x5000
18742  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_2_BASE 0x461B0A0ull
18743  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
18744  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_2_SECTION 0x5000
18745  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_3_BASE 0x461B0F0ull
18746  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
18747  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_3_SECTION 0x5000
18748  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_4_BASE 0x461B140ull
18749  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
18750  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_4_SECTION 0x5000
18751  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_5_BASE 0x461B190ull
18752  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
18753  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_5_SECTION 0x5000
18754  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_6_BASE 0x461B1E0ull
18755  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
18756  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_6_SECTION 0x5000
18757  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_7_BASE 0x461B230ull
18758  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
18759  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_7_SECTION 0x5000
18760  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_8_BASE 0x461B280ull
18761  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
18762  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_8_SECTION 0x5000
18763  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_9_BASE 0x461B2D0ull
18764  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
18765  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_9_SECTION 0x5000
18766  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_10_BASE 0x461B320ull
18767  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
18768  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_10_SECTION 0x5000
18769  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_11_BASE 0x461B370ull
18770  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
18771  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_11_SECTION 0x5000
18772  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_12_BASE 0x461B3C0ull
18773  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
18774  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_12_SECTION 0x5000
18775  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_13_BASE 0x461B410ull
18776  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
18777  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_13_SECTION 0x5000
18778  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_14_BASE 0x461B460ull
18779  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
18780  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_14_SECTION 0x5000
18781  #define mmDCORE3_TPC1_CFG_KERNEL_TENSOR_15_BASE 0x461B4B0ull
18782  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
18783  #define DCORE3_TPC1_CFG_KERNEL_TENSOR_15_SECTION 0x5000
18784  #define mmDCORE3_TPC1_CFG_KERNEL_SYNC_OBJECT_BASE 0x461B500ull
18785  #define DCORE3_TPC1_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
18786  #define DCORE3_TPC1_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
18787  #define mmDCORE3_TPC1_CFG_KERNEL_BASE 0x461B508ull
18788  #define DCORE3_TPC1_CFG_KERNEL_MAX_OFFSET 0xD400
18789  #define DCORE3_TPC1_CFG_KERNEL_SECTION 0xD400
18790  #define mmDCORE3_TPC1_CFG_QM_TENSOR_0_BASE 0x461B5DCull
18791  #define DCORE3_TPC1_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
18792  #define DCORE3_TPC1_CFG_QM_TENSOR_0_SECTION 0x5000
18793  #define mmDCORE3_TPC1_CFG_QM_TENSOR_1_BASE 0x461B62Cull
18794  #define DCORE3_TPC1_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
18795  #define DCORE3_TPC1_CFG_QM_TENSOR_1_SECTION 0x5000
18796  #define mmDCORE3_TPC1_CFG_QM_TENSOR_2_BASE 0x461B67Cull
18797  #define DCORE3_TPC1_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
18798  #define DCORE3_TPC1_CFG_QM_TENSOR_2_SECTION 0x5000
18799  #define mmDCORE3_TPC1_CFG_QM_TENSOR_3_BASE 0x461B6CCull
18800  #define DCORE3_TPC1_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
18801  #define DCORE3_TPC1_CFG_QM_TENSOR_3_SECTION 0x5000
18802  #define mmDCORE3_TPC1_CFG_QM_TENSOR_4_BASE 0x461B71Cull
18803  #define DCORE3_TPC1_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
18804  #define DCORE3_TPC1_CFG_QM_TENSOR_4_SECTION 0x5000
18805  #define mmDCORE3_TPC1_CFG_QM_TENSOR_5_BASE 0x461B76Cull
18806  #define DCORE3_TPC1_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
18807  #define DCORE3_TPC1_CFG_QM_TENSOR_5_SECTION 0x5000
18808  #define mmDCORE3_TPC1_CFG_QM_TENSOR_6_BASE 0x461B7BCull
18809  #define DCORE3_TPC1_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
18810  #define DCORE3_TPC1_CFG_QM_TENSOR_6_SECTION 0x5000
18811  #define mmDCORE3_TPC1_CFG_QM_TENSOR_7_BASE 0x461B80Cull
18812  #define DCORE3_TPC1_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
18813  #define DCORE3_TPC1_CFG_QM_TENSOR_7_SECTION 0x5000
18814  #define mmDCORE3_TPC1_CFG_QM_TENSOR_8_BASE 0x461B85Cull
18815  #define DCORE3_TPC1_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
18816  #define DCORE3_TPC1_CFG_QM_TENSOR_8_SECTION 0x5000
18817  #define mmDCORE3_TPC1_CFG_QM_TENSOR_9_BASE 0x461B8ACull
18818  #define DCORE3_TPC1_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
18819  #define DCORE3_TPC1_CFG_QM_TENSOR_9_SECTION 0x5000
18820  #define mmDCORE3_TPC1_CFG_QM_TENSOR_10_BASE 0x461B8FCull
18821  #define DCORE3_TPC1_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
18822  #define DCORE3_TPC1_CFG_QM_TENSOR_10_SECTION 0x5000
18823  #define mmDCORE3_TPC1_CFG_QM_TENSOR_11_BASE 0x461B94Cull
18824  #define DCORE3_TPC1_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
18825  #define DCORE3_TPC1_CFG_QM_TENSOR_11_SECTION 0x5000
18826  #define mmDCORE3_TPC1_CFG_QM_TENSOR_12_BASE 0x461B99Cull
18827  #define DCORE3_TPC1_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
18828  #define DCORE3_TPC1_CFG_QM_TENSOR_12_SECTION 0x5000
18829  #define mmDCORE3_TPC1_CFG_QM_TENSOR_13_BASE 0x461B9ECull
18830  #define DCORE3_TPC1_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
18831  #define DCORE3_TPC1_CFG_QM_TENSOR_13_SECTION 0x5000
18832  #define mmDCORE3_TPC1_CFG_QM_TENSOR_14_BASE 0x461BA3Cull
18833  #define DCORE3_TPC1_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
18834  #define DCORE3_TPC1_CFG_QM_TENSOR_14_SECTION 0x5000
18835  #define mmDCORE3_TPC1_CFG_QM_TENSOR_15_BASE 0x461BA8Cull
18836  #define DCORE3_TPC1_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
18837  #define DCORE3_TPC1_CFG_QM_TENSOR_15_SECTION 0x5000
18838  #define mmDCORE3_TPC1_CFG_QM_SYNC_OBJECT_BASE 0x461BADCull
18839  #define DCORE3_TPC1_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
18840  #define DCORE3_TPC1_CFG_QM_SYNC_OBJECT_SECTION 0x8000
18841  #define mmDCORE3_TPC1_CFG_QM_BASE 0x461BAE4ull
18842  #define DCORE3_TPC1_CFG_QM_MAX_OFFSET 0xD400
18843  #define DCORE3_TPC1_CFG_QM_SECTION 0x31C0
18844  #define mmDCORE3_TPC1_CFG_AXUSER_BASE 0x461BE00ull
18845  #define DCORE3_TPC1_CFG_AXUSER_MAX_OFFSET 0x5000
18846  #define DCORE3_TPC1_CFG_AXUSER_SECTION 0x8000
18847  #define mmDCORE3_TPC1_CFG_SPECIAL_BASE 0x461BE80ull
18848  #define DCORE3_TPC1_CFG_SPECIAL_MAX_OFFSET 0x1800
18849  #define DCORE3_TPC1_CFG_SPECIAL_SECTION 0x1800
18850  #define mmDCORE3_TPC1_MSTR_IF_RR_SHRD_HBW_BASE 0x461C000ull
18851  #define DCORE3_TPC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
18852  #define DCORE3_TPC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
18853  #define mmDCORE3_TPC1_MSTR_IF_RR_PRVT_HBW_BASE 0x461C200ull
18854  #define DCORE3_TPC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
18855  #define DCORE3_TPC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
18856  #define mmDCORE3_TPC1_MSTR_IF_RR_SHRD_LBW_BASE 0x461C400ull
18857  #define DCORE3_TPC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
18858  #define DCORE3_TPC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
18859  #define mmDCORE3_TPC1_MSTR_IF_RR_PRVT_LBW_BASE 0x461C600ull
18860  #define DCORE3_TPC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
18861  #define DCORE3_TPC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
18862  #define mmDCORE3_TPC1_MSTR_IF_E2E_CRDT_BASE 0x461C800ull
18863  #define DCORE3_TPC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
18864  #define DCORE3_TPC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
18865  #define mmDCORE3_TPC1_MSTR_IF_AXUSER_BASE 0x461CA80ull
18866  #define DCORE3_TPC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
18867  #define DCORE3_TPC1_MSTR_IF_AXUSER_SECTION 0x8000
18868  #define mmDCORE3_TPC1_MSTR_IF_DBG_HBW_BASE 0x461CB00ull
18869  #define DCORE3_TPC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
18870  #define DCORE3_TPC1_MSTR_IF_DBG_HBW_SECTION 0x8000
18871  #define mmDCORE3_TPC1_MSTR_IF_DBG_LBW_BASE 0x461CB80ull
18872  #define DCORE3_TPC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
18873  #define DCORE3_TPC1_MSTR_IF_DBG_LBW_SECTION 0x8000
18874  #define mmDCORE3_TPC1_MSTR_IF_CORE_HBW_BASE 0x461CC00ull
18875  #define DCORE3_TPC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
18876  #define DCORE3_TPC1_MSTR_IF_CORE_HBW_SECTION 0x1800
18877  #define mmDCORE3_TPC1_MSTR_IF_CORE_LBW_BASE 0x461CD80ull
18878  #define DCORE3_TPC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
18879  #define DCORE3_TPC1_MSTR_IF_CORE_LBW_SECTION 0x1000
18880  #define mmDCORE3_TPC1_MSTR_IF_SPECIAL_BASE 0x461CE80ull
18881  #define DCORE3_TPC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
18882  #define DCORE3_TPC1_MSTR_IF_SPECIAL_SECTION 0x3180
18883  #define mmDCORE3_TPC2_QM_DCCM_BASE 0x4620000ull
18884  #define DCORE3_TPC2_QM_DCCM_MAX_OFFSET 0x4000
18885  #define DCORE3_TPC2_QM_DCCM_SECTION 0x8000
18886  #define mmDCORE3_TPC2_QM_ARC_AUX_BASE 0x4628000ull
18887  #define DCORE3_TPC2_QM_ARC_AUX_MAX_OFFSET 0x1000
18888  #define DCORE3_TPC2_QM_ARC_AUX_SECTION 0xE800
18889  #define mmDCORE3_TPC2_QM_ARC_AUX_SPECIAL_BASE 0x4628E80ull
18890  #define DCORE3_TPC2_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
18891  #define DCORE3_TPC2_QM_ARC_AUX_SPECIAL_SECTION 0x1180
18892  #define mmDCORE3_TPC2_QM_BASE 0x462A000ull
18893  #define DCORE3_TPC2_QM_MAX_OFFSET 0x1000
18894  #define DCORE3_TPC2_QM_SECTION 0x9000
18895  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR0_BASE 0x462A900ull
18896  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
18897  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
18898  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR1_BASE 0x462A908ull
18899  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
18900  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
18901  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR2_BASE 0x462A910ull
18902  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
18903  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
18904  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR3_BASE 0x462A918ull
18905  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
18906  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
18907  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR4_BASE 0x462A920ull
18908  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
18909  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
18910  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR5_BASE 0x462A928ull
18911  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
18912  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
18913  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR6_BASE 0x462A930ull
18914  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
18915  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
18916  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR7_BASE 0x462A938ull
18917  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
18918  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
18919  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR8_BASE 0x462A940ull
18920  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
18921  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
18922  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR9_BASE 0x462A948ull
18923  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
18924  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
18925  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR10_BASE 0x462A950ull
18926  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
18927  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
18928  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR11_BASE 0x462A958ull
18929  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
18930  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
18931  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR12_BASE 0x462A960ull
18932  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
18933  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
18934  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR13_BASE 0x462A968ull
18935  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
18936  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
18937  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR14_BASE 0x462A970ull
18938  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
18939  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
18940  #define mmDCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR15_BASE 0x462A978ull
18941  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
18942  #define DCORE3_TPC2_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
18943  #define mmDCORE3_TPC2_QM_AXUSER_SECURED_BASE 0x462AB00ull
18944  #define DCORE3_TPC2_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
18945  #define DCORE3_TPC2_QM_AXUSER_SECURED_SECTION 0x8000
18946  #define mmDCORE3_TPC2_QM_AXUSER_NONSECURED_BASE 0x462AB80ull
18947  #define DCORE3_TPC2_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
18948  #define DCORE3_TPC2_QM_AXUSER_NONSECURED_SECTION 0x8000
18949  #define mmDCORE3_TPC2_QM_DBG_HBW_BASE 0x462AC00ull
18950  #define DCORE3_TPC2_QM_DBG_HBW_MAX_OFFSET 0x5800
18951  #define DCORE3_TPC2_QM_DBG_HBW_SECTION 0x8000
18952  #define mmDCORE3_TPC2_QM_DBG_LBW_BASE 0x462AC80ull
18953  #define DCORE3_TPC2_QM_DBG_LBW_MAX_OFFSET 0x5800
18954  #define DCORE3_TPC2_QM_DBG_LBW_SECTION 0x1000
18955  #define mmDCORE3_TPC2_QM_CGM_BASE 0x462AD80ull
18956  #define DCORE3_TPC2_QM_CGM_MAX_OFFSET 0xC000
18957  #define DCORE3_TPC2_QM_CGM_SECTION 0x1000
18958  #define mmDCORE3_TPC2_QM_SPECIAL_BASE 0x462AE80ull
18959  #define DCORE3_TPC2_QM_SPECIAL_MAX_OFFSET 0x1800
18960  #define DCORE3_TPC2_QM_SPECIAL_SECTION 0x1800
18961  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_0_BASE 0x462B000ull
18962  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
18963  #define DCORE3_TPC2_QM_SPECIAL_SECTION 0x1800
18964  #define mmDCORE3_TPC2_CFG_BASE 0x462B000ull
18965  #define DCORE3_TPC2_CFG_MAX_OFFSET 0x1000
18966  #define DCORE3_TPC2_CFG_SECTION 0x5000
18967  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_1_BASE 0x462B050ull
18968  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
18969  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_1_SECTION 0x5000
18970  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_2_BASE 0x462B0A0ull
18971  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
18972  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_2_SECTION 0x5000
18973  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_3_BASE 0x462B0F0ull
18974  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
18975  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_3_SECTION 0x5000
18976  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_4_BASE 0x462B140ull
18977  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
18978  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_4_SECTION 0x5000
18979  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_5_BASE 0x462B190ull
18980  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
18981  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_5_SECTION 0x5000
18982  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_6_BASE 0x462B1E0ull
18983  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
18984  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_6_SECTION 0x5000
18985  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_7_BASE 0x462B230ull
18986  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
18987  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_7_SECTION 0x5000
18988  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_8_BASE 0x462B280ull
18989  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
18990  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_8_SECTION 0x5000
18991  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_9_BASE 0x462B2D0ull
18992  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
18993  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_9_SECTION 0x5000
18994  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_10_BASE 0x462B320ull
18995  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
18996  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_10_SECTION 0x5000
18997  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_11_BASE 0x462B370ull
18998  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
18999  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_11_SECTION 0x5000
19000  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_12_BASE 0x462B3C0ull
19001  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
19002  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_12_SECTION 0x5000
19003  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_13_BASE 0x462B410ull
19004  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
19005  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_13_SECTION 0x5000
19006  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_14_BASE 0x462B460ull
19007  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
19008  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_14_SECTION 0x5000
19009  #define mmDCORE3_TPC2_CFG_KERNEL_TENSOR_15_BASE 0x462B4B0ull
19010  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
19011  #define DCORE3_TPC2_CFG_KERNEL_TENSOR_15_SECTION 0x5000
19012  #define mmDCORE3_TPC2_CFG_KERNEL_SYNC_OBJECT_BASE 0x462B500ull
19013  #define DCORE3_TPC2_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
19014  #define DCORE3_TPC2_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
19015  #define mmDCORE3_TPC2_CFG_KERNEL_BASE 0x462B508ull
19016  #define DCORE3_TPC2_CFG_KERNEL_MAX_OFFSET 0xD400
19017  #define DCORE3_TPC2_CFG_KERNEL_SECTION 0xD400
19018  #define mmDCORE3_TPC2_CFG_QM_TENSOR_0_BASE 0x462B5DCull
19019  #define DCORE3_TPC2_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
19020  #define DCORE3_TPC2_CFG_QM_TENSOR_0_SECTION 0x5000
19021  #define mmDCORE3_TPC2_CFG_QM_TENSOR_1_BASE 0x462B62Cull
19022  #define DCORE3_TPC2_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
19023  #define DCORE3_TPC2_CFG_QM_TENSOR_1_SECTION 0x5000
19024  #define mmDCORE3_TPC2_CFG_QM_TENSOR_2_BASE 0x462B67Cull
19025  #define DCORE3_TPC2_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
19026  #define DCORE3_TPC2_CFG_QM_TENSOR_2_SECTION 0x5000
19027  #define mmDCORE3_TPC2_CFG_QM_TENSOR_3_BASE 0x462B6CCull
19028  #define DCORE3_TPC2_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
19029  #define DCORE3_TPC2_CFG_QM_TENSOR_3_SECTION 0x5000
19030  #define mmDCORE3_TPC2_CFG_QM_TENSOR_4_BASE 0x462B71Cull
19031  #define DCORE3_TPC2_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
19032  #define DCORE3_TPC2_CFG_QM_TENSOR_4_SECTION 0x5000
19033  #define mmDCORE3_TPC2_CFG_QM_TENSOR_5_BASE 0x462B76Cull
19034  #define DCORE3_TPC2_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
19035  #define DCORE3_TPC2_CFG_QM_TENSOR_5_SECTION 0x5000
19036  #define mmDCORE3_TPC2_CFG_QM_TENSOR_6_BASE 0x462B7BCull
19037  #define DCORE3_TPC2_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
19038  #define DCORE3_TPC2_CFG_QM_TENSOR_6_SECTION 0x5000
19039  #define mmDCORE3_TPC2_CFG_QM_TENSOR_7_BASE 0x462B80Cull
19040  #define DCORE3_TPC2_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
19041  #define DCORE3_TPC2_CFG_QM_TENSOR_7_SECTION 0x5000
19042  #define mmDCORE3_TPC2_CFG_QM_TENSOR_8_BASE 0x462B85Cull
19043  #define DCORE3_TPC2_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
19044  #define DCORE3_TPC2_CFG_QM_TENSOR_8_SECTION 0x5000
19045  #define mmDCORE3_TPC2_CFG_QM_TENSOR_9_BASE 0x462B8ACull
19046  #define DCORE3_TPC2_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
19047  #define DCORE3_TPC2_CFG_QM_TENSOR_9_SECTION 0x5000
19048  #define mmDCORE3_TPC2_CFG_QM_TENSOR_10_BASE 0x462B8FCull
19049  #define DCORE3_TPC2_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
19050  #define DCORE3_TPC2_CFG_QM_TENSOR_10_SECTION 0x5000
19051  #define mmDCORE3_TPC2_CFG_QM_TENSOR_11_BASE 0x462B94Cull
19052  #define DCORE3_TPC2_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
19053  #define DCORE3_TPC2_CFG_QM_TENSOR_11_SECTION 0x5000
19054  #define mmDCORE3_TPC2_CFG_QM_TENSOR_12_BASE 0x462B99Cull
19055  #define DCORE3_TPC2_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
19056  #define DCORE3_TPC2_CFG_QM_TENSOR_12_SECTION 0x5000
19057  #define mmDCORE3_TPC2_CFG_QM_TENSOR_13_BASE 0x462B9ECull
19058  #define DCORE3_TPC2_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
19059  #define DCORE3_TPC2_CFG_QM_TENSOR_13_SECTION 0x5000
19060  #define mmDCORE3_TPC2_CFG_QM_TENSOR_14_BASE 0x462BA3Cull
19061  #define DCORE3_TPC2_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
19062  #define DCORE3_TPC2_CFG_QM_TENSOR_14_SECTION 0x5000
19063  #define mmDCORE3_TPC2_CFG_QM_TENSOR_15_BASE 0x462BA8Cull
19064  #define DCORE3_TPC2_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
19065  #define DCORE3_TPC2_CFG_QM_TENSOR_15_SECTION 0x5000
19066  #define mmDCORE3_TPC2_CFG_QM_SYNC_OBJECT_BASE 0x462BADCull
19067  #define DCORE3_TPC2_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
19068  #define DCORE3_TPC2_CFG_QM_SYNC_OBJECT_SECTION 0x8000
19069  #define mmDCORE3_TPC2_CFG_QM_BASE 0x462BAE4ull
19070  #define DCORE3_TPC2_CFG_QM_MAX_OFFSET 0xD400
19071  #define DCORE3_TPC2_CFG_QM_SECTION 0x31C0
19072  #define mmDCORE3_TPC2_CFG_AXUSER_BASE 0x462BE00ull
19073  #define DCORE3_TPC2_CFG_AXUSER_MAX_OFFSET 0x5000
19074  #define DCORE3_TPC2_CFG_AXUSER_SECTION 0x8000
19075  #define mmDCORE3_TPC2_CFG_SPECIAL_BASE 0x462BE80ull
19076  #define DCORE3_TPC2_CFG_SPECIAL_MAX_OFFSET 0x1800
19077  #define DCORE3_TPC2_CFG_SPECIAL_SECTION 0x1800
19078  #define mmDCORE3_TPC2_MSTR_IF_RR_SHRD_HBW_BASE 0x462C000ull
19079  #define DCORE3_TPC2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19080  #define DCORE3_TPC2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19081  #define mmDCORE3_TPC2_MSTR_IF_RR_PRVT_HBW_BASE 0x462C200ull
19082  #define DCORE3_TPC2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19083  #define DCORE3_TPC2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19084  #define mmDCORE3_TPC2_MSTR_IF_RR_SHRD_LBW_BASE 0x462C400ull
19085  #define DCORE3_TPC2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19086  #define DCORE3_TPC2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19087  #define mmDCORE3_TPC2_MSTR_IF_RR_PRVT_LBW_BASE 0x462C600ull
19088  #define DCORE3_TPC2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19089  #define DCORE3_TPC2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19090  #define mmDCORE3_TPC2_MSTR_IF_E2E_CRDT_BASE 0x462C800ull
19091  #define DCORE3_TPC2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19092  #define DCORE3_TPC2_MSTR_IF_E2E_CRDT_SECTION 0x2800
19093  #define mmDCORE3_TPC2_MSTR_IF_AXUSER_BASE 0x462CA80ull
19094  #define DCORE3_TPC2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19095  #define DCORE3_TPC2_MSTR_IF_AXUSER_SECTION 0x8000
19096  #define mmDCORE3_TPC2_MSTR_IF_DBG_HBW_BASE 0x462CB00ull
19097  #define DCORE3_TPC2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19098  #define DCORE3_TPC2_MSTR_IF_DBG_HBW_SECTION 0x8000
19099  #define mmDCORE3_TPC2_MSTR_IF_DBG_LBW_BASE 0x462CB80ull
19100  #define DCORE3_TPC2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19101  #define DCORE3_TPC2_MSTR_IF_DBG_LBW_SECTION 0x8000
19102  #define mmDCORE3_TPC2_MSTR_IF_CORE_HBW_BASE 0x462CC00ull
19103  #define DCORE3_TPC2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19104  #define DCORE3_TPC2_MSTR_IF_CORE_HBW_SECTION 0x1800
19105  #define mmDCORE3_TPC2_MSTR_IF_CORE_LBW_BASE 0x462CD80ull
19106  #define DCORE3_TPC2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19107  #define DCORE3_TPC2_MSTR_IF_CORE_LBW_SECTION 0x1000
19108  #define mmDCORE3_TPC2_MSTR_IF_SPECIAL_BASE 0x462CE80ull
19109  #define DCORE3_TPC2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19110  #define DCORE3_TPC2_MSTR_IF_SPECIAL_SECTION 0x3180
19111  #define mmDCORE3_TPC3_QM_DCCM_BASE 0x4630000ull
19112  #define DCORE3_TPC3_QM_DCCM_MAX_OFFSET 0x4000
19113  #define DCORE3_TPC3_QM_DCCM_SECTION 0x8000
19114  #define mmDCORE3_TPC3_QM_ARC_AUX_BASE 0x4638000ull
19115  #define DCORE3_TPC3_QM_ARC_AUX_MAX_OFFSET 0x1000
19116  #define DCORE3_TPC3_QM_ARC_AUX_SECTION 0xE800
19117  #define mmDCORE3_TPC3_QM_ARC_AUX_SPECIAL_BASE 0x4638E80ull
19118  #define DCORE3_TPC3_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
19119  #define DCORE3_TPC3_QM_ARC_AUX_SPECIAL_SECTION 0x1180
19120  #define mmDCORE3_TPC3_QM_BASE 0x463A000ull
19121  #define DCORE3_TPC3_QM_MAX_OFFSET 0x1000
19122  #define DCORE3_TPC3_QM_SECTION 0x9000
19123  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR0_BASE 0x463A900ull
19124  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
19125  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
19126  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR1_BASE 0x463A908ull
19127  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
19128  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
19129  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR2_BASE 0x463A910ull
19130  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
19131  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
19132  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR3_BASE 0x463A918ull
19133  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
19134  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
19135  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR4_BASE 0x463A920ull
19136  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
19137  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
19138  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR5_BASE 0x463A928ull
19139  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
19140  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
19141  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR6_BASE 0x463A930ull
19142  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
19143  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
19144  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR7_BASE 0x463A938ull
19145  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
19146  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
19147  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR8_BASE 0x463A940ull
19148  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
19149  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
19150  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR9_BASE 0x463A948ull
19151  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
19152  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
19153  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR10_BASE 0x463A950ull
19154  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
19155  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
19156  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR11_BASE 0x463A958ull
19157  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
19158  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
19159  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR12_BASE 0x463A960ull
19160  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
19161  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
19162  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR13_BASE 0x463A968ull
19163  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
19164  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
19165  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR14_BASE 0x463A970ull
19166  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
19167  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
19168  #define mmDCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR15_BASE 0x463A978ull
19169  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
19170  #define DCORE3_TPC3_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
19171  #define mmDCORE3_TPC3_QM_AXUSER_SECURED_BASE 0x463AB00ull
19172  #define DCORE3_TPC3_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
19173  #define DCORE3_TPC3_QM_AXUSER_SECURED_SECTION 0x8000
19174  #define mmDCORE3_TPC3_QM_AXUSER_NONSECURED_BASE 0x463AB80ull
19175  #define DCORE3_TPC3_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
19176  #define DCORE3_TPC3_QM_AXUSER_NONSECURED_SECTION 0x8000
19177  #define mmDCORE3_TPC3_QM_DBG_HBW_BASE 0x463AC00ull
19178  #define DCORE3_TPC3_QM_DBG_HBW_MAX_OFFSET 0x5800
19179  #define DCORE3_TPC3_QM_DBG_HBW_SECTION 0x8000
19180  #define mmDCORE3_TPC3_QM_DBG_LBW_BASE 0x463AC80ull
19181  #define DCORE3_TPC3_QM_DBG_LBW_MAX_OFFSET 0x5800
19182  #define DCORE3_TPC3_QM_DBG_LBW_SECTION 0x1000
19183  #define mmDCORE3_TPC3_QM_CGM_BASE 0x463AD80ull
19184  #define DCORE3_TPC3_QM_CGM_MAX_OFFSET 0xC000
19185  #define DCORE3_TPC3_QM_CGM_SECTION 0x1000
19186  #define mmDCORE3_TPC3_QM_SPECIAL_BASE 0x463AE80ull
19187  #define DCORE3_TPC3_QM_SPECIAL_MAX_OFFSET 0x1800
19188  #define DCORE3_TPC3_QM_SPECIAL_SECTION 0x1800
19189  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_0_BASE 0x463B000ull
19190  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
19191  #define DCORE3_TPC3_QM_SPECIAL_SECTION 0x1800
19192  #define mmDCORE3_TPC3_CFG_BASE 0x463B000ull
19193  #define DCORE3_TPC3_CFG_MAX_OFFSET 0x1000
19194  #define DCORE3_TPC3_CFG_SECTION 0x5000
19195  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_1_BASE 0x463B050ull
19196  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
19197  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_1_SECTION 0x5000
19198  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_2_BASE 0x463B0A0ull
19199  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
19200  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_2_SECTION 0x5000
19201  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_3_BASE 0x463B0F0ull
19202  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
19203  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_3_SECTION 0x5000
19204  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_4_BASE 0x463B140ull
19205  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
19206  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_4_SECTION 0x5000
19207  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_5_BASE 0x463B190ull
19208  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
19209  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_5_SECTION 0x5000
19210  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_6_BASE 0x463B1E0ull
19211  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
19212  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_6_SECTION 0x5000
19213  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_7_BASE 0x463B230ull
19214  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
19215  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_7_SECTION 0x5000
19216  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_8_BASE 0x463B280ull
19217  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
19218  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_8_SECTION 0x5000
19219  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_9_BASE 0x463B2D0ull
19220  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
19221  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_9_SECTION 0x5000
19222  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_10_BASE 0x463B320ull
19223  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
19224  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_10_SECTION 0x5000
19225  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_11_BASE 0x463B370ull
19226  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
19227  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_11_SECTION 0x5000
19228  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_12_BASE 0x463B3C0ull
19229  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
19230  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_12_SECTION 0x5000
19231  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_13_BASE 0x463B410ull
19232  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
19233  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_13_SECTION 0x5000
19234  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_14_BASE 0x463B460ull
19235  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
19236  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_14_SECTION 0x5000
19237  #define mmDCORE3_TPC3_CFG_KERNEL_TENSOR_15_BASE 0x463B4B0ull
19238  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
19239  #define DCORE3_TPC3_CFG_KERNEL_TENSOR_15_SECTION 0x5000
19240  #define mmDCORE3_TPC3_CFG_KERNEL_SYNC_OBJECT_BASE 0x463B500ull
19241  #define DCORE3_TPC3_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
19242  #define DCORE3_TPC3_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
19243  #define mmDCORE3_TPC3_CFG_KERNEL_BASE 0x463B508ull
19244  #define DCORE3_TPC3_CFG_KERNEL_MAX_OFFSET 0xD400
19245  #define DCORE3_TPC3_CFG_KERNEL_SECTION 0xD400
19246  #define mmDCORE3_TPC3_CFG_QM_TENSOR_0_BASE 0x463B5DCull
19247  #define DCORE3_TPC3_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
19248  #define DCORE3_TPC3_CFG_QM_TENSOR_0_SECTION 0x5000
19249  #define mmDCORE3_TPC3_CFG_QM_TENSOR_1_BASE 0x463B62Cull
19250  #define DCORE3_TPC3_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
19251  #define DCORE3_TPC3_CFG_QM_TENSOR_1_SECTION 0x5000
19252  #define mmDCORE3_TPC3_CFG_QM_TENSOR_2_BASE 0x463B67Cull
19253  #define DCORE3_TPC3_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
19254  #define DCORE3_TPC3_CFG_QM_TENSOR_2_SECTION 0x5000
19255  #define mmDCORE3_TPC3_CFG_QM_TENSOR_3_BASE 0x463B6CCull
19256  #define DCORE3_TPC3_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
19257  #define DCORE3_TPC3_CFG_QM_TENSOR_3_SECTION 0x5000
19258  #define mmDCORE3_TPC3_CFG_QM_TENSOR_4_BASE 0x463B71Cull
19259  #define DCORE3_TPC3_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
19260  #define DCORE3_TPC3_CFG_QM_TENSOR_4_SECTION 0x5000
19261  #define mmDCORE3_TPC3_CFG_QM_TENSOR_5_BASE 0x463B76Cull
19262  #define DCORE3_TPC3_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
19263  #define DCORE3_TPC3_CFG_QM_TENSOR_5_SECTION 0x5000
19264  #define mmDCORE3_TPC3_CFG_QM_TENSOR_6_BASE 0x463B7BCull
19265  #define DCORE3_TPC3_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
19266  #define DCORE3_TPC3_CFG_QM_TENSOR_6_SECTION 0x5000
19267  #define mmDCORE3_TPC3_CFG_QM_TENSOR_7_BASE 0x463B80Cull
19268  #define DCORE3_TPC3_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
19269  #define DCORE3_TPC3_CFG_QM_TENSOR_7_SECTION 0x5000
19270  #define mmDCORE3_TPC3_CFG_QM_TENSOR_8_BASE 0x463B85Cull
19271  #define DCORE3_TPC3_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
19272  #define DCORE3_TPC3_CFG_QM_TENSOR_8_SECTION 0x5000
19273  #define mmDCORE3_TPC3_CFG_QM_TENSOR_9_BASE 0x463B8ACull
19274  #define DCORE3_TPC3_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
19275  #define DCORE3_TPC3_CFG_QM_TENSOR_9_SECTION 0x5000
19276  #define mmDCORE3_TPC3_CFG_QM_TENSOR_10_BASE 0x463B8FCull
19277  #define DCORE3_TPC3_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
19278  #define DCORE3_TPC3_CFG_QM_TENSOR_10_SECTION 0x5000
19279  #define mmDCORE3_TPC3_CFG_QM_TENSOR_11_BASE 0x463B94Cull
19280  #define DCORE3_TPC3_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
19281  #define DCORE3_TPC3_CFG_QM_TENSOR_11_SECTION 0x5000
19282  #define mmDCORE3_TPC3_CFG_QM_TENSOR_12_BASE 0x463B99Cull
19283  #define DCORE3_TPC3_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
19284  #define DCORE3_TPC3_CFG_QM_TENSOR_12_SECTION 0x5000
19285  #define mmDCORE3_TPC3_CFG_QM_TENSOR_13_BASE 0x463B9ECull
19286  #define DCORE3_TPC3_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
19287  #define DCORE3_TPC3_CFG_QM_TENSOR_13_SECTION 0x5000
19288  #define mmDCORE3_TPC3_CFG_QM_TENSOR_14_BASE 0x463BA3Cull
19289  #define DCORE3_TPC3_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
19290  #define DCORE3_TPC3_CFG_QM_TENSOR_14_SECTION 0x5000
19291  #define mmDCORE3_TPC3_CFG_QM_TENSOR_15_BASE 0x463BA8Cull
19292  #define DCORE3_TPC3_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
19293  #define DCORE3_TPC3_CFG_QM_TENSOR_15_SECTION 0x5000
19294  #define mmDCORE3_TPC3_CFG_QM_SYNC_OBJECT_BASE 0x463BADCull
19295  #define DCORE3_TPC3_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
19296  #define DCORE3_TPC3_CFG_QM_SYNC_OBJECT_SECTION 0x8000
19297  #define mmDCORE3_TPC3_CFG_QM_BASE 0x463BAE4ull
19298  #define DCORE3_TPC3_CFG_QM_MAX_OFFSET 0xD400
19299  #define DCORE3_TPC3_CFG_QM_SECTION 0x31C0
19300  #define mmDCORE3_TPC3_CFG_AXUSER_BASE 0x463BE00ull
19301  #define DCORE3_TPC3_CFG_AXUSER_MAX_OFFSET 0x5000
19302  #define DCORE3_TPC3_CFG_AXUSER_SECTION 0x8000
19303  #define mmDCORE3_TPC3_CFG_SPECIAL_BASE 0x463BE80ull
19304  #define DCORE3_TPC3_CFG_SPECIAL_MAX_OFFSET 0x1800
19305  #define DCORE3_TPC3_CFG_SPECIAL_SECTION 0x1800
19306  #define mmDCORE3_TPC3_MSTR_IF_RR_SHRD_HBW_BASE 0x463C000ull
19307  #define DCORE3_TPC3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19308  #define DCORE3_TPC3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19309  #define mmDCORE3_TPC3_MSTR_IF_RR_PRVT_HBW_BASE 0x463C200ull
19310  #define DCORE3_TPC3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19311  #define DCORE3_TPC3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19312  #define mmDCORE3_TPC3_MSTR_IF_RR_SHRD_LBW_BASE 0x463C400ull
19313  #define DCORE3_TPC3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19314  #define DCORE3_TPC3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19315  #define mmDCORE3_TPC3_MSTR_IF_RR_PRVT_LBW_BASE 0x463C600ull
19316  #define DCORE3_TPC3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19317  #define DCORE3_TPC3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19318  #define mmDCORE3_TPC3_MSTR_IF_E2E_CRDT_BASE 0x463C800ull
19319  #define DCORE3_TPC3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19320  #define DCORE3_TPC3_MSTR_IF_E2E_CRDT_SECTION 0x2800
19321  #define mmDCORE3_TPC3_MSTR_IF_AXUSER_BASE 0x463CA80ull
19322  #define DCORE3_TPC3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19323  #define DCORE3_TPC3_MSTR_IF_AXUSER_SECTION 0x8000
19324  #define mmDCORE3_TPC3_MSTR_IF_DBG_HBW_BASE 0x463CB00ull
19325  #define DCORE3_TPC3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19326  #define DCORE3_TPC3_MSTR_IF_DBG_HBW_SECTION 0x8000
19327  #define mmDCORE3_TPC3_MSTR_IF_DBG_LBW_BASE 0x463CB80ull
19328  #define DCORE3_TPC3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19329  #define DCORE3_TPC3_MSTR_IF_DBG_LBW_SECTION 0x8000
19330  #define mmDCORE3_TPC3_MSTR_IF_CORE_HBW_BASE 0x463CC00ull
19331  #define DCORE3_TPC3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19332  #define DCORE3_TPC3_MSTR_IF_CORE_HBW_SECTION 0x1800
19333  #define mmDCORE3_TPC3_MSTR_IF_CORE_LBW_BASE 0x463CD80ull
19334  #define DCORE3_TPC3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19335  #define DCORE3_TPC3_MSTR_IF_CORE_LBW_SECTION 0x1000
19336  #define mmDCORE3_TPC3_MSTR_IF_SPECIAL_BASE 0x463CE80ull
19337  #define DCORE3_TPC3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19338  #define DCORE3_TPC3_MSTR_IF_SPECIAL_SECTION 0x3180
19339  #define mmDCORE3_TPC4_QM_DCCM_BASE 0x4640000ull
19340  #define DCORE3_TPC4_QM_DCCM_MAX_OFFSET 0x4000
19341  #define DCORE3_TPC4_QM_DCCM_SECTION 0x8000
19342  #define mmDCORE3_TPC4_QM_ARC_AUX_BASE 0x4648000ull
19343  #define DCORE3_TPC4_QM_ARC_AUX_MAX_OFFSET 0x1000
19344  #define DCORE3_TPC4_QM_ARC_AUX_SECTION 0xE800
19345  #define mmDCORE3_TPC4_QM_ARC_AUX_SPECIAL_BASE 0x4648E80ull
19346  #define DCORE3_TPC4_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
19347  #define DCORE3_TPC4_QM_ARC_AUX_SPECIAL_SECTION 0x1180
19348  #define mmDCORE3_TPC4_QM_BASE 0x464A000ull
19349  #define DCORE3_TPC4_QM_MAX_OFFSET 0x1000
19350  #define DCORE3_TPC4_QM_SECTION 0x9000
19351  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR0_BASE 0x464A900ull
19352  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
19353  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
19354  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR1_BASE 0x464A908ull
19355  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
19356  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
19357  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR2_BASE 0x464A910ull
19358  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
19359  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
19360  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR3_BASE 0x464A918ull
19361  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
19362  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
19363  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR4_BASE 0x464A920ull
19364  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
19365  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
19366  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR5_BASE 0x464A928ull
19367  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
19368  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
19369  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR6_BASE 0x464A930ull
19370  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
19371  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
19372  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR7_BASE 0x464A938ull
19373  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
19374  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
19375  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR8_BASE 0x464A940ull
19376  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
19377  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
19378  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR9_BASE 0x464A948ull
19379  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
19380  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
19381  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR10_BASE 0x464A950ull
19382  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
19383  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
19384  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR11_BASE 0x464A958ull
19385  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
19386  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
19387  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR12_BASE 0x464A960ull
19388  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
19389  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
19390  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR13_BASE 0x464A968ull
19391  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
19392  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
19393  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR14_BASE 0x464A970ull
19394  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
19395  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
19396  #define mmDCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR15_BASE 0x464A978ull
19397  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
19398  #define DCORE3_TPC4_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
19399  #define mmDCORE3_TPC4_QM_AXUSER_SECURED_BASE 0x464AB00ull
19400  #define DCORE3_TPC4_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
19401  #define DCORE3_TPC4_QM_AXUSER_SECURED_SECTION 0x8000
19402  #define mmDCORE3_TPC4_QM_AXUSER_NONSECURED_BASE 0x464AB80ull
19403  #define DCORE3_TPC4_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
19404  #define DCORE3_TPC4_QM_AXUSER_NONSECURED_SECTION 0x8000
19405  #define mmDCORE3_TPC4_QM_DBG_HBW_BASE 0x464AC00ull
19406  #define DCORE3_TPC4_QM_DBG_HBW_MAX_OFFSET 0x5800
19407  #define DCORE3_TPC4_QM_DBG_HBW_SECTION 0x8000
19408  #define mmDCORE3_TPC4_QM_DBG_LBW_BASE 0x464AC80ull
19409  #define DCORE3_TPC4_QM_DBG_LBW_MAX_OFFSET 0x5800
19410  #define DCORE3_TPC4_QM_DBG_LBW_SECTION 0x1000
19411  #define mmDCORE3_TPC4_QM_CGM_BASE 0x464AD80ull
19412  #define DCORE3_TPC4_QM_CGM_MAX_OFFSET 0xC000
19413  #define DCORE3_TPC4_QM_CGM_SECTION 0x1000
19414  #define mmDCORE3_TPC4_QM_SPECIAL_BASE 0x464AE80ull
19415  #define DCORE3_TPC4_QM_SPECIAL_MAX_OFFSET 0x1800
19416  #define DCORE3_TPC4_QM_SPECIAL_SECTION 0x1800
19417  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_0_BASE 0x464B000ull
19418  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
19419  #define DCORE3_TPC4_QM_SPECIAL_SECTION 0x1800
19420  #define mmDCORE3_TPC4_CFG_BASE 0x464B000ull
19421  #define DCORE3_TPC4_CFG_MAX_OFFSET 0x1000
19422  #define DCORE3_TPC4_CFG_SECTION 0x5000
19423  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_1_BASE 0x464B050ull
19424  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
19425  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_1_SECTION 0x5000
19426  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_2_BASE 0x464B0A0ull
19427  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
19428  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_2_SECTION 0x5000
19429  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_3_BASE 0x464B0F0ull
19430  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
19431  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_3_SECTION 0x5000
19432  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_4_BASE 0x464B140ull
19433  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
19434  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_4_SECTION 0x5000
19435  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_5_BASE 0x464B190ull
19436  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
19437  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_5_SECTION 0x5000
19438  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_6_BASE 0x464B1E0ull
19439  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
19440  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_6_SECTION 0x5000
19441  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_7_BASE 0x464B230ull
19442  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
19443  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_7_SECTION 0x5000
19444  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_8_BASE 0x464B280ull
19445  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
19446  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_8_SECTION 0x5000
19447  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_9_BASE 0x464B2D0ull
19448  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
19449  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_9_SECTION 0x5000
19450  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_10_BASE 0x464B320ull
19451  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
19452  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_10_SECTION 0x5000
19453  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_11_BASE 0x464B370ull
19454  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
19455  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_11_SECTION 0x5000
19456  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_12_BASE 0x464B3C0ull
19457  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
19458  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_12_SECTION 0x5000
19459  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_13_BASE 0x464B410ull
19460  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
19461  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_13_SECTION 0x5000
19462  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_14_BASE 0x464B460ull
19463  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
19464  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_14_SECTION 0x5000
19465  #define mmDCORE3_TPC4_CFG_KERNEL_TENSOR_15_BASE 0x464B4B0ull
19466  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
19467  #define DCORE3_TPC4_CFG_KERNEL_TENSOR_15_SECTION 0x5000
19468  #define mmDCORE3_TPC4_CFG_KERNEL_SYNC_OBJECT_BASE 0x464B500ull
19469  #define DCORE3_TPC4_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
19470  #define DCORE3_TPC4_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
19471  #define mmDCORE3_TPC4_CFG_KERNEL_BASE 0x464B508ull
19472  #define DCORE3_TPC4_CFG_KERNEL_MAX_OFFSET 0xD400
19473  #define DCORE3_TPC4_CFG_KERNEL_SECTION 0xD400
19474  #define mmDCORE3_TPC4_CFG_QM_TENSOR_0_BASE 0x464B5DCull
19475  #define DCORE3_TPC4_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
19476  #define DCORE3_TPC4_CFG_QM_TENSOR_0_SECTION 0x5000
19477  #define mmDCORE3_TPC4_CFG_QM_TENSOR_1_BASE 0x464B62Cull
19478  #define DCORE3_TPC4_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
19479  #define DCORE3_TPC4_CFG_QM_TENSOR_1_SECTION 0x5000
19480  #define mmDCORE3_TPC4_CFG_QM_TENSOR_2_BASE 0x464B67Cull
19481  #define DCORE3_TPC4_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
19482  #define DCORE3_TPC4_CFG_QM_TENSOR_2_SECTION 0x5000
19483  #define mmDCORE3_TPC4_CFG_QM_TENSOR_3_BASE 0x464B6CCull
19484  #define DCORE3_TPC4_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
19485  #define DCORE3_TPC4_CFG_QM_TENSOR_3_SECTION 0x5000
19486  #define mmDCORE3_TPC4_CFG_QM_TENSOR_4_BASE 0x464B71Cull
19487  #define DCORE3_TPC4_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
19488  #define DCORE3_TPC4_CFG_QM_TENSOR_4_SECTION 0x5000
19489  #define mmDCORE3_TPC4_CFG_QM_TENSOR_5_BASE 0x464B76Cull
19490  #define DCORE3_TPC4_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
19491  #define DCORE3_TPC4_CFG_QM_TENSOR_5_SECTION 0x5000
19492  #define mmDCORE3_TPC4_CFG_QM_TENSOR_6_BASE 0x464B7BCull
19493  #define DCORE3_TPC4_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
19494  #define DCORE3_TPC4_CFG_QM_TENSOR_6_SECTION 0x5000
19495  #define mmDCORE3_TPC4_CFG_QM_TENSOR_7_BASE 0x464B80Cull
19496  #define DCORE3_TPC4_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
19497  #define DCORE3_TPC4_CFG_QM_TENSOR_7_SECTION 0x5000
19498  #define mmDCORE3_TPC4_CFG_QM_TENSOR_8_BASE 0x464B85Cull
19499  #define DCORE3_TPC4_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
19500  #define DCORE3_TPC4_CFG_QM_TENSOR_8_SECTION 0x5000
19501  #define mmDCORE3_TPC4_CFG_QM_TENSOR_9_BASE 0x464B8ACull
19502  #define DCORE3_TPC4_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
19503  #define DCORE3_TPC4_CFG_QM_TENSOR_9_SECTION 0x5000
19504  #define mmDCORE3_TPC4_CFG_QM_TENSOR_10_BASE 0x464B8FCull
19505  #define DCORE3_TPC4_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
19506  #define DCORE3_TPC4_CFG_QM_TENSOR_10_SECTION 0x5000
19507  #define mmDCORE3_TPC4_CFG_QM_TENSOR_11_BASE 0x464B94Cull
19508  #define DCORE3_TPC4_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
19509  #define DCORE3_TPC4_CFG_QM_TENSOR_11_SECTION 0x5000
19510  #define mmDCORE3_TPC4_CFG_QM_TENSOR_12_BASE 0x464B99Cull
19511  #define DCORE3_TPC4_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
19512  #define DCORE3_TPC4_CFG_QM_TENSOR_12_SECTION 0x5000
19513  #define mmDCORE3_TPC4_CFG_QM_TENSOR_13_BASE 0x464B9ECull
19514  #define DCORE3_TPC4_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
19515  #define DCORE3_TPC4_CFG_QM_TENSOR_13_SECTION 0x5000
19516  #define mmDCORE3_TPC4_CFG_QM_TENSOR_14_BASE 0x464BA3Cull
19517  #define DCORE3_TPC4_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
19518  #define DCORE3_TPC4_CFG_QM_TENSOR_14_SECTION 0x5000
19519  #define mmDCORE3_TPC4_CFG_QM_TENSOR_15_BASE 0x464BA8Cull
19520  #define DCORE3_TPC4_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
19521  #define DCORE3_TPC4_CFG_QM_TENSOR_15_SECTION 0x5000
19522  #define mmDCORE3_TPC4_CFG_QM_SYNC_OBJECT_BASE 0x464BADCull
19523  #define DCORE3_TPC4_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
19524  #define DCORE3_TPC4_CFG_QM_SYNC_OBJECT_SECTION 0x8000
19525  #define mmDCORE3_TPC4_CFG_QM_BASE 0x464BAE4ull
19526  #define DCORE3_TPC4_CFG_QM_MAX_OFFSET 0xD400
19527  #define DCORE3_TPC4_CFG_QM_SECTION 0x31C0
19528  #define mmDCORE3_TPC4_CFG_AXUSER_BASE 0x464BE00ull
19529  #define DCORE3_TPC4_CFG_AXUSER_MAX_OFFSET 0x5000
19530  #define DCORE3_TPC4_CFG_AXUSER_SECTION 0x8000
19531  #define mmDCORE3_TPC4_CFG_SPECIAL_BASE 0x464BE80ull
19532  #define DCORE3_TPC4_CFG_SPECIAL_MAX_OFFSET 0x1800
19533  #define DCORE3_TPC4_CFG_SPECIAL_SECTION 0x1800
19534  #define mmDCORE3_TPC4_MSTR_IF_RR_SHRD_HBW_BASE 0x464C000ull
19535  #define DCORE3_TPC4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19536  #define DCORE3_TPC4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19537  #define mmDCORE3_TPC4_MSTR_IF_RR_PRVT_HBW_BASE 0x464C200ull
19538  #define DCORE3_TPC4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19539  #define DCORE3_TPC4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19540  #define mmDCORE3_TPC4_MSTR_IF_RR_SHRD_LBW_BASE 0x464C400ull
19541  #define DCORE3_TPC4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19542  #define DCORE3_TPC4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19543  #define mmDCORE3_TPC4_MSTR_IF_RR_PRVT_LBW_BASE 0x464C600ull
19544  #define DCORE3_TPC4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19545  #define DCORE3_TPC4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19546  #define mmDCORE3_TPC4_MSTR_IF_E2E_CRDT_BASE 0x464C800ull
19547  #define DCORE3_TPC4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19548  #define DCORE3_TPC4_MSTR_IF_E2E_CRDT_SECTION 0x2800
19549  #define mmDCORE3_TPC4_MSTR_IF_AXUSER_BASE 0x464CA80ull
19550  #define DCORE3_TPC4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19551  #define DCORE3_TPC4_MSTR_IF_AXUSER_SECTION 0x8000
19552  #define mmDCORE3_TPC4_MSTR_IF_DBG_HBW_BASE 0x464CB00ull
19553  #define DCORE3_TPC4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19554  #define DCORE3_TPC4_MSTR_IF_DBG_HBW_SECTION 0x8000
19555  #define mmDCORE3_TPC4_MSTR_IF_DBG_LBW_BASE 0x464CB80ull
19556  #define DCORE3_TPC4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19557  #define DCORE3_TPC4_MSTR_IF_DBG_LBW_SECTION 0x8000
19558  #define mmDCORE3_TPC4_MSTR_IF_CORE_HBW_BASE 0x464CC00ull
19559  #define DCORE3_TPC4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19560  #define DCORE3_TPC4_MSTR_IF_CORE_HBW_SECTION 0x1800
19561  #define mmDCORE3_TPC4_MSTR_IF_CORE_LBW_BASE 0x464CD80ull
19562  #define DCORE3_TPC4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19563  #define DCORE3_TPC4_MSTR_IF_CORE_LBW_SECTION 0x1000
19564  #define mmDCORE3_TPC4_MSTR_IF_SPECIAL_BASE 0x464CE80ull
19565  #define DCORE3_TPC4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19566  #define DCORE3_TPC4_MSTR_IF_SPECIAL_SECTION 0x3180
19567  #define mmDCORE3_TPC5_QM_DCCM_BASE 0x4650000ull
19568  #define DCORE3_TPC5_QM_DCCM_MAX_OFFSET 0x4000
19569  #define DCORE3_TPC5_QM_DCCM_SECTION 0x8000
19570  #define mmDCORE3_TPC5_QM_ARC_AUX_BASE 0x4658000ull
19571  #define DCORE3_TPC5_QM_ARC_AUX_MAX_OFFSET 0x1000
19572  #define DCORE3_TPC5_QM_ARC_AUX_SECTION 0xE800
19573  #define mmDCORE3_TPC5_QM_ARC_AUX_SPECIAL_BASE 0x4658E80ull
19574  #define DCORE3_TPC5_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
19575  #define DCORE3_TPC5_QM_ARC_AUX_SPECIAL_SECTION 0x1180
19576  #define mmDCORE3_TPC5_QM_BASE 0x465A000ull
19577  #define DCORE3_TPC5_QM_MAX_OFFSET 0x1000
19578  #define DCORE3_TPC5_QM_SECTION 0x9000
19579  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR0_BASE 0x465A900ull
19580  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
19581  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
19582  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR1_BASE 0x465A908ull
19583  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
19584  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
19585  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR2_BASE 0x465A910ull
19586  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
19587  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
19588  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR3_BASE 0x465A918ull
19589  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
19590  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
19591  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR4_BASE 0x465A920ull
19592  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
19593  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
19594  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR5_BASE 0x465A928ull
19595  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
19596  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
19597  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR6_BASE 0x465A930ull
19598  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
19599  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
19600  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR7_BASE 0x465A938ull
19601  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
19602  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
19603  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR8_BASE 0x465A940ull
19604  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
19605  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
19606  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR9_BASE 0x465A948ull
19607  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
19608  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
19609  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR10_BASE 0x465A950ull
19610  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
19611  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
19612  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR11_BASE 0x465A958ull
19613  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
19614  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
19615  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR12_BASE 0x465A960ull
19616  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
19617  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
19618  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR13_BASE 0x465A968ull
19619  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
19620  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
19621  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR14_BASE 0x465A970ull
19622  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
19623  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
19624  #define mmDCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR15_BASE 0x465A978ull
19625  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
19626  #define DCORE3_TPC5_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
19627  #define mmDCORE3_TPC5_QM_AXUSER_SECURED_BASE 0x465AB00ull
19628  #define DCORE3_TPC5_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
19629  #define DCORE3_TPC5_QM_AXUSER_SECURED_SECTION 0x8000
19630  #define mmDCORE3_TPC5_QM_AXUSER_NONSECURED_BASE 0x465AB80ull
19631  #define DCORE3_TPC5_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
19632  #define DCORE3_TPC5_QM_AXUSER_NONSECURED_SECTION 0x8000
19633  #define mmDCORE3_TPC5_QM_DBG_HBW_BASE 0x465AC00ull
19634  #define DCORE3_TPC5_QM_DBG_HBW_MAX_OFFSET 0x5800
19635  #define DCORE3_TPC5_QM_DBG_HBW_SECTION 0x8000
19636  #define mmDCORE3_TPC5_QM_DBG_LBW_BASE 0x465AC80ull
19637  #define DCORE3_TPC5_QM_DBG_LBW_MAX_OFFSET 0x5800
19638  #define DCORE3_TPC5_QM_DBG_LBW_SECTION 0x1000
19639  #define mmDCORE3_TPC5_QM_CGM_BASE 0x465AD80ull
19640  #define DCORE3_TPC5_QM_CGM_MAX_OFFSET 0xC000
19641  #define DCORE3_TPC5_QM_CGM_SECTION 0x1000
19642  #define mmDCORE3_TPC5_QM_SPECIAL_BASE 0x465AE80ull
19643  #define DCORE3_TPC5_QM_SPECIAL_MAX_OFFSET 0x1800
19644  #define DCORE3_TPC5_QM_SPECIAL_SECTION 0x1800
19645  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_0_BASE 0x465B000ull
19646  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_0_MAX_OFFSET 0x5000
19647  #define DCORE3_TPC5_QM_SPECIAL_SECTION 0x1800
19648  #define mmDCORE3_TPC5_CFG_BASE 0x465B000ull
19649  #define DCORE3_TPC5_CFG_MAX_OFFSET 0x1000
19650  #define DCORE3_TPC5_CFG_SECTION 0x5000
19651  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_1_BASE 0x465B050ull
19652  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_1_MAX_OFFSET 0x5000
19653  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_1_SECTION 0x5000
19654  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_2_BASE 0x465B0A0ull
19655  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_2_MAX_OFFSET 0x5000
19656  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_2_SECTION 0x5000
19657  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_3_BASE 0x465B0F0ull
19658  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_3_MAX_OFFSET 0x5000
19659  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_3_SECTION 0x5000
19660  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_4_BASE 0x465B140ull
19661  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_4_MAX_OFFSET 0x5000
19662  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_4_SECTION 0x5000
19663  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_5_BASE 0x465B190ull
19664  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_5_MAX_OFFSET 0x5000
19665  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_5_SECTION 0x5000
19666  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_6_BASE 0x465B1E0ull
19667  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_6_MAX_OFFSET 0x5000
19668  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_6_SECTION 0x5000
19669  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_7_BASE 0x465B230ull
19670  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_7_MAX_OFFSET 0x5000
19671  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_7_SECTION 0x5000
19672  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_8_BASE 0x465B280ull
19673  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_8_MAX_OFFSET 0x5000
19674  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_8_SECTION 0x5000
19675  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_9_BASE 0x465B2D0ull
19676  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_9_MAX_OFFSET 0x5000
19677  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_9_SECTION 0x5000
19678  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_10_BASE 0x465B320ull
19679  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_10_MAX_OFFSET 0x5000
19680  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_10_SECTION 0x5000
19681  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_11_BASE 0x465B370ull
19682  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_11_MAX_OFFSET 0x5000
19683  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_11_SECTION 0x5000
19684  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_12_BASE 0x465B3C0ull
19685  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_12_MAX_OFFSET 0x5000
19686  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_12_SECTION 0x5000
19687  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_13_BASE 0x465B410ull
19688  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_13_MAX_OFFSET 0x5000
19689  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_13_SECTION 0x5000
19690  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_14_BASE 0x465B460ull
19691  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_14_MAX_OFFSET 0x5000
19692  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_14_SECTION 0x5000
19693  #define mmDCORE3_TPC5_CFG_KERNEL_TENSOR_15_BASE 0x465B4B0ull
19694  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_15_MAX_OFFSET 0x5000
19695  #define DCORE3_TPC5_CFG_KERNEL_TENSOR_15_SECTION 0x5000
19696  #define mmDCORE3_TPC5_CFG_KERNEL_SYNC_OBJECT_BASE 0x465B500ull
19697  #define DCORE3_TPC5_CFG_KERNEL_SYNC_OBJECT_MAX_OFFSET 0x8000
19698  #define DCORE3_TPC5_CFG_KERNEL_SYNC_OBJECT_SECTION 0x8000
19699  #define mmDCORE3_TPC5_CFG_KERNEL_BASE 0x465B508ull
19700  #define DCORE3_TPC5_CFG_KERNEL_MAX_OFFSET 0xD400
19701  #define DCORE3_TPC5_CFG_KERNEL_SECTION 0xD400
19702  #define mmDCORE3_TPC5_CFG_QM_TENSOR_0_BASE 0x465B5DCull
19703  #define DCORE3_TPC5_CFG_QM_TENSOR_0_MAX_OFFSET 0x5000
19704  #define DCORE3_TPC5_CFG_QM_TENSOR_0_SECTION 0x5000
19705  #define mmDCORE3_TPC5_CFG_QM_TENSOR_1_BASE 0x465B62Cull
19706  #define DCORE3_TPC5_CFG_QM_TENSOR_1_MAX_OFFSET 0x5000
19707  #define DCORE3_TPC5_CFG_QM_TENSOR_1_SECTION 0x5000
19708  #define mmDCORE3_TPC5_CFG_QM_TENSOR_2_BASE 0x465B67Cull
19709  #define DCORE3_TPC5_CFG_QM_TENSOR_2_MAX_OFFSET 0x5000
19710  #define DCORE3_TPC5_CFG_QM_TENSOR_2_SECTION 0x5000
19711  #define mmDCORE3_TPC5_CFG_QM_TENSOR_3_BASE 0x465B6CCull
19712  #define DCORE3_TPC5_CFG_QM_TENSOR_3_MAX_OFFSET 0x5000
19713  #define DCORE3_TPC5_CFG_QM_TENSOR_3_SECTION 0x5000
19714  #define mmDCORE3_TPC5_CFG_QM_TENSOR_4_BASE 0x465B71Cull
19715  #define DCORE3_TPC5_CFG_QM_TENSOR_4_MAX_OFFSET 0x5000
19716  #define DCORE3_TPC5_CFG_QM_TENSOR_4_SECTION 0x5000
19717  #define mmDCORE3_TPC5_CFG_QM_TENSOR_5_BASE 0x465B76Cull
19718  #define DCORE3_TPC5_CFG_QM_TENSOR_5_MAX_OFFSET 0x5000
19719  #define DCORE3_TPC5_CFG_QM_TENSOR_5_SECTION 0x5000
19720  #define mmDCORE3_TPC5_CFG_QM_TENSOR_6_BASE 0x465B7BCull
19721  #define DCORE3_TPC5_CFG_QM_TENSOR_6_MAX_OFFSET 0x5000
19722  #define DCORE3_TPC5_CFG_QM_TENSOR_6_SECTION 0x5000
19723  #define mmDCORE3_TPC5_CFG_QM_TENSOR_7_BASE 0x465B80Cull
19724  #define DCORE3_TPC5_CFG_QM_TENSOR_7_MAX_OFFSET 0x5000
19725  #define DCORE3_TPC5_CFG_QM_TENSOR_7_SECTION 0x5000
19726  #define mmDCORE3_TPC5_CFG_QM_TENSOR_8_BASE 0x465B85Cull
19727  #define DCORE3_TPC5_CFG_QM_TENSOR_8_MAX_OFFSET 0x5000
19728  #define DCORE3_TPC5_CFG_QM_TENSOR_8_SECTION 0x5000
19729  #define mmDCORE3_TPC5_CFG_QM_TENSOR_9_BASE 0x465B8ACull
19730  #define DCORE3_TPC5_CFG_QM_TENSOR_9_MAX_OFFSET 0x5000
19731  #define DCORE3_TPC5_CFG_QM_TENSOR_9_SECTION 0x5000
19732  #define mmDCORE3_TPC5_CFG_QM_TENSOR_10_BASE 0x465B8FCull
19733  #define DCORE3_TPC5_CFG_QM_TENSOR_10_MAX_OFFSET 0x5000
19734  #define DCORE3_TPC5_CFG_QM_TENSOR_10_SECTION 0x5000
19735  #define mmDCORE3_TPC5_CFG_QM_TENSOR_11_BASE 0x465B94Cull
19736  #define DCORE3_TPC5_CFG_QM_TENSOR_11_MAX_OFFSET 0x5000
19737  #define DCORE3_TPC5_CFG_QM_TENSOR_11_SECTION 0x5000
19738  #define mmDCORE3_TPC5_CFG_QM_TENSOR_12_BASE 0x465B99Cull
19739  #define DCORE3_TPC5_CFG_QM_TENSOR_12_MAX_OFFSET 0x5000
19740  #define DCORE3_TPC5_CFG_QM_TENSOR_12_SECTION 0x5000
19741  #define mmDCORE3_TPC5_CFG_QM_TENSOR_13_BASE 0x465B9ECull
19742  #define DCORE3_TPC5_CFG_QM_TENSOR_13_MAX_OFFSET 0x5000
19743  #define DCORE3_TPC5_CFG_QM_TENSOR_13_SECTION 0x5000
19744  #define mmDCORE3_TPC5_CFG_QM_TENSOR_14_BASE 0x465BA3Cull
19745  #define DCORE3_TPC5_CFG_QM_TENSOR_14_MAX_OFFSET 0x5000
19746  #define DCORE3_TPC5_CFG_QM_TENSOR_14_SECTION 0x5000
19747  #define mmDCORE3_TPC5_CFG_QM_TENSOR_15_BASE 0x465BA8Cull
19748  #define DCORE3_TPC5_CFG_QM_TENSOR_15_MAX_OFFSET 0x5000
19749  #define DCORE3_TPC5_CFG_QM_TENSOR_15_SECTION 0x5000
19750  #define mmDCORE3_TPC5_CFG_QM_SYNC_OBJECT_BASE 0x465BADCull
19751  #define DCORE3_TPC5_CFG_QM_SYNC_OBJECT_MAX_OFFSET 0x8000
19752  #define DCORE3_TPC5_CFG_QM_SYNC_OBJECT_SECTION 0x8000
19753  #define mmDCORE3_TPC5_CFG_QM_BASE 0x465BAE4ull
19754  #define DCORE3_TPC5_CFG_QM_MAX_OFFSET 0xD400
19755  #define DCORE3_TPC5_CFG_QM_SECTION 0x31C0
19756  #define mmDCORE3_TPC5_CFG_AXUSER_BASE 0x465BE00ull
19757  #define DCORE3_TPC5_CFG_AXUSER_MAX_OFFSET 0x5000
19758  #define DCORE3_TPC5_CFG_AXUSER_SECTION 0x8000
19759  #define mmDCORE3_TPC5_CFG_SPECIAL_BASE 0x465BE80ull
19760  #define DCORE3_TPC5_CFG_SPECIAL_MAX_OFFSET 0x1800
19761  #define DCORE3_TPC5_CFG_SPECIAL_SECTION 0x1800
19762  #define mmDCORE3_TPC5_MSTR_IF_RR_SHRD_HBW_BASE 0x465C000ull
19763  #define DCORE3_TPC5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19764  #define DCORE3_TPC5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19765  #define mmDCORE3_TPC5_MSTR_IF_RR_PRVT_HBW_BASE 0x465C200ull
19766  #define DCORE3_TPC5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19767  #define DCORE3_TPC5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19768  #define mmDCORE3_TPC5_MSTR_IF_RR_SHRD_LBW_BASE 0x465C400ull
19769  #define DCORE3_TPC5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19770  #define DCORE3_TPC5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19771  #define mmDCORE3_TPC5_MSTR_IF_RR_PRVT_LBW_BASE 0x465C600ull
19772  #define DCORE3_TPC5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19773  #define DCORE3_TPC5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19774  #define mmDCORE3_TPC5_MSTR_IF_E2E_CRDT_BASE 0x465C800ull
19775  #define DCORE3_TPC5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19776  #define DCORE3_TPC5_MSTR_IF_E2E_CRDT_SECTION 0x2800
19777  #define mmDCORE3_TPC5_MSTR_IF_AXUSER_BASE 0x465CA80ull
19778  #define DCORE3_TPC5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19779  #define DCORE3_TPC5_MSTR_IF_AXUSER_SECTION 0x8000
19780  #define mmDCORE3_TPC5_MSTR_IF_DBG_HBW_BASE 0x465CB00ull
19781  #define DCORE3_TPC5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19782  #define DCORE3_TPC5_MSTR_IF_DBG_HBW_SECTION 0x8000
19783  #define mmDCORE3_TPC5_MSTR_IF_DBG_LBW_BASE 0x465CB80ull
19784  #define DCORE3_TPC5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19785  #define DCORE3_TPC5_MSTR_IF_DBG_LBW_SECTION 0x8000
19786  #define mmDCORE3_TPC5_MSTR_IF_CORE_HBW_BASE 0x465CC00ull
19787  #define DCORE3_TPC5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19788  #define DCORE3_TPC5_MSTR_IF_CORE_HBW_SECTION 0x1800
19789  #define mmDCORE3_TPC5_MSTR_IF_CORE_LBW_BASE 0x465CD80ull
19790  #define DCORE3_TPC5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19791  #define DCORE3_TPC5_MSTR_IF_CORE_LBW_SECTION 0x1000
19792  #define mmDCORE3_TPC5_MSTR_IF_SPECIAL_BASE 0x465CE80ull
19793  #define DCORE3_TPC5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19794  #define DCORE3_TPC5_MSTR_IF_SPECIAL_SECTION 0x23180
19795  #define mmDCORE3_HMMU0_MMU_BASE 0x4680000ull
19796  #define DCORE3_HMMU0_MMU_MAX_OFFSET 0x1000
19797  #define DCORE3_HMMU0_MMU_SECTION 0xE800
19798  #define mmDCORE3_HMMU0_MMU_SPECIAL_BASE 0x4680E80ull
19799  #define DCORE3_HMMU0_MMU_SPECIAL_MAX_OFFSET 0x1800
19800  #define DCORE3_HMMU0_MMU_SPECIAL_SECTION 0x1800
19801  #define mmDCORE3_HMMU0_STLB_BASE 0x4681000ull
19802  #define DCORE3_HMMU0_STLB_MAX_OFFSET 0x1000
19803  #define DCORE3_HMMU0_STLB_SECTION 0xE800
19804  #define mmDCORE3_HMMU0_STLB_SPECIAL_BASE 0x4681E80ull
19805  #define DCORE3_HMMU0_STLB_SPECIAL_MAX_OFFSET 0x1800
19806  #define DCORE3_HMMU0_STLB_SPECIAL_SECTION 0x1180
19807  #define mmDCORE3_HMMU0_SCRAMB_OUT_BASE 0x4683000ull
19808  #define DCORE3_HMMU0_SCRAMB_OUT_MAX_OFFSET 0x1000
19809  #define DCORE3_HMMU0_SCRAMB_OUT_SECTION 0xE800
19810  #define mmDCORE3_HMMU0_SCRAMB_OUT_SPECIAL_BASE 0x4683E80ull
19811  #define DCORE3_HMMU0_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
19812  #define DCORE3_HMMU0_SCRAMB_OUT_SPECIAL_SECTION 0x1800
19813  #define mmDCORE3_HMMU0_MSTR_IF_RR_SHRD_HBW_BASE 0x4684000ull
19814  #define DCORE3_HMMU0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19815  #define DCORE3_HMMU0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19816  #define mmDCORE3_HMMU0_MSTR_IF_RR_PRVT_HBW_BASE 0x4684200ull
19817  #define DCORE3_HMMU0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19818  #define DCORE3_HMMU0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19819  #define mmDCORE3_HMMU0_MSTR_IF_RR_SHRD_LBW_BASE 0x4684400ull
19820  #define DCORE3_HMMU0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19821  #define DCORE3_HMMU0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19822  #define mmDCORE3_HMMU0_MSTR_IF_RR_PRVT_LBW_BASE 0x4684600ull
19823  #define DCORE3_HMMU0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19824  #define DCORE3_HMMU0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19825  #define mmDCORE3_HMMU0_MSTR_IF_E2E_CRDT_BASE 0x4684800ull
19826  #define DCORE3_HMMU0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19827  #define DCORE3_HMMU0_MSTR_IF_E2E_CRDT_SECTION 0x2800
19828  #define mmDCORE3_HMMU0_MSTR_IF_AXUSER_BASE 0x4684A80ull
19829  #define DCORE3_HMMU0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19830  #define DCORE3_HMMU0_MSTR_IF_AXUSER_SECTION 0x8000
19831  #define mmDCORE3_HMMU0_MSTR_IF_DBG_HBW_BASE 0x4684B00ull
19832  #define DCORE3_HMMU0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19833  #define DCORE3_HMMU0_MSTR_IF_DBG_HBW_SECTION 0x8000
19834  #define mmDCORE3_HMMU0_MSTR_IF_DBG_LBW_BASE 0x4684B80ull
19835  #define DCORE3_HMMU0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19836  #define DCORE3_HMMU0_MSTR_IF_DBG_LBW_SECTION 0x8000
19837  #define mmDCORE3_HMMU0_MSTR_IF_CORE_HBW_BASE 0x4684C00ull
19838  #define DCORE3_HMMU0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19839  #define DCORE3_HMMU0_MSTR_IF_CORE_HBW_SECTION 0x1800
19840  #define mmDCORE3_HMMU0_MSTR_IF_CORE_LBW_BASE 0x4684D80ull
19841  #define DCORE3_HMMU0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19842  #define DCORE3_HMMU0_MSTR_IF_CORE_LBW_SECTION 0x1000
19843  #define mmDCORE3_HMMU0_MSTR_IF_SPECIAL_BASE 0x4684E80ull
19844  #define DCORE3_HMMU0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19845  #define DCORE3_HMMU0_MSTR_IF_SPECIAL_SECTION 0xB180
19846  #define mmDCORE3_HMMU1_MMU_BASE 0x4690000ull
19847  #define DCORE3_HMMU1_MMU_MAX_OFFSET 0x1000
19848  #define DCORE3_HMMU1_MMU_SECTION 0xE800
19849  #define mmDCORE3_HMMU1_MMU_SPECIAL_BASE 0x4690E80ull
19850  #define DCORE3_HMMU1_MMU_SPECIAL_MAX_OFFSET 0x1800
19851  #define DCORE3_HMMU1_MMU_SPECIAL_SECTION 0x1800
19852  #define mmDCORE3_HMMU1_STLB_BASE 0x4691000ull
19853  #define DCORE3_HMMU1_STLB_MAX_OFFSET 0x1000
19854  #define DCORE3_HMMU1_STLB_SECTION 0xE800
19855  #define mmDCORE3_HMMU1_STLB_SPECIAL_BASE 0x4691E80ull
19856  #define DCORE3_HMMU1_STLB_SPECIAL_MAX_OFFSET 0x1800
19857  #define DCORE3_HMMU1_STLB_SPECIAL_SECTION 0x1180
19858  #define mmDCORE3_HMMU1_SCRAMB_OUT_BASE 0x4693000ull
19859  #define DCORE3_HMMU1_SCRAMB_OUT_MAX_OFFSET 0x1000
19860  #define DCORE3_HMMU1_SCRAMB_OUT_SECTION 0xE800
19861  #define mmDCORE3_HMMU1_SCRAMB_OUT_SPECIAL_BASE 0x4693E80ull
19862  #define DCORE3_HMMU1_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
19863  #define DCORE3_HMMU1_SCRAMB_OUT_SPECIAL_SECTION 0x1800
19864  #define mmDCORE3_HMMU1_MSTR_IF_RR_SHRD_HBW_BASE 0x4694000ull
19865  #define DCORE3_HMMU1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19866  #define DCORE3_HMMU1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19867  #define mmDCORE3_HMMU1_MSTR_IF_RR_PRVT_HBW_BASE 0x4694200ull
19868  #define DCORE3_HMMU1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19869  #define DCORE3_HMMU1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19870  #define mmDCORE3_HMMU1_MSTR_IF_RR_SHRD_LBW_BASE 0x4694400ull
19871  #define DCORE3_HMMU1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19872  #define DCORE3_HMMU1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19873  #define mmDCORE3_HMMU1_MSTR_IF_RR_PRVT_LBW_BASE 0x4694600ull
19874  #define DCORE3_HMMU1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19875  #define DCORE3_HMMU1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19876  #define mmDCORE3_HMMU1_MSTR_IF_E2E_CRDT_BASE 0x4694800ull
19877  #define DCORE3_HMMU1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19878  #define DCORE3_HMMU1_MSTR_IF_E2E_CRDT_SECTION 0x2800
19879  #define mmDCORE3_HMMU1_MSTR_IF_AXUSER_BASE 0x4694A80ull
19880  #define DCORE3_HMMU1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19881  #define DCORE3_HMMU1_MSTR_IF_AXUSER_SECTION 0x8000
19882  #define mmDCORE3_HMMU1_MSTR_IF_DBG_HBW_BASE 0x4694B00ull
19883  #define DCORE3_HMMU1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19884  #define DCORE3_HMMU1_MSTR_IF_DBG_HBW_SECTION 0x8000
19885  #define mmDCORE3_HMMU1_MSTR_IF_DBG_LBW_BASE 0x4694B80ull
19886  #define DCORE3_HMMU1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19887  #define DCORE3_HMMU1_MSTR_IF_DBG_LBW_SECTION 0x8000
19888  #define mmDCORE3_HMMU1_MSTR_IF_CORE_HBW_BASE 0x4694C00ull
19889  #define DCORE3_HMMU1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19890  #define DCORE3_HMMU1_MSTR_IF_CORE_HBW_SECTION 0x1800
19891  #define mmDCORE3_HMMU1_MSTR_IF_CORE_LBW_BASE 0x4694D80ull
19892  #define DCORE3_HMMU1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19893  #define DCORE3_HMMU1_MSTR_IF_CORE_LBW_SECTION 0x1000
19894  #define mmDCORE3_HMMU1_MSTR_IF_SPECIAL_BASE 0x4694E80ull
19895  #define DCORE3_HMMU1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19896  #define DCORE3_HMMU1_MSTR_IF_SPECIAL_SECTION 0xB180
19897  #define mmDCORE3_HMMU2_MMU_BASE 0x46A0000ull
19898  #define DCORE3_HMMU2_MMU_MAX_OFFSET 0x1000
19899  #define DCORE3_HMMU2_MMU_SECTION 0xE800
19900  #define mmDCORE3_HMMU2_MMU_SPECIAL_BASE 0x46A0E80ull
19901  #define DCORE3_HMMU2_MMU_SPECIAL_MAX_OFFSET 0x1800
19902  #define DCORE3_HMMU2_MMU_SPECIAL_SECTION 0x1800
19903  #define mmDCORE3_HMMU2_STLB_BASE 0x46A1000ull
19904  #define DCORE3_HMMU2_STLB_MAX_OFFSET 0x1000
19905  #define DCORE3_HMMU2_STLB_SECTION 0xE800
19906  #define mmDCORE3_HMMU2_STLB_SPECIAL_BASE 0x46A1E80ull
19907  #define DCORE3_HMMU2_STLB_SPECIAL_MAX_OFFSET 0x1800
19908  #define DCORE3_HMMU2_STLB_SPECIAL_SECTION 0x1180
19909  #define mmDCORE3_HMMU2_SCRAMB_OUT_BASE 0x46A3000ull
19910  #define DCORE3_HMMU2_SCRAMB_OUT_MAX_OFFSET 0x1000
19911  #define DCORE3_HMMU2_SCRAMB_OUT_SECTION 0xE800
19912  #define mmDCORE3_HMMU2_SCRAMB_OUT_SPECIAL_BASE 0x46A3E80ull
19913  #define DCORE3_HMMU2_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
19914  #define DCORE3_HMMU2_SCRAMB_OUT_SPECIAL_SECTION 0x1800
19915  #define mmDCORE3_HMMU2_MSTR_IF_RR_SHRD_HBW_BASE 0x46A4000ull
19916  #define DCORE3_HMMU2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19917  #define DCORE3_HMMU2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19918  #define mmDCORE3_HMMU2_MSTR_IF_RR_PRVT_HBW_BASE 0x46A4200ull
19919  #define DCORE3_HMMU2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19920  #define DCORE3_HMMU2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19921  #define mmDCORE3_HMMU2_MSTR_IF_RR_SHRD_LBW_BASE 0x46A4400ull
19922  #define DCORE3_HMMU2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19923  #define DCORE3_HMMU2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19924  #define mmDCORE3_HMMU2_MSTR_IF_RR_PRVT_LBW_BASE 0x46A4600ull
19925  #define DCORE3_HMMU2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19926  #define DCORE3_HMMU2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19927  #define mmDCORE3_HMMU2_MSTR_IF_E2E_CRDT_BASE 0x46A4800ull
19928  #define DCORE3_HMMU2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19929  #define DCORE3_HMMU2_MSTR_IF_E2E_CRDT_SECTION 0x2800
19930  #define mmDCORE3_HMMU2_MSTR_IF_AXUSER_BASE 0x46A4A80ull
19931  #define DCORE3_HMMU2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19932  #define DCORE3_HMMU2_MSTR_IF_AXUSER_SECTION 0x8000
19933  #define mmDCORE3_HMMU2_MSTR_IF_DBG_HBW_BASE 0x46A4B00ull
19934  #define DCORE3_HMMU2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19935  #define DCORE3_HMMU2_MSTR_IF_DBG_HBW_SECTION 0x8000
19936  #define mmDCORE3_HMMU2_MSTR_IF_DBG_LBW_BASE 0x46A4B80ull
19937  #define DCORE3_HMMU2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19938  #define DCORE3_HMMU2_MSTR_IF_DBG_LBW_SECTION 0x8000
19939  #define mmDCORE3_HMMU2_MSTR_IF_CORE_HBW_BASE 0x46A4C00ull
19940  #define DCORE3_HMMU2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19941  #define DCORE3_HMMU2_MSTR_IF_CORE_HBW_SECTION 0x1800
19942  #define mmDCORE3_HMMU2_MSTR_IF_CORE_LBW_BASE 0x46A4D80ull
19943  #define DCORE3_HMMU2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19944  #define DCORE3_HMMU2_MSTR_IF_CORE_LBW_SECTION 0x1000
19945  #define mmDCORE3_HMMU2_MSTR_IF_SPECIAL_BASE 0x46A4E80ull
19946  #define DCORE3_HMMU2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19947  #define DCORE3_HMMU2_MSTR_IF_SPECIAL_SECTION 0xB180
19948  #define mmDCORE3_HMMU3_MMU_BASE 0x46B0000ull
19949  #define DCORE3_HMMU3_MMU_MAX_OFFSET 0x1000
19950  #define DCORE3_HMMU3_MMU_SECTION 0xE800
19951  #define mmDCORE3_HMMU3_MMU_SPECIAL_BASE 0x46B0E80ull
19952  #define DCORE3_HMMU3_MMU_SPECIAL_MAX_OFFSET 0x1800
19953  #define DCORE3_HMMU3_MMU_SPECIAL_SECTION 0x1800
19954  #define mmDCORE3_HMMU3_STLB_BASE 0x46B1000ull
19955  #define DCORE3_HMMU3_STLB_MAX_OFFSET 0x1000
19956  #define DCORE3_HMMU3_STLB_SECTION 0xE800
19957  #define mmDCORE3_HMMU3_STLB_SPECIAL_BASE 0x46B1E80ull
19958  #define DCORE3_HMMU3_STLB_SPECIAL_MAX_OFFSET 0x1800
19959  #define DCORE3_HMMU3_STLB_SPECIAL_SECTION 0x1180
19960  #define mmDCORE3_HMMU3_SCRAMB_OUT_BASE 0x46B3000ull
19961  #define DCORE3_HMMU3_SCRAMB_OUT_MAX_OFFSET 0x1000
19962  #define DCORE3_HMMU3_SCRAMB_OUT_SECTION 0xE800
19963  #define mmDCORE3_HMMU3_SCRAMB_OUT_SPECIAL_BASE 0x46B3E80ull
19964  #define DCORE3_HMMU3_SCRAMB_OUT_SPECIAL_MAX_OFFSET 0x1800
19965  #define DCORE3_HMMU3_SCRAMB_OUT_SPECIAL_SECTION 0x1800
19966  #define mmDCORE3_HMMU3_MSTR_IF_RR_SHRD_HBW_BASE 0x46B4000ull
19967  #define DCORE3_HMMU3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
19968  #define DCORE3_HMMU3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
19969  #define mmDCORE3_HMMU3_MSTR_IF_RR_PRVT_HBW_BASE 0x46B4200ull
19970  #define DCORE3_HMMU3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
19971  #define DCORE3_HMMU3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
19972  #define mmDCORE3_HMMU3_MSTR_IF_RR_SHRD_LBW_BASE 0x46B4400ull
19973  #define DCORE3_HMMU3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
19974  #define DCORE3_HMMU3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
19975  #define mmDCORE3_HMMU3_MSTR_IF_RR_PRVT_LBW_BASE 0x46B4600ull
19976  #define DCORE3_HMMU3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
19977  #define DCORE3_HMMU3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
19978  #define mmDCORE3_HMMU3_MSTR_IF_E2E_CRDT_BASE 0x46B4800ull
19979  #define DCORE3_HMMU3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
19980  #define DCORE3_HMMU3_MSTR_IF_E2E_CRDT_SECTION 0x2800
19981  #define mmDCORE3_HMMU3_MSTR_IF_AXUSER_BASE 0x46B4A80ull
19982  #define DCORE3_HMMU3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
19983  #define DCORE3_HMMU3_MSTR_IF_AXUSER_SECTION 0x8000
19984  #define mmDCORE3_HMMU3_MSTR_IF_DBG_HBW_BASE 0x46B4B00ull
19985  #define DCORE3_HMMU3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
19986  #define DCORE3_HMMU3_MSTR_IF_DBG_HBW_SECTION 0x8000
19987  #define mmDCORE3_HMMU3_MSTR_IF_DBG_LBW_BASE 0x46B4B80ull
19988  #define DCORE3_HMMU3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
19989  #define DCORE3_HMMU3_MSTR_IF_DBG_LBW_SECTION 0x8000
19990  #define mmDCORE3_HMMU3_MSTR_IF_CORE_HBW_BASE 0x46B4C00ull
19991  #define DCORE3_HMMU3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
19992  #define DCORE3_HMMU3_MSTR_IF_CORE_HBW_SECTION 0x1800
19993  #define mmDCORE3_HMMU3_MSTR_IF_CORE_LBW_BASE 0x46B4D80ull
19994  #define DCORE3_HMMU3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
19995  #define DCORE3_HMMU3_MSTR_IF_CORE_LBW_SECTION 0x1000
19996  #define mmDCORE3_HMMU3_MSTR_IF_SPECIAL_BASE 0x46B4E80ull
19997  #define DCORE3_HMMU3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
19998  #define DCORE3_HMMU3_MSTR_IF_SPECIAL_SECTION 0xB180
19999  #define mmDCORE3_MME_QM_ARC_DCCM_BASE 0x46C0000ull
20000  #define DCORE3_MME_QM_ARC_DCCM_MAX_OFFSET 0x4000
20001  #define DCORE3_MME_QM_ARC_DCCM_SECTION 0x8000
20002  #define mmDCORE3_MME_QM_ARC_AUX_BASE 0x46C8000ull
20003  #define DCORE3_MME_QM_ARC_AUX_MAX_OFFSET 0x1000
20004  #define DCORE3_MME_QM_ARC_AUX_SECTION 0xE800
20005  #define mmDCORE3_MME_QM_ARC_AUX_SPECIAL_BASE 0x46C8E80ull
20006  #define DCORE3_MME_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
20007  #define DCORE3_MME_QM_ARC_AUX_SPECIAL_SECTION 0x1800
20008  #define mmDCORE3_MME_QM_ARC_DUP_ENG_BASE 0x46C9000ull
20009  #define DCORE3_MME_QM_ARC_DUP_ENG_MAX_OFFSET 0x1000
20010  #define DCORE3_MME_QM_ARC_DUP_ENG_SECTION 0x9000
20011  #define mmDCORE3_MME_QM_ARC_DUP_ENG_AXUSER_BASE 0x46C9900ull
20012  #define DCORE3_MME_QM_ARC_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
20013  #define DCORE3_MME_QM_ARC_DUP_ENG_AXUSER_SECTION 0x5800
20014  #define mmDCORE3_MME_QM_ARC_DUP_ENG_SPECIAL_BASE 0x46C9E80ull
20015  #define DCORE3_MME_QM_ARC_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
20016  #define DCORE3_MME_QM_ARC_DUP_ENG_SPECIAL_SECTION 0x1800
20017  #define mmDCORE3_MME_QM_BASE 0x46CA000ull
20018  #define DCORE3_MME_QM_MAX_OFFSET 0x1000
20019  #define DCORE3_MME_QM_SECTION 0x9000
20020  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR0_BASE 0x46CA900ull
20021  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
20022  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
20023  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR1_BASE 0x46CA908ull
20024  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
20025  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
20026  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR2_BASE 0x46CA910ull
20027  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
20028  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
20029  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR3_BASE 0x46CA918ull
20030  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
20031  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
20032  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR4_BASE 0x46CA920ull
20033  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
20034  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
20035  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR5_BASE 0x46CA928ull
20036  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
20037  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
20038  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR6_BASE 0x46CA930ull
20039  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
20040  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
20041  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR7_BASE 0x46CA938ull
20042  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
20043  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
20044  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR8_BASE 0x46CA940ull
20045  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
20046  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
20047  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR9_BASE 0x46CA948ull
20048  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
20049  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
20050  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR10_BASE 0x46CA950ull
20051  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
20052  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
20053  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR11_BASE 0x46CA958ull
20054  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
20055  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
20056  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR12_BASE 0x46CA960ull
20057  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
20058  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
20059  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR13_BASE 0x46CA968ull
20060  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
20061  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
20062  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR14_BASE 0x46CA970ull
20063  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
20064  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
20065  #define mmDCORE3_MME_QM_QMAN_WR64_BASE_ADDR15_BASE 0x46CA978ull
20066  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
20067  #define DCORE3_MME_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
20068  #define mmDCORE3_MME_QM_AXUSER_SECURED_BASE 0x46CAB00ull
20069  #define DCORE3_MME_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
20070  #define DCORE3_MME_QM_AXUSER_SECURED_SECTION 0x8000
20071  #define mmDCORE3_MME_QM_AXUSER_NONSECURED_BASE 0x46CAB80ull
20072  #define DCORE3_MME_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
20073  #define DCORE3_MME_QM_AXUSER_NONSECURED_SECTION 0x8000
20074  #define mmDCORE3_MME_QM_DBG_HBW_BASE 0x46CAC00ull
20075  #define DCORE3_MME_QM_DBG_HBW_MAX_OFFSET 0x5800
20076  #define DCORE3_MME_QM_DBG_HBW_SECTION 0x8000
20077  #define mmDCORE3_MME_QM_DBG_LBW_BASE 0x46CAC80ull
20078  #define DCORE3_MME_QM_DBG_LBW_MAX_OFFSET 0x5800
20079  #define DCORE3_MME_QM_DBG_LBW_SECTION 0x1000
20080  #define mmDCORE3_MME_QM_CGM_BASE 0x46CAD80ull
20081  #define DCORE3_MME_QM_CGM_MAX_OFFSET 0xC000
20082  #define DCORE3_MME_QM_CGM_SECTION 0x1000
20083  #define mmDCORE3_MME_QM_SPECIAL_BASE 0x46CAE80ull
20084  #define DCORE3_MME_QM_SPECIAL_MAX_OFFSET 0x1800
20085  #define DCORE3_MME_QM_SPECIAL_SECTION 0x1800
20086  #define mmDCORE3_MME_CTRL_LO_BASE 0x46CB000ull
20087  #define DCORE3_MME_CTRL_LO_MAX_OFFSET 0x1000
20088  #define DCORE3_MME_CTRL_LO_SECTION 0x8000
20089  #define mmDCORE3_MME_CTRL_LO_ARCH_BASE_ADDR_BASE 0x46CB008ull
20090  #define DCORE3_MME_CTRL_LO_ARCH_BASE_ADDR_MAX_OFFSET 0x2000
20091  #define DCORE3_MME_CTRL_LO_ARCH_BASE_ADDR_SECTION 0x2000
20092  #define mmDCORE3_MME_CTRL_LO_ARCH_NON_TENSOR_START_BASE 0x46CB028ull
20093  #define DCORE3_MME_CTRL_LO_ARCH_NON_TENSOR_START_MAX_OFFSET 0x1800
20094  #define DCORE3_MME_CTRL_LO_ARCH_NON_TENSOR_START_SECTION 0x1800
20095  #define mmDCORE3_MME_CTRL_LO_ARCH_TENSOR_A_BASE 0x46CB040ull
20096  #define DCORE3_MME_CTRL_LO_ARCH_TENSOR_A_MAX_OFFSET 0x5800
20097  #define DCORE3_MME_CTRL_LO_ARCH_TENSOR_A_SECTION 0x5800
20098  #define mmDCORE3_MME_CTRL_LO_ARCH_TENSOR_B_BASE 0x46CB098ull
20099  #define DCORE3_MME_CTRL_LO_ARCH_TENSOR_B_MAX_OFFSET 0x5800
20100  #define DCORE3_MME_CTRL_LO_ARCH_TENSOR_B_SECTION 0x5800
20101  #define mmDCORE3_MME_CTRL_LO_ARCH_TENSOR_COUT_BASE 0x46CB0F0ull
20102  #define DCORE3_MME_CTRL_LO_ARCH_TENSOR_COUT_MAX_OFFSET 0x5800
20103  #define DCORE3_MME_CTRL_LO_ARCH_TENSOR_COUT_SECTION 0x6C00
20104  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_BASE 0x46CB15Cull
20105  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_MAX_OFFSET 0x1400
20106  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_SECTION 0x1400
20107  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_BASE 0x46CB170ull
20108  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
20109  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_SECTION 0x1400
20110  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_BASE 0x46CB184ull
20111  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_MAX_OFFSET 0x1400
20112  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_SECTION 0x1400
20113  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_BASE 0x46CB198ull
20114  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
20115  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_SECTION 0x1400
20116  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_BASE 0x46CB1ACull
20117  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_MAX_OFFSET 0x1400
20118  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_SECTION 0x1400
20119  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_BASE 0x46CB1C0ull
20120  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
20121  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_SECTION 0x1400
20122  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_BASE 0x46CB1D4ull
20123  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_MAX_OFFSET 0x1400
20124  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_SECTION 0x1400
20125  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_BASE 0x46CB1E8ull
20126  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
20127  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_SECTION 0x1400
20128  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_BASE 0x46CB1FCull
20129  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_MAX_OFFSET 0x1400
20130  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_SECTION 0x1400
20131  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_BASE 0x46CB210ull
20132  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
20133  #define DCORE3_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_SECTION 0x1C00
20134  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_BASE 0x46CB22Cull
20135  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
20136  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_SECTION 0x1400
20137  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_BASE 0x46CB240ull
20138  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
20139  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_SECTION 0x1400
20140  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_BASE 0x46CB254ull
20141  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
20142  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_SECTION 0x1400
20143  #define mmDCORE3_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_BASE 0x46CB268ull
20144  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
20145  #define DCORE3_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_SECTION 0x1800
20146  #define mmDCORE3_MME_CTRL_LO_ARCH_NON_TENSOR_END_BASE 0x46CB280ull
20147  #define DCORE3_MME_CTRL_LO_ARCH_NON_TENSOR_END_MAX_OFFSET 0x6000
20148  #define DCORE3_MME_CTRL_LO_ARCH_NON_TENSOR_END_SECTION 0xB800
20149  #define mmDCORE3_MME_CTRL_LO_MME_AXUSER_BASE 0x46CBE00ull
20150  #define DCORE3_MME_CTRL_LO_MME_AXUSER_MAX_OFFSET 0x5000
20151  #define DCORE3_MME_CTRL_LO_MME_AXUSER_SECTION 0x8000
20152  #define mmDCORE3_MME_CTRL_LO_SPECIAL_BASE 0x46CBE80ull
20153  #define DCORE3_MME_CTRL_LO_SPECIAL_MAX_OFFSET 0x1800
20154  #define DCORE3_MME_CTRL_LO_SPECIAL_SECTION 0x1800
20155  #define mmDCORE3_MME_CTRL_HI_BASE 0x46CC000ull
20156  #define DCORE3_MME_CTRL_HI_MAX_OFFSET 0x1000
20157  #define DCORE3_MME_CTRL_HI_SECTION 0x8000
20158  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_BASE_ADDR_BASE 0x46CC008ull
20159  #define DCORE3_MME_CTRL_HI_SHADOW_0_BASE_ADDR_MAX_OFFSET 0x2000
20160  #define DCORE3_MME_CTRL_HI_SHADOW_0_BASE_ADDR_SECTION 0x2000
20161  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_BASE 0x46CC028ull
20162  #define DCORE3_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_MAX_OFFSET 0x1800
20163  #define DCORE3_MME_CTRL_HI_SHADOW_0_NON_TENSOR_START_SECTION 0x1800
20164  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_A_BASE 0x46CC040ull
20165  #define DCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_A_MAX_OFFSET 0x5800
20166  #define DCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_A_SECTION 0x5800
20167  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_B_BASE 0x46CC098ull
20168  #define DCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_B_MAX_OFFSET 0x5800
20169  #define DCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_B_SECTION 0x5800
20170  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_BASE 0x46CC0F0ull
20171  #define DCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_MAX_OFFSET 0x5800
20172  #define DCORE3_MME_CTRL_HI_SHADOW_0_TENSOR_COUT_SECTION 0x6C00
20173  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_BASE 0x46CC15Cull
20174  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_MAX_OFFSET 0x1400
20175  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN0_MASTER_SECTION 0x1400
20176  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_BASE 0x46CC170ull
20177  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
20178  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN0_SLAVE_SECTION 0x1400
20179  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_BASE 0x46CC184ull
20180  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_MAX_OFFSET 0x1400
20181  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN1_MASTER_SECTION 0x1400
20182  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_BASE 0x46CC198ull
20183  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
20184  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN1_SLAVE_SECTION 0x1400
20185  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_BASE 0x46CC1ACull
20186  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_MAX_OFFSET 0x1400
20187  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN2_MASTER_SECTION 0x1400
20188  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_BASE 0x46CC1C0ull
20189  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
20190  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN2_SLAVE_SECTION 0x1400
20191  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_BASE 0x46CC1D4ull
20192  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_MAX_OFFSET 0x1400
20193  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN3_MASTER_SECTION 0x1400
20194  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_BASE 0x46CC1E8ull
20195  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
20196  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN3_SLAVE_SECTION 0x1400
20197  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_BASE 0x46CC1FCull
20198  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_MAX_OFFSET 0x1400
20199  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN4_MASTER_SECTION 0x1400
20200  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_BASE 0x46CC210ull
20201  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
20202  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_IN4_SLAVE_SECTION 0x1C00
20203  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_BASE 0x46CC22Cull
20204  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
20205  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT0_MASTER_SECTION 0x1400
20206  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_BASE 0x46CC240ull
20207  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
20208  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT0_SLAVE_SECTION 0x1400
20209  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_BASE 0x46CC254ull
20210  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
20211  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT1_MASTER_SECTION 0x1400
20212  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_BASE 0x46CC268ull
20213  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
20214  #define DCORE3_MME_CTRL_HI_SHADOW_0_AGU_COUT1_SLAVE_SECTION 0x1800
20215  #define mmDCORE3_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_BASE 0x46CC280ull
20216  #define DCORE3_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_MAX_OFFSET 0x6000
20217  #define DCORE3_MME_CTRL_HI_SHADOW_0_NON_TENSOR_END_SECTION 0x8800
20218  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_BASE_ADDR_BASE 0x46CC308ull
20219  #define DCORE3_MME_CTRL_HI_SHADOW_1_BASE_ADDR_MAX_OFFSET 0x2000
20220  #define DCORE3_MME_CTRL_HI_SHADOW_1_BASE_ADDR_SECTION 0x2000
20221  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_BASE 0x46CC328ull
20222  #define DCORE3_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_MAX_OFFSET 0x1800
20223  #define DCORE3_MME_CTRL_HI_SHADOW_1_NON_TENSOR_START_SECTION 0x1800
20224  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_A_BASE 0x46CC340ull
20225  #define DCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_A_MAX_OFFSET 0x5800
20226  #define DCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_A_SECTION 0x5800
20227  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_B_BASE 0x46CC398ull
20228  #define DCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_B_MAX_OFFSET 0x5800
20229  #define DCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_B_SECTION 0x5800
20230  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_BASE 0x46CC3F0ull
20231  #define DCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_MAX_OFFSET 0x5800
20232  #define DCORE3_MME_CTRL_HI_SHADOW_1_TENSOR_COUT_SECTION 0x6C00
20233  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_BASE 0x46CC45Cull
20234  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_MAX_OFFSET 0x1400
20235  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN0_MASTER_SECTION 0x1400
20236  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_BASE 0x46CC470ull
20237  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
20238  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN0_SLAVE_SECTION 0x1400
20239  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_BASE 0x46CC484ull
20240  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_MAX_OFFSET 0x1400
20241  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN1_MASTER_SECTION 0x1400
20242  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_BASE 0x46CC498ull
20243  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
20244  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN1_SLAVE_SECTION 0x1400
20245  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_BASE 0x46CC4ACull
20246  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_MAX_OFFSET 0x1400
20247  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN2_MASTER_SECTION 0x1400
20248  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_BASE 0x46CC4C0ull
20249  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
20250  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN2_SLAVE_SECTION 0x1400
20251  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_BASE 0x46CC4D4ull
20252  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_MAX_OFFSET 0x1400
20253  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN3_MASTER_SECTION 0x1400
20254  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_BASE 0x46CC4E8ull
20255  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
20256  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN3_SLAVE_SECTION 0x1400
20257  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_BASE 0x46CC4FCull
20258  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_MAX_OFFSET 0x1400
20259  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN4_MASTER_SECTION 0x1400
20260  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_BASE 0x46CC510ull
20261  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
20262  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_IN4_SLAVE_SECTION 0x1C00
20263  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_BASE 0x46CC52Cull
20264  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
20265  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT0_MASTER_SECTION 0x1400
20266  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_BASE 0x46CC540ull
20267  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
20268  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT0_SLAVE_SECTION 0x1400
20269  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_BASE 0x46CC554ull
20270  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
20271  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT1_MASTER_SECTION 0x1400
20272  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_BASE 0x46CC568ull
20273  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
20274  #define DCORE3_MME_CTRL_HI_SHADOW_1_AGU_COUT1_SLAVE_SECTION 0x1800
20275  #define mmDCORE3_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_BASE 0x46CC580ull
20276  #define DCORE3_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_MAX_OFFSET 0x6000
20277  #define DCORE3_MME_CTRL_HI_SHADOW_1_NON_TENSOR_END_SECTION 0x8800
20278  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_BASE_ADDR_BASE 0x46CC608ull
20279  #define DCORE3_MME_CTRL_HI_SHADOW_2_BASE_ADDR_MAX_OFFSET 0x2000
20280  #define DCORE3_MME_CTRL_HI_SHADOW_2_BASE_ADDR_SECTION 0x2000
20281  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_BASE 0x46CC628ull
20282  #define DCORE3_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_MAX_OFFSET 0x1800
20283  #define DCORE3_MME_CTRL_HI_SHADOW_2_NON_TENSOR_START_SECTION 0x1800
20284  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_A_BASE 0x46CC640ull
20285  #define DCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_A_MAX_OFFSET 0x5800
20286  #define DCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_A_SECTION 0x5800
20287  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_B_BASE 0x46CC698ull
20288  #define DCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_B_MAX_OFFSET 0x5800
20289  #define DCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_B_SECTION 0x5800
20290  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_BASE 0x46CC6F0ull
20291  #define DCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_MAX_OFFSET 0x5800
20292  #define DCORE3_MME_CTRL_HI_SHADOW_2_TENSOR_COUT_SECTION 0x6C00
20293  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_BASE 0x46CC75Cull
20294  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_MAX_OFFSET 0x1400
20295  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN0_MASTER_SECTION 0x1400
20296  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_BASE 0x46CC770ull
20297  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
20298  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN0_SLAVE_SECTION 0x1400
20299  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_BASE 0x46CC784ull
20300  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_MAX_OFFSET 0x1400
20301  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN1_MASTER_SECTION 0x1400
20302  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_BASE 0x46CC798ull
20303  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
20304  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN1_SLAVE_SECTION 0x1400
20305  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_BASE 0x46CC7ACull
20306  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_MAX_OFFSET 0x1400
20307  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN2_MASTER_SECTION 0x1400
20308  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_BASE 0x46CC7C0ull
20309  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
20310  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN2_SLAVE_SECTION 0x1400
20311  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_BASE 0x46CC7D4ull
20312  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_MAX_OFFSET 0x1400
20313  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN3_MASTER_SECTION 0x1400
20314  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_BASE 0x46CC7E8ull
20315  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
20316  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN3_SLAVE_SECTION 0x1400
20317  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_BASE 0x46CC7FCull
20318  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_MAX_OFFSET 0x1400
20319  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN4_MASTER_SECTION 0x1400
20320  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_BASE 0x46CC810ull
20321  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
20322  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_IN4_SLAVE_SECTION 0x1C00
20323  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_BASE 0x46CC82Cull
20324  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
20325  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT0_MASTER_SECTION 0x1400
20326  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_BASE 0x46CC840ull
20327  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
20328  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT0_SLAVE_SECTION 0x1400
20329  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_BASE 0x46CC854ull
20330  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
20331  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT1_MASTER_SECTION 0x1400
20332  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_BASE 0x46CC868ull
20333  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
20334  #define DCORE3_MME_CTRL_HI_SHADOW_2_AGU_COUT1_SLAVE_SECTION 0x1800
20335  #define mmDCORE3_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_BASE 0x46CC880ull
20336  #define DCORE3_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_MAX_OFFSET 0x6000
20337  #define DCORE3_MME_CTRL_HI_SHADOW_2_NON_TENSOR_END_SECTION 0x8800
20338  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_BASE_ADDR_BASE 0x46CC908ull
20339  #define DCORE3_MME_CTRL_HI_SHADOW_3_BASE_ADDR_MAX_OFFSET 0x2000
20340  #define DCORE3_MME_CTRL_HI_SHADOW_3_BASE_ADDR_SECTION 0x2000
20341  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_BASE 0x46CC928ull
20342  #define DCORE3_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_MAX_OFFSET 0x1800
20343  #define DCORE3_MME_CTRL_HI_SHADOW_3_NON_TENSOR_START_SECTION 0x1800
20344  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_A_BASE 0x46CC940ull
20345  #define DCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_A_MAX_OFFSET 0x5800
20346  #define DCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_A_SECTION 0x5800
20347  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_B_BASE 0x46CC998ull
20348  #define DCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_B_MAX_OFFSET 0x5800
20349  #define DCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_B_SECTION 0x5800
20350  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_BASE 0x46CC9F0ull
20351  #define DCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_MAX_OFFSET 0x5800
20352  #define DCORE3_MME_CTRL_HI_SHADOW_3_TENSOR_COUT_SECTION 0x6C00
20353  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_BASE 0x46CCA5Cull
20354  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_MAX_OFFSET 0x1400
20355  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN0_MASTER_SECTION 0x1400
20356  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_BASE 0x46CCA70ull
20357  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_MAX_OFFSET 0x1400
20358  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN0_SLAVE_SECTION 0x1400
20359  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_BASE 0x46CCA84ull
20360  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_MAX_OFFSET 0x1400
20361  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN1_MASTER_SECTION 0x1400
20362  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_BASE 0x46CCA98ull
20363  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_MAX_OFFSET 0x1400
20364  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN1_SLAVE_SECTION 0x1400
20365  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_BASE 0x46CCAACull
20366  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_MAX_OFFSET 0x1400
20367  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN2_MASTER_SECTION 0x1400
20368  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_BASE 0x46CCAC0ull
20369  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_MAX_OFFSET 0x1400
20370  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN2_SLAVE_SECTION 0x1400
20371  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_BASE 0x46CCAD4ull
20372  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_MAX_OFFSET 0x1400
20373  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN3_MASTER_SECTION 0x1400
20374  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_BASE 0x46CCAE8ull
20375  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_MAX_OFFSET 0x1400
20376  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN3_SLAVE_SECTION 0x1400
20377  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_BASE 0x46CCAFCull
20378  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_MAX_OFFSET 0x1400
20379  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN4_MASTER_SECTION 0x1400
20380  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_BASE 0x46CCB10ull
20381  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_MAX_OFFSET 0x1400
20382  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_IN4_SLAVE_SECTION 0x1C00
20383  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_BASE 0x46CCB2Cull
20384  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_MAX_OFFSET 0x1400
20385  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT0_MASTER_SECTION 0x1400
20386  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_BASE 0x46CCB40ull
20387  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_MAX_OFFSET 0x1400
20388  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT0_SLAVE_SECTION 0x1400
20389  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_BASE 0x46CCB54ull
20390  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_MAX_OFFSET 0x1400
20391  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT1_MASTER_SECTION 0x1400
20392  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_BASE 0x46CCB68ull
20393  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_MAX_OFFSET 0x1400
20394  #define DCORE3_MME_CTRL_HI_SHADOW_3_AGU_COUT1_SLAVE_SECTION 0x1800
20395  #define mmDCORE3_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_BASE 0x46CCB80ull
20396  #define DCORE3_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_MAX_OFFSET 0x6000
20397  #define DCORE3_MME_CTRL_HI_SHADOW_3_NON_TENSOR_END_SECTION 0x3000
20398  #define mmDCORE3_MME_CTRL_HI_SPECIAL_BASE 0x46CCE80ull
20399  #define DCORE3_MME_CTRL_HI_SPECIAL_MAX_OFFSET 0x1800
20400  #define DCORE3_MME_CTRL_HI_SPECIAL_SECTION 0x1800
20401  #define mmDCORE3_MME_EU_BIST_BASE 0x46CD000ull
20402  #define DCORE3_MME_EU_BIST_MAX_OFFSET 0x1000
20403  #define DCORE3_MME_EU_BIST_SECTION 0xE800
20404  #define mmDCORE3_MME_EU_BIST_SPECIAL_BASE 0x46CDE80ull
20405  #define DCORE3_MME_EU_BIST_SPECIAL_MAX_OFFSET 0x1800
20406  #define DCORE3_MME_EU_BIST_SPECIAL_SECTION 0x1800
20407  #define mmDCORE3_MME_CTRL_MSTR_IF_RR_SHRD_HBW_BASE 0x46CE000ull
20408  #define DCORE3_MME_CTRL_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20409  #define DCORE3_MME_CTRL_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20410  #define mmDCORE3_MME_CTRL_MSTR_IF_RR_PRVT_HBW_BASE 0x46CE200ull
20411  #define DCORE3_MME_CTRL_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20412  #define DCORE3_MME_CTRL_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20413  #define mmDCORE3_MME_CTRL_MSTR_IF_RR_SHRD_LBW_BASE 0x46CE400ull
20414  #define DCORE3_MME_CTRL_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20415  #define DCORE3_MME_CTRL_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20416  #define mmDCORE3_MME_CTRL_MSTR_IF_RR_PRVT_LBW_BASE 0x46CE600ull
20417  #define DCORE3_MME_CTRL_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20418  #define DCORE3_MME_CTRL_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20419  #define mmDCORE3_MME_CTRL_MSTR_IF_E2E_CRDT_BASE 0x46CE800ull
20420  #define DCORE3_MME_CTRL_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20421  #define DCORE3_MME_CTRL_MSTR_IF_E2E_CRDT_SECTION 0x2800
20422  #define mmDCORE3_MME_CTRL_MSTR_IF_AXUSER_BASE 0x46CEA80ull
20423  #define DCORE3_MME_CTRL_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20424  #define DCORE3_MME_CTRL_MSTR_IF_AXUSER_SECTION 0x8000
20425  #define mmDCORE3_MME_CTRL_MSTR_IF_DBG_HBW_BASE 0x46CEB00ull
20426  #define DCORE3_MME_CTRL_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20427  #define DCORE3_MME_CTRL_MSTR_IF_DBG_HBW_SECTION 0x8000
20428  #define mmDCORE3_MME_CTRL_MSTR_IF_DBG_LBW_BASE 0x46CEB80ull
20429  #define DCORE3_MME_CTRL_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20430  #define DCORE3_MME_CTRL_MSTR_IF_DBG_LBW_SECTION 0x8000
20431  #define mmDCORE3_MME_CTRL_MSTR_IF_CORE_HBW_BASE 0x46CEC00ull
20432  #define DCORE3_MME_CTRL_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20433  #define DCORE3_MME_CTRL_MSTR_IF_CORE_HBW_SECTION 0x1800
20434  #define mmDCORE3_MME_CTRL_MSTR_IF_CORE_LBW_BASE 0x46CED80ull
20435  #define DCORE3_MME_CTRL_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20436  #define DCORE3_MME_CTRL_MSTR_IF_CORE_LBW_SECTION 0x1000
20437  #define mmDCORE3_MME_CTRL_MSTR_IF_SPECIAL_BASE 0x46CEE80ull
20438  #define DCORE3_MME_CTRL_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20439  #define DCORE3_MME_CTRL_MSTR_IF_SPECIAL_SECTION 0x1800
20440  #define mmDCORE3_MME_QM_ARC_ACP_ENG_BASE 0x46CF000ull
20441  #define DCORE3_MME_QM_ARC_ACP_ENG_MAX_OFFSET 0x1000
20442  #define DCORE3_MME_QM_ARC_ACP_ENG_SECTION 0xE800
20443  #define mmDCORE3_MME_QM_ARC_ACP_ENG_SPECIAL_BASE 0x46CFE80ull
20444  #define DCORE3_MME_QM_ARC_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
20445  #define DCORE3_MME_QM_ARC_ACP_ENG_SPECIAL_SECTION 0x1800
20446  #define mmDCORE3_MME_SBTE0_BASE 0x46D0000ull
20447  #define DCORE3_MME_SBTE0_MAX_OFFSET 0x1000
20448  #define DCORE3_MME_SBTE0_SECTION 0xE800
20449  #define mmDCORE3_MME_SBTE0_SPECIAL_BASE 0x46D0E80ull
20450  #define DCORE3_MME_SBTE0_SPECIAL_MAX_OFFSET 0x1800
20451  #define DCORE3_MME_SBTE0_SPECIAL_SECTION 0x1800
20452  #define mmDCORE3_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_BASE 0x46D1000ull
20453  #define DCORE3_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20454  #define DCORE3_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20455  #define mmDCORE3_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_BASE 0x46D1200ull
20456  #define DCORE3_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20457  #define DCORE3_MME_SBTE0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20458  #define mmDCORE3_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_BASE 0x46D1400ull
20459  #define DCORE3_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20460  #define DCORE3_MME_SBTE0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20461  #define mmDCORE3_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_BASE 0x46D1600ull
20462  #define DCORE3_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20463  #define DCORE3_MME_SBTE0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20464  #define mmDCORE3_MME_SBTE0_MSTR_IF_E2E_CRDT_BASE 0x46D1800ull
20465  #define DCORE3_MME_SBTE0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20466  #define DCORE3_MME_SBTE0_MSTR_IF_E2E_CRDT_SECTION 0x2800
20467  #define mmDCORE3_MME_SBTE0_MSTR_IF_AXUSER_BASE 0x46D1A80ull
20468  #define DCORE3_MME_SBTE0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20469  #define DCORE3_MME_SBTE0_MSTR_IF_AXUSER_SECTION 0x8000
20470  #define mmDCORE3_MME_SBTE0_MSTR_IF_DBG_HBW_BASE 0x46D1B00ull
20471  #define DCORE3_MME_SBTE0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20472  #define DCORE3_MME_SBTE0_MSTR_IF_DBG_HBW_SECTION 0x8000
20473  #define mmDCORE3_MME_SBTE0_MSTR_IF_DBG_LBW_BASE 0x46D1B80ull
20474  #define DCORE3_MME_SBTE0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20475  #define DCORE3_MME_SBTE0_MSTR_IF_DBG_LBW_SECTION 0x8000
20476  #define mmDCORE3_MME_SBTE0_MSTR_IF_CORE_HBW_BASE 0x46D1C00ull
20477  #define DCORE3_MME_SBTE0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20478  #define DCORE3_MME_SBTE0_MSTR_IF_CORE_HBW_SECTION 0x1800
20479  #define mmDCORE3_MME_SBTE0_MSTR_IF_CORE_LBW_BASE 0x46D1D80ull
20480  #define DCORE3_MME_SBTE0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20481  #define DCORE3_MME_SBTE0_MSTR_IF_CORE_LBW_SECTION 0x1000
20482  #define mmDCORE3_MME_SBTE0_MSTR_IF_SPECIAL_BASE 0x46D1E80ull
20483  #define DCORE3_MME_SBTE0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20484  #define DCORE3_MME_SBTE0_MSTR_IF_SPECIAL_SECTION 0x6180
20485  #define mmDCORE3_MME_SBTE1_BASE 0x46D8000ull
20486  #define DCORE3_MME_SBTE1_MAX_OFFSET 0x1000
20487  #define DCORE3_MME_SBTE1_SECTION 0xE800
20488  #define mmDCORE3_MME_SBTE1_SPECIAL_BASE 0x46D8E80ull
20489  #define DCORE3_MME_SBTE1_SPECIAL_MAX_OFFSET 0x1800
20490  #define DCORE3_MME_SBTE1_SPECIAL_SECTION 0x1800
20491  #define mmDCORE3_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_BASE 0x46D9000ull
20492  #define DCORE3_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20493  #define DCORE3_MME_SBTE1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20494  #define mmDCORE3_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_BASE 0x46D9200ull
20495  #define DCORE3_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20496  #define DCORE3_MME_SBTE1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20497  #define mmDCORE3_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_BASE 0x46D9400ull
20498  #define DCORE3_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20499  #define DCORE3_MME_SBTE1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20500  #define mmDCORE3_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_BASE 0x46D9600ull
20501  #define DCORE3_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20502  #define DCORE3_MME_SBTE1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20503  #define mmDCORE3_MME_SBTE1_MSTR_IF_E2E_CRDT_BASE 0x46D9800ull
20504  #define DCORE3_MME_SBTE1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20505  #define DCORE3_MME_SBTE1_MSTR_IF_E2E_CRDT_SECTION 0x2800
20506  #define mmDCORE3_MME_SBTE1_MSTR_IF_AXUSER_BASE 0x46D9A80ull
20507  #define DCORE3_MME_SBTE1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20508  #define DCORE3_MME_SBTE1_MSTR_IF_AXUSER_SECTION 0x8000
20509  #define mmDCORE3_MME_SBTE1_MSTR_IF_DBG_HBW_BASE 0x46D9B00ull
20510  #define DCORE3_MME_SBTE1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20511  #define DCORE3_MME_SBTE1_MSTR_IF_DBG_HBW_SECTION 0x8000
20512  #define mmDCORE3_MME_SBTE1_MSTR_IF_DBG_LBW_BASE 0x46D9B80ull
20513  #define DCORE3_MME_SBTE1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20514  #define DCORE3_MME_SBTE1_MSTR_IF_DBG_LBW_SECTION 0x8000
20515  #define mmDCORE3_MME_SBTE1_MSTR_IF_CORE_HBW_BASE 0x46D9C00ull
20516  #define DCORE3_MME_SBTE1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20517  #define DCORE3_MME_SBTE1_MSTR_IF_CORE_HBW_SECTION 0x1800
20518  #define mmDCORE3_MME_SBTE1_MSTR_IF_CORE_LBW_BASE 0x46D9D80ull
20519  #define DCORE3_MME_SBTE1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20520  #define DCORE3_MME_SBTE1_MSTR_IF_CORE_LBW_SECTION 0x1000
20521  #define mmDCORE3_MME_SBTE1_MSTR_IF_SPECIAL_BASE 0x46D9E80ull
20522  #define DCORE3_MME_SBTE1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20523  #define DCORE3_MME_SBTE1_MSTR_IF_SPECIAL_SECTION 0x6180
20524  #define mmDCORE3_MME_SBTE2_BASE 0x46E0000ull
20525  #define DCORE3_MME_SBTE2_MAX_OFFSET 0x1000
20526  #define DCORE3_MME_SBTE2_SECTION 0xE800
20527  #define mmDCORE3_MME_SBTE2_SPECIAL_BASE 0x46E0E80ull
20528  #define DCORE3_MME_SBTE2_SPECIAL_MAX_OFFSET 0x1800
20529  #define DCORE3_MME_SBTE2_SPECIAL_SECTION 0x1800
20530  #define mmDCORE3_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_BASE 0x46E1000ull
20531  #define DCORE3_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20532  #define DCORE3_MME_SBTE2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20533  #define mmDCORE3_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_BASE 0x46E1200ull
20534  #define DCORE3_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20535  #define DCORE3_MME_SBTE2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20536  #define mmDCORE3_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_BASE 0x46E1400ull
20537  #define DCORE3_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20538  #define DCORE3_MME_SBTE2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20539  #define mmDCORE3_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_BASE 0x46E1600ull
20540  #define DCORE3_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20541  #define DCORE3_MME_SBTE2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20542  #define mmDCORE3_MME_SBTE2_MSTR_IF_E2E_CRDT_BASE 0x46E1800ull
20543  #define DCORE3_MME_SBTE2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20544  #define DCORE3_MME_SBTE2_MSTR_IF_E2E_CRDT_SECTION 0x2800
20545  #define mmDCORE3_MME_SBTE2_MSTR_IF_AXUSER_BASE 0x46E1A80ull
20546  #define DCORE3_MME_SBTE2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20547  #define DCORE3_MME_SBTE2_MSTR_IF_AXUSER_SECTION 0x8000
20548  #define mmDCORE3_MME_SBTE2_MSTR_IF_DBG_HBW_BASE 0x46E1B00ull
20549  #define DCORE3_MME_SBTE2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20550  #define DCORE3_MME_SBTE2_MSTR_IF_DBG_HBW_SECTION 0x8000
20551  #define mmDCORE3_MME_SBTE2_MSTR_IF_DBG_LBW_BASE 0x46E1B80ull
20552  #define DCORE3_MME_SBTE2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20553  #define DCORE3_MME_SBTE2_MSTR_IF_DBG_LBW_SECTION 0x8000
20554  #define mmDCORE3_MME_SBTE2_MSTR_IF_CORE_HBW_BASE 0x46E1C00ull
20555  #define DCORE3_MME_SBTE2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20556  #define DCORE3_MME_SBTE2_MSTR_IF_CORE_HBW_SECTION 0x1800
20557  #define mmDCORE3_MME_SBTE2_MSTR_IF_CORE_LBW_BASE 0x46E1D80ull
20558  #define DCORE3_MME_SBTE2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20559  #define DCORE3_MME_SBTE2_MSTR_IF_CORE_LBW_SECTION 0x1000
20560  #define mmDCORE3_MME_SBTE2_MSTR_IF_SPECIAL_BASE 0x46E1E80ull
20561  #define DCORE3_MME_SBTE2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20562  #define DCORE3_MME_SBTE2_MSTR_IF_SPECIAL_SECTION 0x6180
20563  #define mmDCORE3_MME_SBTE3_BASE 0x46E8000ull
20564  #define DCORE3_MME_SBTE3_MAX_OFFSET 0x1000
20565  #define DCORE3_MME_SBTE3_SECTION 0xE800
20566  #define mmDCORE3_MME_SBTE3_SPECIAL_BASE 0x46E8E80ull
20567  #define DCORE3_MME_SBTE3_SPECIAL_MAX_OFFSET 0x1800
20568  #define DCORE3_MME_SBTE3_SPECIAL_SECTION 0x1800
20569  #define mmDCORE3_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_BASE 0x46E9000ull
20570  #define DCORE3_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20571  #define DCORE3_MME_SBTE3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20572  #define mmDCORE3_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_BASE 0x46E9200ull
20573  #define DCORE3_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20574  #define DCORE3_MME_SBTE3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20575  #define mmDCORE3_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_BASE 0x46E9400ull
20576  #define DCORE3_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20577  #define DCORE3_MME_SBTE3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20578  #define mmDCORE3_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_BASE 0x46E9600ull
20579  #define DCORE3_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20580  #define DCORE3_MME_SBTE3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20581  #define mmDCORE3_MME_SBTE3_MSTR_IF_E2E_CRDT_BASE 0x46E9800ull
20582  #define DCORE3_MME_SBTE3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20583  #define DCORE3_MME_SBTE3_MSTR_IF_E2E_CRDT_SECTION 0x2800
20584  #define mmDCORE3_MME_SBTE3_MSTR_IF_AXUSER_BASE 0x46E9A80ull
20585  #define DCORE3_MME_SBTE3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20586  #define DCORE3_MME_SBTE3_MSTR_IF_AXUSER_SECTION 0x8000
20587  #define mmDCORE3_MME_SBTE3_MSTR_IF_DBG_HBW_BASE 0x46E9B00ull
20588  #define DCORE3_MME_SBTE3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20589  #define DCORE3_MME_SBTE3_MSTR_IF_DBG_HBW_SECTION 0x8000
20590  #define mmDCORE3_MME_SBTE3_MSTR_IF_DBG_LBW_BASE 0x46E9B80ull
20591  #define DCORE3_MME_SBTE3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20592  #define DCORE3_MME_SBTE3_MSTR_IF_DBG_LBW_SECTION 0x8000
20593  #define mmDCORE3_MME_SBTE3_MSTR_IF_CORE_HBW_BASE 0x46E9C00ull
20594  #define DCORE3_MME_SBTE3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20595  #define DCORE3_MME_SBTE3_MSTR_IF_CORE_HBW_SECTION 0x1800
20596  #define mmDCORE3_MME_SBTE3_MSTR_IF_CORE_LBW_BASE 0x46E9D80ull
20597  #define DCORE3_MME_SBTE3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20598  #define DCORE3_MME_SBTE3_MSTR_IF_CORE_LBW_SECTION 0x1000
20599  #define mmDCORE3_MME_SBTE3_MSTR_IF_SPECIAL_BASE 0x46E9E80ull
20600  #define DCORE3_MME_SBTE3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20601  #define DCORE3_MME_SBTE3_MSTR_IF_SPECIAL_SECTION 0x6180
20602  #define mmDCORE3_MME_SBTE4_BASE 0x46F0000ull
20603  #define DCORE3_MME_SBTE4_MAX_OFFSET 0x1000
20604  #define DCORE3_MME_SBTE4_SECTION 0xE800
20605  #define mmDCORE3_MME_SBTE4_SPECIAL_BASE 0x46F0E80ull
20606  #define DCORE3_MME_SBTE4_SPECIAL_MAX_OFFSET 0x1800
20607  #define DCORE3_MME_SBTE4_SPECIAL_SECTION 0x1800
20608  #define mmDCORE3_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_BASE 0x46F1000ull
20609  #define DCORE3_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20610  #define DCORE3_MME_SBTE4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20611  #define mmDCORE3_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_BASE 0x46F1200ull
20612  #define DCORE3_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20613  #define DCORE3_MME_SBTE4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20614  #define mmDCORE3_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_BASE 0x46F1400ull
20615  #define DCORE3_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20616  #define DCORE3_MME_SBTE4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20617  #define mmDCORE3_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_BASE 0x46F1600ull
20618  #define DCORE3_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20619  #define DCORE3_MME_SBTE4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20620  #define mmDCORE3_MME_SBTE4_MSTR_IF_E2E_CRDT_BASE 0x46F1800ull
20621  #define DCORE3_MME_SBTE4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20622  #define DCORE3_MME_SBTE4_MSTR_IF_E2E_CRDT_SECTION 0x2800
20623  #define mmDCORE3_MME_SBTE4_MSTR_IF_AXUSER_BASE 0x46F1A80ull
20624  #define DCORE3_MME_SBTE4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20625  #define DCORE3_MME_SBTE4_MSTR_IF_AXUSER_SECTION 0x8000
20626  #define mmDCORE3_MME_SBTE4_MSTR_IF_DBG_HBW_BASE 0x46F1B00ull
20627  #define DCORE3_MME_SBTE4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20628  #define DCORE3_MME_SBTE4_MSTR_IF_DBG_HBW_SECTION 0x8000
20629  #define mmDCORE3_MME_SBTE4_MSTR_IF_DBG_LBW_BASE 0x46F1B80ull
20630  #define DCORE3_MME_SBTE4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20631  #define DCORE3_MME_SBTE4_MSTR_IF_DBG_LBW_SECTION 0x8000
20632  #define mmDCORE3_MME_SBTE4_MSTR_IF_CORE_HBW_BASE 0x46F1C00ull
20633  #define DCORE3_MME_SBTE4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20634  #define DCORE3_MME_SBTE4_MSTR_IF_CORE_HBW_SECTION 0x1800
20635  #define mmDCORE3_MME_SBTE4_MSTR_IF_CORE_LBW_BASE 0x46F1D80ull
20636  #define DCORE3_MME_SBTE4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20637  #define DCORE3_MME_SBTE4_MSTR_IF_CORE_LBW_SECTION 0x1000
20638  #define mmDCORE3_MME_SBTE4_MSTR_IF_SPECIAL_BASE 0x46F1E80ull
20639  #define DCORE3_MME_SBTE4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20640  #define DCORE3_MME_SBTE4_MSTR_IF_SPECIAL_SECTION 0x6180
20641  #define mmDCORE3_MME_ACC_BASE 0x46F8000ull
20642  #define DCORE3_MME_ACC_MAX_OFFSET 0x1000
20643  #define DCORE3_MME_ACC_SECTION 0xE800
20644  #define mmDCORE3_MME_ACC_SPECIAL_BASE 0x46F8E80ull
20645  #define DCORE3_MME_ACC_SPECIAL_MAX_OFFSET 0x1800
20646  #define DCORE3_MME_ACC_SPECIAL_SECTION 0x1800
20647  #define mmDCORE3_MME_WB0_MSTR_IF_RR_SHRD_HBW_BASE 0x46F9000ull
20648  #define DCORE3_MME_WB0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20649  #define DCORE3_MME_WB0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20650  #define mmDCORE3_MME_WB0_MSTR_IF_RR_PRVT_HBW_BASE 0x46F9200ull
20651  #define DCORE3_MME_WB0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20652  #define DCORE3_MME_WB0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20653  #define mmDCORE3_MME_WB0_MSTR_IF_RR_SHRD_LBW_BASE 0x46F9400ull
20654  #define DCORE3_MME_WB0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20655  #define DCORE3_MME_WB0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20656  #define mmDCORE3_MME_WB0_MSTR_IF_RR_PRVT_LBW_BASE 0x46F9600ull
20657  #define DCORE3_MME_WB0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20658  #define DCORE3_MME_WB0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20659  #define mmDCORE3_MME_WB0_MSTR_IF_E2E_CRDT_BASE 0x46F9800ull
20660  #define DCORE3_MME_WB0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20661  #define DCORE3_MME_WB0_MSTR_IF_E2E_CRDT_SECTION 0x2800
20662  #define mmDCORE3_MME_WB0_MSTR_IF_AXUSER_BASE 0x46F9A80ull
20663  #define DCORE3_MME_WB0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20664  #define DCORE3_MME_WB0_MSTR_IF_AXUSER_SECTION 0x8000
20665  #define mmDCORE3_MME_WB0_MSTR_IF_DBG_HBW_BASE 0x46F9B00ull
20666  #define DCORE3_MME_WB0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20667  #define DCORE3_MME_WB0_MSTR_IF_DBG_HBW_SECTION 0x8000
20668  #define mmDCORE3_MME_WB0_MSTR_IF_DBG_LBW_BASE 0x46F9B80ull
20669  #define DCORE3_MME_WB0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20670  #define DCORE3_MME_WB0_MSTR_IF_DBG_LBW_SECTION 0x8000
20671  #define mmDCORE3_MME_WB0_MSTR_IF_CORE_HBW_BASE 0x46F9C00ull
20672  #define DCORE3_MME_WB0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20673  #define DCORE3_MME_WB0_MSTR_IF_CORE_HBW_SECTION 0x1800
20674  #define mmDCORE3_MME_WB0_MSTR_IF_CORE_LBW_BASE 0x46F9D80ull
20675  #define DCORE3_MME_WB0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20676  #define DCORE3_MME_WB0_MSTR_IF_CORE_LBW_SECTION 0x1000
20677  #define mmDCORE3_MME_WB0_MSTR_IF_SPECIAL_BASE 0x46F9E80ull
20678  #define DCORE3_MME_WB0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20679  #define DCORE3_MME_WB0_MSTR_IF_SPECIAL_SECTION 0x1800
20680  #define mmDCORE3_MME_WB1_MSTR_IF_RR_SHRD_HBW_BASE 0x46FA000ull
20681  #define DCORE3_MME_WB1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20682  #define DCORE3_MME_WB1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20683  #define mmDCORE3_MME_WB1_MSTR_IF_RR_PRVT_HBW_BASE 0x46FA200ull
20684  #define DCORE3_MME_WB1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20685  #define DCORE3_MME_WB1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20686  #define mmDCORE3_MME_WB1_MSTR_IF_RR_SHRD_LBW_BASE 0x46FA400ull
20687  #define DCORE3_MME_WB1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20688  #define DCORE3_MME_WB1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20689  #define mmDCORE3_MME_WB1_MSTR_IF_RR_PRVT_LBW_BASE 0x46FA600ull
20690  #define DCORE3_MME_WB1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20691  #define DCORE3_MME_WB1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20692  #define mmDCORE3_MME_WB1_MSTR_IF_E2E_CRDT_BASE 0x46FA800ull
20693  #define DCORE3_MME_WB1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20694  #define DCORE3_MME_WB1_MSTR_IF_E2E_CRDT_SECTION 0x2800
20695  #define mmDCORE3_MME_WB1_MSTR_IF_AXUSER_BASE 0x46FAA80ull
20696  #define DCORE3_MME_WB1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20697  #define DCORE3_MME_WB1_MSTR_IF_AXUSER_SECTION 0x8000
20698  #define mmDCORE3_MME_WB1_MSTR_IF_DBG_HBW_BASE 0x46FAB00ull
20699  #define DCORE3_MME_WB1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20700  #define DCORE3_MME_WB1_MSTR_IF_DBG_HBW_SECTION 0x8000
20701  #define mmDCORE3_MME_WB1_MSTR_IF_DBG_LBW_BASE 0x46FAB80ull
20702  #define DCORE3_MME_WB1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20703  #define DCORE3_MME_WB1_MSTR_IF_DBG_LBW_SECTION 0x8000
20704  #define mmDCORE3_MME_WB1_MSTR_IF_CORE_HBW_BASE 0x46FAC00ull
20705  #define DCORE3_MME_WB1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20706  #define DCORE3_MME_WB1_MSTR_IF_CORE_HBW_SECTION 0x1800
20707  #define mmDCORE3_MME_WB1_MSTR_IF_CORE_LBW_BASE 0x46FAD80ull
20708  #define DCORE3_MME_WB1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20709  #define DCORE3_MME_WB1_MSTR_IF_CORE_LBW_SECTION 0x1000
20710  #define mmDCORE3_MME_WB1_MSTR_IF_SPECIAL_BASE 0x46FAE80ull
20711  #define DCORE3_MME_WB1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20712  #define DCORE3_MME_WB1_MSTR_IF_SPECIAL_SECTION 0x5180
20713  #define mmDCORE3_SYNC_MNGR_OBJS_BASE 0x4700000ull
20714  #define DCORE3_SYNC_MNGR_OBJS_MAX_OFFSET 0x15A00
20715  #define DCORE3_SYNC_MNGR_OBJS_SECTION 0x1E000
20716  #define mmDCORE3_SYNC_MNGR_GLBL_BASE 0x471E000ull
20717  #define DCORE3_SYNC_MNGR_GLBL_MAX_OFFSET 0x1000
20718  #define DCORE3_SYNC_MNGR_GLBL_SECTION 0xE800
20719  #define mmDCORE3_SYNC_MNGR_GLBL_SPECIAL_BASE 0x471EE80ull
20720  #define DCORE3_SYNC_MNGR_GLBL_SPECIAL_MAX_OFFSET 0x1800
20721  #define DCORE3_SYNC_MNGR_GLBL_SPECIAL_SECTION 0x1800
20722  #define mmDCORE3_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_BASE 0x471F000ull
20723  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20724  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20725  #define mmDCORE3_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_BASE 0x471F200ull
20726  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20727  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20728  #define mmDCORE3_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_BASE 0x471F400ull
20729  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20730  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20731  #define mmDCORE3_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_BASE 0x471F600ull
20732  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20733  #define DCORE3_SYNC_MNGR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20734  #define mmDCORE3_SYNC_MNGR_MSTR_IF_E2E_CRDT_BASE 0x471F800ull
20735  #define DCORE3_SYNC_MNGR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20736  #define DCORE3_SYNC_MNGR_MSTR_IF_E2E_CRDT_SECTION 0x2800
20737  #define mmDCORE3_SYNC_MNGR_MSTR_IF_AXUSER_BASE 0x471FA80ull
20738  #define DCORE3_SYNC_MNGR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20739  #define DCORE3_SYNC_MNGR_MSTR_IF_AXUSER_SECTION 0x8000
20740  #define mmDCORE3_SYNC_MNGR_MSTR_IF_DBG_HBW_BASE 0x471FB00ull
20741  #define DCORE3_SYNC_MNGR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20742  #define DCORE3_SYNC_MNGR_MSTR_IF_DBG_HBW_SECTION 0x8000
20743  #define mmDCORE3_SYNC_MNGR_MSTR_IF_DBG_LBW_BASE 0x471FB80ull
20744  #define DCORE3_SYNC_MNGR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20745  #define DCORE3_SYNC_MNGR_MSTR_IF_DBG_LBW_SECTION 0x8000
20746  #define mmDCORE3_SYNC_MNGR_MSTR_IF_CORE_HBW_BASE 0x471FC00ull
20747  #define DCORE3_SYNC_MNGR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20748  #define DCORE3_SYNC_MNGR_MSTR_IF_CORE_HBW_SECTION 0x1800
20749  #define mmDCORE3_SYNC_MNGR_MSTR_IF_CORE_LBW_BASE 0x471FD80ull
20750  #define DCORE3_SYNC_MNGR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20751  #define DCORE3_SYNC_MNGR_MSTR_IF_CORE_LBW_SECTION 0x1000
20752  #define mmDCORE3_SYNC_MNGR_MSTR_IF_SPECIAL_BASE 0x471FE80ull
20753  #define DCORE3_SYNC_MNGR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20754  #define DCORE3_SYNC_MNGR_MSTR_IF_SPECIAL_SECTION 0x1800
20755  #define mmDCORE3_HIF0_BASE 0x4720000ull
20756  #define DCORE3_HIF0_MAX_OFFSET 0x1000
20757  #define DCORE3_HIF0_SECTION 0xE800
20758  #define mmDCORE3_HIF0_SPECIAL_BASE 0x4720E80ull
20759  #define DCORE3_HIF0_SPECIAL_MAX_OFFSET 0x1800
20760  #define DCORE3_HIF0_SPECIAL_SECTION 0x3180
20761  #define mmDCORE3_HIF1_BASE 0x4724000ull
20762  #define DCORE3_HIF1_MAX_OFFSET 0x1000
20763  #define DCORE3_HIF1_SECTION 0xE800
20764  #define mmDCORE3_HIF1_SPECIAL_BASE 0x4724E80ull
20765  #define DCORE3_HIF1_SPECIAL_MAX_OFFSET 0x1800
20766  #define DCORE3_HIF1_SPECIAL_SECTION 0x3180
20767  #define mmDCORE3_HIF2_BASE 0x4728000ull
20768  #define DCORE3_HIF2_MAX_OFFSET 0x1000
20769  #define DCORE3_HIF2_SECTION 0xE800
20770  #define mmDCORE3_HIF2_SPECIAL_BASE 0x4728E80ull
20771  #define DCORE3_HIF2_SPECIAL_MAX_OFFSET 0x1800
20772  #define DCORE3_HIF2_SPECIAL_SECTION 0x3180
20773  #define mmDCORE3_HIF3_BASE 0x472C000ull
20774  #define DCORE3_HIF3_MAX_OFFSET 0x1000
20775  #define DCORE3_HIF3_SECTION 0xE800
20776  #define mmDCORE3_HIF3_SPECIAL_BASE 0x472CE80ull
20777  #define DCORE3_HIF3_SPECIAL_MAX_OFFSET 0x1800
20778  #define DCORE3_HIF3_SPECIAL_SECTION 0x13180
20779  #define mmDCORE3_RTR0_CTRL_BASE 0x4740000ull
20780  #define DCORE3_RTR0_CTRL_MAX_OFFSET 0x1000
20781  #define DCORE3_RTR0_CTRL_SECTION 0xE800
20782  #define mmDCORE3_RTR0_CTRL_SPECIAL_BASE 0x4740E80ull
20783  #define DCORE3_RTR0_CTRL_SPECIAL_MAX_OFFSET 0x1800
20784  #define DCORE3_RTR0_CTRL_SPECIAL_SECTION 0x1800
20785  #define mmDCORE3_RTR0_H3_BASE 0x4741000ull
20786  #define DCORE3_RTR0_H3_MAX_OFFSET 0x1000
20787  #define DCORE3_RTR0_H3_SECTION 0xE800
20788  #define mmDCORE3_RTR0_H3_SPECIAL_BASE 0x4741E80ull
20789  #define DCORE3_RTR0_H3_SPECIAL_MAX_OFFSET 0x1800
20790  #define DCORE3_RTR0_H3_SPECIAL_SECTION 0x1800
20791  #define mmDCORE3_RTR0_MSTR_IF_RR_SHRD_HBW_BASE 0x4742000ull
20792  #define DCORE3_RTR0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20793  #define DCORE3_RTR0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20794  #define mmDCORE3_RTR0_MSTR_IF_RR_PRVT_HBW_BASE 0x4742200ull
20795  #define DCORE3_RTR0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20796  #define DCORE3_RTR0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20797  #define mmDCORE3_RTR0_MSTR_IF_RR_SHRD_LBW_BASE 0x4742400ull
20798  #define DCORE3_RTR0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20799  #define DCORE3_RTR0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20800  #define mmDCORE3_RTR0_MSTR_IF_RR_PRVT_LBW_BASE 0x4742600ull
20801  #define DCORE3_RTR0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20802  #define DCORE3_RTR0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20803  #define mmDCORE3_RTR0_MSTR_IF_E2E_CRDT_BASE 0x4742800ull
20804  #define DCORE3_RTR0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20805  #define DCORE3_RTR0_MSTR_IF_E2E_CRDT_SECTION 0x2800
20806  #define mmDCORE3_RTR0_MSTR_IF_AXUSER_BASE 0x4742A80ull
20807  #define DCORE3_RTR0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20808  #define DCORE3_RTR0_MSTR_IF_AXUSER_SECTION 0x8000
20809  #define mmDCORE3_RTR0_MSTR_IF_DBG_HBW_BASE 0x4742B00ull
20810  #define DCORE3_RTR0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20811  #define DCORE3_RTR0_MSTR_IF_DBG_HBW_SECTION 0x8000
20812  #define mmDCORE3_RTR0_MSTR_IF_DBG_LBW_BASE 0x4742B80ull
20813  #define DCORE3_RTR0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20814  #define DCORE3_RTR0_MSTR_IF_DBG_LBW_SECTION 0x8000
20815  #define mmDCORE3_RTR0_MSTR_IF_CORE_HBW_BASE 0x4742C00ull
20816  #define DCORE3_RTR0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20817  #define DCORE3_RTR0_MSTR_IF_CORE_HBW_SECTION 0x1800
20818  #define mmDCORE3_RTR0_MSTR_IF_CORE_LBW_BASE 0x4742D80ull
20819  #define DCORE3_RTR0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20820  #define DCORE3_RTR0_MSTR_IF_CORE_LBW_SECTION 0x1000
20821  #define mmDCORE3_RTR0_MSTR_IF_SPECIAL_BASE 0x4742E80ull
20822  #define DCORE3_RTR0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20823  #define DCORE3_RTR0_MSTR_IF_SPECIAL_SECTION 0x1800
20824  #define mmDCORE3_RTR0_ADD_DEC_HBW_BASE 0x4743000ull
20825  #define DCORE3_RTR0_ADD_DEC_HBW_MAX_OFFSET 0x4000
20826  #define DCORE3_RTR0_ADD_DEC_HBW_SECTION 0x4000
20827  #define mmDCORE3_RTR0_ADD_DEC_LBW_BASE 0x4743400ull
20828  #define DCORE3_RTR0_ADD_DEC_LBW_MAX_OFFSET 0xA600
20829  #define DCORE3_RTR0_ADD_DEC_LBW_SECTION 0xA800
20830  #define mmDCORE3_RTR0_ADD_DEC_SPECIAL_BASE 0x4743E80ull
20831  #define DCORE3_RTR0_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
20832  #define DCORE3_RTR0_ADD_DEC_SPECIAL_SECTION 0x1800
20833  #define mmDCORE3_RTR0_BASE 0x4744000ull
20834  #define DCORE3_RTR0_MAX_OFFSET 0x1000
20835  #define DCORE3_RTR0_SECTION 0x3000
20836  #define mmDCORE3_RTR0_HBW_RD_RQ_LL_STAT_BASE 0x4744300ull
20837  #define DCORE3_RTR0_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
20838  #define DCORE3_RTR0_HBW_RD_RQ_LL_STAT_SECTION 0x4000
20839  #define mmDCORE3_RTR0_HBW_RD_RS_LL_STAT_BASE 0x4744340ull
20840  #define DCORE3_RTR0_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
20841  #define DCORE3_RTR0_HBW_RD_RS_LL_STAT_SECTION 0x4000
20842  #define mmDCORE3_RTR0_HBW_WR_RQ_LL_STAT_BASE 0x4744380ull
20843  #define DCORE3_RTR0_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
20844  #define DCORE3_RTR0_HBW_WR_RQ_LL_STAT_SECTION 0x4000
20845  #define mmDCORE3_RTR0_HBW_WR_RS_LL_STAT_BASE 0x47443C0ull
20846  #define DCORE3_RTR0_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
20847  #define DCORE3_RTR0_HBW_WR_RS_LL_STAT_SECTION 0x4000
20848  #define mmDCORE3_RTR0_LBW_RD_RQ_LL_STAT_BASE 0x4744400ull
20849  #define DCORE3_RTR0_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
20850  #define DCORE3_RTR0_LBW_RD_RQ_LL_STAT_SECTION 0x4000
20851  #define mmDCORE3_RTR0_LBW_RD_RS_LL_STAT_BASE 0x4744440ull
20852  #define DCORE3_RTR0_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
20853  #define DCORE3_RTR0_LBW_RD_RS_LL_STAT_SECTION 0x4000
20854  #define mmDCORE3_RTR0_LBW_WR_RQ_LL_STAT_BASE 0x4744480ull
20855  #define DCORE3_RTR0_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
20856  #define DCORE3_RTR0_LBW_WR_RQ_LL_STAT_SECTION 0x4000
20857  #define mmDCORE3_RTR0_LBW_WR_RS_LL_STAT_BASE 0x47444C0ull
20858  #define DCORE3_RTR0_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
20859  #define DCORE3_RTR0_LBW_WR_RS_LL_STAT_SECTION 0x4000
20860  #define mmDCORE3_RTR0_HBW_MFIFO_BASE 0x4744500ull
20861  #define DCORE3_RTR0_HBW_MFIFO_MAX_OFFSET 0x3000
20862  #define DCORE3_RTR0_HBW_MFIFO_SECTION 0x4000
20863  #define mmDCORE3_RTR0_E2E_RD_LL_STAT_BASE 0x4744540ull
20864  #define DCORE3_RTR0_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
20865  #define DCORE3_RTR0_E2E_RD_LL_STAT_SECTION 0x4000
20866  #define mmDCORE3_RTR0_E2E_WR_LL_STAT_BASE 0x4744580ull
20867  #define DCORE3_RTR0_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
20868  #define DCORE3_RTR0_E2E_WR_LL_STAT_SECTION 0x8000
20869  #define mmDCORE3_RTR0_RTR_HBW_XACT_STAT_BASE 0x4744600ull
20870  #define DCORE3_RTR0_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
20871  #define DCORE3_RTR0_RTR_HBW_XACT_STAT_SECTION 0x8000
20872  #define mmDCORE3_RTR0_RTR_LBW_XACT_STAT_BASE 0x4744680ull
20873  #define DCORE3_RTR0_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
20874  #define DCORE3_RTR0_RTR_LBW_XACT_STAT_SECTION 0x8000
20875  #define mmDCORE3_RTR0_RTR_E2E_XACT_STAT_BASE 0x4744700ull
20876  #define DCORE3_RTR0_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
20877  #define DCORE3_RTR0_RTR_E2E_XACT_STAT_SECTION 0x7800
20878  #define mmDCORE3_RTR0_SPECIAL_BASE 0x4744E80ull
20879  #define DCORE3_RTR0_SPECIAL_MAX_OFFSET 0x1800
20880  #define DCORE3_RTR0_SPECIAL_SECTION 0x1800
20881  #define mmDCORE3_RTR0_DBG_ADDR_BASE 0x4745000ull
20882  #define DCORE3_RTR0_DBG_ADDR_MAX_OFFSET 0x1000
20883  #define DCORE3_RTR0_DBG_ADDR_SECTION 0xE800
20884  #define mmDCORE3_RTR0_DBG_ADDR_SPECIAL_BASE 0x4745E80ull
20885  #define DCORE3_RTR0_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
20886  #define DCORE3_RTR0_DBG_ADDR_SPECIAL_SECTION 0x2180
20887  #define mmDCORE3_RTR1_CTRL_BASE 0x4748000ull
20888  #define DCORE3_RTR1_CTRL_MAX_OFFSET 0x1000
20889  #define DCORE3_RTR1_CTRL_SECTION 0xE800
20890  #define mmDCORE3_RTR1_CTRL_SPECIAL_BASE 0x4748E80ull
20891  #define DCORE3_RTR1_CTRL_SPECIAL_MAX_OFFSET 0x1800
20892  #define DCORE3_RTR1_CTRL_SPECIAL_SECTION 0x1800
20893  #define mmDCORE3_RTR1_H3_BASE 0x4749000ull
20894  #define DCORE3_RTR1_H3_MAX_OFFSET 0x1000
20895  #define DCORE3_RTR1_H3_SECTION 0xE800
20896  #define mmDCORE3_RTR1_H3_SPECIAL_BASE 0x4749E80ull
20897  #define DCORE3_RTR1_H3_SPECIAL_MAX_OFFSET 0x1800
20898  #define DCORE3_RTR1_H3_SPECIAL_SECTION 0x1800
20899  #define mmDCORE3_RTR1_MSTR_IF_RR_SHRD_HBW_BASE 0x474A000ull
20900  #define DCORE3_RTR1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
20901  #define DCORE3_RTR1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
20902  #define mmDCORE3_RTR1_MSTR_IF_RR_PRVT_HBW_BASE 0x474A200ull
20903  #define DCORE3_RTR1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
20904  #define DCORE3_RTR1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
20905  #define mmDCORE3_RTR1_MSTR_IF_RR_SHRD_LBW_BASE 0x474A400ull
20906  #define DCORE3_RTR1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
20907  #define DCORE3_RTR1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
20908  #define mmDCORE3_RTR1_MSTR_IF_RR_PRVT_LBW_BASE 0x474A600ull
20909  #define DCORE3_RTR1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
20910  #define DCORE3_RTR1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
20911  #define mmDCORE3_RTR1_MSTR_IF_E2E_CRDT_BASE 0x474A800ull
20912  #define DCORE3_RTR1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
20913  #define DCORE3_RTR1_MSTR_IF_E2E_CRDT_SECTION 0x2800
20914  #define mmDCORE3_RTR1_MSTR_IF_AXUSER_BASE 0x474AA80ull
20915  #define DCORE3_RTR1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
20916  #define DCORE3_RTR1_MSTR_IF_AXUSER_SECTION 0x8000
20917  #define mmDCORE3_RTR1_MSTR_IF_DBG_HBW_BASE 0x474AB00ull
20918  #define DCORE3_RTR1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
20919  #define DCORE3_RTR1_MSTR_IF_DBG_HBW_SECTION 0x8000
20920  #define mmDCORE3_RTR1_MSTR_IF_DBG_LBW_BASE 0x474AB80ull
20921  #define DCORE3_RTR1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
20922  #define DCORE3_RTR1_MSTR_IF_DBG_LBW_SECTION 0x8000
20923  #define mmDCORE3_RTR1_MSTR_IF_CORE_HBW_BASE 0x474AC00ull
20924  #define DCORE3_RTR1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
20925  #define DCORE3_RTR1_MSTR_IF_CORE_HBW_SECTION 0x1800
20926  #define mmDCORE3_RTR1_MSTR_IF_CORE_LBW_BASE 0x474AD80ull
20927  #define DCORE3_RTR1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
20928  #define DCORE3_RTR1_MSTR_IF_CORE_LBW_SECTION 0x1000
20929  #define mmDCORE3_RTR1_MSTR_IF_SPECIAL_BASE 0x474AE80ull
20930  #define DCORE3_RTR1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
20931  #define DCORE3_RTR1_MSTR_IF_SPECIAL_SECTION 0x1800
20932  #define mmDCORE3_RTR1_ADD_DEC_HBW_BASE 0x474B000ull
20933  #define DCORE3_RTR1_ADD_DEC_HBW_MAX_OFFSET 0x4000
20934  #define DCORE3_RTR1_ADD_DEC_HBW_SECTION 0x4000
20935  #define mmDCORE3_RTR1_ADD_DEC_LBW_BASE 0x474B400ull
20936  #define DCORE3_RTR1_ADD_DEC_LBW_MAX_OFFSET 0xA600
20937  #define DCORE3_RTR1_ADD_DEC_LBW_SECTION 0xA800
20938  #define mmDCORE3_RTR1_ADD_DEC_SPECIAL_BASE 0x474BE80ull
20939  #define DCORE3_RTR1_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
20940  #define DCORE3_RTR1_ADD_DEC_SPECIAL_SECTION 0x1800
20941  #define mmDCORE3_RTR1_BASE 0x474C000ull
20942  #define DCORE3_RTR1_MAX_OFFSET 0x1000
20943  #define DCORE3_RTR1_SECTION 0x3000
20944  #define mmDCORE3_RTR1_HBW_RD_RQ_LL_STAT_BASE 0x474C300ull
20945  #define DCORE3_RTR1_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
20946  #define DCORE3_RTR1_HBW_RD_RQ_LL_STAT_SECTION 0x4000
20947  #define mmDCORE3_RTR1_HBW_RD_RS_LL_STAT_BASE 0x474C340ull
20948  #define DCORE3_RTR1_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
20949  #define DCORE3_RTR1_HBW_RD_RS_LL_STAT_SECTION 0x4000
20950  #define mmDCORE3_RTR1_HBW_WR_RQ_LL_STAT_BASE 0x474C380ull
20951  #define DCORE3_RTR1_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
20952  #define DCORE3_RTR1_HBW_WR_RQ_LL_STAT_SECTION 0x4000
20953  #define mmDCORE3_RTR1_HBW_WR_RS_LL_STAT_BASE 0x474C3C0ull
20954  #define DCORE3_RTR1_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
20955  #define DCORE3_RTR1_HBW_WR_RS_LL_STAT_SECTION 0x4000
20956  #define mmDCORE3_RTR1_LBW_RD_RQ_LL_STAT_BASE 0x474C400ull
20957  #define DCORE3_RTR1_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
20958  #define DCORE3_RTR1_LBW_RD_RQ_LL_STAT_SECTION 0x4000
20959  #define mmDCORE3_RTR1_LBW_RD_RS_LL_STAT_BASE 0x474C440ull
20960  #define DCORE3_RTR1_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
20961  #define DCORE3_RTR1_LBW_RD_RS_LL_STAT_SECTION 0x4000
20962  #define mmDCORE3_RTR1_LBW_WR_RQ_LL_STAT_BASE 0x474C480ull
20963  #define DCORE3_RTR1_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
20964  #define DCORE3_RTR1_LBW_WR_RQ_LL_STAT_SECTION 0x4000
20965  #define mmDCORE3_RTR1_LBW_WR_RS_LL_STAT_BASE 0x474C4C0ull
20966  #define DCORE3_RTR1_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
20967  #define DCORE3_RTR1_LBW_WR_RS_LL_STAT_SECTION 0x4000
20968  #define mmDCORE3_RTR1_HBW_MFIFO_BASE 0x474C500ull
20969  #define DCORE3_RTR1_HBW_MFIFO_MAX_OFFSET 0x3000
20970  #define DCORE3_RTR1_HBW_MFIFO_SECTION 0x4000
20971  #define mmDCORE3_RTR1_E2E_RD_LL_STAT_BASE 0x474C540ull
20972  #define DCORE3_RTR1_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
20973  #define DCORE3_RTR1_E2E_RD_LL_STAT_SECTION 0x4000
20974  #define mmDCORE3_RTR1_E2E_WR_LL_STAT_BASE 0x474C580ull
20975  #define DCORE3_RTR1_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
20976  #define DCORE3_RTR1_E2E_WR_LL_STAT_SECTION 0x8000
20977  #define mmDCORE3_RTR1_RTR_HBW_XACT_STAT_BASE 0x474C600ull
20978  #define DCORE3_RTR1_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
20979  #define DCORE3_RTR1_RTR_HBW_XACT_STAT_SECTION 0x8000
20980  #define mmDCORE3_RTR1_RTR_LBW_XACT_STAT_BASE 0x474C680ull
20981  #define DCORE3_RTR1_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
20982  #define DCORE3_RTR1_RTR_LBW_XACT_STAT_SECTION 0x8000
20983  #define mmDCORE3_RTR1_RTR_E2E_XACT_STAT_BASE 0x474C700ull
20984  #define DCORE3_RTR1_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
20985  #define DCORE3_RTR1_RTR_E2E_XACT_STAT_SECTION 0x7800
20986  #define mmDCORE3_RTR1_SPECIAL_BASE 0x474CE80ull
20987  #define DCORE3_RTR1_SPECIAL_MAX_OFFSET 0x1800
20988  #define DCORE3_RTR1_SPECIAL_SECTION 0x1800
20989  #define mmDCORE3_RTR1_DBG_ADDR_BASE 0x474D000ull
20990  #define DCORE3_RTR1_DBG_ADDR_MAX_OFFSET 0x1000
20991  #define DCORE3_RTR1_DBG_ADDR_SECTION 0xE800
20992  #define mmDCORE3_RTR1_DBG_ADDR_SPECIAL_BASE 0x474DE80ull
20993  #define DCORE3_RTR1_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
20994  #define DCORE3_RTR1_DBG_ADDR_SPECIAL_SECTION 0x2180
20995  #define mmDCORE3_RTR2_CTRL_BASE 0x4750000ull
20996  #define DCORE3_RTR2_CTRL_MAX_OFFSET 0x1000
20997  #define DCORE3_RTR2_CTRL_SECTION 0xE800
20998  #define mmDCORE3_RTR2_CTRL_SPECIAL_BASE 0x4750E80ull
20999  #define DCORE3_RTR2_CTRL_SPECIAL_MAX_OFFSET 0x1800
21000  #define DCORE3_RTR2_CTRL_SPECIAL_SECTION 0x1800
21001  #define mmDCORE3_RTR2_H3_BASE 0x4751000ull
21002  #define DCORE3_RTR2_H3_MAX_OFFSET 0x1000
21003  #define DCORE3_RTR2_H3_SECTION 0xE800
21004  #define mmDCORE3_RTR2_H3_SPECIAL_BASE 0x4751E80ull
21005  #define DCORE3_RTR2_H3_SPECIAL_MAX_OFFSET 0x1800
21006  #define DCORE3_RTR2_H3_SPECIAL_SECTION 0x1800
21007  #define mmDCORE3_RTR2_MSTR_IF_RR_SHRD_HBW_BASE 0x4752000ull
21008  #define DCORE3_RTR2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
21009  #define DCORE3_RTR2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
21010  #define mmDCORE3_RTR2_MSTR_IF_RR_PRVT_HBW_BASE 0x4752200ull
21011  #define DCORE3_RTR2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
21012  #define DCORE3_RTR2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
21013  #define mmDCORE3_RTR2_MSTR_IF_RR_SHRD_LBW_BASE 0x4752400ull
21014  #define DCORE3_RTR2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
21015  #define DCORE3_RTR2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
21016  #define mmDCORE3_RTR2_MSTR_IF_RR_PRVT_LBW_BASE 0x4752600ull
21017  #define DCORE3_RTR2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
21018  #define DCORE3_RTR2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
21019  #define mmDCORE3_RTR2_MSTR_IF_E2E_CRDT_BASE 0x4752800ull
21020  #define DCORE3_RTR2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
21021  #define DCORE3_RTR2_MSTR_IF_E2E_CRDT_SECTION 0x2800
21022  #define mmDCORE3_RTR2_MSTR_IF_AXUSER_BASE 0x4752A80ull
21023  #define DCORE3_RTR2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
21024  #define DCORE3_RTR2_MSTR_IF_AXUSER_SECTION 0x8000
21025  #define mmDCORE3_RTR2_MSTR_IF_DBG_HBW_BASE 0x4752B00ull
21026  #define DCORE3_RTR2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
21027  #define DCORE3_RTR2_MSTR_IF_DBG_HBW_SECTION 0x8000
21028  #define mmDCORE3_RTR2_MSTR_IF_DBG_LBW_BASE 0x4752B80ull
21029  #define DCORE3_RTR2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
21030  #define DCORE3_RTR2_MSTR_IF_DBG_LBW_SECTION 0x8000
21031  #define mmDCORE3_RTR2_MSTR_IF_CORE_HBW_BASE 0x4752C00ull
21032  #define DCORE3_RTR2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
21033  #define DCORE3_RTR2_MSTR_IF_CORE_HBW_SECTION 0x1800
21034  #define mmDCORE3_RTR2_MSTR_IF_CORE_LBW_BASE 0x4752D80ull
21035  #define DCORE3_RTR2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
21036  #define DCORE3_RTR2_MSTR_IF_CORE_LBW_SECTION 0x1000
21037  #define mmDCORE3_RTR2_MSTR_IF_SPECIAL_BASE 0x4752E80ull
21038  #define DCORE3_RTR2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
21039  #define DCORE3_RTR2_MSTR_IF_SPECIAL_SECTION 0x1800
21040  #define mmDCORE3_RTR2_ADD_DEC_HBW_BASE 0x4753000ull
21041  #define DCORE3_RTR2_ADD_DEC_HBW_MAX_OFFSET 0x4000
21042  #define DCORE3_RTR2_ADD_DEC_HBW_SECTION 0x4000
21043  #define mmDCORE3_RTR2_ADD_DEC_LBW_BASE 0x4753400ull
21044  #define DCORE3_RTR2_ADD_DEC_LBW_MAX_OFFSET 0xA600
21045  #define DCORE3_RTR2_ADD_DEC_LBW_SECTION 0xA800
21046  #define mmDCORE3_RTR2_ADD_DEC_SPECIAL_BASE 0x4753E80ull
21047  #define DCORE3_RTR2_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
21048  #define DCORE3_RTR2_ADD_DEC_SPECIAL_SECTION 0x1800
21049  #define mmDCORE3_RTR2_BASE 0x4754000ull
21050  #define DCORE3_RTR2_MAX_OFFSET 0x1000
21051  #define DCORE3_RTR2_SECTION 0x3000
21052  #define mmDCORE3_RTR2_HBW_RD_RQ_LL_STAT_BASE 0x4754300ull
21053  #define DCORE3_RTR2_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21054  #define DCORE3_RTR2_HBW_RD_RQ_LL_STAT_SECTION 0x4000
21055  #define mmDCORE3_RTR2_HBW_RD_RS_LL_STAT_BASE 0x4754340ull
21056  #define DCORE3_RTR2_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21057  #define DCORE3_RTR2_HBW_RD_RS_LL_STAT_SECTION 0x4000
21058  #define mmDCORE3_RTR2_HBW_WR_RQ_LL_STAT_BASE 0x4754380ull
21059  #define DCORE3_RTR2_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21060  #define DCORE3_RTR2_HBW_WR_RQ_LL_STAT_SECTION 0x4000
21061  #define mmDCORE3_RTR2_HBW_WR_RS_LL_STAT_BASE 0x47543C0ull
21062  #define DCORE3_RTR2_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21063  #define DCORE3_RTR2_HBW_WR_RS_LL_STAT_SECTION 0x4000
21064  #define mmDCORE3_RTR2_LBW_RD_RQ_LL_STAT_BASE 0x4754400ull
21065  #define DCORE3_RTR2_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21066  #define DCORE3_RTR2_LBW_RD_RQ_LL_STAT_SECTION 0x4000
21067  #define mmDCORE3_RTR2_LBW_RD_RS_LL_STAT_BASE 0x4754440ull
21068  #define DCORE3_RTR2_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21069  #define DCORE3_RTR2_LBW_RD_RS_LL_STAT_SECTION 0x4000
21070  #define mmDCORE3_RTR2_LBW_WR_RQ_LL_STAT_BASE 0x4754480ull
21071  #define DCORE3_RTR2_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21072  #define DCORE3_RTR2_LBW_WR_RQ_LL_STAT_SECTION 0x4000
21073  #define mmDCORE3_RTR2_LBW_WR_RS_LL_STAT_BASE 0x47544C0ull
21074  #define DCORE3_RTR2_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21075  #define DCORE3_RTR2_LBW_WR_RS_LL_STAT_SECTION 0x4000
21076  #define mmDCORE3_RTR2_HBW_MFIFO_BASE 0x4754500ull
21077  #define DCORE3_RTR2_HBW_MFIFO_MAX_OFFSET 0x3000
21078  #define DCORE3_RTR2_HBW_MFIFO_SECTION 0x4000
21079  #define mmDCORE3_RTR2_E2E_RD_LL_STAT_BASE 0x4754540ull
21080  #define DCORE3_RTR2_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
21081  #define DCORE3_RTR2_E2E_RD_LL_STAT_SECTION 0x4000
21082  #define mmDCORE3_RTR2_E2E_WR_LL_STAT_BASE 0x4754580ull
21083  #define DCORE3_RTR2_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
21084  #define DCORE3_RTR2_E2E_WR_LL_STAT_SECTION 0x8000
21085  #define mmDCORE3_RTR2_RTR_HBW_XACT_STAT_BASE 0x4754600ull
21086  #define DCORE3_RTR2_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
21087  #define DCORE3_RTR2_RTR_HBW_XACT_STAT_SECTION 0x8000
21088  #define mmDCORE3_RTR2_RTR_LBW_XACT_STAT_BASE 0x4754680ull
21089  #define DCORE3_RTR2_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
21090  #define DCORE3_RTR2_RTR_LBW_XACT_STAT_SECTION 0x8000
21091  #define mmDCORE3_RTR2_RTR_E2E_XACT_STAT_BASE 0x4754700ull
21092  #define DCORE3_RTR2_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
21093  #define DCORE3_RTR2_RTR_E2E_XACT_STAT_SECTION 0x7800
21094  #define mmDCORE3_RTR2_SPECIAL_BASE 0x4754E80ull
21095  #define DCORE3_RTR2_SPECIAL_MAX_OFFSET 0x1800
21096  #define DCORE3_RTR2_SPECIAL_SECTION 0x1800
21097  #define mmDCORE3_RTR2_DBG_ADDR_BASE 0x4755000ull
21098  #define DCORE3_RTR2_DBG_ADDR_MAX_OFFSET 0x1000
21099  #define DCORE3_RTR2_DBG_ADDR_SECTION 0xE800
21100  #define mmDCORE3_RTR2_DBG_ADDR_SPECIAL_BASE 0x4755E80ull
21101  #define DCORE3_RTR2_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
21102  #define DCORE3_RTR2_DBG_ADDR_SPECIAL_SECTION 0x2180
21103  #define mmDCORE3_RTR3_CTRL_BASE 0x4758000ull
21104  #define DCORE3_RTR3_CTRL_MAX_OFFSET 0x1000
21105  #define DCORE3_RTR3_CTRL_SECTION 0xE800
21106  #define mmDCORE3_RTR3_CTRL_SPECIAL_BASE 0x4758E80ull
21107  #define DCORE3_RTR3_CTRL_SPECIAL_MAX_OFFSET 0x1800
21108  #define DCORE3_RTR3_CTRL_SPECIAL_SECTION 0x1800
21109  #define mmDCORE3_RTR3_H3_BASE 0x4759000ull
21110  #define DCORE3_RTR3_H3_MAX_OFFSET 0x1000
21111  #define DCORE3_RTR3_H3_SECTION 0xE800
21112  #define mmDCORE3_RTR3_H3_SPECIAL_BASE 0x4759E80ull
21113  #define DCORE3_RTR3_H3_SPECIAL_MAX_OFFSET 0x1800
21114  #define DCORE3_RTR3_H3_SPECIAL_SECTION 0x1800
21115  #define mmDCORE3_RTR3_MSTR_IF_RR_SHRD_HBW_BASE 0x475A000ull
21116  #define DCORE3_RTR3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
21117  #define DCORE3_RTR3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
21118  #define mmDCORE3_RTR3_MSTR_IF_RR_PRVT_HBW_BASE 0x475A200ull
21119  #define DCORE3_RTR3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
21120  #define DCORE3_RTR3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
21121  #define mmDCORE3_RTR3_MSTR_IF_RR_SHRD_LBW_BASE 0x475A400ull
21122  #define DCORE3_RTR3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
21123  #define DCORE3_RTR3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
21124  #define mmDCORE3_RTR3_MSTR_IF_RR_PRVT_LBW_BASE 0x475A600ull
21125  #define DCORE3_RTR3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
21126  #define DCORE3_RTR3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
21127  #define mmDCORE3_RTR3_MSTR_IF_E2E_CRDT_BASE 0x475A800ull
21128  #define DCORE3_RTR3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
21129  #define DCORE3_RTR3_MSTR_IF_E2E_CRDT_SECTION 0x2800
21130  #define mmDCORE3_RTR3_MSTR_IF_AXUSER_BASE 0x475AA80ull
21131  #define DCORE3_RTR3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
21132  #define DCORE3_RTR3_MSTR_IF_AXUSER_SECTION 0x8000
21133  #define mmDCORE3_RTR3_MSTR_IF_DBG_HBW_BASE 0x475AB00ull
21134  #define DCORE3_RTR3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
21135  #define DCORE3_RTR3_MSTR_IF_DBG_HBW_SECTION 0x8000
21136  #define mmDCORE3_RTR3_MSTR_IF_DBG_LBW_BASE 0x475AB80ull
21137  #define DCORE3_RTR3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
21138  #define DCORE3_RTR3_MSTR_IF_DBG_LBW_SECTION 0x8000
21139  #define mmDCORE3_RTR3_MSTR_IF_CORE_HBW_BASE 0x475AC00ull
21140  #define DCORE3_RTR3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
21141  #define DCORE3_RTR3_MSTR_IF_CORE_HBW_SECTION 0x1800
21142  #define mmDCORE3_RTR3_MSTR_IF_CORE_LBW_BASE 0x475AD80ull
21143  #define DCORE3_RTR3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
21144  #define DCORE3_RTR3_MSTR_IF_CORE_LBW_SECTION 0x1000
21145  #define mmDCORE3_RTR3_MSTR_IF_SPECIAL_BASE 0x475AE80ull
21146  #define DCORE3_RTR3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
21147  #define DCORE3_RTR3_MSTR_IF_SPECIAL_SECTION 0x1800
21148  #define mmDCORE3_RTR3_ADD_DEC_HBW_BASE 0x475B000ull
21149  #define DCORE3_RTR3_ADD_DEC_HBW_MAX_OFFSET 0x4000
21150  #define DCORE3_RTR3_ADD_DEC_HBW_SECTION 0x4000
21151  #define mmDCORE3_RTR3_ADD_DEC_LBW_BASE 0x475B400ull
21152  #define DCORE3_RTR3_ADD_DEC_LBW_MAX_OFFSET 0xA600
21153  #define DCORE3_RTR3_ADD_DEC_LBW_SECTION 0xA800
21154  #define mmDCORE3_RTR3_ADD_DEC_SPECIAL_BASE 0x475BE80ull
21155  #define DCORE3_RTR3_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
21156  #define DCORE3_RTR3_ADD_DEC_SPECIAL_SECTION 0x1800
21157  #define mmDCORE3_RTR3_BASE 0x475C000ull
21158  #define DCORE3_RTR3_MAX_OFFSET 0x1000
21159  #define DCORE3_RTR3_SECTION 0x3000
21160  #define mmDCORE3_RTR3_HBW_RD_RQ_LL_STAT_BASE 0x475C300ull
21161  #define DCORE3_RTR3_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21162  #define DCORE3_RTR3_HBW_RD_RQ_LL_STAT_SECTION 0x4000
21163  #define mmDCORE3_RTR3_HBW_RD_RS_LL_STAT_BASE 0x475C340ull
21164  #define DCORE3_RTR3_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21165  #define DCORE3_RTR3_HBW_RD_RS_LL_STAT_SECTION 0x4000
21166  #define mmDCORE3_RTR3_HBW_WR_RQ_LL_STAT_BASE 0x475C380ull
21167  #define DCORE3_RTR3_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21168  #define DCORE3_RTR3_HBW_WR_RQ_LL_STAT_SECTION 0x4000
21169  #define mmDCORE3_RTR3_HBW_WR_RS_LL_STAT_BASE 0x475C3C0ull
21170  #define DCORE3_RTR3_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21171  #define DCORE3_RTR3_HBW_WR_RS_LL_STAT_SECTION 0x4000
21172  #define mmDCORE3_RTR3_LBW_RD_RQ_LL_STAT_BASE 0x475C400ull
21173  #define DCORE3_RTR3_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21174  #define DCORE3_RTR3_LBW_RD_RQ_LL_STAT_SECTION 0x4000
21175  #define mmDCORE3_RTR3_LBW_RD_RS_LL_STAT_BASE 0x475C440ull
21176  #define DCORE3_RTR3_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21177  #define DCORE3_RTR3_LBW_RD_RS_LL_STAT_SECTION 0x4000
21178  #define mmDCORE3_RTR3_LBW_WR_RQ_LL_STAT_BASE 0x475C480ull
21179  #define DCORE3_RTR3_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21180  #define DCORE3_RTR3_LBW_WR_RQ_LL_STAT_SECTION 0x4000
21181  #define mmDCORE3_RTR3_LBW_WR_RS_LL_STAT_BASE 0x475C4C0ull
21182  #define DCORE3_RTR3_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21183  #define DCORE3_RTR3_LBW_WR_RS_LL_STAT_SECTION 0x4000
21184  #define mmDCORE3_RTR3_HBW_MFIFO_BASE 0x475C500ull
21185  #define DCORE3_RTR3_HBW_MFIFO_MAX_OFFSET 0x3000
21186  #define DCORE3_RTR3_HBW_MFIFO_SECTION 0x4000
21187  #define mmDCORE3_RTR3_E2E_RD_LL_STAT_BASE 0x475C540ull
21188  #define DCORE3_RTR3_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
21189  #define DCORE3_RTR3_E2E_RD_LL_STAT_SECTION 0x4000
21190  #define mmDCORE3_RTR3_E2E_WR_LL_STAT_BASE 0x475C580ull
21191  #define DCORE3_RTR3_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
21192  #define DCORE3_RTR3_E2E_WR_LL_STAT_SECTION 0x8000
21193  #define mmDCORE3_RTR3_RTR_HBW_XACT_STAT_BASE 0x475C600ull
21194  #define DCORE3_RTR3_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
21195  #define DCORE3_RTR3_RTR_HBW_XACT_STAT_SECTION 0x8000
21196  #define mmDCORE3_RTR3_RTR_LBW_XACT_STAT_BASE 0x475C680ull
21197  #define DCORE3_RTR3_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
21198  #define DCORE3_RTR3_RTR_LBW_XACT_STAT_SECTION 0x8000
21199  #define mmDCORE3_RTR3_RTR_E2E_XACT_STAT_BASE 0x475C700ull
21200  #define DCORE3_RTR3_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
21201  #define DCORE3_RTR3_RTR_E2E_XACT_STAT_SECTION 0x7800
21202  #define mmDCORE3_RTR3_SPECIAL_BASE 0x475CE80ull
21203  #define DCORE3_RTR3_SPECIAL_MAX_OFFSET 0x1800
21204  #define DCORE3_RTR3_SPECIAL_SECTION 0x1800
21205  #define mmDCORE3_RTR3_DBG_ADDR_BASE 0x475D000ull
21206  #define DCORE3_RTR3_DBG_ADDR_MAX_OFFSET 0x1000
21207  #define DCORE3_RTR3_DBG_ADDR_SECTION 0xE800
21208  #define mmDCORE3_RTR3_DBG_ADDR_SPECIAL_BASE 0x475DE80ull
21209  #define DCORE3_RTR3_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
21210  #define DCORE3_RTR3_DBG_ADDR_SPECIAL_SECTION 0x2180
21211  #define mmDCORE3_RTR4_CTRL_BASE 0x4760000ull
21212  #define DCORE3_RTR4_CTRL_MAX_OFFSET 0x1000
21213  #define DCORE3_RTR4_CTRL_SECTION 0xE800
21214  #define mmDCORE3_RTR4_CTRL_SPECIAL_BASE 0x4760E80ull
21215  #define DCORE3_RTR4_CTRL_SPECIAL_MAX_OFFSET 0x1800
21216  #define DCORE3_RTR4_CTRL_SPECIAL_SECTION 0x1800
21217  #define mmDCORE3_RTR4_H3_BASE 0x4761000ull
21218  #define DCORE3_RTR4_H3_MAX_OFFSET 0x1000
21219  #define DCORE3_RTR4_H3_SECTION 0xE800
21220  #define mmDCORE3_RTR4_H3_SPECIAL_BASE 0x4761E80ull
21221  #define DCORE3_RTR4_H3_SPECIAL_MAX_OFFSET 0x1800
21222  #define DCORE3_RTR4_H3_SPECIAL_SECTION 0x1800
21223  #define mmDCORE3_RTR4_MSTR_IF_RR_SHRD_HBW_BASE 0x4762000ull
21224  #define DCORE3_RTR4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
21225  #define DCORE3_RTR4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
21226  #define mmDCORE3_RTR4_MSTR_IF_RR_PRVT_HBW_BASE 0x4762200ull
21227  #define DCORE3_RTR4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
21228  #define DCORE3_RTR4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
21229  #define mmDCORE3_RTR4_MSTR_IF_RR_SHRD_LBW_BASE 0x4762400ull
21230  #define DCORE3_RTR4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
21231  #define DCORE3_RTR4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
21232  #define mmDCORE3_RTR4_MSTR_IF_RR_PRVT_LBW_BASE 0x4762600ull
21233  #define DCORE3_RTR4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
21234  #define DCORE3_RTR4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
21235  #define mmDCORE3_RTR4_MSTR_IF_E2E_CRDT_BASE 0x4762800ull
21236  #define DCORE3_RTR4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
21237  #define DCORE3_RTR4_MSTR_IF_E2E_CRDT_SECTION 0x2800
21238  #define mmDCORE3_RTR4_MSTR_IF_AXUSER_BASE 0x4762A80ull
21239  #define DCORE3_RTR4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
21240  #define DCORE3_RTR4_MSTR_IF_AXUSER_SECTION 0x8000
21241  #define mmDCORE3_RTR4_MSTR_IF_DBG_HBW_BASE 0x4762B00ull
21242  #define DCORE3_RTR4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
21243  #define DCORE3_RTR4_MSTR_IF_DBG_HBW_SECTION 0x8000
21244  #define mmDCORE3_RTR4_MSTR_IF_DBG_LBW_BASE 0x4762B80ull
21245  #define DCORE3_RTR4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
21246  #define DCORE3_RTR4_MSTR_IF_DBG_LBW_SECTION 0x8000
21247  #define mmDCORE3_RTR4_MSTR_IF_CORE_HBW_BASE 0x4762C00ull
21248  #define DCORE3_RTR4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
21249  #define DCORE3_RTR4_MSTR_IF_CORE_HBW_SECTION 0x1800
21250  #define mmDCORE3_RTR4_MSTR_IF_CORE_LBW_BASE 0x4762D80ull
21251  #define DCORE3_RTR4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
21252  #define DCORE3_RTR4_MSTR_IF_CORE_LBW_SECTION 0x1000
21253  #define mmDCORE3_RTR4_MSTR_IF_SPECIAL_BASE 0x4762E80ull
21254  #define DCORE3_RTR4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
21255  #define DCORE3_RTR4_MSTR_IF_SPECIAL_SECTION 0x1800
21256  #define mmDCORE3_RTR4_ADD_DEC_HBW_BASE 0x4763000ull
21257  #define DCORE3_RTR4_ADD_DEC_HBW_MAX_OFFSET 0x4000
21258  #define DCORE3_RTR4_ADD_DEC_HBW_SECTION 0x4000
21259  #define mmDCORE3_RTR4_ADD_DEC_LBW_BASE 0x4763400ull
21260  #define DCORE3_RTR4_ADD_DEC_LBW_MAX_OFFSET 0xA600
21261  #define DCORE3_RTR4_ADD_DEC_LBW_SECTION 0xA800
21262  #define mmDCORE3_RTR4_ADD_DEC_SPECIAL_BASE 0x4763E80ull
21263  #define DCORE3_RTR4_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
21264  #define DCORE3_RTR4_ADD_DEC_SPECIAL_SECTION 0x1800
21265  #define mmDCORE3_RTR4_BASE 0x4764000ull
21266  #define DCORE3_RTR4_MAX_OFFSET 0x1000
21267  #define DCORE3_RTR4_SECTION 0x3000
21268  #define mmDCORE3_RTR4_HBW_RD_RQ_LL_STAT_BASE 0x4764300ull
21269  #define DCORE3_RTR4_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21270  #define DCORE3_RTR4_HBW_RD_RQ_LL_STAT_SECTION 0x4000
21271  #define mmDCORE3_RTR4_HBW_RD_RS_LL_STAT_BASE 0x4764340ull
21272  #define DCORE3_RTR4_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21273  #define DCORE3_RTR4_HBW_RD_RS_LL_STAT_SECTION 0x4000
21274  #define mmDCORE3_RTR4_HBW_WR_RQ_LL_STAT_BASE 0x4764380ull
21275  #define DCORE3_RTR4_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21276  #define DCORE3_RTR4_HBW_WR_RQ_LL_STAT_SECTION 0x4000
21277  #define mmDCORE3_RTR4_HBW_WR_RS_LL_STAT_BASE 0x47643C0ull
21278  #define DCORE3_RTR4_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21279  #define DCORE3_RTR4_HBW_WR_RS_LL_STAT_SECTION 0x4000
21280  #define mmDCORE3_RTR4_LBW_RD_RQ_LL_STAT_BASE 0x4764400ull
21281  #define DCORE3_RTR4_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21282  #define DCORE3_RTR4_LBW_RD_RQ_LL_STAT_SECTION 0x4000
21283  #define mmDCORE3_RTR4_LBW_RD_RS_LL_STAT_BASE 0x4764440ull
21284  #define DCORE3_RTR4_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21285  #define DCORE3_RTR4_LBW_RD_RS_LL_STAT_SECTION 0x4000
21286  #define mmDCORE3_RTR4_LBW_WR_RQ_LL_STAT_BASE 0x4764480ull
21287  #define DCORE3_RTR4_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21288  #define DCORE3_RTR4_LBW_WR_RQ_LL_STAT_SECTION 0x4000
21289  #define mmDCORE3_RTR4_LBW_WR_RS_LL_STAT_BASE 0x47644C0ull
21290  #define DCORE3_RTR4_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21291  #define DCORE3_RTR4_LBW_WR_RS_LL_STAT_SECTION 0x4000
21292  #define mmDCORE3_RTR4_HBW_MFIFO_BASE 0x4764500ull
21293  #define DCORE3_RTR4_HBW_MFIFO_MAX_OFFSET 0x3000
21294  #define DCORE3_RTR4_HBW_MFIFO_SECTION 0x4000
21295  #define mmDCORE3_RTR4_E2E_RD_LL_STAT_BASE 0x4764540ull
21296  #define DCORE3_RTR4_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
21297  #define DCORE3_RTR4_E2E_RD_LL_STAT_SECTION 0x4000
21298  #define mmDCORE3_RTR4_E2E_WR_LL_STAT_BASE 0x4764580ull
21299  #define DCORE3_RTR4_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
21300  #define DCORE3_RTR4_E2E_WR_LL_STAT_SECTION 0x8000
21301  #define mmDCORE3_RTR4_RTR_HBW_XACT_STAT_BASE 0x4764600ull
21302  #define DCORE3_RTR4_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
21303  #define DCORE3_RTR4_RTR_HBW_XACT_STAT_SECTION 0x8000
21304  #define mmDCORE3_RTR4_RTR_LBW_XACT_STAT_BASE 0x4764680ull
21305  #define DCORE3_RTR4_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
21306  #define DCORE3_RTR4_RTR_LBW_XACT_STAT_SECTION 0x8000
21307  #define mmDCORE3_RTR4_RTR_E2E_XACT_STAT_BASE 0x4764700ull
21308  #define DCORE3_RTR4_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
21309  #define DCORE3_RTR4_RTR_E2E_XACT_STAT_SECTION 0x7800
21310  #define mmDCORE3_RTR4_SPECIAL_BASE 0x4764E80ull
21311  #define DCORE3_RTR4_SPECIAL_MAX_OFFSET 0x1800
21312  #define DCORE3_RTR4_SPECIAL_SECTION 0x1800
21313  #define mmDCORE3_RTR4_DBG_ADDR_BASE 0x4765000ull
21314  #define DCORE3_RTR4_DBG_ADDR_MAX_OFFSET 0x1000
21315  #define DCORE3_RTR4_DBG_ADDR_SECTION 0xE800
21316  #define mmDCORE3_RTR4_DBG_ADDR_SPECIAL_BASE 0x4765E80ull
21317  #define DCORE3_RTR4_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
21318  #define DCORE3_RTR4_DBG_ADDR_SPECIAL_SECTION 0x2180
21319  #define mmDCORE3_RTR5_CTRL_BASE 0x4768000ull
21320  #define DCORE3_RTR5_CTRL_MAX_OFFSET 0x1000
21321  #define DCORE3_RTR5_CTRL_SECTION 0xE800
21322  #define mmDCORE3_RTR5_CTRL_SPECIAL_BASE 0x4768E80ull
21323  #define DCORE3_RTR5_CTRL_SPECIAL_MAX_OFFSET 0x1800
21324  #define DCORE3_RTR5_CTRL_SPECIAL_SECTION 0x1800
21325  #define mmDCORE3_RTR5_H3_BASE 0x4769000ull
21326  #define DCORE3_RTR5_H3_MAX_OFFSET 0x1000
21327  #define DCORE3_RTR5_H3_SECTION 0xE800
21328  #define mmDCORE3_RTR5_H3_SPECIAL_BASE 0x4769E80ull
21329  #define DCORE3_RTR5_H3_SPECIAL_MAX_OFFSET 0x1800
21330  #define DCORE3_RTR5_H3_SPECIAL_SECTION 0x1800
21331  #define mmDCORE3_RTR5_MSTR_IF_RR_SHRD_HBW_BASE 0x476A000ull
21332  #define DCORE3_RTR5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
21333  #define DCORE3_RTR5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
21334  #define mmDCORE3_RTR5_MSTR_IF_RR_PRVT_HBW_BASE 0x476A200ull
21335  #define DCORE3_RTR5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
21336  #define DCORE3_RTR5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
21337  #define mmDCORE3_RTR5_MSTR_IF_RR_SHRD_LBW_BASE 0x476A400ull
21338  #define DCORE3_RTR5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
21339  #define DCORE3_RTR5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
21340  #define mmDCORE3_RTR5_MSTR_IF_RR_PRVT_LBW_BASE 0x476A600ull
21341  #define DCORE3_RTR5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
21342  #define DCORE3_RTR5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
21343  #define mmDCORE3_RTR5_MSTR_IF_E2E_CRDT_BASE 0x476A800ull
21344  #define DCORE3_RTR5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
21345  #define DCORE3_RTR5_MSTR_IF_E2E_CRDT_SECTION 0x2800
21346  #define mmDCORE3_RTR5_MSTR_IF_AXUSER_BASE 0x476AA80ull
21347  #define DCORE3_RTR5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
21348  #define DCORE3_RTR5_MSTR_IF_AXUSER_SECTION 0x8000
21349  #define mmDCORE3_RTR5_MSTR_IF_DBG_HBW_BASE 0x476AB00ull
21350  #define DCORE3_RTR5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
21351  #define DCORE3_RTR5_MSTR_IF_DBG_HBW_SECTION 0x8000
21352  #define mmDCORE3_RTR5_MSTR_IF_DBG_LBW_BASE 0x476AB80ull
21353  #define DCORE3_RTR5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
21354  #define DCORE3_RTR5_MSTR_IF_DBG_LBW_SECTION 0x8000
21355  #define mmDCORE3_RTR5_MSTR_IF_CORE_HBW_BASE 0x476AC00ull
21356  #define DCORE3_RTR5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
21357  #define DCORE3_RTR5_MSTR_IF_CORE_HBW_SECTION 0x1800
21358  #define mmDCORE3_RTR5_MSTR_IF_CORE_LBW_BASE 0x476AD80ull
21359  #define DCORE3_RTR5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
21360  #define DCORE3_RTR5_MSTR_IF_CORE_LBW_SECTION 0x1000
21361  #define mmDCORE3_RTR5_MSTR_IF_SPECIAL_BASE 0x476AE80ull
21362  #define DCORE3_RTR5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
21363  #define DCORE3_RTR5_MSTR_IF_SPECIAL_SECTION 0x1800
21364  #define mmDCORE3_RTR5_ADD_DEC_HBW_BASE 0x476B000ull
21365  #define DCORE3_RTR5_ADD_DEC_HBW_MAX_OFFSET 0x4000
21366  #define DCORE3_RTR5_ADD_DEC_HBW_SECTION 0x4000
21367  #define mmDCORE3_RTR5_ADD_DEC_LBW_BASE 0x476B400ull
21368  #define DCORE3_RTR5_ADD_DEC_LBW_MAX_OFFSET 0xA600
21369  #define DCORE3_RTR5_ADD_DEC_LBW_SECTION 0xA800
21370  #define mmDCORE3_RTR5_ADD_DEC_SPECIAL_BASE 0x476BE80ull
21371  #define DCORE3_RTR5_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
21372  #define DCORE3_RTR5_ADD_DEC_SPECIAL_SECTION 0x1800
21373  #define mmDCORE3_RTR5_BASE 0x476C000ull
21374  #define DCORE3_RTR5_MAX_OFFSET 0x1000
21375  #define DCORE3_RTR5_SECTION 0x3000
21376  #define mmDCORE3_RTR5_HBW_RD_RQ_LL_STAT_BASE 0x476C300ull
21377  #define DCORE3_RTR5_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21378  #define DCORE3_RTR5_HBW_RD_RQ_LL_STAT_SECTION 0x4000
21379  #define mmDCORE3_RTR5_HBW_RD_RS_LL_STAT_BASE 0x476C340ull
21380  #define DCORE3_RTR5_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21381  #define DCORE3_RTR5_HBW_RD_RS_LL_STAT_SECTION 0x4000
21382  #define mmDCORE3_RTR5_HBW_WR_RQ_LL_STAT_BASE 0x476C380ull
21383  #define DCORE3_RTR5_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21384  #define DCORE3_RTR5_HBW_WR_RQ_LL_STAT_SECTION 0x4000
21385  #define mmDCORE3_RTR5_HBW_WR_RS_LL_STAT_BASE 0x476C3C0ull
21386  #define DCORE3_RTR5_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21387  #define DCORE3_RTR5_HBW_WR_RS_LL_STAT_SECTION 0x4000
21388  #define mmDCORE3_RTR5_LBW_RD_RQ_LL_STAT_BASE 0x476C400ull
21389  #define DCORE3_RTR5_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21390  #define DCORE3_RTR5_LBW_RD_RQ_LL_STAT_SECTION 0x4000
21391  #define mmDCORE3_RTR5_LBW_RD_RS_LL_STAT_BASE 0x476C440ull
21392  #define DCORE3_RTR5_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21393  #define DCORE3_RTR5_LBW_RD_RS_LL_STAT_SECTION 0x4000
21394  #define mmDCORE3_RTR5_LBW_WR_RQ_LL_STAT_BASE 0x476C480ull
21395  #define DCORE3_RTR5_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21396  #define DCORE3_RTR5_LBW_WR_RQ_LL_STAT_SECTION 0x4000
21397  #define mmDCORE3_RTR5_LBW_WR_RS_LL_STAT_BASE 0x476C4C0ull
21398  #define DCORE3_RTR5_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21399  #define DCORE3_RTR5_LBW_WR_RS_LL_STAT_SECTION 0x4000
21400  #define mmDCORE3_RTR5_HBW_MFIFO_BASE 0x476C500ull
21401  #define DCORE3_RTR5_HBW_MFIFO_MAX_OFFSET 0x3000
21402  #define DCORE3_RTR5_HBW_MFIFO_SECTION 0x4000
21403  #define mmDCORE3_RTR5_E2E_RD_LL_STAT_BASE 0x476C540ull
21404  #define DCORE3_RTR5_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
21405  #define DCORE3_RTR5_E2E_RD_LL_STAT_SECTION 0x4000
21406  #define mmDCORE3_RTR5_E2E_WR_LL_STAT_BASE 0x476C580ull
21407  #define DCORE3_RTR5_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
21408  #define DCORE3_RTR5_E2E_WR_LL_STAT_SECTION 0x8000
21409  #define mmDCORE3_RTR5_RTR_HBW_XACT_STAT_BASE 0x476C600ull
21410  #define DCORE3_RTR5_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
21411  #define DCORE3_RTR5_RTR_HBW_XACT_STAT_SECTION 0x8000
21412  #define mmDCORE3_RTR5_RTR_LBW_XACT_STAT_BASE 0x476C680ull
21413  #define DCORE3_RTR5_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
21414  #define DCORE3_RTR5_RTR_LBW_XACT_STAT_SECTION 0x8000
21415  #define mmDCORE3_RTR5_RTR_E2E_XACT_STAT_BASE 0x476C700ull
21416  #define DCORE3_RTR5_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
21417  #define DCORE3_RTR5_RTR_E2E_XACT_STAT_SECTION 0x7800
21418  #define mmDCORE3_RTR5_SPECIAL_BASE 0x476CE80ull
21419  #define DCORE3_RTR5_SPECIAL_MAX_OFFSET 0x1800
21420  #define DCORE3_RTR5_SPECIAL_SECTION 0x1800
21421  #define mmDCORE3_RTR5_DBG_ADDR_BASE 0x476D000ull
21422  #define DCORE3_RTR5_DBG_ADDR_MAX_OFFSET 0x1000
21423  #define DCORE3_RTR5_DBG_ADDR_SECTION 0xE800
21424  #define mmDCORE3_RTR5_DBG_ADDR_SPECIAL_BASE 0x476DE80ull
21425  #define DCORE3_RTR5_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
21426  #define DCORE3_RTR5_DBG_ADDR_SPECIAL_SECTION 0x2180
21427  #define mmDCORE3_RTR6_CTRL_BASE 0x4770000ull
21428  #define DCORE3_RTR6_CTRL_MAX_OFFSET 0x1000
21429  #define DCORE3_RTR6_CTRL_SECTION 0xE800
21430  #define mmDCORE3_RTR6_CTRL_SPECIAL_BASE 0x4770E80ull
21431  #define DCORE3_RTR6_CTRL_SPECIAL_MAX_OFFSET 0x1800
21432  #define DCORE3_RTR6_CTRL_SPECIAL_SECTION 0x1800
21433  #define mmDCORE3_RTR6_H3_BASE 0x4771000ull
21434  #define DCORE3_RTR6_H3_MAX_OFFSET 0x1000
21435  #define DCORE3_RTR6_H3_SECTION 0xE800
21436  #define mmDCORE3_RTR6_H3_SPECIAL_BASE 0x4771E80ull
21437  #define DCORE3_RTR6_H3_SPECIAL_MAX_OFFSET 0x1800
21438  #define DCORE3_RTR6_H3_SPECIAL_SECTION 0x1800
21439  #define mmDCORE3_RTR6_MSTR_IF_RR_SHRD_HBW_BASE 0x4772000ull
21440  #define DCORE3_RTR6_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
21441  #define DCORE3_RTR6_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
21442  #define mmDCORE3_RTR6_MSTR_IF_RR_PRVT_HBW_BASE 0x4772200ull
21443  #define DCORE3_RTR6_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
21444  #define DCORE3_RTR6_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
21445  #define mmDCORE3_RTR6_MSTR_IF_RR_SHRD_LBW_BASE 0x4772400ull
21446  #define DCORE3_RTR6_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
21447  #define DCORE3_RTR6_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
21448  #define mmDCORE3_RTR6_MSTR_IF_RR_PRVT_LBW_BASE 0x4772600ull
21449  #define DCORE3_RTR6_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
21450  #define DCORE3_RTR6_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
21451  #define mmDCORE3_RTR6_MSTR_IF_E2E_CRDT_BASE 0x4772800ull
21452  #define DCORE3_RTR6_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
21453  #define DCORE3_RTR6_MSTR_IF_E2E_CRDT_SECTION 0x2800
21454  #define mmDCORE3_RTR6_MSTR_IF_AXUSER_BASE 0x4772A80ull
21455  #define DCORE3_RTR6_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
21456  #define DCORE3_RTR6_MSTR_IF_AXUSER_SECTION 0x8000
21457  #define mmDCORE3_RTR6_MSTR_IF_DBG_HBW_BASE 0x4772B00ull
21458  #define DCORE3_RTR6_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
21459  #define DCORE3_RTR6_MSTR_IF_DBG_HBW_SECTION 0x8000
21460  #define mmDCORE3_RTR6_MSTR_IF_DBG_LBW_BASE 0x4772B80ull
21461  #define DCORE3_RTR6_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
21462  #define DCORE3_RTR6_MSTR_IF_DBG_LBW_SECTION 0x8000
21463  #define mmDCORE3_RTR6_MSTR_IF_CORE_HBW_BASE 0x4772C00ull
21464  #define DCORE3_RTR6_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
21465  #define DCORE3_RTR6_MSTR_IF_CORE_HBW_SECTION 0x1800
21466  #define mmDCORE3_RTR6_MSTR_IF_CORE_LBW_BASE 0x4772D80ull
21467  #define DCORE3_RTR6_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
21468  #define DCORE3_RTR6_MSTR_IF_CORE_LBW_SECTION 0x1000
21469  #define mmDCORE3_RTR6_MSTR_IF_SPECIAL_BASE 0x4772E80ull
21470  #define DCORE3_RTR6_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
21471  #define DCORE3_RTR6_MSTR_IF_SPECIAL_SECTION 0x1800
21472  #define mmDCORE3_RTR6_ADD_DEC_HBW_BASE 0x4773000ull
21473  #define DCORE3_RTR6_ADD_DEC_HBW_MAX_OFFSET 0x4000
21474  #define DCORE3_RTR6_ADD_DEC_HBW_SECTION 0x4000
21475  #define mmDCORE3_RTR6_ADD_DEC_LBW_BASE 0x4773400ull
21476  #define DCORE3_RTR6_ADD_DEC_LBW_MAX_OFFSET 0xA600
21477  #define DCORE3_RTR6_ADD_DEC_LBW_SECTION 0xA800
21478  #define mmDCORE3_RTR6_ADD_DEC_SPECIAL_BASE 0x4773E80ull
21479  #define DCORE3_RTR6_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
21480  #define DCORE3_RTR6_ADD_DEC_SPECIAL_SECTION 0x1800
21481  #define mmDCORE3_RTR6_BASE 0x4774000ull
21482  #define DCORE3_RTR6_MAX_OFFSET 0x1000
21483  #define DCORE3_RTR6_SECTION 0x3000
21484  #define mmDCORE3_RTR6_HBW_RD_RQ_LL_STAT_BASE 0x4774300ull
21485  #define DCORE3_RTR6_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21486  #define DCORE3_RTR6_HBW_RD_RQ_LL_STAT_SECTION 0x4000
21487  #define mmDCORE3_RTR6_HBW_RD_RS_LL_STAT_BASE 0x4774340ull
21488  #define DCORE3_RTR6_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21489  #define DCORE3_RTR6_HBW_RD_RS_LL_STAT_SECTION 0x4000
21490  #define mmDCORE3_RTR6_HBW_WR_RQ_LL_STAT_BASE 0x4774380ull
21491  #define DCORE3_RTR6_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21492  #define DCORE3_RTR6_HBW_WR_RQ_LL_STAT_SECTION 0x4000
21493  #define mmDCORE3_RTR6_HBW_WR_RS_LL_STAT_BASE 0x47743C0ull
21494  #define DCORE3_RTR6_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21495  #define DCORE3_RTR6_HBW_WR_RS_LL_STAT_SECTION 0x4000
21496  #define mmDCORE3_RTR6_LBW_RD_RQ_LL_STAT_BASE 0x4774400ull
21497  #define DCORE3_RTR6_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21498  #define DCORE3_RTR6_LBW_RD_RQ_LL_STAT_SECTION 0x4000
21499  #define mmDCORE3_RTR6_LBW_RD_RS_LL_STAT_BASE 0x4774440ull
21500  #define DCORE3_RTR6_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21501  #define DCORE3_RTR6_LBW_RD_RS_LL_STAT_SECTION 0x4000
21502  #define mmDCORE3_RTR6_LBW_WR_RQ_LL_STAT_BASE 0x4774480ull
21503  #define DCORE3_RTR6_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21504  #define DCORE3_RTR6_LBW_WR_RQ_LL_STAT_SECTION 0x4000
21505  #define mmDCORE3_RTR6_LBW_WR_RS_LL_STAT_BASE 0x47744C0ull
21506  #define DCORE3_RTR6_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21507  #define DCORE3_RTR6_LBW_WR_RS_LL_STAT_SECTION 0x4000
21508  #define mmDCORE3_RTR6_HBW_MFIFO_BASE 0x4774500ull
21509  #define DCORE3_RTR6_HBW_MFIFO_MAX_OFFSET 0x3000
21510  #define DCORE3_RTR6_HBW_MFIFO_SECTION 0x4000
21511  #define mmDCORE3_RTR6_E2E_RD_LL_STAT_BASE 0x4774540ull
21512  #define DCORE3_RTR6_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
21513  #define DCORE3_RTR6_E2E_RD_LL_STAT_SECTION 0x4000
21514  #define mmDCORE3_RTR6_E2E_WR_LL_STAT_BASE 0x4774580ull
21515  #define DCORE3_RTR6_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
21516  #define DCORE3_RTR6_E2E_WR_LL_STAT_SECTION 0x8000
21517  #define mmDCORE3_RTR6_RTR_HBW_XACT_STAT_BASE 0x4774600ull
21518  #define DCORE3_RTR6_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
21519  #define DCORE3_RTR6_RTR_HBW_XACT_STAT_SECTION 0x8000
21520  #define mmDCORE3_RTR6_RTR_LBW_XACT_STAT_BASE 0x4774680ull
21521  #define DCORE3_RTR6_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
21522  #define DCORE3_RTR6_RTR_LBW_XACT_STAT_SECTION 0x8000
21523  #define mmDCORE3_RTR6_RTR_E2E_XACT_STAT_BASE 0x4774700ull
21524  #define DCORE3_RTR6_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
21525  #define DCORE3_RTR6_RTR_E2E_XACT_STAT_SECTION 0x7800
21526  #define mmDCORE3_RTR6_SPECIAL_BASE 0x4774E80ull
21527  #define DCORE3_RTR6_SPECIAL_MAX_OFFSET 0x1800
21528  #define DCORE3_RTR6_SPECIAL_SECTION 0x1800
21529  #define mmDCORE3_RTR6_DBG_ADDR_BASE 0x4775000ull
21530  #define DCORE3_RTR6_DBG_ADDR_MAX_OFFSET 0x1000
21531  #define DCORE3_RTR6_DBG_ADDR_SECTION 0xE800
21532  #define mmDCORE3_RTR6_DBG_ADDR_SPECIAL_BASE 0x4775E80ull
21533  #define DCORE3_RTR6_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
21534  #define DCORE3_RTR6_DBG_ADDR_SPECIAL_SECTION 0x2180
21535  #define mmDCORE3_RTR7_CTRL_BASE 0x4778000ull
21536  #define DCORE3_RTR7_CTRL_MAX_OFFSET 0x1000
21537  #define DCORE3_RTR7_CTRL_SECTION 0xE800
21538  #define mmDCORE3_RTR7_CTRL_SPECIAL_BASE 0x4778E80ull
21539  #define DCORE3_RTR7_CTRL_SPECIAL_MAX_OFFSET 0x1800
21540  #define DCORE3_RTR7_CTRL_SPECIAL_SECTION 0x1800
21541  #define mmDCORE3_RTR7_H3_BASE 0x4779000ull
21542  #define DCORE3_RTR7_H3_MAX_OFFSET 0x1000
21543  #define DCORE3_RTR7_H3_SECTION 0xE800
21544  #define mmDCORE3_RTR7_H3_SPECIAL_BASE 0x4779E80ull
21545  #define DCORE3_RTR7_H3_SPECIAL_MAX_OFFSET 0x1800
21546  #define DCORE3_RTR7_H3_SPECIAL_SECTION 0x1800
21547  #define mmDCORE3_RTR7_MSTR_IF_RR_SHRD_HBW_BASE 0x477A000ull
21548  #define DCORE3_RTR7_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
21549  #define DCORE3_RTR7_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
21550  #define mmDCORE3_RTR7_MSTR_IF_RR_PRVT_HBW_BASE 0x477A200ull
21551  #define DCORE3_RTR7_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
21552  #define DCORE3_RTR7_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
21553  #define mmDCORE3_RTR7_MSTR_IF_RR_SHRD_LBW_BASE 0x477A400ull
21554  #define DCORE3_RTR7_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
21555  #define DCORE3_RTR7_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
21556  #define mmDCORE3_RTR7_MSTR_IF_RR_PRVT_LBW_BASE 0x477A600ull
21557  #define DCORE3_RTR7_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
21558  #define DCORE3_RTR7_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
21559  #define mmDCORE3_RTR7_MSTR_IF_E2E_CRDT_BASE 0x477A800ull
21560  #define DCORE3_RTR7_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
21561  #define DCORE3_RTR7_MSTR_IF_E2E_CRDT_SECTION 0x2800
21562  #define mmDCORE3_RTR7_MSTR_IF_AXUSER_BASE 0x477AA80ull
21563  #define DCORE3_RTR7_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
21564  #define DCORE3_RTR7_MSTR_IF_AXUSER_SECTION 0x8000
21565  #define mmDCORE3_RTR7_MSTR_IF_DBG_HBW_BASE 0x477AB00ull
21566  #define DCORE3_RTR7_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
21567  #define DCORE3_RTR7_MSTR_IF_DBG_HBW_SECTION 0x8000
21568  #define mmDCORE3_RTR7_MSTR_IF_DBG_LBW_BASE 0x477AB80ull
21569  #define DCORE3_RTR7_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
21570  #define DCORE3_RTR7_MSTR_IF_DBG_LBW_SECTION 0x8000
21571  #define mmDCORE3_RTR7_MSTR_IF_CORE_HBW_BASE 0x477AC00ull
21572  #define DCORE3_RTR7_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
21573  #define DCORE3_RTR7_MSTR_IF_CORE_HBW_SECTION 0x1800
21574  #define mmDCORE3_RTR7_MSTR_IF_CORE_LBW_BASE 0x477AD80ull
21575  #define DCORE3_RTR7_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
21576  #define DCORE3_RTR7_MSTR_IF_CORE_LBW_SECTION 0x1000
21577  #define mmDCORE3_RTR7_MSTR_IF_SPECIAL_BASE 0x477AE80ull
21578  #define DCORE3_RTR7_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
21579  #define DCORE3_RTR7_MSTR_IF_SPECIAL_SECTION 0x1800
21580  #define mmDCORE3_RTR7_ADD_DEC_HBW_BASE 0x477B000ull
21581  #define DCORE3_RTR7_ADD_DEC_HBW_MAX_OFFSET 0x4000
21582  #define DCORE3_RTR7_ADD_DEC_HBW_SECTION 0x4000
21583  #define mmDCORE3_RTR7_ADD_DEC_LBW_BASE 0x477B400ull
21584  #define DCORE3_RTR7_ADD_DEC_LBW_MAX_OFFSET 0xA600
21585  #define DCORE3_RTR7_ADD_DEC_LBW_SECTION 0xA800
21586  #define mmDCORE3_RTR7_ADD_DEC_SPECIAL_BASE 0x477BE80ull
21587  #define DCORE3_RTR7_ADD_DEC_SPECIAL_MAX_OFFSET 0x1800
21588  #define DCORE3_RTR7_ADD_DEC_SPECIAL_SECTION 0x1800
21589  #define mmDCORE3_RTR7_BASE 0x477C000ull
21590  #define DCORE3_RTR7_MAX_OFFSET 0x1000
21591  #define DCORE3_RTR7_SECTION 0x3000
21592  #define mmDCORE3_RTR7_HBW_RD_RQ_LL_STAT_BASE 0x477C300ull
21593  #define DCORE3_RTR7_HBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21594  #define DCORE3_RTR7_HBW_RD_RQ_LL_STAT_SECTION 0x4000
21595  #define mmDCORE3_RTR7_HBW_RD_RS_LL_STAT_BASE 0x477C340ull
21596  #define DCORE3_RTR7_HBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21597  #define DCORE3_RTR7_HBW_RD_RS_LL_STAT_SECTION 0x4000
21598  #define mmDCORE3_RTR7_HBW_WR_RQ_LL_STAT_BASE 0x477C380ull
21599  #define DCORE3_RTR7_HBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21600  #define DCORE3_RTR7_HBW_WR_RQ_LL_STAT_SECTION 0x4000
21601  #define mmDCORE3_RTR7_HBW_WR_RS_LL_STAT_BASE 0x477C3C0ull
21602  #define DCORE3_RTR7_HBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21603  #define DCORE3_RTR7_HBW_WR_RS_LL_STAT_SECTION 0x4000
21604  #define mmDCORE3_RTR7_LBW_RD_RQ_LL_STAT_BASE 0x477C400ull
21605  #define DCORE3_RTR7_LBW_RD_RQ_LL_STAT_MAX_OFFSET 0x3000
21606  #define DCORE3_RTR7_LBW_RD_RQ_LL_STAT_SECTION 0x4000
21607  #define mmDCORE3_RTR7_LBW_RD_RS_LL_STAT_BASE 0x477C440ull
21608  #define DCORE3_RTR7_LBW_RD_RS_LL_STAT_MAX_OFFSET 0x3000
21609  #define DCORE3_RTR7_LBW_RD_RS_LL_STAT_SECTION 0x4000
21610  #define mmDCORE3_RTR7_LBW_WR_RQ_LL_STAT_BASE 0x477C480ull
21611  #define DCORE3_RTR7_LBW_WR_RQ_LL_STAT_MAX_OFFSET 0x3000
21612  #define DCORE3_RTR7_LBW_WR_RQ_LL_STAT_SECTION 0x4000
21613  #define mmDCORE3_RTR7_LBW_WR_RS_LL_STAT_BASE 0x477C4C0ull
21614  #define DCORE3_RTR7_LBW_WR_RS_LL_STAT_MAX_OFFSET 0x3000
21615  #define DCORE3_RTR7_LBW_WR_RS_LL_STAT_SECTION 0x4000
21616  #define mmDCORE3_RTR7_HBW_MFIFO_BASE 0x477C500ull
21617  #define DCORE3_RTR7_HBW_MFIFO_MAX_OFFSET 0x3000
21618  #define DCORE3_RTR7_HBW_MFIFO_SECTION 0x4000
21619  #define mmDCORE3_RTR7_E2E_RD_LL_STAT_BASE 0x477C540ull
21620  #define DCORE3_RTR7_E2E_RD_LL_STAT_MAX_OFFSET 0x3000
21621  #define DCORE3_RTR7_E2E_RD_LL_STAT_SECTION 0x4000
21622  #define mmDCORE3_RTR7_E2E_WR_LL_STAT_BASE 0x477C580ull
21623  #define DCORE3_RTR7_E2E_WR_LL_STAT_MAX_OFFSET 0x3000
21624  #define DCORE3_RTR7_E2E_WR_LL_STAT_SECTION 0x8000
21625  #define mmDCORE3_RTR7_RTR_HBW_XACT_STAT_BASE 0x477C600ull
21626  #define DCORE3_RTR7_RTR_HBW_XACT_STAT_MAX_OFFSET 0x5000
21627  #define DCORE3_RTR7_RTR_HBW_XACT_STAT_SECTION 0x8000
21628  #define mmDCORE3_RTR7_RTR_LBW_XACT_STAT_BASE 0x477C680ull
21629  #define DCORE3_RTR7_RTR_LBW_XACT_STAT_MAX_OFFSET 0x5000
21630  #define DCORE3_RTR7_RTR_LBW_XACT_STAT_SECTION 0x8000
21631  #define mmDCORE3_RTR7_RTR_E2E_XACT_STAT_BASE 0x477C700ull
21632  #define DCORE3_RTR7_RTR_E2E_XACT_STAT_MAX_OFFSET 0x5000
21633  #define DCORE3_RTR7_RTR_E2E_XACT_STAT_SECTION 0x7800
21634  #define mmDCORE3_RTR7_SPECIAL_BASE 0x477CE80ull
21635  #define DCORE3_RTR7_SPECIAL_MAX_OFFSET 0x1800
21636  #define DCORE3_RTR7_SPECIAL_SECTION 0x1800
21637  #define mmDCORE3_RTR7_DBG_ADDR_BASE 0x477D000ull
21638  #define DCORE3_RTR7_DBG_ADDR_MAX_OFFSET 0x1000
21639  #define DCORE3_RTR7_DBG_ADDR_SECTION 0xE800
21640  #define mmDCORE3_RTR7_DBG_ADDR_SPECIAL_BASE 0x477DE80ull
21641  #define DCORE3_RTR7_DBG_ADDR_SPECIAL_MAX_OFFSET 0x1800
21642  #define DCORE3_RTR7_DBG_ADDR_SPECIAL_SECTION 0x2180
21643  #define mmDCORE3_SRAM0_BANK_BASE 0x4780000ull
21644  #define DCORE3_SRAM0_BANK_MAX_OFFSET 0x1000
21645  #define DCORE3_SRAM0_BANK_SECTION 0xE800
21646  #define mmDCORE3_SRAM0_BANK_SPECIAL_BASE 0x4780E80ull
21647  #define DCORE3_SRAM0_BANK_SPECIAL_MAX_OFFSET 0x1800
21648  #define DCORE3_SRAM0_BANK_SPECIAL_SECTION 0x1800
21649  #define mmDCORE3_SRAM0_RTR_BASE 0x4781000ull
21650  #define DCORE3_SRAM0_RTR_MAX_OFFSET 0x1000
21651  #define DCORE3_SRAM0_RTR_SECTION 0xE800
21652  #define mmDCORE3_SRAM0_RTR_SPECIAL_BASE 0x4781E80ull
21653  #define DCORE3_SRAM0_RTR_SPECIAL_MAX_OFFSET 0x1800
21654  #define DCORE3_SRAM0_RTR_SPECIAL_SECTION 0x1800
21655  #define mmDCORE3_SRAM0_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4782000ull
21656  #define DCORE3_SRAM0_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
21657  #define DCORE3_SRAM0_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
21658  #define mmDCORE3_SRAM0_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4782100ull
21659  #define DCORE3_SRAM0_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
21660  #define DCORE3_SRAM0_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
21661  #define mmDCORE3_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4782200ull
21662  #define DCORE3_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
21663  #define DCORE3_SRAM0_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
21664  #define mmDCORE3_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4782300ull
21665  #define DCORE3_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
21666  #define DCORE3_SRAM0_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
21667  #define mmDCORE3_SRAM0_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4782400ull
21668  #define DCORE3_SRAM0_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
21669  #define DCORE3_SRAM0_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
21670  #define mmDCORE3_SRAM0_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4782500ull
21671  #define DCORE3_SRAM0_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
21672  #define DCORE3_SRAM0_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
21673  #define mmDCORE3_SRAM0_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4782600ull
21674  #define DCORE3_SRAM0_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
21675  #define DCORE3_SRAM0_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
21676  #define mmDCORE3_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4782700ull
21677  #define DCORE3_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21678  #define DCORE3_SRAM0_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21679  #define mmDCORE3_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4782780ull
21680  #define DCORE3_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21681  #define DCORE3_SRAM0_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21682  #define mmDCORE3_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4782800ull
21683  #define DCORE3_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21684  #define DCORE3_SRAM0_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21685  #define mmDCORE3_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4782880ull
21686  #define DCORE3_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21687  #define DCORE3_SRAM0_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
21688  #define mmDCORE3_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4782900ull
21689  #define DCORE3_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21690  #define DCORE3_SRAM0_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21691  #define mmDCORE3_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4782980ull
21692  #define DCORE3_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21693  #define DCORE3_SRAM0_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21694  #define mmDCORE3_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4782A00ull
21695  #define DCORE3_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21696  #define DCORE3_SRAM0_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21697  #define mmDCORE3_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4782A80ull
21698  #define DCORE3_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21699  #define DCORE3_SRAM0_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
21700  #define mmDCORE3_SRAM0_DBG_CNT_SPECIAL_BASE 0x4782E80ull
21701  #define DCORE3_SRAM0_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
21702  #define DCORE3_SRAM0_DBG_CNT_SPECIAL_SECTION 0x5180
21703  #define mmDCORE3_SRAM1_BANK_BASE 0x4788000ull
21704  #define DCORE3_SRAM1_BANK_MAX_OFFSET 0x1000
21705  #define DCORE3_SRAM1_BANK_SECTION 0xE800
21706  #define mmDCORE3_SRAM1_BANK_SPECIAL_BASE 0x4788E80ull
21707  #define DCORE3_SRAM1_BANK_SPECIAL_MAX_OFFSET 0x1800
21708  #define DCORE3_SRAM1_BANK_SPECIAL_SECTION 0x1800
21709  #define mmDCORE3_SRAM1_RTR_BASE 0x4789000ull
21710  #define DCORE3_SRAM1_RTR_MAX_OFFSET 0x1000
21711  #define DCORE3_SRAM1_RTR_SECTION 0xE800
21712  #define mmDCORE3_SRAM1_RTR_SPECIAL_BASE 0x4789E80ull
21713  #define DCORE3_SRAM1_RTR_SPECIAL_MAX_OFFSET 0x1800
21714  #define DCORE3_SRAM1_RTR_SPECIAL_SECTION 0x1800
21715  #define mmDCORE3_SRAM1_DBG_CNT_N_HBW_DBG_CNT_BASE 0x478A000ull
21716  #define DCORE3_SRAM1_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
21717  #define DCORE3_SRAM1_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
21718  #define mmDCORE3_SRAM1_DBG_CNT_S_HBW_DBG_CNT_BASE 0x478A100ull
21719  #define DCORE3_SRAM1_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
21720  #define DCORE3_SRAM1_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
21721  #define mmDCORE3_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x478A200ull
21722  #define DCORE3_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
21723  #define DCORE3_SRAM1_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
21724  #define mmDCORE3_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x478A300ull
21725  #define DCORE3_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
21726  #define DCORE3_SRAM1_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
21727  #define mmDCORE3_SRAM1_DBG_CNT_N_LBW_DBG_CNT_BASE 0x478A400ull
21728  #define DCORE3_SRAM1_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
21729  #define DCORE3_SRAM1_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
21730  #define mmDCORE3_SRAM1_DBG_CNT_S_LBW_DBG_CNT_BASE 0x478A500ull
21731  #define DCORE3_SRAM1_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
21732  #define DCORE3_SRAM1_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
21733  #define mmDCORE3_SRAM1_DBG_CNT_L_LBW_DBG_CNT_BASE 0x478A600ull
21734  #define DCORE3_SRAM1_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
21735  #define DCORE3_SRAM1_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
21736  #define mmDCORE3_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x478A700ull
21737  #define DCORE3_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21738  #define DCORE3_SRAM1_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21739  #define mmDCORE3_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x478A780ull
21740  #define DCORE3_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21741  #define DCORE3_SRAM1_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21742  #define mmDCORE3_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x478A800ull
21743  #define DCORE3_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21744  #define DCORE3_SRAM1_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21745  #define mmDCORE3_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x478A880ull
21746  #define DCORE3_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21747  #define DCORE3_SRAM1_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
21748  #define mmDCORE3_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x478A900ull
21749  #define DCORE3_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21750  #define DCORE3_SRAM1_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21751  #define mmDCORE3_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x478A980ull
21752  #define DCORE3_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21753  #define DCORE3_SRAM1_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21754  #define mmDCORE3_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x478AA00ull
21755  #define DCORE3_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21756  #define DCORE3_SRAM1_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21757  #define mmDCORE3_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x478AA80ull
21758  #define DCORE3_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21759  #define DCORE3_SRAM1_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
21760  #define mmDCORE3_SRAM1_DBG_CNT_SPECIAL_BASE 0x478AE80ull
21761  #define DCORE3_SRAM1_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
21762  #define DCORE3_SRAM1_DBG_CNT_SPECIAL_SECTION 0x5180
21763  #define mmDCORE3_SRAM2_BANK_BASE 0x4790000ull
21764  #define DCORE3_SRAM2_BANK_MAX_OFFSET 0x1000
21765  #define DCORE3_SRAM2_BANK_SECTION 0xE800
21766  #define mmDCORE3_SRAM2_BANK_SPECIAL_BASE 0x4790E80ull
21767  #define DCORE3_SRAM2_BANK_SPECIAL_MAX_OFFSET 0x1800
21768  #define DCORE3_SRAM2_BANK_SPECIAL_SECTION 0x1800
21769  #define mmDCORE3_SRAM2_RTR_BASE 0x4791000ull
21770  #define DCORE3_SRAM2_RTR_MAX_OFFSET 0x1000
21771  #define DCORE3_SRAM2_RTR_SECTION 0xE800
21772  #define mmDCORE3_SRAM2_RTR_SPECIAL_BASE 0x4791E80ull
21773  #define DCORE3_SRAM2_RTR_SPECIAL_MAX_OFFSET 0x1800
21774  #define DCORE3_SRAM2_RTR_SPECIAL_SECTION 0x1800
21775  #define mmDCORE3_SRAM2_DBG_CNT_N_HBW_DBG_CNT_BASE 0x4792000ull
21776  #define DCORE3_SRAM2_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
21777  #define DCORE3_SRAM2_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
21778  #define mmDCORE3_SRAM2_DBG_CNT_S_HBW_DBG_CNT_BASE 0x4792100ull
21779  #define DCORE3_SRAM2_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
21780  #define DCORE3_SRAM2_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
21781  #define mmDCORE3_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x4792200ull
21782  #define DCORE3_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
21783  #define DCORE3_SRAM2_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
21784  #define mmDCORE3_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x4792300ull
21785  #define DCORE3_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
21786  #define DCORE3_SRAM2_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
21787  #define mmDCORE3_SRAM2_DBG_CNT_N_LBW_DBG_CNT_BASE 0x4792400ull
21788  #define DCORE3_SRAM2_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
21789  #define DCORE3_SRAM2_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
21790  #define mmDCORE3_SRAM2_DBG_CNT_S_LBW_DBG_CNT_BASE 0x4792500ull
21791  #define DCORE3_SRAM2_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
21792  #define DCORE3_SRAM2_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
21793  #define mmDCORE3_SRAM2_DBG_CNT_L_LBW_DBG_CNT_BASE 0x4792600ull
21794  #define DCORE3_SRAM2_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
21795  #define DCORE3_SRAM2_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
21796  #define mmDCORE3_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x4792700ull
21797  #define DCORE3_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21798  #define DCORE3_SRAM2_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21799  #define mmDCORE3_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x4792780ull
21800  #define DCORE3_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21801  #define DCORE3_SRAM2_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21802  #define mmDCORE3_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x4792800ull
21803  #define DCORE3_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21804  #define DCORE3_SRAM2_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21805  #define mmDCORE3_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x4792880ull
21806  #define DCORE3_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21807  #define DCORE3_SRAM2_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
21808  #define mmDCORE3_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x4792900ull
21809  #define DCORE3_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21810  #define DCORE3_SRAM2_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21811  #define mmDCORE3_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x4792980ull
21812  #define DCORE3_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21813  #define DCORE3_SRAM2_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21814  #define mmDCORE3_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x4792A00ull
21815  #define DCORE3_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21816  #define DCORE3_SRAM2_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21817  #define mmDCORE3_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x4792A80ull
21818  #define DCORE3_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21819  #define DCORE3_SRAM2_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
21820  #define mmDCORE3_SRAM2_DBG_CNT_SPECIAL_BASE 0x4792E80ull
21821  #define DCORE3_SRAM2_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
21822  #define DCORE3_SRAM2_DBG_CNT_SPECIAL_SECTION 0x5180
21823  #define mmDCORE3_SRAM3_BANK_BASE 0x4798000ull
21824  #define DCORE3_SRAM3_BANK_MAX_OFFSET 0x1000
21825  #define DCORE3_SRAM3_BANK_SECTION 0xE800
21826  #define mmDCORE3_SRAM3_BANK_SPECIAL_BASE 0x4798E80ull
21827  #define DCORE3_SRAM3_BANK_SPECIAL_MAX_OFFSET 0x1800
21828  #define DCORE3_SRAM3_BANK_SPECIAL_SECTION 0x1800
21829  #define mmDCORE3_SRAM3_RTR_BASE 0x4799000ull
21830  #define DCORE3_SRAM3_RTR_MAX_OFFSET 0x1000
21831  #define DCORE3_SRAM3_RTR_SECTION 0xE800
21832  #define mmDCORE3_SRAM3_RTR_SPECIAL_BASE 0x4799E80ull
21833  #define DCORE3_SRAM3_RTR_SPECIAL_MAX_OFFSET 0x1800
21834  #define DCORE3_SRAM3_RTR_SPECIAL_SECTION 0x1800
21835  #define mmDCORE3_SRAM3_DBG_CNT_N_HBW_DBG_CNT_BASE 0x479A000ull
21836  #define DCORE3_SRAM3_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
21837  #define DCORE3_SRAM3_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
21838  #define mmDCORE3_SRAM3_DBG_CNT_S_HBW_DBG_CNT_BASE 0x479A100ull
21839  #define DCORE3_SRAM3_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
21840  #define DCORE3_SRAM3_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
21841  #define mmDCORE3_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x479A200ull
21842  #define DCORE3_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
21843  #define DCORE3_SRAM3_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
21844  #define mmDCORE3_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x479A300ull
21845  #define DCORE3_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
21846  #define DCORE3_SRAM3_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
21847  #define mmDCORE3_SRAM3_DBG_CNT_N_LBW_DBG_CNT_BASE 0x479A400ull
21848  #define DCORE3_SRAM3_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
21849  #define DCORE3_SRAM3_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
21850  #define mmDCORE3_SRAM3_DBG_CNT_S_LBW_DBG_CNT_BASE 0x479A500ull
21851  #define DCORE3_SRAM3_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
21852  #define DCORE3_SRAM3_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
21853  #define mmDCORE3_SRAM3_DBG_CNT_L_LBW_DBG_CNT_BASE 0x479A600ull
21854  #define DCORE3_SRAM3_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
21855  #define DCORE3_SRAM3_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
21856  #define mmDCORE3_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x479A700ull
21857  #define DCORE3_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21858  #define DCORE3_SRAM3_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21859  #define mmDCORE3_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x479A780ull
21860  #define DCORE3_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21861  #define DCORE3_SRAM3_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21862  #define mmDCORE3_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x479A800ull
21863  #define DCORE3_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21864  #define DCORE3_SRAM3_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21865  #define mmDCORE3_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x479A880ull
21866  #define DCORE3_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21867  #define DCORE3_SRAM3_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
21868  #define mmDCORE3_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x479A900ull
21869  #define DCORE3_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21870  #define DCORE3_SRAM3_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21871  #define mmDCORE3_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x479A980ull
21872  #define DCORE3_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21873  #define DCORE3_SRAM3_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21874  #define mmDCORE3_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x479AA00ull
21875  #define DCORE3_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21876  #define DCORE3_SRAM3_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21877  #define mmDCORE3_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x479AA80ull
21878  #define DCORE3_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21879  #define DCORE3_SRAM3_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
21880  #define mmDCORE3_SRAM3_DBG_CNT_SPECIAL_BASE 0x479AE80ull
21881  #define DCORE3_SRAM3_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
21882  #define DCORE3_SRAM3_DBG_CNT_SPECIAL_SECTION 0x5180
21883  #define mmDCORE3_SRAM4_BANK_BASE 0x47A0000ull
21884  #define DCORE3_SRAM4_BANK_MAX_OFFSET 0x1000
21885  #define DCORE3_SRAM4_BANK_SECTION 0xE800
21886  #define mmDCORE3_SRAM4_BANK_SPECIAL_BASE 0x47A0E80ull
21887  #define DCORE3_SRAM4_BANK_SPECIAL_MAX_OFFSET 0x1800
21888  #define DCORE3_SRAM4_BANK_SPECIAL_SECTION 0x1800
21889  #define mmDCORE3_SRAM4_RTR_BASE 0x47A1000ull
21890  #define DCORE3_SRAM4_RTR_MAX_OFFSET 0x1000
21891  #define DCORE3_SRAM4_RTR_SECTION 0xE800
21892  #define mmDCORE3_SRAM4_RTR_SPECIAL_BASE 0x47A1E80ull
21893  #define DCORE3_SRAM4_RTR_SPECIAL_MAX_OFFSET 0x1800
21894  #define DCORE3_SRAM4_RTR_SPECIAL_SECTION 0x1800
21895  #define mmDCORE3_SRAM4_DBG_CNT_N_HBW_DBG_CNT_BASE 0x47A2000ull
21896  #define DCORE3_SRAM4_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
21897  #define DCORE3_SRAM4_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
21898  #define mmDCORE3_SRAM4_DBG_CNT_S_HBW_DBG_CNT_BASE 0x47A2100ull
21899  #define DCORE3_SRAM4_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
21900  #define DCORE3_SRAM4_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
21901  #define mmDCORE3_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x47A2200ull
21902  #define DCORE3_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
21903  #define DCORE3_SRAM4_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
21904  #define mmDCORE3_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x47A2300ull
21905  #define DCORE3_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
21906  #define DCORE3_SRAM4_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
21907  #define mmDCORE3_SRAM4_DBG_CNT_N_LBW_DBG_CNT_BASE 0x47A2400ull
21908  #define DCORE3_SRAM4_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
21909  #define DCORE3_SRAM4_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
21910  #define mmDCORE3_SRAM4_DBG_CNT_S_LBW_DBG_CNT_BASE 0x47A2500ull
21911  #define DCORE3_SRAM4_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
21912  #define DCORE3_SRAM4_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
21913  #define mmDCORE3_SRAM4_DBG_CNT_L_LBW_DBG_CNT_BASE 0x47A2600ull
21914  #define DCORE3_SRAM4_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
21915  #define DCORE3_SRAM4_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
21916  #define mmDCORE3_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x47A2700ull
21917  #define DCORE3_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21918  #define DCORE3_SRAM4_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21919  #define mmDCORE3_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x47A2780ull
21920  #define DCORE3_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21921  #define DCORE3_SRAM4_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21922  #define mmDCORE3_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x47A2800ull
21923  #define DCORE3_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21924  #define DCORE3_SRAM4_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21925  #define mmDCORE3_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x47A2880ull
21926  #define DCORE3_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21927  #define DCORE3_SRAM4_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
21928  #define mmDCORE3_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x47A2900ull
21929  #define DCORE3_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21930  #define DCORE3_SRAM4_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21931  #define mmDCORE3_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x47A2980ull
21932  #define DCORE3_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21933  #define DCORE3_SRAM4_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21934  #define mmDCORE3_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x47A2A00ull
21935  #define DCORE3_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21936  #define DCORE3_SRAM4_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21937  #define mmDCORE3_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x47A2A80ull
21938  #define DCORE3_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21939  #define DCORE3_SRAM4_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
21940  #define mmDCORE3_SRAM4_DBG_CNT_SPECIAL_BASE 0x47A2E80ull
21941  #define DCORE3_SRAM4_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
21942  #define DCORE3_SRAM4_DBG_CNT_SPECIAL_SECTION 0x5180
21943  #define mmDCORE3_SRAM5_BANK_BASE 0x47A8000ull
21944  #define DCORE3_SRAM5_BANK_MAX_OFFSET 0x1000
21945  #define DCORE3_SRAM5_BANK_SECTION 0xE800
21946  #define mmDCORE3_SRAM5_BANK_SPECIAL_BASE 0x47A8E80ull
21947  #define DCORE3_SRAM5_BANK_SPECIAL_MAX_OFFSET 0x1800
21948  #define DCORE3_SRAM5_BANK_SPECIAL_SECTION 0x1800
21949  #define mmDCORE3_SRAM5_RTR_BASE 0x47A9000ull
21950  #define DCORE3_SRAM5_RTR_MAX_OFFSET 0x1000
21951  #define DCORE3_SRAM5_RTR_SECTION 0xE800
21952  #define mmDCORE3_SRAM5_RTR_SPECIAL_BASE 0x47A9E80ull
21953  #define DCORE3_SRAM5_RTR_SPECIAL_MAX_OFFSET 0x1800
21954  #define DCORE3_SRAM5_RTR_SPECIAL_SECTION 0x1800
21955  #define mmDCORE3_SRAM5_DBG_CNT_N_HBW_DBG_CNT_BASE 0x47AA000ull
21956  #define DCORE3_SRAM5_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
21957  #define DCORE3_SRAM5_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
21958  #define mmDCORE3_SRAM5_DBG_CNT_S_HBW_DBG_CNT_BASE 0x47AA100ull
21959  #define DCORE3_SRAM5_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
21960  #define DCORE3_SRAM5_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
21961  #define mmDCORE3_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x47AA200ull
21962  #define DCORE3_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
21963  #define DCORE3_SRAM5_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
21964  #define mmDCORE3_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x47AA300ull
21965  #define DCORE3_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
21966  #define DCORE3_SRAM5_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
21967  #define mmDCORE3_SRAM5_DBG_CNT_N_LBW_DBG_CNT_BASE 0x47AA400ull
21968  #define DCORE3_SRAM5_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
21969  #define DCORE3_SRAM5_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
21970  #define mmDCORE3_SRAM5_DBG_CNT_S_LBW_DBG_CNT_BASE 0x47AA500ull
21971  #define DCORE3_SRAM5_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
21972  #define DCORE3_SRAM5_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
21973  #define mmDCORE3_SRAM5_DBG_CNT_L_LBW_DBG_CNT_BASE 0x47AA600ull
21974  #define DCORE3_SRAM5_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
21975  #define DCORE3_SRAM5_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
21976  #define mmDCORE3_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x47AA700ull
21977  #define DCORE3_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21978  #define DCORE3_SRAM5_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21979  #define mmDCORE3_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x47AA780ull
21980  #define DCORE3_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21981  #define DCORE3_SRAM5_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21982  #define mmDCORE3_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x47AA800ull
21983  #define DCORE3_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21984  #define DCORE3_SRAM5_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21985  #define mmDCORE3_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x47AA880ull
21986  #define DCORE3_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21987  #define DCORE3_SRAM5_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
21988  #define mmDCORE3_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x47AA900ull
21989  #define DCORE3_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21990  #define DCORE3_SRAM5_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
21991  #define mmDCORE3_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x47AA980ull
21992  #define DCORE3_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
21993  #define DCORE3_SRAM5_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
21994  #define mmDCORE3_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x47AAA00ull
21995  #define DCORE3_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21996  #define DCORE3_SRAM5_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
21997  #define mmDCORE3_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x47AAA80ull
21998  #define DCORE3_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
21999  #define DCORE3_SRAM5_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
22000  #define mmDCORE3_SRAM5_DBG_CNT_SPECIAL_BASE 0x47AAE80ull
22001  #define DCORE3_SRAM5_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
22002  #define DCORE3_SRAM5_DBG_CNT_SPECIAL_SECTION 0x5180
22003  #define mmDCORE3_SRAM6_BANK_BASE 0x47B0000ull
22004  #define DCORE3_SRAM6_BANK_MAX_OFFSET 0x1000
22005  #define DCORE3_SRAM6_BANK_SECTION 0xE800
22006  #define mmDCORE3_SRAM6_BANK_SPECIAL_BASE 0x47B0E80ull
22007  #define DCORE3_SRAM6_BANK_SPECIAL_MAX_OFFSET 0x1800
22008  #define DCORE3_SRAM6_BANK_SPECIAL_SECTION 0x1800
22009  #define mmDCORE3_SRAM6_RTR_BASE 0x47B1000ull
22010  #define DCORE3_SRAM6_RTR_MAX_OFFSET 0x1000
22011  #define DCORE3_SRAM6_RTR_SECTION 0xE800
22012  #define mmDCORE3_SRAM6_RTR_SPECIAL_BASE 0x47B1E80ull
22013  #define DCORE3_SRAM6_RTR_SPECIAL_MAX_OFFSET 0x1800
22014  #define DCORE3_SRAM6_RTR_SPECIAL_SECTION 0x1800
22015  #define mmDCORE3_SRAM6_DBG_CNT_N_HBW_DBG_CNT_BASE 0x47B2000ull
22016  #define DCORE3_SRAM6_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
22017  #define DCORE3_SRAM6_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
22018  #define mmDCORE3_SRAM6_DBG_CNT_S_HBW_DBG_CNT_BASE 0x47B2100ull
22019  #define DCORE3_SRAM6_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
22020  #define DCORE3_SRAM6_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
22021  #define mmDCORE3_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x47B2200ull
22022  #define DCORE3_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
22023  #define DCORE3_SRAM6_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
22024  #define mmDCORE3_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x47B2300ull
22025  #define DCORE3_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
22026  #define DCORE3_SRAM6_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
22027  #define mmDCORE3_SRAM6_DBG_CNT_N_LBW_DBG_CNT_BASE 0x47B2400ull
22028  #define DCORE3_SRAM6_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
22029  #define DCORE3_SRAM6_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
22030  #define mmDCORE3_SRAM6_DBG_CNT_S_LBW_DBG_CNT_BASE 0x47B2500ull
22031  #define DCORE3_SRAM6_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
22032  #define DCORE3_SRAM6_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
22033  #define mmDCORE3_SRAM6_DBG_CNT_L_LBW_DBG_CNT_BASE 0x47B2600ull
22034  #define DCORE3_SRAM6_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
22035  #define DCORE3_SRAM6_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
22036  #define mmDCORE3_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x47B2700ull
22037  #define DCORE3_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22038  #define DCORE3_SRAM6_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
22039  #define mmDCORE3_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x47B2780ull
22040  #define DCORE3_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22041  #define DCORE3_SRAM6_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
22042  #define mmDCORE3_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x47B2800ull
22043  #define DCORE3_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22044  #define DCORE3_SRAM6_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
22045  #define mmDCORE3_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x47B2880ull
22046  #define DCORE3_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22047  #define DCORE3_SRAM6_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
22048  #define mmDCORE3_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x47B2900ull
22049  #define DCORE3_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22050  #define DCORE3_SRAM6_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
22051  #define mmDCORE3_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x47B2980ull
22052  #define DCORE3_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22053  #define DCORE3_SRAM6_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
22054  #define mmDCORE3_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x47B2A00ull
22055  #define DCORE3_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22056  #define DCORE3_SRAM6_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
22057  #define mmDCORE3_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x47B2A80ull
22058  #define DCORE3_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22059  #define DCORE3_SRAM6_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
22060  #define mmDCORE3_SRAM6_DBG_CNT_SPECIAL_BASE 0x47B2E80ull
22061  #define DCORE3_SRAM6_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
22062  #define DCORE3_SRAM6_DBG_CNT_SPECIAL_SECTION 0x5180
22063  #define mmDCORE3_SRAM7_BANK_BASE 0x47B8000ull
22064  #define DCORE3_SRAM7_BANK_MAX_OFFSET 0x1000
22065  #define DCORE3_SRAM7_BANK_SECTION 0xE800
22066  #define mmDCORE3_SRAM7_BANK_SPECIAL_BASE 0x47B8E80ull
22067  #define DCORE3_SRAM7_BANK_SPECIAL_MAX_OFFSET 0x1800
22068  #define DCORE3_SRAM7_BANK_SPECIAL_SECTION 0x1800
22069  #define mmDCORE3_SRAM7_RTR_BASE 0x47B9000ull
22070  #define DCORE3_SRAM7_RTR_MAX_OFFSET 0x1000
22071  #define DCORE3_SRAM7_RTR_SECTION 0xE800
22072  #define mmDCORE3_SRAM7_RTR_SPECIAL_BASE 0x47B9E80ull
22073  #define DCORE3_SRAM7_RTR_SPECIAL_MAX_OFFSET 0x1800
22074  #define DCORE3_SRAM7_RTR_SPECIAL_SECTION 0x1800
22075  #define mmDCORE3_SRAM7_DBG_CNT_N_HBW_DBG_CNT_BASE 0x47BA000ull
22076  #define DCORE3_SRAM7_DBG_CNT_N_HBW_DBG_CNT_MAX_OFFSET 0x5800
22077  #define DCORE3_SRAM7_DBG_CNT_N_HBW_DBG_CNT_SECTION 0x1000
22078  #define mmDCORE3_SRAM7_DBG_CNT_S_HBW_DBG_CNT_BASE 0x47BA100ull
22079  #define DCORE3_SRAM7_DBG_CNT_S_HBW_DBG_CNT_MAX_OFFSET 0x5800
22080  #define DCORE3_SRAM7_DBG_CNT_S_HBW_DBG_CNT_SECTION 0x1000
22081  #define mmDCORE3_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_BASE 0x47BA200ull
22082  #define DCORE3_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_MAX_OFFSET 0x5800
22083  #define DCORE3_SRAM7_DBG_CNT_L_BANK0_HBW_DBG_CNT_SECTION 0x1000
22084  #define mmDCORE3_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_BASE 0x47BA300ull
22085  #define DCORE3_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_MAX_OFFSET 0x5800
22086  #define DCORE3_SRAM7_DBG_CNT_L_BANK1_HBW_DBG_CNT_SECTION 0x1000
22087  #define mmDCORE3_SRAM7_DBG_CNT_N_LBW_DBG_CNT_BASE 0x47BA400ull
22088  #define DCORE3_SRAM7_DBG_CNT_N_LBW_DBG_CNT_MAX_OFFSET 0x5800
22089  #define DCORE3_SRAM7_DBG_CNT_N_LBW_DBG_CNT_SECTION 0x1000
22090  #define mmDCORE3_SRAM7_DBG_CNT_S_LBW_DBG_CNT_BASE 0x47BA500ull
22091  #define DCORE3_SRAM7_DBG_CNT_S_LBW_DBG_CNT_MAX_OFFSET 0x5800
22092  #define DCORE3_SRAM7_DBG_CNT_S_LBW_DBG_CNT_SECTION 0x1000
22093  #define mmDCORE3_SRAM7_DBG_CNT_L_LBW_DBG_CNT_BASE 0x47BA600ull
22094  #define DCORE3_SRAM7_DBG_CNT_L_LBW_DBG_CNT_MAX_OFFSET 0x5800
22095  #define DCORE3_SRAM7_DBG_CNT_L_LBW_DBG_CNT_SECTION 0x1000
22096  #define mmDCORE3_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_BASE 0x47BA700ull
22097  #define DCORE3_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22098  #define DCORE3_SRAM7_DBG_CNT_HBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
22099  #define mmDCORE3_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_BASE 0x47BA780ull
22100  #define DCORE3_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22101  #define DCORE3_SRAM7_DBG_CNT_HBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
22102  #define mmDCORE3_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_BASE 0x47BA800ull
22103  #define DCORE3_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22104  #define DCORE3_SRAM7_DBG_CNT_HBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
22105  #define mmDCORE3_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_BASE 0x47BA880ull
22106  #define DCORE3_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22107  #define DCORE3_SRAM7_DBG_CNT_HBW_WR_RS_LL_STAT_CNT_SECTION 0x8000
22108  #define mmDCORE3_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_BASE 0x47BA900ull
22109  #define DCORE3_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22110  #define DCORE3_SRAM7_DBG_CNT_LBW_RD_RQ_LL_STAT_CNT_SECTION 0x8000
22111  #define mmDCORE3_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_BASE 0x47BA980ull
22112  #define DCORE3_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_MAX_OFFSET 0x3000
22113  #define DCORE3_SRAM7_DBG_CNT_LBW_WR_RQ_LL_STAT_CNT_SECTION 0x8000
22114  #define mmDCORE3_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_BASE 0x47BAA00ull
22115  #define DCORE3_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22116  #define DCORE3_SRAM7_DBG_CNT_LBW_RD_RS_LL_STAT_CNT_SECTION 0x8000
22117  #define mmDCORE3_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_BASE 0x47BAA80ull
22118  #define DCORE3_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_MAX_OFFSET 0x3000
22119  #define DCORE3_SRAM7_DBG_CNT_LBW_WR_RS_LL_STAT_CNT_SECTION 0x4000
22120  #define mmDCORE3_SRAM7_DBG_CNT_SPECIAL_BASE 0x47BAE80ull
22121  #define DCORE3_SRAM7_DBG_CNT_SPECIAL_MAX_OFFSET 0x1800
22122  #define DCORE3_SRAM7_DBG_CNT_SPECIAL_SECTION 0x5180
22123  #define mmDCORE3_EDMA0_QM_DCCM_BASE 0x47C0000ull
22124  #define DCORE3_EDMA0_QM_DCCM_MAX_OFFSET 0x4000
22125  #define DCORE3_EDMA0_QM_DCCM_SECTION 0x8000
22126  #define mmDCORE3_EDMA0_QM_ARC_AUX_BASE 0x47C8000ull
22127  #define DCORE3_EDMA0_QM_ARC_AUX_MAX_OFFSET 0x1000
22128  #define DCORE3_EDMA0_QM_ARC_AUX_SECTION 0xE800
22129  #define mmDCORE3_EDMA0_QM_ARC_AUX_SPECIAL_BASE 0x47C8E80ull
22130  #define DCORE3_EDMA0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
22131  #define DCORE3_EDMA0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
22132  #define mmDCORE3_EDMA0_QM_BASE 0x47CA000ull
22133  #define DCORE3_EDMA0_QM_MAX_OFFSET 0x1000
22134  #define DCORE3_EDMA0_QM_SECTION 0x9000
22135  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x47CA900ull
22136  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
22137  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
22138  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x47CA908ull
22139  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
22140  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
22141  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x47CA910ull
22142  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
22143  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
22144  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x47CA918ull
22145  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
22146  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
22147  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x47CA920ull
22148  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
22149  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
22150  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x47CA928ull
22151  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
22152  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
22153  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x47CA930ull
22154  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
22155  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
22156  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x47CA938ull
22157  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
22158  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
22159  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x47CA940ull
22160  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
22161  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
22162  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x47CA948ull
22163  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
22164  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
22165  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x47CA950ull
22166  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
22167  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
22168  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x47CA958ull
22169  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
22170  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
22171  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x47CA960ull
22172  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
22173  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
22174  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x47CA968ull
22175  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
22176  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
22177  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x47CA970ull
22178  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
22179  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
22180  #define mmDCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x47CA978ull
22181  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
22182  #define DCORE3_EDMA0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
22183  #define mmDCORE3_EDMA0_QM_AXUSER_SECURED_BASE 0x47CAB00ull
22184  #define DCORE3_EDMA0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
22185  #define DCORE3_EDMA0_QM_AXUSER_SECURED_SECTION 0x8000
22186  #define mmDCORE3_EDMA0_QM_AXUSER_NONSECURED_BASE 0x47CAB80ull
22187  #define DCORE3_EDMA0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
22188  #define DCORE3_EDMA0_QM_AXUSER_NONSECURED_SECTION 0x8000
22189  #define mmDCORE3_EDMA0_QM_DBG_HBW_BASE 0x47CAC00ull
22190  #define DCORE3_EDMA0_QM_DBG_HBW_MAX_OFFSET 0x5800
22191  #define DCORE3_EDMA0_QM_DBG_HBW_SECTION 0x8000
22192  #define mmDCORE3_EDMA0_QM_DBG_LBW_BASE 0x47CAC80ull
22193  #define DCORE3_EDMA0_QM_DBG_LBW_MAX_OFFSET 0x5800
22194  #define DCORE3_EDMA0_QM_DBG_LBW_SECTION 0x1000
22195  #define mmDCORE3_EDMA0_QM_CGM_BASE 0x47CAD80ull
22196  #define DCORE3_EDMA0_QM_CGM_MAX_OFFSET 0xC000
22197  #define DCORE3_EDMA0_QM_CGM_SECTION 0x1000
22198  #define mmDCORE3_EDMA0_QM_SPECIAL_BASE 0x47CAE80ull
22199  #define DCORE3_EDMA0_QM_SPECIAL_MAX_OFFSET 0x1800
22200  #define DCORE3_EDMA0_QM_SPECIAL_SECTION 0x1800
22201  #define mmDCORE3_EDMA0_CORE_BASE 0x47CB000ull
22202  #define DCORE3_EDMA0_CORE_MAX_OFFSET 0x1000
22203  #define DCORE3_EDMA0_CORE_SECTION 0x8000
22204  #define mmDCORE3_EDMA0_CORE_CTX_AXUSER_BASE 0x47CB800ull
22205  #define DCORE3_EDMA0_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
22206  #define DCORE3_EDMA0_CORE_CTX_AXUSER_SECTION 0x6000
22207  #define mmDCORE3_EDMA0_CORE_CTX_BASE 0x47CB860ull
22208  #define DCORE3_EDMA0_CORE_CTX_MAX_OFFSET 0x9000
22209  #define DCORE3_EDMA0_CORE_CTX_SECTION 0x5A00
22210  #define mmDCORE3_EDMA0_CORE_KDMA_CGM_BASE 0x47CBE00ull
22211  #define DCORE3_EDMA0_CORE_KDMA_CGM_MAX_OFFSET 0xC000
22212  #define DCORE3_EDMA0_CORE_KDMA_CGM_SECTION 0x8000
22213  #define mmDCORE3_EDMA0_CORE_SPECIAL_BASE 0x47CBE80ull
22214  #define DCORE3_EDMA0_CORE_SPECIAL_MAX_OFFSET 0x1800
22215  #define DCORE3_EDMA0_CORE_SPECIAL_SECTION 0x1800
22216  #define mmDCORE3_EDMA0_MSTR_IF_RR_SHRD_HBW_BASE 0x47CC000ull
22217  #define DCORE3_EDMA0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22218  #define DCORE3_EDMA0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22219  #define mmDCORE3_EDMA0_MSTR_IF_RR_PRVT_HBW_BASE 0x47CC200ull
22220  #define DCORE3_EDMA0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22221  #define DCORE3_EDMA0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22222  #define mmDCORE3_EDMA0_MSTR_IF_RR_SHRD_LBW_BASE 0x47CC400ull
22223  #define DCORE3_EDMA0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22224  #define DCORE3_EDMA0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22225  #define mmDCORE3_EDMA0_MSTR_IF_RR_PRVT_LBW_BASE 0x47CC600ull
22226  #define DCORE3_EDMA0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22227  #define DCORE3_EDMA0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22228  #define mmDCORE3_EDMA0_MSTR_IF_E2E_CRDT_BASE 0x47CC800ull
22229  #define DCORE3_EDMA0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22230  #define DCORE3_EDMA0_MSTR_IF_E2E_CRDT_SECTION 0x2800
22231  #define mmDCORE3_EDMA0_MSTR_IF_AXUSER_BASE 0x47CCA80ull
22232  #define DCORE3_EDMA0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22233  #define DCORE3_EDMA0_MSTR_IF_AXUSER_SECTION 0x8000
22234  #define mmDCORE3_EDMA0_MSTR_IF_DBG_HBW_BASE 0x47CCB00ull
22235  #define DCORE3_EDMA0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22236  #define DCORE3_EDMA0_MSTR_IF_DBG_HBW_SECTION 0x8000
22237  #define mmDCORE3_EDMA0_MSTR_IF_DBG_LBW_BASE 0x47CCB80ull
22238  #define DCORE3_EDMA0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22239  #define DCORE3_EDMA0_MSTR_IF_DBG_LBW_SECTION 0x8000
22240  #define mmDCORE3_EDMA0_MSTR_IF_CORE_HBW_BASE 0x47CCC00ull
22241  #define DCORE3_EDMA0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22242  #define DCORE3_EDMA0_MSTR_IF_CORE_HBW_SECTION 0x1800
22243  #define mmDCORE3_EDMA0_MSTR_IF_CORE_LBW_BASE 0x47CCD80ull
22244  #define DCORE3_EDMA0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22245  #define DCORE3_EDMA0_MSTR_IF_CORE_LBW_SECTION 0x1000
22246  #define mmDCORE3_EDMA0_MSTR_IF_SPECIAL_BASE 0x47CCE80ull
22247  #define DCORE3_EDMA0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22248  #define DCORE3_EDMA0_MSTR_IF_SPECIAL_SECTION 0x3180
22249  #define mmDCORE3_EDMA1_QM_DCCM_BASE 0x47D0000ull
22250  #define DCORE3_EDMA1_QM_DCCM_MAX_OFFSET 0x4000
22251  #define DCORE3_EDMA1_QM_DCCM_SECTION 0x8000
22252  #define mmDCORE3_EDMA1_QM_ARC_AUX_BASE 0x47D8000ull
22253  #define DCORE3_EDMA1_QM_ARC_AUX_MAX_OFFSET 0x1000
22254  #define DCORE3_EDMA1_QM_ARC_AUX_SECTION 0xE800
22255  #define mmDCORE3_EDMA1_QM_ARC_AUX_SPECIAL_BASE 0x47D8E80ull
22256  #define DCORE3_EDMA1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
22257  #define DCORE3_EDMA1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
22258  #define mmDCORE3_EDMA1_QM_BASE 0x47DA000ull
22259  #define DCORE3_EDMA1_QM_MAX_OFFSET 0x1000
22260  #define DCORE3_EDMA1_QM_SECTION 0x9000
22261  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x47DA900ull
22262  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
22263  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
22264  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x47DA908ull
22265  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
22266  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
22267  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x47DA910ull
22268  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
22269  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
22270  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x47DA918ull
22271  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
22272  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
22273  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x47DA920ull
22274  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
22275  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
22276  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x47DA928ull
22277  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
22278  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
22279  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x47DA930ull
22280  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
22281  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
22282  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x47DA938ull
22283  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
22284  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
22285  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x47DA940ull
22286  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
22287  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
22288  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x47DA948ull
22289  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
22290  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
22291  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x47DA950ull
22292  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
22293  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
22294  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x47DA958ull
22295  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
22296  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
22297  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x47DA960ull
22298  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
22299  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
22300  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x47DA968ull
22301  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
22302  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
22303  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x47DA970ull
22304  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
22305  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
22306  #define mmDCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x47DA978ull
22307  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
22308  #define DCORE3_EDMA1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
22309  #define mmDCORE3_EDMA1_QM_AXUSER_SECURED_BASE 0x47DAB00ull
22310  #define DCORE3_EDMA1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
22311  #define DCORE3_EDMA1_QM_AXUSER_SECURED_SECTION 0x8000
22312  #define mmDCORE3_EDMA1_QM_AXUSER_NONSECURED_BASE 0x47DAB80ull
22313  #define DCORE3_EDMA1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
22314  #define DCORE3_EDMA1_QM_AXUSER_NONSECURED_SECTION 0x8000
22315  #define mmDCORE3_EDMA1_QM_DBG_HBW_BASE 0x47DAC00ull
22316  #define DCORE3_EDMA1_QM_DBG_HBW_MAX_OFFSET 0x5800
22317  #define DCORE3_EDMA1_QM_DBG_HBW_SECTION 0x8000
22318  #define mmDCORE3_EDMA1_QM_DBG_LBW_BASE 0x47DAC80ull
22319  #define DCORE3_EDMA1_QM_DBG_LBW_MAX_OFFSET 0x5800
22320  #define DCORE3_EDMA1_QM_DBG_LBW_SECTION 0x1000
22321  #define mmDCORE3_EDMA1_QM_CGM_BASE 0x47DAD80ull
22322  #define DCORE3_EDMA1_QM_CGM_MAX_OFFSET 0xC000
22323  #define DCORE3_EDMA1_QM_CGM_SECTION 0x1000
22324  #define mmDCORE3_EDMA1_QM_SPECIAL_BASE 0x47DAE80ull
22325  #define DCORE3_EDMA1_QM_SPECIAL_MAX_OFFSET 0x1800
22326  #define DCORE3_EDMA1_QM_SPECIAL_SECTION 0x1800
22327  #define mmDCORE3_EDMA1_CORE_BASE 0x47DB000ull
22328  #define DCORE3_EDMA1_CORE_MAX_OFFSET 0x1000
22329  #define DCORE3_EDMA1_CORE_SECTION 0x8000
22330  #define mmDCORE3_EDMA1_CORE_CTX_AXUSER_BASE 0x47DB800ull
22331  #define DCORE3_EDMA1_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
22332  #define DCORE3_EDMA1_CORE_CTX_AXUSER_SECTION 0x6000
22333  #define mmDCORE3_EDMA1_CORE_CTX_BASE 0x47DB860ull
22334  #define DCORE3_EDMA1_CORE_CTX_MAX_OFFSET 0x9000
22335  #define DCORE3_EDMA1_CORE_CTX_SECTION 0x5A00
22336  #define mmDCORE3_EDMA1_CORE_KDMA_CGM_BASE 0x47DBE00ull
22337  #define DCORE3_EDMA1_CORE_KDMA_CGM_MAX_OFFSET 0xC000
22338  #define DCORE3_EDMA1_CORE_KDMA_CGM_SECTION 0x8000
22339  #define mmDCORE3_EDMA1_CORE_SPECIAL_BASE 0x47DBE80ull
22340  #define DCORE3_EDMA1_CORE_SPECIAL_MAX_OFFSET 0x1800
22341  #define DCORE3_EDMA1_CORE_SPECIAL_SECTION 0x1800
22342  #define mmDCORE3_EDMA1_MSTR_IF_RR_SHRD_HBW_BASE 0x47DC000ull
22343  #define DCORE3_EDMA1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22344  #define DCORE3_EDMA1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22345  #define mmDCORE3_EDMA1_MSTR_IF_RR_PRVT_HBW_BASE 0x47DC200ull
22346  #define DCORE3_EDMA1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22347  #define DCORE3_EDMA1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22348  #define mmDCORE3_EDMA1_MSTR_IF_RR_SHRD_LBW_BASE 0x47DC400ull
22349  #define DCORE3_EDMA1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22350  #define DCORE3_EDMA1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22351  #define mmDCORE3_EDMA1_MSTR_IF_RR_PRVT_LBW_BASE 0x47DC600ull
22352  #define DCORE3_EDMA1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22353  #define DCORE3_EDMA1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22354  #define mmDCORE3_EDMA1_MSTR_IF_E2E_CRDT_BASE 0x47DC800ull
22355  #define DCORE3_EDMA1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22356  #define DCORE3_EDMA1_MSTR_IF_E2E_CRDT_SECTION 0x2800
22357  #define mmDCORE3_EDMA1_MSTR_IF_AXUSER_BASE 0x47DCA80ull
22358  #define DCORE3_EDMA1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22359  #define DCORE3_EDMA1_MSTR_IF_AXUSER_SECTION 0x8000
22360  #define mmDCORE3_EDMA1_MSTR_IF_DBG_HBW_BASE 0x47DCB00ull
22361  #define DCORE3_EDMA1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22362  #define DCORE3_EDMA1_MSTR_IF_DBG_HBW_SECTION 0x8000
22363  #define mmDCORE3_EDMA1_MSTR_IF_DBG_LBW_BASE 0x47DCB80ull
22364  #define DCORE3_EDMA1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22365  #define DCORE3_EDMA1_MSTR_IF_DBG_LBW_SECTION 0x8000
22366  #define mmDCORE3_EDMA1_MSTR_IF_CORE_HBW_BASE 0x47DCC00ull
22367  #define DCORE3_EDMA1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22368  #define DCORE3_EDMA1_MSTR_IF_CORE_HBW_SECTION 0x1800
22369  #define mmDCORE3_EDMA1_MSTR_IF_CORE_LBW_BASE 0x47DCD80ull
22370  #define DCORE3_EDMA1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22371  #define DCORE3_EDMA1_MSTR_IF_CORE_LBW_SECTION 0x1000
22372  #define mmDCORE3_EDMA1_MSTR_IF_SPECIAL_BASE 0x47DCE80ull
22373  #define DCORE3_EDMA1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22374  #define DCORE3_EDMA1_MSTR_IF_SPECIAL_SECTION 0x3180
22375  #define mmDCORE3_DEC0_CMD_BASE 0x47E0000ull
22376  #define DCORE3_DEC0_CMD_MAX_OFFSET 0x1100
22377  #define DCORE3_DEC0_CMD_SECTION 0x1000
22378  #define mmDCORE3_DEC0_VSI_BASE 0x47E1000ull
22379  #define DCORE3_DEC0_VSI_MAX_OFFSET 0x6FC0
22380  #define DCORE3_DEC0_VSI_SECTION 0x1000
22381  #define mmDCORE3_DEC0_L2C_BASE 0x47E2000ull
22382  #define DCORE3_DEC0_L2C_MAX_OFFSET 0x39C0
22383  #define DCORE3_DEC0_L2C_SECTION 0x1000
22384  #define mmDCORE3_VDEC0_BRDG_CTRL_BASE 0x47E3000ull
22385  #define DCORE3_VDEC0_BRDG_CTRL_MAX_OFFSET 0x1000
22386  #define DCORE3_VDEC0_BRDG_CTRL_SECTION 0x8000
22387  #define mmDCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x47E3800ull
22388  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
22389  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
22390  #define mmDCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x47E3900ull
22391  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
22392  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
22393  #define mmDCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x47E3A00ull
22394  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
22395  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
22396  #define mmDCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x47E3B00ull
22397  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
22398  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
22399  #define mmDCORE3_VDEC0_BRDG_CTRL_AXUSER_DEC_BASE 0x47E3C00ull
22400  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
22401  #define DCORE3_VDEC0_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
22402  #define mmDCORE3_VDEC0_BRDG_CTRL_SPECIAL_BASE 0x47E3E80ull
22403  #define DCORE3_VDEC0_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
22404  #define DCORE3_VDEC0_BRDG_CTRL_SPECIAL_SECTION 0x1800
22405  #define mmDCORE3_VDEC0_CTRL_BASE 0x47E4000ull
22406  #define DCORE3_VDEC0_CTRL_MAX_OFFSET 0x1000
22407  #define DCORE3_VDEC0_CTRL_SECTION 0xE800
22408  #define mmDCORE3_VDEC0_CTRL_SPECIAL_BASE 0x47E4E80ull
22409  #define DCORE3_VDEC0_CTRL_SPECIAL_MAX_OFFSET 0x1800
22410  #define DCORE3_VDEC0_CTRL_SPECIAL_SECTION 0x1800
22411  #define mmDCORE3_VDEC0_MSTR_IF_RR_SHRD_HBW_BASE 0x47E5000ull
22412  #define DCORE3_VDEC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22413  #define DCORE3_VDEC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22414  #define mmDCORE3_VDEC0_MSTR_IF_RR_PRVT_HBW_BASE 0x47E5200ull
22415  #define DCORE3_VDEC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22416  #define DCORE3_VDEC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22417  #define mmDCORE3_VDEC0_MSTR_IF_RR_SHRD_LBW_BASE 0x47E5400ull
22418  #define DCORE3_VDEC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22419  #define DCORE3_VDEC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22420  #define mmDCORE3_VDEC0_MSTR_IF_RR_PRVT_LBW_BASE 0x47E5600ull
22421  #define DCORE3_VDEC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22422  #define DCORE3_VDEC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22423  #define mmDCORE3_VDEC0_MSTR_IF_E2E_CRDT_BASE 0x47E5800ull
22424  #define DCORE3_VDEC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22425  #define DCORE3_VDEC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
22426  #define mmDCORE3_VDEC0_MSTR_IF_AXUSER_BASE 0x47E5A80ull
22427  #define DCORE3_VDEC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22428  #define DCORE3_VDEC0_MSTR_IF_AXUSER_SECTION 0x8000
22429  #define mmDCORE3_VDEC0_MSTR_IF_DBG_HBW_BASE 0x47E5B00ull
22430  #define DCORE3_VDEC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22431  #define DCORE3_VDEC0_MSTR_IF_DBG_HBW_SECTION 0x8000
22432  #define mmDCORE3_VDEC0_MSTR_IF_DBG_LBW_BASE 0x47E5B80ull
22433  #define DCORE3_VDEC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22434  #define DCORE3_VDEC0_MSTR_IF_DBG_LBW_SECTION 0x8000
22435  #define mmDCORE3_VDEC0_MSTR_IF_CORE_HBW_BASE 0x47E5C00ull
22436  #define DCORE3_VDEC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22437  #define DCORE3_VDEC0_MSTR_IF_CORE_HBW_SECTION 0x1800
22438  #define mmDCORE3_VDEC0_MSTR_IF_CORE_LBW_BASE 0x47E5D80ull
22439  #define DCORE3_VDEC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22440  #define DCORE3_VDEC0_MSTR_IF_CORE_LBW_SECTION 0x1000
22441  #define mmDCORE3_VDEC0_MSTR_IF_SPECIAL_BASE 0x47E5E80ull
22442  #define DCORE3_VDEC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22443  #define DCORE3_VDEC0_MSTR_IF_SPECIAL_SECTION 0xA180
22444  #define mmDCORE3_DEC1_CMD_BASE 0x47F0000ull
22445  #define DCORE3_DEC1_CMD_MAX_OFFSET 0x1100
22446  #define DCORE3_DEC1_CMD_SECTION 0x1000
22447  #define mmDCORE3_DEC1_VSI_BASE 0x47F1000ull
22448  #define DCORE3_DEC1_VSI_MAX_OFFSET 0x6FC0
22449  #define DCORE3_DEC1_VSI_SECTION 0x1000
22450  #define mmDCORE3_DEC1_L2C_BASE 0x47F2000ull
22451  #define DCORE3_DEC1_L2C_MAX_OFFSET 0x39C0
22452  #define DCORE3_DEC1_L2C_SECTION 0x1000
22453  #define mmDCORE3_VDEC1_BRDG_CTRL_BASE 0x47F3000ull
22454  #define DCORE3_VDEC1_BRDG_CTRL_MAX_OFFSET 0x1000
22455  #define DCORE3_VDEC1_BRDG_CTRL_SECTION 0x8000
22456  #define mmDCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x47F3800ull
22457  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
22458  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
22459  #define mmDCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x47F3900ull
22460  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
22461  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
22462  #define mmDCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x47F3A00ull
22463  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
22464  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
22465  #define mmDCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x47F3B00ull
22466  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
22467  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
22468  #define mmDCORE3_VDEC1_BRDG_CTRL_AXUSER_DEC_BASE 0x47F3C00ull
22469  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
22470  #define DCORE3_VDEC1_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
22471  #define mmDCORE3_VDEC1_BRDG_CTRL_SPECIAL_BASE 0x47F3E80ull
22472  #define DCORE3_VDEC1_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
22473  #define DCORE3_VDEC1_BRDG_CTRL_SPECIAL_SECTION 0x1800
22474  #define mmDCORE3_VDEC1_CTRL_BASE 0x47F4000ull
22475  #define DCORE3_VDEC1_CTRL_MAX_OFFSET 0x1000
22476  #define DCORE3_VDEC1_CTRL_SECTION 0xE800
22477  #define mmDCORE3_VDEC1_CTRL_SPECIAL_BASE 0x47F4E80ull
22478  #define DCORE3_VDEC1_CTRL_SPECIAL_MAX_OFFSET 0x1800
22479  #define DCORE3_VDEC1_CTRL_SPECIAL_SECTION 0x1800
22480  #define mmDCORE3_VDEC1_MSTR_IF_RR_SHRD_HBW_BASE 0x47F5000ull
22481  #define DCORE3_VDEC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22482  #define DCORE3_VDEC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22483  #define mmDCORE3_VDEC1_MSTR_IF_RR_PRVT_HBW_BASE 0x47F5200ull
22484  #define DCORE3_VDEC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22485  #define DCORE3_VDEC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22486  #define mmDCORE3_VDEC1_MSTR_IF_RR_SHRD_LBW_BASE 0x47F5400ull
22487  #define DCORE3_VDEC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22488  #define DCORE3_VDEC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22489  #define mmDCORE3_VDEC1_MSTR_IF_RR_PRVT_LBW_BASE 0x47F5600ull
22490  #define DCORE3_VDEC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22491  #define DCORE3_VDEC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22492  #define mmDCORE3_VDEC1_MSTR_IF_E2E_CRDT_BASE 0x47F5800ull
22493  #define DCORE3_VDEC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22494  #define DCORE3_VDEC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
22495  #define mmDCORE3_VDEC1_MSTR_IF_AXUSER_BASE 0x47F5A80ull
22496  #define DCORE3_VDEC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22497  #define DCORE3_VDEC1_MSTR_IF_AXUSER_SECTION 0x8000
22498  #define mmDCORE3_VDEC1_MSTR_IF_DBG_HBW_BASE 0x47F5B00ull
22499  #define DCORE3_VDEC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22500  #define DCORE3_VDEC1_MSTR_IF_DBG_HBW_SECTION 0x8000
22501  #define mmDCORE3_VDEC1_MSTR_IF_DBG_LBW_BASE 0x47F5B80ull
22502  #define DCORE3_VDEC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22503  #define DCORE3_VDEC1_MSTR_IF_DBG_LBW_SECTION 0x8000
22504  #define mmDCORE3_VDEC1_MSTR_IF_CORE_HBW_BASE 0x47F5C00ull
22505  #define DCORE3_VDEC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22506  #define DCORE3_VDEC1_MSTR_IF_CORE_HBW_SECTION 0x1800
22507  #define mmDCORE3_VDEC1_MSTR_IF_CORE_LBW_BASE 0x47F5D80ull
22508  #define DCORE3_VDEC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22509  #define DCORE3_VDEC1_MSTR_IF_CORE_LBW_SECTION 0x1000
22510  #define mmDCORE3_VDEC1_MSTR_IF_SPECIAL_BASE 0x47F5E80ull
22511  #define DCORE3_VDEC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22512  #define DCORE3_VDEC1_MSTR_IF_SPECIAL_SECTION 0xA180
22513  #define mmGIC_BASE 0x4800000ull
22514  #define GIC_MAX_OFFSET 0x10000
22515  #define GIC_SECTION 0x401000
22516  #define mmPCIE_WRAP_BASE 0x4C01000ull
22517  #define PCIE_WRAP_MAX_OFFSET 0x1000
22518  #define PCIE_WRAP_SECTION 0xE800
22519  #define mmPCIE_WRAP_SPECIAL_BASE 0x4C01E80ull
22520  #define PCIE_WRAP_SPECIAL_MAX_OFFSET 0x1800
22521  #define PCIE_WRAP_SPECIAL_SECTION 0x1800
22522  #define mmPCIE_DBI_BASE 0x4C02000ull
22523  #define PCIE_DBI_MAX_OFFSET 0xC040
22524  #define PCIE_DBI_SECTION 0x2000
22525  #define mmPCIE_CORE_BASE 0x4C04000ull
22526  #define PCIE_CORE_MAX_OFFSET 0x1000
22527  #define PCIE_CORE_SECTION 0xE800
22528  #define mmPCIE_CORE_SPECIAL_BASE 0x4C04E80ull
22529  #define PCIE_CORE_SPECIAL_MAX_OFFSET 0x1800
22530  #define PCIE_CORE_SPECIAL_SECTION 0x2180
22531  #define mmPCIE_AUX_BASE 0x4C07000ull
22532  #define PCIE_AUX_MAX_OFFSET 0x1000
22533  #define PCIE_AUX_SECTION 0xE800
22534  #define mmPCIE_AUX_SPECIAL_BASE 0x4C07E80ull
22535  #define PCIE_AUX_SPECIAL_MAX_OFFSET 0x1800
22536  #define PCIE_AUX_SPECIAL_SECTION 0x8180
22537  #define mmPCIE_PHY_BASE 0x4C10000ull
22538  #define PCIE_PHY_MAX_OFFSET 0x1000
22539  #define PCIE_PHY_SECTION 0xE800
22540  #define mmPCIE_PHY_SPECIAL_BASE 0x4C10E80ull
22541  #define PCIE_PHY_SPECIAL_MAX_OFFSET 0x1800
22542  #define PCIE_PHY_SPECIAL_SECTION 0x2180
22543  #define mmPCIE_MSI_BASE 0x4C13000ull
22544  #define PCIE_MSI_MAX_OFFSET 0x8000
22545  #define PCIE_MSI_SECTION 0x1000
22546  #define mmPCIE_ELBI_RR_MSTR_IF_RR_SHRD_HBW_BASE 0x4C14000ull
22547  #define PCIE_ELBI_RR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22548  #define PCIE_ELBI_RR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22549  #define mmPCIE_ELBI_RR_MSTR_IF_RR_PRVT_HBW_BASE 0x4C14200ull
22550  #define PCIE_ELBI_RR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22551  #define PCIE_ELBI_RR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22552  #define mmPCIE_ELBI_RR_MSTR_IF_RR_SHRD_LBW_BASE 0x4C14400ull
22553  #define PCIE_ELBI_RR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22554  #define PCIE_ELBI_RR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22555  #define mmPCIE_ELBI_RR_MSTR_IF_RR_PRVT_LBW_BASE 0x4C14600ull
22556  #define PCIE_ELBI_RR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22557  #define PCIE_ELBI_RR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22558  #define mmPCIE_ELBI_RR_MSTR_IF_E2E_CRDT_BASE 0x4C14800ull
22559  #define PCIE_ELBI_RR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22560  #define PCIE_ELBI_RR_MSTR_IF_E2E_CRDT_SECTION 0x2800
22561  #define mmPCIE_ELBI_RR_MSTR_IF_AXUSER_BASE 0x4C14A80ull
22562  #define PCIE_ELBI_RR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22563  #define PCIE_ELBI_RR_MSTR_IF_AXUSER_SECTION 0x8000
22564  #define mmPCIE_ELBI_RR_MSTR_IF_DBG_HBW_BASE 0x4C14B00ull
22565  #define PCIE_ELBI_RR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22566  #define PCIE_ELBI_RR_MSTR_IF_DBG_HBW_SECTION 0x8000
22567  #define mmPCIE_ELBI_RR_MSTR_IF_DBG_LBW_BASE 0x4C14B80ull
22568  #define PCIE_ELBI_RR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22569  #define PCIE_ELBI_RR_MSTR_IF_DBG_LBW_SECTION 0x8000
22570  #define mmPCIE_ELBI_RR_MSTR_IF_CORE_HBW_BASE 0x4C14C00ull
22571  #define PCIE_ELBI_RR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22572  #define PCIE_ELBI_RR_MSTR_IF_CORE_HBW_SECTION 0x1800
22573  #define mmPCIE_ELBI_RR_MSTR_IF_CORE_LBW_BASE 0x4C14D80ull
22574  #define PCIE_ELBI_RR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22575  #define PCIE_ELBI_RR_MSTR_IF_CORE_LBW_SECTION 0x1000
22576  #define mmPCIE_ELBI_RR_MSTR_IF_SPECIAL_BASE 0x4C14E80ull
22577  #define PCIE_ELBI_RR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22578  #define PCIE_ELBI_RR_MSTR_IF_SPECIAL_SECTION 0x1800
22579  #define mmPCIE_MSTR_RR_MSTR_IF_RR_SHRD_HBW_BASE 0x4C15000ull
22580  #define PCIE_MSTR_RR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22581  #define PCIE_MSTR_RR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22582  #define mmPCIE_MSTR_RR_MSTR_IF_RR_PRVT_HBW_BASE 0x4C15200ull
22583  #define PCIE_MSTR_RR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22584  #define PCIE_MSTR_RR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22585  #define mmPCIE_MSTR_RR_MSTR_IF_RR_SHRD_LBW_BASE 0x4C15400ull
22586  #define PCIE_MSTR_RR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22587  #define PCIE_MSTR_RR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22588  #define mmPCIE_MSTR_RR_MSTR_IF_RR_PRVT_LBW_BASE 0x4C15600ull
22589  #define PCIE_MSTR_RR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22590  #define PCIE_MSTR_RR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22591  #define mmPCIE_MSTR_RR_MSTR_IF_E2E_CRDT_BASE 0x4C15800ull
22592  #define PCIE_MSTR_RR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22593  #define PCIE_MSTR_RR_MSTR_IF_E2E_CRDT_SECTION 0x2800
22594  #define mmPCIE_MSTR_RR_MSTR_IF_AXUSER_BASE 0x4C15A80ull
22595  #define PCIE_MSTR_RR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22596  #define PCIE_MSTR_RR_MSTR_IF_AXUSER_SECTION 0x8000
22597  #define mmPCIE_MSTR_RR_MSTR_IF_DBG_HBW_BASE 0x4C15B00ull
22598  #define PCIE_MSTR_RR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22599  #define PCIE_MSTR_RR_MSTR_IF_DBG_HBW_SECTION 0x8000
22600  #define mmPCIE_MSTR_RR_MSTR_IF_DBG_LBW_BASE 0x4C15B80ull
22601  #define PCIE_MSTR_RR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22602  #define PCIE_MSTR_RR_MSTR_IF_DBG_LBW_SECTION 0x8000
22603  #define mmPCIE_MSTR_RR_MSTR_IF_CORE_HBW_BASE 0x4C15C00ull
22604  #define PCIE_MSTR_RR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22605  #define PCIE_MSTR_RR_MSTR_IF_CORE_HBW_SECTION 0x1800
22606  #define mmPCIE_MSTR_RR_MSTR_IF_CORE_LBW_BASE 0x4C15D80ull
22607  #define PCIE_MSTR_RR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22608  #define PCIE_MSTR_RR_MSTR_IF_CORE_LBW_SECTION 0x1000
22609  #define mmPCIE_MSTR_RR_MSTR_IF_SPECIAL_BASE 0x4C15E80ull
22610  #define PCIE_MSTR_RR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22611  #define PCIE_MSTR_RR_MSTR_IF_SPECIAL_SECTION 0x1800
22612  #define mmPCIE_LBW_RR_MSTR_IF_RR_SHRD_HBW_BASE 0x4C16000ull
22613  #define PCIE_LBW_RR_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22614  #define PCIE_LBW_RR_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22615  #define mmPCIE_LBW_RR_MSTR_IF_RR_PRVT_HBW_BASE 0x4C16200ull
22616  #define PCIE_LBW_RR_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22617  #define PCIE_LBW_RR_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22618  #define mmPCIE_LBW_RR_MSTR_IF_RR_SHRD_LBW_BASE 0x4C16400ull
22619  #define PCIE_LBW_RR_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22620  #define PCIE_LBW_RR_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22621  #define mmPCIE_LBW_RR_MSTR_IF_RR_PRVT_LBW_BASE 0x4C16600ull
22622  #define PCIE_LBW_RR_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22623  #define PCIE_LBW_RR_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22624  #define mmPCIE_LBW_RR_MSTR_IF_E2E_CRDT_BASE 0x4C16800ull
22625  #define PCIE_LBW_RR_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22626  #define PCIE_LBW_RR_MSTR_IF_E2E_CRDT_SECTION 0x2800
22627  #define mmPCIE_LBW_RR_MSTR_IF_AXUSER_BASE 0x4C16A80ull
22628  #define PCIE_LBW_RR_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22629  #define PCIE_LBW_RR_MSTR_IF_AXUSER_SECTION 0x8000
22630  #define mmPCIE_LBW_RR_MSTR_IF_DBG_HBW_BASE 0x4C16B00ull
22631  #define PCIE_LBW_RR_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22632  #define PCIE_LBW_RR_MSTR_IF_DBG_HBW_SECTION 0x8000
22633  #define mmPCIE_LBW_RR_MSTR_IF_DBG_LBW_BASE 0x4C16B80ull
22634  #define PCIE_LBW_RR_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22635  #define PCIE_LBW_RR_MSTR_IF_DBG_LBW_SECTION 0x8000
22636  #define mmPCIE_LBW_RR_MSTR_IF_CORE_HBW_BASE 0x4C16C00ull
22637  #define PCIE_LBW_RR_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22638  #define PCIE_LBW_RR_MSTR_IF_CORE_HBW_SECTION 0x1800
22639  #define mmPCIE_LBW_RR_MSTR_IF_CORE_LBW_BASE 0x4C16D80ull
22640  #define PCIE_LBW_RR_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22641  #define PCIE_LBW_RR_MSTR_IF_CORE_LBW_SECTION 0x1000
22642  #define mmPCIE_LBW_RR_MSTR_IF_SPECIAL_BASE 0x4C16E80ull
22643  #define PCIE_LBW_RR_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22644  #define PCIE_LBW_RR_MSTR_IF_SPECIAL_SECTION 0x1800
22645  #define mmPCIE_MSIX_BASE 0x4C17000ull
22646  #define PCIE_MSIX_MAX_OFFSET 0x4000
22647  #define PCIE_MSIX_SECTION 0x29000
22648  #define mmPSOC_I2C_M0_BASE 0x4C40000ull
22649  #define PSOC_I2C_M0_MAX_OFFSET 0x1000
22650  #define PSOC_I2C_M0_SECTION 0x1000
22651  #define mmPSOC_I2C_M1_BASE 0x4C41000ull
22652  #define PSOC_I2C_M1_MAX_OFFSET 0x1000
22653  #define PSOC_I2C_M1_SECTION 0x1000
22654  #define mmPSOC_I2C_S_BASE 0x4C42000ull
22655  #define PSOC_I2C_S_MAX_OFFSET 0x1000
22656  #define PSOC_I2C_S_SECTION 0x1000
22657  #define mmPSOC_SPI_BASE 0x4C43000ull
22658  #define PSOC_SPI_MAX_OFFSET 0x1000
22659  #define PSOC_SPI_SECTION 0x1000
22660  #define mmPSOC_QSPI_BASE 0x4C44000ull
22661  #define PSOC_QSPI_MAX_OFFSET 0x1000
22662  #define PSOC_QSPI_SECTION 0x1000
22663  #define mmPSOC_UART_0_BASE 0x4C45000ull
22664  #define PSOC_UART_0_MAX_OFFSET 0x1000
22665  #define PSOC_UART_0_SECTION 0x1000
22666  #define mmPSOC_UART_1_BASE 0x4C46000ull
22667  #define PSOC_UART_1_MAX_OFFSET 0x1000
22668  #define PSOC_UART_1_SECTION 0x1000
22669  #define mmPSOC_TIMER_BASE 0x4C47000ull
22670  #define PSOC_TIMER_MAX_OFFSET 0x1000
22671  #define PSOC_TIMER_SECTION 0x1000
22672  #define mmPSOC_WDOG_BASE 0x4C48000ull
22673  #define PSOC_WDOG_MAX_OFFSET 0x1000
22674  #define PSOC_WDOG_SECTION 0x1000
22675  #define mmPSOC_TIMESTAMP_BASE 0x4C49000ull
22676  #define PSOC_TIMESTAMP_MAX_OFFSET 0x1000
22677  #define PSOC_TIMESTAMP_SECTION 0x1000
22678  #define mmPSOC_EFUSE_BASE 0x4C4A000ull
22679  #define PSOC_EFUSE_MAX_OFFSET 0x1000
22680  #define PSOC_EFUSE_SECTION 0xE800
22681  #define mmPSOC_EFUSE_SPECIAL_BASE 0x4C4AE80ull
22682  #define PSOC_EFUSE_SPECIAL_MAX_OFFSET 0x1800
22683  #define PSOC_EFUSE_SPECIAL_SECTION 0x1800
22684  #define mmPSOC_GLOBAL_CONF_BASE 0x4C4B000ull
22685  #define PSOC_GLOBAL_CONF_MAX_OFFSET 0x1000
22686  #define PSOC_GLOBAL_CONF_SECTION 0xE800
22687  #define mmPSOC_GLOBAL_CONF_SPECIAL_BASE 0x4C4BE80ull
22688  #define PSOC_GLOBAL_CONF_SPECIAL_MAX_OFFSET 0x1800
22689  #define PSOC_GLOBAL_CONF_SPECIAL_SECTION 0x1800
22690  #define mmPSOC_GPIO0_BASE 0x4C4C000ull
22691  #define PSOC_GPIO0_MAX_OFFSET 0x1000
22692  #define PSOC_GPIO0_SECTION 0x1000
22693  #define mmPSOC_GPIO1_BASE 0x4C4D000ull
22694  #define PSOC_GPIO1_MAX_OFFSET 0x1000
22695  #define PSOC_GPIO1_SECTION 0x1000
22696  #define mmPSOC_BTL_BASE 0x4C4E000ull
22697  #define PSOC_BTL_MAX_OFFSET 0x1000
22698  #define PSOC_BTL_SECTION 0xE800
22699  #define mmPSOC_BTL_SPECIAL_BASE 0x4C4EE80ull
22700  #define PSOC_BTL_SPECIAL_MAX_OFFSET 0x1800
22701  #define PSOC_BTL_SPECIAL_SECTION 0x1800
22702  #define mmPSOC_CS_TRACE_BASE 0x4C4F000ull
22703  #define PSOC_CS_TRACE_MAX_OFFSET 0x1000
22704  #define PSOC_CS_TRACE_SECTION 0xE800
22705  #define mmPSOC_CS_TRACE_SPECIAL_BASE 0x4C4FE80ull
22706  #define PSOC_CS_TRACE_SPECIAL_MAX_OFFSET 0x1800
22707  #define PSOC_CS_TRACE_SPECIAL_SECTION 0x1800
22708  #define mmPSOC_GPIO2_BASE 0x4C50000ull
22709  #define PSOC_GPIO2_MAX_OFFSET 0x1000
22710  #define PSOC_GPIO2_SECTION 0x1000
22711  #define mmPSOC_GPIO3_BASE 0x4C51000ull
22712  #define PSOC_GPIO3_MAX_OFFSET 0x1000
22713  #define PSOC_GPIO3_SECTION 0x2000
22714  #define mmPSOC_DFT_EFUSE_BASE 0x4C53000ull
22715  #define PSOC_DFT_EFUSE_MAX_OFFSET 0x1000
22716  #define PSOC_DFT_EFUSE_SECTION 0xE800
22717  #define mmPSOC_DFT_EFUSE_SPECIAL_BASE 0x4C53E80ull
22718  #define PSOC_DFT_EFUSE_SPECIAL_MAX_OFFSET 0x1800
22719  #define PSOC_DFT_EFUSE_SPECIAL_SECTION 0x1800
22720  #define mmPSOC_RPM_0_BASE 0x4C54000ull
22721  #define PSOC_RPM_0_MAX_OFFSET 0x1000
22722  #define PSOC_RPM_0_SECTION 0xE800
22723  #define mmPSOC_RPM_0_SPECIAL_BASE 0x4C54E80ull
22724  #define PSOC_RPM_0_SPECIAL_MAX_OFFSET 0x1800
22725  #define PSOC_RPM_0_SPECIAL_SECTION 0x1800
22726  #define mmPSOC_RPM_1_BASE 0x4C55000ull
22727  #define PSOC_RPM_1_MAX_OFFSET 0x1000
22728  #define PSOC_RPM_1_SECTION 0xE800
22729  #define mmPSOC_RPM_1_SPECIAL_BASE 0x4C55E80ull
22730  #define PSOC_RPM_1_SPECIAL_MAX_OFFSET 0x1800
22731  #define PSOC_RPM_1_SPECIAL_SECTION 0x1800
22732  #define mmPSOC_GPIO4_BASE 0x4C56000ull
22733  #define PSOC_GPIO4_MAX_OFFSET 0x1000
22734  #define PSOC_GPIO4_SECTION 0x1000
22735  #define mmPSOC_GPIO5_BASE 0x4C57000ull
22736  #define PSOC_GPIO5_MAX_OFFSET 0x1000
22737  #define PSOC_GPIO5_SECTION 0x1000
22738  #define mmPSOC_PID_BASE 0x4C58000ull
22739  #define PSOC_PID_MAX_OFFSET 0x1000
22740  #define PSOC_PID_SECTION 0xE800
22741  #define mmPSOC_PID_SPECIAL_BASE 0x4C58E80ull
22742  #define PSOC_PID_SPECIAL_MAX_OFFSET 0x1800
22743  #define PSOC_PID_SPECIAL_SECTION 0x1800
22744  #define mmPSOC_ARC0_CFG_BASE 0x4C59000ull
22745  #define PSOC_ARC0_CFG_MAX_OFFSET 0x1000
22746  #define PSOC_ARC0_CFG_SECTION 0xE800
22747  #define mmPSOC_ARC0_CFG_SPECIAL_BASE 0x4C59E80ull
22748  #define PSOC_ARC0_CFG_SPECIAL_MAX_OFFSET 0x1800
22749  #define PSOC_ARC0_CFG_SPECIAL_SECTION 0x1800
22750  #define mmPSOC_ARC0_MSTR_IF_RR_SHRD_HBW_BASE 0x4C5A000ull
22751  #define PSOC_ARC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22752  #define PSOC_ARC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22753  #define mmPSOC_ARC0_MSTR_IF_RR_PRVT_HBW_BASE 0x4C5A200ull
22754  #define PSOC_ARC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22755  #define PSOC_ARC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22756  #define mmPSOC_ARC0_MSTR_IF_RR_SHRD_LBW_BASE 0x4C5A400ull
22757  #define PSOC_ARC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22758  #define PSOC_ARC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22759  #define mmPSOC_ARC0_MSTR_IF_RR_PRVT_LBW_BASE 0x4C5A600ull
22760  #define PSOC_ARC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22761  #define PSOC_ARC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22762  #define mmPSOC_ARC0_MSTR_IF_E2E_CRDT_BASE 0x4C5A800ull
22763  #define PSOC_ARC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22764  #define PSOC_ARC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
22765  #define mmPSOC_ARC0_MSTR_IF_AXUSER_BASE 0x4C5AA80ull
22766  #define PSOC_ARC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22767  #define PSOC_ARC0_MSTR_IF_AXUSER_SECTION 0x8000
22768  #define mmPSOC_ARC0_MSTR_IF_DBG_HBW_BASE 0x4C5AB00ull
22769  #define PSOC_ARC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22770  #define PSOC_ARC0_MSTR_IF_DBG_HBW_SECTION 0x8000
22771  #define mmPSOC_ARC0_MSTR_IF_DBG_LBW_BASE 0x4C5AB80ull
22772  #define PSOC_ARC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22773  #define PSOC_ARC0_MSTR_IF_DBG_LBW_SECTION 0x8000
22774  #define mmPSOC_ARC0_MSTR_IF_CORE_HBW_BASE 0x4C5AC00ull
22775  #define PSOC_ARC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22776  #define PSOC_ARC0_MSTR_IF_CORE_HBW_SECTION 0x1800
22777  #define mmPSOC_ARC0_MSTR_IF_CORE_LBW_BASE 0x4C5AD80ull
22778  #define PSOC_ARC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22779  #define PSOC_ARC0_MSTR_IF_CORE_LBW_SECTION 0x1000
22780  #define mmPSOC_ARC0_MSTR_IF_SPECIAL_BASE 0x4C5AE80ull
22781  #define PSOC_ARC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22782  #define PSOC_ARC0_MSTR_IF_SPECIAL_SECTION 0x1800
22783  #define mmPSOC_ARC0_AUX_BASE 0x4C5B000ull
22784  #define PSOC_ARC0_AUX_MAX_OFFSET 0x1000
22785  #define PSOC_ARC0_AUX_SECTION 0xE800
22786  #define mmPSOC_ARC0_AUX_SPECIAL_BASE 0x4C5BE80ull
22787  #define PSOC_ARC0_AUX_SPECIAL_MAX_OFFSET 0x1800
22788  #define PSOC_ARC0_AUX_SPECIAL_SECTION 0x1800
22789  #define mmPSOC_ARC1_CFG_BASE 0x4C5C000ull
22790  #define PSOC_ARC1_CFG_MAX_OFFSET 0x1000
22791  #define PSOC_ARC1_CFG_SECTION 0xE800
22792  #define mmPSOC_ARC1_CFG_SPECIAL_BASE 0x4C5CE80ull
22793  #define PSOC_ARC1_CFG_SPECIAL_MAX_OFFSET 0x1800
22794  #define PSOC_ARC1_CFG_SPECIAL_SECTION 0x1800
22795  #define mmPSOC_ARC1_MSTR_IF_RR_SHRD_HBW_BASE 0x4C5D000ull
22796  #define PSOC_ARC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22797  #define PSOC_ARC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22798  #define mmPSOC_ARC1_MSTR_IF_RR_PRVT_HBW_BASE 0x4C5D200ull
22799  #define PSOC_ARC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22800  #define PSOC_ARC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22801  #define mmPSOC_ARC1_MSTR_IF_RR_SHRD_LBW_BASE 0x4C5D400ull
22802  #define PSOC_ARC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22803  #define PSOC_ARC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22804  #define mmPSOC_ARC1_MSTR_IF_RR_PRVT_LBW_BASE 0x4C5D600ull
22805  #define PSOC_ARC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22806  #define PSOC_ARC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22807  #define mmPSOC_ARC1_MSTR_IF_E2E_CRDT_BASE 0x4C5D800ull
22808  #define PSOC_ARC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22809  #define PSOC_ARC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
22810  #define mmPSOC_ARC1_MSTR_IF_AXUSER_BASE 0x4C5DA80ull
22811  #define PSOC_ARC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22812  #define PSOC_ARC1_MSTR_IF_AXUSER_SECTION 0x8000
22813  #define mmPSOC_ARC1_MSTR_IF_DBG_HBW_BASE 0x4C5DB00ull
22814  #define PSOC_ARC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22815  #define PSOC_ARC1_MSTR_IF_DBG_HBW_SECTION 0x8000
22816  #define mmPSOC_ARC1_MSTR_IF_DBG_LBW_BASE 0x4C5DB80ull
22817  #define PSOC_ARC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22818  #define PSOC_ARC1_MSTR_IF_DBG_LBW_SECTION 0x8000
22819  #define mmPSOC_ARC1_MSTR_IF_CORE_HBW_BASE 0x4C5DC00ull
22820  #define PSOC_ARC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22821  #define PSOC_ARC1_MSTR_IF_CORE_HBW_SECTION 0x1800
22822  #define mmPSOC_ARC1_MSTR_IF_CORE_LBW_BASE 0x4C5DD80ull
22823  #define PSOC_ARC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22824  #define PSOC_ARC1_MSTR_IF_CORE_LBW_SECTION 0x1000
22825  #define mmPSOC_ARC1_MSTR_IF_SPECIAL_BASE 0x4C5DE80ull
22826  #define PSOC_ARC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22827  #define PSOC_ARC1_MSTR_IF_SPECIAL_SECTION 0x1800
22828  #define mmPSOC_ARC1_AUX_BASE 0x4C5E000ull
22829  #define PSOC_ARC1_AUX_MAX_OFFSET 0x1000
22830  #define PSOC_ARC1_AUX_SECTION 0xE800
22831  #define mmPSOC_ARC1_AUX_SPECIAL_BASE 0x4C5EE80ull
22832  #define PSOC_ARC1_AUX_SPECIAL_MAX_OFFSET 0x1800
22833  #define PSOC_ARC1_AUX_SPECIAL_SECTION 0x1180
22834  #define mmPSOC_SECURITY_BASE 0x4C60000ull
22835  #define PSOC_SECURITY_MAX_OFFSET 0x1000
22836  #define PSOC_SECURITY_SECTION 0xE800
22837  #define mmPSOC_SECURITY_SPECIAL_BASE 0x4C60E80ull
22838  #define PSOC_SECURITY_SPECIAL_MAX_OFFSET 0x1800
22839  #define PSOC_SECURITY_SPECIAL_SECTION 0x1800
22840  #define mmJT_MSTR_IF_RR_SHRD_HBW_BASE 0x4C61000ull
22841  #define JT_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22842  #define JT_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22843  #define mmJT_MSTR_IF_RR_PRVT_HBW_BASE 0x4C61200ull
22844  #define JT_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22845  #define JT_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22846  #define mmJT_MSTR_IF_RR_SHRD_LBW_BASE 0x4C61400ull
22847  #define JT_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22848  #define JT_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22849  #define mmJT_MSTR_IF_RR_PRVT_LBW_BASE 0x4C61600ull
22850  #define JT_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22851  #define JT_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22852  #define mmJT_MSTR_IF_E2E_CRDT_BASE 0x4C61800ull
22853  #define JT_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22854  #define JT_MSTR_IF_E2E_CRDT_SECTION 0x2800
22855  #define mmJT_MSTR_IF_AXUSER_BASE 0x4C61A80ull
22856  #define JT_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22857  #define JT_MSTR_IF_AXUSER_SECTION 0x8000
22858  #define mmJT_MSTR_IF_DBG_HBW_BASE 0x4C61B00ull
22859  #define JT_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22860  #define JT_MSTR_IF_DBG_HBW_SECTION 0x8000
22861  #define mmJT_MSTR_IF_DBG_LBW_BASE 0x4C61B80ull
22862  #define JT_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22863  #define JT_MSTR_IF_DBG_LBW_SECTION 0x8000
22864  #define mmJT_MSTR_IF_CORE_HBW_BASE 0x4C61C00ull
22865  #define JT_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22866  #define JT_MSTR_IF_CORE_HBW_SECTION 0x1800
22867  #define mmJT_MSTR_IF_CORE_LBW_BASE 0x4C61D80ull
22868  #define JT_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22869  #define JT_MSTR_IF_CORE_LBW_SECTION 0x1000
22870  #define mmJT_MSTR_IF_SPECIAL_BASE 0x4C61E80ull
22871  #define JT_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22872  #define JT_MSTR_IF_SPECIAL_SECTION 0x1800
22873  #define mmSMI_MSTR_IF_RR_SHRD_HBW_BASE 0x4C62000ull
22874  #define SMI_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22875  #define SMI_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22876  #define mmSMI_MSTR_IF_RR_PRVT_HBW_BASE 0x4C62200ull
22877  #define SMI_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22878  #define SMI_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22879  #define mmSMI_MSTR_IF_RR_SHRD_LBW_BASE 0x4C62400ull
22880  #define SMI_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22881  #define SMI_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22882  #define mmSMI_MSTR_IF_RR_PRVT_LBW_BASE 0x4C62600ull
22883  #define SMI_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22884  #define SMI_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22885  #define mmSMI_MSTR_IF_E2E_CRDT_BASE 0x4C62800ull
22886  #define SMI_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22887  #define SMI_MSTR_IF_E2E_CRDT_SECTION 0x2800
22888  #define mmSMI_MSTR_IF_AXUSER_BASE 0x4C62A80ull
22889  #define SMI_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22890  #define SMI_MSTR_IF_AXUSER_SECTION 0x8000
22891  #define mmSMI_MSTR_IF_DBG_HBW_BASE 0x4C62B00ull
22892  #define SMI_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22893  #define SMI_MSTR_IF_DBG_HBW_SECTION 0x8000
22894  #define mmSMI_MSTR_IF_DBG_LBW_BASE 0x4C62B80ull
22895  #define SMI_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22896  #define SMI_MSTR_IF_DBG_LBW_SECTION 0x8000
22897  #define mmSMI_MSTR_IF_CORE_HBW_BASE 0x4C62C00ull
22898  #define SMI_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22899  #define SMI_MSTR_IF_CORE_HBW_SECTION 0x1800
22900  #define mmSMI_MSTR_IF_CORE_LBW_BASE 0x4C62D80ull
22901  #define SMI_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22902  #define SMI_MSTR_IF_CORE_LBW_SECTION 0x1000
22903  #define mmSMI_MSTR_IF_SPECIAL_BASE 0x4C62E80ull
22904  #define SMI_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22905  #define SMI_MSTR_IF_SPECIAL_SECTION 0x1800
22906  #define mmI2C_S_MSTR_IF_RR_SHRD_HBW_BASE 0x4C63000ull
22907  #define I2C_S_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
22908  #define I2C_S_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
22909  #define mmI2C_S_MSTR_IF_RR_PRVT_HBW_BASE 0x4C63200ull
22910  #define I2C_S_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
22911  #define I2C_S_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
22912  #define mmI2C_S_MSTR_IF_RR_SHRD_LBW_BASE 0x4C63400ull
22913  #define I2C_S_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
22914  #define I2C_S_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
22915  #define mmI2C_S_MSTR_IF_RR_PRVT_LBW_BASE 0x4C63600ull
22916  #define I2C_S_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
22917  #define I2C_S_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
22918  #define mmI2C_S_MSTR_IF_E2E_CRDT_BASE 0x4C63800ull
22919  #define I2C_S_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
22920  #define I2C_S_MSTR_IF_E2E_CRDT_SECTION 0x2800
22921  #define mmI2C_S_MSTR_IF_AXUSER_BASE 0x4C63A80ull
22922  #define I2C_S_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
22923  #define I2C_S_MSTR_IF_AXUSER_SECTION 0x8000
22924  #define mmI2C_S_MSTR_IF_DBG_HBW_BASE 0x4C63B00ull
22925  #define I2C_S_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
22926  #define I2C_S_MSTR_IF_DBG_HBW_SECTION 0x8000
22927  #define mmI2C_S_MSTR_IF_DBG_LBW_BASE 0x4C63B80ull
22928  #define I2C_S_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
22929  #define I2C_S_MSTR_IF_DBG_LBW_SECTION 0x8000
22930  #define mmI2C_S_MSTR_IF_CORE_HBW_BASE 0x4C63C00ull
22931  #define I2C_S_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
22932  #define I2C_S_MSTR_IF_CORE_HBW_SECTION 0x1800
22933  #define mmI2C_S_MSTR_IF_CORE_LBW_BASE 0x4C63D80ull
22934  #define I2C_S_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
22935  #define I2C_S_MSTR_IF_CORE_LBW_SECTION 0x1000
22936  #define mmI2C_S_MSTR_IF_SPECIAL_BASE 0x4C63E80ull
22937  #define I2C_S_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
22938  #define I2C_S_MSTR_IF_SPECIAL_SECTION 0x1800
22939  #define mmPSOC_SVID0_BASE 0x4C64000ull
22940  #define PSOC_SVID0_MAX_OFFSET 0x1000
22941  #define PSOC_SVID0_SECTION 0xE800
22942  #define mmPSOC_SVID0_SPECIAL_BASE 0x4C64E80ull
22943  #define PSOC_SVID0_SPECIAL_MAX_OFFSET 0x1800
22944  #define PSOC_SVID0_SPECIAL_SECTION 0x1800
22945  #define mmPSOC_SVID1_BASE 0x4C65000ull
22946  #define PSOC_SVID1_MAX_OFFSET 0x1000
22947  #define PSOC_SVID1_SECTION 0xE800
22948  #define mmPSOC_SVID1_SPECIAL_BASE 0x4C65E80ull
22949  #define PSOC_SVID1_SPECIAL_MAX_OFFSET 0x1800
22950  #define PSOC_SVID1_SPECIAL_SECTION 0x1800
22951  #define mmPSOC_SVID2_BASE 0x4C66000ull
22952  #define PSOC_SVID2_MAX_OFFSET 0x1000
22953  #define PSOC_SVID2_SECTION 0xE800
22954  #define mmPSOC_SVID2_SPECIAL_BASE 0x4C66E80ull
22955  #define PSOC_SVID2_SPECIAL_MAX_OFFSET 0x1800
22956  #define PSOC_SVID2_SPECIAL_SECTION 0x5180
22957  #define mmPSOC_MME_PLL_CTRL_BASE 0x4C6C000ull
22958  #define PSOC_MME_PLL_CTRL_MAX_OFFSET 0x3540
22959  #define PSOC_MME_PLL_CTRL_SECTION 0x3600
22960  #define mmPSOC_MME_PLL_ASIF_SLV_BASE 0x4C6C360ull
22961  #define PSOC_MME_PLL_ASIF_SLV_MAX_OFFSET 0x3800
22962  #define PSOC_MME_PLL_ASIF_SLV_SECTION 0xA000
22963  #define mmPSOC_MME_PLL_DIV_0_RLX_BASE 0x4C6C400ull
22964  #define PSOC_MME_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
22965  #define PSOC_MME_PLL_DIV_0_RLX_SECTION 0x4000
22966  #define mmPSOC_MME_PLL_DIV_1_RLX_BASE 0x4C6C800ull
22967  #define PSOC_MME_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
22968  #define PSOC_MME_PLL_DIV_1_RLX_SECTION 0x2000
22969  #define mmPSOC_MME_PLL_DIV_2_RLX_BASE 0x4C6CA00ull
22970  #define PSOC_MME_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
22971  #define PSOC_MME_PLL_DIV_2_RLX_SECTION 0x2000
22972  #define mmPSOC_MME_PLL_DIV_3_RLX_BASE 0x4C6CC00ull
22973  #define PSOC_MME_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
22974  #define PSOC_MME_PLL_DIV_3_RLX_SECTION 0x2800
22975  #define mmPSOC_MME_PLL_SPECIAL_BASE 0x4C6CE80ull
22976  #define PSOC_MME_PLL_SPECIAL_MAX_OFFSET 0x1800
22977  #define PSOC_MME_PLL_SPECIAL_SECTION 0x1800
22978  #define mmPSOC_CPU_PLL_CTRL_BASE 0x4C6D000ull
22979  #define PSOC_CPU_PLL_CTRL_MAX_OFFSET 0x3540
22980  #define PSOC_CPU_PLL_CTRL_SECTION 0x3600
22981  #define mmPSOC_CPU_PLL_ASIF_SLV_BASE 0x4C6D360ull
22982  #define PSOC_CPU_PLL_ASIF_SLV_MAX_OFFSET 0x3800
22983  #define PSOC_CPU_PLL_ASIF_SLV_SECTION 0xA000
22984  #define mmPSOC_CPU_PLL_DIV_0_RLX_BASE 0x4C6D400ull
22985  #define PSOC_CPU_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
22986  #define PSOC_CPU_PLL_DIV_0_RLX_SECTION 0x4000
22987  #define mmPSOC_CPU_PLL_DIV_1_RLX_BASE 0x4C6D800ull
22988  #define PSOC_CPU_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
22989  #define PSOC_CPU_PLL_DIV_1_RLX_SECTION 0x2000
22990  #define mmPSOC_CPU_PLL_DIV_2_RLX_BASE 0x4C6DA00ull
22991  #define PSOC_CPU_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
22992  #define PSOC_CPU_PLL_DIV_2_RLX_SECTION 0x2000
22993  #define mmPSOC_CPU_PLL_DIV_3_RLX_BASE 0x4C6DC00ull
22994  #define PSOC_CPU_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
22995  #define PSOC_CPU_PLL_DIV_3_RLX_SECTION 0x2800
22996  #define mmPSOC_CPU_PLL_SPECIAL_BASE 0x4C6DE80ull
22997  #define PSOC_CPU_PLL_SPECIAL_MAX_OFFSET 0x1800
22998  #define PSOC_CPU_PLL_SPECIAL_SECTION 0x1800
22999  #define mmPSOC_VID_PLL_CTRL_BASE 0x4C6E000ull
23000  #define PSOC_VID_PLL_CTRL_MAX_OFFSET 0x3540
23001  #define PSOC_VID_PLL_CTRL_SECTION 0x3600
23002  #define mmPSOC_VID_PLL_ASIF_SLV_BASE 0x4C6E360ull
23003  #define PSOC_VID_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23004  #define PSOC_VID_PLL_ASIF_SLV_SECTION 0xA000
23005  #define mmPSOC_VID_PLL_DIV_0_RLX_BASE 0x4C6E400ull
23006  #define PSOC_VID_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23007  #define PSOC_VID_PLL_DIV_0_RLX_SECTION 0x4000
23008  #define mmPSOC_VID_PLL_DIV_1_RLX_BASE 0x4C6E800ull
23009  #define PSOC_VID_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23010  #define PSOC_VID_PLL_DIV_1_RLX_SECTION 0x2000
23011  #define mmPSOC_VID_PLL_DIV_2_RLX_BASE 0x4C6EA00ull
23012  #define PSOC_VID_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23013  #define PSOC_VID_PLL_DIV_2_RLX_SECTION 0x2000
23014  #define mmPSOC_VID_PLL_DIV_3_RLX_BASE 0x4C6EC00ull
23015  #define PSOC_VID_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23016  #define PSOC_VID_PLL_DIV_3_RLX_SECTION 0x2800
23017  #define mmPSOC_VID_PLL_SPECIAL_BASE 0x4C6EE80ull
23018  #define PSOC_VID_PLL_SPECIAL_MAX_OFFSET 0x1800
23019  #define PSOC_VID_PLL_SPECIAL_SECTION 0x5180
23020  #define mmPSOC_RESET_CONF_BASE 0x4C74000ull
23021  #define PSOC_RESET_CONF_MAX_OFFSET 0x1000
23022  #define PSOC_RESET_CONF_SECTION 0xE800
23023  #define mmPSOC_RESET_CONF_SPECIAL_BASE 0x4C74E80ull
23024  #define PSOC_RESET_CONF_SPECIAL_MAX_OFFSET 0x1800
23025  #define PSOC_RESET_CONF_SPECIAL_SECTION 0x1800
23026  #define mmPSOC_DFT_APB_BASE 0x4C75000ull
23027  #define PSOC_DFT_APB_MAX_OFFSET 0x8000
23028  #define PSOC_DFT_APB_SECTION 0x1000
23029  #define mmPSOC_AVS0_BASE 0x4C76000ull
23030  #define PSOC_AVS0_MAX_OFFSET 0x1000
23031  #define PSOC_AVS0_SECTION 0xE800
23032  #define mmPSOC_AVS0_SPECIAL_BASE 0x4C76E80ull
23033  #define PSOC_AVS0_SPECIAL_MAX_OFFSET 0x1800
23034  #define PSOC_AVS0_SPECIAL_SECTION 0x1800
23035  #define mmPSOC_AVS1_BASE 0x4C77000ull
23036  #define PSOC_AVS1_MAX_OFFSET 0x1000
23037  #define PSOC_AVS1_SECTION 0xE800
23038  #define mmPSOC_AVS1_SPECIAL_BASE 0x4C77E80ull
23039  #define PSOC_AVS1_SPECIAL_MAX_OFFSET 0x1800
23040  #define PSOC_AVS1_SPECIAL_SECTION 0x1800
23041  #define mmPSOC_AVS2_BASE 0x4C78000ull
23042  #define PSOC_AVS2_MAX_OFFSET 0x1000
23043  #define PSOC_AVS2_SECTION 0xE800
23044  #define mmPSOC_AVS2_SPECIAL_BASE 0x4C78E80ull
23045  #define PSOC_AVS2_SPECIAL_MAX_OFFSET 0x1800
23046  #define PSOC_AVS2_SPECIAL_SECTION 0x1800
23047  #define mmPSOC_PWM0_BASE 0x4C79000ull
23048  #define PSOC_PWM0_MAX_OFFSET 0x1000
23049  #define PSOC_PWM0_SECTION 0xE800
23050  #define mmPSOC_PWM0_SPECIAL_BASE 0x4C79E80ull
23051  #define PSOC_PWM0_SPECIAL_MAX_OFFSET 0x1800
23052  #define PSOC_PWM0_SPECIAL_SECTION 0x1800
23053  #define mmPSOC_PWM1_BASE 0x4C7A000ull
23054  #define PSOC_PWM1_MAX_OFFSET 0x1000
23055  #define PSOC_PWM1_SECTION 0xE800
23056  #define mmPSOC_PWM1_SPECIAL_BASE 0x4C7AE80ull
23057  #define PSOC_PWM1_SPECIAL_MAX_OFFSET 0x1800
23058  #define PSOC_PWM1_SPECIAL_SECTION 0x1800
23059  #define mmSVID0_AC_BASE 0x4C7B000ull
23060  #define SVID0_AC_MAX_OFFSET 0x1000
23061  #define SVID0_AC_SECTION 0xE800
23062  #define mmSVID0_AC_SPECIAL_BASE 0x4C7BE80ull
23063  #define SVID0_AC_SPECIAL_MAX_OFFSET 0x1800
23064  #define SVID0_AC_SPECIAL_SECTION 0x1800
23065  #define mmSVID1_AC_BASE 0x4C7C000ull
23066  #define SVID1_AC_MAX_OFFSET 0x1000
23067  #define SVID1_AC_SECTION 0xE800
23068  #define mmSVID1_AC_SPECIAL_BASE 0x4C7CE80ull
23069  #define SVID1_AC_SPECIAL_MAX_OFFSET 0x1800
23070  #define SVID1_AC_SPECIAL_SECTION 0x1800
23071  #define mmSVID2_AC_BASE 0x4C7D000ull
23072  #define SVID2_AC_MAX_OFFSET 0x1000
23073  #define SVID2_AC_SECTION 0xE800
23074  #define mmSVID2_AC_SPECIAL_BASE 0x4C7DE80ull
23075  #define SVID2_AC_SPECIAL_MAX_OFFSET 0x1800
23076  #define SVID2_AC_SPECIAL_SECTION 0x1180
23077  #define mmPSOC_MSTR_IF_RR_SHRD_HBW_BASE 0x4C7F000ull
23078  #define PSOC_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
23079  #define PSOC_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
23080  #define mmPSOC_MSTR_IF_RR_PRVT_HBW_BASE 0x4C7F200ull
23081  #define PSOC_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
23082  #define PSOC_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
23083  #define mmPSOC_MSTR_IF_RR_SHRD_LBW_BASE 0x4C7F400ull
23084  #define PSOC_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
23085  #define PSOC_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
23086  #define mmPSOC_MSTR_IF_RR_PRVT_LBW_BASE 0x4C7F600ull
23087  #define PSOC_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
23088  #define PSOC_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
23089  #define mmPSOC_MSTR_IF_E2E_CRDT_BASE 0x4C7F800ull
23090  #define PSOC_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
23091  #define PSOC_MSTR_IF_E2E_CRDT_SECTION 0x2800
23092  #define mmPSOC_MSTR_IF_AXUSER_BASE 0x4C7FA80ull
23093  #define PSOC_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
23094  #define PSOC_MSTR_IF_AXUSER_SECTION 0x8000
23095  #define mmPSOC_MSTR_IF_DBG_HBW_BASE 0x4C7FB00ull
23096  #define PSOC_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
23097  #define PSOC_MSTR_IF_DBG_HBW_SECTION 0x8000
23098  #define mmPSOC_MSTR_IF_DBG_LBW_BASE 0x4C7FB80ull
23099  #define PSOC_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
23100  #define PSOC_MSTR_IF_DBG_LBW_SECTION 0x8000
23101  #define mmPSOC_MSTR_IF_CORE_HBW_BASE 0x4C7FC00ull
23102  #define PSOC_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
23103  #define PSOC_MSTR_IF_CORE_HBW_SECTION 0x1800
23104  #define mmPSOC_MSTR_IF_CORE_LBW_BASE 0x4C7FD80ull
23105  #define PSOC_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
23106  #define PSOC_MSTR_IF_CORE_LBW_SECTION 0x1000
23107  #define mmPSOC_MSTR_IF_SPECIAL_BASE 0x4C7FE80ull
23108  #define PSOC_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
23109  #define PSOC_MSTR_IF_SPECIAL_SECTION 0x1800
23110  #define mmPDMA0_QM_ARC_DCCM_BASE 0x4C80000ull
23111  #define PDMA0_QM_ARC_DCCM_MAX_OFFSET 0x4000
23112  #define PDMA0_QM_ARC_DCCM_SECTION 0x8000
23113  #define mmPDMA0_QM_ARC_AUX_BASE 0x4C88000ull
23114  #define PDMA0_QM_ARC_AUX_MAX_OFFSET 0x1000
23115  #define PDMA0_QM_ARC_AUX_SECTION 0xE800
23116  #define mmPDMA0_QM_ARC_AUX_SPECIAL_BASE 0x4C88E80ull
23117  #define PDMA0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
23118  #define PDMA0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
23119  #define mmPDMA0_QM_BASE 0x4C8A000ull
23120  #define PDMA0_QM_MAX_OFFSET 0x1000
23121  #define PDMA0_QM_SECTION 0x9000
23122  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x4C8A900ull
23123  #define PDMA0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
23124  #define PDMA0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
23125  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x4C8A908ull
23126  #define PDMA0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
23127  #define PDMA0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
23128  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x4C8A910ull
23129  #define PDMA0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
23130  #define PDMA0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
23131  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x4C8A918ull
23132  #define PDMA0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
23133  #define PDMA0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
23134  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x4C8A920ull
23135  #define PDMA0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
23136  #define PDMA0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
23137  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x4C8A928ull
23138  #define PDMA0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
23139  #define PDMA0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
23140  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x4C8A930ull
23141  #define PDMA0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
23142  #define PDMA0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
23143  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x4C8A938ull
23144  #define PDMA0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
23145  #define PDMA0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
23146  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x4C8A940ull
23147  #define PDMA0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
23148  #define PDMA0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
23149  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x4C8A948ull
23150  #define PDMA0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
23151  #define PDMA0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
23152  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x4C8A950ull
23153  #define PDMA0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
23154  #define PDMA0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
23155  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x4C8A958ull
23156  #define PDMA0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
23157  #define PDMA0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
23158  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x4C8A960ull
23159  #define PDMA0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
23160  #define PDMA0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
23161  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x4C8A968ull
23162  #define PDMA0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
23163  #define PDMA0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
23164  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x4C8A970ull
23165  #define PDMA0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
23166  #define PDMA0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
23167  #define mmPDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x4C8A978ull
23168  #define PDMA0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
23169  #define PDMA0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
23170  #define mmPDMA0_QM_AXUSER_SECURED_BASE 0x4C8AB00ull
23171  #define PDMA0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
23172  #define PDMA0_QM_AXUSER_SECURED_SECTION 0x8000
23173  #define mmPDMA0_QM_AXUSER_NONSECURED_BASE 0x4C8AB80ull
23174  #define PDMA0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
23175  #define PDMA0_QM_AXUSER_NONSECURED_SECTION 0x8000
23176  #define mmPDMA0_QM_DBG_HBW_BASE 0x4C8AC00ull
23177  #define PDMA0_QM_DBG_HBW_MAX_OFFSET 0x5800
23178  #define PDMA0_QM_DBG_HBW_SECTION 0x8000
23179  #define mmPDMA0_QM_DBG_LBW_BASE 0x4C8AC80ull
23180  #define PDMA0_QM_DBG_LBW_MAX_OFFSET 0x5800
23181  #define PDMA0_QM_DBG_LBW_SECTION 0x1000
23182  #define mmPDMA0_QM_CGM_BASE 0x4C8AD80ull
23183  #define PDMA0_QM_CGM_MAX_OFFSET 0xC000
23184  #define PDMA0_QM_CGM_SECTION 0x1000
23185  #define mmPDMA0_QM_SPECIAL_BASE 0x4C8AE80ull
23186  #define PDMA0_QM_SPECIAL_MAX_OFFSET 0x1800
23187  #define PDMA0_QM_SPECIAL_SECTION 0x1800
23188  #define mmPDMA0_CORE_BASE 0x4C8B000ull
23189  #define PDMA0_CORE_MAX_OFFSET 0x1000
23190  #define PDMA0_CORE_SECTION 0x8000
23191  #define mmPDMA0_CORE_CTX_AXUSER_BASE 0x4C8B800ull
23192  #define PDMA0_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
23193  #define PDMA0_CORE_CTX_AXUSER_SECTION 0x6000
23194  #define mmPDMA0_CORE_CTX_BASE 0x4C8B860ull
23195  #define PDMA0_CORE_CTX_MAX_OFFSET 0x9000
23196  #define PDMA0_CORE_CTX_SECTION 0x5A00
23197  #define mmPDMA0_CORE_KDMA_CGM_BASE 0x4C8BE00ull
23198  #define PDMA0_CORE_KDMA_CGM_MAX_OFFSET 0xC000
23199  #define PDMA0_CORE_KDMA_CGM_SECTION 0x8000
23200  #define mmPDMA0_CORE_SPECIAL_BASE 0x4C8BE80ull
23201  #define PDMA0_CORE_SPECIAL_MAX_OFFSET 0x1800
23202  #define PDMA0_CORE_SPECIAL_SECTION 0x1800
23203  #define mmPDMA0_MSTR_IF_RR_SHRD_HBW_BASE 0x4C8C000ull
23204  #define PDMA0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
23205  #define PDMA0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
23206  #define mmPDMA0_MSTR_IF_RR_PRVT_HBW_BASE 0x4C8C200ull
23207  #define PDMA0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
23208  #define PDMA0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
23209  #define mmPDMA0_MSTR_IF_RR_SHRD_LBW_BASE 0x4C8C400ull
23210  #define PDMA0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
23211  #define PDMA0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
23212  #define mmPDMA0_MSTR_IF_RR_PRVT_LBW_BASE 0x4C8C600ull
23213  #define PDMA0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
23214  #define PDMA0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
23215  #define mmPDMA0_MSTR_IF_E2E_CRDT_BASE 0x4C8C800ull
23216  #define PDMA0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
23217  #define PDMA0_MSTR_IF_E2E_CRDT_SECTION 0x2800
23218  #define mmPDMA0_MSTR_IF_AXUSER_BASE 0x4C8CA80ull
23219  #define PDMA0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
23220  #define PDMA0_MSTR_IF_AXUSER_SECTION 0x8000
23221  #define mmPDMA0_MSTR_IF_DBG_HBW_BASE 0x4C8CB00ull
23222  #define PDMA0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
23223  #define PDMA0_MSTR_IF_DBG_HBW_SECTION 0x8000
23224  #define mmPDMA0_MSTR_IF_DBG_LBW_BASE 0x4C8CB80ull
23225  #define PDMA0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
23226  #define PDMA0_MSTR_IF_DBG_LBW_SECTION 0x8000
23227  #define mmPDMA0_MSTR_IF_CORE_HBW_BASE 0x4C8CC00ull
23228  #define PDMA0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
23229  #define PDMA0_MSTR_IF_CORE_HBW_SECTION 0x1800
23230  #define mmPDMA0_MSTR_IF_CORE_LBW_BASE 0x4C8CD80ull
23231  #define PDMA0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
23232  #define PDMA0_MSTR_IF_CORE_LBW_SECTION 0x1000
23233  #define mmPDMA0_MSTR_IF_SPECIAL_BASE 0x4C8CE80ull
23234  #define PDMA0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
23235  #define PDMA0_MSTR_IF_SPECIAL_SECTION 0x3180
23236  #define mmPDMA1_QM_ARC_DCCM_BASE 0x4C90000ull
23237  #define PDMA1_QM_ARC_DCCM_MAX_OFFSET 0x4000
23238  #define PDMA1_QM_ARC_DCCM_SECTION 0x8000
23239  #define mmPDMA1_QM_ARC_AUX_BASE 0x4C98000ull
23240  #define PDMA1_QM_ARC_AUX_MAX_OFFSET 0x1000
23241  #define PDMA1_QM_ARC_AUX_SECTION 0xE800
23242  #define mmPDMA1_QM_ARC_AUX_SPECIAL_BASE 0x4C98E80ull
23243  #define PDMA1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
23244  #define PDMA1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
23245  #define mmPDMA1_QM_BASE 0x4C9A000ull
23246  #define PDMA1_QM_MAX_OFFSET 0x1000
23247  #define PDMA1_QM_SECTION 0x9000
23248  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x4C9A900ull
23249  #define PDMA1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
23250  #define PDMA1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
23251  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x4C9A908ull
23252  #define PDMA1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
23253  #define PDMA1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
23254  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x4C9A910ull
23255  #define PDMA1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
23256  #define PDMA1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
23257  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x4C9A918ull
23258  #define PDMA1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
23259  #define PDMA1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
23260  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x4C9A920ull
23261  #define PDMA1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
23262  #define PDMA1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
23263  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x4C9A928ull
23264  #define PDMA1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
23265  #define PDMA1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
23266  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x4C9A930ull
23267  #define PDMA1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
23268  #define PDMA1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
23269  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x4C9A938ull
23270  #define PDMA1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
23271  #define PDMA1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
23272  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x4C9A940ull
23273  #define PDMA1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
23274  #define PDMA1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
23275  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x4C9A948ull
23276  #define PDMA1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
23277  #define PDMA1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
23278  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x4C9A950ull
23279  #define PDMA1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
23280  #define PDMA1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
23281  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x4C9A958ull
23282  #define PDMA1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
23283  #define PDMA1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
23284  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x4C9A960ull
23285  #define PDMA1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
23286  #define PDMA1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
23287  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x4C9A968ull
23288  #define PDMA1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
23289  #define PDMA1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
23290  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x4C9A970ull
23291  #define PDMA1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
23292  #define PDMA1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
23293  #define mmPDMA1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x4C9A978ull
23294  #define PDMA1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
23295  #define PDMA1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
23296  #define mmPDMA1_QM_AXUSER_SECURED_BASE 0x4C9AB00ull
23297  #define PDMA1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
23298  #define PDMA1_QM_AXUSER_SECURED_SECTION 0x8000
23299  #define mmPDMA1_QM_AXUSER_NONSECURED_BASE 0x4C9AB80ull
23300  #define PDMA1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
23301  #define PDMA1_QM_AXUSER_NONSECURED_SECTION 0x8000
23302  #define mmPDMA1_QM_DBG_HBW_BASE 0x4C9AC00ull
23303  #define PDMA1_QM_DBG_HBW_MAX_OFFSET 0x5800
23304  #define PDMA1_QM_DBG_HBW_SECTION 0x8000
23305  #define mmPDMA1_QM_DBG_LBW_BASE 0x4C9AC80ull
23306  #define PDMA1_QM_DBG_LBW_MAX_OFFSET 0x5800
23307  #define PDMA1_QM_DBG_LBW_SECTION 0x1000
23308  #define mmPDMA1_QM_CGM_BASE 0x4C9AD80ull
23309  #define PDMA1_QM_CGM_MAX_OFFSET 0xC000
23310  #define PDMA1_QM_CGM_SECTION 0x1000
23311  #define mmPDMA1_QM_SPECIAL_BASE 0x4C9AE80ull
23312  #define PDMA1_QM_SPECIAL_MAX_OFFSET 0x1800
23313  #define PDMA1_QM_SPECIAL_SECTION 0x1800
23314  #define mmPDMA1_CORE_BASE 0x4C9B000ull
23315  #define PDMA1_CORE_MAX_OFFSET 0x1000
23316  #define PDMA1_CORE_SECTION 0x8000
23317  #define mmPDMA1_CORE_CTX_AXUSER_BASE 0x4C9B800ull
23318  #define PDMA1_CORE_CTX_AXUSER_MAX_OFFSET 0x5000
23319  #define PDMA1_CORE_CTX_AXUSER_SECTION 0x6000
23320  #define mmPDMA1_CORE_CTX_BASE 0x4C9B860ull
23321  #define PDMA1_CORE_CTX_MAX_OFFSET 0x9000
23322  #define PDMA1_CORE_CTX_SECTION 0x5A00
23323  #define mmPDMA1_CORE_KDMA_CGM_BASE 0x4C9BE00ull
23324  #define PDMA1_CORE_KDMA_CGM_MAX_OFFSET 0xC000
23325  #define PDMA1_CORE_KDMA_CGM_SECTION 0x8000
23326  #define mmPDMA1_CORE_SPECIAL_BASE 0x4C9BE80ull
23327  #define PDMA1_CORE_SPECIAL_MAX_OFFSET 0x1800
23328  #define PDMA1_CORE_SPECIAL_SECTION 0x1800
23329  #define mmPDMA1_MSTR_IF_RR_SHRD_HBW_BASE 0x4C9C000ull
23330  #define PDMA1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
23331  #define PDMA1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
23332  #define mmPDMA1_MSTR_IF_RR_PRVT_HBW_BASE 0x4C9C200ull
23333  #define PDMA1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
23334  #define PDMA1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
23335  #define mmPDMA1_MSTR_IF_RR_SHRD_LBW_BASE 0x4C9C400ull
23336  #define PDMA1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
23337  #define PDMA1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
23338  #define mmPDMA1_MSTR_IF_RR_PRVT_LBW_BASE 0x4C9C600ull
23339  #define PDMA1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
23340  #define PDMA1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
23341  #define mmPDMA1_MSTR_IF_E2E_CRDT_BASE 0x4C9C800ull
23342  #define PDMA1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
23343  #define PDMA1_MSTR_IF_E2E_CRDT_SECTION 0x2800
23344  #define mmPDMA1_MSTR_IF_AXUSER_BASE 0x4C9CA80ull
23345  #define PDMA1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
23346  #define PDMA1_MSTR_IF_AXUSER_SECTION 0x8000
23347  #define mmPDMA1_MSTR_IF_DBG_HBW_BASE 0x4C9CB00ull
23348  #define PDMA1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
23349  #define PDMA1_MSTR_IF_DBG_HBW_SECTION 0x8000
23350  #define mmPDMA1_MSTR_IF_DBG_LBW_BASE 0x4C9CB80ull
23351  #define PDMA1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
23352  #define PDMA1_MSTR_IF_DBG_LBW_SECTION 0x8000
23353  #define mmPDMA1_MSTR_IF_CORE_HBW_BASE 0x4C9CC00ull
23354  #define PDMA1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
23355  #define PDMA1_MSTR_IF_CORE_HBW_SECTION 0x1800
23356  #define mmPDMA1_MSTR_IF_CORE_LBW_BASE 0x4C9CD80ull
23357  #define PDMA1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
23358  #define PDMA1_MSTR_IF_CORE_LBW_SECTION 0x1000
23359  #define mmPDMA1_MSTR_IF_SPECIAL_BASE 0x4C9CE80ull
23360  #define PDMA1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
23361  #define PDMA1_MSTR_IF_SPECIAL_SECTION 0x23180
23362  #define mmCPU_CA53_CFG_BASE 0x4CC0000ull
23363  #define CPU_CA53_CFG_MAX_OFFSET 0x1000
23364  #define CPU_CA53_CFG_SECTION 0xE800
23365  #define mmCPU_CA53_CFG_SPECIAL_BASE 0x4CC0E80ull
23366  #define CPU_CA53_CFG_SPECIAL_MAX_OFFSET 0x1800
23367  #define CPU_CA53_CFG_SPECIAL_SECTION 0x1800
23368  #define mmCPU_IF_BASE 0x4CC1000ull
23369  #define CPU_IF_MAX_OFFSET 0x1000
23370  #define CPU_IF_SECTION 0xE800
23371  #define mmCPU_IF_SPECIAL_BASE 0x4CC1E80ull
23372  #define CPU_IF_SPECIAL_MAX_OFFSET 0x1800
23373  #define CPU_IF_SPECIAL_SECTION 0x1800
23374  #define mmCPU_TIMESTAMP_BASE 0x4CC2000ull
23375  #define CPU_TIMESTAMP_MAX_OFFSET 0x1000
23376  #define CPU_TIMESTAMP_SECTION 0x1000
23377  #define mmCPU_MSTR_IF_RR_SHRD_HBW_BASE 0x4CC3000ull
23378  #define CPU_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
23379  #define CPU_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
23380  #define mmCPU_MSTR_IF_RR_PRVT_HBW_BASE 0x4CC3200ull
23381  #define CPU_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
23382  #define CPU_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
23383  #define mmCPU_MSTR_IF_RR_SHRD_LBW_BASE 0x4CC3400ull
23384  #define CPU_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
23385  #define CPU_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
23386  #define mmCPU_MSTR_IF_RR_PRVT_LBW_BASE 0x4CC3600ull
23387  #define CPU_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
23388  #define CPU_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
23389  #define mmCPU_MSTR_IF_E2E_CRDT_BASE 0x4CC3800ull
23390  #define CPU_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
23391  #define CPU_MSTR_IF_E2E_CRDT_SECTION 0x2800
23392  #define mmCPU_MSTR_IF_AXUSER_BASE 0x4CC3A80ull
23393  #define CPU_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
23394  #define CPU_MSTR_IF_AXUSER_SECTION 0x8000
23395  #define mmCPU_MSTR_IF_DBG_HBW_BASE 0x4CC3B00ull
23396  #define CPU_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
23397  #define CPU_MSTR_IF_DBG_HBW_SECTION 0x8000
23398  #define mmCPU_MSTR_IF_DBG_LBW_BASE 0x4CC3B80ull
23399  #define CPU_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
23400  #define CPU_MSTR_IF_DBG_LBW_SECTION 0x8000
23401  #define mmCPU_MSTR_IF_CORE_HBW_BASE 0x4CC3C00ull
23402  #define CPU_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
23403  #define CPU_MSTR_IF_CORE_HBW_SECTION 0x1800
23404  #define mmCPU_MSTR_IF_CORE_LBW_BASE 0x4CC3D80ull
23405  #define CPU_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
23406  #define CPU_MSTR_IF_CORE_LBW_SECTION 0x1000
23407  #define mmCPU_MSTR_IF_SPECIAL_BASE 0x4CC3E80ull
23408  #define CPU_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
23409  #define CPU_MSTR_IF_SPECIAL_SECTION 0x3C180
23410  #define mmPMMU_HBW_MMU_BASE 0x4D00000ull
23411  #define PMMU_HBW_MMU_MAX_OFFSET 0x1000
23412  #define PMMU_HBW_MMU_SECTION 0xE800
23413  #define mmPMMU_HBW_MMU_SPECIAL_BASE 0x4D00E80ull
23414  #define PMMU_HBW_MMU_SPECIAL_MAX_OFFSET 0x1800
23415  #define PMMU_HBW_MMU_SPECIAL_SECTION 0x1800
23416  #define mmPMMU_HBW_STLB_BASE 0x4D01000ull
23417  #define PMMU_HBW_STLB_MAX_OFFSET 0x1000
23418  #define PMMU_HBW_STLB_SECTION 0xE800
23419  #define mmPMMU_HBW_STLB_SPECIAL_BASE 0x4D01E80ull
23420  #define PMMU_HBW_STLB_SPECIAL_MAX_OFFSET 0x1800
23421  #define PMMU_HBW_STLB_SPECIAL_SECTION 0x1800
23422  #define mmPMMU_HBW_MSTR_IF_RR_SHRD_HBW_BASE 0x4D02000ull
23423  #define PMMU_HBW_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
23424  #define PMMU_HBW_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
23425  #define mmPMMU_HBW_MSTR_IF_RR_PRVT_HBW_BASE 0x4D02200ull
23426  #define PMMU_HBW_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
23427  #define PMMU_HBW_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
23428  #define mmPMMU_HBW_MSTR_IF_RR_SHRD_LBW_BASE 0x4D02400ull
23429  #define PMMU_HBW_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
23430  #define PMMU_HBW_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
23431  #define mmPMMU_HBW_MSTR_IF_RR_PRVT_LBW_BASE 0x4D02600ull
23432  #define PMMU_HBW_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
23433  #define PMMU_HBW_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
23434  #define mmPMMU_HBW_MSTR_IF_E2E_CRDT_BASE 0x4D02800ull
23435  #define PMMU_HBW_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
23436  #define PMMU_HBW_MSTR_IF_E2E_CRDT_SECTION 0x2800
23437  #define mmPMMU_HBW_MSTR_IF_AXUSER_BASE 0x4D02A80ull
23438  #define PMMU_HBW_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
23439  #define PMMU_HBW_MSTR_IF_AXUSER_SECTION 0x8000
23440  #define mmPMMU_HBW_MSTR_IF_DBG_HBW_BASE 0x4D02B00ull
23441  #define PMMU_HBW_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
23442  #define PMMU_HBW_MSTR_IF_DBG_HBW_SECTION 0x8000
23443  #define mmPMMU_HBW_MSTR_IF_DBG_LBW_BASE 0x4D02B80ull
23444  #define PMMU_HBW_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
23445  #define PMMU_HBW_MSTR_IF_DBG_LBW_SECTION 0x8000
23446  #define mmPMMU_HBW_MSTR_IF_CORE_HBW_BASE 0x4D02C00ull
23447  #define PMMU_HBW_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
23448  #define PMMU_HBW_MSTR_IF_CORE_HBW_SECTION 0x1800
23449  #define mmPMMU_HBW_MSTR_IF_CORE_LBW_BASE 0x4D02D80ull
23450  #define PMMU_HBW_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
23451  #define PMMU_HBW_MSTR_IF_CORE_LBW_SECTION 0x1000
23452  #define mmPMMU_HBW_MSTR_IF_SPECIAL_BASE 0x4D02E80ull
23453  #define PMMU_HBW_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
23454  #define PMMU_HBW_MSTR_IF_SPECIAL_SECTION 0x1800
23455  #define mmPMMU_PIF_BASE 0x4D03000ull
23456  #define PMMU_PIF_MAX_OFFSET 0x1000
23457  #define PMMU_PIF_SECTION 0xE800
23458  #define mmPMMU_PIF_SPECIAL_BASE 0x4D03E80ull
23459  #define PMMU_PIF_SPECIAL_MAX_OFFSET 0x1800
23460  #define PMMU_PIF_SPECIAL_SECTION 0x1800
23461  #define mmPMMU_MME_PLL_CTRL_BASE 0x4D04000ull
23462  #define PMMU_MME_PLL_CTRL_MAX_OFFSET 0x3540
23463  #define PMMU_MME_PLL_CTRL_SECTION 0x3600
23464  #define mmPMMU_MME_PLL_ASIF_SLV_BASE 0x4D04360ull
23465  #define PMMU_MME_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23466  #define PMMU_MME_PLL_ASIF_SLV_SECTION 0xA000
23467  #define mmPMMU_MME_PLL_DIV_0_RLX_BASE 0x4D04400ull
23468  #define PMMU_MME_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23469  #define PMMU_MME_PLL_DIV_0_RLX_SECTION 0x4000
23470  #define mmPMMU_MME_PLL_DIV_1_RLX_BASE 0x4D04800ull
23471  #define PMMU_MME_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23472  #define PMMU_MME_PLL_DIV_1_RLX_SECTION 0x2000
23473  #define mmPMMU_MME_PLL_DIV_2_RLX_BASE 0x4D04A00ull
23474  #define PMMU_MME_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23475  #define PMMU_MME_PLL_DIV_2_RLX_SECTION 0x2000
23476  #define mmPMMU_MME_PLL_DIV_3_RLX_BASE 0x4D04C00ull
23477  #define PMMU_MME_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23478  #define PMMU_MME_PLL_DIV_3_RLX_SECTION 0x2800
23479  #define mmPMMU_MME_PLL_SPECIAL_BASE 0x4D04E80ull
23480  #define PMMU_MME_PLL_SPECIAL_MAX_OFFSET 0x1800
23481  #define PMMU_MME_PLL_SPECIAL_SECTION 0x1800
23482  #define mmPMMU_VID_PLL_CTRL_BASE 0x4D05000ull
23483  #define PMMU_VID_PLL_CTRL_MAX_OFFSET 0x3540
23484  #define PMMU_VID_PLL_CTRL_SECTION 0x3600
23485  #define mmPMMU_VID_PLL_ASIF_SLV_BASE 0x4D05360ull
23486  #define PMMU_VID_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23487  #define PMMU_VID_PLL_ASIF_SLV_SECTION 0xA000
23488  #define mmPMMU_VID_PLL_DIV_0_RLX_BASE 0x4D05400ull
23489  #define PMMU_VID_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23490  #define PMMU_VID_PLL_DIV_0_RLX_SECTION 0x4000
23491  #define mmPMMU_VID_PLL_DIV_1_RLX_BASE 0x4D05800ull
23492  #define PMMU_VID_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23493  #define PMMU_VID_PLL_DIV_1_RLX_SECTION 0x2000
23494  #define mmPMMU_VID_PLL_DIV_2_RLX_BASE 0x4D05A00ull
23495  #define PMMU_VID_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23496  #define PMMU_VID_PLL_DIV_2_RLX_SECTION 0x2000
23497  #define mmPMMU_VID_PLL_DIV_3_RLX_BASE 0x4D05C00ull
23498  #define PMMU_VID_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23499  #define PMMU_VID_PLL_DIV_3_RLX_SECTION 0x2800
23500  #define mmPMMU_VID_PLL_SPECIAL_BASE 0x4D05E80ull
23501  #define PMMU_VID_PLL_SPECIAL_MAX_OFFSET 0x1800
23502  #define PMMU_VID_PLL_SPECIAL_SECTION 0x3A180
23503  #define mmXBAR_MID_0_BASE 0x4D40000ull
23504  #define XBAR_MID_0_MAX_OFFSET 0x1000
23505  #define XBAR_MID_0_SECTION 0xE800
23506  #define mmXBAR_MID_0_SPECIAL_BASE 0x4D40E80ull
23507  #define XBAR_MID_0_SPECIAL_MAX_OFFSET 0x1800
23508  #define XBAR_MID_0_SPECIAL_SECTION 0x1800
23509  #define mmDCORE0_XBAR_DMA_PLL_CTRL_BASE 0x4D41000ull
23510  #define DCORE0_XBAR_DMA_PLL_CTRL_MAX_OFFSET 0x3540
23511  #define DCORE0_XBAR_DMA_PLL_CTRL_SECTION 0x3600
23512  #define mmDCORE0_XBAR_DMA_PLL_ASIF_SLV_BASE 0x4D41360ull
23513  #define DCORE0_XBAR_DMA_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23514  #define DCORE0_XBAR_DMA_PLL_ASIF_SLV_SECTION 0xA000
23515  #define mmDCORE0_XBAR_DMA_PLL_DIV_0_RLX_BASE 0x4D41400ull
23516  #define DCORE0_XBAR_DMA_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23517  #define DCORE0_XBAR_DMA_PLL_DIV_0_RLX_SECTION 0x4000
23518  #define mmDCORE0_XBAR_DMA_PLL_DIV_1_RLX_BASE 0x4D41800ull
23519  #define DCORE0_XBAR_DMA_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23520  #define DCORE0_XBAR_DMA_PLL_DIV_1_RLX_SECTION 0x2000
23521  #define mmDCORE0_XBAR_DMA_PLL_DIV_2_RLX_BASE 0x4D41A00ull
23522  #define DCORE0_XBAR_DMA_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23523  #define DCORE0_XBAR_DMA_PLL_DIV_2_RLX_SECTION 0x2000
23524  #define mmDCORE0_XBAR_DMA_PLL_DIV_3_RLX_BASE 0x4D41C00ull
23525  #define DCORE0_XBAR_DMA_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23526  #define DCORE0_XBAR_DMA_PLL_DIV_3_RLX_SECTION 0x2800
23527  #define mmDCORE0_XBAR_DMA_PLL_SPECIAL_BASE 0x4D41E80ull
23528  #define DCORE0_XBAR_DMA_PLL_SPECIAL_MAX_OFFSET 0x1800
23529  #define DCORE0_XBAR_DMA_PLL_SPECIAL_SECTION 0x1800
23530  #define mmDCORE0_XBAR_MMU_PLL_CTRL_BASE 0x4D42000ull
23531  #define DCORE0_XBAR_MMU_PLL_CTRL_MAX_OFFSET 0x3540
23532  #define DCORE0_XBAR_MMU_PLL_CTRL_SECTION 0x3600
23533  #define mmDCORE0_XBAR_MMU_PLL_ASIF_SLV_BASE 0x4D42360ull
23534  #define DCORE0_XBAR_MMU_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23535  #define DCORE0_XBAR_MMU_PLL_ASIF_SLV_SECTION 0xA000
23536  #define mmDCORE0_XBAR_MMU_PLL_DIV_0_RLX_BASE 0x4D42400ull
23537  #define DCORE0_XBAR_MMU_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23538  #define DCORE0_XBAR_MMU_PLL_DIV_0_RLX_SECTION 0x4000
23539  #define mmDCORE0_XBAR_MMU_PLL_DIV_1_RLX_BASE 0x4D42800ull
23540  #define DCORE0_XBAR_MMU_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23541  #define DCORE0_XBAR_MMU_PLL_DIV_1_RLX_SECTION 0x2000
23542  #define mmDCORE0_XBAR_MMU_PLL_DIV_2_RLX_BASE 0x4D42A00ull
23543  #define DCORE0_XBAR_MMU_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23544  #define DCORE0_XBAR_MMU_PLL_DIV_2_RLX_SECTION 0x2000
23545  #define mmDCORE0_XBAR_MMU_PLL_DIV_3_RLX_BASE 0x4D42C00ull
23546  #define DCORE0_XBAR_MMU_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23547  #define DCORE0_XBAR_MMU_PLL_DIV_3_RLX_SECTION 0x2800
23548  #define mmDCORE0_XBAR_MMU_PLL_SPECIAL_BASE 0x4D42E80ull
23549  #define DCORE0_XBAR_MMU_PLL_SPECIAL_MAX_OFFSET 0x1800
23550  #define DCORE0_XBAR_MMU_PLL_SPECIAL_SECTION 0x1800
23551  #define mmDCORE0_XBAR_IF_PLL_CTRL_BASE 0x4D43000ull
23552  #define DCORE0_XBAR_IF_PLL_CTRL_MAX_OFFSET 0x3540
23553  #define DCORE0_XBAR_IF_PLL_CTRL_SECTION 0x3600
23554  #define mmDCORE0_XBAR_IF_PLL_ASIF_SLV_BASE 0x4D43360ull
23555  #define DCORE0_XBAR_IF_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23556  #define DCORE0_XBAR_IF_PLL_ASIF_SLV_SECTION 0xA000
23557  #define mmDCORE0_XBAR_IF_PLL_DIV_0_RLX_BASE 0x4D43400ull
23558  #define DCORE0_XBAR_IF_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23559  #define DCORE0_XBAR_IF_PLL_DIV_0_RLX_SECTION 0x4000
23560  #define mmDCORE0_XBAR_IF_PLL_DIV_1_RLX_BASE 0x4D43800ull
23561  #define DCORE0_XBAR_IF_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23562  #define DCORE0_XBAR_IF_PLL_DIV_1_RLX_SECTION 0x2000
23563  #define mmDCORE0_XBAR_IF_PLL_DIV_2_RLX_BASE 0x4D43A00ull
23564  #define DCORE0_XBAR_IF_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23565  #define DCORE0_XBAR_IF_PLL_DIV_2_RLX_SECTION 0x2000
23566  #define mmDCORE0_XBAR_IF_PLL_DIV_3_RLX_BASE 0x4D43C00ull
23567  #define DCORE0_XBAR_IF_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23568  #define DCORE0_XBAR_IF_PLL_DIV_3_RLX_SECTION 0x2800
23569  #define mmDCORE0_XBAR_IF_PLL_SPECIAL_BASE 0x4D43E80ull
23570  #define DCORE0_XBAR_IF_PLL_SPECIAL_MAX_OFFSET 0x1800
23571  #define DCORE0_XBAR_IF_PLL_SPECIAL_SECTION 0x1800
23572  #define mmDCORE0_XBAR_MESH_PLL_CTRL_BASE 0x4D44000ull
23573  #define DCORE0_XBAR_MESH_PLL_CTRL_MAX_OFFSET 0x3540
23574  #define DCORE0_XBAR_MESH_PLL_CTRL_SECTION 0x3600
23575  #define mmDCORE0_XBAR_MESH_PLL_ASIF_SLV_BASE 0x4D44360ull
23576  #define DCORE0_XBAR_MESH_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23577  #define DCORE0_XBAR_MESH_PLL_ASIF_SLV_SECTION 0xA000
23578  #define mmDCORE0_XBAR_MESH_PLL_DIV_0_RLX_BASE 0x4D44400ull
23579  #define DCORE0_XBAR_MESH_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23580  #define DCORE0_XBAR_MESH_PLL_DIV_0_RLX_SECTION 0x4000
23581  #define mmDCORE0_XBAR_MESH_PLL_DIV_1_RLX_BASE 0x4D44800ull
23582  #define DCORE0_XBAR_MESH_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23583  #define DCORE0_XBAR_MESH_PLL_DIV_1_RLX_SECTION 0x2000
23584  #define mmDCORE0_XBAR_MESH_PLL_DIV_2_RLX_BASE 0x4D44A00ull
23585  #define DCORE0_XBAR_MESH_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23586  #define DCORE0_XBAR_MESH_PLL_DIV_2_RLX_SECTION 0x2000
23587  #define mmDCORE0_XBAR_MESH_PLL_DIV_3_RLX_BASE 0x4D44C00ull
23588  #define DCORE0_XBAR_MESH_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23589  #define DCORE0_XBAR_MESH_PLL_DIV_3_RLX_SECTION 0x2800
23590  #define mmDCORE0_XBAR_MESH_PLL_SPECIAL_BASE 0x4D44E80ull
23591  #define DCORE0_XBAR_MESH_PLL_SPECIAL_MAX_OFFSET 0x1800
23592  #define DCORE0_XBAR_MESH_PLL_SPECIAL_SECTION 0x3180
23593  #define mmXBAR_EDGE_0_BASE 0x4D48000ull
23594  #define XBAR_EDGE_0_MAX_OFFSET 0x1000
23595  #define XBAR_EDGE_0_SECTION 0xE800
23596  #define mmXBAR_EDGE_0_SPECIAL_BASE 0x4D48E80ull
23597  #define XBAR_EDGE_0_SPECIAL_MAX_OFFSET 0x1800
23598  #define XBAR_EDGE_0_SPECIAL_SECTION 0x7180
23599  #define mmXBAR_MID_1_BASE 0x4D50000ull
23600  #define XBAR_MID_1_MAX_OFFSET 0x1000
23601  #define XBAR_MID_1_SECTION 0xE800
23602  #define mmXBAR_MID_1_SPECIAL_BASE 0x4D50E80ull
23603  #define XBAR_MID_1_SPECIAL_MAX_OFFSET 0x1800
23604  #define XBAR_MID_1_SPECIAL_SECTION 0x1800
23605  #define mmDCORE1_XBAR_DMA_PLL_CTRL_BASE 0x4D51000ull
23606  #define DCORE1_XBAR_DMA_PLL_CTRL_MAX_OFFSET 0x3540
23607  #define DCORE1_XBAR_DMA_PLL_CTRL_SECTION 0x3600
23608  #define mmDCORE1_XBAR_DMA_PLL_ASIF_SLV_BASE 0x4D51360ull
23609  #define DCORE1_XBAR_DMA_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23610  #define DCORE1_XBAR_DMA_PLL_ASIF_SLV_SECTION 0xA000
23611  #define mmDCORE1_XBAR_DMA_PLL_DIV_0_RLX_BASE 0x4D51400ull
23612  #define DCORE1_XBAR_DMA_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23613  #define DCORE1_XBAR_DMA_PLL_DIV_0_RLX_SECTION 0x4000
23614  #define mmDCORE1_XBAR_DMA_PLL_DIV_1_RLX_BASE 0x4D51800ull
23615  #define DCORE1_XBAR_DMA_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23616  #define DCORE1_XBAR_DMA_PLL_DIV_1_RLX_SECTION 0x2000
23617  #define mmDCORE1_XBAR_DMA_PLL_DIV_2_RLX_BASE 0x4D51A00ull
23618  #define DCORE1_XBAR_DMA_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23619  #define DCORE1_XBAR_DMA_PLL_DIV_2_RLX_SECTION 0x2000
23620  #define mmDCORE1_XBAR_DMA_PLL_DIV_3_RLX_BASE 0x4D51C00ull
23621  #define DCORE1_XBAR_DMA_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23622  #define DCORE1_XBAR_DMA_PLL_DIV_3_RLX_SECTION 0x2800
23623  #define mmDCORE1_XBAR_DMA_PLL_SPECIAL_BASE 0x4D51E80ull
23624  #define DCORE1_XBAR_DMA_PLL_SPECIAL_MAX_OFFSET 0x1800
23625  #define DCORE1_XBAR_DMA_PLL_SPECIAL_SECTION 0x1800
23626  #define mmDCORE1_XBAR_MMU_PLL_CTRL_BASE 0x4D52000ull
23627  #define DCORE1_XBAR_MMU_PLL_CTRL_MAX_OFFSET 0x3540
23628  #define DCORE1_XBAR_MMU_PLL_CTRL_SECTION 0x3600
23629  #define mmDCORE1_XBAR_MMU_PLL_ASIF_SLV_BASE 0x4D52360ull
23630  #define DCORE1_XBAR_MMU_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23631  #define DCORE1_XBAR_MMU_PLL_ASIF_SLV_SECTION 0xA000
23632  #define mmDCORE1_XBAR_MMU_PLL_DIV_0_RLX_BASE 0x4D52400ull
23633  #define DCORE1_XBAR_MMU_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23634  #define DCORE1_XBAR_MMU_PLL_DIV_0_RLX_SECTION 0x4000
23635  #define mmDCORE1_XBAR_MMU_PLL_DIV_1_RLX_BASE 0x4D52800ull
23636  #define DCORE1_XBAR_MMU_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23637  #define DCORE1_XBAR_MMU_PLL_DIV_1_RLX_SECTION 0x2000
23638  #define mmDCORE1_XBAR_MMU_PLL_DIV_2_RLX_BASE 0x4D52A00ull
23639  #define DCORE1_XBAR_MMU_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23640  #define DCORE1_XBAR_MMU_PLL_DIV_2_RLX_SECTION 0x2000
23641  #define mmDCORE1_XBAR_MMU_PLL_DIV_3_RLX_BASE 0x4D52C00ull
23642  #define DCORE1_XBAR_MMU_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23643  #define DCORE1_XBAR_MMU_PLL_DIV_3_RLX_SECTION 0x2800
23644  #define mmDCORE1_XBAR_MMU_PLL_SPECIAL_BASE 0x4D52E80ull
23645  #define DCORE1_XBAR_MMU_PLL_SPECIAL_MAX_OFFSET 0x1800
23646  #define DCORE1_XBAR_MMU_PLL_SPECIAL_SECTION 0x1800
23647  #define mmDCORE1_XBAR_IF_PLL_CTRL_BASE 0x4D53000ull
23648  #define DCORE1_XBAR_IF_PLL_CTRL_MAX_OFFSET 0x3540
23649  #define DCORE1_XBAR_IF_PLL_CTRL_SECTION 0x3600
23650  #define mmDCORE1_XBAR_IF_PLL_ASIF_SLV_BASE 0x4D53360ull
23651  #define DCORE1_XBAR_IF_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23652  #define DCORE1_XBAR_IF_PLL_ASIF_SLV_SECTION 0xA000
23653  #define mmDCORE1_XBAR_IF_PLL_DIV_0_RLX_BASE 0x4D53400ull
23654  #define DCORE1_XBAR_IF_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23655  #define DCORE1_XBAR_IF_PLL_DIV_0_RLX_SECTION 0x4000
23656  #define mmDCORE1_XBAR_IF_PLL_DIV_1_RLX_BASE 0x4D53800ull
23657  #define DCORE1_XBAR_IF_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23658  #define DCORE1_XBAR_IF_PLL_DIV_1_RLX_SECTION 0x2000
23659  #define mmDCORE1_XBAR_IF_PLL_DIV_2_RLX_BASE 0x4D53A00ull
23660  #define DCORE1_XBAR_IF_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23661  #define DCORE1_XBAR_IF_PLL_DIV_2_RLX_SECTION 0x2000
23662  #define mmDCORE1_XBAR_IF_PLL_DIV_3_RLX_BASE 0x4D53C00ull
23663  #define DCORE1_XBAR_IF_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23664  #define DCORE1_XBAR_IF_PLL_DIV_3_RLX_SECTION 0x2800
23665  #define mmDCORE1_XBAR_IF_PLL_SPECIAL_BASE 0x4D53E80ull
23666  #define DCORE1_XBAR_IF_PLL_SPECIAL_MAX_OFFSET 0x1800
23667  #define DCORE1_XBAR_IF_PLL_SPECIAL_SECTION 0x1800
23668  #define mmDCORE1_XBAR_MESH_PLL_CTRL_BASE 0x4D54000ull
23669  #define DCORE1_XBAR_MESH_PLL_CTRL_MAX_OFFSET 0x3540
23670  #define DCORE1_XBAR_MESH_PLL_CTRL_SECTION 0x3600
23671  #define mmDCORE1_XBAR_MESH_PLL_ASIF_SLV_BASE 0x4D54360ull
23672  #define DCORE1_XBAR_MESH_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23673  #define DCORE1_XBAR_MESH_PLL_ASIF_SLV_SECTION 0xA000
23674  #define mmDCORE1_XBAR_MESH_PLL_DIV_0_RLX_BASE 0x4D54400ull
23675  #define DCORE1_XBAR_MESH_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23676  #define DCORE1_XBAR_MESH_PLL_DIV_0_RLX_SECTION 0x4000
23677  #define mmDCORE1_XBAR_MESH_PLL_DIV_1_RLX_BASE 0x4D54800ull
23678  #define DCORE1_XBAR_MESH_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23679  #define DCORE1_XBAR_MESH_PLL_DIV_1_RLX_SECTION 0x2000
23680  #define mmDCORE1_XBAR_MESH_PLL_DIV_2_RLX_BASE 0x4D54A00ull
23681  #define DCORE1_XBAR_MESH_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23682  #define DCORE1_XBAR_MESH_PLL_DIV_2_RLX_SECTION 0x2000
23683  #define mmDCORE1_XBAR_MESH_PLL_DIV_3_RLX_BASE 0x4D54C00ull
23684  #define DCORE1_XBAR_MESH_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23685  #define DCORE1_XBAR_MESH_PLL_DIV_3_RLX_SECTION 0x2800
23686  #define mmDCORE1_XBAR_MESH_PLL_SPECIAL_BASE 0x4D54E80ull
23687  #define DCORE1_XBAR_MESH_PLL_SPECIAL_MAX_OFFSET 0x1800
23688  #define DCORE1_XBAR_MESH_PLL_SPECIAL_SECTION 0x1800
23689  #define mmDCORE1_XBAR_HBM_PLL_CTRL_BASE 0x4D55000ull
23690  #define DCORE1_XBAR_HBM_PLL_CTRL_MAX_OFFSET 0x3540
23691  #define DCORE1_XBAR_HBM_PLL_CTRL_SECTION 0x3600
23692  #define mmDCORE1_XBAR_HBM_PLL_ASIF_SLV_BASE 0x4D55360ull
23693  #define DCORE1_XBAR_HBM_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23694  #define DCORE1_XBAR_HBM_PLL_ASIF_SLV_SECTION 0xA000
23695  #define mmDCORE1_XBAR_HBM_PLL_DIV_0_RLX_BASE 0x4D55400ull
23696  #define DCORE1_XBAR_HBM_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23697  #define DCORE1_XBAR_HBM_PLL_DIV_0_RLX_SECTION 0x4000
23698  #define mmDCORE1_XBAR_HBM_PLL_DIV_1_RLX_BASE 0x4D55800ull
23699  #define DCORE1_XBAR_HBM_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23700  #define DCORE1_XBAR_HBM_PLL_DIV_1_RLX_SECTION 0x2000
23701  #define mmDCORE1_XBAR_HBM_PLL_DIV_2_RLX_BASE 0x4D55A00ull
23702  #define DCORE1_XBAR_HBM_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23703  #define DCORE1_XBAR_HBM_PLL_DIV_2_RLX_SECTION 0x2000
23704  #define mmDCORE1_XBAR_HBM_PLL_DIV_3_RLX_BASE 0x4D55C00ull
23705  #define DCORE1_XBAR_HBM_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23706  #define DCORE1_XBAR_HBM_PLL_DIV_3_RLX_SECTION 0x2800
23707  #define mmDCORE1_XBAR_HBM_PLL_SPECIAL_BASE 0x4D55E80ull
23708  #define DCORE1_XBAR_HBM_PLL_SPECIAL_MAX_OFFSET 0x1800
23709  #define DCORE1_XBAR_HBM_PLL_SPECIAL_SECTION 0x2180
23710  #define mmXBAR_EDGE_1_BASE 0x4D58000ull
23711  #define XBAR_EDGE_1_MAX_OFFSET 0x1000
23712  #define XBAR_EDGE_1_SECTION 0xE800
23713  #define mmXBAR_EDGE_1_SPECIAL_BASE 0x4D58E80ull
23714  #define XBAR_EDGE_1_SPECIAL_MAX_OFFSET 0x1800
23715  #define XBAR_EDGE_1_SPECIAL_SECTION 0x7180
23716  #define mmXBAR_MID_2_BASE 0x4D60000ull
23717  #define XBAR_MID_2_MAX_OFFSET 0x1000
23718  #define XBAR_MID_2_SECTION 0xE800
23719  #define mmXBAR_MID_2_SPECIAL_BASE 0x4D60E80ull
23720  #define XBAR_MID_2_SPECIAL_MAX_OFFSET 0x1800
23721  #define XBAR_MID_2_SPECIAL_SECTION 0x1800
23722  #define mmDCORE2_XBAR_DMA_PLL_CTRL_BASE 0x4D61000ull
23723  #define DCORE2_XBAR_DMA_PLL_CTRL_MAX_OFFSET 0x3540
23724  #define DCORE2_XBAR_DMA_PLL_CTRL_SECTION 0x3600
23725  #define mmDCORE2_XBAR_DMA_PLL_ASIF_SLV_BASE 0x4D61360ull
23726  #define DCORE2_XBAR_DMA_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23727  #define DCORE2_XBAR_DMA_PLL_ASIF_SLV_SECTION 0xA000
23728  #define mmDCORE2_XBAR_DMA_PLL_DIV_0_RLX_BASE 0x4D61400ull
23729  #define DCORE2_XBAR_DMA_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23730  #define DCORE2_XBAR_DMA_PLL_DIV_0_RLX_SECTION 0x4000
23731  #define mmDCORE2_XBAR_DMA_PLL_DIV_1_RLX_BASE 0x4D61800ull
23732  #define DCORE2_XBAR_DMA_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23733  #define DCORE2_XBAR_DMA_PLL_DIV_1_RLX_SECTION 0x2000
23734  #define mmDCORE2_XBAR_DMA_PLL_DIV_2_RLX_BASE 0x4D61A00ull
23735  #define DCORE2_XBAR_DMA_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23736  #define DCORE2_XBAR_DMA_PLL_DIV_2_RLX_SECTION 0x2000
23737  #define mmDCORE2_XBAR_DMA_PLL_DIV_3_RLX_BASE 0x4D61C00ull
23738  #define DCORE2_XBAR_DMA_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23739  #define DCORE2_XBAR_DMA_PLL_DIV_3_RLX_SECTION 0x2800
23740  #define mmDCORE2_XBAR_DMA_PLL_SPECIAL_BASE 0x4D61E80ull
23741  #define DCORE2_XBAR_DMA_PLL_SPECIAL_MAX_OFFSET 0x1800
23742  #define DCORE2_XBAR_DMA_PLL_SPECIAL_SECTION 0x1800
23743  #define mmDCORE2_XBAR_MMU_PLL_CTRL_BASE 0x4D62000ull
23744  #define DCORE2_XBAR_MMU_PLL_CTRL_MAX_OFFSET 0x3540
23745  #define DCORE2_XBAR_MMU_PLL_CTRL_SECTION 0x3600
23746  #define mmDCORE2_XBAR_MMU_PLL_ASIF_SLV_BASE 0x4D62360ull
23747  #define DCORE2_XBAR_MMU_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23748  #define DCORE2_XBAR_MMU_PLL_ASIF_SLV_SECTION 0xA000
23749  #define mmDCORE2_XBAR_MMU_PLL_DIV_0_RLX_BASE 0x4D62400ull
23750  #define DCORE2_XBAR_MMU_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23751  #define DCORE2_XBAR_MMU_PLL_DIV_0_RLX_SECTION 0x4000
23752  #define mmDCORE2_XBAR_MMU_PLL_DIV_1_RLX_BASE 0x4D62800ull
23753  #define DCORE2_XBAR_MMU_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23754  #define DCORE2_XBAR_MMU_PLL_DIV_1_RLX_SECTION 0x2000
23755  #define mmDCORE2_XBAR_MMU_PLL_DIV_2_RLX_BASE 0x4D62A00ull
23756  #define DCORE2_XBAR_MMU_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23757  #define DCORE2_XBAR_MMU_PLL_DIV_2_RLX_SECTION 0x2000
23758  #define mmDCORE2_XBAR_MMU_PLL_DIV_3_RLX_BASE 0x4D62C00ull
23759  #define DCORE2_XBAR_MMU_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23760  #define DCORE2_XBAR_MMU_PLL_DIV_3_RLX_SECTION 0x2800
23761  #define mmDCORE2_XBAR_MMU_PLL_SPECIAL_BASE 0x4D62E80ull
23762  #define DCORE2_XBAR_MMU_PLL_SPECIAL_MAX_OFFSET 0x1800
23763  #define DCORE2_XBAR_MMU_PLL_SPECIAL_SECTION 0x1800
23764  #define mmDCORE2_XBAR_IF_PLL_CTRL_BASE 0x4D63000ull
23765  #define DCORE2_XBAR_IF_PLL_CTRL_MAX_OFFSET 0x3540
23766  #define DCORE2_XBAR_IF_PLL_CTRL_SECTION 0x3600
23767  #define mmDCORE2_XBAR_IF_PLL_ASIF_SLV_BASE 0x4D63360ull
23768  #define DCORE2_XBAR_IF_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23769  #define DCORE2_XBAR_IF_PLL_ASIF_SLV_SECTION 0xA000
23770  #define mmDCORE2_XBAR_IF_PLL_DIV_0_RLX_BASE 0x4D63400ull
23771  #define DCORE2_XBAR_IF_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23772  #define DCORE2_XBAR_IF_PLL_DIV_0_RLX_SECTION 0x4000
23773  #define mmDCORE2_XBAR_IF_PLL_DIV_1_RLX_BASE 0x4D63800ull
23774  #define DCORE2_XBAR_IF_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23775  #define DCORE2_XBAR_IF_PLL_DIV_1_RLX_SECTION 0x2000
23776  #define mmDCORE2_XBAR_IF_PLL_DIV_2_RLX_BASE 0x4D63A00ull
23777  #define DCORE2_XBAR_IF_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23778  #define DCORE2_XBAR_IF_PLL_DIV_2_RLX_SECTION 0x2000
23779  #define mmDCORE2_XBAR_IF_PLL_DIV_3_RLX_BASE 0x4D63C00ull
23780  #define DCORE2_XBAR_IF_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23781  #define DCORE2_XBAR_IF_PLL_DIV_3_RLX_SECTION 0x2800
23782  #define mmDCORE2_XBAR_IF_PLL_SPECIAL_BASE 0x4D63E80ull
23783  #define DCORE2_XBAR_IF_PLL_SPECIAL_MAX_OFFSET 0x1800
23784  #define DCORE2_XBAR_IF_PLL_SPECIAL_SECTION 0x1800
23785  #define mmDCORE2_XBAR_BANK_PLL_CTRL_BASE 0x4D64000ull
23786  #define DCORE2_XBAR_BANK_PLL_CTRL_MAX_OFFSET 0x3540
23787  #define DCORE2_XBAR_BANK_PLL_CTRL_SECTION 0x3600
23788  #define mmDCORE2_XBAR_BANK_PLL_ASIF_SLV_BASE 0x4D64360ull
23789  #define DCORE2_XBAR_BANK_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23790  #define DCORE2_XBAR_BANK_PLL_ASIF_SLV_SECTION 0xA000
23791  #define mmDCORE2_XBAR_BANK_PLL_DIV_0_RLX_BASE 0x4D64400ull
23792  #define DCORE2_XBAR_BANK_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23793  #define DCORE2_XBAR_BANK_PLL_DIV_0_RLX_SECTION 0x4000
23794  #define mmDCORE2_XBAR_BANK_PLL_DIV_1_RLX_BASE 0x4D64800ull
23795  #define DCORE2_XBAR_BANK_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23796  #define DCORE2_XBAR_BANK_PLL_DIV_1_RLX_SECTION 0x2000
23797  #define mmDCORE2_XBAR_BANK_PLL_DIV_2_RLX_BASE 0x4D64A00ull
23798  #define DCORE2_XBAR_BANK_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23799  #define DCORE2_XBAR_BANK_PLL_DIV_2_RLX_SECTION 0x2000
23800  #define mmDCORE2_XBAR_BANK_PLL_DIV_3_RLX_BASE 0x4D64C00ull
23801  #define DCORE2_XBAR_BANK_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23802  #define DCORE2_XBAR_BANK_PLL_DIV_3_RLX_SECTION 0x2800
23803  #define mmDCORE2_XBAR_BANK_PLL_SPECIAL_BASE 0x4D64E80ull
23804  #define DCORE2_XBAR_BANK_PLL_SPECIAL_MAX_OFFSET 0x1800
23805  #define DCORE2_XBAR_BANK_PLL_SPECIAL_SECTION 0x1800
23806  #define mmDCORE2_XBAR_HBM_PLL_CTRL_BASE 0x4D65000ull
23807  #define DCORE2_XBAR_HBM_PLL_CTRL_MAX_OFFSET 0x3540
23808  #define DCORE2_XBAR_HBM_PLL_CTRL_SECTION 0x3600
23809  #define mmDCORE2_XBAR_HBM_PLL_ASIF_SLV_BASE 0x4D65360ull
23810  #define DCORE2_XBAR_HBM_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23811  #define DCORE2_XBAR_HBM_PLL_ASIF_SLV_SECTION 0xA000
23812  #define mmDCORE2_XBAR_HBM_PLL_DIV_0_RLX_BASE 0x4D65400ull
23813  #define DCORE2_XBAR_HBM_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23814  #define DCORE2_XBAR_HBM_PLL_DIV_0_RLX_SECTION 0x4000
23815  #define mmDCORE2_XBAR_HBM_PLL_DIV_1_RLX_BASE 0x4D65800ull
23816  #define DCORE2_XBAR_HBM_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23817  #define DCORE2_XBAR_HBM_PLL_DIV_1_RLX_SECTION 0x2000
23818  #define mmDCORE2_XBAR_HBM_PLL_DIV_2_RLX_BASE 0x4D65A00ull
23819  #define DCORE2_XBAR_HBM_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23820  #define DCORE2_XBAR_HBM_PLL_DIV_2_RLX_SECTION 0x2000
23821  #define mmDCORE2_XBAR_HBM_PLL_DIV_3_RLX_BASE 0x4D65C00ull
23822  #define DCORE2_XBAR_HBM_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23823  #define DCORE2_XBAR_HBM_PLL_DIV_3_RLX_SECTION 0x2800
23824  #define mmDCORE2_XBAR_HBM_PLL_SPECIAL_BASE 0x4D65E80ull
23825  #define DCORE2_XBAR_HBM_PLL_SPECIAL_MAX_OFFSET 0x1800
23826  #define DCORE2_XBAR_HBM_PLL_SPECIAL_SECTION 0x2180
23827  #define mmXBAR_EDGE_2_BASE 0x4D68000ull
23828  #define XBAR_EDGE_2_MAX_OFFSET 0x1000
23829  #define XBAR_EDGE_2_SECTION 0xE800
23830  #define mmXBAR_EDGE_2_SPECIAL_BASE 0x4D68E80ull
23831  #define XBAR_EDGE_2_SPECIAL_MAX_OFFSET 0x1800
23832  #define XBAR_EDGE_2_SPECIAL_SECTION 0x7180
23833  #define mmXBAR_MID_3_BASE 0x4D70000ull
23834  #define XBAR_MID_3_MAX_OFFSET 0x1000
23835  #define XBAR_MID_3_SECTION 0xE800
23836  #define mmXBAR_MID_3_SPECIAL_BASE 0x4D70E80ull
23837  #define XBAR_MID_3_SPECIAL_MAX_OFFSET 0x1800
23838  #define XBAR_MID_3_SPECIAL_SECTION 0x1800
23839  #define mmDCORE3_XBAR_DMA_PLL_CTRL_BASE 0x4D71000ull
23840  #define DCORE3_XBAR_DMA_PLL_CTRL_MAX_OFFSET 0x3540
23841  #define DCORE3_XBAR_DMA_PLL_CTRL_SECTION 0x3600
23842  #define mmDCORE3_XBAR_DMA_PLL_ASIF_SLV_BASE 0x4D71360ull
23843  #define DCORE3_XBAR_DMA_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23844  #define DCORE3_XBAR_DMA_PLL_ASIF_SLV_SECTION 0xA000
23845  #define mmDCORE3_XBAR_DMA_PLL_DIV_0_RLX_BASE 0x4D71400ull
23846  #define DCORE3_XBAR_DMA_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23847  #define DCORE3_XBAR_DMA_PLL_DIV_0_RLX_SECTION 0x4000
23848  #define mmDCORE3_XBAR_DMA_PLL_DIV_1_RLX_BASE 0x4D71800ull
23849  #define DCORE3_XBAR_DMA_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23850  #define DCORE3_XBAR_DMA_PLL_DIV_1_RLX_SECTION 0x2000
23851  #define mmDCORE3_XBAR_DMA_PLL_DIV_2_RLX_BASE 0x4D71A00ull
23852  #define DCORE3_XBAR_DMA_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23853  #define DCORE3_XBAR_DMA_PLL_DIV_2_RLX_SECTION 0x2000
23854  #define mmDCORE3_XBAR_DMA_PLL_DIV_3_RLX_BASE 0x4D71C00ull
23855  #define DCORE3_XBAR_DMA_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23856  #define DCORE3_XBAR_DMA_PLL_DIV_3_RLX_SECTION 0x2800
23857  #define mmDCORE3_XBAR_DMA_PLL_SPECIAL_BASE 0x4D71E80ull
23858  #define DCORE3_XBAR_DMA_PLL_SPECIAL_MAX_OFFSET 0x1800
23859  #define DCORE3_XBAR_DMA_PLL_SPECIAL_SECTION 0x1800
23860  #define mmDCORE3_XBAR_MMU_PLL_CTRL_BASE 0x4D72000ull
23861  #define DCORE3_XBAR_MMU_PLL_CTRL_MAX_OFFSET 0x3540
23862  #define DCORE3_XBAR_MMU_PLL_CTRL_SECTION 0x3600
23863  #define mmDCORE3_XBAR_MMU_PLL_ASIF_SLV_BASE 0x4D72360ull
23864  #define DCORE3_XBAR_MMU_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23865  #define DCORE3_XBAR_MMU_PLL_ASIF_SLV_SECTION 0xA000
23866  #define mmDCORE3_XBAR_MMU_PLL_DIV_0_RLX_BASE 0x4D72400ull
23867  #define DCORE3_XBAR_MMU_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23868  #define DCORE3_XBAR_MMU_PLL_DIV_0_RLX_SECTION 0x4000
23869  #define mmDCORE3_XBAR_MMU_PLL_DIV_1_RLX_BASE 0x4D72800ull
23870  #define DCORE3_XBAR_MMU_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23871  #define DCORE3_XBAR_MMU_PLL_DIV_1_RLX_SECTION 0x2000
23872  #define mmDCORE3_XBAR_MMU_PLL_DIV_2_RLX_BASE 0x4D72A00ull
23873  #define DCORE3_XBAR_MMU_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23874  #define DCORE3_XBAR_MMU_PLL_DIV_2_RLX_SECTION 0x2000
23875  #define mmDCORE3_XBAR_MMU_PLL_DIV_3_RLX_BASE 0x4D72C00ull
23876  #define DCORE3_XBAR_MMU_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23877  #define DCORE3_XBAR_MMU_PLL_DIV_3_RLX_SECTION 0x2800
23878  #define mmDCORE3_XBAR_MMU_PLL_SPECIAL_BASE 0x4D72E80ull
23879  #define DCORE3_XBAR_MMU_PLL_SPECIAL_MAX_OFFSET 0x1800
23880  #define DCORE3_XBAR_MMU_PLL_SPECIAL_SECTION 0x1800
23881  #define mmDCORE3_XBAR_IF_PLL_CTRL_BASE 0x4D73000ull
23882  #define DCORE3_XBAR_IF_PLL_CTRL_MAX_OFFSET 0x3540
23883  #define DCORE3_XBAR_IF_PLL_CTRL_SECTION 0x3600
23884  #define mmDCORE3_XBAR_IF_PLL_ASIF_SLV_BASE 0x4D73360ull
23885  #define DCORE3_XBAR_IF_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23886  #define DCORE3_XBAR_IF_PLL_ASIF_SLV_SECTION 0xA000
23887  #define mmDCORE3_XBAR_IF_PLL_DIV_0_RLX_BASE 0x4D73400ull
23888  #define DCORE3_XBAR_IF_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23889  #define DCORE3_XBAR_IF_PLL_DIV_0_RLX_SECTION 0x4000
23890  #define mmDCORE3_XBAR_IF_PLL_DIV_1_RLX_BASE 0x4D73800ull
23891  #define DCORE3_XBAR_IF_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23892  #define DCORE3_XBAR_IF_PLL_DIV_1_RLX_SECTION 0x2000
23893  #define mmDCORE3_XBAR_IF_PLL_DIV_2_RLX_BASE 0x4D73A00ull
23894  #define DCORE3_XBAR_IF_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23895  #define DCORE3_XBAR_IF_PLL_DIV_2_RLX_SECTION 0x2000
23896  #define mmDCORE3_XBAR_IF_PLL_DIV_3_RLX_BASE 0x4D73C00ull
23897  #define DCORE3_XBAR_IF_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23898  #define DCORE3_XBAR_IF_PLL_DIV_3_RLX_SECTION 0x2800
23899  #define mmDCORE3_XBAR_IF_PLL_SPECIAL_BASE 0x4D73E80ull
23900  #define DCORE3_XBAR_IF_PLL_SPECIAL_MAX_OFFSET 0x1800
23901  #define DCORE3_XBAR_IF_PLL_SPECIAL_SECTION 0x1800
23902  #define mmDCORE3_XBAR_BANK_PLL_CTRL_BASE 0x4D74000ull
23903  #define DCORE3_XBAR_BANK_PLL_CTRL_MAX_OFFSET 0x3540
23904  #define DCORE3_XBAR_BANK_PLL_CTRL_SECTION 0x3600
23905  #define mmDCORE3_XBAR_BANK_PLL_ASIF_SLV_BASE 0x4D74360ull
23906  #define DCORE3_XBAR_BANK_PLL_ASIF_SLV_MAX_OFFSET 0x3800
23907  #define DCORE3_XBAR_BANK_PLL_ASIF_SLV_SECTION 0xA000
23908  #define mmDCORE3_XBAR_BANK_PLL_DIV_0_RLX_BASE 0x4D74400ull
23909  #define DCORE3_XBAR_BANK_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
23910  #define DCORE3_XBAR_BANK_PLL_DIV_0_RLX_SECTION 0x4000
23911  #define mmDCORE3_XBAR_BANK_PLL_DIV_1_RLX_BASE 0x4D74800ull
23912  #define DCORE3_XBAR_BANK_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
23913  #define DCORE3_XBAR_BANK_PLL_DIV_1_RLX_SECTION 0x2000
23914  #define mmDCORE3_XBAR_BANK_PLL_DIV_2_RLX_BASE 0x4D74A00ull
23915  #define DCORE3_XBAR_BANK_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
23916  #define DCORE3_XBAR_BANK_PLL_DIV_2_RLX_SECTION 0x2000
23917  #define mmDCORE3_XBAR_BANK_PLL_DIV_3_RLX_BASE 0x4D74C00ull
23918  #define DCORE3_XBAR_BANK_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
23919  #define DCORE3_XBAR_BANK_PLL_DIV_3_RLX_SECTION 0x2800
23920  #define mmDCORE3_XBAR_BANK_PLL_SPECIAL_BASE 0x4D74E80ull
23921  #define DCORE3_XBAR_BANK_PLL_SPECIAL_MAX_OFFSET 0x1800
23922  #define DCORE3_XBAR_BANK_PLL_SPECIAL_SECTION 0x3180
23923  #define mmXBAR_EDGE_3_BASE 0x4D78000ull
23924  #define XBAR_EDGE_3_MAX_OFFSET 0x1000
23925  #define XBAR_EDGE_3_SECTION 0xE800
23926  #define mmXBAR_EDGE_3_SPECIAL_BASE 0x4D78E80ull
23927  #define XBAR_EDGE_3_SPECIAL_MAX_OFFSET 0x1800
23928  #define XBAR_EDGE_3_SPECIAL_SECTION 0x7180
23929  #define mmPCIE_PMA_0_BASE 0x4D80000ull
23930  #define PCIE_PMA_0_MAX_OFFSET 0x40000
23931  #define PCIE_PMA_0_SECTION 0x40000
23932  #define mmPCIE_PMA_1_BASE 0x4DC0000ull
23933  #define PCIE_PMA_1_MAX_OFFSET 0x40000
23934  #define PCIE_PMA_1_SECTION 0x40000
23935  #define mmROT0_QM_ARC_DCCM_BASE 0x4E00000ull
23936  #define ROT0_QM_ARC_DCCM_MAX_OFFSET 0x4000
23937  #define ROT0_QM_ARC_DCCM_SECTION 0x8000
23938  #define mmROT0_QM_ARC_AUX_BASE 0x4E08000ull
23939  #define ROT0_QM_ARC_AUX_MAX_OFFSET 0x1000
23940  #define ROT0_QM_ARC_AUX_SECTION 0xE800
23941  #define mmROT0_QM_ARC_AUX_SPECIAL_BASE 0x4E08E80ull
23942  #define ROT0_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
23943  #define ROT0_QM_ARC_AUX_SPECIAL_SECTION 0x1180
23944  #define mmROT0_QM_BASE 0x4E0A000ull
23945  #define ROT0_QM_MAX_OFFSET 0x1000
23946  #define ROT0_QM_SECTION 0x9000
23947  #define mmROT0_QM_QMAN_WR64_BASE_ADDR0_BASE 0x4E0A900ull
23948  #define ROT0_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
23949  #define ROT0_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
23950  #define mmROT0_QM_QMAN_WR64_BASE_ADDR1_BASE 0x4E0A908ull
23951  #define ROT0_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
23952  #define ROT0_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
23953  #define mmROT0_QM_QMAN_WR64_BASE_ADDR2_BASE 0x4E0A910ull
23954  #define ROT0_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
23955  #define ROT0_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
23956  #define mmROT0_QM_QMAN_WR64_BASE_ADDR3_BASE 0x4E0A918ull
23957  #define ROT0_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
23958  #define ROT0_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
23959  #define mmROT0_QM_QMAN_WR64_BASE_ADDR4_BASE 0x4E0A920ull
23960  #define ROT0_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
23961  #define ROT0_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
23962  #define mmROT0_QM_QMAN_WR64_BASE_ADDR5_BASE 0x4E0A928ull
23963  #define ROT0_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
23964  #define ROT0_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
23965  #define mmROT0_QM_QMAN_WR64_BASE_ADDR6_BASE 0x4E0A930ull
23966  #define ROT0_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
23967  #define ROT0_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
23968  #define mmROT0_QM_QMAN_WR64_BASE_ADDR7_BASE 0x4E0A938ull
23969  #define ROT0_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
23970  #define ROT0_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
23971  #define mmROT0_QM_QMAN_WR64_BASE_ADDR8_BASE 0x4E0A940ull
23972  #define ROT0_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
23973  #define ROT0_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
23974  #define mmROT0_QM_QMAN_WR64_BASE_ADDR9_BASE 0x4E0A948ull
23975  #define ROT0_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
23976  #define ROT0_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
23977  #define mmROT0_QM_QMAN_WR64_BASE_ADDR10_BASE 0x4E0A950ull
23978  #define ROT0_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
23979  #define ROT0_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
23980  #define mmROT0_QM_QMAN_WR64_BASE_ADDR11_BASE 0x4E0A958ull
23981  #define ROT0_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
23982  #define ROT0_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
23983  #define mmROT0_QM_QMAN_WR64_BASE_ADDR12_BASE 0x4E0A960ull
23984  #define ROT0_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
23985  #define ROT0_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
23986  #define mmROT0_QM_QMAN_WR64_BASE_ADDR13_BASE 0x4E0A968ull
23987  #define ROT0_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
23988  #define ROT0_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
23989  #define mmROT0_QM_QMAN_WR64_BASE_ADDR14_BASE 0x4E0A970ull
23990  #define ROT0_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
23991  #define ROT0_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
23992  #define mmROT0_QM_QMAN_WR64_BASE_ADDR15_BASE 0x4E0A978ull
23993  #define ROT0_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
23994  #define ROT0_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
23995  #define mmROT0_QM_AXUSER_SECURED_BASE 0x4E0AB00ull
23996  #define ROT0_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
23997  #define ROT0_QM_AXUSER_SECURED_SECTION 0x8000
23998  #define mmROT0_QM_AXUSER_NONSECURED_BASE 0x4E0AB80ull
23999  #define ROT0_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
24000  #define ROT0_QM_AXUSER_NONSECURED_SECTION 0x8000
24001  #define mmROT0_QM_DBG_HBW_BASE 0x4E0AC00ull
24002  #define ROT0_QM_DBG_HBW_MAX_OFFSET 0x5800
24003  #define ROT0_QM_DBG_HBW_SECTION 0x8000
24004  #define mmROT0_QM_DBG_LBW_BASE 0x4E0AC80ull
24005  #define ROT0_QM_DBG_LBW_MAX_OFFSET 0x5800
24006  #define ROT0_QM_DBG_LBW_SECTION 0x1000
24007  #define mmROT0_QM_CGM_BASE 0x4E0AD80ull
24008  #define ROT0_QM_CGM_MAX_OFFSET 0xC000
24009  #define ROT0_QM_CGM_SECTION 0x1000
24010  #define mmROT0_QM_SPECIAL_BASE 0x4E0AE80ull
24011  #define ROT0_QM_SPECIAL_MAX_OFFSET 0x1800
24012  #define ROT0_QM_SPECIAL_SECTION 0x1800
24013  #define mmROT0_BASE 0x4E0B000ull
24014  #define ROT0_MAX_OFFSET 0x1000
24015  #define ROT0_SECTION 0x1000
24016  #define mmROT0_DESC_BASE 0x4E0B100ull
24017  #define ROT0_DESC_MAX_OFFSET 0x1080
24018  #define ROT0_DESC_SECTION 0xD800
24019  #define mmROT0_SPECIAL_BASE 0x4E0BE80ull
24020  #define ROT0_SPECIAL_MAX_OFFSET 0x1800
24021  #define ROT0_SPECIAL_SECTION 0x1800
24022  #define mmROT0_MSTR_IF_RR_SHRD_HBW_BASE 0x4E0C000ull
24023  #define ROT0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24024  #define ROT0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24025  #define mmROT0_MSTR_IF_RR_PRVT_HBW_BASE 0x4E0C200ull
24026  #define ROT0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24027  #define ROT0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24028  #define mmROT0_MSTR_IF_RR_SHRD_LBW_BASE 0x4E0C400ull
24029  #define ROT0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24030  #define ROT0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24031  #define mmROT0_MSTR_IF_RR_PRVT_LBW_BASE 0x4E0C600ull
24032  #define ROT0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24033  #define ROT0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24034  #define mmROT0_MSTR_IF_E2E_CRDT_BASE 0x4E0C800ull
24035  #define ROT0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24036  #define ROT0_MSTR_IF_E2E_CRDT_SECTION 0x2800
24037  #define mmROT0_MSTR_IF_AXUSER_BASE 0x4E0CA80ull
24038  #define ROT0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24039  #define ROT0_MSTR_IF_AXUSER_SECTION 0x8000
24040  #define mmROT0_MSTR_IF_DBG_HBW_BASE 0x4E0CB00ull
24041  #define ROT0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24042  #define ROT0_MSTR_IF_DBG_HBW_SECTION 0x8000
24043  #define mmROT0_MSTR_IF_DBG_LBW_BASE 0x4E0CB80ull
24044  #define ROT0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24045  #define ROT0_MSTR_IF_DBG_LBW_SECTION 0x8000
24046  #define mmROT0_MSTR_IF_CORE_HBW_BASE 0x4E0CC00ull
24047  #define ROT0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24048  #define ROT0_MSTR_IF_CORE_HBW_SECTION 0x1800
24049  #define mmROT0_MSTR_IF_CORE_LBW_BASE 0x4E0CD80ull
24050  #define ROT0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24051  #define ROT0_MSTR_IF_CORE_LBW_SECTION 0x1000
24052  #define mmROT0_MSTR_IF_SPECIAL_BASE 0x4E0CE80ull
24053  #define ROT0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24054  #define ROT0_MSTR_IF_SPECIAL_SECTION 0x3180
24055  #define mmROT1_QM_ARC_DCCM_BASE 0x4E10000ull
24056  #define ROT1_QM_ARC_DCCM_MAX_OFFSET 0x4000
24057  #define ROT1_QM_ARC_DCCM_SECTION 0x8000
24058  #define mmROT1_QM_ARC_AUX_BASE 0x4E18000ull
24059  #define ROT1_QM_ARC_AUX_MAX_OFFSET 0x1000
24060  #define ROT1_QM_ARC_AUX_SECTION 0xE800
24061  #define mmROT1_QM_ARC_AUX_SPECIAL_BASE 0x4E18E80ull
24062  #define ROT1_QM_ARC_AUX_SPECIAL_MAX_OFFSET 0x1800
24063  #define ROT1_QM_ARC_AUX_SPECIAL_SECTION 0x1180
24064  #define mmROT1_QM_BASE 0x4E1A000ull
24065  #define ROT1_QM_MAX_OFFSET 0x1000
24066  #define ROT1_QM_SECTION 0x9000
24067  #define mmROT1_QM_QMAN_WR64_BASE_ADDR0_BASE 0x4E1A900ull
24068  #define ROT1_QM_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
24069  #define ROT1_QM_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
24070  #define mmROT1_QM_QMAN_WR64_BASE_ADDR1_BASE 0x4E1A908ull
24071  #define ROT1_QM_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
24072  #define ROT1_QM_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
24073  #define mmROT1_QM_QMAN_WR64_BASE_ADDR2_BASE 0x4E1A910ull
24074  #define ROT1_QM_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
24075  #define ROT1_QM_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
24076  #define mmROT1_QM_QMAN_WR64_BASE_ADDR3_BASE 0x4E1A918ull
24077  #define ROT1_QM_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
24078  #define ROT1_QM_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
24079  #define mmROT1_QM_QMAN_WR64_BASE_ADDR4_BASE 0x4E1A920ull
24080  #define ROT1_QM_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
24081  #define ROT1_QM_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
24082  #define mmROT1_QM_QMAN_WR64_BASE_ADDR5_BASE 0x4E1A928ull
24083  #define ROT1_QM_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
24084  #define ROT1_QM_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
24085  #define mmROT1_QM_QMAN_WR64_BASE_ADDR6_BASE 0x4E1A930ull
24086  #define ROT1_QM_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
24087  #define ROT1_QM_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
24088  #define mmROT1_QM_QMAN_WR64_BASE_ADDR7_BASE 0x4E1A938ull
24089  #define ROT1_QM_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
24090  #define ROT1_QM_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
24091  #define mmROT1_QM_QMAN_WR64_BASE_ADDR8_BASE 0x4E1A940ull
24092  #define ROT1_QM_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
24093  #define ROT1_QM_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
24094  #define mmROT1_QM_QMAN_WR64_BASE_ADDR9_BASE 0x4E1A948ull
24095  #define ROT1_QM_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
24096  #define ROT1_QM_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
24097  #define mmROT1_QM_QMAN_WR64_BASE_ADDR10_BASE 0x4E1A950ull
24098  #define ROT1_QM_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
24099  #define ROT1_QM_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
24100  #define mmROT1_QM_QMAN_WR64_BASE_ADDR11_BASE 0x4E1A958ull
24101  #define ROT1_QM_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
24102  #define ROT1_QM_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
24103  #define mmROT1_QM_QMAN_WR64_BASE_ADDR12_BASE 0x4E1A960ull
24104  #define ROT1_QM_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
24105  #define ROT1_QM_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
24106  #define mmROT1_QM_QMAN_WR64_BASE_ADDR13_BASE 0x4E1A968ull
24107  #define ROT1_QM_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
24108  #define ROT1_QM_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
24109  #define mmROT1_QM_QMAN_WR64_BASE_ADDR14_BASE 0x4E1A970ull
24110  #define ROT1_QM_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
24111  #define ROT1_QM_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
24112  #define mmROT1_QM_QMAN_WR64_BASE_ADDR15_BASE 0x4E1A978ull
24113  #define ROT1_QM_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
24114  #define ROT1_QM_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
24115  #define mmROT1_QM_AXUSER_SECURED_BASE 0x4E1AB00ull
24116  #define ROT1_QM_AXUSER_SECURED_MAX_OFFSET 0x5000
24117  #define ROT1_QM_AXUSER_SECURED_SECTION 0x8000
24118  #define mmROT1_QM_AXUSER_NONSECURED_BASE 0x4E1AB80ull
24119  #define ROT1_QM_AXUSER_NONSECURED_MAX_OFFSET 0x5000
24120  #define ROT1_QM_AXUSER_NONSECURED_SECTION 0x8000
24121  #define mmROT1_QM_DBG_HBW_BASE 0x4E1AC00ull
24122  #define ROT1_QM_DBG_HBW_MAX_OFFSET 0x5800
24123  #define ROT1_QM_DBG_HBW_SECTION 0x8000
24124  #define mmROT1_QM_DBG_LBW_BASE 0x4E1AC80ull
24125  #define ROT1_QM_DBG_LBW_MAX_OFFSET 0x5800
24126  #define ROT1_QM_DBG_LBW_SECTION 0x1000
24127  #define mmROT1_QM_CGM_BASE 0x4E1AD80ull
24128  #define ROT1_QM_CGM_MAX_OFFSET 0xC000
24129  #define ROT1_QM_CGM_SECTION 0x1000
24130  #define mmROT1_QM_SPECIAL_BASE 0x4E1AE80ull
24131  #define ROT1_QM_SPECIAL_MAX_OFFSET 0x1800
24132  #define ROT1_QM_SPECIAL_SECTION 0x1800
24133  #define mmROT1_BASE 0x4E1B000ull
24134  #define ROT1_MAX_OFFSET 0x1000
24135  #define ROT1_SECTION 0x1000
24136  #define mmROT1_DESC_BASE 0x4E1B100ull
24137  #define ROT1_DESC_MAX_OFFSET 0x1080
24138  #define ROT1_DESC_SECTION 0xD800
24139  #define mmROT1_SPECIAL_BASE 0x4E1BE80ull
24140  #define ROT1_SPECIAL_MAX_OFFSET 0x1800
24141  #define ROT1_SPECIAL_SECTION 0x1800
24142  #define mmROT1_MSTR_IF_RR_SHRD_HBW_BASE 0x4E1C000ull
24143  #define ROT1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24144  #define ROT1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24145  #define mmROT1_MSTR_IF_RR_PRVT_HBW_BASE 0x4E1C200ull
24146  #define ROT1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24147  #define ROT1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24148  #define mmROT1_MSTR_IF_RR_SHRD_LBW_BASE 0x4E1C400ull
24149  #define ROT1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24150  #define ROT1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24151  #define mmROT1_MSTR_IF_RR_PRVT_LBW_BASE 0x4E1C600ull
24152  #define ROT1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24153  #define ROT1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24154  #define mmROT1_MSTR_IF_E2E_CRDT_BASE 0x4E1C800ull
24155  #define ROT1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24156  #define ROT1_MSTR_IF_E2E_CRDT_SECTION 0x2800
24157  #define mmROT1_MSTR_IF_AXUSER_BASE 0x4E1CA80ull
24158  #define ROT1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24159  #define ROT1_MSTR_IF_AXUSER_SECTION 0x8000
24160  #define mmROT1_MSTR_IF_DBG_HBW_BASE 0x4E1CB00ull
24161  #define ROT1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24162  #define ROT1_MSTR_IF_DBG_HBW_SECTION 0x8000
24163  #define mmROT1_MSTR_IF_DBG_LBW_BASE 0x4E1CB80ull
24164  #define ROT1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24165  #define ROT1_MSTR_IF_DBG_LBW_SECTION 0x8000
24166  #define mmROT1_MSTR_IF_CORE_HBW_BASE 0x4E1CC00ull
24167  #define ROT1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24168  #define ROT1_MSTR_IF_CORE_HBW_SECTION 0x1800
24169  #define mmROT1_MSTR_IF_CORE_LBW_BASE 0x4E1CD80ull
24170  #define ROT1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24171  #define ROT1_MSTR_IF_CORE_LBW_SECTION 0x1000
24172  #define mmROT1_MSTR_IF_SPECIAL_BASE 0x4E1CE80ull
24173  #define ROT1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24174  #define ROT1_MSTR_IF_SPECIAL_SECTION 0x23180
24175  #define mmSFT0_HBW_RTR_IF0_RTR_CTRL_BASE 0x4E40000ull
24176  #define SFT0_HBW_RTR_IF0_RTR_CTRL_MAX_OFFSET 0x1000
24177  #define SFT0_HBW_RTR_IF0_RTR_CTRL_SECTION 0xE800
24178  #define mmSFT0_HBW_RTR_IF0_RTR_CTRL_SPECIAL_BASE 0x4E40E80ull
24179  #define SFT0_HBW_RTR_IF0_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24180  #define SFT0_HBW_RTR_IF0_RTR_CTRL_SPECIAL_SECTION 0x1800
24181  #define mmSFT0_HBW_RTR_IF0_RTR_H3_BASE 0x4E41000ull
24182  #define SFT0_HBW_RTR_IF0_RTR_H3_MAX_OFFSET 0x1000
24183  #define SFT0_HBW_RTR_IF0_RTR_H3_SECTION 0xE800
24184  #define mmSFT0_HBW_RTR_IF0_RTR_H3_SPECIAL_BASE 0x4E41E80ull
24185  #define SFT0_HBW_RTR_IF0_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24186  #define SFT0_HBW_RTR_IF0_RTR_H3_SPECIAL_SECTION 0x1800
24187  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_BASE 0x4E42000ull
24188  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24189  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24190  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_BASE 0x4E42200ull
24191  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24192  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24193  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_BASE 0x4E42400ull
24194  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24195  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24196  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_BASE 0x4E42600ull
24197  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24198  #define SFT0_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24199  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_BASE 0x4E42800ull
24200  #define SFT0_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24201  #define SFT0_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_SECTION 0x2800
24202  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_AXUSER_BASE 0x4E42A80ull
24203  #define SFT0_HBW_RTR_IF0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24204  #define SFT0_HBW_RTR_IF0_MSTR_IF_AXUSER_SECTION 0x8000
24205  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_DBG_HBW_BASE 0x4E42B00ull
24206  #define SFT0_HBW_RTR_IF0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24207  #define SFT0_HBW_RTR_IF0_MSTR_IF_DBG_HBW_SECTION 0x8000
24208  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_DBG_LBW_BASE 0x4E42B80ull
24209  #define SFT0_HBW_RTR_IF0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24210  #define SFT0_HBW_RTR_IF0_MSTR_IF_DBG_LBW_SECTION 0x8000
24211  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_CORE_HBW_BASE 0x4E42C00ull
24212  #define SFT0_HBW_RTR_IF0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24213  #define SFT0_HBW_RTR_IF0_MSTR_IF_CORE_HBW_SECTION 0x1800
24214  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_CORE_LBW_BASE 0x4E42D80ull
24215  #define SFT0_HBW_RTR_IF0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24216  #define SFT0_HBW_RTR_IF0_MSTR_IF_CORE_LBW_SECTION 0x1000
24217  #define mmSFT0_HBW_RTR_IF0_MSTR_IF_SPECIAL_BASE 0x4E42E80ull
24218  #define SFT0_HBW_RTR_IF0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24219  #define SFT0_HBW_RTR_IF0_MSTR_IF_SPECIAL_SECTION 0x1800
24220  #define mmSFT0_HBW_RTR_IF0_ADDR_DEC_HBW_BASE 0x4E43000ull
24221  #define SFT0_HBW_RTR_IF0_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24222  #define SFT0_HBW_RTR_IF0_ADDR_DEC_HBW_SECTION 0x4000
24223  #define mmSFT0_HBW_RTR_IF0_ADDR_DEC_LBW_BASE 0x4E43400ull
24224  #define SFT0_HBW_RTR_IF0_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24225  #define SFT0_HBW_RTR_IF0_ADDR_DEC_LBW_SECTION 0xA800
24226  #define mmSFT0_HBW_RTR_IF0_ADDR_DEC_SPECIAL_BASE 0x4E43E80ull
24227  #define SFT0_HBW_RTR_IF0_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24228  #define SFT0_HBW_RTR_IF0_ADDR_DEC_SPECIAL_SECTION 0x1800
24229  #define mmSFT0_HBW_RTR_IF1_RTR_CTRL_BASE 0x4E44000ull
24230  #define SFT0_HBW_RTR_IF1_RTR_CTRL_MAX_OFFSET 0x1000
24231  #define SFT0_HBW_RTR_IF1_RTR_CTRL_SECTION 0xE800
24232  #define mmSFT0_HBW_RTR_IF1_RTR_CTRL_SPECIAL_BASE 0x4E44E80ull
24233  #define SFT0_HBW_RTR_IF1_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24234  #define SFT0_HBW_RTR_IF1_RTR_CTRL_SPECIAL_SECTION 0x1800
24235  #define mmSFT0_HBW_RTR_IF1_RTR_H3_BASE 0x4E45000ull
24236  #define SFT0_HBW_RTR_IF1_RTR_H3_MAX_OFFSET 0x1000
24237  #define SFT0_HBW_RTR_IF1_RTR_H3_SECTION 0xE800
24238  #define mmSFT0_HBW_RTR_IF1_RTR_H3_SPECIAL_BASE 0x4E45E80ull
24239  #define SFT0_HBW_RTR_IF1_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24240  #define SFT0_HBW_RTR_IF1_RTR_H3_SPECIAL_SECTION 0x1800
24241  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_BASE 0x4E46000ull
24242  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24243  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24244  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_BASE 0x4E46200ull
24245  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24246  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24247  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_BASE 0x4E46400ull
24248  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24249  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24250  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_BASE 0x4E46600ull
24251  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24252  #define SFT0_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24253  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_BASE 0x4E46800ull
24254  #define SFT0_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24255  #define SFT0_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_SECTION 0x2800
24256  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_AXUSER_BASE 0x4E46A80ull
24257  #define SFT0_HBW_RTR_IF1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24258  #define SFT0_HBW_RTR_IF1_MSTR_IF_AXUSER_SECTION 0x8000
24259  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_DBG_HBW_BASE 0x4E46B00ull
24260  #define SFT0_HBW_RTR_IF1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24261  #define SFT0_HBW_RTR_IF1_MSTR_IF_DBG_HBW_SECTION 0x8000
24262  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_DBG_LBW_BASE 0x4E46B80ull
24263  #define SFT0_HBW_RTR_IF1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24264  #define SFT0_HBW_RTR_IF1_MSTR_IF_DBG_LBW_SECTION 0x8000
24265  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_CORE_HBW_BASE 0x4E46C00ull
24266  #define SFT0_HBW_RTR_IF1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24267  #define SFT0_HBW_RTR_IF1_MSTR_IF_CORE_HBW_SECTION 0x1800
24268  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_CORE_LBW_BASE 0x4E46D80ull
24269  #define SFT0_HBW_RTR_IF1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24270  #define SFT0_HBW_RTR_IF1_MSTR_IF_CORE_LBW_SECTION 0x1000
24271  #define mmSFT0_HBW_RTR_IF1_MSTR_IF_SPECIAL_BASE 0x4E46E80ull
24272  #define SFT0_HBW_RTR_IF1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24273  #define SFT0_HBW_RTR_IF1_MSTR_IF_SPECIAL_SECTION 0x1800
24274  #define mmSFT0_HBW_RTR_IF1_ADDR_DEC_HBW_BASE 0x4E47000ull
24275  #define SFT0_HBW_RTR_IF1_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24276  #define SFT0_HBW_RTR_IF1_ADDR_DEC_HBW_SECTION 0x4000
24277  #define mmSFT0_HBW_RTR_IF1_ADDR_DEC_LBW_BASE 0x4E47400ull
24278  #define SFT0_HBW_RTR_IF1_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24279  #define SFT0_HBW_RTR_IF1_ADDR_DEC_LBW_SECTION 0xA800
24280  #define mmSFT0_HBW_RTR_IF1_ADDR_DEC_SPECIAL_BASE 0x4E47E80ull
24281  #define SFT0_HBW_RTR_IF1_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24282  #define SFT0_HBW_RTR_IF1_ADDR_DEC_SPECIAL_SECTION 0x1800
24283  #define mmSFT0_LBW_RTR_IF_RTR_CTRL_BASE 0x4E48000ull
24284  #define SFT0_LBW_RTR_IF_RTR_CTRL_MAX_OFFSET 0x1000
24285  #define SFT0_LBW_RTR_IF_RTR_CTRL_SECTION 0xE800
24286  #define mmSFT0_LBW_RTR_IF_RTR_CTRL_SPECIAL_BASE 0x4E48E80ull
24287  #define SFT0_LBW_RTR_IF_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24288  #define SFT0_LBW_RTR_IF_RTR_CTRL_SPECIAL_SECTION 0x1800
24289  #define mmSFT0_LBW_RTR_IF_RTR_H3_BASE 0x4E49000ull
24290  #define SFT0_LBW_RTR_IF_RTR_H3_MAX_OFFSET 0x1000
24291  #define SFT0_LBW_RTR_IF_RTR_H3_SECTION 0xE800
24292  #define mmSFT0_LBW_RTR_IF_RTR_H3_SPECIAL_BASE 0x4E49E80ull
24293  #define SFT0_LBW_RTR_IF_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24294  #define SFT0_LBW_RTR_IF_RTR_H3_SPECIAL_SECTION 0x1800
24295  #define mmSFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_BASE 0x4E4A000ull
24296  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24297  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24298  #define mmSFT0_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_BASE 0x4E4A200ull
24299  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24300  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24301  #define mmSFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_BASE 0x4E4A400ull
24302  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24303  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24304  #define mmSFT0_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_BASE 0x4E4A600ull
24305  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24306  #define SFT0_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24307  #define mmSFT0_LBW_RTR_IF_MSTR_IF_E2E_CRDT_BASE 0x4E4A800ull
24308  #define SFT0_LBW_RTR_IF_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24309  #define SFT0_LBW_RTR_IF_MSTR_IF_E2E_CRDT_SECTION 0x2800
24310  #define mmSFT0_LBW_RTR_IF_MSTR_IF_AXUSER_BASE 0x4E4AA80ull
24311  #define SFT0_LBW_RTR_IF_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24312  #define SFT0_LBW_RTR_IF_MSTR_IF_AXUSER_SECTION 0x8000
24313  #define mmSFT0_LBW_RTR_IF_MSTR_IF_DBG_HBW_BASE 0x4E4AB00ull
24314  #define SFT0_LBW_RTR_IF_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24315  #define SFT0_LBW_RTR_IF_MSTR_IF_DBG_HBW_SECTION 0x8000
24316  #define mmSFT0_LBW_RTR_IF_MSTR_IF_DBG_LBW_BASE 0x4E4AB80ull
24317  #define SFT0_LBW_RTR_IF_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24318  #define SFT0_LBW_RTR_IF_MSTR_IF_DBG_LBW_SECTION 0x8000
24319  #define mmSFT0_LBW_RTR_IF_MSTR_IF_CORE_HBW_BASE 0x4E4AC00ull
24320  #define SFT0_LBW_RTR_IF_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24321  #define SFT0_LBW_RTR_IF_MSTR_IF_CORE_HBW_SECTION 0x1800
24322  #define mmSFT0_LBW_RTR_IF_MSTR_IF_CORE_LBW_BASE 0x4E4AD80ull
24323  #define SFT0_LBW_RTR_IF_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24324  #define SFT0_LBW_RTR_IF_MSTR_IF_CORE_LBW_SECTION 0x1000
24325  #define mmSFT0_LBW_RTR_IF_MSTR_IF_SPECIAL_BASE 0x4E4AE80ull
24326  #define SFT0_LBW_RTR_IF_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24327  #define SFT0_LBW_RTR_IF_MSTR_IF_SPECIAL_SECTION 0x1800
24328  #define mmSFT0_LBW_RTR_IF_ADDR_DEC_HBW_BASE 0x4E4B000ull
24329  #define SFT0_LBW_RTR_IF_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24330  #define SFT0_LBW_RTR_IF_ADDR_DEC_HBW_SECTION 0x4000
24331  #define mmSFT0_LBW_RTR_IF_ADDR_DEC_LBW_BASE 0x4E4B400ull
24332  #define SFT0_LBW_RTR_IF_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24333  #define SFT0_LBW_RTR_IF_ADDR_DEC_LBW_SECTION 0xA800
24334  #define mmSFT0_LBW_RTR_IF_ADDR_DEC_SPECIAL_BASE 0x4E4BE80ull
24335  #define SFT0_LBW_RTR_IF_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24336  #define SFT0_LBW_RTR_IF_ADDR_DEC_SPECIAL_SECTION 0x1800
24337  #define mmSFT0_BASE 0x4E4C000ull
24338  #define SFT0_MAX_OFFSET 0x1000
24339  #define SFT0_SECTION 0xE800
24340  #define mmSFT0_SPECIAL_BASE 0x4E4CE80ull
24341  #define SFT0_SPECIAL_MAX_OFFSET 0x1800
24342  #define SFT0_SPECIAL_SECTION 0x3180
24343  #define mmSFT1_HBW_RTR_IF0_RTR_CTRL_BASE 0x4E50000ull
24344  #define SFT1_HBW_RTR_IF0_RTR_CTRL_MAX_OFFSET 0x1000
24345  #define SFT1_HBW_RTR_IF0_RTR_CTRL_SECTION 0xE800
24346  #define mmSFT1_HBW_RTR_IF0_RTR_CTRL_SPECIAL_BASE 0x4E50E80ull
24347  #define SFT1_HBW_RTR_IF0_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24348  #define SFT1_HBW_RTR_IF0_RTR_CTRL_SPECIAL_SECTION 0x1800
24349  #define mmSFT1_HBW_RTR_IF0_RTR_H3_BASE 0x4E51000ull
24350  #define SFT1_HBW_RTR_IF0_RTR_H3_MAX_OFFSET 0x1000
24351  #define SFT1_HBW_RTR_IF0_RTR_H3_SECTION 0xE800
24352  #define mmSFT1_HBW_RTR_IF0_RTR_H3_SPECIAL_BASE 0x4E51E80ull
24353  #define SFT1_HBW_RTR_IF0_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24354  #define SFT1_HBW_RTR_IF0_RTR_H3_SPECIAL_SECTION 0x1800
24355  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_BASE 0x4E52000ull
24356  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24357  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24358  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_BASE 0x4E52200ull
24359  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24360  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24361  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_BASE 0x4E52400ull
24362  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24363  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24364  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_BASE 0x4E52600ull
24365  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24366  #define SFT1_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24367  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_BASE 0x4E52800ull
24368  #define SFT1_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24369  #define SFT1_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_SECTION 0x2800
24370  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_AXUSER_BASE 0x4E52A80ull
24371  #define SFT1_HBW_RTR_IF0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24372  #define SFT1_HBW_RTR_IF0_MSTR_IF_AXUSER_SECTION 0x8000
24373  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_DBG_HBW_BASE 0x4E52B00ull
24374  #define SFT1_HBW_RTR_IF0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24375  #define SFT1_HBW_RTR_IF0_MSTR_IF_DBG_HBW_SECTION 0x8000
24376  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_DBG_LBW_BASE 0x4E52B80ull
24377  #define SFT1_HBW_RTR_IF0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24378  #define SFT1_HBW_RTR_IF0_MSTR_IF_DBG_LBW_SECTION 0x8000
24379  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_CORE_HBW_BASE 0x4E52C00ull
24380  #define SFT1_HBW_RTR_IF0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24381  #define SFT1_HBW_RTR_IF0_MSTR_IF_CORE_HBW_SECTION 0x1800
24382  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_CORE_LBW_BASE 0x4E52D80ull
24383  #define SFT1_HBW_RTR_IF0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24384  #define SFT1_HBW_RTR_IF0_MSTR_IF_CORE_LBW_SECTION 0x1000
24385  #define mmSFT1_HBW_RTR_IF0_MSTR_IF_SPECIAL_BASE 0x4E52E80ull
24386  #define SFT1_HBW_RTR_IF0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24387  #define SFT1_HBW_RTR_IF0_MSTR_IF_SPECIAL_SECTION 0x1800
24388  #define mmSFT1_HBW_RTR_IF0_ADDR_DEC_HBW_BASE 0x4E53000ull
24389  #define SFT1_HBW_RTR_IF0_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24390  #define SFT1_HBW_RTR_IF0_ADDR_DEC_HBW_SECTION 0x4000
24391  #define mmSFT1_HBW_RTR_IF0_ADDR_DEC_LBW_BASE 0x4E53400ull
24392  #define SFT1_HBW_RTR_IF0_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24393  #define SFT1_HBW_RTR_IF0_ADDR_DEC_LBW_SECTION 0xA800
24394  #define mmSFT1_HBW_RTR_IF0_ADDR_DEC_SPECIAL_BASE 0x4E53E80ull
24395  #define SFT1_HBW_RTR_IF0_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24396  #define SFT1_HBW_RTR_IF0_ADDR_DEC_SPECIAL_SECTION 0x1800
24397  #define mmSFT1_HBW_RTR_IF1_RTR_CTRL_BASE 0x4E54000ull
24398  #define SFT1_HBW_RTR_IF1_RTR_CTRL_MAX_OFFSET 0x1000
24399  #define SFT1_HBW_RTR_IF1_RTR_CTRL_SECTION 0xE800
24400  #define mmSFT1_HBW_RTR_IF1_RTR_CTRL_SPECIAL_BASE 0x4E54E80ull
24401  #define SFT1_HBW_RTR_IF1_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24402  #define SFT1_HBW_RTR_IF1_RTR_CTRL_SPECIAL_SECTION 0x1800
24403  #define mmSFT1_HBW_RTR_IF1_RTR_H3_BASE 0x4E55000ull
24404  #define SFT1_HBW_RTR_IF1_RTR_H3_MAX_OFFSET 0x1000
24405  #define SFT1_HBW_RTR_IF1_RTR_H3_SECTION 0xE800
24406  #define mmSFT1_HBW_RTR_IF1_RTR_H3_SPECIAL_BASE 0x4E55E80ull
24407  #define SFT1_HBW_RTR_IF1_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24408  #define SFT1_HBW_RTR_IF1_RTR_H3_SPECIAL_SECTION 0x1800
24409  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_BASE 0x4E56000ull
24410  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24411  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24412  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_BASE 0x4E56200ull
24413  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24414  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24415  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_BASE 0x4E56400ull
24416  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24417  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24418  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_BASE 0x4E56600ull
24419  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24420  #define SFT1_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24421  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_BASE 0x4E56800ull
24422  #define SFT1_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24423  #define SFT1_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_SECTION 0x2800
24424  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_AXUSER_BASE 0x4E56A80ull
24425  #define SFT1_HBW_RTR_IF1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24426  #define SFT1_HBW_RTR_IF1_MSTR_IF_AXUSER_SECTION 0x8000
24427  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_DBG_HBW_BASE 0x4E56B00ull
24428  #define SFT1_HBW_RTR_IF1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24429  #define SFT1_HBW_RTR_IF1_MSTR_IF_DBG_HBW_SECTION 0x8000
24430  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_DBG_LBW_BASE 0x4E56B80ull
24431  #define SFT1_HBW_RTR_IF1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24432  #define SFT1_HBW_RTR_IF1_MSTR_IF_DBG_LBW_SECTION 0x8000
24433  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_CORE_HBW_BASE 0x4E56C00ull
24434  #define SFT1_HBW_RTR_IF1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24435  #define SFT1_HBW_RTR_IF1_MSTR_IF_CORE_HBW_SECTION 0x1800
24436  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_CORE_LBW_BASE 0x4E56D80ull
24437  #define SFT1_HBW_RTR_IF1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24438  #define SFT1_HBW_RTR_IF1_MSTR_IF_CORE_LBW_SECTION 0x1000
24439  #define mmSFT1_HBW_RTR_IF1_MSTR_IF_SPECIAL_BASE 0x4E56E80ull
24440  #define SFT1_HBW_RTR_IF1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24441  #define SFT1_HBW_RTR_IF1_MSTR_IF_SPECIAL_SECTION 0x1800
24442  #define mmSFT1_HBW_RTR_IF1_ADDR_DEC_HBW_BASE 0x4E57000ull
24443  #define SFT1_HBW_RTR_IF1_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24444  #define SFT1_HBW_RTR_IF1_ADDR_DEC_HBW_SECTION 0x4000
24445  #define mmSFT1_HBW_RTR_IF1_ADDR_DEC_LBW_BASE 0x4E57400ull
24446  #define SFT1_HBW_RTR_IF1_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24447  #define SFT1_HBW_RTR_IF1_ADDR_DEC_LBW_SECTION 0xA800
24448  #define mmSFT1_HBW_RTR_IF1_ADDR_DEC_SPECIAL_BASE 0x4E57E80ull
24449  #define SFT1_HBW_RTR_IF1_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24450  #define SFT1_HBW_RTR_IF1_ADDR_DEC_SPECIAL_SECTION 0x1800
24451  #define mmSFT1_LBW_RTR_IF_RTR_CTRL_BASE 0x4E58000ull
24452  #define SFT1_LBW_RTR_IF_RTR_CTRL_MAX_OFFSET 0x1000
24453  #define SFT1_LBW_RTR_IF_RTR_CTRL_SECTION 0xE800
24454  #define mmSFT1_LBW_RTR_IF_RTR_CTRL_SPECIAL_BASE 0x4E58E80ull
24455  #define SFT1_LBW_RTR_IF_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24456  #define SFT1_LBW_RTR_IF_RTR_CTRL_SPECIAL_SECTION 0x1800
24457  #define mmSFT1_LBW_RTR_IF_RTR_H3_BASE 0x4E59000ull
24458  #define SFT1_LBW_RTR_IF_RTR_H3_MAX_OFFSET 0x1000
24459  #define SFT1_LBW_RTR_IF_RTR_H3_SECTION 0xE800
24460  #define mmSFT1_LBW_RTR_IF_RTR_H3_SPECIAL_BASE 0x4E59E80ull
24461  #define SFT1_LBW_RTR_IF_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24462  #define SFT1_LBW_RTR_IF_RTR_H3_SPECIAL_SECTION 0x1800
24463  #define mmSFT1_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_BASE 0x4E5A000ull
24464  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24465  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24466  #define mmSFT1_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_BASE 0x4E5A200ull
24467  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24468  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24469  #define mmSFT1_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_BASE 0x4E5A400ull
24470  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24471  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24472  #define mmSFT1_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_BASE 0x4E5A600ull
24473  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24474  #define SFT1_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24475  #define mmSFT1_LBW_RTR_IF_MSTR_IF_E2E_CRDT_BASE 0x4E5A800ull
24476  #define SFT1_LBW_RTR_IF_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24477  #define SFT1_LBW_RTR_IF_MSTR_IF_E2E_CRDT_SECTION 0x2800
24478  #define mmSFT1_LBW_RTR_IF_MSTR_IF_AXUSER_BASE 0x4E5AA80ull
24479  #define SFT1_LBW_RTR_IF_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24480  #define SFT1_LBW_RTR_IF_MSTR_IF_AXUSER_SECTION 0x8000
24481  #define mmSFT1_LBW_RTR_IF_MSTR_IF_DBG_HBW_BASE 0x4E5AB00ull
24482  #define SFT1_LBW_RTR_IF_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24483  #define SFT1_LBW_RTR_IF_MSTR_IF_DBG_HBW_SECTION 0x8000
24484  #define mmSFT1_LBW_RTR_IF_MSTR_IF_DBG_LBW_BASE 0x4E5AB80ull
24485  #define SFT1_LBW_RTR_IF_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24486  #define SFT1_LBW_RTR_IF_MSTR_IF_DBG_LBW_SECTION 0x8000
24487  #define mmSFT1_LBW_RTR_IF_MSTR_IF_CORE_HBW_BASE 0x4E5AC00ull
24488  #define SFT1_LBW_RTR_IF_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24489  #define SFT1_LBW_RTR_IF_MSTR_IF_CORE_HBW_SECTION 0x1800
24490  #define mmSFT1_LBW_RTR_IF_MSTR_IF_CORE_LBW_BASE 0x4E5AD80ull
24491  #define SFT1_LBW_RTR_IF_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24492  #define SFT1_LBW_RTR_IF_MSTR_IF_CORE_LBW_SECTION 0x1000
24493  #define mmSFT1_LBW_RTR_IF_MSTR_IF_SPECIAL_BASE 0x4E5AE80ull
24494  #define SFT1_LBW_RTR_IF_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24495  #define SFT1_LBW_RTR_IF_MSTR_IF_SPECIAL_SECTION 0x1800
24496  #define mmSFT1_LBW_RTR_IF_ADDR_DEC_HBW_BASE 0x4E5B000ull
24497  #define SFT1_LBW_RTR_IF_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24498  #define SFT1_LBW_RTR_IF_ADDR_DEC_HBW_SECTION 0x4000
24499  #define mmSFT1_LBW_RTR_IF_ADDR_DEC_LBW_BASE 0x4E5B400ull
24500  #define SFT1_LBW_RTR_IF_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24501  #define SFT1_LBW_RTR_IF_ADDR_DEC_LBW_SECTION 0xA800
24502  #define mmSFT1_LBW_RTR_IF_ADDR_DEC_SPECIAL_BASE 0x4E5BE80ull
24503  #define SFT1_LBW_RTR_IF_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24504  #define SFT1_LBW_RTR_IF_ADDR_DEC_SPECIAL_SECTION 0x1800
24505  #define mmSFT1_BASE 0x4E5C000ull
24506  #define SFT1_MAX_OFFSET 0x1000
24507  #define SFT1_SECTION 0xE800
24508  #define mmSFT1_SPECIAL_BASE 0x4E5CE80ull
24509  #define SFT1_SPECIAL_MAX_OFFSET 0x1800
24510  #define SFT1_SPECIAL_SECTION 0x3180
24511  #define mmSFT2_HBW_RTR_IF0_RTR_CTRL_BASE 0x4E60000ull
24512  #define SFT2_HBW_RTR_IF0_RTR_CTRL_MAX_OFFSET 0x1000
24513  #define SFT2_HBW_RTR_IF0_RTR_CTRL_SECTION 0xE800
24514  #define mmSFT2_HBW_RTR_IF0_RTR_CTRL_SPECIAL_BASE 0x4E60E80ull
24515  #define SFT2_HBW_RTR_IF0_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24516  #define SFT2_HBW_RTR_IF0_RTR_CTRL_SPECIAL_SECTION 0x1800
24517  #define mmSFT2_HBW_RTR_IF0_RTR_H3_BASE 0x4E61000ull
24518  #define SFT2_HBW_RTR_IF0_RTR_H3_MAX_OFFSET 0x1000
24519  #define SFT2_HBW_RTR_IF0_RTR_H3_SECTION 0xE800
24520  #define mmSFT2_HBW_RTR_IF0_RTR_H3_SPECIAL_BASE 0x4E61E80ull
24521  #define SFT2_HBW_RTR_IF0_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24522  #define SFT2_HBW_RTR_IF0_RTR_H3_SPECIAL_SECTION 0x1800
24523  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_BASE 0x4E62000ull
24524  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24525  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24526  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_BASE 0x4E62200ull
24527  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24528  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24529  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_BASE 0x4E62400ull
24530  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24531  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24532  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_BASE 0x4E62600ull
24533  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24534  #define SFT2_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24535  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_BASE 0x4E62800ull
24536  #define SFT2_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24537  #define SFT2_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_SECTION 0x2800
24538  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_AXUSER_BASE 0x4E62A80ull
24539  #define SFT2_HBW_RTR_IF0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24540  #define SFT2_HBW_RTR_IF0_MSTR_IF_AXUSER_SECTION 0x8000
24541  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_DBG_HBW_BASE 0x4E62B00ull
24542  #define SFT2_HBW_RTR_IF0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24543  #define SFT2_HBW_RTR_IF0_MSTR_IF_DBG_HBW_SECTION 0x8000
24544  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_DBG_LBW_BASE 0x4E62B80ull
24545  #define SFT2_HBW_RTR_IF0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24546  #define SFT2_HBW_RTR_IF0_MSTR_IF_DBG_LBW_SECTION 0x8000
24547  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_CORE_HBW_BASE 0x4E62C00ull
24548  #define SFT2_HBW_RTR_IF0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24549  #define SFT2_HBW_RTR_IF0_MSTR_IF_CORE_HBW_SECTION 0x1800
24550  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_CORE_LBW_BASE 0x4E62D80ull
24551  #define SFT2_HBW_RTR_IF0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24552  #define SFT2_HBW_RTR_IF0_MSTR_IF_CORE_LBW_SECTION 0x1000
24553  #define mmSFT2_HBW_RTR_IF0_MSTR_IF_SPECIAL_BASE 0x4E62E80ull
24554  #define SFT2_HBW_RTR_IF0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24555  #define SFT2_HBW_RTR_IF0_MSTR_IF_SPECIAL_SECTION 0x1800
24556  #define mmSFT2_HBW_RTR_IF0_ADDR_DEC_HBW_BASE 0x4E63000ull
24557  #define SFT2_HBW_RTR_IF0_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24558  #define SFT2_HBW_RTR_IF0_ADDR_DEC_HBW_SECTION 0x4000
24559  #define mmSFT2_HBW_RTR_IF0_ADDR_DEC_LBW_BASE 0x4E63400ull
24560  #define SFT2_HBW_RTR_IF0_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24561  #define SFT2_HBW_RTR_IF0_ADDR_DEC_LBW_SECTION 0xA800
24562  #define mmSFT2_HBW_RTR_IF0_ADDR_DEC_SPECIAL_BASE 0x4E63E80ull
24563  #define SFT2_HBW_RTR_IF0_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24564  #define SFT2_HBW_RTR_IF0_ADDR_DEC_SPECIAL_SECTION 0x1800
24565  #define mmSFT2_HBW_RTR_IF1_RTR_CTRL_BASE 0x4E64000ull
24566  #define SFT2_HBW_RTR_IF1_RTR_CTRL_MAX_OFFSET 0x1000
24567  #define SFT2_HBW_RTR_IF1_RTR_CTRL_SECTION 0xE800
24568  #define mmSFT2_HBW_RTR_IF1_RTR_CTRL_SPECIAL_BASE 0x4E64E80ull
24569  #define SFT2_HBW_RTR_IF1_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24570  #define SFT2_HBW_RTR_IF1_RTR_CTRL_SPECIAL_SECTION 0x1800
24571  #define mmSFT2_HBW_RTR_IF1_RTR_H3_BASE 0x4E65000ull
24572  #define SFT2_HBW_RTR_IF1_RTR_H3_MAX_OFFSET 0x1000
24573  #define SFT2_HBW_RTR_IF1_RTR_H3_SECTION 0xE800
24574  #define mmSFT2_HBW_RTR_IF1_RTR_H3_SPECIAL_BASE 0x4E65E80ull
24575  #define SFT2_HBW_RTR_IF1_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24576  #define SFT2_HBW_RTR_IF1_RTR_H3_SPECIAL_SECTION 0x1800
24577  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_BASE 0x4E66000ull
24578  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24579  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24580  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_BASE 0x4E66200ull
24581  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24582  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24583  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_BASE 0x4E66400ull
24584  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24585  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24586  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_BASE 0x4E66600ull
24587  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24588  #define SFT2_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24589  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_BASE 0x4E66800ull
24590  #define SFT2_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24591  #define SFT2_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_SECTION 0x2800
24592  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_AXUSER_BASE 0x4E66A80ull
24593  #define SFT2_HBW_RTR_IF1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24594  #define SFT2_HBW_RTR_IF1_MSTR_IF_AXUSER_SECTION 0x8000
24595  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_DBG_HBW_BASE 0x4E66B00ull
24596  #define SFT2_HBW_RTR_IF1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24597  #define SFT2_HBW_RTR_IF1_MSTR_IF_DBG_HBW_SECTION 0x8000
24598  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_DBG_LBW_BASE 0x4E66B80ull
24599  #define SFT2_HBW_RTR_IF1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24600  #define SFT2_HBW_RTR_IF1_MSTR_IF_DBG_LBW_SECTION 0x8000
24601  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_CORE_HBW_BASE 0x4E66C00ull
24602  #define SFT2_HBW_RTR_IF1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24603  #define SFT2_HBW_RTR_IF1_MSTR_IF_CORE_HBW_SECTION 0x1800
24604  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_CORE_LBW_BASE 0x4E66D80ull
24605  #define SFT2_HBW_RTR_IF1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24606  #define SFT2_HBW_RTR_IF1_MSTR_IF_CORE_LBW_SECTION 0x1000
24607  #define mmSFT2_HBW_RTR_IF1_MSTR_IF_SPECIAL_BASE 0x4E66E80ull
24608  #define SFT2_HBW_RTR_IF1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24609  #define SFT2_HBW_RTR_IF1_MSTR_IF_SPECIAL_SECTION 0x1800
24610  #define mmSFT2_HBW_RTR_IF1_ADDR_DEC_HBW_BASE 0x4E67000ull
24611  #define SFT2_HBW_RTR_IF1_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24612  #define SFT2_HBW_RTR_IF1_ADDR_DEC_HBW_SECTION 0x4000
24613  #define mmSFT2_HBW_RTR_IF1_ADDR_DEC_LBW_BASE 0x4E67400ull
24614  #define SFT2_HBW_RTR_IF1_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24615  #define SFT2_HBW_RTR_IF1_ADDR_DEC_LBW_SECTION 0xA800
24616  #define mmSFT2_HBW_RTR_IF1_ADDR_DEC_SPECIAL_BASE 0x4E67E80ull
24617  #define SFT2_HBW_RTR_IF1_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24618  #define SFT2_HBW_RTR_IF1_ADDR_DEC_SPECIAL_SECTION 0x1800
24619  #define mmSFT2_LBW_RTR_IF_RTR_CTRL_BASE 0x4E68000ull
24620  #define SFT2_LBW_RTR_IF_RTR_CTRL_MAX_OFFSET 0x1000
24621  #define SFT2_LBW_RTR_IF_RTR_CTRL_SECTION 0xE800
24622  #define mmSFT2_LBW_RTR_IF_RTR_CTRL_SPECIAL_BASE 0x4E68E80ull
24623  #define SFT2_LBW_RTR_IF_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24624  #define SFT2_LBW_RTR_IF_RTR_CTRL_SPECIAL_SECTION 0x1800
24625  #define mmSFT2_LBW_RTR_IF_RTR_H3_BASE 0x4E69000ull
24626  #define SFT2_LBW_RTR_IF_RTR_H3_MAX_OFFSET 0x1000
24627  #define SFT2_LBW_RTR_IF_RTR_H3_SECTION 0xE800
24628  #define mmSFT2_LBW_RTR_IF_RTR_H3_SPECIAL_BASE 0x4E69E80ull
24629  #define SFT2_LBW_RTR_IF_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24630  #define SFT2_LBW_RTR_IF_RTR_H3_SPECIAL_SECTION 0x1800
24631  #define mmSFT2_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_BASE 0x4E6A000ull
24632  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24633  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24634  #define mmSFT2_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_BASE 0x4E6A200ull
24635  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24636  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24637  #define mmSFT2_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_BASE 0x4E6A400ull
24638  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24639  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24640  #define mmSFT2_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_BASE 0x4E6A600ull
24641  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24642  #define SFT2_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24643  #define mmSFT2_LBW_RTR_IF_MSTR_IF_E2E_CRDT_BASE 0x4E6A800ull
24644  #define SFT2_LBW_RTR_IF_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24645  #define SFT2_LBW_RTR_IF_MSTR_IF_E2E_CRDT_SECTION 0x2800
24646  #define mmSFT2_LBW_RTR_IF_MSTR_IF_AXUSER_BASE 0x4E6AA80ull
24647  #define SFT2_LBW_RTR_IF_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24648  #define SFT2_LBW_RTR_IF_MSTR_IF_AXUSER_SECTION 0x8000
24649  #define mmSFT2_LBW_RTR_IF_MSTR_IF_DBG_HBW_BASE 0x4E6AB00ull
24650  #define SFT2_LBW_RTR_IF_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24651  #define SFT2_LBW_RTR_IF_MSTR_IF_DBG_HBW_SECTION 0x8000
24652  #define mmSFT2_LBW_RTR_IF_MSTR_IF_DBG_LBW_BASE 0x4E6AB80ull
24653  #define SFT2_LBW_RTR_IF_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24654  #define SFT2_LBW_RTR_IF_MSTR_IF_DBG_LBW_SECTION 0x8000
24655  #define mmSFT2_LBW_RTR_IF_MSTR_IF_CORE_HBW_BASE 0x4E6AC00ull
24656  #define SFT2_LBW_RTR_IF_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24657  #define SFT2_LBW_RTR_IF_MSTR_IF_CORE_HBW_SECTION 0x1800
24658  #define mmSFT2_LBW_RTR_IF_MSTR_IF_CORE_LBW_BASE 0x4E6AD80ull
24659  #define SFT2_LBW_RTR_IF_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24660  #define SFT2_LBW_RTR_IF_MSTR_IF_CORE_LBW_SECTION 0x1000
24661  #define mmSFT2_LBW_RTR_IF_MSTR_IF_SPECIAL_BASE 0x4E6AE80ull
24662  #define SFT2_LBW_RTR_IF_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24663  #define SFT2_LBW_RTR_IF_MSTR_IF_SPECIAL_SECTION 0x1800
24664  #define mmSFT2_LBW_RTR_IF_ADDR_DEC_HBW_BASE 0x4E6B000ull
24665  #define SFT2_LBW_RTR_IF_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24666  #define SFT2_LBW_RTR_IF_ADDR_DEC_HBW_SECTION 0x4000
24667  #define mmSFT2_LBW_RTR_IF_ADDR_DEC_LBW_BASE 0x4E6B400ull
24668  #define SFT2_LBW_RTR_IF_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24669  #define SFT2_LBW_RTR_IF_ADDR_DEC_LBW_SECTION 0xA800
24670  #define mmSFT2_LBW_RTR_IF_ADDR_DEC_SPECIAL_BASE 0x4E6BE80ull
24671  #define SFT2_LBW_RTR_IF_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24672  #define SFT2_LBW_RTR_IF_ADDR_DEC_SPECIAL_SECTION 0x1800
24673  #define mmSFT2_BASE 0x4E6C000ull
24674  #define SFT2_MAX_OFFSET 0x1000
24675  #define SFT2_SECTION 0xE800
24676  #define mmSFT2_SPECIAL_BASE 0x4E6CE80ull
24677  #define SFT2_SPECIAL_MAX_OFFSET 0x1800
24678  #define SFT2_SPECIAL_SECTION 0x3180
24679  #define mmSFT3_HBW_RTR_IF0_RTR_CTRL_BASE 0x4E70000ull
24680  #define SFT3_HBW_RTR_IF0_RTR_CTRL_MAX_OFFSET 0x1000
24681  #define SFT3_HBW_RTR_IF0_RTR_CTRL_SECTION 0xE800
24682  #define mmSFT3_HBW_RTR_IF0_RTR_CTRL_SPECIAL_BASE 0x4E70E80ull
24683  #define SFT3_HBW_RTR_IF0_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24684  #define SFT3_HBW_RTR_IF0_RTR_CTRL_SPECIAL_SECTION 0x1800
24685  #define mmSFT3_HBW_RTR_IF0_RTR_H3_BASE 0x4E71000ull
24686  #define SFT3_HBW_RTR_IF0_RTR_H3_MAX_OFFSET 0x1000
24687  #define SFT3_HBW_RTR_IF0_RTR_H3_SECTION 0xE800
24688  #define mmSFT3_HBW_RTR_IF0_RTR_H3_SPECIAL_BASE 0x4E71E80ull
24689  #define SFT3_HBW_RTR_IF0_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24690  #define SFT3_HBW_RTR_IF0_RTR_H3_SPECIAL_SECTION 0x1800
24691  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_BASE 0x4E72000ull
24692  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24693  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24694  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_BASE 0x4E72200ull
24695  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24696  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24697  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_BASE 0x4E72400ull
24698  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24699  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24700  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_BASE 0x4E72600ull
24701  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24702  #define SFT3_HBW_RTR_IF0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24703  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_BASE 0x4E72800ull
24704  #define SFT3_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24705  #define SFT3_HBW_RTR_IF0_MSTR_IF_E2E_CRDT_SECTION 0x2800
24706  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_AXUSER_BASE 0x4E72A80ull
24707  #define SFT3_HBW_RTR_IF0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24708  #define SFT3_HBW_RTR_IF0_MSTR_IF_AXUSER_SECTION 0x8000
24709  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_DBG_HBW_BASE 0x4E72B00ull
24710  #define SFT3_HBW_RTR_IF0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24711  #define SFT3_HBW_RTR_IF0_MSTR_IF_DBG_HBW_SECTION 0x8000
24712  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_DBG_LBW_BASE 0x4E72B80ull
24713  #define SFT3_HBW_RTR_IF0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24714  #define SFT3_HBW_RTR_IF0_MSTR_IF_DBG_LBW_SECTION 0x8000
24715  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_CORE_HBW_BASE 0x4E72C00ull
24716  #define SFT3_HBW_RTR_IF0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24717  #define SFT3_HBW_RTR_IF0_MSTR_IF_CORE_HBW_SECTION 0x1800
24718  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_CORE_LBW_BASE 0x4E72D80ull
24719  #define SFT3_HBW_RTR_IF0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24720  #define SFT3_HBW_RTR_IF0_MSTR_IF_CORE_LBW_SECTION 0x1000
24721  #define mmSFT3_HBW_RTR_IF0_MSTR_IF_SPECIAL_BASE 0x4E72E80ull
24722  #define SFT3_HBW_RTR_IF0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24723  #define SFT3_HBW_RTR_IF0_MSTR_IF_SPECIAL_SECTION 0x1800
24724  #define mmSFT3_HBW_RTR_IF0_ADDR_DEC_HBW_BASE 0x4E73000ull
24725  #define SFT3_HBW_RTR_IF0_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24726  #define SFT3_HBW_RTR_IF0_ADDR_DEC_HBW_SECTION 0x4000
24727  #define mmSFT3_HBW_RTR_IF0_ADDR_DEC_LBW_BASE 0x4E73400ull
24728  #define SFT3_HBW_RTR_IF0_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24729  #define SFT3_HBW_RTR_IF0_ADDR_DEC_LBW_SECTION 0xA800
24730  #define mmSFT3_HBW_RTR_IF0_ADDR_DEC_SPECIAL_BASE 0x4E73E80ull
24731  #define SFT3_HBW_RTR_IF0_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24732  #define SFT3_HBW_RTR_IF0_ADDR_DEC_SPECIAL_SECTION 0x1800
24733  #define mmSFT3_HBW_RTR_IF1_RTR_CTRL_BASE 0x4E74000ull
24734  #define SFT3_HBW_RTR_IF1_RTR_CTRL_MAX_OFFSET 0x1000
24735  #define SFT3_HBW_RTR_IF1_RTR_CTRL_SECTION 0xE800
24736  #define mmSFT3_HBW_RTR_IF1_RTR_CTRL_SPECIAL_BASE 0x4E74E80ull
24737  #define SFT3_HBW_RTR_IF1_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24738  #define SFT3_HBW_RTR_IF1_RTR_CTRL_SPECIAL_SECTION 0x1800
24739  #define mmSFT3_HBW_RTR_IF1_RTR_H3_BASE 0x4E75000ull
24740  #define SFT3_HBW_RTR_IF1_RTR_H3_MAX_OFFSET 0x1000
24741  #define SFT3_HBW_RTR_IF1_RTR_H3_SECTION 0xE800
24742  #define mmSFT3_HBW_RTR_IF1_RTR_H3_SPECIAL_BASE 0x4E75E80ull
24743  #define SFT3_HBW_RTR_IF1_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24744  #define SFT3_HBW_RTR_IF1_RTR_H3_SPECIAL_SECTION 0x1800
24745  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_BASE 0x4E76000ull
24746  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24747  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24748  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_BASE 0x4E76200ull
24749  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24750  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24751  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_BASE 0x4E76400ull
24752  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24753  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24754  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_BASE 0x4E76600ull
24755  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24756  #define SFT3_HBW_RTR_IF1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24757  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_BASE 0x4E76800ull
24758  #define SFT3_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24759  #define SFT3_HBW_RTR_IF1_MSTR_IF_E2E_CRDT_SECTION 0x2800
24760  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_AXUSER_BASE 0x4E76A80ull
24761  #define SFT3_HBW_RTR_IF1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24762  #define SFT3_HBW_RTR_IF1_MSTR_IF_AXUSER_SECTION 0x8000
24763  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_DBG_HBW_BASE 0x4E76B00ull
24764  #define SFT3_HBW_RTR_IF1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24765  #define SFT3_HBW_RTR_IF1_MSTR_IF_DBG_HBW_SECTION 0x8000
24766  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_DBG_LBW_BASE 0x4E76B80ull
24767  #define SFT3_HBW_RTR_IF1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24768  #define SFT3_HBW_RTR_IF1_MSTR_IF_DBG_LBW_SECTION 0x8000
24769  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_CORE_HBW_BASE 0x4E76C00ull
24770  #define SFT3_HBW_RTR_IF1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24771  #define SFT3_HBW_RTR_IF1_MSTR_IF_CORE_HBW_SECTION 0x1800
24772  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_CORE_LBW_BASE 0x4E76D80ull
24773  #define SFT3_HBW_RTR_IF1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24774  #define SFT3_HBW_RTR_IF1_MSTR_IF_CORE_LBW_SECTION 0x1000
24775  #define mmSFT3_HBW_RTR_IF1_MSTR_IF_SPECIAL_BASE 0x4E76E80ull
24776  #define SFT3_HBW_RTR_IF1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24777  #define SFT3_HBW_RTR_IF1_MSTR_IF_SPECIAL_SECTION 0x1800
24778  #define mmSFT3_HBW_RTR_IF1_ADDR_DEC_HBW_BASE 0x4E77000ull
24779  #define SFT3_HBW_RTR_IF1_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24780  #define SFT3_HBW_RTR_IF1_ADDR_DEC_HBW_SECTION 0x4000
24781  #define mmSFT3_HBW_RTR_IF1_ADDR_DEC_LBW_BASE 0x4E77400ull
24782  #define SFT3_HBW_RTR_IF1_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24783  #define SFT3_HBW_RTR_IF1_ADDR_DEC_LBW_SECTION 0xA800
24784  #define mmSFT3_HBW_RTR_IF1_ADDR_DEC_SPECIAL_BASE 0x4E77E80ull
24785  #define SFT3_HBW_RTR_IF1_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24786  #define SFT3_HBW_RTR_IF1_ADDR_DEC_SPECIAL_SECTION 0x1800
24787  #define mmSFT3_LBW_RTR_IF_RTR_CTRL_BASE 0x4E78000ull
24788  #define SFT3_LBW_RTR_IF_RTR_CTRL_MAX_OFFSET 0x1000
24789  #define SFT3_LBW_RTR_IF_RTR_CTRL_SECTION 0xE800
24790  #define mmSFT3_LBW_RTR_IF_RTR_CTRL_SPECIAL_BASE 0x4E78E80ull
24791  #define SFT3_LBW_RTR_IF_RTR_CTRL_SPECIAL_MAX_OFFSET 0x1800
24792  #define SFT3_LBW_RTR_IF_RTR_CTRL_SPECIAL_SECTION 0x1800
24793  #define mmSFT3_LBW_RTR_IF_RTR_H3_BASE 0x4E79000ull
24794  #define SFT3_LBW_RTR_IF_RTR_H3_MAX_OFFSET 0x1000
24795  #define SFT3_LBW_RTR_IF_RTR_H3_SECTION 0xE800
24796  #define mmSFT3_LBW_RTR_IF_RTR_H3_SPECIAL_BASE 0x4E79E80ull
24797  #define SFT3_LBW_RTR_IF_RTR_H3_SPECIAL_MAX_OFFSET 0x1800
24798  #define SFT3_LBW_RTR_IF_RTR_H3_SPECIAL_SECTION 0x1800
24799  #define mmSFT3_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_BASE 0x4E7A000ull
24800  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24801  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24802  #define mmSFT3_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_BASE 0x4E7A200ull
24803  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24804  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24805  #define mmSFT3_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_BASE 0x4E7A400ull
24806  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24807  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24808  #define mmSFT3_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_BASE 0x4E7A600ull
24809  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24810  #define SFT3_LBW_RTR_IF_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24811  #define mmSFT3_LBW_RTR_IF_MSTR_IF_E2E_CRDT_BASE 0x4E7A800ull
24812  #define SFT3_LBW_RTR_IF_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24813  #define SFT3_LBW_RTR_IF_MSTR_IF_E2E_CRDT_SECTION 0x2800
24814  #define mmSFT3_LBW_RTR_IF_MSTR_IF_AXUSER_BASE 0x4E7AA80ull
24815  #define SFT3_LBW_RTR_IF_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24816  #define SFT3_LBW_RTR_IF_MSTR_IF_AXUSER_SECTION 0x8000
24817  #define mmSFT3_LBW_RTR_IF_MSTR_IF_DBG_HBW_BASE 0x4E7AB00ull
24818  #define SFT3_LBW_RTR_IF_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24819  #define SFT3_LBW_RTR_IF_MSTR_IF_DBG_HBW_SECTION 0x8000
24820  #define mmSFT3_LBW_RTR_IF_MSTR_IF_DBG_LBW_BASE 0x4E7AB80ull
24821  #define SFT3_LBW_RTR_IF_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24822  #define SFT3_LBW_RTR_IF_MSTR_IF_DBG_LBW_SECTION 0x8000
24823  #define mmSFT3_LBW_RTR_IF_MSTR_IF_CORE_HBW_BASE 0x4E7AC00ull
24824  #define SFT3_LBW_RTR_IF_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24825  #define SFT3_LBW_RTR_IF_MSTR_IF_CORE_HBW_SECTION 0x1800
24826  #define mmSFT3_LBW_RTR_IF_MSTR_IF_CORE_LBW_BASE 0x4E7AD80ull
24827  #define SFT3_LBW_RTR_IF_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24828  #define SFT3_LBW_RTR_IF_MSTR_IF_CORE_LBW_SECTION 0x1000
24829  #define mmSFT3_LBW_RTR_IF_MSTR_IF_SPECIAL_BASE 0x4E7AE80ull
24830  #define SFT3_LBW_RTR_IF_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24831  #define SFT3_LBW_RTR_IF_MSTR_IF_SPECIAL_SECTION 0x1800
24832  #define mmSFT3_LBW_RTR_IF_ADDR_DEC_HBW_BASE 0x4E7B000ull
24833  #define SFT3_LBW_RTR_IF_ADDR_DEC_HBW_MAX_OFFSET 0x4000
24834  #define SFT3_LBW_RTR_IF_ADDR_DEC_HBW_SECTION 0x4000
24835  #define mmSFT3_LBW_RTR_IF_ADDR_DEC_LBW_BASE 0x4E7B400ull
24836  #define SFT3_LBW_RTR_IF_ADDR_DEC_LBW_MAX_OFFSET 0xA600
24837  #define SFT3_LBW_RTR_IF_ADDR_DEC_LBW_SECTION 0xA800
24838  #define mmSFT3_LBW_RTR_IF_ADDR_DEC_SPECIAL_BASE 0x4E7BE80ull
24839  #define SFT3_LBW_RTR_IF_ADDR_DEC_SPECIAL_MAX_OFFSET 0x1800
24840  #define SFT3_LBW_RTR_IF_ADDR_DEC_SPECIAL_SECTION 0x1800
24841  #define mmSFT3_BASE 0x4E7C000ull
24842  #define SFT3_MAX_OFFSET 0x1000
24843  #define SFT3_SECTION 0xE800
24844  #define mmSFT3_SPECIAL_BASE 0x4E7CE80ull
24845  #define SFT3_SPECIAL_MAX_OFFSET 0x1800
24846  #define SFT3_SPECIAL_SECTION 0x4180
24847  #define mmARC_FARM_FARM_BASE 0x4E81000ull
24848  #define ARC_FARM_FARM_MAX_OFFSET 0x1000
24849  #define ARC_FARM_FARM_SECTION 0xE800
24850  #define mmARC_FARM_FARM_SPECIAL_BASE 0x4E81E80ull
24851  #define ARC_FARM_FARM_SPECIAL_MAX_OFFSET 0x1800
24852  #define ARC_FARM_FARM_SPECIAL_SECTION 0x1800
24853  #define mmARC_FARM_FARM_MSTR_IF_RR_SHRD_HBW_BASE 0x4E82000ull
24854  #define ARC_FARM_FARM_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24855  #define ARC_FARM_FARM_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24856  #define mmARC_FARM_FARM_MSTR_IF_RR_PRVT_HBW_BASE 0x4E82200ull
24857  #define ARC_FARM_FARM_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24858  #define ARC_FARM_FARM_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24859  #define mmARC_FARM_FARM_MSTR_IF_RR_SHRD_LBW_BASE 0x4E82400ull
24860  #define ARC_FARM_FARM_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24861  #define ARC_FARM_FARM_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24862  #define mmARC_FARM_FARM_MSTR_IF_RR_PRVT_LBW_BASE 0x4E82600ull
24863  #define ARC_FARM_FARM_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24864  #define ARC_FARM_FARM_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24865  #define mmARC_FARM_FARM_MSTR_IF_E2E_CRDT_BASE 0x4E82800ull
24866  #define ARC_FARM_FARM_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24867  #define ARC_FARM_FARM_MSTR_IF_E2E_CRDT_SECTION 0x2800
24868  #define mmARC_FARM_FARM_MSTR_IF_AXUSER_BASE 0x4E82A80ull
24869  #define ARC_FARM_FARM_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24870  #define ARC_FARM_FARM_MSTR_IF_AXUSER_SECTION 0x8000
24871  #define mmARC_FARM_FARM_MSTR_IF_DBG_HBW_BASE 0x4E82B00ull
24872  #define ARC_FARM_FARM_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24873  #define ARC_FARM_FARM_MSTR_IF_DBG_HBW_SECTION 0x8000
24874  #define mmARC_FARM_FARM_MSTR_IF_DBG_LBW_BASE 0x4E82B80ull
24875  #define ARC_FARM_FARM_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24876  #define ARC_FARM_FARM_MSTR_IF_DBG_LBW_SECTION 0x8000
24877  #define mmARC_FARM_FARM_MSTR_IF_CORE_HBW_BASE 0x4E82C00ull
24878  #define ARC_FARM_FARM_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24879  #define ARC_FARM_FARM_MSTR_IF_CORE_HBW_SECTION 0x1800
24880  #define mmARC_FARM_FARM_MSTR_IF_CORE_LBW_BASE 0x4E82D80ull
24881  #define ARC_FARM_FARM_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24882  #define ARC_FARM_FARM_MSTR_IF_CORE_LBW_SECTION 0x1000
24883  #define mmARC_FARM_FARM_MSTR_IF_SPECIAL_BASE 0x4E82E80ull
24884  #define ARC_FARM_FARM_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24885  #define ARC_FARM_FARM_MSTR_IF_SPECIAL_SECTION 0x5180
24886  #define mmARC_FARM_ARC0_AUX_BASE 0x4E88000ull
24887  #define ARC_FARM_ARC0_AUX_MAX_OFFSET 0x1000
24888  #define ARC_FARM_ARC0_AUX_SECTION 0xE800
24889  #define mmARC_FARM_ARC0_AUX_SPECIAL_BASE 0x4E88E80ull
24890  #define ARC_FARM_ARC0_AUX_SPECIAL_MAX_OFFSET 0x1800
24891  #define ARC_FARM_ARC0_AUX_SPECIAL_SECTION 0x1800
24892  #define mmARC_FARM_ARC0_DUP_ENG_BASE 0x4E89000ull
24893  #define ARC_FARM_ARC0_DUP_ENG_MAX_OFFSET 0x1000
24894  #define ARC_FARM_ARC0_DUP_ENG_SECTION 0x9000
24895  #define mmARC_FARM_ARC0_DUP_ENG_AXUSER_BASE 0x4E89900ull
24896  #define ARC_FARM_ARC0_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
24897  #define ARC_FARM_ARC0_DUP_ENG_AXUSER_SECTION 0x5800
24898  #define mmARC_FARM_ARC0_DUP_ENG_SPECIAL_BASE 0x4E89E80ull
24899  #define ARC_FARM_ARC0_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
24900  #define ARC_FARM_ARC0_DUP_ENG_SPECIAL_SECTION 0x1180
24901  #define mmARC_FARM_KDMA_BASE 0x4E8B000ull
24902  #define ARC_FARM_KDMA_MAX_OFFSET 0x1000
24903  #define ARC_FARM_KDMA_SECTION 0x8000
24904  #define mmARC_FARM_KDMA_CTX_AXUSER_BASE 0x4E8B800ull
24905  #define ARC_FARM_KDMA_CTX_AXUSER_MAX_OFFSET 0x5000
24906  #define ARC_FARM_KDMA_CTX_AXUSER_SECTION 0x6000
24907  #define mmARC_FARM_KDMA_CTX_BASE 0x4E8B860ull
24908  #define ARC_FARM_KDMA_CTX_MAX_OFFSET 0x9000
24909  #define ARC_FARM_KDMA_CTX_SECTION 0x5A00
24910  #define mmARC_FARM_KDMA_KDMA_CGM_BASE 0x4E8BE00ull
24911  #define ARC_FARM_KDMA_KDMA_CGM_MAX_OFFSET 0xC000
24912  #define ARC_FARM_KDMA_KDMA_CGM_SECTION 0x8000
24913  #define mmARC_FARM_KDMA_SPECIAL_BASE 0x4E8BE80ull
24914  #define ARC_FARM_KDMA_SPECIAL_MAX_OFFSET 0x1800
24915  #define ARC_FARM_KDMA_SPECIAL_SECTION 0x1800
24916  #define mmARC_FARM_KDMA_MSTR_IF_RR_SHRD_HBW_BASE 0x4E8C000ull
24917  #define ARC_FARM_KDMA_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
24918  #define ARC_FARM_KDMA_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
24919  #define mmARC_FARM_KDMA_MSTR_IF_RR_PRVT_HBW_BASE 0x4E8C200ull
24920  #define ARC_FARM_KDMA_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
24921  #define ARC_FARM_KDMA_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
24922  #define mmARC_FARM_KDMA_MSTR_IF_RR_SHRD_LBW_BASE 0x4E8C400ull
24923  #define ARC_FARM_KDMA_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
24924  #define ARC_FARM_KDMA_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
24925  #define mmARC_FARM_KDMA_MSTR_IF_RR_PRVT_LBW_BASE 0x4E8C600ull
24926  #define ARC_FARM_KDMA_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
24927  #define ARC_FARM_KDMA_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
24928  #define mmARC_FARM_KDMA_MSTR_IF_E2E_CRDT_BASE 0x4E8C800ull
24929  #define ARC_FARM_KDMA_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
24930  #define ARC_FARM_KDMA_MSTR_IF_E2E_CRDT_SECTION 0x2800
24931  #define mmARC_FARM_KDMA_MSTR_IF_AXUSER_BASE 0x4E8CA80ull
24932  #define ARC_FARM_KDMA_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
24933  #define ARC_FARM_KDMA_MSTR_IF_AXUSER_SECTION 0x8000
24934  #define mmARC_FARM_KDMA_MSTR_IF_DBG_HBW_BASE 0x4E8CB00ull
24935  #define ARC_FARM_KDMA_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
24936  #define ARC_FARM_KDMA_MSTR_IF_DBG_HBW_SECTION 0x8000
24937  #define mmARC_FARM_KDMA_MSTR_IF_DBG_LBW_BASE 0x4E8CB80ull
24938  #define ARC_FARM_KDMA_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
24939  #define ARC_FARM_KDMA_MSTR_IF_DBG_LBW_SECTION 0x8000
24940  #define mmARC_FARM_KDMA_MSTR_IF_CORE_HBW_BASE 0x4E8CC00ull
24941  #define ARC_FARM_KDMA_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
24942  #define ARC_FARM_KDMA_MSTR_IF_CORE_HBW_SECTION 0x1800
24943  #define mmARC_FARM_KDMA_MSTR_IF_CORE_LBW_BASE 0x4E8CD80ull
24944  #define ARC_FARM_KDMA_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
24945  #define ARC_FARM_KDMA_MSTR_IF_CORE_LBW_SECTION 0x1000
24946  #define mmARC_FARM_KDMA_MSTR_IF_SPECIAL_BASE 0x4E8CE80ull
24947  #define ARC_FARM_KDMA_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
24948  #define ARC_FARM_KDMA_MSTR_IF_SPECIAL_SECTION 0x2180
24949  #define mmARC_FARM_ARC0_ACP_ENG_BASE 0x4E8F000ull
24950  #define ARC_FARM_ARC0_ACP_ENG_MAX_OFFSET 0x1000
24951  #define ARC_FARM_ARC0_ACP_ENG_SECTION 0xE800
24952  #define mmARC_FARM_ARC0_ACP_ENG_SPECIAL_BASE 0x4E8FE80ull
24953  #define ARC_FARM_ARC0_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
24954  #define ARC_FARM_ARC0_ACP_ENG_SPECIAL_SECTION 0x1800
24955  #define mmARC_FARM_ARC0_DCCM0_BASE 0x4E90000ull
24956  #define ARC_FARM_ARC0_DCCM0_MAX_OFFSET 0x4000
24957  #define ARC_FARM_ARC0_DCCM0_SECTION 0x8000
24958  #define mmARC_FARM_ARC0_DCCM1_BASE 0x4E98000ull
24959  #define ARC_FARM_ARC0_DCCM1_MAX_OFFSET 0x4000
24960  #define ARC_FARM_ARC0_DCCM1_SECTION 0x10000
24961  #define mmARC_FARM_ARC1_AUX_BASE 0x4EA8000ull
24962  #define ARC_FARM_ARC1_AUX_MAX_OFFSET 0x1000
24963  #define ARC_FARM_ARC1_AUX_SECTION 0xE800
24964  #define mmARC_FARM_ARC1_AUX_SPECIAL_BASE 0x4EA8E80ull
24965  #define ARC_FARM_ARC1_AUX_SPECIAL_MAX_OFFSET 0x1800
24966  #define ARC_FARM_ARC1_AUX_SPECIAL_SECTION 0x1800
24967  #define mmARC_FARM_ARC1_DUP_ENG_BASE 0x4EA9000ull
24968  #define ARC_FARM_ARC1_DUP_ENG_MAX_OFFSET 0x1000
24969  #define ARC_FARM_ARC1_DUP_ENG_SECTION 0x9000
24970  #define mmARC_FARM_ARC1_DUP_ENG_AXUSER_BASE 0x4EA9900ull
24971  #define ARC_FARM_ARC1_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
24972  #define ARC_FARM_ARC1_DUP_ENG_AXUSER_SECTION 0x5800
24973  #define mmARC_FARM_ARC1_DUP_ENG_SPECIAL_BASE 0x4EA9E80ull
24974  #define ARC_FARM_ARC1_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
24975  #define ARC_FARM_ARC1_DUP_ENG_SPECIAL_SECTION 0x5180
24976  #define mmARC_FARM_ARC1_ACP_ENG_BASE 0x4EAF000ull
24977  #define ARC_FARM_ARC1_ACP_ENG_MAX_OFFSET 0x1000
24978  #define ARC_FARM_ARC1_ACP_ENG_SECTION 0xE800
24979  #define mmARC_FARM_ARC1_ACP_ENG_SPECIAL_BASE 0x4EAFE80ull
24980  #define ARC_FARM_ARC1_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
24981  #define ARC_FARM_ARC1_ACP_ENG_SPECIAL_SECTION 0x1800
24982  #define mmARC_FARM_ARC1_DCCM0_BASE 0x4EB0000ull
24983  #define ARC_FARM_ARC1_DCCM0_MAX_OFFSET 0x4000
24984  #define ARC_FARM_ARC1_DCCM0_SECTION 0x8000
24985  #define mmARC_FARM_ARC1_DCCM1_BASE 0x4EB8000ull
24986  #define ARC_FARM_ARC1_DCCM1_MAX_OFFSET 0x4000
24987  #define ARC_FARM_ARC1_DCCM1_SECTION 0x10000
24988  #define mmARC_FARM_ARC2_AUX_BASE 0x4EC8000ull
24989  #define ARC_FARM_ARC2_AUX_MAX_OFFSET 0x1000
24990  #define ARC_FARM_ARC2_AUX_SECTION 0xE800
24991  #define mmARC_FARM_ARC2_AUX_SPECIAL_BASE 0x4EC8E80ull
24992  #define ARC_FARM_ARC2_AUX_SPECIAL_MAX_OFFSET 0x1800
24993  #define ARC_FARM_ARC2_AUX_SPECIAL_SECTION 0x1800
24994  #define mmARC_FARM_ARC2_DUP_ENG_BASE 0x4EC9000ull
24995  #define ARC_FARM_ARC2_DUP_ENG_MAX_OFFSET 0x1000
24996  #define ARC_FARM_ARC2_DUP_ENG_SECTION 0x9000
24997  #define mmARC_FARM_ARC2_DUP_ENG_AXUSER_BASE 0x4EC9900ull
24998  #define ARC_FARM_ARC2_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
24999  #define ARC_FARM_ARC2_DUP_ENG_AXUSER_SECTION 0x5800
25000  #define mmARC_FARM_ARC2_DUP_ENG_SPECIAL_BASE 0x4EC9E80ull
25001  #define ARC_FARM_ARC2_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
25002  #define ARC_FARM_ARC2_DUP_ENG_SPECIAL_SECTION 0x5180
25003  #define mmARC_FARM_ARC2_ACP_ENG_BASE 0x4ECF000ull
25004  #define ARC_FARM_ARC2_ACP_ENG_MAX_OFFSET 0x1000
25005  #define ARC_FARM_ARC2_ACP_ENG_SECTION 0xE800
25006  #define mmARC_FARM_ARC2_ACP_ENG_SPECIAL_BASE 0x4ECFE80ull
25007  #define ARC_FARM_ARC2_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
25008  #define ARC_FARM_ARC2_ACP_ENG_SPECIAL_SECTION 0x1800
25009  #define mmARC_FARM_ARC2_DCCM0_BASE 0x4ED0000ull
25010  #define ARC_FARM_ARC2_DCCM0_MAX_OFFSET 0x4000
25011  #define ARC_FARM_ARC2_DCCM0_SECTION 0x8000
25012  #define mmARC_FARM_ARC2_DCCM1_BASE 0x4ED8000ull
25013  #define ARC_FARM_ARC2_DCCM1_MAX_OFFSET 0x4000
25014  #define ARC_FARM_ARC2_DCCM1_SECTION 0x10000
25015  #define mmARC_FARM_ARC3_AUX_BASE 0x4EE8000ull
25016  #define ARC_FARM_ARC3_AUX_MAX_OFFSET 0x1000
25017  #define ARC_FARM_ARC3_AUX_SECTION 0xE800
25018  #define mmARC_FARM_ARC3_AUX_SPECIAL_BASE 0x4EE8E80ull
25019  #define ARC_FARM_ARC3_AUX_SPECIAL_MAX_OFFSET 0x1800
25020  #define ARC_FARM_ARC3_AUX_SPECIAL_SECTION 0x1800
25021  #define mmARC_FARM_ARC3_DUP_ENG_BASE 0x4EE9000ull
25022  #define ARC_FARM_ARC3_DUP_ENG_MAX_OFFSET 0x1000
25023  #define ARC_FARM_ARC3_DUP_ENG_SECTION 0x9000
25024  #define mmARC_FARM_ARC3_DUP_ENG_AXUSER_BASE 0x4EE9900ull
25025  #define ARC_FARM_ARC3_DUP_ENG_AXUSER_MAX_OFFSET 0x5000
25026  #define ARC_FARM_ARC3_DUP_ENG_AXUSER_SECTION 0x5800
25027  #define mmARC_FARM_ARC3_DUP_ENG_SPECIAL_BASE 0x4EE9E80ull
25028  #define ARC_FARM_ARC3_DUP_ENG_SPECIAL_MAX_OFFSET 0x1800
25029  #define ARC_FARM_ARC3_DUP_ENG_SPECIAL_SECTION 0x5180
25030  #define mmARC_FARM_ARC3_ACP_ENG_BASE 0x4EEF000ull
25031  #define ARC_FARM_ARC3_ACP_ENG_MAX_OFFSET 0x1000
25032  #define ARC_FARM_ARC3_ACP_ENG_SECTION 0xE800
25033  #define mmARC_FARM_ARC3_ACP_ENG_SPECIAL_BASE 0x4EEFE80ull
25034  #define ARC_FARM_ARC3_ACP_ENG_SPECIAL_MAX_OFFSET 0x1800
25035  #define ARC_FARM_ARC3_ACP_ENG_SPECIAL_SECTION 0x1800
25036  #define mmARC_FARM_ARC3_DCCM0_BASE 0x4EF0000ull
25037  #define ARC_FARM_ARC3_DCCM0_MAX_OFFSET 0x4000
25038  #define ARC_FARM_ARC3_DCCM0_SECTION 0x8000
25039  #define mmARC_FARM_ARC3_DCCM1_BASE 0x4EF8000ull
25040  #define ARC_FARM_ARC3_DCCM1_MAX_OFFSET 0x4000
25041  #define ARC_FARM_ARC3_DCCM1_SECTION 0x8000
25042  #define mmPCIE_DEC0_CMD_BASE 0x4F00000ull
25043  #define PCIE_DEC0_CMD_MAX_OFFSET 0x1100
25044  #define PCIE_DEC0_CMD_SECTION 0x1000
25045  #define mmPCIE_DEC0_VSI_BASE 0x4F01000ull
25046  #define PCIE_DEC0_VSI_MAX_OFFSET 0x6FC0
25047  #define PCIE_DEC0_VSI_SECTION 0x1000
25048  #define mmPCIE_DEC0_L2C_BASE 0x4F02000ull
25049  #define PCIE_DEC0_L2C_MAX_OFFSET 0x39C0
25050  #define PCIE_DEC0_L2C_SECTION 0x1000
25051  #define mmPCIE_VDEC0_BRDG_CTRL_BASE 0x4F03000ull
25052  #define PCIE_VDEC0_BRDG_CTRL_MAX_OFFSET 0x1000
25053  #define PCIE_VDEC0_BRDG_CTRL_SECTION 0x8000
25054  #define mmPCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x4F03800ull
25055  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
25056  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
25057  #define mmPCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x4F03900ull
25058  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
25059  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
25060  #define mmPCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x4F03A00ull
25061  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
25062  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
25063  #define mmPCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x4F03B00ull
25064  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
25065  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
25066  #define mmPCIE_VDEC0_BRDG_CTRL_AXUSER_DEC_BASE 0x4F03C00ull
25067  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
25068  #define PCIE_VDEC0_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
25069  #define mmPCIE_VDEC0_BRDG_CTRL_SPECIAL_BASE 0x4F03E80ull
25070  #define PCIE_VDEC0_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
25071  #define PCIE_VDEC0_BRDG_CTRL_SPECIAL_SECTION 0x1800
25072  #define mmPCIE_VDEC0_CTRL_BASE 0x4F04000ull
25073  #define PCIE_VDEC0_CTRL_MAX_OFFSET 0x1000
25074  #define PCIE_VDEC0_CTRL_SECTION 0xE800
25075  #define mmPCIE_VDEC0_CTRL_SPECIAL_BASE 0x4F04E80ull
25076  #define PCIE_VDEC0_CTRL_SPECIAL_MAX_OFFSET 0x1800
25077  #define PCIE_VDEC0_CTRL_SPECIAL_SECTION 0x1800
25078  #define mmPCIE_VDEC0_MSTR_IF_RR_SHRD_HBW_BASE 0x4F05000ull
25079  #define PCIE_VDEC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
25080  #define PCIE_VDEC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
25081  #define mmPCIE_VDEC0_MSTR_IF_RR_PRVT_HBW_BASE 0x4F05200ull
25082  #define PCIE_VDEC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
25083  #define PCIE_VDEC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
25084  #define mmPCIE_VDEC0_MSTR_IF_RR_SHRD_LBW_BASE 0x4F05400ull
25085  #define PCIE_VDEC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
25086  #define PCIE_VDEC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
25087  #define mmPCIE_VDEC0_MSTR_IF_RR_PRVT_LBW_BASE 0x4F05600ull
25088  #define PCIE_VDEC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
25089  #define PCIE_VDEC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
25090  #define mmPCIE_VDEC0_MSTR_IF_E2E_CRDT_BASE 0x4F05800ull
25091  #define PCIE_VDEC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
25092  #define PCIE_VDEC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
25093  #define mmPCIE_VDEC0_MSTR_IF_AXUSER_BASE 0x4F05A80ull
25094  #define PCIE_VDEC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
25095  #define PCIE_VDEC0_MSTR_IF_AXUSER_SECTION 0x8000
25096  #define mmPCIE_VDEC0_MSTR_IF_DBG_HBW_BASE 0x4F05B00ull
25097  #define PCIE_VDEC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
25098  #define PCIE_VDEC0_MSTR_IF_DBG_HBW_SECTION 0x8000
25099  #define mmPCIE_VDEC0_MSTR_IF_DBG_LBW_BASE 0x4F05B80ull
25100  #define PCIE_VDEC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
25101  #define PCIE_VDEC0_MSTR_IF_DBG_LBW_SECTION 0x8000
25102  #define mmPCIE_VDEC0_MSTR_IF_CORE_HBW_BASE 0x4F05C00ull
25103  #define PCIE_VDEC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
25104  #define PCIE_VDEC0_MSTR_IF_CORE_HBW_SECTION 0x1800
25105  #define mmPCIE_VDEC0_MSTR_IF_CORE_LBW_BASE 0x4F05D80ull
25106  #define PCIE_VDEC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
25107  #define PCIE_VDEC0_MSTR_IF_CORE_LBW_SECTION 0x1000
25108  #define mmPCIE_VDEC0_MSTR_IF_SPECIAL_BASE 0x4F05E80ull
25109  #define PCIE_VDEC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
25110  #define PCIE_VDEC0_MSTR_IF_SPECIAL_SECTION 0xA180
25111  #define mmPCIE_DEC1_CMD_BASE 0x4F10000ull
25112  #define PCIE_DEC1_CMD_MAX_OFFSET 0x1100
25113  #define PCIE_DEC1_CMD_SECTION 0x1000
25114  #define mmPCIE_DEC1_VSI_BASE 0x4F11000ull
25115  #define PCIE_DEC1_VSI_MAX_OFFSET 0x6FC0
25116  #define PCIE_DEC1_VSI_SECTION 0x1000
25117  #define mmPCIE_DEC1_L2C_BASE 0x4F12000ull
25118  #define PCIE_DEC1_L2C_MAX_OFFSET 0x39C0
25119  #define PCIE_DEC1_L2C_SECTION 0x1000
25120  #define mmPCIE_VDEC1_BRDG_CTRL_BASE 0x4F13000ull
25121  #define PCIE_VDEC1_BRDG_CTRL_MAX_OFFSET 0x1000
25122  #define PCIE_VDEC1_BRDG_CTRL_SECTION 0x8000
25123  #define mmPCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_BASE 0x4F13800ull
25124  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_MAX_OFFSET 0x5000
25125  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_VCD_SECTION 0x1000
25126  #define mmPCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_BASE 0x4F13900ull
25127  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_MAX_OFFSET 0x5000
25128  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_L2C_SECTION 0x1000
25129  #define mmPCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_BASE 0x4F13A00ull
25130  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_MAX_OFFSET 0x5000
25131  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_NRM_SECTION 0x1000
25132  #define mmPCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_BASE 0x4F13B00ull
25133  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_MAX_OFFSET 0x5000
25134  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_MSIX_ABNRM_SECTION 0x1000
25135  #define mmPCIE_VDEC1_BRDG_CTRL_AXUSER_DEC_BASE 0x4F13C00ull
25136  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_DEC_MAX_OFFSET 0x5000
25137  #define PCIE_VDEC1_BRDG_CTRL_AXUSER_DEC_SECTION 0x2800
25138  #define mmPCIE_VDEC1_BRDG_CTRL_SPECIAL_BASE 0x4F13E80ull
25139  #define PCIE_VDEC1_BRDG_CTRL_SPECIAL_MAX_OFFSET 0x1800
25140  #define PCIE_VDEC1_BRDG_CTRL_SPECIAL_SECTION 0x1800
25141  #define mmPCIE_VDEC1_CTRL_BASE 0x4F14000ull
25142  #define PCIE_VDEC1_CTRL_MAX_OFFSET 0x1000
25143  #define PCIE_VDEC1_CTRL_SECTION 0xE800
25144  #define mmPCIE_VDEC1_CTRL_SPECIAL_BASE 0x4F14E80ull
25145  #define PCIE_VDEC1_CTRL_SPECIAL_MAX_OFFSET 0x1800
25146  #define PCIE_VDEC1_CTRL_SPECIAL_SECTION 0x1800
25147  #define mmPCIE_VDEC1_MSTR_IF_RR_SHRD_HBW_BASE 0x4F15000ull
25148  #define PCIE_VDEC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
25149  #define PCIE_VDEC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
25150  #define mmPCIE_VDEC1_MSTR_IF_RR_PRVT_HBW_BASE 0x4F15200ull
25151  #define PCIE_VDEC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
25152  #define PCIE_VDEC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
25153  #define mmPCIE_VDEC1_MSTR_IF_RR_SHRD_LBW_BASE 0x4F15400ull
25154  #define PCIE_VDEC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
25155  #define PCIE_VDEC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
25156  #define mmPCIE_VDEC1_MSTR_IF_RR_PRVT_LBW_BASE 0x4F15600ull
25157  #define PCIE_VDEC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
25158  #define PCIE_VDEC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
25159  #define mmPCIE_VDEC1_MSTR_IF_E2E_CRDT_BASE 0x4F15800ull
25160  #define PCIE_VDEC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
25161  #define PCIE_VDEC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
25162  #define mmPCIE_VDEC1_MSTR_IF_AXUSER_BASE 0x4F15A80ull
25163  #define PCIE_VDEC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
25164  #define PCIE_VDEC1_MSTR_IF_AXUSER_SECTION 0x8000
25165  #define mmPCIE_VDEC1_MSTR_IF_DBG_HBW_BASE 0x4F15B00ull
25166  #define PCIE_VDEC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
25167  #define PCIE_VDEC1_MSTR_IF_DBG_HBW_SECTION 0x8000
25168  #define mmPCIE_VDEC1_MSTR_IF_DBG_LBW_BASE 0x4F15B80ull
25169  #define PCIE_VDEC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
25170  #define PCIE_VDEC1_MSTR_IF_DBG_LBW_SECTION 0x8000
25171  #define mmPCIE_VDEC1_MSTR_IF_CORE_HBW_BASE 0x4F15C00ull
25172  #define PCIE_VDEC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
25173  #define PCIE_VDEC1_MSTR_IF_CORE_HBW_SECTION 0x1800
25174  #define mmPCIE_VDEC1_MSTR_IF_CORE_LBW_BASE 0x4F15D80ull
25175  #define PCIE_VDEC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
25176  #define PCIE_VDEC1_MSTR_IF_CORE_LBW_SECTION 0x1000
25177  #define mmPCIE_VDEC1_MSTR_IF_SPECIAL_BASE 0x4F15E80ull
25178  #define PCIE_VDEC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
25179  #define PCIE_VDEC1_MSTR_IF_SPECIAL_SECTION 0x2A180
25180  #define mmDCORE0_XFT_BASE 0x4F40000ull
25181  #define DCORE0_XFT_MAX_OFFSET 0x1000
25182  #define DCORE0_XFT_SECTION 0xE800
25183  #define mmDCORE0_XFT_SPECIAL_BASE 0x4F40E80ull
25184  #define DCORE0_XFT_SPECIAL_MAX_OFFSET 0x1800
25185  #define DCORE0_XFT_SPECIAL_SECTION 0x1800
25186  #define mmDCORE0_HBM_PLL_CTRL_BASE 0x4F41000ull
25187  #define DCORE0_HBM_PLL_CTRL_MAX_OFFSET 0x3540
25188  #define DCORE0_HBM_PLL_CTRL_SECTION 0x3600
25189  #define mmDCORE0_HBM_PLL_ASIF_SLV_BASE 0x4F41360ull
25190  #define DCORE0_HBM_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25191  #define DCORE0_HBM_PLL_ASIF_SLV_SECTION 0xA000
25192  #define mmDCORE0_HBM_PLL_DIV_0_RLX_BASE 0x4F41400ull
25193  #define DCORE0_HBM_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25194  #define DCORE0_HBM_PLL_DIV_0_RLX_SECTION 0x4000
25195  #define mmDCORE0_HBM_PLL_DIV_1_RLX_BASE 0x4F41800ull
25196  #define DCORE0_HBM_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25197  #define DCORE0_HBM_PLL_DIV_1_RLX_SECTION 0x2000
25198  #define mmDCORE0_HBM_PLL_DIV_2_RLX_BASE 0x4F41A00ull
25199  #define DCORE0_HBM_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25200  #define DCORE0_HBM_PLL_DIV_2_RLX_SECTION 0x2000
25201  #define mmDCORE0_HBM_PLL_DIV_3_RLX_BASE 0x4F41C00ull
25202  #define DCORE0_HBM_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25203  #define DCORE0_HBM_PLL_DIV_3_RLX_SECTION 0x2800
25204  #define mmDCORE0_HBM_PLL_SPECIAL_BASE 0x4F41E80ull
25205  #define DCORE0_HBM_PLL_SPECIAL_MAX_OFFSET 0x1800
25206  #define DCORE0_HBM_PLL_SPECIAL_SECTION 0x1800
25207  #define mmDCORE0_TPC_PLL_CTRL_BASE 0x4F42000ull
25208  #define DCORE0_TPC_PLL_CTRL_MAX_OFFSET 0x3540
25209  #define DCORE0_TPC_PLL_CTRL_SECTION 0x3600
25210  #define mmDCORE0_TPC_PLL_ASIF_SLV_BASE 0x4F42360ull
25211  #define DCORE0_TPC_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25212  #define DCORE0_TPC_PLL_ASIF_SLV_SECTION 0xA000
25213  #define mmDCORE0_TPC_PLL_DIV_0_RLX_BASE 0x4F42400ull
25214  #define DCORE0_TPC_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25215  #define DCORE0_TPC_PLL_DIV_0_RLX_SECTION 0x4000
25216  #define mmDCORE0_TPC_PLL_DIV_1_RLX_BASE 0x4F42800ull
25217  #define DCORE0_TPC_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25218  #define DCORE0_TPC_PLL_DIV_1_RLX_SECTION 0x2000
25219  #define mmDCORE0_TPC_PLL_DIV_2_RLX_BASE 0x4F42A00ull
25220  #define DCORE0_TPC_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25221  #define DCORE0_TPC_PLL_DIV_2_RLX_SECTION 0x2000
25222  #define mmDCORE0_TPC_PLL_DIV_3_RLX_BASE 0x4F42C00ull
25223  #define DCORE0_TPC_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25224  #define DCORE0_TPC_PLL_DIV_3_RLX_SECTION 0x2800
25225  #define mmDCORE0_TPC_PLL_SPECIAL_BASE 0x4F42E80ull
25226  #define DCORE0_TPC_PLL_SPECIAL_MAX_OFFSET 0x1800
25227  #define DCORE0_TPC_PLL_SPECIAL_SECTION 0x1800
25228  #define mmDCORE0_PCI_PLL_CTRL_BASE 0x4F43000ull
25229  #define DCORE0_PCI_PLL_CTRL_MAX_OFFSET 0x3540
25230  #define DCORE0_PCI_PLL_CTRL_SECTION 0x3600
25231  #define mmDCORE0_PCI_PLL_ASIF_SLV_BASE 0x4F43360ull
25232  #define DCORE0_PCI_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25233  #define DCORE0_PCI_PLL_ASIF_SLV_SECTION 0xA000
25234  #define mmDCORE0_PCI_PLL_DIV_0_RLX_BASE 0x4F43400ull
25235  #define DCORE0_PCI_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25236  #define DCORE0_PCI_PLL_DIV_0_RLX_SECTION 0x4000
25237  #define mmDCORE0_PCI_PLL_DIV_1_RLX_BASE 0x4F43800ull
25238  #define DCORE0_PCI_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25239  #define DCORE0_PCI_PLL_DIV_1_RLX_SECTION 0x2000
25240  #define mmDCORE0_PCI_PLL_DIV_2_RLX_BASE 0x4F43A00ull
25241  #define DCORE0_PCI_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25242  #define DCORE0_PCI_PLL_DIV_2_RLX_SECTION 0x2000
25243  #define mmDCORE0_PCI_PLL_DIV_3_RLX_BASE 0x4F43C00ull
25244  #define DCORE0_PCI_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25245  #define DCORE0_PCI_PLL_DIV_3_RLX_SECTION 0x2800
25246  #define mmDCORE0_PCI_PLL_SPECIAL_BASE 0x4F43E80ull
25247  #define DCORE0_PCI_PLL_SPECIAL_MAX_OFFSET 0x1800
25248  #define DCORE0_PCI_PLL_SPECIAL_SECTION 0x1180
25249  #define mmDCORE0_TSTDVS_BASE 0x4F45000ull
25250  #define DCORE0_TSTDVS_MAX_OFFSET 0x7800
25251  #define DCORE0_TSTDVS_SECTION 0x1000
25252  #define mmDCORE0_TS_WRAP_BASE 0x4F46000ull
25253  #define DCORE0_TS_WRAP_MAX_OFFSET 0x2380
25254  #define DCORE0_TS_WRAP_SECTION 0x2000
25255  #define mmDCORE0_TS_WRAP_ASIF_SLV_BASE 0x4F46200ull
25256  #define DCORE0_TS_WRAP_ASIF_SLV_MAX_OFFSET 0x3800
25257  #define DCORE0_TS_WRAP_ASIF_SLV_SECTION 0x9E00
25258  #define mmDCORE1_XFT_BASE 0x4F50000ull
25259  #define DCORE1_XFT_MAX_OFFSET 0x1000
25260  #define DCORE1_XFT_SECTION 0xE800
25261  #define mmDCORE1_XFT_SPECIAL_BASE 0x4F50E80ull
25262  #define DCORE1_XFT_SPECIAL_MAX_OFFSET 0x1800
25263  #define DCORE1_XFT_SPECIAL_SECTION 0x1800
25264  #define mmDCORE1_HBM_PLL_CTRL_BASE 0x4F51000ull
25265  #define DCORE1_HBM_PLL_CTRL_MAX_OFFSET 0x3540
25266  #define DCORE1_HBM_PLL_CTRL_SECTION 0x3600
25267  #define mmDCORE1_HBM_PLL_ASIF_SLV_BASE 0x4F51360ull
25268  #define DCORE1_HBM_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25269  #define DCORE1_HBM_PLL_ASIF_SLV_SECTION 0xA000
25270  #define mmDCORE1_HBM_PLL_DIV_0_RLX_BASE 0x4F51400ull
25271  #define DCORE1_HBM_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25272  #define DCORE1_HBM_PLL_DIV_0_RLX_SECTION 0x4000
25273  #define mmDCORE1_HBM_PLL_DIV_1_RLX_BASE 0x4F51800ull
25274  #define DCORE1_HBM_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25275  #define DCORE1_HBM_PLL_DIV_1_RLX_SECTION 0x2000
25276  #define mmDCORE1_HBM_PLL_DIV_2_RLX_BASE 0x4F51A00ull
25277  #define DCORE1_HBM_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25278  #define DCORE1_HBM_PLL_DIV_2_RLX_SECTION 0x2000
25279  #define mmDCORE1_HBM_PLL_DIV_3_RLX_BASE 0x4F51C00ull
25280  #define DCORE1_HBM_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25281  #define DCORE1_HBM_PLL_DIV_3_RLX_SECTION 0x2800
25282  #define mmDCORE1_HBM_PLL_SPECIAL_BASE 0x4F51E80ull
25283  #define DCORE1_HBM_PLL_SPECIAL_MAX_OFFSET 0x1800
25284  #define DCORE1_HBM_PLL_SPECIAL_SECTION 0x1800
25285  #define mmDCORE1_TPC_PLL_CTRL_BASE 0x4F52000ull
25286  #define DCORE1_TPC_PLL_CTRL_MAX_OFFSET 0x3540
25287  #define DCORE1_TPC_PLL_CTRL_SECTION 0x3600
25288  #define mmDCORE1_TPC_PLL_ASIF_SLV_BASE 0x4F52360ull
25289  #define DCORE1_TPC_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25290  #define DCORE1_TPC_PLL_ASIF_SLV_SECTION 0xA000
25291  #define mmDCORE1_TPC_PLL_DIV_0_RLX_BASE 0x4F52400ull
25292  #define DCORE1_TPC_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25293  #define DCORE1_TPC_PLL_DIV_0_RLX_SECTION 0x4000
25294  #define mmDCORE1_TPC_PLL_DIV_1_RLX_BASE 0x4F52800ull
25295  #define DCORE1_TPC_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25296  #define DCORE1_TPC_PLL_DIV_1_RLX_SECTION 0x2000
25297  #define mmDCORE1_TPC_PLL_DIV_2_RLX_BASE 0x4F52A00ull
25298  #define DCORE1_TPC_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25299  #define DCORE1_TPC_PLL_DIV_2_RLX_SECTION 0x2000
25300  #define mmDCORE1_TPC_PLL_DIV_3_RLX_BASE 0x4F52C00ull
25301  #define DCORE1_TPC_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25302  #define DCORE1_TPC_PLL_DIV_3_RLX_SECTION 0x2800
25303  #define mmDCORE1_TPC_PLL_SPECIAL_BASE 0x4F52E80ull
25304  #define DCORE1_TPC_PLL_SPECIAL_MAX_OFFSET 0x1800
25305  #define DCORE1_TPC_PLL_SPECIAL_SECTION 0x1800
25306  #define mmDCORE1_NIC_PLL_CTRL_BASE 0x4F53000ull
25307  #define DCORE1_NIC_PLL_CTRL_MAX_OFFSET 0x3540
25308  #define DCORE1_NIC_PLL_CTRL_SECTION 0x3600
25309  #define mmDCORE1_NIC_PLL_ASIF_SLV_BASE 0x4F53360ull
25310  #define DCORE1_NIC_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25311  #define DCORE1_NIC_PLL_ASIF_SLV_SECTION 0xA000
25312  #define mmDCORE1_NIC_PLL_DIV_0_RLX_BASE 0x4F53400ull
25313  #define DCORE1_NIC_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25314  #define DCORE1_NIC_PLL_DIV_0_RLX_SECTION 0x4000
25315  #define mmDCORE1_NIC_PLL_DIV_1_RLX_BASE 0x4F53800ull
25316  #define DCORE1_NIC_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25317  #define DCORE1_NIC_PLL_DIV_1_RLX_SECTION 0x2000
25318  #define mmDCORE1_NIC_PLL_DIV_2_RLX_BASE 0x4F53A00ull
25319  #define DCORE1_NIC_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25320  #define DCORE1_NIC_PLL_DIV_2_RLX_SECTION 0x2000
25321  #define mmDCORE1_NIC_PLL_DIV_3_RLX_BASE 0x4F53C00ull
25322  #define DCORE1_NIC_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25323  #define DCORE1_NIC_PLL_DIV_3_RLX_SECTION 0x2800
25324  #define mmDCORE1_NIC_PLL_SPECIAL_BASE 0x4F53E80ull
25325  #define DCORE1_NIC_PLL_SPECIAL_MAX_OFFSET 0x1800
25326  #define DCORE1_NIC_PLL_SPECIAL_SECTION 0x1180
25327  #define mmDCORE1_TSTDVS_BASE 0x4F55000ull
25328  #define DCORE1_TSTDVS_MAX_OFFSET 0x7800
25329  #define DCORE1_TSTDVS_SECTION 0x1000
25330  #define mmDCORE1_TS_WRAP_BASE 0x4F56000ull
25331  #define DCORE1_TS_WRAP_MAX_OFFSET 0x2380
25332  #define DCORE1_TS_WRAP_SECTION 0x2000
25333  #define mmDCORE1_TS_WRAP_ASIF_SLV_BASE 0x4F56200ull
25334  #define DCORE1_TS_WRAP_ASIF_SLV_MAX_OFFSET 0x3800
25335  #define DCORE1_TS_WRAP_ASIF_SLV_SECTION 0x9E00
25336  #define mmDCORE2_XFT_BASE 0x4F60000ull
25337  #define DCORE2_XFT_MAX_OFFSET 0x1000
25338  #define DCORE2_XFT_SECTION 0xE800
25339  #define mmDCORE2_XFT_SPECIAL_BASE 0x4F60E80ull
25340  #define DCORE2_XFT_SPECIAL_MAX_OFFSET 0x1800
25341  #define DCORE2_XFT_SPECIAL_SECTION 0x1800
25342  #define mmDCORE2_HBM_PLL_CTRL_BASE 0x4F61000ull
25343  #define DCORE2_HBM_PLL_CTRL_MAX_OFFSET 0x3540
25344  #define DCORE2_HBM_PLL_CTRL_SECTION 0x3600
25345  #define mmDCORE2_HBM_PLL_ASIF_SLV_BASE 0x4F61360ull
25346  #define DCORE2_HBM_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25347  #define DCORE2_HBM_PLL_ASIF_SLV_SECTION 0xA000
25348  #define mmDCORE2_HBM_PLL_DIV_0_RLX_BASE 0x4F61400ull
25349  #define DCORE2_HBM_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25350  #define DCORE2_HBM_PLL_DIV_0_RLX_SECTION 0x4000
25351  #define mmDCORE2_HBM_PLL_DIV_1_RLX_BASE 0x4F61800ull
25352  #define DCORE2_HBM_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25353  #define DCORE2_HBM_PLL_DIV_1_RLX_SECTION 0x2000
25354  #define mmDCORE2_HBM_PLL_DIV_2_RLX_BASE 0x4F61A00ull
25355  #define DCORE2_HBM_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25356  #define DCORE2_HBM_PLL_DIV_2_RLX_SECTION 0x2000
25357  #define mmDCORE2_HBM_PLL_DIV_3_RLX_BASE 0x4F61C00ull
25358  #define DCORE2_HBM_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25359  #define DCORE2_HBM_PLL_DIV_3_RLX_SECTION 0x2800
25360  #define mmDCORE2_HBM_PLL_SPECIAL_BASE 0x4F61E80ull
25361  #define DCORE2_HBM_PLL_SPECIAL_MAX_OFFSET 0x1800
25362  #define DCORE2_HBM_PLL_SPECIAL_SECTION 0x1800
25363  #define mmDCORE2_TPC_PLL_CTRL_BASE 0x4F62000ull
25364  #define DCORE2_TPC_PLL_CTRL_MAX_OFFSET 0x3540
25365  #define DCORE2_TPC_PLL_CTRL_SECTION 0x3600
25366  #define mmDCORE2_TPC_PLL_ASIF_SLV_BASE 0x4F62360ull
25367  #define DCORE2_TPC_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25368  #define DCORE2_TPC_PLL_ASIF_SLV_SECTION 0xA000
25369  #define mmDCORE2_TPC_PLL_DIV_0_RLX_BASE 0x4F62400ull
25370  #define DCORE2_TPC_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25371  #define DCORE2_TPC_PLL_DIV_0_RLX_SECTION 0x4000
25372  #define mmDCORE2_TPC_PLL_DIV_1_RLX_BASE 0x4F62800ull
25373  #define DCORE2_TPC_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25374  #define DCORE2_TPC_PLL_DIV_1_RLX_SECTION 0x2000
25375  #define mmDCORE2_TPC_PLL_DIV_2_RLX_BASE 0x4F62A00ull
25376  #define DCORE2_TPC_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25377  #define DCORE2_TPC_PLL_DIV_2_RLX_SECTION 0x2000
25378  #define mmDCORE2_TPC_PLL_DIV_3_RLX_BASE 0x4F62C00ull
25379  #define DCORE2_TPC_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25380  #define DCORE2_TPC_PLL_DIV_3_RLX_SECTION 0x2800
25381  #define mmDCORE2_TPC_PLL_SPECIAL_BASE 0x4F62E80ull
25382  #define DCORE2_TPC_PLL_SPECIAL_MAX_OFFSET 0x1800
25383  #define DCORE2_TPC_PLL_SPECIAL_SECTION 0x2180
25384  #define mmDCORE2_TSTDVS_BASE 0x4F65000ull
25385  #define DCORE2_TSTDVS_MAX_OFFSET 0x7800
25386  #define DCORE2_TSTDVS_SECTION 0x1000
25387  #define mmDCORE2_TS_WRAP_BASE 0x4F66000ull
25388  #define DCORE2_TS_WRAP_MAX_OFFSET 0x2380
25389  #define DCORE2_TS_WRAP_SECTION 0x2000
25390  #define mmDCORE2_TS_WRAP_ASIF_SLV_BASE 0x4F66200ull
25391  #define DCORE2_TS_WRAP_ASIF_SLV_MAX_OFFSET 0x3800
25392  #define DCORE2_TS_WRAP_ASIF_SLV_SECTION 0x9E00
25393  #define mmDCORE3_XFT_BASE 0x4F70000ull
25394  #define DCORE3_XFT_MAX_OFFSET 0x1000
25395  #define DCORE3_XFT_SECTION 0xE800
25396  #define mmDCORE3_XFT_SPECIAL_BASE 0x4F70E80ull
25397  #define DCORE3_XFT_SPECIAL_MAX_OFFSET 0x1800
25398  #define DCORE3_XFT_SPECIAL_SECTION 0x1800
25399  #define mmDCORE3_HBM_PLL_CTRL_BASE 0x4F71000ull
25400  #define DCORE3_HBM_PLL_CTRL_MAX_OFFSET 0x3540
25401  #define DCORE3_HBM_PLL_CTRL_SECTION 0x3600
25402  #define mmDCORE3_HBM_PLL_ASIF_SLV_BASE 0x4F71360ull
25403  #define DCORE3_HBM_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25404  #define DCORE3_HBM_PLL_ASIF_SLV_SECTION 0xA000
25405  #define mmDCORE3_HBM_PLL_DIV_0_RLX_BASE 0x4F71400ull
25406  #define DCORE3_HBM_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25407  #define DCORE3_HBM_PLL_DIV_0_RLX_SECTION 0x4000
25408  #define mmDCORE3_HBM_PLL_DIV_1_RLX_BASE 0x4F71800ull
25409  #define DCORE3_HBM_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25410  #define DCORE3_HBM_PLL_DIV_1_RLX_SECTION 0x2000
25411  #define mmDCORE3_HBM_PLL_DIV_2_RLX_BASE 0x4F71A00ull
25412  #define DCORE3_HBM_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25413  #define DCORE3_HBM_PLL_DIV_2_RLX_SECTION 0x2000
25414  #define mmDCORE3_HBM_PLL_DIV_3_RLX_BASE 0x4F71C00ull
25415  #define DCORE3_HBM_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25416  #define DCORE3_HBM_PLL_DIV_3_RLX_SECTION 0x2800
25417  #define mmDCORE3_HBM_PLL_SPECIAL_BASE 0x4F71E80ull
25418  #define DCORE3_HBM_PLL_SPECIAL_MAX_OFFSET 0x1800
25419  #define DCORE3_HBM_PLL_SPECIAL_SECTION 0x1800
25420  #define mmDCORE3_TPC_PLL_CTRL_BASE 0x4F72000ull
25421  #define DCORE3_TPC_PLL_CTRL_MAX_OFFSET 0x3540
25422  #define DCORE3_TPC_PLL_CTRL_SECTION 0x3600
25423  #define mmDCORE3_TPC_PLL_ASIF_SLV_BASE 0x4F72360ull
25424  #define DCORE3_TPC_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25425  #define DCORE3_TPC_PLL_ASIF_SLV_SECTION 0xA000
25426  #define mmDCORE3_TPC_PLL_DIV_0_RLX_BASE 0x4F72400ull
25427  #define DCORE3_TPC_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25428  #define DCORE3_TPC_PLL_DIV_0_RLX_SECTION 0x4000
25429  #define mmDCORE3_TPC_PLL_DIV_1_RLX_BASE 0x4F72800ull
25430  #define DCORE3_TPC_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25431  #define DCORE3_TPC_PLL_DIV_1_RLX_SECTION 0x2000
25432  #define mmDCORE3_TPC_PLL_DIV_2_RLX_BASE 0x4F72A00ull
25433  #define DCORE3_TPC_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25434  #define DCORE3_TPC_PLL_DIV_2_RLX_SECTION 0x2000
25435  #define mmDCORE3_TPC_PLL_DIV_3_RLX_BASE 0x4F72C00ull
25436  #define DCORE3_TPC_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25437  #define DCORE3_TPC_PLL_DIV_3_RLX_SECTION 0x2800
25438  #define mmDCORE3_TPC_PLL_SPECIAL_BASE 0x4F72E80ull
25439  #define DCORE3_TPC_PLL_SPECIAL_MAX_OFFSET 0x1800
25440  #define DCORE3_TPC_PLL_SPECIAL_SECTION 0x1800
25441  #define mmDCORE3_NIC_PLL_CTRL_BASE 0x4F73000ull
25442  #define DCORE3_NIC_PLL_CTRL_MAX_OFFSET 0x3540
25443  #define DCORE3_NIC_PLL_CTRL_SECTION 0x3600
25444  #define mmDCORE3_NIC_PLL_ASIF_SLV_BASE 0x4F73360ull
25445  #define DCORE3_NIC_PLL_ASIF_SLV_MAX_OFFSET 0x3800
25446  #define DCORE3_NIC_PLL_ASIF_SLV_SECTION 0xA000
25447  #define mmDCORE3_NIC_PLL_DIV_0_RLX_BASE 0x4F73400ull
25448  #define DCORE3_NIC_PLL_DIV_0_RLX_MAX_OFFSET 0x1800
25449  #define DCORE3_NIC_PLL_DIV_0_RLX_SECTION 0x4000
25450  #define mmDCORE3_NIC_PLL_DIV_1_RLX_BASE 0x4F73800ull
25451  #define DCORE3_NIC_PLL_DIV_1_RLX_MAX_OFFSET 0xC000
25452  #define DCORE3_NIC_PLL_DIV_1_RLX_SECTION 0x2000
25453  #define mmDCORE3_NIC_PLL_DIV_2_RLX_BASE 0x4F73A00ull
25454  #define DCORE3_NIC_PLL_DIV_2_RLX_MAX_OFFSET 0xC000
25455  #define DCORE3_NIC_PLL_DIV_2_RLX_SECTION 0x2000
25456  #define mmDCORE3_NIC_PLL_DIV_3_RLX_BASE 0x4F73C00ull
25457  #define DCORE3_NIC_PLL_DIV_3_RLX_MAX_OFFSET 0xC000
25458  #define DCORE3_NIC_PLL_DIV_3_RLX_SECTION 0x2800
25459  #define mmDCORE3_NIC_PLL_SPECIAL_BASE 0x4F73E80ull
25460  #define DCORE3_NIC_PLL_SPECIAL_MAX_OFFSET 0x1800
25461  #define DCORE3_NIC_PLL_SPECIAL_SECTION 0x1180
25462  #define mmDCORE3_TSTDVS_BASE 0x4F75000ull
25463  #define DCORE3_TSTDVS_MAX_OFFSET 0x7800
25464  #define DCORE3_TSTDVS_SECTION 0x1000
25465  #define mmDCORE3_TS_WRAP_BASE 0x4F76000ull
25466  #define DCORE3_TS_WRAP_MAX_OFFSET 0x2380
25467  #define DCORE3_TS_WRAP_SECTION 0x2000
25468  #define mmDCORE3_TS_WRAP_ASIF_SLV_BASE 0x4F76200ull
25469  #define DCORE3_TS_WRAP_ASIF_SLV_MAX_OFFSET 0x3800
25470  #define DCORE3_TS_WRAP_ASIF_SLV_SECTION 0x9E00
25471  #define mmPCIE_PMA_2_BASE 0x4F80000ull
25472  #define PCIE_PMA_2_MAX_OFFSET 0x40000
25473  #define PCIE_PMA_2_SECTION 0x40000
25474  #define mmPCIE_PMA_3_BASE 0x4FC0000ull
25475  #define PCIE_PMA_3_MAX_OFFSET 0x40000
25476  #define PCIE_PMA_3_SECTION 0x40000
25477  #define mmHBM0_MC0_BASE 0x5000000ull
25478  #define HBM0_MC0_MAX_OFFSET 0x1000
25479  #define HBM0_MC0_SECTION 0xE800
25480  #define mmHBM0_MC0_SPECIAL_BASE 0x5000E80ull
25481  #define HBM0_MC0_SPECIAL_MAX_OFFSET 0x1800
25482  #define HBM0_MC0_SPECIAL_SECTION 0x1800
25483  #define mmHBM0_MC0BIST0_BASE 0x5001000ull
25484  #define HBM0_MC0BIST0_MAX_OFFSET 0x1000
25485  #define HBM0_MC0BIST0_SECTION 0xE800
25486  #define mmHBM0_MC0BIST0_SPECIAL_BASE 0x5001E80ull
25487  #define HBM0_MC0BIST0_SPECIAL_MAX_OFFSET 0x1800
25488  #define HBM0_MC0BIST0_SPECIAL_SECTION 0x1800
25489  #define mmHBM0_MC0BIST1_BASE 0x5002000ull
25490  #define HBM0_MC0BIST1_MAX_OFFSET 0x1000
25491  #define HBM0_MC0BIST1_SECTION 0xE800
25492  #define mmHBM0_MC0BIST1_SPECIAL_BASE 0x5002E80ull
25493  #define HBM0_MC0BIST1_SPECIAL_MAX_OFFSET 0x1800
25494  #define HBM0_MC0BIST1_SPECIAL_SECTION 0x1800
25495  #define mmHBM0_MC0BIST2_BASE 0x5003000ull
25496  #define HBM0_MC0BIST2_MAX_OFFSET 0x1000
25497  #define HBM0_MC0BIST2_SECTION 0xE800
25498  #define mmHBM0_MC0BIST2_SPECIAL_BASE 0x5003E80ull
25499  #define HBM0_MC0BIST2_SPECIAL_MAX_OFFSET 0x1800
25500  #define HBM0_MC0BIST2_SPECIAL_SECTION 0x1800
25501  #define mmHBM0_MC0BIST3_BASE 0x5004000ull
25502  #define HBM0_MC0BIST3_MAX_OFFSET 0x1000
25503  #define HBM0_MC0BIST3_SECTION 0xE800
25504  #define mmHBM0_MC0BIST3_SPECIAL_BASE 0x5004E80ull
25505  #define HBM0_MC0BIST3_SPECIAL_MAX_OFFSET 0x1800
25506  #define HBM0_MC0BIST3_SPECIAL_SECTION 0x1800
25507  #define mmHBM0_MC0BIST4_BASE 0x5005000ull
25508  #define HBM0_MC0BIST4_MAX_OFFSET 0x1000
25509  #define HBM0_MC0BIST4_SECTION 0xE800
25510  #define mmHBM0_MC0BIST4_SPECIAL_BASE 0x5005E80ull
25511  #define HBM0_MC0BIST4_SPECIAL_MAX_OFFSET 0x1800
25512  #define HBM0_MC0BIST4_SPECIAL_SECTION 0x1800
25513  #define mmHBM0_MC0BIST5_BASE 0x5006000ull
25514  #define HBM0_MC0BIST5_MAX_OFFSET 0x1000
25515  #define HBM0_MC0BIST5_SECTION 0xE800
25516  #define mmHBM0_MC0BIST5_SPECIAL_BASE 0x5006E80ull
25517  #define HBM0_MC0BIST5_SPECIAL_MAX_OFFSET 0x1800
25518  #define HBM0_MC0BIST5_SPECIAL_SECTION 0x1800
25519  #define mmHBM0_MC0BIST6_BASE 0x5007000ull
25520  #define HBM0_MC0BIST6_MAX_OFFSET 0x1000
25521  #define HBM0_MC0BIST6_SECTION 0xE800
25522  #define mmHBM0_MC0BIST6_SPECIAL_BASE 0x5007E80ull
25523  #define HBM0_MC0BIST6_SPECIAL_MAX_OFFSET 0x1800
25524  #define HBM0_MC0BIST6_SPECIAL_SECTION 0x1800
25525  #define mmHBM0_MC0BIST7_BASE 0x5008000ull
25526  #define HBM0_MC0BIST7_MAX_OFFSET 0x1000
25527  #define HBM0_MC0BIST7_SECTION 0xE800
25528  #define mmHBM0_MC0BIST7_SPECIAL_BASE 0x5008E80ull
25529  #define HBM0_MC0BIST7_SPECIAL_MAX_OFFSET 0x1800
25530  #define HBM0_MC0BIST7_SPECIAL_SECTION 0x1800
25531  #define mmHBM0_MC0BIST8_MEM_BASE 0x5009000ull
25532  #define HBM0_MC0BIST8_MEM_MAX_OFFSET 0x1000
25533  #define HBM0_MC0BIST8_MEM_SECTION 0xE800
25534  #define mmHBM0_MC0BIST8_MEM_SPECIAL_BASE 0x5009E80ull
25535  #define HBM0_MC0BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25536  #define HBM0_MC0BIST8_MEM_SPECIAL_SECTION 0x16180
25537  #define mmHBM0_MC1_BASE 0x5020000ull
25538  #define HBM0_MC1_MAX_OFFSET 0x1000
25539  #define HBM0_MC1_SECTION 0xE800
25540  #define mmHBM0_MC1_SPECIAL_BASE 0x5020E80ull
25541  #define HBM0_MC1_SPECIAL_MAX_OFFSET 0x1800
25542  #define HBM0_MC1_SPECIAL_SECTION 0x1800
25543  #define mmHBM0_MC1BIST0_BASE 0x5021000ull
25544  #define HBM0_MC1BIST0_MAX_OFFSET 0x1000
25545  #define HBM0_MC1BIST0_SECTION 0xE800
25546  #define mmHBM0_MC1BIST0_SPECIAL_BASE 0x5021E80ull
25547  #define HBM0_MC1BIST0_SPECIAL_MAX_OFFSET 0x1800
25548  #define HBM0_MC1BIST0_SPECIAL_SECTION 0x1800
25549  #define mmHBM0_MC1BIST1_BASE 0x5022000ull
25550  #define HBM0_MC1BIST1_MAX_OFFSET 0x1000
25551  #define HBM0_MC1BIST1_SECTION 0xE800
25552  #define mmHBM0_MC1BIST1_SPECIAL_BASE 0x5022E80ull
25553  #define HBM0_MC1BIST1_SPECIAL_MAX_OFFSET 0x1800
25554  #define HBM0_MC1BIST1_SPECIAL_SECTION 0x1800
25555  #define mmHBM0_MC1BIST2_BASE 0x5023000ull
25556  #define HBM0_MC1BIST2_MAX_OFFSET 0x1000
25557  #define HBM0_MC1BIST2_SECTION 0xE800
25558  #define mmHBM0_MC1BIST2_SPECIAL_BASE 0x5023E80ull
25559  #define HBM0_MC1BIST2_SPECIAL_MAX_OFFSET 0x1800
25560  #define HBM0_MC1BIST2_SPECIAL_SECTION 0x1800
25561  #define mmHBM0_MC1BIST3_BASE 0x5024000ull
25562  #define HBM0_MC1BIST3_MAX_OFFSET 0x1000
25563  #define HBM0_MC1BIST3_SECTION 0xE800
25564  #define mmHBM0_MC1BIST3_SPECIAL_BASE 0x5024E80ull
25565  #define HBM0_MC1BIST3_SPECIAL_MAX_OFFSET 0x1800
25566  #define HBM0_MC1BIST3_SPECIAL_SECTION 0x1800
25567  #define mmHBM0_MC1BIST4_BASE 0x5025000ull
25568  #define HBM0_MC1BIST4_MAX_OFFSET 0x1000
25569  #define HBM0_MC1BIST4_SECTION 0xE800
25570  #define mmHBM0_MC1BIST4_SPECIAL_BASE 0x5025E80ull
25571  #define HBM0_MC1BIST4_SPECIAL_MAX_OFFSET 0x1800
25572  #define HBM0_MC1BIST4_SPECIAL_SECTION 0x1800
25573  #define mmHBM0_MC1BIST5_BASE 0x5026000ull
25574  #define HBM0_MC1BIST5_MAX_OFFSET 0x1000
25575  #define HBM0_MC1BIST5_SECTION 0xE800
25576  #define mmHBM0_MC1BIST5_SPECIAL_BASE 0x5026E80ull
25577  #define HBM0_MC1BIST5_SPECIAL_MAX_OFFSET 0x1800
25578  #define HBM0_MC1BIST5_SPECIAL_SECTION 0x1800
25579  #define mmHBM0_MC1BIST6_BASE 0x5027000ull
25580  #define HBM0_MC1BIST6_MAX_OFFSET 0x1000
25581  #define HBM0_MC1BIST6_SECTION 0xE800
25582  #define mmHBM0_MC1BIST6_SPECIAL_BASE 0x5027E80ull
25583  #define HBM0_MC1BIST6_SPECIAL_MAX_OFFSET 0x1800
25584  #define HBM0_MC1BIST6_SPECIAL_SECTION 0x1800
25585  #define mmHBM0_MC1BIST7_BASE 0x5028000ull
25586  #define HBM0_MC1BIST7_MAX_OFFSET 0x1000
25587  #define HBM0_MC1BIST7_SECTION 0xE800
25588  #define mmHBM0_MC1BIST7_SPECIAL_BASE 0x5028E80ull
25589  #define HBM0_MC1BIST7_SPECIAL_MAX_OFFSET 0x1800
25590  #define HBM0_MC1BIST7_SPECIAL_SECTION 0x1800
25591  #define mmHBM0_MC1BIST8_MEM_BASE 0x5029000ull
25592  #define HBM0_MC1BIST8_MEM_MAX_OFFSET 0x1000
25593  #define HBM0_MC1BIST8_MEM_SECTION 0xE800
25594  #define mmHBM0_MC1BIST8_MEM_SPECIAL_BASE 0x5029E80ull
25595  #define HBM0_MC1BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25596  #define HBM0_MC1BIST8_MEM_SPECIAL_SECTION 0x16180
25597  #define mmHBM0_PHY_BASE 0x5040000ull
25598  #define HBM0_PHY_MAX_OFFSET 0x4000
25599  #define HBM0_PHY_SECTION 0x40000
25600  #define mmHBM1_MC0_BASE 0x5080000ull
25601  #define HBM1_MC0_MAX_OFFSET 0x1000
25602  #define HBM1_MC0_SECTION 0xE800
25603  #define mmHBM1_MC0_SPECIAL_BASE 0x5080E80ull
25604  #define HBM1_MC0_SPECIAL_MAX_OFFSET 0x1800
25605  #define HBM1_MC0_SPECIAL_SECTION 0x1800
25606  #define mmHBM1_MC0BIST0_BASE 0x5081000ull
25607  #define HBM1_MC0BIST0_MAX_OFFSET 0x1000
25608  #define HBM1_MC0BIST0_SECTION 0xE800
25609  #define mmHBM1_MC0BIST0_SPECIAL_BASE 0x5081E80ull
25610  #define HBM1_MC0BIST0_SPECIAL_MAX_OFFSET 0x1800
25611  #define HBM1_MC0BIST0_SPECIAL_SECTION 0x1800
25612  #define mmHBM1_MC0BIST1_BASE 0x5082000ull
25613  #define HBM1_MC0BIST1_MAX_OFFSET 0x1000
25614  #define HBM1_MC0BIST1_SECTION 0xE800
25615  #define mmHBM1_MC0BIST1_SPECIAL_BASE 0x5082E80ull
25616  #define HBM1_MC0BIST1_SPECIAL_MAX_OFFSET 0x1800
25617  #define HBM1_MC0BIST1_SPECIAL_SECTION 0x1800
25618  #define mmHBM1_MC0BIST2_BASE 0x5083000ull
25619  #define HBM1_MC0BIST2_MAX_OFFSET 0x1000
25620  #define HBM1_MC0BIST2_SECTION 0xE800
25621  #define mmHBM1_MC0BIST2_SPECIAL_BASE 0x5083E80ull
25622  #define HBM1_MC0BIST2_SPECIAL_MAX_OFFSET 0x1800
25623  #define HBM1_MC0BIST2_SPECIAL_SECTION 0x1800
25624  #define mmHBM1_MC0BIST3_BASE 0x5084000ull
25625  #define HBM1_MC0BIST3_MAX_OFFSET 0x1000
25626  #define HBM1_MC0BIST3_SECTION 0xE800
25627  #define mmHBM1_MC0BIST3_SPECIAL_BASE 0x5084E80ull
25628  #define HBM1_MC0BIST3_SPECIAL_MAX_OFFSET 0x1800
25629  #define HBM1_MC0BIST3_SPECIAL_SECTION 0x1800
25630  #define mmHBM1_MC0BIST4_BASE 0x5085000ull
25631  #define HBM1_MC0BIST4_MAX_OFFSET 0x1000
25632  #define HBM1_MC0BIST4_SECTION 0xE800
25633  #define mmHBM1_MC0BIST4_SPECIAL_BASE 0x5085E80ull
25634  #define HBM1_MC0BIST4_SPECIAL_MAX_OFFSET 0x1800
25635  #define HBM1_MC0BIST4_SPECIAL_SECTION 0x1800
25636  #define mmHBM1_MC0BIST5_BASE 0x5086000ull
25637  #define HBM1_MC0BIST5_MAX_OFFSET 0x1000
25638  #define HBM1_MC0BIST5_SECTION 0xE800
25639  #define mmHBM1_MC0BIST5_SPECIAL_BASE 0x5086E80ull
25640  #define HBM1_MC0BIST5_SPECIAL_MAX_OFFSET 0x1800
25641  #define HBM1_MC0BIST5_SPECIAL_SECTION 0x1800
25642  #define mmHBM1_MC0BIST6_BASE 0x5087000ull
25643  #define HBM1_MC0BIST6_MAX_OFFSET 0x1000
25644  #define HBM1_MC0BIST6_SECTION 0xE800
25645  #define mmHBM1_MC0BIST6_SPECIAL_BASE 0x5087E80ull
25646  #define HBM1_MC0BIST6_SPECIAL_MAX_OFFSET 0x1800
25647  #define HBM1_MC0BIST6_SPECIAL_SECTION 0x1800
25648  #define mmHBM1_MC0BIST7_BASE 0x5088000ull
25649  #define HBM1_MC0BIST7_MAX_OFFSET 0x1000
25650  #define HBM1_MC0BIST7_SECTION 0xE800
25651  #define mmHBM1_MC0BIST7_SPECIAL_BASE 0x5088E80ull
25652  #define HBM1_MC0BIST7_SPECIAL_MAX_OFFSET 0x1800
25653  #define HBM1_MC0BIST7_SPECIAL_SECTION 0x1800
25654  #define mmHBM1_MC0BIST8_MEM_BASE 0x5089000ull
25655  #define HBM1_MC0BIST8_MEM_MAX_OFFSET 0x1000
25656  #define HBM1_MC0BIST8_MEM_SECTION 0xE800
25657  #define mmHBM1_MC0BIST8_MEM_SPECIAL_BASE 0x5089E80ull
25658  #define HBM1_MC0BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25659  #define HBM1_MC0BIST8_MEM_SPECIAL_SECTION 0x16180
25660  #define mmHBM1_MC1_BASE 0x50A0000ull
25661  #define HBM1_MC1_MAX_OFFSET 0x1000
25662  #define HBM1_MC1_SECTION 0xE800
25663  #define mmHBM1_MC1_SPECIAL_BASE 0x50A0E80ull
25664  #define HBM1_MC1_SPECIAL_MAX_OFFSET 0x1800
25665  #define HBM1_MC1_SPECIAL_SECTION 0x1800
25666  #define mmHBM1_MC1BIST0_BASE 0x50A1000ull
25667  #define HBM1_MC1BIST0_MAX_OFFSET 0x1000
25668  #define HBM1_MC1BIST0_SECTION 0xE800
25669  #define mmHBM1_MC1BIST0_SPECIAL_BASE 0x50A1E80ull
25670  #define HBM1_MC1BIST0_SPECIAL_MAX_OFFSET 0x1800
25671  #define HBM1_MC1BIST0_SPECIAL_SECTION 0x1800
25672  #define mmHBM1_MC1BIST1_BASE 0x50A2000ull
25673  #define HBM1_MC1BIST1_MAX_OFFSET 0x1000
25674  #define HBM1_MC1BIST1_SECTION 0xE800
25675  #define mmHBM1_MC1BIST1_SPECIAL_BASE 0x50A2E80ull
25676  #define HBM1_MC1BIST1_SPECIAL_MAX_OFFSET 0x1800
25677  #define HBM1_MC1BIST1_SPECIAL_SECTION 0x1800
25678  #define mmHBM1_MC1BIST2_BASE 0x50A3000ull
25679  #define HBM1_MC1BIST2_MAX_OFFSET 0x1000
25680  #define HBM1_MC1BIST2_SECTION 0xE800
25681  #define mmHBM1_MC1BIST2_SPECIAL_BASE 0x50A3E80ull
25682  #define HBM1_MC1BIST2_SPECIAL_MAX_OFFSET 0x1800
25683  #define HBM1_MC1BIST2_SPECIAL_SECTION 0x1800
25684  #define mmHBM1_MC1BIST3_BASE 0x50A4000ull
25685  #define HBM1_MC1BIST3_MAX_OFFSET 0x1000
25686  #define HBM1_MC1BIST3_SECTION 0xE800
25687  #define mmHBM1_MC1BIST3_SPECIAL_BASE 0x50A4E80ull
25688  #define HBM1_MC1BIST3_SPECIAL_MAX_OFFSET 0x1800
25689  #define HBM1_MC1BIST3_SPECIAL_SECTION 0x1800
25690  #define mmHBM1_MC1BIST4_BASE 0x50A5000ull
25691  #define HBM1_MC1BIST4_MAX_OFFSET 0x1000
25692  #define HBM1_MC1BIST4_SECTION 0xE800
25693  #define mmHBM1_MC1BIST4_SPECIAL_BASE 0x50A5E80ull
25694  #define HBM1_MC1BIST4_SPECIAL_MAX_OFFSET 0x1800
25695  #define HBM1_MC1BIST4_SPECIAL_SECTION 0x1800
25696  #define mmHBM1_MC1BIST5_BASE 0x50A6000ull
25697  #define HBM1_MC1BIST5_MAX_OFFSET 0x1000
25698  #define HBM1_MC1BIST5_SECTION 0xE800
25699  #define mmHBM1_MC1BIST5_SPECIAL_BASE 0x50A6E80ull
25700  #define HBM1_MC1BIST5_SPECIAL_MAX_OFFSET 0x1800
25701  #define HBM1_MC1BIST5_SPECIAL_SECTION 0x1800
25702  #define mmHBM1_MC1BIST6_BASE 0x50A7000ull
25703  #define HBM1_MC1BIST6_MAX_OFFSET 0x1000
25704  #define HBM1_MC1BIST6_SECTION 0xE800
25705  #define mmHBM1_MC1BIST6_SPECIAL_BASE 0x50A7E80ull
25706  #define HBM1_MC1BIST6_SPECIAL_MAX_OFFSET 0x1800
25707  #define HBM1_MC1BIST6_SPECIAL_SECTION 0x1800
25708  #define mmHBM1_MC1BIST7_BASE 0x50A8000ull
25709  #define HBM1_MC1BIST7_MAX_OFFSET 0x1000
25710  #define HBM1_MC1BIST7_SECTION 0xE800
25711  #define mmHBM1_MC1BIST7_SPECIAL_BASE 0x50A8E80ull
25712  #define HBM1_MC1BIST7_SPECIAL_MAX_OFFSET 0x1800
25713  #define HBM1_MC1BIST7_SPECIAL_SECTION 0x1800
25714  #define mmHBM1_MC1BIST8_MEM_BASE 0x50A9000ull
25715  #define HBM1_MC1BIST8_MEM_MAX_OFFSET 0x1000
25716  #define HBM1_MC1BIST8_MEM_SECTION 0xE800
25717  #define mmHBM1_MC1BIST8_MEM_SPECIAL_BASE 0x50A9E80ull
25718  #define HBM1_MC1BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25719  #define HBM1_MC1BIST8_MEM_SPECIAL_SECTION 0x16180
25720  #define mmHBM1_PHY_BASE 0x50C0000ull
25721  #define HBM1_PHY_MAX_OFFSET 0x4000
25722  #define HBM1_PHY_SECTION 0x40000
25723  #define mmHBM2_MC0_BASE 0x5100000ull
25724  #define HBM2_MC0_MAX_OFFSET 0x1000
25725  #define HBM2_MC0_SECTION 0xE800
25726  #define mmHBM2_MC0_SPECIAL_BASE 0x5100E80ull
25727  #define HBM2_MC0_SPECIAL_MAX_OFFSET 0x1800
25728  #define HBM2_MC0_SPECIAL_SECTION 0x1800
25729  #define mmHBM2_MC0BIST0_BASE 0x5101000ull
25730  #define HBM2_MC0BIST0_MAX_OFFSET 0x1000
25731  #define HBM2_MC0BIST0_SECTION 0xE800
25732  #define mmHBM2_MC0BIST0_SPECIAL_BASE 0x5101E80ull
25733  #define HBM2_MC0BIST0_SPECIAL_MAX_OFFSET 0x1800
25734  #define HBM2_MC0BIST0_SPECIAL_SECTION 0x1800
25735  #define mmHBM2_MC0BIST1_BASE 0x5102000ull
25736  #define HBM2_MC0BIST1_MAX_OFFSET 0x1000
25737  #define HBM2_MC0BIST1_SECTION 0xE800
25738  #define mmHBM2_MC0BIST1_SPECIAL_BASE 0x5102E80ull
25739  #define HBM2_MC0BIST1_SPECIAL_MAX_OFFSET 0x1800
25740  #define HBM2_MC0BIST1_SPECIAL_SECTION 0x1800
25741  #define mmHBM2_MC0BIST2_BASE 0x5103000ull
25742  #define HBM2_MC0BIST2_MAX_OFFSET 0x1000
25743  #define HBM2_MC0BIST2_SECTION 0xE800
25744  #define mmHBM2_MC0BIST2_SPECIAL_BASE 0x5103E80ull
25745  #define HBM2_MC0BIST2_SPECIAL_MAX_OFFSET 0x1800
25746  #define HBM2_MC0BIST2_SPECIAL_SECTION 0x1800
25747  #define mmHBM2_MC0BIST3_BASE 0x5104000ull
25748  #define HBM2_MC0BIST3_MAX_OFFSET 0x1000
25749  #define HBM2_MC0BIST3_SECTION 0xE800
25750  #define mmHBM2_MC0BIST3_SPECIAL_BASE 0x5104E80ull
25751  #define HBM2_MC0BIST3_SPECIAL_MAX_OFFSET 0x1800
25752  #define HBM2_MC0BIST3_SPECIAL_SECTION 0x1800
25753  #define mmHBM2_MC0BIST4_BASE 0x5105000ull
25754  #define HBM2_MC0BIST4_MAX_OFFSET 0x1000
25755  #define HBM2_MC0BIST4_SECTION 0xE800
25756  #define mmHBM2_MC0BIST4_SPECIAL_BASE 0x5105E80ull
25757  #define HBM2_MC0BIST4_SPECIAL_MAX_OFFSET 0x1800
25758  #define HBM2_MC0BIST4_SPECIAL_SECTION 0x1800
25759  #define mmHBM2_MC0BIST5_BASE 0x5106000ull
25760  #define HBM2_MC0BIST5_MAX_OFFSET 0x1000
25761  #define HBM2_MC0BIST5_SECTION 0xE800
25762  #define mmHBM2_MC0BIST5_SPECIAL_BASE 0x5106E80ull
25763  #define HBM2_MC0BIST5_SPECIAL_MAX_OFFSET 0x1800
25764  #define HBM2_MC0BIST5_SPECIAL_SECTION 0x1800
25765  #define mmHBM2_MC0BIST6_BASE 0x5107000ull
25766  #define HBM2_MC0BIST6_MAX_OFFSET 0x1000
25767  #define HBM2_MC0BIST6_SECTION 0xE800
25768  #define mmHBM2_MC0BIST6_SPECIAL_BASE 0x5107E80ull
25769  #define HBM2_MC0BIST6_SPECIAL_MAX_OFFSET 0x1800
25770  #define HBM2_MC0BIST6_SPECIAL_SECTION 0x1800
25771  #define mmHBM2_MC0BIST7_BASE 0x5108000ull
25772  #define HBM2_MC0BIST7_MAX_OFFSET 0x1000
25773  #define HBM2_MC0BIST7_SECTION 0xE800
25774  #define mmHBM2_MC0BIST7_SPECIAL_BASE 0x5108E80ull
25775  #define HBM2_MC0BIST7_SPECIAL_MAX_OFFSET 0x1800
25776  #define HBM2_MC0BIST7_SPECIAL_SECTION 0x1800
25777  #define mmHBM2_MC0BIST8_MEM_BASE 0x5109000ull
25778  #define HBM2_MC0BIST8_MEM_MAX_OFFSET 0x1000
25779  #define HBM2_MC0BIST8_MEM_SECTION 0xE800
25780  #define mmHBM2_MC0BIST8_MEM_SPECIAL_BASE 0x5109E80ull
25781  #define HBM2_MC0BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25782  #define HBM2_MC0BIST8_MEM_SPECIAL_SECTION 0x16180
25783  #define mmHBM2_MC1_BASE 0x5120000ull
25784  #define HBM2_MC1_MAX_OFFSET 0x1000
25785  #define HBM2_MC1_SECTION 0xE800
25786  #define mmHBM2_MC1_SPECIAL_BASE 0x5120E80ull
25787  #define HBM2_MC1_SPECIAL_MAX_OFFSET 0x1800
25788  #define HBM2_MC1_SPECIAL_SECTION 0x1800
25789  #define mmHBM2_MC1BIST0_BASE 0x5121000ull
25790  #define HBM2_MC1BIST0_MAX_OFFSET 0x1000
25791  #define HBM2_MC1BIST0_SECTION 0xE800
25792  #define mmHBM2_MC1BIST0_SPECIAL_BASE 0x5121E80ull
25793  #define HBM2_MC1BIST0_SPECIAL_MAX_OFFSET 0x1800
25794  #define HBM2_MC1BIST0_SPECIAL_SECTION 0x1800
25795  #define mmHBM2_MC1BIST1_BASE 0x5122000ull
25796  #define HBM2_MC1BIST1_MAX_OFFSET 0x1000
25797  #define HBM2_MC1BIST1_SECTION 0xE800
25798  #define mmHBM2_MC1BIST1_SPECIAL_BASE 0x5122E80ull
25799  #define HBM2_MC1BIST1_SPECIAL_MAX_OFFSET 0x1800
25800  #define HBM2_MC1BIST1_SPECIAL_SECTION 0x1800
25801  #define mmHBM2_MC1BIST2_BASE 0x5123000ull
25802  #define HBM2_MC1BIST2_MAX_OFFSET 0x1000
25803  #define HBM2_MC1BIST2_SECTION 0xE800
25804  #define mmHBM2_MC1BIST2_SPECIAL_BASE 0x5123E80ull
25805  #define HBM2_MC1BIST2_SPECIAL_MAX_OFFSET 0x1800
25806  #define HBM2_MC1BIST2_SPECIAL_SECTION 0x1800
25807  #define mmHBM2_MC1BIST3_BASE 0x5124000ull
25808  #define HBM2_MC1BIST3_MAX_OFFSET 0x1000
25809  #define HBM2_MC1BIST3_SECTION 0xE800
25810  #define mmHBM2_MC1BIST3_SPECIAL_BASE 0x5124E80ull
25811  #define HBM2_MC1BIST3_SPECIAL_MAX_OFFSET 0x1800
25812  #define HBM2_MC1BIST3_SPECIAL_SECTION 0x1800
25813  #define mmHBM2_MC1BIST4_BASE 0x5125000ull
25814  #define HBM2_MC1BIST4_MAX_OFFSET 0x1000
25815  #define HBM2_MC1BIST4_SECTION 0xE800
25816  #define mmHBM2_MC1BIST4_SPECIAL_BASE 0x5125E80ull
25817  #define HBM2_MC1BIST4_SPECIAL_MAX_OFFSET 0x1800
25818  #define HBM2_MC1BIST4_SPECIAL_SECTION 0x1800
25819  #define mmHBM2_MC1BIST5_BASE 0x5126000ull
25820  #define HBM2_MC1BIST5_MAX_OFFSET 0x1000
25821  #define HBM2_MC1BIST5_SECTION 0xE800
25822  #define mmHBM2_MC1BIST5_SPECIAL_BASE 0x5126E80ull
25823  #define HBM2_MC1BIST5_SPECIAL_MAX_OFFSET 0x1800
25824  #define HBM2_MC1BIST5_SPECIAL_SECTION 0x1800
25825  #define mmHBM2_MC1BIST6_BASE 0x5127000ull
25826  #define HBM2_MC1BIST6_MAX_OFFSET 0x1000
25827  #define HBM2_MC1BIST6_SECTION 0xE800
25828  #define mmHBM2_MC1BIST6_SPECIAL_BASE 0x5127E80ull
25829  #define HBM2_MC1BIST6_SPECIAL_MAX_OFFSET 0x1800
25830  #define HBM2_MC1BIST6_SPECIAL_SECTION 0x1800
25831  #define mmHBM2_MC1BIST7_BASE 0x5128000ull
25832  #define HBM2_MC1BIST7_MAX_OFFSET 0x1000
25833  #define HBM2_MC1BIST7_SECTION 0xE800
25834  #define mmHBM2_MC1BIST7_SPECIAL_BASE 0x5128E80ull
25835  #define HBM2_MC1BIST7_SPECIAL_MAX_OFFSET 0x1800
25836  #define HBM2_MC1BIST7_SPECIAL_SECTION 0x1800
25837  #define mmHBM2_MC1BIST8_MEM_BASE 0x5129000ull
25838  #define HBM2_MC1BIST8_MEM_MAX_OFFSET 0x1000
25839  #define HBM2_MC1BIST8_MEM_SECTION 0xE800
25840  #define mmHBM2_MC1BIST8_MEM_SPECIAL_BASE 0x5129E80ull
25841  #define HBM2_MC1BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25842  #define HBM2_MC1BIST8_MEM_SPECIAL_SECTION 0x16180
25843  #define mmHBM2_PHY_BASE 0x5140000ull
25844  #define HBM2_PHY_MAX_OFFSET 0x4000
25845  #define HBM2_PHY_SECTION 0x40000
25846  #define mmHBM3_MC0_BASE 0x5180000ull
25847  #define HBM3_MC0_MAX_OFFSET 0x1000
25848  #define HBM3_MC0_SECTION 0xE800
25849  #define mmHBM3_MC0_SPECIAL_BASE 0x5180E80ull
25850  #define HBM3_MC0_SPECIAL_MAX_OFFSET 0x1800
25851  #define HBM3_MC0_SPECIAL_SECTION 0x1800
25852  #define mmHBM3_MC0BIST0_BASE 0x5181000ull
25853  #define HBM3_MC0BIST0_MAX_OFFSET 0x1000
25854  #define HBM3_MC0BIST0_SECTION 0xE800
25855  #define mmHBM3_MC0BIST0_SPECIAL_BASE 0x5181E80ull
25856  #define HBM3_MC0BIST0_SPECIAL_MAX_OFFSET 0x1800
25857  #define HBM3_MC0BIST0_SPECIAL_SECTION 0x1800
25858  #define mmHBM3_MC0BIST1_BASE 0x5182000ull
25859  #define HBM3_MC0BIST1_MAX_OFFSET 0x1000
25860  #define HBM3_MC0BIST1_SECTION 0xE800
25861  #define mmHBM3_MC0BIST1_SPECIAL_BASE 0x5182E80ull
25862  #define HBM3_MC0BIST1_SPECIAL_MAX_OFFSET 0x1800
25863  #define HBM3_MC0BIST1_SPECIAL_SECTION 0x1800
25864  #define mmHBM3_MC0BIST2_BASE 0x5183000ull
25865  #define HBM3_MC0BIST2_MAX_OFFSET 0x1000
25866  #define HBM3_MC0BIST2_SECTION 0xE800
25867  #define mmHBM3_MC0BIST2_SPECIAL_BASE 0x5183E80ull
25868  #define HBM3_MC0BIST2_SPECIAL_MAX_OFFSET 0x1800
25869  #define HBM3_MC0BIST2_SPECIAL_SECTION 0x1800
25870  #define mmHBM3_MC0BIST3_BASE 0x5184000ull
25871  #define HBM3_MC0BIST3_MAX_OFFSET 0x1000
25872  #define HBM3_MC0BIST3_SECTION 0xE800
25873  #define mmHBM3_MC0BIST3_SPECIAL_BASE 0x5184E80ull
25874  #define HBM3_MC0BIST3_SPECIAL_MAX_OFFSET 0x1800
25875  #define HBM3_MC0BIST3_SPECIAL_SECTION 0x1800
25876  #define mmHBM3_MC0BIST4_BASE 0x5185000ull
25877  #define HBM3_MC0BIST4_MAX_OFFSET 0x1000
25878  #define HBM3_MC0BIST4_SECTION 0xE800
25879  #define mmHBM3_MC0BIST4_SPECIAL_BASE 0x5185E80ull
25880  #define HBM3_MC0BIST4_SPECIAL_MAX_OFFSET 0x1800
25881  #define HBM3_MC0BIST4_SPECIAL_SECTION 0x1800
25882  #define mmHBM3_MC0BIST5_BASE 0x5186000ull
25883  #define HBM3_MC0BIST5_MAX_OFFSET 0x1000
25884  #define HBM3_MC0BIST5_SECTION 0xE800
25885  #define mmHBM3_MC0BIST5_SPECIAL_BASE 0x5186E80ull
25886  #define HBM3_MC0BIST5_SPECIAL_MAX_OFFSET 0x1800
25887  #define HBM3_MC0BIST5_SPECIAL_SECTION 0x1800
25888  #define mmHBM3_MC0BIST6_BASE 0x5187000ull
25889  #define HBM3_MC0BIST6_MAX_OFFSET 0x1000
25890  #define HBM3_MC0BIST6_SECTION 0xE800
25891  #define mmHBM3_MC0BIST6_SPECIAL_BASE 0x5187E80ull
25892  #define HBM3_MC0BIST6_SPECIAL_MAX_OFFSET 0x1800
25893  #define HBM3_MC0BIST6_SPECIAL_SECTION 0x1800
25894  #define mmHBM3_MC0BIST7_BASE 0x5188000ull
25895  #define HBM3_MC0BIST7_MAX_OFFSET 0x1000
25896  #define HBM3_MC0BIST7_SECTION 0xE800
25897  #define mmHBM3_MC0BIST7_SPECIAL_BASE 0x5188E80ull
25898  #define HBM3_MC0BIST7_SPECIAL_MAX_OFFSET 0x1800
25899  #define HBM3_MC0BIST7_SPECIAL_SECTION 0x1800
25900  #define mmHBM3_MC0BIST8_MEM_BASE 0x5189000ull
25901  #define HBM3_MC0BIST8_MEM_MAX_OFFSET 0x1000
25902  #define HBM3_MC0BIST8_MEM_SECTION 0xE800
25903  #define mmHBM3_MC0BIST8_MEM_SPECIAL_BASE 0x5189E80ull
25904  #define HBM3_MC0BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25905  #define HBM3_MC0BIST8_MEM_SPECIAL_SECTION 0x16180
25906  #define mmHBM3_MC1_BASE 0x51A0000ull
25907  #define HBM3_MC1_MAX_OFFSET 0x1000
25908  #define HBM3_MC1_SECTION 0xE800
25909  #define mmHBM3_MC1_SPECIAL_BASE 0x51A0E80ull
25910  #define HBM3_MC1_SPECIAL_MAX_OFFSET 0x1800
25911  #define HBM3_MC1_SPECIAL_SECTION 0x1800
25912  #define mmHBM3_MC1BIST0_BASE 0x51A1000ull
25913  #define HBM3_MC1BIST0_MAX_OFFSET 0x1000
25914  #define HBM3_MC1BIST0_SECTION 0xE800
25915  #define mmHBM3_MC1BIST0_SPECIAL_BASE 0x51A1E80ull
25916  #define HBM3_MC1BIST0_SPECIAL_MAX_OFFSET 0x1800
25917  #define HBM3_MC1BIST0_SPECIAL_SECTION 0x1800
25918  #define mmHBM3_MC1BIST1_BASE 0x51A2000ull
25919  #define HBM3_MC1BIST1_MAX_OFFSET 0x1000
25920  #define HBM3_MC1BIST1_SECTION 0xE800
25921  #define mmHBM3_MC1BIST1_SPECIAL_BASE 0x51A2E80ull
25922  #define HBM3_MC1BIST1_SPECIAL_MAX_OFFSET 0x1800
25923  #define HBM3_MC1BIST1_SPECIAL_SECTION 0x1800
25924  #define mmHBM3_MC1BIST2_BASE 0x51A3000ull
25925  #define HBM3_MC1BIST2_MAX_OFFSET 0x1000
25926  #define HBM3_MC1BIST2_SECTION 0xE800
25927  #define mmHBM3_MC1BIST2_SPECIAL_BASE 0x51A3E80ull
25928  #define HBM3_MC1BIST2_SPECIAL_MAX_OFFSET 0x1800
25929  #define HBM3_MC1BIST2_SPECIAL_SECTION 0x1800
25930  #define mmHBM3_MC1BIST3_BASE 0x51A4000ull
25931  #define HBM3_MC1BIST3_MAX_OFFSET 0x1000
25932  #define HBM3_MC1BIST3_SECTION 0xE800
25933  #define mmHBM3_MC1BIST3_SPECIAL_BASE 0x51A4E80ull
25934  #define HBM3_MC1BIST3_SPECIAL_MAX_OFFSET 0x1800
25935  #define HBM3_MC1BIST3_SPECIAL_SECTION 0x1800
25936  #define mmHBM3_MC1BIST4_BASE 0x51A5000ull
25937  #define HBM3_MC1BIST4_MAX_OFFSET 0x1000
25938  #define HBM3_MC1BIST4_SECTION 0xE800
25939  #define mmHBM3_MC1BIST4_SPECIAL_BASE 0x51A5E80ull
25940  #define HBM3_MC1BIST4_SPECIAL_MAX_OFFSET 0x1800
25941  #define HBM3_MC1BIST4_SPECIAL_SECTION 0x1800
25942  #define mmHBM3_MC1BIST5_BASE 0x51A6000ull
25943  #define HBM3_MC1BIST5_MAX_OFFSET 0x1000
25944  #define HBM3_MC1BIST5_SECTION 0xE800
25945  #define mmHBM3_MC1BIST5_SPECIAL_BASE 0x51A6E80ull
25946  #define HBM3_MC1BIST5_SPECIAL_MAX_OFFSET 0x1800
25947  #define HBM3_MC1BIST5_SPECIAL_SECTION 0x1800
25948  #define mmHBM3_MC1BIST6_BASE 0x51A7000ull
25949  #define HBM3_MC1BIST6_MAX_OFFSET 0x1000
25950  #define HBM3_MC1BIST6_SECTION 0xE800
25951  #define mmHBM3_MC1BIST6_SPECIAL_BASE 0x51A7E80ull
25952  #define HBM3_MC1BIST6_SPECIAL_MAX_OFFSET 0x1800
25953  #define HBM3_MC1BIST6_SPECIAL_SECTION 0x1800
25954  #define mmHBM3_MC1BIST7_BASE 0x51A8000ull
25955  #define HBM3_MC1BIST7_MAX_OFFSET 0x1000
25956  #define HBM3_MC1BIST7_SECTION 0xE800
25957  #define mmHBM3_MC1BIST7_SPECIAL_BASE 0x51A8E80ull
25958  #define HBM3_MC1BIST7_SPECIAL_MAX_OFFSET 0x1800
25959  #define HBM3_MC1BIST7_SPECIAL_SECTION 0x1800
25960  #define mmHBM3_MC1BIST8_MEM_BASE 0x51A9000ull
25961  #define HBM3_MC1BIST8_MEM_MAX_OFFSET 0x1000
25962  #define HBM3_MC1BIST8_MEM_SECTION 0xE800
25963  #define mmHBM3_MC1BIST8_MEM_SPECIAL_BASE 0x51A9E80ull
25964  #define HBM3_MC1BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
25965  #define HBM3_MC1BIST8_MEM_SPECIAL_SECTION 0x16180
25966  #define mmHBM3_PHY_BASE 0x51C0000ull
25967  #define HBM3_PHY_MAX_OFFSET 0x4000
25968  #define HBM3_PHY_SECTION 0x40000
25969  #define mmHBM4_MC0_BASE 0x5200000ull
25970  #define HBM4_MC0_MAX_OFFSET 0x1000
25971  #define HBM4_MC0_SECTION 0xE800
25972  #define mmHBM4_MC0_SPECIAL_BASE 0x5200E80ull
25973  #define HBM4_MC0_SPECIAL_MAX_OFFSET 0x1800
25974  #define HBM4_MC0_SPECIAL_SECTION 0x1800
25975  #define mmHBM4_MC0BIST0_BASE 0x5201000ull
25976  #define HBM4_MC0BIST0_MAX_OFFSET 0x1000
25977  #define HBM4_MC0BIST0_SECTION 0xE800
25978  #define mmHBM4_MC0BIST0_SPECIAL_BASE 0x5201E80ull
25979  #define HBM4_MC0BIST0_SPECIAL_MAX_OFFSET 0x1800
25980  #define HBM4_MC0BIST0_SPECIAL_SECTION 0x1800
25981  #define mmHBM4_MC0BIST1_BASE 0x5202000ull
25982  #define HBM4_MC0BIST1_MAX_OFFSET 0x1000
25983  #define HBM4_MC0BIST1_SECTION 0xE800
25984  #define mmHBM4_MC0BIST1_SPECIAL_BASE 0x5202E80ull
25985  #define HBM4_MC0BIST1_SPECIAL_MAX_OFFSET 0x1800
25986  #define HBM4_MC0BIST1_SPECIAL_SECTION 0x1800
25987  #define mmHBM4_MC0BIST2_BASE 0x5203000ull
25988  #define HBM4_MC0BIST2_MAX_OFFSET 0x1000
25989  #define HBM4_MC0BIST2_SECTION 0xE800
25990  #define mmHBM4_MC0BIST2_SPECIAL_BASE 0x5203E80ull
25991  #define HBM4_MC0BIST2_SPECIAL_MAX_OFFSET 0x1800
25992  #define HBM4_MC0BIST2_SPECIAL_SECTION 0x1800
25993  #define mmHBM4_MC0BIST3_BASE 0x5204000ull
25994  #define HBM4_MC0BIST3_MAX_OFFSET 0x1000
25995  #define HBM4_MC0BIST3_SECTION 0xE800
25996  #define mmHBM4_MC0BIST3_SPECIAL_BASE 0x5204E80ull
25997  #define HBM4_MC0BIST3_SPECIAL_MAX_OFFSET 0x1800
25998  #define HBM4_MC0BIST3_SPECIAL_SECTION 0x1800
25999  #define mmHBM4_MC0BIST4_BASE 0x5205000ull
26000  #define HBM4_MC0BIST4_MAX_OFFSET 0x1000
26001  #define HBM4_MC0BIST4_SECTION 0xE800
26002  #define mmHBM4_MC0BIST4_SPECIAL_BASE 0x5205E80ull
26003  #define HBM4_MC0BIST4_SPECIAL_MAX_OFFSET 0x1800
26004  #define HBM4_MC0BIST4_SPECIAL_SECTION 0x1800
26005  #define mmHBM4_MC0BIST5_BASE 0x5206000ull
26006  #define HBM4_MC0BIST5_MAX_OFFSET 0x1000
26007  #define HBM4_MC0BIST5_SECTION 0xE800
26008  #define mmHBM4_MC0BIST5_SPECIAL_BASE 0x5206E80ull
26009  #define HBM4_MC0BIST5_SPECIAL_MAX_OFFSET 0x1800
26010  #define HBM4_MC0BIST5_SPECIAL_SECTION 0x1800
26011  #define mmHBM4_MC0BIST6_BASE 0x5207000ull
26012  #define HBM4_MC0BIST6_MAX_OFFSET 0x1000
26013  #define HBM4_MC0BIST6_SECTION 0xE800
26014  #define mmHBM4_MC0BIST6_SPECIAL_BASE 0x5207E80ull
26015  #define HBM4_MC0BIST6_SPECIAL_MAX_OFFSET 0x1800
26016  #define HBM4_MC0BIST6_SPECIAL_SECTION 0x1800
26017  #define mmHBM4_MC0BIST7_BASE 0x5208000ull
26018  #define HBM4_MC0BIST7_MAX_OFFSET 0x1000
26019  #define HBM4_MC0BIST7_SECTION 0xE800
26020  #define mmHBM4_MC0BIST7_SPECIAL_BASE 0x5208E80ull
26021  #define HBM4_MC0BIST7_SPECIAL_MAX_OFFSET 0x1800
26022  #define HBM4_MC0BIST7_SPECIAL_SECTION 0x1800
26023  #define mmHBM4_MC0BIST8_MEM_BASE 0x5209000ull
26024  #define HBM4_MC0BIST8_MEM_MAX_OFFSET 0x1000
26025  #define HBM4_MC0BIST8_MEM_SECTION 0xE800
26026  #define mmHBM4_MC0BIST8_MEM_SPECIAL_BASE 0x5209E80ull
26027  #define HBM4_MC0BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
26028  #define HBM4_MC0BIST8_MEM_SPECIAL_SECTION 0x16180
26029  #define mmHBM4_MC1_BASE 0x5220000ull
26030  #define HBM4_MC1_MAX_OFFSET 0x1000
26031  #define HBM4_MC1_SECTION 0xE800
26032  #define mmHBM4_MC1_SPECIAL_BASE 0x5220E80ull
26033  #define HBM4_MC1_SPECIAL_MAX_OFFSET 0x1800
26034  #define HBM4_MC1_SPECIAL_SECTION 0x1800
26035  #define mmHBM4_MC1BIST0_BASE 0x5221000ull
26036  #define HBM4_MC1BIST0_MAX_OFFSET 0x1000
26037  #define HBM4_MC1BIST0_SECTION 0xE800
26038  #define mmHBM4_MC1BIST0_SPECIAL_BASE 0x5221E80ull
26039  #define HBM4_MC1BIST0_SPECIAL_MAX_OFFSET 0x1800
26040  #define HBM4_MC1BIST0_SPECIAL_SECTION 0x1800
26041  #define mmHBM4_MC1BIST1_BASE 0x5222000ull
26042  #define HBM4_MC1BIST1_MAX_OFFSET 0x1000
26043  #define HBM4_MC1BIST1_SECTION 0xE800
26044  #define mmHBM4_MC1BIST1_SPECIAL_BASE 0x5222E80ull
26045  #define HBM4_MC1BIST1_SPECIAL_MAX_OFFSET 0x1800
26046  #define HBM4_MC1BIST1_SPECIAL_SECTION 0x1800
26047  #define mmHBM4_MC1BIST2_BASE 0x5223000ull
26048  #define HBM4_MC1BIST2_MAX_OFFSET 0x1000
26049  #define HBM4_MC1BIST2_SECTION 0xE800
26050  #define mmHBM4_MC1BIST2_SPECIAL_BASE 0x5223E80ull
26051  #define HBM4_MC1BIST2_SPECIAL_MAX_OFFSET 0x1800
26052  #define HBM4_MC1BIST2_SPECIAL_SECTION 0x1800
26053  #define mmHBM4_MC1BIST3_BASE 0x5224000ull
26054  #define HBM4_MC1BIST3_MAX_OFFSET 0x1000
26055  #define HBM4_MC1BIST3_SECTION 0xE800
26056  #define mmHBM4_MC1BIST3_SPECIAL_BASE 0x5224E80ull
26057  #define HBM4_MC1BIST3_SPECIAL_MAX_OFFSET 0x1800
26058  #define HBM4_MC1BIST3_SPECIAL_SECTION 0x1800
26059  #define mmHBM4_MC1BIST4_BASE 0x5225000ull
26060  #define HBM4_MC1BIST4_MAX_OFFSET 0x1000
26061  #define HBM4_MC1BIST4_SECTION 0xE800
26062  #define mmHBM4_MC1BIST4_SPECIAL_BASE 0x5225E80ull
26063  #define HBM4_MC1BIST4_SPECIAL_MAX_OFFSET 0x1800
26064  #define HBM4_MC1BIST4_SPECIAL_SECTION 0x1800
26065  #define mmHBM4_MC1BIST5_BASE 0x5226000ull
26066  #define HBM4_MC1BIST5_MAX_OFFSET 0x1000
26067  #define HBM4_MC1BIST5_SECTION 0xE800
26068  #define mmHBM4_MC1BIST5_SPECIAL_BASE 0x5226E80ull
26069  #define HBM4_MC1BIST5_SPECIAL_MAX_OFFSET 0x1800
26070  #define HBM4_MC1BIST5_SPECIAL_SECTION 0x1800
26071  #define mmHBM4_MC1BIST6_BASE 0x5227000ull
26072  #define HBM4_MC1BIST6_MAX_OFFSET 0x1000
26073  #define HBM4_MC1BIST6_SECTION 0xE800
26074  #define mmHBM4_MC1BIST6_SPECIAL_BASE 0x5227E80ull
26075  #define HBM4_MC1BIST6_SPECIAL_MAX_OFFSET 0x1800
26076  #define HBM4_MC1BIST6_SPECIAL_SECTION 0x1800
26077  #define mmHBM4_MC1BIST7_BASE 0x5228000ull
26078  #define HBM4_MC1BIST7_MAX_OFFSET 0x1000
26079  #define HBM4_MC1BIST7_SECTION 0xE800
26080  #define mmHBM4_MC1BIST7_SPECIAL_BASE 0x5228E80ull
26081  #define HBM4_MC1BIST7_SPECIAL_MAX_OFFSET 0x1800
26082  #define HBM4_MC1BIST7_SPECIAL_SECTION 0x1800
26083  #define mmHBM4_MC1BIST8_MEM_BASE 0x5229000ull
26084  #define HBM4_MC1BIST8_MEM_MAX_OFFSET 0x1000
26085  #define HBM4_MC1BIST8_MEM_SECTION 0xE800
26086  #define mmHBM4_MC1BIST8_MEM_SPECIAL_BASE 0x5229E80ull
26087  #define HBM4_MC1BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
26088  #define HBM4_MC1BIST8_MEM_SPECIAL_SECTION 0x16180
26089  #define mmHBM4_PHY_BASE 0x5240000ull
26090  #define HBM4_PHY_MAX_OFFSET 0x4000
26091  #define HBM4_PHY_SECTION 0x40000
26092  #define mmHBM5_MC0_BASE 0x5280000ull
26093  #define HBM5_MC0_MAX_OFFSET 0x1000
26094  #define HBM5_MC0_SECTION 0xE800
26095  #define mmHBM5_MC0_SPECIAL_BASE 0x5280E80ull
26096  #define HBM5_MC0_SPECIAL_MAX_OFFSET 0x1800
26097  #define HBM5_MC0_SPECIAL_SECTION 0x1800
26098  #define mmHBM5_MC0BIST0_BASE 0x5281000ull
26099  #define HBM5_MC0BIST0_MAX_OFFSET 0x1000
26100  #define HBM5_MC0BIST0_SECTION 0xE800
26101  #define mmHBM5_MC0BIST0_SPECIAL_BASE 0x5281E80ull
26102  #define HBM5_MC0BIST0_SPECIAL_MAX_OFFSET 0x1800
26103  #define HBM5_MC0BIST0_SPECIAL_SECTION 0x1800
26104  #define mmHBM5_MC0BIST1_BASE 0x5282000ull
26105  #define HBM5_MC0BIST1_MAX_OFFSET 0x1000
26106  #define HBM5_MC0BIST1_SECTION 0xE800
26107  #define mmHBM5_MC0BIST1_SPECIAL_BASE 0x5282E80ull
26108  #define HBM5_MC0BIST1_SPECIAL_MAX_OFFSET 0x1800
26109  #define HBM5_MC0BIST1_SPECIAL_SECTION 0x1800
26110  #define mmHBM5_MC0BIST2_BASE 0x5283000ull
26111  #define HBM5_MC0BIST2_MAX_OFFSET 0x1000
26112  #define HBM5_MC0BIST2_SECTION 0xE800
26113  #define mmHBM5_MC0BIST2_SPECIAL_BASE 0x5283E80ull
26114  #define HBM5_MC0BIST2_SPECIAL_MAX_OFFSET 0x1800
26115  #define HBM5_MC0BIST2_SPECIAL_SECTION 0x1800
26116  #define mmHBM5_MC0BIST3_BASE 0x5284000ull
26117  #define HBM5_MC0BIST3_MAX_OFFSET 0x1000
26118  #define HBM5_MC0BIST3_SECTION 0xE800
26119  #define mmHBM5_MC0BIST3_SPECIAL_BASE 0x5284E80ull
26120  #define HBM5_MC0BIST3_SPECIAL_MAX_OFFSET 0x1800
26121  #define HBM5_MC0BIST3_SPECIAL_SECTION 0x1800
26122  #define mmHBM5_MC0BIST4_BASE 0x5285000ull
26123  #define HBM5_MC0BIST4_MAX_OFFSET 0x1000
26124  #define HBM5_MC0BIST4_SECTION 0xE800
26125  #define mmHBM5_MC0BIST4_SPECIAL_BASE 0x5285E80ull
26126  #define HBM5_MC0BIST4_SPECIAL_MAX_OFFSET 0x1800
26127  #define HBM5_MC0BIST4_SPECIAL_SECTION 0x1800
26128  #define mmHBM5_MC0BIST5_BASE 0x5286000ull
26129  #define HBM5_MC0BIST5_MAX_OFFSET 0x1000
26130  #define HBM5_MC0BIST5_SECTION 0xE800
26131  #define mmHBM5_MC0BIST5_SPECIAL_BASE 0x5286E80ull
26132  #define HBM5_MC0BIST5_SPECIAL_MAX_OFFSET 0x1800
26133  #define HBM5_MC0BIST5_SPECIAL_SECTION 0x1800
26134  #define mmHBM5_MC0BIST6_BASE 0x5287000ull
26135  #define HBM5_MC0BIST6_MAX_OFFSET 0x1000
26136  #define HBM5_MC0BIST6_SECTION 0xE800
26137  #define mmHBM5_MC0BIST6_SPECIAL_BASE 0x5287E80ull
26138  #define HBM5_MC0BIST6_SPECIAL_MAX_OFFSET 0x1800
26139  #define HBM5_MC0BIST6_SPECIAL_SECTION 0x1800
26140  #define mmHBM5_MC0BIST7_BASE 0x5288000ull
26141  #define HBM5_MC0BIST7_MAX_OFFSET 0x1000
26142  #define HBM5_MC0BIST7_SECTION 0xE800
26143  #define mmHBM5_MC0BIST7_SPECIAL_BASE 0x5288E80ull
26144  #define HBM5_MC0BIST7_SPECIAL_MAX_OFFSET 0x1800
26145  #define HBM5_MC0BIST7_SPECIAL_SECTION 0x1800
26146  #define mmHBM5_MC0BIST8_MEM_BASE 0x5289000ull
26147  #define HBM5_MC0BIST8_MEM_MAX_OFFSET 0x1000
26148  #define HBM5_MC0BIST8_MEM_SECTION 0xE800
26149  #define mmHBM5_MC0BIST8_MEM_SPECIAL_BASE 0x5289E80ull
26150  #define HBM5_MC0BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
26151  #define HBM5_MC0BIST8_MEM_SPECIAL_SECTION 0x16180
26152  #define mmHBM5_MC1_BASE 0x52A0000ull
26153  #define HBM5_MC1_MAX_OFFSET 0x1000
26154  #define HBM5_MC1_SECTION 0xE800
26155  #define mmHBM5_MC1_SPECIAL_BASE 0x52A0E80ull
26156  #define HBM5_MC1_SPECIAL_MAX_OFFSET 0x1800
26157  #define HBM5_MC1_SPECIAL_SECTION 0x1800
26158  #define mmHBM5_MC1BIST0_BASE 0x52A1000ull
26159  #define HBM5_MC1BIST0_MAX_OFFSET 0x1000
26160  #define HBM5_MC1BIST0_SECTION 0xE800
26161  #define mmHBM5_MC1BIST0_SPECIAL_BASE 0x52A1E80ull
26162  #define HBM5_MC1BIST0_SPECIAL_MAX_OFFSET 0x1800
26163  #define HBM5_MC1BIST0_SPECIAL_SECTION 0x1800
26164  #define mmHBM5_MC1BIST1_BASE 0x52A2000ull
26165  #define HBM5_MC1BIST1_MAX_OFFSET 0x1000
26166  #define HBM5_MC1BIST1_SECTION 0xE800
26167  #define mmHBM5_MC1BIST1_SPECIAL_BASE 0x52A2E80ull
26168  #define HBM5_MC1BIST1_SPECIAL_MAX_OFFSET 0x1800
26169  #define HBM5_MC1BIST1_SPECIAL_SECTION 0x1800
26170  #define mmHBM5_MC1BIST2_BASE 0x52A3000ull
26171  #define HBM5_MC1BIST2_MAX_OFFSET 0x1000
26172  #define HBM5_MC1BIST2_SECTION 0xE800
26173  #define mmHBM5_MC1BIST2_SPECIAL_BASE 0x52A3E80ull
26174  #define HBM5_MC1BIST2_SPECIAL_MAX_OFFSET 0x1800
26175  #define HBM5_MC1BIST2_SPECIAL_SECTION 0x1800
26176  #define mmHBM5_MC1BIST3_BASE 0x52A4000ull
26177  #define HBM5_MC1BIST3_MAX_OFFSET 0x1000
26178  #define HBM5_MC1BIST3_SECTION 0xE800
26179  #define mmHBM5_MC1BIST3_SPECIAL_BASE 0x52A4E80ull
26180  #define HBM5_MC1BIST3_SPECIAL_MAX_OFFSET 0x1800
26181  #define HBM5_MC1BIST3_SPECIAL_SECTION 0x1800
26182  #define mmHBM5_MC1BIST4_BASE 0x52A5000ull
26183  #define HBM5_MC1BIST4_MAX_OFFSET 0x1000
26184  #define HBM5_MC1BIST4_SECTION 0xE800
26185  #define mmHBM5_MC1BIST4_SPECIAL_BASE 0x52A5E80ull
26186  #define HBM5_MC1BIST4_SPECIAL_MAX_OFFSET 0x1800
26187  #define HBM5_MC1BIST4_SPECIAL_SECTION 0x1800
26188  #define mmHBM5_MC1BIST5_BASE 0x52A6000ull
26189  #define HBM5_MC1BIST5_MAX_OFFSET 0x1000
26190  #define HBM5_MC1BIST5_SECTION 0xE800
26191  #define mmHBM5_MC1BIST5_SPECIAL_BASE 0x52A6E80ull
26192  #define HBM5_MC1BIST5_SPECIAL_MAX_OFFSET 0x1800
26193  #define HBM5_MC1BIST5_SPECIAL_SECTION 0x1800
26194  #define mmHBM5_MC1BIST6_BASE 0x52A7000ull
26195  #define HBM5_MC1BIST6_MAX_OFFSET 0x1000
26196  #define HBM5_MC1BIST6_SECTION 0xE800
26197  #define mmHBM5_MC1BIST6_SPECIAL_BASE 0x52A7E80ull
26198  #define HBM5_MC1BIST6_SPECIAL_MAX_OFFSET 0x1800
26199  #define HBM5_MC1BIST6_SPECIAL_SECTION 0x1800
26200  #define mmHBM5_MC1BIST7_BASE 0x52A8000ull
26201  #define HBM5_MC1BIST7_MAX_OFFSET 0x1000
26202  #define HBM5_MC1BIST7_SECTION 0xE800
26203  #define mmHBM5_MC1BIST7_SPECIAL_BASE 0x52A8E80ull
26204  #define HBM5_MC1BIST7_SPECIAL_MAX_OFFSET 0x1800
26205  #define HBM5_MC1BIST7_SPECIAL_SECTION 0x1800
26206  #define mmHBM5_MC1BIST8_MEM_BASE 0x52A9000ull
26207  #define HBM5_MC1BIST8_MEM_MAX_OFFSET 0x1000
26208  #define HBM5_MC1BIST8_MEM_SECTION 0xE800
26209  #define mmHBM5_MC1BIST8_MEM_SPECIAL_BASE 0x52A9E80ull
26210  #define HBM5_MC1BIST8_MEM_SPECIAL_MAX_OFFSET 0x1800
26211  #define HBM5_MC1BIST8_MEM_SPECIAL_SECTION 0x16180
26212  #define mmHBM5_PHY_BASE 0x52C0000ull
26213  #define HBM5_PHY_MAX_OFFSET 0x4000
26214  #define HBM5_PHY_SECTION 0x140000
26215  #define mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5400000ull
26216  #define NIC0_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26217  #define NIC0_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
26218  #define mmNIC0_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5400080ull
26219  #define NIC0_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26220  #define NIC0_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
26221  #define mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5400100ull
26222  #define NIC0_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26223  #define NIC0_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26224  #define mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5400180ull
26225  #define NIC0_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26226  #define NIC0_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26227  #define mmNIC0_UMR0_0_SPECIAL_BASE 0x5400E80ull
26228  #define NIC0_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
26229  #define NIC0_UMR0_0_SPECIAL_SECTION 0x1800
26230  #define mmNIC0_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5401000ull
26231  #define NIC0_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26232  #define NIC0_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
26233  #define mmNIC0_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5401080ull
26234  #define NIC0_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26235  #define NIC0_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
26236  #define mmNIC0_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5401100ull
26237  #define NIC0_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26238  #define NIC0_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26239  #define mmNIC0_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5401180ull
26240  #define NIC0_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26241  #define NIC0_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26242  #define mmNIC0_UMR0_1_SPECIAL_BASE 0x5401E80ull
26243  #define NIC0_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
26244  #define NIC0_UMR0_1_SPECIAL_SECTION 0x1800
26245  #define mmNIC0_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5402000ull
26246  #define NIC0_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26247  #define NIC0_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
26248  #define mmNIC0_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5402080ull
26249  #define NIC0_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26250  #define NIC0_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
26251  #define mmNIC0_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5402100ull
26252  #define NIC0_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26253  #define NIC0_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26254  #define mmNIC0_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5402180ull
26255  #define NIC0_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26256  #define NIC0_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26257  #define mmNIC0_UMR0_2_SPECIAL_BASE 0x5402E80ull
26258  #define NIC0_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
26259  #define NIC0_UMR0_2_SPECIAL_SECTION 0x1800
26260  #define mmNIC0_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5403000ull
26261  #define NIC0_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26262  #define NIC0_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
26263  #define mmNIC0_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5403080ull
26264  #define NIC0_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26265  #define NIC0_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
26266  #define mmNIC0_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5403100ull
26267  #define NIC0_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26268  #define NIC0_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26269  #define mmNIC0_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5403180ull
26270  #define NIC0_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26271  #define NIC0_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26272  #define mmNIC0_UMR0_3_SPECIAL_BASE 0x5403E80ull
26273  #define NIC0_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
26274  #define NIC0_UMR0_3_SPECIAL_SECTION 0x1800
26275  #define mmNIC0_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5404000ull
26276  #define NIC0_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26277  #define NIC0_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
26278  #define mmNIC0_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5404080ull
26279  #define NIC0_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26280  #define NIC0_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
26281  #define mmNIC0_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5404100ull
26282  #define NIC0_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26283  #define NIC0_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26284  #define mmNIC0_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5404180ull
26285  #define NIC0_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26286  #define NIC0_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26287  #define mmNIC0_UMR0_4_SPECIAL_BASE 0x5404E80ull
26288  #define NIC0_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
26289  #define NIC0_UMR0_4_SPECIAL_SECTION 0x1800
26290  #define mmNIC0_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5405000ull
26291  #define NIC0_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26292  #define NIC0_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
26293  #define mmNIC0_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5405080ull
26294  #define NIC0_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26295  #define NIC0_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
26296  #define mmNIC0_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5405100ull
26297  #define NIC0_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26298  #define NIC0_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26299  #define mmNIC0_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5405180ull
26300  #define NIC0_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26301  #define NIC0_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26302  #define mmNIC0_UMR0_5_SPECIAL_BASE 0x5405E80ull
26303  #define NIC0_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
26304  #define NIC0_UMR0_5_SPECIAL_SECTION 0x1800
26305  #define mmNIC0_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5406000ull
26306  #define NIC0_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26307  #define NIC0_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
26308  #define mmNIC0_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5406080ull
26309  #define NIC0_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26310  #define NIC0_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
26311  #define mmNIC0_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5406100ull
26312  #define NIC0_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26313  #define NIC0_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26314  #define mmNIC0_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5406180ull
26315  #define NIC0_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26316  #define NIC0_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26317  #define mmNIC0_UMR0_6_SPECIAL_BASE 0x5406E80ull
26318  #define NIC0_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
26319  #define NIC0_UMR0_6_SPECIAL_SECTION 0x1800
26320  #define mmNIC0_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5407000ull
26321  #define NIC0_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26322  #define NIC0_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
26323  #define mmNIC0_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5407080ull
26324  #define NIC0_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26325  #define NIC0_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
26326  #define mmNIC0_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5407100ull
26327  #define NIC0_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26328  #define NIC0_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26329  #define mmNIC0_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5407180ull
26330  #define NIC0_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26331  #define NIC0_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26332  #define mmNIC0_UMR0_7_SPECIAL_BASE 0x5407E80ull
26333  #define NIC0_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
26334  #define NIC0_UMR0_7_SPECIAL_SECTION 0x1800
26335  #define mmNIC0_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5408000ull
26336  #define NIC0_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26337  #define NIC0_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
26338  #define mmNIC0_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5408080ull
26339  #define NIC0_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26340  #define NIC0_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
26341  #define mmNIC0_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5408100ull
26342  #define NIC0_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26343  #define NIC0_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26344  #define mmNIC0_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5408180ull
26345  #define NIC0_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26346  #define NIC0_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26347  #define mmNIC0_UMR0_8_SPECIAL_BASE 0x5408E80ull
26348  #define NIC0_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
26349  #define NIC0_UMR0_8_SPECIAL_SECTION 0x1800
26350  #define mmNIC0_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5409000ull
26351  #define NIC0_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26352  #define NIC0_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
26353  #define mmNIC0_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5409080ull
26354  #define NIC0_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26355  #define NIC0_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
26356  #define mmNIC0_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5409100ull
26357  #define NIC0_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26358  #define NIC0_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26359  #define mmNIC0_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5409180ull
26360  #define NIC0_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26361  #define NIC0_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26362  #define mmNIC0_UMR0_9_SPECIAL_BASE 0x5409E80ull
26363  #define NIC0_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
26364  #define NIC0_UMR0_9_SPECIAL_SECTION 0x1800
26365  #define mmNIC0_UMR0_10_UNSECURE_DOORBELL0_BASE 0x540A000ull
26366  #define NIC0_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26367  #define NIC0_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
26368  #define mmNIC0_UMR0_10_UNSECURE_DOORBELL1_BASE 0x540A080ull
26369  #define NIC0_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26370  #define NIC0_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
26371  #define mmNIC0_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x540A100ull
26372  #define NIC0_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26373  #define NIC0_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26374  #define mmNIC0_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x540A180ull
26375  #define NIC0_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26376  #define NIC0_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26377  #define mmNIC0_UMR0_10_SPECIAL_BASE 0x540AE80ull
26378  #define NIC0_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
26379  #define NIC0_UMR0_10_SPECIAL_SECTION 0x1800
26380  #define mmNIC0_UMR0_11_UNSECURE_DOORBELL0_BASE 0x540B000ull
26381  #define NIC0_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26382  #define NIC0_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
26383  #define mmNIC0_UMR0_11_UNSECURE_DOORBELL1_BASE 0x540B080ull
26384  #define NIC0_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26385  #define NIC0_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
26386  #define mmNIC0_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x540B100ull
26387  #define NIC0_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26388  #define NIC0_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26389  #define mmNIC0_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x540B180ull
26390  #define NIC0_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26391  #define NIC0_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26392  #define mmNIC0_UMR0_11_SPECIAL_BASE 0x540BE80ull
26393  #define NIC0_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
26394  #define NIC0_UMR0_11_SPECIAL_SECTION 0x1800
26395  #define mmNIC0_UMR0_12_UNSECURE_DOORBELL0_BASE 0x540C000ull
26396  #define NIC0_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26397  #define NIC0_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
26398  #define mmNIC0_UMR0_12_UNSECURE_DOORBELL1_BASE 0x540C080ull
26399  #define NIC0_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26400  #define NIC0_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
26401  #define mmNIC0_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x540C100ull
26402  #define NIC0_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26403  #define NIC0_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26404  #define mmNIC0_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x540C180ull
26405  #define NIC0_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26406  #define NIC0_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26407  #define mmNIC0_UMR0_12_SPECIAL_BASE 0x540CE80ull
26408  #define NIC0_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
26409  #define NIC0_UMR0_12_SPECIAL_SECTION 0x1800
26410  #define mmNIC0_UMR0_13_UNSECURE_DOORBELL0_BASE 0x540D000ull
26411  #define NIC0_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26412  #define NIC0_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
26413  #define mmNIC0_UMR0_13_UNSECURE_DOORBELL1_BASE 0x540D080ull
26414  #define NIC0_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26415  #define NIC0_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
26416  #define mmNIC0_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x540D100ull
26417  #define NIC0_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26418  #define NIC0_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26419  #define mmNIC0_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x540D180ull
26420  #define NIC0_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26421  #define NIC0_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26422  #define mmNIC0_UMR0_13_SPECIAL_BASE 0x540DE80ull
26423  #define NIC0_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
26424  #define NIC0_UMR0_13_SPECIAL_SECTION 0x1800
26425  #define mmNIC0_UMR0_14_UNSECURE_DOORBELL0_BASE 0x540E000ull
26426  #define NIC0_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26427  #define NIC0_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
26428  #define mmNIC0_UMR0_14_UNSECURE_DOORBELL1_BASE 0x540E080ull
26429  #define NIC0_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26430  #define NIC0_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
26431  #define mmNIC0_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x540E100ull
26432  #define NIC0_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26433  #define NIC0_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26434  #define mmNIC0_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x540E180ull
26435  #define NIC0_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26436  #define NIC0_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26437  #define mmNIC0_UMR0_14_SPECIAL_BASE 0x540EE80ull
26438  #define NIC0_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
26439  #define NIC0_UMR0_14_SPECIAL_SECTION 0x1180
26440  #define mmNIC0_QM_DCCM0_BASE 0x5410000ull
26441  #define NIC0_QM_DCCM0_MAX_OFFSET 0x4000
26442  #define NIC0_QM_DCCM0_SECTION 0x8000
26443  #define mmNIC0_QM_ARC_AUX0_BASE 0x5418000ull
26444  #define NIC0_QM_ARC_AUX0_MAX_OFFSET 0x1000
26445  #define NIC0_QM_ARC_AUX0_SECTION 0xE800
26446  #define mmNIC0_QM_ARC_AUX0_SPECIAL_BASE 0x5418E80ull
26447  #define NIC0_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
26448  #define NIC0_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
26449  #define mmNIC0_QM0_BASE 0x541A000ull
26450  #define NIC0_QM0_MAX_OFFSET 0x1000
26451  #define NIC0_QM0_SECTION 0x9000
26452  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x541A900ull
26453  #define NIC0_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
26454  #define NIC0_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
26455  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x541A908ull
26456  #define NIC0_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
26457  #define NIC0_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
26458  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x541A910ull
26459  #define NIC0_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
26460  #define NIC0_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
26461  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x541A918ull
26462  #define NIC0_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
26463  #define NIC0_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
26464  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x541A920ull
26465  #define NIC0_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
26466  #define NIC0_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
26467  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x541A928ull
26468  #define NIC0_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
26469  #define NIC0_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
26470  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x541A930ull
26471  #define NIC0_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
26472  #define NIC0_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
26473  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x541A938ull
26474  #define NIC0_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
26475  #define NIC0_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
26476  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x541A940ull
26477  #define NIC0_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
26478  #define NIC0_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
26479  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x541A948ull
26480  #define NIC0_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
26481  #define NIC0_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
26482  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x541A950ull
26483  #define NIC0_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
26484  #define NIC0_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
26485  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x541A958ull
26486  #define NIC0_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
26487  #define NIC0_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
26488  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x541A960ull
26489  #define NIC0_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
26490  #define NIC0_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
26491  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x541A968ull
26492  #define NIC0_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
26493  #define NIC0_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
26494  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x541A970ull
26495  #define NIC0_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
26496  #define NIC0_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
26497  #define mmNIC0_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x541A978ull
26498  #define NIC0_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
26499  #define NIC0_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
26500  #define mmNIC0_QM0_AXUSER_SECURED_BASE 0x541AB00ull
26501  #define NIC0_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
26502  #define NIC0_QM0_AXUSER_SECURED_SECTION 0x8000
26503  #define mmNIC0_QM0_AXUSER_NONSECURED_BASE 0x541AB80ull
26504  #define NIC0_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
26505  #define NIC0_QM0_AXUSER_NONSECURED_SECTION 0x8000
26506  #define mmNIC0_QM0_DBG_HBW_BASE 0x541AC00ull
26507  #define NIC0_QM0_DBG_HBW_MAX_OFFSET 0x5800
26508  #define NIC0_QM0_DBG_HBW_SECTION 0x8000
26509  #define mmNIC0_QM0_DBG_LBW_BASE 0x541AC80ull
26510  #define NIC0_QM0_DBG_LBW_MAX_OFFSET 0x5800
26511  #define NIC0_QM0_DBG_LBW_SECTION 0x1000
26512  #define mmNIC0_QM0_CGM_BASE 0x541AD80ull
26513  #define NIC0_QM0_CGM_MAX_OFFSET 0xC000
26514  #define NIC0_QM0_CGM_SECTION 0x1000
26515  #define mmNIC0_QM0_SPECIAL_BASE 0x541AE80ull
26516  #define NIC0_QM0_SPECIAL_MAX_OFFSET 0x1800
26517  #define NIC0_QM0_SPECIAL_SECTION 0x4180
26518  #define mmNIC0_QPC0_BASE 0x541F000ull
26519  #define NIC0_QPC0_MAX_OFFSET 0x1000
26520  #define NIC0_QPC0_SECTION 0x7200
26521  #define mmNIC0_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x541F720ull
26522  #define NIC0_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
26523  #define NIC0_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
26524  #define mmNIC0_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x541F728ull
26525  #define NIC0_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
26526  #define NIC0_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
26527  #define mmNIC0_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x541F730ull
26528  #define NIC0_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
26529  #define NIC0_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
26530  #define mmNIC0_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x541F738ull
26531  #define NIC0_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
26532  #define NIC0_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
26533  #define mmNIC0_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x541F740ull
26534  #define NIC0_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
26535  #define NIC0_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
26536  #define mmNIC0_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x541F748ull
26537  #define NIC0_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
26538  #define NIC0_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
26539  #define mmNIC0_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x541F750ull
26540  #define NIC0_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
26541  #define NIC0_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
26542  #define mmNIC0_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x541F758ull
26543  #define NIC0_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
26544  #define NIC0_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
26545  #define mmNIC0_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x541F760ull
26546  #define NIC0_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
26547  #define NIC0_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
26548  #define mmNIC0_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x541F768ull
26549  #define NIC0_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
26550  #define NIC0_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
26551  #define mmNIC0_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x541F770ull
26552  #define NIC0_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
26553  #define NIC0_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
26554  #define mmNIC0_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x541F778ull
26555  #define NIC0_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
26556  #define NIC0_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
26557  #define mmNIC0_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x541F780ull
26558  #define NIC0_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
26559  #define NIC0_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
26560  #define mmNIC0_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x541F788ull
26561  #define NIC0_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
26562  #define NIC0_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
26563  #define mmNIC0_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x541F790ull
26564  #define NIC0_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
26565  #define NIC0_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
26566  #define mmNIC0_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x541F798ull
26567  #define NIC0_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
26568  #define NIC0_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
26569  #define mmNIC0_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x541F7A0ull
26570  #define NIC0_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
26571  #define NIC0_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
26572  #define mmNIC0_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x541F7A8ull
26573  #define NIC0_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
26574  #define NIC0_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
26575  #define mmNIC0_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x541F7B0ull
26576  #define NIC0_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
26577  #define NIC0_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
26578  #define mmNIC0_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x541F7B8ull
26579  #define NIC0_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
26580  #define NIC0_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
26581  #define mmNIC0_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x541F7C0ull
26582  #define NIC0_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
26583  #define NIC0_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
26584  #define mmNIC0_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x541F7C8ull
26585  #define NIC0_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
26586  #define NIC0_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
26587  #define mmNIC0_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x541F7D0ull
26588  #define NIC0_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
26589  #define NIC0_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
26590  #define mmNIC0_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x541F7D8ull
26591  #define NIC0_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
26592  #define NIC0_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
26593  #define mmNIC0_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x541F7E0ull
26594  #define NIC0_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
26595  #define NIC0_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
26596  #define mmNIC0_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x541F7E8ull
26597  #define NIC0_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
26598  #define NIC0_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
26599  #define mmNIC0_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x541F7F0ull
26600  #define NIC0_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
26601  #define NIC0_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
26602  #define mmNIC0_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x541F7F8ull
26603  #define NIC0_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
26604  #define NIC0_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
26605  #define mmNIC0_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x541F800ull
26606  #define NIC0_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
26607  #define NIC0_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
26608  #define mmNIC0_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x541F808ull
26609  #define NIC0_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
26610  #define NIC0_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
26611  #define mmNIC0_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x541F810ull
26612  #define NIC0_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
26613  #define NIC0_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
26614  #define mmNIC0_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x541F818ull
26615  #define NIC0_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
26616  #define NIC0_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
26617  #define mmNIC0_QPC0_AXUSER_CONG_QUE_BASE 0x541FB80ull
26618  #define NIC0_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
26619  #define NIC0_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
26620  #define mmNIC0_QPC0_AXUSER_RXWQE_BASE 0x541FBE0ull
26621  #define NIC0_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
26622  #define NIC0_QPC0_AXUSER_RXWQE_SECTION 0x6000
26623  #define mmNIC0_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x541FC40ull
26624  #define NIC0_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
26625  #define NIC0_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
26626  #define mmNIC0_QPC0_AXUSER_DB_FIFO_BASE 0x541FCA0ull
26627  #define NIC0_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
26628  #define NIC0_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
26629  #define mmNIC0_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x541FD00ull
26630  #define NIC0_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
26631  #define NIC0_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
26632  #define mmNIC0_QPC0_AXUSER_ERR_FIFO_BASE 0x541FD60ull
26633  #define NIC0_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
26634  #define NIC0_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
26635  #define mmNIC0_QPC0_AXUSER_QPC_RESP_BASE 0x541FDC0ull
26636  #define NIC0_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
26637  #define NIC0_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
26638  #define mmNIC0_QPC0_AXUSER_QPC_REQ_BASE 0x541FE20ull
26639  #define NIC0_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
26640  #define NIC0_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
26641  #define mmNIC0_QPC0_SPECIAL_BASE 0x541FE80ull
26642  #define NIC0_QPC0_SPECIAL_MAX_OFFSET 0x1800
26643  #define NIC0_QPC0_SPECIAL_SECTION 0x1800
26644  #define mmNIC0_UMR1_0_UNSECURE_DOORBELL0_BASE 0x5420000ull
26645  #define NIC0_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26646  #define NIC0_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
26647  #define mmNIC0_UMR1_0_UNSECURE_DOORBELL1_BASE 0x5420080ull
26648  #define NIC0_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26649  #define NIC0_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
26650  #define mmNIC0_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x5420100ull
26651  #define NIC0_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26652  #define NIC0_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26653  #define mmNIC0_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x5420180ull
26654  #define NIC0_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26655  #define NIC0_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26656  #define mmNIC0_UMR1_0_SPECIAL_BASE 0x5420E80ull
26657  #define NIC0_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
26658  #define NIC0_UMR1_0_SPECIAL_SECTION 0x1800
26659  #define mmNIC0_UMR1_1_UNSECURE_DOORBELL0_BASE 0x5421000ull
26660  #define NIC0_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26661  #define NIC0_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
26662  #define mmNIC0_UMR1_1_UNSECURE_DOORBELL1_BASE 0x5421080ull
26663  #define NIC0_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26664  #define NIC0_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
26665  #define mmNIC0_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x5421100ull
26666  #define NIC0_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26667  #define NIC0_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26668  #define mmNIC0_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x5421180ull
26669  #define NIC0_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26670  #define NIC0_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26671  #define mmNIC0_UMR1_1_SPECIAL_BASE 0x5421E80ull
26672  #define NIC0_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
26673  #define NIC0_UMR1_1_SPECIAL_SECTION 0x1800
26674  #define mmNIC0_UMR1_2_UNSECURE_DOORBELL0_BASE 0x5422000ull
26675  #define NIC0_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26676  #define NIC0_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
26677  #define mmNIC0_UMR1_2_UNSECURE_DOORBELL1_BASE 0x5422080ull
26678  #define NIC0_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26679  #define NIC0_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
26680  #define mmNIC0_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x5422100ull
26681  #define NIC0_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26682  #define NIC0_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26683  #define mmNIC0_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x5422180ull
26684  #define NIC0_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26685  #define NIC0_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26686  #define mmNIC0_UMR1_2_SPECIAL_BASE 0x5422E80ull
26687  #define NIC0_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
26688  #define NIC0_UMR1_2_SPECIAL_SECTION 0x1800
26689  #define mmNIC0_UMR1_3_UNSECURE_DOORBELL0_BASE 0x5423000ull
26690  #define NIC0_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26691  #define NIC0_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
26692  #define mmNIC0_UMR1_3_UNSECURE_DOORBELL1_BASE 0x5423080ull
26693  #define NIC0_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26694  #define NIC0_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
26695  #define mmNIC0_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x5423100ull
26696  #define NIC0_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26697  #define NIC0_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26698  #define mmNIC0_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x5423180ull
26699  #define NIC0_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26700  #define NIC0_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26701  #define mmNIC0_UMR1_3_SPECIAL_BASE 0x5423E80ull
26702  #define NIC0_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
26703  #define NIC0_UMR1_3_SPECIAL_SECTION 0x1800
26704  #define mmNIC0_UMR1_4_UNSECURE_DOORBELL0_BASE 0x5424000ull
26705  #define NIC0_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26706  #define NIC0_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
26707  #define mmNIC0_UMR1_4_UNSECURE_DOORBELL1_BASE 0x5424080ull
26708  #define NIC0_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26709  #define NIC0_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
26710  #define mmNIC0_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x5424100ull
26711  #define NIC0_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26712  #define NIC0_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26713  #define mmNIC0_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x5424180ull
26714  #define NIC0_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26715  #define NIC0_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26716  #define mmNIC0_UMR1_4_SPECIAL_BASE 0x5424E80ull
26717  #define NIC0_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
26718  #define NIC0_UMR1_4_SPECIAL_SECTION 0x1800
26719  #define mmNIC0_UMR1_5_UNSECURE_DOORBELL0_BASE 0x5425000ull
26720  #define NIC0_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26721  #define NIC0_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
26722  #define mmNIC0_UMR1_5_UNSECURE_DOORBELL1_BASE 0x5425080ull
26723  #define NIC0_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26724  #define NIC0_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
26725  #define mmNIC0_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x5425100ull
26726  #define NIC0_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26727  #define NIC0_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26728  #define mmNIC0_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x5425180ull
26729  #define NIC0_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26730  #define NIC0_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26731  #define mmNIC0_UMR1_5_SPECIAL_BASE 0x5425E80ull
26732  #define NIC0_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
26733  #define NIC0_UMR1_5_SPECIAL_SECTION 0x1800
26734  #define mmNIC0_UMR1_6_UNSECURE_DOORBELL0_BASE 0x5426000ull
26735  #define NIC0_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26736  #define NIC0_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
26737  #define mmNIC0_UMR1_6_UNSECURE_DOORBELL1_BASE 0x5426080ull
26738  #define NIC0_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26739  #define NIC0_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
26740  #define mmNIC0_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x5426100ull
26741  #define NIC0_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26742  #define NIC0_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26743  #define mmNIC0_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x5426180ull
26744  #define NIC0_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26745  #define NIC0_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26746  #define mmNIC0_UMR1_6_SPECIAL_BASE 0x5426E80ull
26747  #define NIC0_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
26748  #define NIC0_UMR1_6_SPECIAL_SECTION 0x1800
26749  #define mmNIC0_UMR1_7_UNSECURE_DOORBELL0_BASE 0x5427000ull
26750  #define NIC0_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26751  #define NIC0_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
26752  #define mmNIC0_UMR1_7_UNSECURE_DOORBELL1_BASE 0x5427080ull
26753  #define NIC0_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26754  #define NIC0_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
26755  #define mmNIC0_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x5427100ull
26756  #define NIC0_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26757  #define NIC0_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26758  #define mmNIC0_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x5427180ull
26759  #define NIC0_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26760  #define NIC0_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26761  #define mmNIC0_UMR1_7_SPECIAL_BASE 0x5427E80ull
26762  #define NIC0_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
26763  #define NIC0_UMR1_7_SPECIAL_SECTION 0x1800
26764  #define mmNIC0_UMR1_8_UNSECURE_DOORBELL0_BASE 0x5428000ull
26765  #define NIC0_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26766  #define NIC0_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
26767  #define mmNIC0_UMR1_8_UNSECURE_DOORBELL1_BASE 0x5428080ull
26768  #define NIC0_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26769  #define NIC0_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
26770  #define mmNIC0_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x5428100ull
26771  #define NIC0_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26772  #define NIC0_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26773  #define mmNIC0_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x5428180ull
26774  #define NIC0_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26775  #define NIC0_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26776  #define mmNIC0_UMR1_8_SPECIAL_BASE 0x5428E80ull
26777  #define NIC0_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
26778  #define NIC0_UMR1_8_SPECIAL_SECTION 0x1800
26779  #define mmNIC0_UMR1_9_UNSECURE_DOORBELL0_BASE 0x5429000ull
26780  #define NIC0_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26781  #define NIC0_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
26782  #define mmNIC0_UMR1_9_UNSECURE_DOORBELL1_BASE 0x5429080ull
26783  #define NIC0_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26784  #define NIC0_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
26785  #define mmNIC0_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x5429100ull
26786  #define NIC0_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26787  #define NIC0_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26788  #define mmNIC0_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x5429180ull
26789  #define NIC0_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26790  #define NIC0_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26791  #define mmNIC0_UMR1_9_SPECIAL_BASE 0x5429E80ull
26792  #define NIC0_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
26793  #define NIC0_UMR1_9_SPECIAL_SECTION 0x1800
26794  #define mmNIC0_UMR1_10_UNSECURE_DOORBELL0_BASE 0x542A000ull
26795  #define NIC0_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26796  #define NIC0_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
26797  #define mmNIC0_UMR1_10_UNSECURE_DOORBELL1_BASE 0x542A080ull
26798  #define NIC0_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26799  #define NIC0_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
26800  #define mmNIC0_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x542A100ull
26801  #define NIC0_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26802  #define NIC0_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26803  #define mmNIC0_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x542A180ull
26804  #define NIC0_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26805  #define NIC0_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26806  #define mmNIC0_UMR1_10_SPECIAL_BASE 0x542AE80ull
26807  #define NIC0_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
26808  #define NIC0_UMR1_10_SPECIAL_SECTION 0x1800
26809  #define mmNIC0_UMR1_11_UNSECURE_DOORBELL0_BASE 0x542B000ull
26810  #define NIC0_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26811  #define NIC0_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
26812  #define mmNIC0_UMR1_11_UNSECURE_DOORBELL1_BASE 0x542B080ull
26813  #define NIC0_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26814  #define NIC0_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
26815  #define mmNIC0_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x542B100ull
26816  #define NIC0_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26817  #define NIC0_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26818  #define mmNIC0_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x542B180ull
26819  #define NIC0_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26820  #define NIC0_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26821  #define mmNIC0_UMR1_11_SPECIAL_BASE 0x542BE80ull
26822  #define NIC0_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
26823  #define NIC0_UMR1_11_SPECIAL_SECTION 0x1800
26824  #define mmNIC0_UMR1_12_UNSECURE_DOORBELL0_BASE 0x542C000ull
26825  #define NIC0_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26826  #define NIC0_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
26827  #define mmNIC0_UMR1_12_UNSECURE_DOORBELL1_BASE 0x542C080ull
26828  #define NIC0_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26829  #define NIC0_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
26830  #define mmNIC0_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x542C100ull
26831  #define NIC0_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26832  #define NIC0_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26833  #define mmNIC0_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x542C180ull
26834  #define NIC0_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26835  #define NIC0_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26836  #define mmNIC0_UMR1_12_SPECIAL_BASE 0x542CE80ull
26837  #define NIC0_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
26838  #define NIC0_UMR1_12_SPECIAL_SECTION 0x1800
26839  #define mmNIC0_UMR1_13_UNSECURE_DOORBELL0_BASE 0x542D000ull
26840  #define NIC0_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26841  #define NIC0_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
26842  #define mmNIC0_UMR1_13_UNSECURE_DOORBELL1_BASE 0x542D080ull
26843  #define NIC0_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26844  #define NIC0_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
26845  #define mmNIC0_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x542D100ull
26846  #define NIC0_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26847  #define NIC0_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26848  #define mmNIC0_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x542D180ull
26849  #define NIC0_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26850  #define NIC0_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26851  #define mmNIC0_UMR1_13_SPECIAL_BASE 0x542DE80ull
26852  #define NIC0_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
26853  #define NIC0_UMR1_13_SPECIAL_SECTION 0x1800
26854  #define mmNIC0_UMR1_14_UNSECURE_DOORBELL0_BASE 0x542E000ull
26855  #define NIC0_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
26856  #define NIC0_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
26857  #define mmNIC0_UMR1_14_UNSECURE_DOORBELL1_BASE 0x542E080ull
26858  #define NIC0_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
26859  #define NIC0_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
26860  #define mmNIC0_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x542E100ull
26861  #define NIC0_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
26862  #define NIC0_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
26863  #define mmNIC0_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x542E180ull
26864  #define NIC0_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
26865  #define NIC0_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
26866  #define mmNIC0_UMR1_14_SPECIAL_BASE 0x542EE80ull
26867  #define NIC0_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
26868  #define NIC0_UMR1_14_SPECIAL_SECTION 0x1180
26869  #define mmNIC0_QM_DCCM1_BASE 0x5430000ull
26870  #define NIC0_QM_DCCM1_MAX_OFFSET 0x4000
26871  #define NIC0_QM_DCCM1_SECTION 0x8000
26872  #define mmNIC0_QM_ARC_AUX1_BASE 0x5438000ull
26873  #define NIC0_QM_ARC_AUX1_MAX_OFFSET 0x1000
26874  #define NIC0_QM_ARC_AUX1_SECTION 0xE800
26875  #define mmNIC0_QM_ARC_AUX1_SPECIAL_BASE 0x5438E80ull
26876  #define NIC0_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
26877  #define NIC0_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
26878  #define mmNIC0_QM1_BASE 0x543A000ull
26879  #define NIC0_QM1_MAX_OFFSET 0x1000
26880  #define NIC0_QM1_SECTION 0x9000
26881  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x543A900ull
26882  #define NIC0_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
26883  #define NIC0_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
26884  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x543A908ull
26885  #define NIC0_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
26886  #define NIC0_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
26887  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x543A910ull
26888  #define NIC0_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
26889  #define NIC0_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
26890  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x543A918ull
26891  #define NIC0_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
26892  #define NIC0_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
26893  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x543A920ull
26894  #define NIC0_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
26895  #define NIC0_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
26896  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x543A928ull
26897  #define NIC0_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
26898  #define NIC0_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
26899  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x543A930ull
26900  #define NIC0_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
26901  #define NIC0_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
26902  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x543A938ull
26903  #define NIC0_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
26904  #define NIC0_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
26905  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x543A940ull
26906  #define NIC0_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
26907  #define NIC0_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
26908  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x543A948ull
26909  #define NIC0_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
26910  #define NIC0_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
26911  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x543A950ull
26912  #define NIC0_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
26913  #define NIC0_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
26914  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x543A958ull
26915  #define NIC0_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
26916  #define NIC0_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
26917  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x543A960ull
26918  #define NIC0_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
26919  #define NIC0_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
26920  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x543A968ull
26921  #define NIC0_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
26922  #define NIC0_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
26923  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x543A970ull
26924  #define NIC0_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
26925  #define NIC0_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
26926  #define mmNIC0_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x543A978ull
26927  #define NIC0_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
26928  #define NIC0_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
26929  #define mmNIC0_QM1_AXUSER_SECURED_BASE 0x543AB00ull
26930  #define NIC0_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
26931  #define NIC0_QM1_AXUSER_SECURED_SECTION 0x8000
26932  #define mmNIC0_QM1_AXUSER_NONSECURED_BASE 0x543AB80ull
26933  #define NIC0_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
26934  #define NIC0_QM1_AXUSER_NONSECURED_SECTION 0x8000
26935  #define mmNIC0_QM1_DBG_HBW_BASE 0x543AC00ull
26936  #define NIC0_QM1_DBG_HBW_MAX_OFFSET 0x5800
26937  #define NIC0_QM1_DBG_HBW_SECTION 0x8000
26938  #define mmNIC0_QM1_DBG_LBW_BASE 0x543AC80ull
26939  #define NIC0_QM1_DBG_LBW_MAX_OFFSET 0x5800
26940  #define NIC0_QM1_DBG_LBW_SECTION 0x1000
26941  #define mmNIC0_QM1_CGM_BASE 0x543AD80ull
26942  #define NIC0_QM1_CGM_MAX_OFFSET 0xC000
26943  #define NIC0_QM1_CGM_SECTION 0x1000
26944  #define mmNIC0_QM1_SPECIAL_BASE 0x543AE80ull
26945  #define NIC0_QM1_SPECIAL_MAX_OFFSET 0x1800
26946  #define NIC0_QM1_SPECIAL_SECTION 0x4180
26947  #define mmNIC0_QPC1_BASE 0x543F000ull
26948  #define NIC0_QPC1_MAX_OFFSET 0x1000
26949  #define NIC0_QPC1_SECTION 0x7200
26950  #define mmNIC0_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x543F720ull
26951  #define NIC0_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
26952  #define NIC0_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
26953  #define mmNIC0_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x543F728ull
26954  #define NIC0_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
26955  #define NIC0_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
26956  #define mmNIC0_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x543F730ull
26957  #define NIC0_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
26958  #define NIC0_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
26959  #define mmNIC0_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x543F738ull
26960  #define NIC0_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
26961  #define NIC0_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
26962  #define mmNIC0_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x543F740ull
26963  #define NIC0_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
26964  #define NIC0_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
26965  #define mmNIC0_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x543F748ull
26966  #define NIC0_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
26967  #define NIC0_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
26968  #define mmNIC0_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x543F750ull
26969  #define NIC0_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
26970  #define NIC0_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
26971  #define mmNIC0_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x543F758ull
26972  #define NIC0_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
26973  #define NIC0_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
26974  #define mmNIC0_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x543F760ull
26975  #define NIC0_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
26976  #define NIC0_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
26977  #define mmNIC0_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x543F768ull
26978  #define NIC0_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
26979  #define NIC0_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
26980  #define mmNIC0_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x543F770ull
26981  #define NIC0_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
26982  #define NIC0_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
26983  #define mmNIC0_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x543F778ull
26984  #define NIC0_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
26985  #define NIC0_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
26986  #define mmNIC0_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x543F780ull
26987  #define NIC0_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
26988  #define NIC0_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
26989  #define mmNIC0_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x543F788ull
26990  #define NIC0_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
26991  #define NIC0_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
26992  #define mmNIC0_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x543F790ull
26993  #define NIC0_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
26994  #define NIC0_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
26995  #define mmNIC0_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x543F798ull
26996  #define NIC0_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
26997  #define NIC0_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
26998  #define mmNIC0_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x543F7A0ull
26999  #define NIC0_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
27000  #define NIC0_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
27001  #define mmNIC0_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x543F7A8ull
27002  #define NIC0_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
27003  #define NIC0_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
27004  #define mmNIC0_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x543F7B0ull
27005  #define NIC0_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
27006  #define NIC0_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
27007  #define mmNIC0_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x543F7B8ull
27008  #define NIC0_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
27009  #define NIC0_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
27010  #define mmNIC0_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x543F7C0ull
27011  #define NIC0_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
27012  #define NIC0_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
27013  #define mmNIC0_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x543F7C8ull
27014  #define NIC0_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
27015  #define NIC0_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
27016  #define mmNIC0_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x543F7D0ull
27017  #define NIC0_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
27018  #define NIC0_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
27019  #define mmNIC0_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x543F7D8ull
27020  #define NIC0_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
27021  #define NIC0_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
27022  #define mmNIC0_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x543F7E0ull
27023  #define NIC0_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
27024  #define NIC0_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
27025  #define mmNIC0_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x543F7E8ull
27026  #define NIC0_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
27027  #define NIC0_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
27028  #define mmNIC0_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x543F7F0ull
27029  #define NIC0_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
27030  #define NIC0_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
27031  #define mmNIC0_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x543F7F8ull
27032  #define NIC0_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
27033  #define NIC0_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
27034  #define mmNIC0_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x543F800ull
27035  #define NIC0_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
27036  #define NIC0_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
27037  #define mmNIC0_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x543F808ull
27038  #define NIC0_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
27039  #define NIC0_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
27040  #define mmNIC0_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x543F810ull
27041  #define NIC0_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
27042  #define NIC0_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
27043  #define mmNIC0_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x543F818ull
27044  #define NIC0_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
27045  #define NIC0_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
27046  #define mmNIC0_QPC1_AXUSER_CONG_QUE_BASE 0x543FB80ull
27047  #define NIC0_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
27048  #define NIC0_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
27049  #define mmNIC0_QPC1_AXUSER_RXWQE_BASE 0x543FBE0ull
27050  #define NIC0_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
27051  #define NIC0_QPC1_AXUSER_RXWQE_SECTION 0x6000
27052  #define mmNIC0_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x543FC40ull
27053  #define NIC0_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
27054  #define NIC0_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
27055  #define mmNIC0_QPC1_AXUSER_DB_FIFO_BASE 0x543FCA0ull
27056  #define NIC0_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
27057  #define NIC0_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
27058  #define mmNIC0_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x543FD00ull
27059  #define NIC0_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
27060  #define NIC0_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
27061  #define mmNIC0_QPC1_AXUSER_ERR_FIFO_BASE 0x543FD60ull
27062  #define NIC0_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
27063  #define NIC0_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
27064  #define mmNIC0_QPC1_AXUSER_QPC_RESP_BASE 0x543FDC0ull
27065  #define NIC0_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
27066  #define NIC0_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
27067  #define mmNIC0_QPC1_AXUSER_QPC_REQ_BASE 0x543FE20ull
27068  #define NIC0_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
27069  #define NIC0_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
27070  #define mmNIC0_QPC1_SPECIAL_BASE 0x543FE80ull
27071  #define NIC0_QPC1_SPECIAL_MAX_OFFSET 0x1800
27072  #define NIC0_QPC1_SPECIAL_SECTION 0x8180
27073  #define mmNIC0_TMR_BASE 0x5448000ull
27074  #define NIC0_TMR_MAX_OFFSET 0x1000
27075  #define NIC0_TMR_SECTION 0xD600
27076  #define mmNIC0_TMR_AXUSER_TMR_FREE_LIST_BASE 0x5448D60ull
27077  #define NIC0_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
27078  #define NIC0_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
27079  #define mmNIC0_TMR_AXUSER_TMR_FIFO_BASE 0x5448DC0ull
27080  #define NIC0_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
27081  #define NIC0_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
27082  #define mmNIC0_TMR_AXUSER_TMR_FSM_BASE 0x5448E20ull
27083  #define NIC0_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
27084  #define NIC0_TMR_AXUSER_TMR_FSM_SECTION 0x6000
27085  #define mmNIC0_TMR_SPECIAL_BASE 0x5448E80ull
27086  #define NIC0_TMR_SPECIAL_MAX_OFFSET 0x1800
27087  #define NIC0_TMR_SPECIAL_SECTION 0x1800
27088  #define mmNIC0_RXB_CORE_BASE 0x5449000ull
27089  #define NIC0_RXB_CORE_MAX_OFFSET 0x1000
27090  #define NIC0_RXB_CORE_SECTION 0x6100
27091  #define mmNIC0_RXB_CORE_SCT_AWUSER_BASE 0x5449610ull
27092  #define NIC0_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
27093  #define NIC0_RXB_CORE_SCT_AWUSER_SECTION 0x8700
27094  #define mmNIC0_RXB_CORE_SPECIAL_BASE 0x5449E80ull
27095  #define NIC0_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
27096  #define NIC0_RXB_CORE_SPECIAL_SECTION 0x1800
27097  #define mmNIC0_RXE0_BASE 0x544A000ull
27098  #define NIC0_RXE0_MAX_OFFSET 0x1000
27099  #define NIC0_RXE0_SECTION 0x9000
27100  #define mmNIC0_RXE0_WQE_ARUSER_BASE 0x544A900ull
27101  #define NIC0_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
27102  #define NIC0_RXE0_WQE_ARUSER_SECTION 0x5800
27103  #define mmNIC0_RXE0_SPECIAL_BASE 0x544AE80ull
27104  #define NIC0_RXE0_SPECIAL_MAX_OFFSET 0x1800
27105  #define NIC0_RXE0_SPECIAL_SECTION 0x1800
27106  #define mmNIC0_RXE1_BASE 0x544B000ull
27107  #define NIC0_RXE1_MAX_OFFSET 0x1000
27108  #define NIC0_RXE1_SECTION 0x9000
27109  #define mmNIC0_RXE1_WQE_ARUSER_BASE 0x544B900ull
27110  #define NIC0_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
27111  #define NIC0_RXE1_WQE_ARUSER_SECTION 0x5800
27112  #define mmNIC0_RXE1_SPECIAL_BASE 0x544BE80ull
27113  #define NIC0_RXE1_SPECIAL_MAX_OFFSET 0x1800
27114  #define NIC0_RXE1_SPECIAL_SECTION 0x1800
27115  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ0_BASE 0x544C000ull
27116  #define NIC0_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
27117  #define NIC0_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
27118  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ1_BASE 0x544C050ull
27119  #define NIC0_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
27120  #define NIC0_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
27121  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ2_BASE 0x544C0A0ull
27122  #define NIC0_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
27123  #define NIC0_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
27124  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ3_BASE 0x544C0F0ull
27125  #define NIC0_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
27126  #define NIC0_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
27127  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ4_BASE 0x544C140ull
27128  #define NIC0_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
27129  #define NIC0_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
27130  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ5_BASE 0x544C190ull
27131  #define NIC0_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
27132  #define NIC0_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
27133  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ6_BASE 0x544C1E0ull
27134  #define NIC0_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
27135  #define NIC0_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
27136  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ7_BASE 0x544C230ull
27137  #define NIC0_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
27138  #define NIC0_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
27139  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ8_BASE 0x544C280ull
27140  #define NIC0_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
27141  #define NIC0_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
27142  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ9_BASE 0x544C2D0ull
27143  #define NIC0_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
27144  #define NIC0_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
27145  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ10_BASE 0x544C320ull
27146  #define NIC0_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
27147  #define NIC0_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
27148  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ11_BASE 0x544C370ull
27149  #define NIC0_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
27150  #define NIC0_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
27151  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ12_BASE 0x544C3C0ull
27152  #define NIC0_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
27153  #define NIC0_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
27154  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ13_BASE 0x544C410ull
27155  #define NIC0_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
27156  #define NIC0_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
27157  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ14_BASE 0x544C460ull
27158  #define NIC0_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
27159  #define NIC0_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
27160  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ15_BASE 0x544C4B0ull
27161  #define NIC0_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
27162  #define NIC0_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
27163  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ16_BASE 0x544C500ull
27164  #define NIC0_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
27165  #define NIC0_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
27166  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ17_BASE 0x544C550ull
27167  #define NIC0_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
27168  #define NIC0_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
27169  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ18_BASE 0x544C5A0ull
27170  #define NIC0_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
27171  #define NIC0_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
27172  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ19_BASE 0x544C5F0ull
27173  #define NIC0_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
27174  #define NIC0_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
27175  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ20_BASE 0x544C640ull
27176  #define NIC0_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
27177  #define NIC0_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
27178  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ21_BASE 0x544C690ull
27179  #define NIC0_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
27180  #define NIC0_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
27181  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ22_BASE 0x544C6E0ull
27182  #define NIC0_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
27183  #define NIC0_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
27184  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ23_BASE 0x544C730ull
27185  #define NIC0_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
27186  #define NIC0_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
27187  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ24_BASE 0x544C780ull
27188  #define NIC0_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
27189  #define NIC0_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
27190  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ25_BASE 0x544C7D0ull
27191  #define NIC0_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
27192  #define NIC0_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
27193  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ26_BASE 0x544C820ull
27194  #define NIC0_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
27195  #define NIC0_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
27196  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ27_BASE 0x544C870ull
27197  #define NIC0_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
27198  #define NIC0_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
27199  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ28_BASE 0x544C8C0ull
27200  #define NIC0_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
27201  #define NIC0_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
27202  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ29_BASE 0x544C910ull
27203  #define NIC0_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
27204  #define NIC0_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
27205  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ30_BASE 0x544C960ull
27206  #define NIC0_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
27207  #define NIC0_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
27208  #define mmNIC0_RXE0_AXUSER_AXUSER_CQ31_BASE 0x544C9B0ull
27209  #define NIC0_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
27210  #define NIC0_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
27211  #define mmNIC0_RXE0_AXUSER_SPECIAL_BASE 0x544CE80ull
27212  #define NIC0_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
27213  #define NIC0_RXE0_AXUSER_SPECIAL_SECTION 0x1800
27214  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ0_BASE 0x544D000ull
27215  #define NIC0_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
27216  #define NIC0_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
27217  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ1_BASE 0x544D050ull
27218  #define NIC0_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
27219  #define NIC0_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
27220  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ2_BASE 0x544D0A0ull
27221  #define NIC0_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
27222  #define NIC0_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
27223  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ3_BASE 0x544D0F0ull
27224  #define NIC0_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
27225  #define NIC0_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
27226  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ4_BASE 0x544D140ull
27227  #define NIC0_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
27228  #define NIC0_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
27229  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ5_BASE 0x544D190ull
27230  #define NIC0_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
27231  #define NIC0_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
27232  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ6_BASE 0x544D1E0ull
27233  #define NIC0_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
27234  #define NIC0_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
27235  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ7_BASE 0x544D230ull
27236  #define NIC0_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
27237  #define NIC0_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
27238  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ8_BASE 0x544D280ull
27239  #define NIC0_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
27240  #define NIC0_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
27241  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ9_BASE 0x544D2D0ull
27242  #define NIC0_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
27243  #define NIC0_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
27244  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ10_BASE 0x544D320ull
27245  #define NIC0_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
27246  #define NIC0_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
27247  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ11_BASE 0x544D370ull
27248  #define NIC0_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
27249  #define NIC0_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
27250  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ12_BASE 0x544D3C0ull
27251  #define NIC0_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
27252  #define NIC0_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
27253  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ13_BASE 0x544D410ull
27254  #define NIC0_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
27255  #define NIC0_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
27256  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ14_BASE 0x544D460ull
27257  #define NIC0_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
27258  #define NIC0_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
27259  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ15_BASE 0x544D4B0ull
27260  #define NIC0_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
27261  #define NIC0_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
27262  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ16_BASE 0x544D500ull
27263  #define NIC0_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
27264  #define NIC0_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
27265  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ17_BASE 0x544D550ull
27266  #define NIC0_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
27267  #define NIC0_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
27268  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ18_BASE 0x544D5A0ull
27269  #define NIC0_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
27270  #define NIC0_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
27271  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ19_BASE 0x544D5F0ull
27272  #define NIC0_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
27273  #define NIC0_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
27274  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ20_BASE 0x544D640ull
27275  #define NIC0_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
27276  #define NIC0_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
27277  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ21_BASE 0x544D690ull
27278  #define NIC0_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
27279  #define NIC0_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
27280  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ22_BASE 0x544D6E0ull
27281  #define NIC0_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
27282  #define NIC0_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
27283  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ23_BASE 0x544D730ull
27284  #define NIC0_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
27285  #define NIC0_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
27286  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ24_BASE 0x544D780ull
27287  #define NIC0_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
27288  #define NIC0_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
27289  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ25_BASE 0x544D7D0ull
27290  #define NIC0_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
27291  #define NIC0_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
27292  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ26_BASE 0x544D820ull
27293  #define NIC0_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
27294  #define NIC0_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
27295  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ27_BASE 0x544D870ull
27296  #define NIC0_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
27297  #define NIC0_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
27298  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ28_BASE 0x544D8C0ull
27299  #define NIC0_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
27300  #define NIC0_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
27301  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ29_BASE 0x544D910ull
27302  #define NIC0_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
27303  #define NIC0_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
27304  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ30_BASE 0x544D960ull
27305  #define NIC0_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
27306  #define NIC0_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
27307  #define mmNIC0_RXE1_AXUSER_AXUSER_CQ31_BASE 0x544D9B0ull
27308  #define NIC0_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
27309  #define NIC0_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
27310  #define mmNIC0_RXE1_AXUSER_SPECIAL_BASE 0x544DE80ull
27311  #define NIC0_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
27312  #define NIC0_RXE1_AXUSER_SPECIAL_SECTION 0x2180
27313  #define mmNIC0_TXS0_BASE 0x5450000ull
27314  #define NIC0_TXS0_MAX_OFFSET 0x1000
27315  #define NIC0_TXS0_SECTION 0xE800
27316  #define mmNIC0_TXS0_SPECIAL_BASE 0x5450E80ull
27317  #define NIC0_TXS0_SPECIAL_MAX_OFFSET 0x1800
27318  #define NIC0_TXS0_SPECIAL_SECTION 0x1800
27319  #define mmNIC0_TXS1_BASE 0x5451000ull
27320  #define NIC0_TXS1_MAX_OFFSET 0x1000
27321  #define NIC0_TXS1_SECTION 0xE800
27322  #define mmNIC0_TXS1_SPECIAL_BASE 0x5451E80ull
27323  #define NIC0_TXS1_SPECIAL_MAX_OFFSET 0x1800
27324  #define NIC0_TXS1_SPECIAL_SECTION 0x1800
27325  #define mmNIC0_TXE0_BASE 0x5452000ull
27326  #define NIC0_TXE0_MAX_OFFSET 0x1000
27327  #define NIC0_TXE0_SECTION 0xE800
27328  #define mmNIC0_TXE0_SPECIAL_BASE 0x5452E80ull
27329  #define NIC0_TXE0_SPECIAL_MAX_OFFSET 0x1800
27330  #define NIC0_TXE0_SPECIAL_SECTION 0x1800
27331  #define mmNIC0_TXE1_BASE 0x5453000ull
27332  #define NIC0_TXE1_MAX_OFFSET 0x1000
27333  #define NIC0_TXE1_SECTION 0xE800
27334  #define mmNIC0_TXE1_SPECIAL_BASE 0x5453E80ull
27335  #define NIC0_TXE1_SPECIAL_MAX_OFFSET 0x1800
27336  #define NIC0_TXE1_SPECIAL_SECTION 0x1800
27337  #define mmNIC0_TXB_BASE 0x5454000ull
27338  #define NIC0_TXB_MAX_OFFSET 0x1000
27339  #define NIC0_TXB_SECTION 0xE800
27340  #define mmNIC0_TXB_SPECIAL_BASE 0x5454E80ull
27341  #define NIC0_TXB_SPECIAL_MAX_OFFSET 0x1800
27342  #define NIC0_TXB_SPECIAL_SECTION 0x1800
27343  #define mmNIC0_MSTR_IF_RR_SHRD_HBW_BASE 0x5455000ull
27344  #define NIC0_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
27345  #define NIC0_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
27346  #define mmNIC0_MSTR_IF_RR_PRVT_HBW_BASE 0x5455200ull
27347  #define NIC0_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
27348  #define NIC0_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
27349  #define mmNIC0_MSTR_IF_RR_SHRD_LBW_BASE 0x5455400ull
27350  #define NIC0_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
27351  #define NIC0_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
27352  #define mmNIC0_MSTR_IF_RR_PRVT_LBW_BASE 0x5455600ull
27353  #define NIC0_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
27354  #define NIC0_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
27355  #define mmNIC0_MSTR_IF_E2E_CRDT_BASE 0x5455800ull
27356  #define NIC0_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
27357  #define NIC0_MSTR_IF_E2E_CRDT_SECTION 0x2800
27358  #define mmNIC0_MSTR_IF_AXUSER_BASE 0x5455A80ull
27359  #define NIC0_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
27360  #define NIC0_MSTR_IF_AXUSER_SECTION 0x8000
27361  #define mmNIC0_MSTR_IF_DBG_HBW_BASE 0x5455B00ull
27362  #define NIC0_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
27363  #define NIC0_MSTR_IF_DBG_HBW_SECTION 0x8000
27364  #define mmNIC0_MSTR_IF_DBG_LBW_BASE 0x5455B80ull
27365  #define NIC0_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
27366  #define NIC0_MSTR_IF_DBG_LBW_SECTION 0x8000
27367  #define mmNIC0_MSTR_IF_CORE_HBW_BASE 0x5455C00ull
27368  #define NIC0_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
27369  #define NIC0_MSTR_IF_CORE_HBW_SECTION 0x1800
27370  #define mmNIC0_MSTR_IF_CORE_LBW_BASE 0x5455D80ull
27371  #define NIC0_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
27372  #define NIC0_MSTR_IF_CORE_LBW_SECTION 0x1000
27373  #define mmNIC0_MSTR_IF_SPECIAL_BASE 0x5455E80ull
27374  #define NIC0_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
27375  #define NIC0_MSTR_IF_SPECIAL_SECTION 0x1800
27376  #define mmNIC0_TX_AXUSER_BASE 0x5456000ull
27377  #define NIC0_TX_AXUSER_MAX_OFFSET 0x5000
27378  #define NIC0_TX_AXUSER_SECTION 0x2000
27379  #define mmNIC0_SERDES0_BASE 0x5458000ull
27380  #define NIC0_SERDES0_MAX_OFFSET 0x3E40
27381  #define NIC0_SERDES0_SECTION 0x4000
27382  #define mmNIC0_SERDES1_BASE 0x545C000ull
27383  #define NIC0_SERDES1_MAX_OFFSET 0x3E40
27384  #define NIC0_SERDES1_SECTION 0x4000
27385  #define mmNIC0_PHY_BASE 0x5460000ull
27386  #define NIC0_PHY_MAX_OFFSET 0x1000
27387  #define NIC0_PHY_SECTION 0xE800
27388  #define mmNIC0_PHY_SPECIAL_BASE 0x5460E80ull
27389  #define NIC0_PHY_SPECIAL_MAX_OFFSET 0x1800
27390  #define NIC0_PHY_SPECIAL_SECTION 0x7180
27391  #define mmPRT0_MAC_AUX_BASE 0x5468000ull
27392  #define PRT0_MAC_AUX_MAX_OFFSET 0x1000
27393  #define PRT0_MAC_AUX_SECTION 0xE800
27394  #define mmPRT0_MAC_AUX_SPECIAL_BASE 0x5468E80ull
27395  #define PRT0_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
27396  #define PRT0_MAC_AUX_SPECIAL_SECTION 0x1800
27397  #define mmPRT0_MAC_CORE_BASE 0x5469000ull
27398  #define PRT0_MAC_CORE_MAX_OFFSET 0x1000
27399  #define PRT0_MAC_CORE_SECTION 0xE800
27400  #define mmPRT0_MAC_CORE_SPECIAL_BASE 0x5469E80ull
27401  #define PRT0_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
27402  #define PRT0_MAC_CORE_SPECIAL_SECTION 0x1800
27403  #define mmNIC0_MAC_RS_FEC_BASE 0x546A000ull
27404  #define NIC0_MAC_RS_FEC_MAX_OFFSET 0x2DC0
27405  #define NIC0_MAC_RS_FEC_SECTION 0x1000
27406  #define mmNIC0_MAC_GLOB_STAT_CONTROL_REG_BASE 0x546B000ull
27407  #define NIC0_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
27408  #define NIC0_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
27409  #define mmNIC0_MAC_GLOB_STAT_RX0_BASE 0x546B100ull
27410  #define NIC0_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
27411  #define NIC0_MAC_GLOB_STAT_RX0_SECTION 0x8C00
27412  #define mmNIC0_MAC_GLOB_STAT_RX1_BASE 0x546B18Cull
27413  #define NIC0_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
27414  #define NIC0_MAC_GLOB_STAT_RX1_SECTION 0x8C00
27415  #define mmNIC0_MAC_GLOB_STAT_RX2_BASE 0x546B218ull
27416  #define NIC0_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
27417  #define NIC0_MAC_GLOB_STAT_RX2_SECTION 0x8C00
27418  #define mmNIC0_MAC_GLOB_STAT_RX3_BASE 0x546B2A4ull
27419  #define NIC0_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
27420  #define NIC0_MAC_GLOB_STAT_RX3_SECTION 0x8C00
27421  #define mmNIC0_MAC_GLOB_STAT_TX0_BASE 0x546B330ull
27422  #define NIC0_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
27423  #define NIC0_MAC_GLOB_STAT_TX0_SECTION 0x6800
27424  #define mmNIC0_MAC_GLOB_STAT_TX1_BASE 0x546B398ull
27425  #define NIC0_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
27426  #define NIC0_MAC_GLOB_STAT_TX1_SECTION 0x6800
27427  #define mmNIC0_MAC_GLOB_STAT_TX2_BASE 0x546B400ull
27428  #define NIC0_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
27429  #define NIC0_MAC_GLOB_STAT_TX2_SECTION 0x6800
27430  #define mmNIC0_MAC_GLOB_STAT_TX3_BASE 0x546B468ull
27431  #define NIC0_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
27432  #define NIC0_MAC_GLOB_STAT_TX3_SECTION 0x3980
27433  #define mmNIC0_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x546B800ull
27434  #define NIC0_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
27435  #define NIC0_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
27436  #define mmNIC0_MAC_CH0_MAC_PCS_BASE 0x546C000ull
27437  #define NIC0_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
27438  #define NIC0_MAC_CH0_MAC_PCS_SECTION 0x4000
27439  #define mmNIC0_MAC_CH0_MAC_128_BASE 0x546C400ull
27440  #define NIC0_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
27441  #define NIC0_MAC_CH0_MAC_128_SECTION 0x4000
27442  #define mmNIC0_MAC_CH0_MAC_AN_BASE 0x546C800ull
27443  #define NIC0_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
27444  #define NIC0_MAC_CH0_MAC_AN_SECTION 0x8000
27445  #define mmNIC0_MAC_CH1_MAC_PCS_BASE 0x546D000ull
27446  #define NIC0_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
27447  #define NIC0_MAC_CH1_MAC_PCS_SECTION 0x4000
27448  #define mmNIC0_MAC_CH1_MAC_128_BASE 0x546D400ull
27449  #define NIC0_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
27450  #define NIC0_MAC_CH1_MAC_128_SECTION 0x4000
27451  #define mmNIC0_MAC_CH1_MAC_AN_BASE 0x546D800ull
27452  #define NIC0_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
27453  #define NIC0_MAC_CH1_MAC_AN_SECTION 0x8000
27454  #define mmNIC0_MAC_CH2_MAC_PCS_BASE 0x546E000ull
27455  #define NIC0_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
27456  #define NIC0_MAC_CH2_MAC_PCS_SECTION 0x4000
27457  #define mmNIC0_MAC_CH2_MAC_128_BASE 0x546E400ull
27458  #define NIC0_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
27459  #define NIC0_MAC_CH2_MAC_128_SECTION 0x4000
27460  #define mmNIC0_MAC_CH2_MAC_AN_BASE 0x546E800ull
27461  #define NIC0_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
27462  #define NIC0_MAC_CH2_MAC_AN_SECTION 0x8000
27463  #define mmNIC0_MAC_CH3_MAC_PCS_BASE 0x546F000ull
27464  #define NIC0_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
27465  #define NIC0_MAC_CH3_MAC_PCS_SECTION 0x4000
27466  #define mmNIC0_MAC_CH3_MAC_128_BASE 0x546F400ull
27467  #define NIC0_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
27468  #define NIC0_MAC_CH3_MAC_128_SECTION 0x4000
27469  #define mmNIC0_MAC_CH3_MAC_AN_BASE 0x546F800ull
27470  #define NIC0_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
27471  #define NIC0_MAC_CH3_MAC_AN_SECTION 0x10800
27472  #define mmNIC1_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5480000ull
27473  #define NIC1_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27474  #define NIC1_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
27475  #define mmNIC1_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5480080ull
27476  #define NIC1_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27477  #define NIC1_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
27478  #define mmNIC1_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5480100ull
27479  #define NIC1_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27480  #define NIC1_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27481  #define mmNIC1_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5480180ull
27482  #define NIC1_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27483  #define NIC1_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27484  #define mmNIC1_UMR0_0_SPECIAL_BASE 0x5480E80ull
27485  #define NIC1_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
27486  #define NIC1_UMR0_0_SPECIAL_SECTION 0x1800
27487  #define mmNIC1_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5481000ull
27488  #define NIC1_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27489  #define NIC1_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
27490  #define mmNIC1_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5481080ull
27491  #define NIC1_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27492  #define NIC1_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
27493  #define mmNIC1_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5481100ull
27494  #define NIC1_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27495  #define NIC1_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27496  #define mmNIC1_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5481180ull
27497  #define NIC1_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27498  #define NIC1_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27499  #define mmNIC1_UMR0_1_SPECIAL_BASE 0x5481E80ull
27500  #define NIC1_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
27501  #define NIC1_UMR0_1_SPECIAL_SECTION 0x1800
27502  #define mmNIC1_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5482000ull
27503  #define NIC1_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27504  #define NIC1_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
27505  #define mmNIC1_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5482080ull
27506  #define NIC1_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27507  #define NIC1_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
27508  #define mmNIC1_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5482100ull
27509  #define NIC1_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27510  #define NIC1_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27511  #define mmNIC1_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5482180ull
27512  #define NIC1_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27513  #define NIC1_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27514  #define mmNIC1_UMR0_2_SPECIAL_BASE 0x5482E80ull
27515  #define NIC1_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
27516  #define NIC1_UMR0_2_SPECIAL_SECTION 0x1800
27517  #define mmNIC1_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5483000ull
27518  #define NIC1_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27519  #define NIC1_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
27520  #define mmNIC1_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5483080ull
27521  #define NIC1_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27522  #define NIC1_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
27523  #define mmNIC1_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5483100ull
27524  #define NIC1_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27525  #define NIC1_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27526  #define mmNIC1_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5483180ull
27527  #define NIC1_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27528  #define NIC1_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27529  #define mmNIC1_UMR0_3_SPECIAL_BASE 0x5483E80ull
27530  #define NIC1_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
27531  #define NIC1_UMR0_3_SPECIAL_SECTION 0x1800
27532  #define mmNIC1_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5484000ull
27533  #define NIC1_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27534  #define NIC1_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
27535  #define mmNIC1_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5484080ull
27536  #define NIC1_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27537  #define NIC1_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
27538  #define mmNIC1_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5484100ull
27539  #define NIC1_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27540  #define NIC1_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27541  #define mmNIC1_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5484180ull
27542  #define NIC1_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27543  #define NIC1_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27544  #define mmNIC1_UMR0_4_SPECIAL_BASE 0x5484E80ull
27545  #define NIC1_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
27546  #define NIC1_UMR0_4_SPECIAL_SECTION 0x1800
27547  #define mmNIC1_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5485000ull
27548  #define NIC1_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27549  #define NIC1_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
27550  #define mmNIC1_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5485080ull
27551  #define NIC1_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27552  #define NIC1_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
27553  #define mmNIC1_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5485100ull
27554  #define NIC1_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27555  #define NIC1_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27556  #define mmNIC1_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5485180ull
27557  #define NIC1_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27558  #define NIC1_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27559  #define mmNIC1_UMR0_5_SPECIAL_BASE 0x5485E80ull
27560  #define NIC1_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
27561  #define NIC1_UMR0_5_SPECIAL_SECTION 0x1800
27562  #define mmNIC1_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5486000ull
27563  #define NIC1_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27564  #define NIC1_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
27565  #define mmNIC1_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5486080ull
27566  #define NIC1_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27567  #define NIC1_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
27568  #define mmNIC1_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5486100ull
27569  #define NIC1_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27570  #define NIC1_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27571  #define mmNIC1_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5486180ull
27572  #define NIC1_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27573  #define NIC1_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27574  #define mmNIC1_UMR0_6_SPECIAL_BASE 0x5486E80ull
27575  #define NIC1_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
27576  #define NIC1_UMR0_6_SPECIAL_SECTION 0x1800
27577  #define mmNIC1_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5487000ull
27578  #define NIC1_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27579  #define NIC1_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
27580  #define mmNIC1_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5487080ull
27581  #define NIC1_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27582  #define NIC1_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
27583  #define mmNIC1_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5487100ull
27584  #define NIC1_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27585  #define NIC1_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27586  #define mmNIC1_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5487180ull
27587  #define NIC1_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27588  #define NIC1_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27589  #define mmNIC1_UMR0_7_SPECIAL_BASE 0x5487E80ull
27590  #define NIC1_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
27591  #define NIC1_UMR0_7_SPECIAL_SECTION 0x1800
27592  #define mmNIC1_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5488000ull
27593  #define NIC1_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27594  #define NIC1_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
27595  #define mmNIC1_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5488080ull
27596  #define NIC1_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27597  #define NIC1_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
27598  #define mmNIC1_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5488100ull
27599  #define NIC1_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27600  #define NIC1_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27601  #define mmNIC1_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5488180ull
27602  #define NIC1_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27603  #define NIC1_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27604  #define mmNIC1_UMR0_8_SPECIAL_BASE 0x5488E80ull
27605  #define NIC1_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
27606  #define NIC1_UMR0_8_SPECIAL_SECTION 0x1800
27607  #define mmNIC1_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5489000ull
27608  #define NIC1_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27609  #define NIC1_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
27610  #define mmNIC1_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5489080ull
27611  #define NIC1_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27612  #define NIC1_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
27613  #define mmNIC1_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5489100ull
27614  #define NIC1_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27615  #define NIC1_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27616  #define mmNIC1_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5489180ull
27617  #define NIC1_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27618  #define NIC1_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27619  #define mmNIC1_UMR0_9_SPECIAL_BASE 0x5489E80ull
27620  #define NIC1_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
27621  #define NIC1_UMR0_9_SPECIAL_SECTION 0x1800
27622  #define mmNIC1_UMR0_10_UNSECURE_DOORBELL0_BASE 0x548A000ull
27623  #define NIC1_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27624  #define NIC1_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
27625  #define mmNIC1_UMR0_10_UNSECURE_DOORBELL1_BASE 0x548A080ull
27626  #define NIC1_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27627  #define NIC1_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
27628  #define mmNIC1_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x548A100ull
27629  #define NIC1_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27630  #define NIC1_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27631  #define mmNIC1_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x548A180ull
27632  #define NIC1_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27633  #define NIC1_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27634  #define mmNIC1_UMR0_10_SPECIAL_BASE 0x548AE80ull
27635  #define NIC1_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
27636  #define NIC1_UMR0_10_SPECIAL_SECTION 0x1800
27637  #define mmNIC1_UMR0_11_UNSECURE_DOORBELL0_BASE 0x548B000ull
27638  #define NIC1_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27639  #define NIC1_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
27640  #define mmNIC1_UMR0_11_UNSECURE_DOORBELL1_BASE 0x548B080ull
27641  #define NIC1_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27642  #define NIC1_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
27643  #define mmNIC1_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x548B100ull
27644  #define NIC1_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27645  #define NIC1_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27646  #define mmNIC1_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x548B180ull
27647  #define NIC1_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27648  #define NIC1_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27649  #define mmNIC1_UMR0_11_SPECIAL_BASE 0x548BE80ull
27650  #define NIC1_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
27651  #define NIC1_UMR0_11_SPECIAL_SECTION 0x1800
27652  #define mmNIC1_UMR0_12_UNSECURE_DOORBELL0_BASE 0x548C000ull
27653  #define NIC1_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27654  #define NIC1_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
27655  #define mmNIC1_UMR0_12_UNSECURE_DOORBELL1_BASE 0x548C080ull
27656  #define NIC1_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27657  #define NIC1_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
27658  #define mmNIC1_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x548C100ull
27659  #define NIC1_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27660  #define NIC1_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27661  #define mmNIC1_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x548C180ull
27662  #define NIC1_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27663  #define NIC1_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27664  #define mmNIC1_UMR0_12_SPECIAL_BASE 0x548CE80ull
27665  #define NIC1_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
27666  #define NIC1_UMR0_12_SPECIAL_SECTION 0x1800
27667  #define mmNIC1_UMR0_13_UNSECURE_DOORBELL0_BASE 0x548D000ull
27668  #define NIC1_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27669  #define NIC1_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
27670  #define mmNIC1_UMR0_13_UNSECURE_DOORBELL1_BASE 0x548D080ull
27671  #define NIC1_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27672  #define NIC1_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
27673  #define mmNIC1_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x548D100ull
27674  #define NIC1_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27675  #define NIC1_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27676  #define mmNIC1_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x548D180ull
27677  #define NIC1_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27678  #define NIC1_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27679  #define mmNIC1_UMR0_13_SPECIAL_BASE 0x548DE80ull
27680  #define NIC1_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
27681  #define NIC1_UMR0_13_SPECIAL_SECTION 0x1800
27682  #define mmNIC1_UMR0_14_UNSECURE_DOORBELL0_BASE 0x548E000ull
27683  #define NIC1_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27684  #define NIC1_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
27685  #define mmNIC1_UMR0_14_UNSECURE_DOORBELL1_BASE 0x548E080ull
27686  #define NIC1_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27687  #define NIC1_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
27688  #define mmNIC1_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x548E100ull
27689  #define NIC1_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27690  #define NIC1_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27691  #define mmNIC1_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x548E180ull
27692  #define NIC1_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27693  #define NIC1_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27694  #define mmNIC1_UMR0_14_SPECIAL_BASE 0x548EE80ull
27695  #define NIC1_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
27696  #define NIC1_UMR0_14_SPECIAL_SECTION 0x1180
27697  #define mmNIC1_QM_DCCM0_BASE 0x5490000ull
27698  #define NIC1_QM_DCCM0_MAX_OFFSET 0x4000
27699  #define NIC1_QM_DCCM0_SECTION 0x8000
27700  #define mmNIC1_QM_ARC_AUX0_BASE 0x5498000ull
27701  #define NIC1_QM_ARC_AUX0_MAX_OFFSET 0x1000
27702  #define NIC1_QM_ARC_AUX0_SECTION 0xE800
27703  #define mmNIC1_QM_ARC_AUX0_SPECIAL_BASE 0x5498E80ull
27704  #define NIC1_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
27705  #define NIC1_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
27706  #define mmNIC1_QM0_BASE 0x549A000ull
27707  #define NIC1_QM0_MAX_OFFSET 0x1000
27708  #define NIC1_QM0_SECTION 0x9000
27709  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x549A900ull
27710  #define NIC1_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
27711  #define NIC1_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
27712  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x549A908ull
27713  #define NIC1_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
27714  #define NIC1_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
27715  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x549A910ull
27716  #define NIC1_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
27717  #define NIC1_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
27718  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x549A918ull
27719  #define NIC1_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
27720  #define NIC1_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
27721  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x549A920ull
27722  #define NIC1_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
27723  #define NIC1_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
27724  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x549A928ull
27725  #define NIC1_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
27726  #define NIC1_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
27727  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x549A930ull
27728  #define NIC1_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
27729  #define NIC1_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
27730  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x549A938ull
27731  #define NIC1_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
27732  #define NIC1_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
27733  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x549A940ull
27734  #define NIC1_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
27735  #define NIC1_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
27736  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x549A948ull
27737  #define NIC1_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
27738  #define NIC1_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
27739  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x549A950ull
27740  #define NIC1_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
27741  #define NIC1_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
27742  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x549A958ull
27743  #define NIC1_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
27744  #define NIC1_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
27745  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x549A960ull
27746  #define NIC1_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
27747  #define NIC1_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
27748  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x549A968ull
27749  #define NIC1_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
27750  #define NIC1_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
27751  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x549A970ull
27752  #define NIC1_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
27753  #define NIC1_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
27754  #define mmNIC1_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x549A978ull
27755  #define NIC1_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
27756  #define NIC1_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
27757  #define mmNIC1_QM0_AXUSER_SECURED_BASE 0x549AB00ull
27758  #define NIC1_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
27759  #define NIC1_QM0_AXUSER_SECURED_SECTION 0x8000
27760  #define mmNIC1_QM0_AXUSER_NONSECURED_BASE 0x549AB80ull
27761  #define NIC1_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
27762  #define NIC1_QM0_AXUSER_NONSECURED_SECTION 0x8000
27763  #define mmNIC1_QM0_DBG_HBW_BASE 0x549AC00ull
27764  #define NIC1_QM0_DBG_HBW_MAX_OFFSET 0x5800
27765  #define NIC1_QM0_DBG_HBW_SECTION 0x8000
27766  #define mmNIC1_QM0_DBG_LBW_BASE 0x549AC80ull
27767  #define NIC1_QM0_DBG_LBW_MAX_OFFSET 0x5800
27768  #define NIC1_QM0_DBG_LBW_SECTION 0x1000
27769  #define mmNIC1_QM0_CGM_BASE 0x549AD80ull
27770  #define NIC1_QM0_CGM_MAX_OFFSET 0xC000
27771  #define NIC1_QM0_CGM_SECTION 0x1000
27772  #define mmNIC1_QM0_SPECIAL_BASE 0x549AE80ull
27773  #define NIC1_QM0_SPECIAL_MAX_OFFSET 0x1800
27774  #define NIC1_QM0_SPECIAL_SECTION 0x4180
27775  #define mmNIC1_QPC0_BASE 0x549F000ull
27776  #define NIC1_QPC0_MAX_OFFSET 0x1000
27777  #define NIC1_QPC0_SECTION 0x7200
27778  #define mmNIC1_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x549F720ull
27779  #define NIC1_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
27780  #define NIC1_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
27781  #define mmNIC1_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x549F728ull
27782  #define NIC1_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
27783  #define NIC1_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
27784  #define mmNIC1_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x549F730ull
27785  #define NIC1_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
27786  #define NIC1_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
27787  #define mmNIC1_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x549F738ull
27788  #define NIC1_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
27789  #define NIC1_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
27790  #define mmNIC1_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x549F740ull
27791  #define NIC1_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
27792  #define NIC1_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
27793  #define mmNIC1_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x549F748ull
27794  #define NIC1_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
27795  #define NIC1_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
27796  #define mmNIC1_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x549F750ull
27797  #define NIC1_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
27798  #define NIC1_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
27799  #define mmNIC1_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x549F758ull
27800  #define NIC1_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
27801  #define NIC1_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
27802  #define mmNIC1_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x549F760ull
27803  #define NIC1_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
27804  #define NIC1_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
27805  #define mmNIC1_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x549F768ull
27806  #define NIC1_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
27807  #define NIC1_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
27808  #define mmNIC1_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x549F770ull
27809  #define NIC1_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
27810  #define NIC1_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
27811  #define mmNIC1_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x549F778ull
27812  #define NIC1_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
27813  #define NIC1_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
27814  #define mmNIC1_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x549F780ull
27815  #define NIC1_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
27816  #define NIC1_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
27817  #define mmNIC1_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x549F788ull
27818  #define NIC1_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
27819  #define NIC1_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
27820  #define mmNIC1_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x549F790ull
27821  #define NIC1_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
27822  #define NIC1_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
27823  #define mmNIC1_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x549F798ull
27824  #define NIC1_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
27825  #define NIC1_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
27826  #define mmNIC1_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x549F7A0ull
27827  #define NIC1_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
27828  #define NIC1_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
27829  #define mmNIC1_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x549F7A8ull
27830  #define NIC1_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
27831  #define NIC1_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
27832  #define mmNIC1_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x549F7B0ull
27833  #define NIC1_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
27834  #define NIC1_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
27835  #define mmNIC1_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x549F7B8ull
27836  #define NIC1_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
27837  #define NIC1_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
27838  #define mmNIC1_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x549F7C0ull
27839  #define NIC1_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
27840  #define NIC1_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
27841  #define mmNIC1_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x549F7C8ull
27842  #define NIC1_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
27843  #define NIC1_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
27844  #define mmNIC1_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x549F7D0ull
27845  #define NIC1_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
27846  #define NIC1_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
27847  #define mmNIC1_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x549F7D8ull
27848  #define NIC1_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
27849  #define NIC1_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
27850  #define mmNIC1_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x549F7E0ull
27851  #define NIC1_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
27852  #define NIC1_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
27853  #define mmNIC1_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x549F7E8ull
27854  #define NIC1_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
27855  #define NIC1_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
27856  #define mmNIC1_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x549F7F0ull
27857  #define NIC1_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
27858  #define NIC1_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
27859  #define mmNIC1_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x549F7F8ull
27860  #define NIC1_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
27861  #define NIC1_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
27862  #define mmNIC1_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x549F800ull
27863  #define NIC1_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
27864  #define NIC1_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
27865  #define mmNIC1_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x549F808ull
27866  #define NIC1_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
27867  #define NIC1_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
27868  #define mmNIC1_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x549F810ull
27869  #define NIC1_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
27870  #define NIC1_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
27871  #define mmNIC1_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x549F818ull
27872  #define NIC1_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
27873  #define NIC1_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
27874  #define mmNIC1_QPC0_AXUSER_CONG_QUE_BASE 0x549FB80ull
27875  #define NIC1_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
27876  #define NIC1_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
27877  #define mmNIC1_QPC0_AXUSER_RXWQE_BASE 0x549FBE0ull
27878  #define NIC1_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
27879  #define NIC1_QPC0_AXUSER_RXWQE_SECTION 0x6000
27880  #define mmNIC1_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x549FC40ull
27881  #define NIC1_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
27882  #define NIC1_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
27883  #define mmNIC1_QPC0_AXUSER_DB_FIFO_BASE 0x549FCA0ull
27884  #define NIC1_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
27885  #define NIC1_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
27886  #define mmNIC1_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x549FD00ull
27887  #define NIC1_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
27888  #define NIC1_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
27889  #define mmNIC1_QPC0_AXUSER_ERR_FIFO_BASE 0x549FD60ull
27890  #define NIC1_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
27891  #define NIC1_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
27892  #define mmNIC1_QPC0_AXUSER_QPC_RESP_BASE 0x549FDC0ull
27893  #define NIC1_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
27894  #define NIC1_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
27895  #define mmNIC1_QPC0_AXUSER_QPC_REQ_BASE 0x549FE20ull
27896  #define NIC1_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
27897  #define NIC1_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
27898  #define mmNIC1_QPC0_SPECIAL_BASE 0x549FE80ull
27899  #define NIC1_QPC0_SPECIAL_MAX_OFFSET 0x1800
27900  #define NIC1_QPC0_SPECIAL_SECTION 0x1800
27901  #define mmNIC1_UMR1_0_UNSECURE_DOORBELL0_BASE 0x54A0000ull
27902  #define NIC1_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27903  #define NIC1_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
27904  #define mmNIC1_UMR1_0_UNSECURE_DOORBELL1_BASE 0x54A0080ull
27905  #define NIC1_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27906  #define NIC1_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
27907  #define mmNIC1_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x54A0100ull
27908  #define NIC1_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27909  #define NIC1_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27910  #define mmNIC1_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x54A0180ull
27911  #define NIC1_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27912  #define NIC1_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27913  #define mmNIC1_UMR1_0_SPECIAL_BASE 0x54A0E80ull
27914  #define NIC1_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
27915  #define NIC1_UMR1_0_SPECIAL_SECTION 0x1800
27916  #define mmNIC1_UMR1_1_UNSECURE_DOORBELL0_BASE 0x54A1000ull
27917  #define NIC1_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27918  #define NIC1_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
27919  #define mmNIC1_UMR1_1_UNSECURE_DOORBELL1_BASE 0x54A1080ull
27920  #define NIC1_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27921  #define NIC1_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
27922  #define mmNIC1_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x54A1100ull
27923  #define NIC1_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27924  #define NIC1_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27925  #define mmNIC1_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x54A1180ull
27926  #define NIC1_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27927  #define NIC1_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27928  #define mmNIC1_UMR1_1_SPECIAL_BASE 0x54A1E80ull
27929  #define NIC1_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
27930  #define NIC1_UMR1_1_SPECIAL_SECTION 0x1800
27931  #define mmNIC1_UMR1_2_UNSECURE_DOORBELL0_BASE 0x54A2000ull
27932  #define NIC1_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27933  #define NIC1_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
27934  #define mmNIC1_UMR1_2_UNSECURE_DOORBELL1_BASE 0x54A2080ull
27935  #define NIC1_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27936  #define NIC1_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
27937  #define mmNIC1_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x54A2100ull
27938  #define NIC1_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27939  #define NIC1_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27940  #define mmNIC1_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x54A2180ull
27941  #define NIC1_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27942  #define NIC1_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27943  #define mmNIC1_UMR1_2_SPECIAL_BASE 0x54A2E80ull
27944  #define NIC1_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
27945  #define NIC1_UMR1_2_SPECIAL_SECTION 0x1800
27946  #define mmNIC1_UMR1_3_UNSECURE_DOORBELL0_BASE 0x54A3000ull
27947  #define NIC1_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27948  #define NIC1_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
27949  #define mmNIC1_UMR1_3_UNSECURE_DOORBELL1_BASE 0x54A3080ull
27950  #define NIC1_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27951  #define NIC1_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
27952  #define mmNIC1_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x54A3100ull
27953  #define NIC1_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27954  #define NIC1_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27955  #define mmNIC1_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x54A3180ull
27956  #define NIC1_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27957  #define NIC1_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27958  #define mmNIC1_UMR1_3_SPECIAL_BASE 0x54A3E80ull
27959  #define NIC1_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
27960  #define NIC1_UMR1_3_SPECIAL_SECTION 0x1800
27961  #define mmNIC1_UMR1_4_UNSECURE_DOORBELL0_BASE 0x54A4000ull
27962  #define NIC1_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27963  #define NIC1_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
27964  #define mmNIC1_UMR1_4_UNSECURE_DOORBELL1_BASE 0x54A4080ull
27965  #define NIC1_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27966  #define NIC1_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
27967  #define mmNIC1_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x54A4100ull
27968  #define NIC1_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27969  #define NIC1_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27970  #define mmNIC1_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x54A4180ull
27971  #define NIC1_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27972  #define NIC1_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27973  #define mmNIC1_UMR1_4_SPECIAL_BASE 0x54A4E80ull
27974  #define NIC1_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
27975  #define NIC1_UMR1_4_SPECIAL_SECTION 0x1800
27976  #define mmNIC1_UMR1_5_UNSECURE_DOORBELL0_BASE 0x54A5000ull
27977  #define NIC1_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27978  #define NIC1_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
27979  #define mmNIC1_UMR1_5_UNSECURE_DOORBELL1_BASE 0x54A5080ull
27980  #define NIC1_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27981  #define NIC1_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
27982  #define mmNIC1_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x54A5100ull
27983  #define NIC1_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27984  #define NIC1_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
27985  #define mmNIC1_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x54A5180ull
27986  #define NIC1_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
27987  #define NIC1_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
27988  #define mmNIC1_UMR1_5_SPECIAL_BASE 0x54A5E80ull
27989  #define NIC1_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
27990  #define NIC1_UMR1_5_SPECIAL_SECTION 0x1800
27991  #define mmNIC1_UMR1_6_UNSECURE_DOORBELL0_BASE 0x54A6000ull
27992  #define NIC1_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
27993  #define NIC1_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
27994  #define mmNIC1_UMR1_6_UNSECURE_DOORBELL1_BASE 0x54A6080ull
27995  #define NIC1_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
27996  #define NIC1_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
27997  #define mmNIC1_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x54A6100ull
27998  #define NIC1_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
27999  #define NIC1_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28000  #define mmNIC1_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x54A6180ull
28001  #define NIC1_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28002  #define NIC1_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28003  #define mmNIC1_UMR1_6_SPECIAL_BASE 0x54A6E80ull
28004  #define NIC1_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
28005  #define NIC1_UMR1_6_SPECIAL_SECTION 0x1800
28006  #define mmNIC1_UMR1_7_UNSECURE_DOORBELL0_BASE 0x54A7000ull
28007  #define NIC1_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28008  #define NIC1_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
28009  #define mmNIC1_UMR1_7_UNSECURE_DOORBELL1_BASE 0x54A7080ull
28010  #define NIC1_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28011  #define NIC1_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
28012  #define mmNIC1_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x54A7100ull
28013  #define NIC1_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28014  #define NIC1_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28015  #define mmNIC1_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x54A7180ull
28016  #define NIC1_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28017  #define NIC1_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28018  #define mmNIC1_UMR1_7_SPECIAL_BASE 0x54A7E80ull
28019  #define NIC1_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
28020  #define NIC1_UMR1_7_SPECIAL_SECTION 0x1800
28021  #define mmNIC1_UMR1_8_UNSECURE_DOORBELL0_BASE 0x54A8000ull
28022  #define NIC1_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28023  #define NIC1_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
28024  #define mmNIC1_UMR1_8_UNSECURE_DOORBELL1_BASE 0x54A8080ull
28025  #define NIC1_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28026  #define NIC1_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
28027  #define mmNIC1_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x54A8100ull
28028  #define NIC1_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28029  #define NIC1_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28030  #define mmNIC1_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x54A8180ull
28031  #define NIC1_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28032  #define NIC1_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28033  #define mmNIC1_UMR1_8_SPECIAL_BASE 0x54A8E80ull
28034  #define NIC1_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
28035  #define NIC1_UMR1_8_SPECIAL_SECTION 0x1800
28036  #define mmNIC1_UMR1_9_UNSECURE_DOORBELL0_BASE 0x54A9000ull
28037  #define NIC1_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28038  #define NIC1_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
28039  #define mmNIC1_UMR1_9_UNSECURE_DOORBELL1_BASE 0x54A9080ull
28040  #define NIC1_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28041  #define NIC1_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
28042  #define mmNIC1_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x54A9100ull
28043  #define NIC1_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28044  #define NIC1_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28045  #define mmNIC1_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x54A9180ull
28046  #define NIC1_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28047  #define NIC1_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28048  #define mmNIC1_UMR1_9_SPECIAL_BASE 0x54A9E80ull
28049  #define NIC1_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
28050  #define NIC1_UMR1_9_SPECIAL_SECTION 0x1800
28051  #define mmNIC1_UMR1_10_UNSECURE_DOORBELL0_BASE 0x54AA000ull
28052  #define NIC1_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28053  #define NIC1_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
28054  #define mmNIC1_UMR1_10_UNSECURE_DOORBELL1_BASE 0x54AA080ull
28055  #define NIC1_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28056  #define NIC1_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
28057  #define mmNIC1_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x54AA100ull
28058  #define NIC1_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28059  #define NIC1_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28060  #define mmNIC1_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x54AA180ull
28061  #define NIC1_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28062  #define NIC1_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28063  #define mmNIC1_UMR1_10_SPECIAL_BASE 0x54AAE80ull
28064  #define NIC1_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
28065  #define NIC1_UMR1_10_SPECIAL_SECTION 0x1800
28066  #define mmNIC1_UMR1_11_UNSECURE_DOORBELL0_BASE 0x54AB000ull
28067  #define NIC1_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28068  #define NIC1_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
28069  #define mmNIC1_UMR1_11_UNSECURE_DOORBELL1_BASE 0x54AB080ull
28070  #define NIC1_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28071  #define NIC1_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
28072  #define mmNIC1_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x54AB100ull
28073  #define NIC1_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28074  #define NIC1_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28075  #define mmNIC1_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x54AB180ull
28076  #define NIC1_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28077  #define NIC1_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28078  #define mmNIC1_UMR1_11_SPECIAL_BASE 0x54ABE80ull
28079  #define NIC1_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
28080  #define NIC1_UMR1_11_SPECIAL_SECTION 0x1800
28081  #define mmNIC1_UMR1_12_UNSECURE_DOORBELL0_BASE 0x54AC000ull
28082  #define NIC1_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28083  #define NIC1_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
28084  #define mmNIC1_UMR1_12_UNSECURE_DOORBELL1_BASE 0x54AC080ull
28085  #define NIC1_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28086  #define NIC1_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
28087  #define mmNIC1_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x54AC100ull
28088  #define NIC1_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28089  #define NIC1_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28090  #define mmNIC1_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x54AC180ull
28091  #define NIC1_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28092  #define NIC1_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28093  #define mmNIC1_UMR1_12_SPECIAL_BASE 0x54ACE80ull
28094  #define NIC1_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
28095  #define NIC1_UMR1_12_SPECIAL_SECTION 0x1800
28096  #define mmNIC1_UMR1_13_UNSECURE_DOORBELL0_BASE 0x54AD000ull
28097  #define NIC1_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28098  #define NIC1_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
28099  #define mmNIC1_UMR1_13_UNSECURE_DOORBELL1_BASE 0x54AD080ull
28100  #define NIC1_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28101  #define NIC1_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
28102  #define mmNIC1_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x54AD100ull
28103  #define NIC1_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28104  #define NIC1_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28105  #define mmNIC1_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x54AD180ull
28106  #define NIC1_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28107  #define NIC1_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28108  #define mmNIC1_UMR1_13_SPECIAL_BASE 0x54ADE80ull
28109  #define NIC1_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
28110  #define NIC1_UMR1_13_SPECIAL_SECTION 0x1800
28111  #define mmNIC1_UMR1_14_UNSECURE_DOORBELL0_BASE 0x54AE000ull
28112  #define NIC1_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28113  #define NIC1_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
28114  #define mmNIC1_UMR1_14_UNSECURE_DOORBELL1_BASE 0x54AE080ull
28115  #define NIC1_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28116  #define NIC1_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
28117  #define mmNIC1_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x54AE100ull
28118  #define NIC1_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28119  #define NIC1_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28120  #define mmNIC1_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x54AE180ull
28121  #define NIC1_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28122  #define NIC1_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28123  #define mmNIC1_UMR1_14_SPECIAL_BASE 0x54AEE80ull
28124  #define NIC1_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
28125  #define NIC1_UMR1_14_SPECIAL_SECTION 0x1180
28126  #define mmNIC1_QM_DCCM1_BASE 0x54B0000ull
28127  #define NIC1_QM_DCCM1_MAX_OFFSET 0x4000
28128  #define NIC1_QM_DCCM1_SECTION 0x8000
28129  #define mmNIC1_QM_ARC_AUX1_BASE 0x54B8000ull
28130  #define NIC1_QM_ARC_AUX1_MAX_OFFSET 0x1000
28131  #define NIC1_QM_ARC_AUX1_SECTION 0xE800
28132  #define mmNIC1_QM_ARC_AUX1_SPECIAL_BASE 0x54B8E80ull
28133  #define NIC1_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
28134  #define NIC1_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
28135  #define mmNIC1_QM1_BASE 0x54BA000ull
28136  #define NIC1_QM1_MAX_OFFSET 0x1000
28137  #define NIC1_QM1_SECTION 0x9000
28138  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x54BA900ull
28139  #define NIC1_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
28140  #define NIC1_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
28141  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x54BA908ull
28142  #define NIC1_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
28143  #define NIC1_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
28144  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x54BA910ull
28145  #define NIC1_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
28146  #define NIC1_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
28147  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x54BA918ull
28148  #define NIC1_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
28149  #define NIC1_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
28150  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x54BA920ull
28151  #define NIC1_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
28152  #define NIC1_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
28153  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x54BA928ull
28154  #define NIC1_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
28155  #define NIC1_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
28156  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x54BA930ull
28157  #define NIC1_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
28158  #define NIC1_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
28159  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x54BA938ull
28160  #define NIC1_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
28161  #define NIC1_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
28162  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x54BA940ull
28163  #define NIC1_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
28164  #define NIC1_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
28165  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x54BA948ull
28166  #define NIC1_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
28167  #define NIC1_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
28168  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x54BA950ull
28169  #define NIC1_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
28170  #define NIC1_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
28171  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x54BA958ull
28172  #define NIC1_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
28173  #define NIC1_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
28174  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x54BA960ull
28175  #define NIC1_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
28176  #define NIC1_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
28177  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x54BA968ull
28178  #define NIC1_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
28179  #define NIC1_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
28180  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x54BA970ull
28181  #define NIC1_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
28182  #define NIC1_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
28183  #define mmNIC1_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x54BA978ull
28184  #define NIC1_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
28185  #define NIC1_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
28186  #define mmNIC1_QM1_AXUSER_SECURED_BASE 0x54BAB00ull
28187  #define NIC1_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
28188  #define NIC1_QM1_AXUSER_SECURED_SECTION 0x8000
28189  #define mmNIC1_QM1_AXUSER_NONSECURED_BASE 0x54BAB80ull
28190  #define NIC1_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
28191  #define NIC1_QM1_AXUSER_NONSECURED_SECTION 0x8000
28192  #define mmNIC1_QM1_DBG_HBW_BASE 0x54BAC00ull
28193  #define NIC1_QM1_DBG_HBW_MAX_OFFSET 0x5800
28194  #define NIC1_QM1_DBG_HBW_SECTION 0x8000
28195  #define mmNIC1_QM1_DBG_LBW_BASE 0x54BAC80ull
28196  #define NIC1_QM1_DBG_LBW_MAX_OFFSET 0x5800
28197  #define NIC1_QM1_DBG_LBW_SECTION 0x1000
28198  #define mmNIC1_QM1_CGM_BASE 0x54BAD80ull
28199  #define NIC1_QM1_CGM_MAX_OFFSET 0xC000
28200  #define NIC1_QM1_CGM_SECTION 0x1000
28201  #define mmNIC1_QM1_SPECIAL_BASE 0x54BAE80ull
28202  #define NIC1_QM1_SPECIAL_MAX_OFFSET 0x1800
28203  #define NIC1_QM1_SPECIAL_SECTION 0x4180
28204  #define mmNIC1_QPC1_BASE 0x54BF000ull
28205  #define NIC1_QPC1_MAX_OFFSET 0x1000
28206  #define NIC1_QPC1_SECTION 0x7200
28207  #define mmNIC1_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x54BF720ull
28208  #define NIC1_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
28209  #define NIC1_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
28210  #define mmNIC1_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x54BF728ull
28211  #define NIC1_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
28212  #define NIC1_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
28213  #define mmNIC1_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x54BF730ull
28214  #define NIC1_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
28215  #define NIC1_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
28216  #define mmNIC1_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x54BF738ull
28217  #define NIC1_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
28218  #define NIC1_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
28219  #define mmNIC1_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x54BF740ull
28220  #define NIC1_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
28221  #define NIC1_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
28222  #define mmNIC1_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x54BF748ull
28223  #define NIC1_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
28224  #define NIC1_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
28225  #define mmNIC1_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x54BF750ull
28226  #define NIC1_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
28227  #define NIC1_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
28228  #define mmNIC1_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x54BF758ull
28229  #define NIC1_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
28230  #define NIC1_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
28231  #define mmNIC1_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x54BF760ull
28232  #define NIC1_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
28233  #define NIC1_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
28234  #define mmNIC1_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x54BF768ull
28235  #define NIC1_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
28236  #define NIC1_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
28237  #define mmNIC1_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x54BF770ull
28238  #define NIC1_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
28239  #define NIC1_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
28240  #define mmNIC1_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x54BF778ull
28241  #define NIC1_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
28242  #define NIC1_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
28243  #define mmNIC1_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x54BF780ull
28244  #define NIC1_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
28245  #define NIC1_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
28246  #define mmNIC1_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x54BF788ull
28247  #define NIC1_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
28248  #define NIC1_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
28249  #define mmNIC1_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x54BF790ull
28250  #define NIC1_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
28251  #define NIC1_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
28252  #define mmNIC1_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x54BF798ull
28253  #define NIC1_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
28254  #define NIC1_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
28255  #define mmNIC1_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x54BF7A0ull
28256  #define NIC1_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
28257  #define NIC1_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
28258  #define mmNIC1_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x54BF7A8ull
28259  #define NIC1_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
28260  #define NIC1_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
28261  #define mmNIC1_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x54BF7B0ull
28262  #define NIC1_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
28263  #define NIC1_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
28264  #define mmNIC1_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x54BF7B8ull
28265  #define NIC1_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
28266  #define NIC1_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
28267  #define mmNIC1_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x54BF7C0ull
28268  #define NIC1_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
28269  #define NIC1_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
28270  #define mmNIC1_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x54BF7C8ull
28271  #define NIC1_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
28272  #define NIC1_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
28273  #define mmNIC1_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x54BF7D0ull
28274  #define NIC1_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
28275  #define NIC1_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
28276  #define mmNIC1_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x54BF7D8ull
28277  #define NIC1_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
28278  #define NIC1_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
28279  #define mmNIC1_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x54BF7E0ull
28280  #define NIC1_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
28281  #define NIC1_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
28282  #define mmNIC1_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x54BF7E8ull
28283  #define NIC1_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
28284  #define NIC1_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
28285  #define mmNIC1_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x54BF7F0ull
28286  #define NIC1_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
28287  #define NIC1_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
28288  #define mmNIC1_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x54BF7F8ull
28289  #define NIC1_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
28290  #define NIC1_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
28291  #define mmNIC1_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x54BF800ull
28292  #define NIC1_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
28293  #define NIC1_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
28294  #define mmNIC1_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x54BF808ull
28295  #define NIC1_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
28296  #define NIC1_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
28297  #define mmNIC1_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x54BF810ull
28298  #define NIC1_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
28299  #define NIC1_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
28300  #define mmNIC1_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x54BF818ull
28301  #define NIC1_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
28302  #define NIC1_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
28303  #define mmNIC1_QPC1_AXUSER_CONG_QUE_BASE 0x54BFB80ull
28304  #define NIC1_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
28305  #define NIC1_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
28306  #define mmNIC1_QPC1_AXUSER_RXWQE_BASE 0x54BFBE0ull
28307  #define NIC1_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
28308  #define NIC1_QPC1_AXUSER_RXWQE_SECTION 0x6000
28309  #define mmNIC1_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x54BFC40ull
28310  #define NIC1_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
28311  #define NIC1_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
28312  #define mmNIC1_QPC1_AXUSER_DB_FIFO_BASE 0x54BFCA0ull
28313  #define NIC1_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
28314  #define NIC1_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
28315  #define mmNIC1_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x54BFD00ull
28316  #define NIC1_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
28317  #define NIC1_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
28318  #define mmNIC1_QPC1_AXUSER_ERR_FIFO_BASE 0x54BFD60ull
28319  #define NIC1_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
28320  #define NIC1_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
28321  #define mmNIC1_QPC1_AXUSER_QPC_RESP_BASE 0x54BFDC0ull
28322  #define NIC1_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
28323  #define NIC1_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
28324  #define mmNIC1_QPC1_AXUSER_QPC_REQ_BASE 0x54BFE20ull
28325  #define NIC1_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
28326  #define NIC1_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
28327  #define mmNIC1_QPC1_SPECIAL_BASE 0x54BFE80ull
28328  #define NIC1_QPC1_SPECIAL_MAX_OFFSET 0x1800
28329  #define NIC1_QPC1_SPECIAL_SECTION 0x8180
28330  #define mmNIC1_TMR_BASE 0x54C8000ull
28331  #define NIC1_TMR_MAX_OFFSET 0x1000
28332  #define NIC1_TMR_SECTION 0xD600
28333  #define mmNIC1_TMR_AXUSER_TMR_FREE_LIST_BASE 0x54C8D60ull
28334  #define NIC1_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
28335  #define NIC1_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
28336  #define mmNIC1_TMR_AXUSER_TMR_FIFO_BASE 0x54C8DC0ull
28337  #define NIC1_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
28338  #define NIC1_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
28339  #define mmNIC1_TMR_AXUSER_TMR_FSM_BASE 0x54C8E20ull
28340  #define NIC1_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
28341  #define NIC1_TMR_AXUSER_TMR_FSM_SECTION 0x6000
28342  #define mmNIC1_TMR_SPECIAL_BASE 0x54C8E80ull
28343  #define NIC1_TMR_SPECIAL_MAX_OFFSET 0x1800
28344  #define NIC1_TMR_SPECIAL_SECTION 0x1800
28345  #define mmNIC1_RXB_CORE_BASE 0x54C9000ull
28346  #define NIC1_RXB_CORE_MAX_OFFSET 0x1000
28347  #define NIC1_RXB_CORE_SECTION 0x6100
28348  #define mmNIC1_RXB_CORE_SCT_AWUSER_BASE 0x54C9610ull
28349  #define NIC1_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
28350  #define NIC1_RXB_CORE_SCT_AWUSER_SECTION 0x8700
28351  #define mmNIC1_RXB_CORE_SPECIAL_BASE 0x54C9E80ull
28352  #define NIC1_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
28353  #define NIC1_RXB_CORE_SPECIAL_SECTION 0x1800
28354  #define mmNIC1_RXE0_BASE 0x54CA000ull
28355  #define NIC1_RXE0_MAX_OFFSET 0x1000
28356  #define NIC1_RXE0_SECTION 0x9000
28357  #define mmNIC1_RXE0_WQE_ARUSER_BASE 0x54CA900ull
28358  #define NIC1_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
28359  #define NIC1_RXE0_WQE_ARUSER_SECTION 0x5800
28360  #define mmNIC1_RXE0_SPECIAL_BASE 0x54CAE80ull
28361  #define NIC1_RXE0_SPECIAL_MAX_OFFSET 0x1800
28362  #define NIC1_RXE0_SPECIAL_SECTION 0x1800
28363  #define mmNIC1_RXE1_BASE 0x54CB000ull
28364  #define NIC1_RXE1_MAX_OFFSET 0x1000
28365  #define NIC1_RXE1_SECTION 0x9000
28366  #define mmNIC1_RXE1_WQE_ARUSER_BASE 0x54CB900ull
28367  #define NIC1_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
28368  #define NIC1_RXE1_WQE_ARUSER_SECTION 0x5800
28369  #define mmNIC1_RXE1_SPECIAL_BASE 0x54CBE80ull
28370  #define NIC1_RXE1_SPECIAL_MAX_OFFSET 0x1800
28371  #define NIC1_RXE1_SPECIAL_SECTION 0x1800
28372  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ0_BASE 0x54CC000ull
28373  #define NIC1_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
28374  #define NIC1_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
28375  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ1_BASE 0x54CC050ull
28376  #define NIC1_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
28377  #define NIC1_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
28378  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ2_BASE 0x54CC0A0ull
28379  #define NIC1_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
28380  #define NIC1_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
28381  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ3_BASE 0x54CC0F0ull
28382  #define NIC1_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
28383  #define NIC1_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
28384  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ4_BASE 0x54CC140ull
28385  #define NIC1_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
28386  #define NIC1_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
28387  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ5_BASE 0x54CC190ull
28388  #define NIC1_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
28389  #define NIC1_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
28390  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ6_BASE 0x54CC1E0ull
28391  #define NIC1_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
28392  #define NIC1_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
28393  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ7_BASE 0x54CC230ull
28394  #define NIC1_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
28395  #define NIC1_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
28396  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ8_BASE 0x54CC280ull
28397  #define NIC1_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
28398  #define NIC1_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
28399  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ9_BASE 0x54CC2D0ull
28400  #define NIC1_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
28401  #define NIC1_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
28402  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ10_BASE 0x54CC320ull
28403  #define NIC1_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
28404  #define NIC1_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
28405  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ11_BASE 0x54CC370ull
28406  #define NIC1_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
28407  #define NIC1_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
28408  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ12_BASE 0x54CC3C0ull
28409  #define NIC1_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
28410  #define NIC1_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
28411  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ13_BASE 0x54CC410ull
28412  #define NIC1_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
28413  #define NIC1_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
28414  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ14_BASE 0x54CC460ull
28415  #define NIC1_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
28416  #define NIC1_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
28417  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ15_BASE 0x54CC4B0ull
28418  #define NIC1_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
28419  #define NIC1_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
28420  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ16_BASE 0x54CC500ull
28421  #define NIC1_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
28422  #define NIC1_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
28423  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ17_BASE 0x54CC550ull
28424  #define NIC1_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
28425  #define NIC1_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
28426  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ18_BASE 0x54CC5A0ull
28427  #define NIC1_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
28428  #define NIC1_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
28429  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ19_BASE 0x54CC5F0ull
28430  #define NIC1_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
28431  #define NIC1_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
28432  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ20_BASE 0x54CC640ull
28433  #define NIC1_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
28434  #define NIC1_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
28435  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ21_BASE 0x54CC690ull
28436  #define NIC1_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
28437  #define NIC1_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
28438  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ22_BASE 0x54CC6E0ull
28439  #define NIC1_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
28440  #define NIC1_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
28441  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ23_BASE 0x54CC730ull
28442  #define NIC1_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
28443  #define NIC1_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
28444  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ24_BASE 0x54CC780ull
28445  #define NIC1_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
28446  #define NIC1_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
28447  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ25_BASE 0x54CC7D0ull
28448  #define NIC1_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
28449  #define NIC1_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
28450  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ26_BASE 0x54CC820ull
28451  #define NIC1_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
28452  #define NIC1_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
28453  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ27_BASE 0x54CC870ull
28454  #define NIC1_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
28455  #define NIC1_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
28456  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ28_BASE 0x54CC8C0ull
28457  #define NIC1_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
28458  #define NIC1_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
28459  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ29_BASE 0x54CC910ull
28460  #define NIC1_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
28461  #define NIC1_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
28462  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ30_BASE 0x54CC960ull
28463  #define NIC1_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
28464  #define NIC1_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
28465  #define mmNIC1_RXE0_AXUSER_AXUSER_CQ31_BASE 0x54CC9B0ull
28466  #define NIC1_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
28467  #define NIC1_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
28468  #define mmNIC1_RXE0_AXUSER_SPECIAL_BASE 0x54CCE80ull
28469  #define NIC1_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
28470  #define NIC1_RXE0_AXUSER_SPECIAL_SECTION 0x1800
28471  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ0_BASE 0x54CD000ull
28472  #define NIC1_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
28473  #define NIC1_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
28474  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ1_BASE 0x54CD050ull
28475  #define NIC1_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
28476  #define NIC1_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
28477  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ2_BASE 0x54CD0A0ull
28478  #define NIC1_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
28479  #define NIC1_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
28480  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ3_BASE 0x54CD0F0ull
28481  #define NIC1_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
28482  #define NIC1_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
28483  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ4_BASE 0x54CD140ull
28484  #define NIC1_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
28485  #define NIC1_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
28486  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ5_BASE 0x54CD190ull
28487  #define NIC1_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
28488  #define NIC1_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
28489  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ6_BASE 0x54CD1E0ull
28490  #define NIC1_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
28491  #define NIC1_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
28492  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ7_BASE 0x54CD230ull
28493  #define NIC1_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
28494  #define NIC1_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
28495  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ8_BASE 0x54CD280ull
28496  #define NIC1_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
28497  #define NIC1_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
28498  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ9_BASE 0x54CD2D0ull
28499  #define NIC1_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
28500  #define NIC1_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
28501  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ10_BASE 0x54CD320ull
28502  #define NIC1_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
28503  #define NIC1_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
28504  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ11_BASE 0x54CD370ull
28505  #define NIC1_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
28506  #define NIC1_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
28507  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ12_BASE 0x54CD3C0ull
28508  #define NIC1_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
28509  #define NIC1_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
28510  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ13_BASE 0x54CD410ull
28511  #define NIC1_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
28512  #define NIC1_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
28513  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ14_BASE 0x54CD460ull
28514  #define NIC1_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
28515  #define NIC1_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
28516  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ15_BASE 0x54CD4B0ull
28517  #define NIC1_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
28518  #define NIC1_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
28519  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ16_BASE 0x54CD500ull
28520  #define NIC1_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
28521  #define NIC1_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
28522  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ17_BASE 0x54CD550ull
28523  #define NIC1_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
28524  #define NIC1_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
28525  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ18_BASE 0x54CD5A0ull
28526  #define NIC1_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
28527  #define NIC1_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
28528  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ19_BASE 0x54CD5F0ull
28529  #define NIC1_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
28530  #define NIC1_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
28531  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ20_BASE 0x54CD640ull
28532  #define NIC1_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
28533  #define NIC1_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
28534  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ21_BASE 0x54CD690ull
28535  #define NIC1_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
28536  #define NIC1_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
28537  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ22_BASE 0x54CD6E0ull
28538  #define NIC1_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
28539  #define NIC1_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
28540  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ23_BASE 0x54CD730ull
28541  #define NIC1_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
28542  #define NIC1_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
28543  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ24_BASE 0x54CD780ull
28544  #define NIC1_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
28545  #define NIC1_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
28546  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ25_BASE 0x54CD7D0ull
28547  #define NIC1_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
28548  #define NIC1_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
28549  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ26_BASE 0x54CD820ull
28550  #define NIC1_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
28551  #define NIC1_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
28552  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ27_BASE 0x54CD870ull
28553  #define NIC1_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
28554  #define NIC1_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
28555  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ28_BASE 0x54CD8C0ull
28556  #define NIC1_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
28557  #define NIC1_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
28558  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ29_BASE 0x54CD910ull
28559  #define NIC1_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
28560  #define NIC1_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
28561  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ30_BASE 0x54CD960ull
28562  #define NIC1_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
28563  #define NIC1_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
28564  #define mmNIC1_RXE1_AXUSER_AXUSER_CQ31_BASE 0x54CD9B0ull
28565  #define NIC1_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
28566  #define NIC1_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
28567  #define mmNIC1_RXE1_AXUSER_SPECIAL_BASE 0x54CDE80ull
28568  #define NIC1_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
28569  #define NIC1_RXE1_AXUSER_SPECIAL_SECTION 0x2180
28570  #define mmNIC1_TXS0_BASE 0x54D0000ull
28571  #define NIC1_TXS0_MAX_OFFSET 0x1000
28572  #define NIC1_TXS0_SECTION 0xE800
28573  #define mmNIC1_TXS0_SPECIAL_BASE 0x54D0E80ull
28574  #define NIC1_TXS0_SPECIAL_MAX_OFFSET 0x1800
28575  #define NIC1_TXS0_SPECIAL_SECTION 0x1800
28576  #define mmNIC1_TXS1_BASE 0x54D1000ull
28577  #define NIC1_TXS1_MAX_OFFSET 0x1000
28578  #define NIC1_TXS1_SECTION 0xE800
28579  #define mmNIC1_TXS1_SPECIAL_BASE 0x54D1E80ull
28580  #define NIC1_TXS1_SPECIAL_MAX_OFFSET 0x1800
28581  #define NIC1_TXS1_SPECIAL_SECTION 0x1800
28582  #define mmNIC1_TXE0_BASE 0x54D2000ull
28583  #define NIC1_TXE0_MAX_OFFSET 0x1000
28584  #define NIC1_TXE0_SECTION 0xE800
28585  #define mmNIC1_TXE0_SPECIAL_BASE 0x54D2E80ull
28586  #define NIC1_TXE0_SPECIAL_MAX_OFFSET 0x1800
28587  #define NIC1_TXE0_SPECIAL_SECTION 0x1800
28588  #define mmNIC1_TXE1_BASE 0x54D3000ull
28589  #define NIC1_TXE1_MAX_OFFSET 0x1000
28590  #define NIC1_TXE1_SECTION 0xE800
28591  #define mmNIC1_TXE1_SPECIAL_BASE 0x54D3E80ull
28592  #define NIC1_TXE1_SPECIAL_MAX_OFFSET 0x1800
28593  #define NIC1_TXE1_SPECIAL_SECTION 0x1800
28594  #define mmNIC1_TXB_BASE 0x54D4000ull
28595  #define NIC1_TXB_MAX_OFFSET 0x1000
28596  #define NIC1_TXB_SECTION 0xE800
28597  #define mmNIC1_TXB_SPECIAL_BASE 0x54D4E80ull
28598  #define NIC1_TXB_SPECIAL_MAX_OFFSET 0x1800
28599  #define NIC1_TXB_SPECIAL_SECTION 0x1800
28600  #define mmNIC1_MSTR_IF_RR_SHRD_HBW_BASE 0x54D5000ull
28601  #define NIC1_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
28602  #define NIC1_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
28603  #define mmNIC1_MSTR_IF_RR_PRVT_HBW_BASE 0x54D5200ull
28604  #define NIC1_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
28605  #define NIC1_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
28606  #define mmNIC1_MSTR_IF_RR_SHRD_LBW_BASE 0x54D5400ull
28607  #define NIC1_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
28608  #define NIC1_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
28609  #define mmNIC1_MSTR_IF_RR_PRVT_LBW_BASE 0x54D5600ull
28610  #define NIC1_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
28611  #define NIC1_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
28612  #define mmNIC1_MSTR_IF_E2E_CRDT_BASE 0x54D5800ull
28613  #define NIC1_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
28614  #define NIC1_MSTR_IF_E2E_CRDT_SECTION 0x2800
28615  #define mmNIC1_MSTR_IF_AXUSER_BASE 0x54D5A80ull
28616  #define NIC1_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
28617  #define NIC1_MSTR_IF_AXUSER_SECTION 0x8000
28618  #define mmNIC1_MSTR_IF_DBG_HBW_BASE 0x54D5B00ull
28619  #define NIC1_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
28620  #define NIC1_MSTR_IF_DBG_HBW_SECTION 0x8000
28621  #define mmNIC1_MSTR_IF_DBG_LBW_BASE 0x54D5B80ull
28622  #define NIC1_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
28623  #define NIC1_MSTR_IF_DBG_LBW_SECTION 0x8000
28624  #define mmNIC1_MSTR_IF_CORE_HBW_BASE 0x54D5C00ull
28625  #define NIC1_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
28626  #define NIC1_MSTR_IF_CORE_HBW_SECTION 0x1800
28627  #define mmNIC1_MSTR_IF_CORE_LBW_BASE 0x54D5D80ull
28628  #define NIC1_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
28629  #define NIC1_MSTR_IF_CORE_LBW_SECTION 0x1000
28630  #define mmNIC1_MSTR_IF_SPECIAL_BASE 0x54D5E80ull
28631  #define NIC1_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
28632  #define NIC1_MSTR_IF_SPECIAL_SECTION 0x1800
28633  #define mmNIC1_TX_AXUSER_BASE 0x54D6000ull
28634  #define NIC1_TX_AXUSER_MAX_OFFSET 0x5000
28635  #define NIC1_TX_AXUSER_SECTION 0x2000
28636  #define mmNIC1_SERDES0_BASE 0x54D8000ull
28637  #define NIC1_SERDES0_MAX_OFFSET 0x3E40
28638  #define NIC1_SERDES0_SECTION 0x4000
28639  #define mmNIC1_SERDES1_BASE 0x54DC000ull
28640  #define NIC1_SERDES1_MAX_OFFSET 0x3E40
28641  #define NIC1_SERDES1_SECTION 0x4000
28642  #define mmNIC1_PHY_BASE 0x54E0000ull
28643  #define NIC1_PHY_MAX_OFFSET 0x1000
28644  #define NIC1_PHY_SECTION 0xE800
28645  #define mmNIC1_PHY_SPECIAL_BASE 0x54E0E80ull
28646  #define NIC1_PHY_SPECIAL_MAX_OFFSET 0x1800
28647  #define NIC1_PHY_SPECIAL_SECTION 0x7180
28648  #define mmPRT1_MAC_AUX_BASE 0x54E8000ull
28649  #define PRT1_MAC_AUX_MAX_OFFSET 0x1000
28650  #define PRT1_MAC_AUX_SECTION 0xE800
28651  #define mmPRT1_MAC_AUX_SPECIAL_BASE 0x54E8E80ull
28652  #define PRT1_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
28653  #define PRT1_MAC_AUX_SPECIAL_SECTION 0x1800
28654  #define mmPRT1_MAC_CORE_BASE 0x54E9000ull
28655  #define PRT1_MAC_CORE_MAX_OFFSET 0x1000
28656  #define PRT1_MAC_CORE_SECTION 0xE800
28657  #define mmPRT1_MAC_CORE_SPECIAL_BASE 0x54E9E80ull
28658  #define PRT1_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
28659  #define PRT1_MAC_CORE_SPECIAL_SECTION 0x1800
28660  #define mmNIC1_MAC_RS_FEC_BASE 0x54EA000ull
28661  #define NIC1_MAC_RS_FEC_MAX_OFFSET 0x2DC0
28662  #define NIC1_MAC_RS_FEC_SECTION 0x1000
28663  #define mmNIC1_MAC_GLOB_STAT_CONTROL_REG_BASE 0x54EB000ull
28664  #define NIC1_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
28665  #define NIC1_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
28666  #define mmNIC1_MAC_GLOB_STAT_RX0_BASE 0x54EB100ull
28667  #define NIC1_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
28668  #define NIC1_MAC_GLOB_STAT_RX0_SECTION 0x8C00
28669  #define mmNIC1_MAC_GLOB_STAT_RX1_BASE 0x54EB18Cull
28670  #define NIC1_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
28671  #define NIC1_MAC_GLOB_STAT_RX1_SECTION 0x8C00
28672  #define mmNIC1_MAC_GLOB_STAT_RX2_BASE 0x54EB218ull
28673  #define NIC1_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
28674  #define NIC1_MAC_GLOB_STAT_RX2_SECTION 0x8C00
28675  #define mmNIC1_MAC_GLOB_STAT_RX3_BASE 0x54EB2A4ull
28676  #define NIC1_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
28677  #define NIC1_MAC_GLOB_STAT_RX3_SECTION 0x8C00
28678  #define mmNIC1_MAC_GLOB_STAT_TX0_BASE 0x54EB330ull
28679  #define NIC1_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
28680  #define NIC1_MAC_GLOB_STAT_TX0_SECTION 0x6800
28681  #define mmNIC1_MAC_GLOB_STAT_TX1_BASE 0x54EB398ull
28682  #define NIC1_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
28683  #define NIC1_MAC_GLOB_STAT_TX1_SECTION 0x6800
28684  #define mmNIC1_MAC_GLOB_STAT_TX2_BASE 0x54EB400ull
28685  #define NIC1_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
28686  #define NIC1_MAC_GLOB_STAT_TX2_SECTION 0x6800
28687  #define mmNIC1_MAC_GLOB_STAT_TX3_BASE 0x54EB468ull
28688  #define NIC1_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
28689  #define NIC1_MAC_GLOB_STAT_TX3_SECTION 0x3980
28690  #define mmNIC1_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x54EB800ull
28691  #define NIC1_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
28692  #define NIC1_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
28693  #define mmNIC1_MAC_CH0_MAC_PCS_BASE 0x54EC000ull
28694  #define NIC1_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
28695  #define NIC1_MAC_CH0_MAC_PCS_SECTION 0x4000
28696  #define mmNIC1_MAC_CH0_MAC_128_BASE 0x54EC400ull
28697  #define NIC1_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
28698  #define NIC1_MAC_CH0_MAC_128_SECTION 0x4000
28699  #define mmNIC1_MAC_CH0_MAC_AN_BASE 0x54EC800ull
28700  #define NIC1_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
28701  #define NIC1_MAC_CH0_MAC_AN_SECTION 0x8000
28702  #define mmNIC1_MAC_CH1_MAC_PCS_BASE 0x54ED000ull
28703  #define NIC1_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
28704  #define NIC1_MAC_CH1_MAC_PCS_SECTION 0x4000
28705  #define mmNIC1_MAC_CH1_MAC_128_BASE 0x54ED400ull
28706  #define NIC1_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
28707  #define NIC1_MAC_CH1_MAC_128_SECTION 0x4000
28708  #define mmNIC1_MAC_CH1_MAC_AN_BASE 0x54ED800ull
28709  #define NIC1_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
28710  #define NIC1_MAC_CH1_MAC_AN_SECTION 0x8000
28711  #define mmNIC1_MAC_CH2_MAC_PCS_BASE 0x54EE000ull
28712  #define NIC1_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
28713  #define NIC1_MAC_CH2_MAC_PCS_SECTION 0x4000
28714  #define mmNIC1_MAC_CH2_MAC_128_BASE 0x54EE400ull
28715  #define NIC1_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
28716  #define NIC1_MAC_CH2_MAC_128_SECTION 0x4000
28717  #define mmNIC1_MAC_CH2_MAC_AN_BASE 0x54EE800ull
28718  #define NIC1_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
28719  #define NIC1_MAC_CH2_MAC_AN_SECTION 0x8000
28720  #define mmNIC1_MAC_CH3_MAC_PCS_BASE 0x54EF000ull
28721  #define NIC1_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
28722  #define NIC1_MAC_CH3_MAC_PCS_SECTION 0x4000
28723  #define mmNIC1_MAC_CH3_MAC_128_BASE 0x54EF400ull
28724  #define NIC1_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
28725  #define NIC1_MAC_CH3_MAC_128_SECTION 0x4000
28726  #define mmNIC1_MAC_CH3_MAC_AN_BASE 0x54EF800ull
28727  #define NIC1_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
28728  #define NIC1_MAC_CH3_MAC_AN_SECTION 0x10800
28729  #define mmNIC2_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5500000ull
28730  #define NIC2_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28731  #define NIC2_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
28732  #define mmNIC2_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5500080ull
28733  #define NIC2_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28734  #define NIC2_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
28735  #define mmNIC2_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5500100ull
28736  #define NIC2_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28737  #define NIC2_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28738  #define mmNIC2_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5500180ull
28739  #define NIC2_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28740  #define NIC2_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28741  #define mmNIC2_UMR0_0_SPECIAL_BASE 0x5500E80ull
28742  #define NIC2_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
28743  #define NIC2_UMR0_0_SPECIAL_SECTION 0x1800
28744  #define mmNIC2_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5501000ull
28745  #define NIC2_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28746  #define NIC2_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
28747  #define mmNIC2_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5501080ull
28748  #define NIC2_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28749  #define NIC2_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
28750  #define mmNIC2_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5501100ull
28751  #define NIC2_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28752  #define NIC2_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28753  #define mmNIC2_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5501180ull
28754  #define NIC2_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28755  #define NIC2_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28756  #define mmNIC2_UMR0_1_SPECIAL_BASE 0x5501E80ull
28757  #define NIC2_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
28758  #define NIC2_UMR0_1_SPECIAL_SECTION 0x1800
28759  #define mmNIC2_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5502000ull
28760  #define NIC2_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28761  #define NIC2_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
28762  #define mmNIC2_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5502080ull
28763  #define NIC2_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28764  #define NIC2_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
28765  #define mmNIC2_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5502100ull
28766  #define NIC2_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28767  #define NIC2_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28768  #define mmNIC2_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5502180ull
28769  #define NIC2_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28770  #define NIC2_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28771  #define mmNIC2_UMR0_2_SPECIAL_BASE 0x5502E80ull
28772  #define NIC2_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
28773  #define NIC2_UMR0_2_SPECIAL_SECTION 0x1800
28774  #define mmNIC2_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5503000ull
28775  #define NIC2_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28776  #define NIC2_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
28777  #define mmNIC2_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5503080ull
28778  #define NIC2_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28779  #define NIC2_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
28780  #define mmNIC2_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5503100ull
28781  #define NIC2_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28782  #define NIC2_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28783  #define mmNIC2_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5503180ull
28784  #define NIC2_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28785  #define NIC2_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28786  #define mmNIC2_UMR0_3_SPECIAL_BASE 0x5503E80ull
28787  #define NIC2_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
28788  #define NIC2_UMR0_3_SPECIAL_SECTION 0x1800
28789  #define mmNIC2_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5504000ull
28790  #define NIC2_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28791  #define NIC2_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
28792  #define mmNIC2_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5504080ull
28793  #define NIC2_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28794  #define NIC2_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
28795  #define mmNIC2_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5504100ull
28796  #define NIC2_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28797  #define NIC2_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28798  #define mmNIC2_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5504180ull
28799  #define NIC2_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28800  #define NIC2_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28801  #define mmNIC2_UMR0_4_SPECIAL_BASE 0x5504E80ull
28802  #define NIC2_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
28803  #define NIC2_UMR0_4_SPECIAL_SECTION 0x1800
28804  #define mmNIC2_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5505000ull
28805  #define NIC2_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28806  #define NIC2_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
28807  #define mmNIC2_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5505080ull
28808  #define NIC2_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28809  #define NIC2_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
28810  #define mmNIC2_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5505100ull
28811  #define NIC2_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28812  #define NIC2_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28813  #define mmNIC2_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5505180ull
28814  #define NIC2_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28815  #define NIC2_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28816  #define mmNIC2_UMR0_5_SPECIAL_BASE 0x5505E80ull
28817  #define NIC2_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
28818  #define NIC2_UMR0_5_SPECIAL_SECTION 0x1800
28819  #define mmNIC2_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5506000ull
28820  #define NIC2_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28821  #define NIC2_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
28822  #define mmNIC2_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5506080ull
28823  #define NIC2_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28824  #define NIC2_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
28825  #define mmNIC2_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5506100ull
28826  #define NIC2_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28827  #define NIC2_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28828  #define mmNIC2_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5506180ull
28829  #define NIC2_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28830  #define NIC2_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28831  #define mmNIC2_UMR0_6_SPECIAL_BASE 0x5506E80ull
28832  #define NIC2_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
28833  #define NIC2_UMR0_6_SPECIAL_SECTION 0x1800
28834  #define mmNIC2_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5507000ull
28835  #define NIC2_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28836  #define NIC2_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
28837  #define mmNIC2_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5507080ull
28838  #define NIC2_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28839  #define NIC2_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
28840  #define mmNIC2_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5507100ull
28841  #define NIC2_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28842  #define NIC2_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28843  #define mmNIC2_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5507180ull
28844  #define NIC2_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28845  #define NIC2_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28846  #define mmNIC2_UMR0_7_SPECIAL_BASE 0x5507E80ull
28847  #define NIC2_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
28848  #define NIC2_UMR0_7_SPECIAL_SECTION 0x1800
28849  #define mmNIC2_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5508000ull
28850  #define NIC2_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28851  #define NIC2_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
28852  #define mmNIC2_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5508080ull
28853  #define NIC2_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28854  #define NIC2_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
28855  #define mmNIC2_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5508100ull
28856  #define NIC2_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28857  #define NIC2_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28858  #define mmNIC2_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5508180ull
28859  #define NIC2_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28860  #define NIC2_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28861  #define mmNIC2_UMR0_8_SPECIAL_BASE 0x5508E80ull
28862  #define NIC2_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
28863  #define NIC2_UMR0_8_SPECIAL_SECTION 0x1800
28864  #define mmNIC2_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5509000ull
28865  #define NIC2_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28866  #define NIC2_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
28867  #define mmNIC2_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5509080ull
28868  #define NIC2_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28869  #define NIC2_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
28870  #define mmNIC2_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5509100ull
28871  #define NIC2_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28872  #define NIC2_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28873  #define mmNIC2_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5509180ull
28874  #define NIC2_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28875  #define NIC2_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28876  #define mmNIC2_UMR0_9_SPECIAL_BASE 0x5509E80ull
28877  #define NIC2_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
28878  #define NIC2_UMR0_9_SPECIAL_SECTION 0x1800
28879  #define mmNIC2_UMR0_10_UNSECURE_DOORBELL0_BASE 0x550A000ull
28880  #define NIC2_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28881  #define NIC2_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
28882  #define mmNIC2_UMR0_10_UNSECURE_DOORBELL1_BASE 0x550A080ull
28883  #define NIC2_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28884  #define NIC2_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
28885  #define mmNIC2_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x550A100ull
28886  #define NIC2_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28887  #define NIC2_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28888  #define mmNIC2_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x550A180ull
28889  #define NIC2_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28890  #define NIC2_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28891  #define mmNIC2_UMR0_10_SPECIAL_BASE 0x550AE80ull
28892  #define NIC2_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
28893  #define NIC2_UMR0_10_SPECIAL_SECTION 0x1800
28894  #define mmNIC2_UMR0_11_UNSECURE_DOORBELL0_BASE 0x550B000ull
28895  #define NIC2_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28896  #define NIC2_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
28897  #define mmNIC2_UMR0_11_UNSECURE_DOORBELL1_BASE 0x550B080ull
28898  #define NIC2_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28899  #define NIC2_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
28900  #define mmNIC2_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x550B100ull
28901  #define NIC2_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28902  #define NIC2_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28903  #define mmNIC2_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x550B180ull
28904  #define NIC2_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28905  #define NIC2_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28906  #define mmNIC2_UMR0_11_SPECIAL_BASE 0x550BE80ull
28907  #define NIC2_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
28908  #define NIC2_UMR0_11_SPECIAL_SECTION 0x1800
28909  #define mmNIC2_UMR0_12_UNSECURE_DOORBELL0_BASE 0x550C000ull
28910  #define NIC2_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28911  #define NIC2_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
28912  #define mmNIC2_UMR0_12_UNSECURE_DOORBELL1_BASE 0x550C080ull
28913  #define NIC2_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28914  #define NIC2_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
28915  #define mmNIC2_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x550C100ull
28916  #define NIC2_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28917  #define NIC2_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28918  #define mmNIC2_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x550C180ull
28919  #define NIC2_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28920  #define NIC2_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28921  #define mmNIC2_UMR0_12_SPECIAL_BASE 0x550CE80ull
28922  #define NIC2_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
28923  #define NIC2_UMR0_12_SPECIAL_SECTION 0x1800
28924  #define mmNIC2_UMR0_13_UNSECURE_DOORBELL0_BASE 0x550D000ull
28925  #define NIC2_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28926  #define NIC2_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
28927  #define mmNIC2_UMR0_13_UNSECURE_DOORBELL1_BASE 0x550D080ull
28928  #define NIC2_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28929  #define NIC2_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
28930  #define mmNIC2_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x550D100ull
28931  #define NIC2_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28932  #define NIC2_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28933  #define mmNIC2_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x550D180ull
28934  #define NIC2_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28935  #define NIC2_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28936  #define mmNIC2_UMR0_13_SPECIAL_BASE 0x550DE80ull
28937  #define NIC2_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
28938  #define NIC2_UMR0_13_SPECIAL_SECTION 0x1800
28939  #define mmNIC2_UMR0_14_UNSECURE_DOORBELL0_BASE 0x550E000ull
28940  #define NIC2_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
28941  #define NIC2_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
28942  #define mmNIC2_UMR0_14_UNSECURE_DOORBELL1_BASE 0x550E080ull
28943  #define NIC2_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
28944  #define NIC2_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
28945  #define mmNIC2_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x550E100ull
28946  #define NIC2_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
28947  #define NIC2_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
28948  #define mmNIC2_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x550E180ull
28949  #define NIC2_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
28950  #define NIC2_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
28951  #define mmNIC2_UMR0_14_SPECIAL_BASE 0x550EE80ull
28952  #define NIC2_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
28953  #define NIC2_UMR0_14_SPECIAL_SECTION 0x1180
28954  #define mmNIC2_QM_DCCM0_BASE 0x5510000ull
28955  #define NIC2_QM_DCCM0_MAX_OFFSET 0x4000
28956  #define NIC2_QM_DCCM0_SECTION 0x8000
28957  #define mmNIC2_QM_ARC_AUX0_BASE 0x5518000ull
28958  #define NIC2_QM_ARC_AUX0_MAX_OFFSET 0x1000
28959  #define NIC2_QM_ARC_AUX0_SECTION 0xE800
28960  #define mmNIC2_QM_ARC_AUX0_SPECIAL_BASE 0x5518E80ull
28961  #define NIC2_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
28962  #define NIC2_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
28963  #define mmNIC2_QM0_BASE 0x551A000ull
28964  #define NIC2_QM0_MAX_OFFSET 0x1000
28965  #define NIC2_QM0_SECTION 0x9000
28966  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x551A900ull
28967  #define NIC2_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
28968  #define NIC2_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
28969  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x551A908ull
28970  #define NIC2_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
28971  #define NIC2_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
28972  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x551A910ull
28973  #define NIC2_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
28974  #define NIC2_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
28975  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x551A918ull
28976  #define NIC2_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
28977  #define NIC2_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
28978  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x551A920ull
28979  #define NIC2_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
28980  #define NIC2_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
28981  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x551A928ull
28982  #define NIC2_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
28983  #define NIC2_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
28984  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x551A930ull
28985  #define NIC2_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
28986  #define NIC2_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
28987  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x551A938ull
28988  #define NIC2_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
28989  #define NIC2_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
28990  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x551A940ull
28991  #define NIC2_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
28992  #define NIC2_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
28993  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x551A948ull
28994  #define NIC2_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
28995  #define NIC2_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
28996  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x551A950ull
28997  #define NIC2_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
28998  #define NIC2_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
28999  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x551A958ull
29000  #define NIC2_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
29001  #define NIC2_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
29002  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x551A960ull
29003  #define NIC2_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
29004  #define NIC2_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
29005  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x551A968ull
29006  #define NIC2_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
29007  #define NIC2_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
29008  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x551A970ull
29009  #define NIC2_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
29010  #define NIC2_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
29011  #define mmNIC2_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x551A978ull
29012  #define NIC2_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
29013  #define NIC2_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
29014  #define mmNIC2_QM0_AXUSER_SECURED_BASE 0x551AB00ull
29015  #define NIC2_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
29016  #define NIC2_QM0_AXUSER_SECURED_SECTION 0x8000
29017  #define mmNIC2_QM0_AXUSER_NONSECURED_BASE 0x551AB80ull
29018  #define NIC2_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
29019  #define NIC2_QM0_AXUSER_NONSECURED_SECTION 0x8000
29020  #define mmNIC2_QM0_DBG_HBW_BASE 0x551AC00ull
29021  #define NIC2_QM0_DBG_HBW_MAX_OFFSET 0x5800
29022  #define NIC2_QM0_DBG_HBW_SECTION 0x8000
29023  #define mmNIC2_QM0_DBG_LBW_BASE 0x551AC80ull
29024  #define NIC2_QM0_DBG_LBW_MAX_OFFSET 0x5800
29025  #define NIC2_QM0_DBG_LBW_SECTION 0x1000
29026  #define mmNIC2_QM0_CGM_BASE 0x551AD80ull
29027  #define NIC2_QM0_CGM_MAX_OFFSET 0xC000
29028  #define NIC2_QM0_CGM_SECTION 0x1000
29029  #define mmNIC2_QM0_SPECIAL_BASE 0x551AE80ull
29030  #define NIC2_QM0_SPECIAL_MAX_OFFSET 0x1800
29031  #define NIC2_QM0_SPECIAL_SECTION 0x4180
29032  #define mmNIC2_QPC0_BASE 0x551F000ull
29033  #define NIC2_QPC0_MAX_OFFSET 0x1000
29034  #define NIC2_QPC0_SECTION 0x7200
29035  #define mmNIC2_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x551F720ull
29036  #define NIC2_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
29037  #define NIC2_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
29038  #define mmNIC2_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x551F728ull
29039  #define NIC2_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
29040  #define NIC2_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
29041  #define mmNIC2_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x551F730ull
29042  #define NIC2_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
29043  #define NIC2_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
29044  #define mmNIC2_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x551F738ull
29045  #define NIC2_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
29046  #define NIC2_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
29047  #define mmNIC2_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x551F740ull
29048  #define NIC2_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
29049  #define NIC2_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
29050  #define mmNIC2_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x551F748ull
29051  #define NIC2_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
29052  #define NIC2_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
29053  #define mmNIC2_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x551F750ull
29054  #define NIC2_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
29055  #define NIC2_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
29056  #define mmNIC2_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x551F758ull
29057  #define NIC2_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
29058  #define NIC2_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
29059  #define mmNIC2_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x551F760ull
29060  #define NIC2_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
29061  #define NIC2_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
29062  #define mmNIC2_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x551F768ull
29063  #define NIC2_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
29064  #define NIC2_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
29065  #define mmNIC2_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x551F770ull
29066  #define NIC2_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
29067  #define NIC2_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
29068  #define mmNIC2_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x551F778ull
29069  #define NIC2_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
29070  #define NIC2_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
29071  #define mmNIC2_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x551F780ull
29072  #define NIC2_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
29073  #define NIC2_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
29074  #define mmNIC2_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x551F788ull
29075  #define NIC2_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
29076  #define NIC2_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
29077  #define mmNIC2_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x551F790ull
29078  #define NIC2_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
29079  #define NIC2_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
29080  #define mmNIC2_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x551F798ull
29081  #define NIC2_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
29082  #define NIC2_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
29083  #define mmNIC2_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x551F7A0ull
29084  #define NIC2_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
29085  #define NIC2_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
29086  #define mmNIC2_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x551F7A8ull
29087  #define NIC2_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
29088  #define NIC2_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
29089  #define mmNIC2_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x551F7B0ull
29090  #define NIC2_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
29091  #define NIC2_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
29092  #define mmNIC2_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x551F7B8ull
29093  #define NIC2_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
29094  #define NIC2_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
29095  #define mmNIC2_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x551F7C0ull
29096  #define NIC2_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
29097  #define NIC2_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
29098  #define mmNIC2_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x551F7C8ull
29099  #define NIC2_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
29100  #define NIC2_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
29101  #define mmNIC2_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x551F7D0ull
29102  #define NIC2_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
29103  #define NIC2_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
29104  #define mmNIC2_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x551F7D8ull
29105  #define NIC2_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
29106  #define NIC2_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
29107  #define mmNIC2_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x551F7E0ull
29108  #define NIC2_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
29109  #define NIC2_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
29110  #define mmNIC2_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x551F7E8ull
29111  #define NIC2_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
29112  #define NIC2_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
29113  #define mmNIC2_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x551F7F0ull
29114  #define NIC2_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
29115  #define NIC2_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
29116  #define mmNIC2_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x551F7F8ull
29117  #define NIC2_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
29118  #define NIC2_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
29119  #define mmNIC2_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x551F800ull
29120  #define NIC2_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
29121  #define NIC2_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
29122  #define mmNIC2_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x551F808ull
29123  #define NIC2_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
29124  #define NIC2_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
29125  #define mmNIC2_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x551F810ull
29126  #define NIC2_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
29127  #define NIC2_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
29128  #define mmNIC2_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x551F818ull
29129  #define NIC2_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
29130  #define NIC2_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
29131  #define mmNIC2_QPC0_AXUSER_CONG_QUE_BASE 0x551FB80ull
29132  #define NIC2_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
29133  #define NIC2_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
29134  #define mmNIC2_QPC0_AXUSER_RXWQE_BASE 0x551FBE0ull
29135  #define NIC2_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
29136  #define NIC2_QPC0_AXUSER_RXWQE_SECTION 0x6000
29137  #define mmNIC2_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x551FC40ull
29138  #define NIC2_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
29139  #define NIC2_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
29140  #define mmNIC2_QPC0_AXUSER_DB_FIFO_BASE 0x551FCA0ull
29141  #define NIC2_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
29142  #define NIC2_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
29143  #define mmNIC2_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x551FD00ull
29144  #define NIC2_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
29145  #define NIC2_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
29146  #define mmNIC2_QPC0_AXUSER_ERR_FIFO_BASE 0x551FD60ull
29147  #define NIC2_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
29148  #define NIC2_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
29149  #define mmNIC2_QPC0_AXUSER_QPC_RESP_BASE 0x551FDC0ull
29150  #define NIC2_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
29151  #define NIC2_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
29152  #define mmNIC2_QPC0_AXUSER_QPC_REQ_BASE 0x551FE20ull
29153  #define NIC2_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
29154  #define NIC2_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
29155  #define mmNIC2_QPC0_SPECIAL_BASE 0x551FE80ull
29156  #define NIC2_QPC0_SPECIAL_MAX_OFFSET 0x1800
29157  #define NIC2_QPC0_SPECIAL_SECTION 0x1800
29158  #define mmNIC2_UMR1_0_UNSECURE_DOORBELL0_BASE 0x5520000ull
29159  #define NIC2_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29160  #define NIC2_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
29161  #define mmNIC2_UMR1_0_UNSECURE_DOORBELL1_BASE 0x5520080ull
29162  #define NIC2_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29163  #define NIC2_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
29164  #define mmNIC2_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x5520100ull
29165  #define NIC2_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29166  #define NIC2_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29167  #define mmNIC2_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x5520180ull
29168  #define NIC2_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29169  #define NIC2_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29170  #define mmNIC2_UMR1_0_SPECIAL_BASE 0x5520E80ull
29171  #define NIC2_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
29172  #define NIC2_UMR1_0_SPECIAL_SECTION 0x1800
29173  #define mmNIC2_UMR1_1_UNSECURE_DOORBELL0_BASE 0x5521000ull
29174  #define NIC2_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29175  #define NIC2_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
29176  #define mmNIC2_UMR1_1_UNSECURE_DOORBELL1_BASE 0x5521080ull
29177  #define NIC2_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29178  #define NIC2_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
29179  #define mmNIC2_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x5521100ull
29180  #define NIC2_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29181  #define NIC2_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29182  #define mmNIC2_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x5521180ull
29183  #define NIC2_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29184  #define NIC2_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29185  #define mmNIC2_UMR1_1_SPECIAL_BASE 0x5521E80ull
29186  #define NIC2_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
29187  #define NIC2_UMR1_1_SPECIAL_SECTION 0x1800
29188  #define mmNIC2_UMR1_2_UNSECURE_DOORBELL0_BASE 0x5522000ull
29189  #define NIC2_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29190  #define NIC2_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
29191  #define mmNIC2_UMR1_2_UNSECURE_DOORBELL1_BASE 0x5522080ull
29192  #define NIC2_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29193  #define NIC2_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
29194  #define mmNIC2_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x5522100ull
29195  #define NIC2_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29196  #define NIC2_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29197  #define mmNIC2_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x5522180ull
29198  #define NIC2_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29199  #define NIC2_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29200  #define mmNIC2_UMR1_2_SPECIAL_BASE 0x5522E80ull
29201  #define NIC2_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
29202  #define NIC2_UMR1_2_SPECIAL_SECTION 0x1800
29203  #define mmNIC2_UMR1_3_UNSECURE_DOORBELL0_BASE 0x5523000ull
29204  #define NIC2_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29205  #define NIC2_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
29206  #define mmNIC2_UMR1_3_UNSECURE_DOORBELL1_BASE 0x5523080ull
29207  #define NIC2_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29208  #define NIC2_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
29209  #define mmNIC2_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x5523100ull
29210  #define NIC2_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29211  #define NIC2_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29212  #define mmNIC2_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x5523180ull
29213  #define NIC2_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29214  #define NIC2_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29215  #define mmNIC2_UMR1_3_SPECIAL_BASE 0x5523E80ull
29216  #define NIC2_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
29217  #define NIC2_UMR1_3_SPECIAL_SECTION 0x1800
29218  #define mmNIC2_UMR1_4_UNSECURE_DOORBELL0_BASE 0x5524000ull
29219  #define NIC2_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29220  #define NIC2_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
29221  #define mmNIC2_UMR1_4_UNSECURE_DOORBELL1_BASE 0x5524080ull
29222  #define NIC2_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29223  #define NIC2_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
29224  #define mmNIC2_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x5524100ull
29225  #define NIC2_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29226  #define NIC2_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29227  #define mmNIC2_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x5524180ull
29228  #define NIC2_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29229  #define NIC2_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29230  #define mmNIC2_UMR1_4_SPECIAL_BASE 0x5524E80ull
29231  #define NIC2_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
29232  #define NIC2_UMR1_4_SPECIAL_SECTION 0x1800
29233  #define mmNIC2_UMR1_5_UNSECURE_DOORBELL0_BASE 0x5525000ull
29234  #define NIC2_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29235  #define NIC2_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
29236  #define mmNIC2_UMR1_5_UNSECURE_DOORBELL1_BASE 0x5525080ull
29237  #define NIC2_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29238  #define NIC2_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
29239  #define mmNIC2_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x5525100ull
29240  #define NIC2_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29241  #define NIC2_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29242  #define mmNIC2_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x5525180ull
29243  #define NIC2_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29244  #define NIC2_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29245  #define mmNIC2_UMR1_5_SPECIAL_BASE 0x5525E80ull
29246  #define NIC2_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
29247  #define NIC2_UMR1_5_SPECIAL_SECTION 0x1800
29248  #define mmNIC2_UMR1_6_UNSECURE_DOORBELL0_BASE 0x5526000ull
29249  #define NIC2_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29250  #define NIC2_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
29251  #define mmNIC2_UMR1_6_UNSECURE_DOORBELL1_BASE 0x5526080ull
29252  #define NIC2_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29253  #define NIC2_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
29254  #define mmNIC2_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x5526100ull
29255  #define NIC2_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29256  #define NIC2_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29257  #define mmNIC2_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x5526180ull
29258  #define NIC2_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29259  #define NIC2_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29260  #define mmNIC2_UMR1_6_SPECIAL_BASE 0x5526E80ull
29261  #define NIC2_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
29262  #define NIC2_UMR1_6_SPECIAL_SECTION 0x1800
29263  #define mmNIC2_UMR1_7_UNSECURE_DOORBELL0_BASE 0x5527000ull
29264  #define NIC2_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29265  #define NIC2_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
29266  #define mmNIC2_UMR1_7_UNSECURE_DOORBELL1_BASE 0x5527080ull
29267  #define NIC2_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29268  #define NIC2_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
29269  #define mmNIC2_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x5527100ull
29270  #define NIC2_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29271  #define NIC2_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29272  #define mmNIC2_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x5527180ull
29273  #define NIC2_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29274  #define NIC2_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29275  #define mmNIC2_UMR1_7_SPECIAL_BASE 0x5527E80ull
29276  #define NIC2_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
29277  #define NIC2_UMR1_7_SPECIAL_SECTION 0x1800
29278  #define mmNIC2_UMR1_8_UNSECURE_DOORBELL0_BASE 0x5528000ull
29279  #define NIC2_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29280  #define NIC2_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
29281  #define mmNIC2_UMR1_8_UNSECURE_DOORBELL1_BASE 0x5528080ull
29282  #define NIC2_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29283  #define NIC2_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
29284  #define mmNIC2_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x5528100ull
29285  #define NIC2_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29286  #define NIC2_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29287  #define mmNIC2_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x5528180ull
29288  #define NIC2_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29289  #define NIC2_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29290  #define mmNIC2_UMR1_8_SPECIAL_BASE 0x5528E80ull
29291  #define NIC2_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
29292  #define NIC2_UMR1_8_SPECIAL_SECTION 0x1800
29293  #define mmNIC2_UMR1_9_UNSECURE_DOORBELL0_BASE 0x5529000ull
29294  #define NIC2_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29295  #define NIC2_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
29296  #define mmNIC2_UMR1_9_UNSECURE_DOORBELL1_BASE 0x5529080ull
29297  #define NIC2_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29298  #define NIC2_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
29299  #define mmNIC2_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x5529100ull
29300  #define NIC2_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29301  #define NIC2_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29302  #define mmNIC2_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x5529180ull
29303  #define NIC2_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29304  #define NIC2_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29305  #define mmNIC2_UMR1_9_SPECIAL_BASE 0x5529E80ull
29306  #define NIC2_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
29307  #define NIC2_UMR1_9_SPECIAL_SECTION 0x1800
29308  #define mmNIC2_UMR1_10_UNSECURE_DOORBELL0_BASE 0x552A000ull
29309  #define NIC2_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29310  #define NIC2_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
29311  #define mmNIC2_UMR1_10_UNSECURE_DOORBELL1_BASE 0x552A080ull
29312  #define NIC2_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29313  #define NIC2_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
29314  #define mmNIC2_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x552A100ull
29315  #define NIC2_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29316  #define NIC2_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29317  #define mmNIC2_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x552A180ull
29318  #define NIC2_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29319  #define NIC2_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29320  #define mmNIC2_UMR1_10_SPECIAL_BASE 0x552AE80ull
29321  #define NIC2_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
29322  #define NIC2_UMR1_10_SPECIAL_SECTION 0x1800
29323  #define mmNIC2_UMR1_11_UNSECURE_DOORBELL0_BASE 0x552B000ull
29324  #define NIC2_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29325  #define NIC2_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
29326  #define mmNIC2_UMR1_11_UNSECURE_DOORBELL1_BASE 0x552B080ull
29327  #define NIC2_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29328  #define NIC2_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
29329  #define mmNIC2_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x552B100ull
29330  #define NIC2_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29331  #define NIC2_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29332  #define mmNIC2_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x552B180ull
29333  #define NIC2_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29334  #define NIC2_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29335  #define mmNIC2_UMR1_11_SPECIAL_BASE 0x552BE80ull
29336  #define NIC2_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
29337  #define NIC2_UMR1_11_SPECIAL_SECTION 0x1800
29338  #define mmNIC2_UMR1_12_UNSECURE_DOORBELL0_BASE 0x552C000ull
29339  #define NIC2_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29340  #define NIC2_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
29341  #define mmNIC2_UMR1_12_UNSECURE_DOORBELL1_BASE 0x552C080ull
29342  #define NIC2_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29343  #define NIC2_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
29344  #define mmNIC2_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x552C100ull
29345  #define NIC2_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29346  #define NIC2_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29347  #define mmNIC2_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x552C180ull
29348  #define NIC2_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29349  #define NIC2_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29350  #define mmNIC2_UMR1_12_SPECIAL_BASE 0x552CE80ull
29351  #define NIC2_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
29352  #define NIC2_UMR1_12_SPECIAL_SECTION 0x1800
29353  #define mmNIC2_UMR1_13_UNSECURE_DOORBELL0_BASE 0x552D000ull
29354  #define NIC2_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29355  #define NIC2_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
29356  #define mmNIC2_UMR1_13_UNSECURE_DOORBELL1_BASE 0x552D080ull
29357  #define NIC2_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29358  #define NIC2_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
29359  #define mmNIC2_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x552D100ull
29360  #define NIC2_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29361  #define NIC2_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29362  #define mmNIC2_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x552D180ull
29363  #define NIC2_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29364  #define NIC2_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29365  #define mmNIC2_UMR1_13_SPECIAL_BASE 0x552DE80ull
29366  #define NIC2_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
29367  #define NIC2_UMR1_13_SPECIAL_SECTION 0x1800
29368  #define mmNIC2_UMR1_14_UNSECURE_DOORBELL0_BASE 0x552E000ull
29369  #define NIC2_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29370  #define NIC2_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
29371  #define mmNIC2_UMR1_14_UNSECURE_DOORBELL1_BASE 0x552E080ull
29372  #define NIC2_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29373  #define NIC2_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
29374  #define mmNIC2_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x552E100ull
29375  #define NIC2_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29376  #define NIC2_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29377  #define mmNIC2_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x552E180ull
29378  #define NIC2_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29379  #define NIC2_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29380  #define mmNIC2_UMR1_14_SPECIAL_BASE 0x552EE80ull
29381  #define NIC2_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
29382  #define NIC2_UMR1_14_SPECIAL_SECTION 0x1180
29383  #define mmNIC2_QM_DCCM1_BASE 0x5530000ull
29384  #define NIC2_QM_DCCM1_MAX_OFFSET 0x4000
29385  #define NIC2_QM_DCCM1_SECTION 0x8000
29386  #define mmNIC2_QM_ARC_AUX1_BASE 0x5538000ull
29387  #define NIC2_QM_ARC_AUX1_MAX_OFFSET 0x1000
29388  #define NIC2_QM_ARC_AUX1_SECTION 0xE800
29389  #define mmNIC2_QM_ARC_AUX1_SPECIAL_BASE 0x5538E80ull
29390  #define NIC2_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
29391  #define NIC2_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
29392  #define mmNIC2_QM1_BASE 0x553A000ull
29393  #define NIC2_QM1_MAX_OFFSET 0x1000
29394  #define NIC2_QM1_SECTION 0x9000
29395  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x553A900ull
29396  #define NIC2_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
29397  #define NIC2_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
29398  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x553A908ull
29399  #define NIC2_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
29400  #define NIC2_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
29401  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x553A910ull
29402  #define NIC2_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
29403  #define NIC2_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
29404  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x553A918ull
29405  #define NIC2_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
29406  #define NIC2_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
29407  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x553A920ull
29408  #define NIC2_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
29409  #define NIC2_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
29410  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x553A928ull
29411  #define NIC2_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
29412  #define NIC2_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
29413  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x553A930ull
29414  #define NIC2_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
29415  #define NIC2_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
29416  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x553A938ull
29417  #define NIC2_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
29418  #define NIC2_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
29419  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x553A940ull
29420  #define NIC2_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
29421  #define NIC2_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
29422  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x553A948ull
29423  #define NIC2_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
29424  #define NIC2_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
29425  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x553A950ull
29426  #define NIC2_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
29427  #define NIC2_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
29428  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x553A958ull
29429  #define NIC2_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
29430  #define NIC2_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
29431  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x553A960ull
29432  #define NIC2_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
29433  #define NIC2_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
29434  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x553A968ull
29435  #define NIC2_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
29436  #define NIC2_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
29437  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x553A970ull
29438  #define NIC2_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
29439  #define NIC2_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
29440  #define mmNIC2_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x553A978ull
29441  #define NIC2_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
29442  #define NIC2_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
29443  #define mmNIC2_QM1_AXUSER_SECURED_BASE 0x553AB00ull
29444  #define NIC2_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
29445  #define NIC2_QM1_AXUSER_SECURED_SECTION 0x8000
29446  #define mmNIC2_QM1_AXUSER_NONSECURED_BASE 0x553AB80ull
29447  #define NIC2_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
29448  #define NIC2_QM1_AXUSER_NONSECURED_SECTION 0x8000
29449  #define mmNIC2_QM1_DBG_HBW_BASE 0x553AC00ull
29450  #define NIC2_QM1_DBG_HBW_MAX_OFFSET 0x5800
29451  #define NIC2_QM1_DBG_HBW_SECTION 0x8000
29452  #define mmNIC2_QM1_DBG_LBW_BASE 0x553AC80ull
29453  #define NIC2_QM1_DBG_LBW_MAX_OFFSET 0x5800
29454  #define NIC2_QM1_DBG_LBW_SECTION 0x1000
29455  #define mmNIC2_QM1_CGM_BASE 0x553AD80ull
29456  #define NIC2_QM1_CGM_MAX_OFFSET 0xC000
29457  #define NIC2_QM1_CGM_SECTION 0x1000
29458  #define mmNIC2_QM1_SPECIAL_BASE 0x553AE80ull
29459  #define NIC2_QM1_SPECIAL_MAX_OFFSET 0x1800
29460  #define NIC2_QM1_SPECIAL_SECTION 0x4180
29461  #define mmNIC2_QPC1_BASE 0x553F000ull
29462  #define NIC2_QPC1_MAX_OFFSET 0x1000
29463  #define NIC2_QPC1_SECTION 0x7200
29464  #define mmNIC2_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x553F720ull
29465  #define NIC2_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
29466  #define NIC2_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
29467  #define mmNIC2_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x553F728ull
29468  #define NIC2_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
29469  #define NIC2_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
29470  #define mmNIC2_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x553F730ull
29471  #define NIC2_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
29472  #define NIC2_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
29473  #define mmNIC2_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x553F738ull
29474  #define NIC2_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
29475  #define NIC2_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
29476  #define mmNIC2_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x553F740ull
29477  #define NIC2_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
29478  #define NIC2_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
29479  #define mmNIC2_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x553F748ull
29480  #define NIC2_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
29481  #define NIC2_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
29482  #define mmNIC2_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x553F750ull
29483  #define NIC2_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
29484  #define NIC2_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
29485  #define mmNIC2_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x553F758ull
29486  #define NIC2_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
29487  #define NIC2_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
29488  #define mmNIC2_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x553F760ull
29489  #define NIC2_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
29490  #define NIC2_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
29491  #define mmNIC2_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x553F768ull
29492  #define NIC2_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
29493  #define NIC2_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
29494  #define mmNIC2_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x553F770ull
29495  #define NIC2_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
29496  #define NIC2_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
29497  #define mmNIC2_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x553F778ull
29498  #define NIC2_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
29499  #define NIC2_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
29500  #define mmNIC2_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x553F780ull
29501  #define NIC2_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
29502  #define NIC2_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
29503  #define mmNIC2_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x553F788ull
29504  #define NIC2_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
29505  #define NIC2_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
29506  #define mmNIC2_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x553F790ull
29507  #define NIC2_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
29508  #define NIC2_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
29509  #define mmNIC2_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x553F798ull
29510  #define NIC2_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
29511  #define NIC2_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
29512  #define mmNIC2_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x553F7A0ull
29513  #define NIC2_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
29514  #define NIC2_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
29515  #define mmNIC2_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x553F7A8ull
29516  #define NIC2_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
29517  #define NIC2_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
29518  #define mmNIC2_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x553F7B0ull
29519  #define NIC2_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
29520  #define NIC2_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
29521  #define mmNIC2_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x553F7B8ull
29522  #define NIC2_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
29523  #define NIC2_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
29524  #define mmNIC2_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x553F7C0ull
29525  #define NIC2_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
29526  #define NIC2_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
29527  #define mmNIC2_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x553F7C8ull
29528  #define NIC2_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
29529  #define NIC2_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
29530  #define mmNIC2_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x553F7D0ull
29531  #define NIC2_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
29532  #define NIC2_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
29533  #define mmNIC2_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x553F7D8ull
29534  #define NIC2_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
29535  #define NIC2_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
29536  #define mmNIC2_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x553F7E0ull
29537  #define NIC2_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
29538  #define NIC2_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
29539  #define mmNIC2_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x553F7E8ull
29540  #define NIC2_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
29541  #define NIC2_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
29542  #define mmNIC2_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x553F7F0ull
29543  #define NIC2_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
29544  #define NIC2_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
29545  #define mmNIC2_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x553F7F8ull
29546  #define NIC2_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
29547  #define NIC2_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
29548  #define mmNIC2_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x553F800ull
29549  #define NIC2_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
29550  #define NIC2_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
29551  #define mmNIC2_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x553F808ull
29552  #define NIC2_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
29553  #define NIC2_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
29554  #define mmNIC2_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x553F810ull
29555  #define NIC2_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
29556  #define NIC2_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
29557  #define mmNIC2_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x553F818ull
29558  #define NIC2_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
29559  #define NIC2_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
29560  #define mmNIC2_QPC1_AXUSER_CONG_QUE_BASE 0x553FB80ull
29561  #define NIC2_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
29562  #define NIC2_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
29563  #define mmNIC2_QPC1_AXUSER_RXWQE_BASE 0x553FBE0ull
29564  #define NIC2_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
29565  #define NIC2_QPC1_AXUSER_RXWQE_SECTION 0x6000
29566  #define mmNIC2_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x553FC40ull
29567  #define NIC2_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
29568  #define NIC2_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
29569  #define mmNIC2_QPC1_AXUSER_DB_FIFO_BASE 0x553FCA0ull
29570  #define NIC2_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
29571  #define NIC2_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
29572  #define mmNIC2_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x553FD00ull
29573  #define NIC2_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
29574  #define NIC2_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
29575  #define mmNIC2_QPC1_AXUSER_ERR_FIFO_BASE 0x553FD60ull
29576  #define NIC2_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
29577  #define NIC2_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
29578  #define mmNIC2_QPC1_AXUSER_QPC_RESP_BASE 0x553FDC0ull
29579  #define NIC2_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
29580  #define NIC2_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
29581  #define mmNIC2_QPC1_AXUSER_QPC_REQ_BASE 0x553FE20ull
29582  #define NIC2_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
29583  #define NIC2_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
29584  #define mmNIC2_QPC1_SPECIAL_BASE 0x553FE80ull
29585  #define NIC2_QPC1_SPECIAL_MAX_OFFSET 0x1800
29586  #define NIC2_QPC1_SPECIAL_SECTION 0x8180
29587  #define mmNIC2_TMR_BASE 0x5548000ull
29588  #define NIC2_TMR_MAX_OFFSET 0x1000
29589  #define NIC2_TMR_SECTION 0xD600
29590  #define mmNIC2_TMR_AXUSER_TMR_FREE_LIST_BASE 0x5548D60ull
29591  #define NIC2_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
29592  #define NIC2_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
29593  #define mmNIC2_TMR_AXUSER_TMR_FIFO_BASE 0x5548DC0ull
29594  #define NIC2_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
29595  #define NIC2_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
29596  #define mmNIC2_TMR_AXUSER_TMR_FSM_BASE 0x5548E20ull
29597  #define NIC2_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
29598  #define NIC2_TMR_AXUSER_TMR_FSM_SECTION 0x6000
29599  #define mmNIC2_TMR_SPECIAL_BASE 0x5548E80ull
29600  #define NIC2_TMR_SPECIAL_MAX_OFFSET 0x1800
29601  #define NIC2_TMR_SPECIAL_SECTION 0x1800
29602  #define mmNIC2_RXB_CORE_BASE 0x5549000ull
29603  #define NIC2_RXB_CORE_MAX_OFFSET 0x1000
29604  #define NIC2_RXB_CORE_SECTION 0x6100
29605  #define mmNIC2_RXB_CORE_SCT_AWUSER_BASE 0x5549610ull
29606  #define NIC2_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
29607  #define NIC2_RXB_CORE_SCT_AWUSER_SECTION 0x8700
29608  #define mmNIC2_RXB_CORE_SPECIAL_BASE 0x5549E80ull
29609  #define NIC2_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
29610  #define NIC2_RXB_CORE_SPECIAL_SECTION 0x1800
29611  #define mmNIC2_RXE0_BASE 0x554A000ull
29612  #define NIC2_RXE0_MAX_OFFSET 0x1000
29613  #define NIC2_RXE0_SECTION 0x9000
29614  #define mmNIC2_RXE0_WQE_ARUSER_BASE 0x554A900ull
29615  #define NIC2_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
29616  #define NIC2_RXE0_WQE_ARUSER_SECTION 0x5800
29617  #define mmNIC2_RXE0_SPECIAL_BASE 0x554AE80ull
29618  #define NIC2_RXE0_SPECIAL_MAX_OFFSET 0x1800
29619  #define NIC2_RXE0_SPECIAL_SECTION 0x1800
29620  #define mmNIC2_RXE1_BASE 0x554B000ull
29621  #define NIC2_RXE1_MAX_OFFSET 0x1000
29622  #define NIC2_RXE1_SECTION 0x9000
29623  #define mmNIC2_RXE1_WQE_ARUSER_BASE 0x554B900ull
29624  #define NIC2_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
29625  #define NIC2_RXE1_WQE_ARUSER_SECTION 0x5800
29626  #define mmNIC2_RXE1_SPECIAL_BASE 0x554BE80ull
29627  #define NIC2_RXE1_SPECIAL_MAX_OFFSET 0x1800
29628  #define NIC2_RXE1_SPECIAL_SECTION 0x1800
29629  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ0_BASE 0x554C000ull
29630  #define NIC2_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
29631  #define NIC2_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
29632  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ1_BASE 0x554C050ull
29633  #define NIC2_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
29634  #define NIC2_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
29635  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ2_BASE 0x554C0A0ull
29636  #define NIC2_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
29637  #define NIC2_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
29638  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ3_BASE 0x554C0F0ull
29639  #define NIC2_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
29640  #define NIC2_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
29641  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ4_BASE 0x554C140ull
29642  #define NIC2_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
29643  #define NIC2_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
29644  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ5_BASE 0x554C190ull
29645  #define NIC2_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
29646  #define NIC2_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
29647  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ6_BASE 0x554C1E0ull
29648  #define NIC2_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
29649  #define NIC2_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
29650  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ7_BASE 0x554C230ull
29651  #define NIC2_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
29652  #define NIC2_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
29653  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ8_BASE 0x554C280ull
29654  #define NIC2_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
29655  #define NIC2_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
29656  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ9_BASE 0x554C2D0ull
29657  #define NIC2_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
29658  #define NIC2_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
29659  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ10_BASE 0x554C320ull
29660  #define NIC2_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
29661  #define NIC2_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
29662  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ11_BASE 0x554C370ull
29663  #define NIC2_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
29664  #define NIC2_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
29665  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ12_BASE 0x554C3C0ull
29666  #define NIC2_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
29667  #define NIC2_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
29668  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ13_BASE 0x554C410ull
29669  #define NIC2_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
29670  #define NIC2_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
29671  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ14_BASE 0x554C460ull
29672  #define NIC2_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
29673  #define NIC2_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
29674  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ15_BASE 0x554C4B0ull
29675  #define NIC2_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
29676  #define NIC2_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
29677  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ16_BASE 0x554C500ull
29678  #define NIC2_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
29679  #define NIC2_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
29680  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ17_BASE 0x554C550ull
29681  #define NIC2_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
29682  #define NIC2_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
29683  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ18_BASE 0x554C5A0ull
29684  #define NIC2_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
29685  #define NIC2_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
29686  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ19_BASE 0x554C5F0ull
29687  #define NIC2_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
29688  #define NIC2_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
29689  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ20_BASE 0x554C640ull
29690  #define NIC2_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
29691  #define NIC2_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
29692  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ21_BASE 0x554C690ull
29693  #define NIC2_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
29694  #define NIC2_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
29695  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ22_BASE 0x554C6E0ull
29696  #define NIC2_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
29697  #define NIC2_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
29698  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ23_BASE 0x554C730ull
29699  #define NIC2_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
29700  #define NIC2_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
29701  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ24_BASE 0x554C780ull
29702  #define NIC2_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
29703  #define NIC2_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
29704  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ25_BASE 0x554C7D0ull
29705  #define NIC2_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
29706  #define NIC2_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
29707  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ26_BASE 0x554C820ull
29708  #define NIC2_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
29709  #define NIC2_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
29710  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ27_BASE 0x554C870ull
29711  #define NIC2_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
29712  #define NIC2_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
29713  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ28_BASE 0x554C8C0ull
29714  #define NIC2_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
29715  #define NIC2_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
29716  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ29_BASE 0x554C910ull
29717  #define NIC2_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
29718  #define NIC2_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
29719  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ30_BASE 0x554C960ull
29720  #define NIC2_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
29721  #define NIC2_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
29722  #define mmNIC2_RXE0_AXUSER_AXUSER_CQ31_BASE 0x554C9B0ull
29723  #define NIC2_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
29724  #define NIC2_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
29725  #define mmNIC2_RXE0_AXUSER_SPECIAL_BASE 0x554CE80ull
29726  #define NIC2_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
29727  #define NIC2_RXE0_AXUSER_SPECIAL_SECTION 0x1800
29728  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ0_BASE 0x554D000ull
29729  #define NIC2_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
29730  #define NIC2_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
29731  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ1_BASE 0x554D050ull
29732  #define NIC2_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
29733  #define NIC2_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
29734  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ2_BASE 0x554D0A0ull
29735  #define NIC2_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
29736  #define NIC2_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
29737  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ3_BASE 0x554D0F0ull
29738  #define NIC2_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
29739  #define NIC2_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
29740  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ4_BASE 0x554D140ull
29741  #define NIC2_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
29742  #define NIC2_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
29743  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ5_BASE 0x554D190ull
29744  #define NIC2_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
29745  #define NIC2_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
29746  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ6_BASE 0x554D1E0ull
29747  #define NIC2_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
29748  #define NIC2_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
29749  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ7_BASE 0x554D230ull
29750  #define NIC2_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
29751  #define NIC2_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
29752  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ8_BASE 0x554D280ull
29753  #define NIC2_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
29754  #define NIC2_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
29755  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ9_BASE 0x554D2D0ull
29756  #define NIC2_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
29757  #define NIC2_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
29758  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ10_BASE 0x554D320ull
29759  #define NIC2_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
29760  #define NIC2_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
29761  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ11_BASE 0x554D370ull
29762  #define NIC2_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
29763  #define NIC2_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
29764  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ12_BASE 0x554D3C0ull
29765  #define NIC2_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
29766  #define NIC2_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
29767  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ13_BASE 0x554D410ull
29768  #define NIC2_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
29769  #define NIC2_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
29770  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ14_BASE 0x554D460ull
29771  #define NIC2_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
29772  #define NIC2_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
29773  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ15_BASE 0x554D4B0ull
29774  #define NIC2_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
29775  #define NIC2_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
29776  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ16_BASE 0x554D500ull
29777  #define NIC2_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
29778  #define NIC2_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
29779  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ17_BASE 0x554D550ull
29780  #define NIC2_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
29781  #define NIC2_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
29782  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ18_BASE 0x554D5A0ull
29783  #define NIC2_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
29784  #define NIC2_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
29785  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ19_BASE 0x554D5F0ull
29786  #define NIC2_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
29787  #define NIC2_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
29788  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ20_BASE 0x554D640ull
29789  #define NIC2_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
29790  #define NIC2_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
29791  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ21_BASE 0x554D690ull
29792  #define NIC2_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
29793  #define NIC2_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
29794  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ22_BASE 0x554D6E0ull
29795  #define NIC2_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
29796  #define NIC2_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
29797  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ23_BASE 0x554D730ull
29798  #define NIC2_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
29799  #define NIC2_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
29800  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ24_BASE 0x554D780ull
29801  #define NIC2_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
29802  #define NIC2_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
29803  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ25_BASE 0x554D7D0ull
29804  #define NIC2_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
29805  #define NIC2_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
29806  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ26_BASE 0x554D820ull
29807  #define NIC2_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
29808  #define NIC2_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
29809  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ27_BASE 0x554D870ull
29810  #define NIC2_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
29811  #define NIC2_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
29812  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ28_BASE 0x554D8C0ull
29813  #define NIC2_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
29814  #define NIC2_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
29815  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ29_BASE 0x554D910ull
29816  #define NIC2_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
29817  #define NIC2_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
29818  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ30_BASE 0x554D960ull
29819  #define NIC2_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
29820  #define NIC2_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
29821  #define mmNIC2_RXE1_AXUSER_AXUSER_CQ31_BASE 0x554D9B0ull
29822  #define NIC2_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
29823  #define NIC2_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
29824  #define mmNIC2_RXE1_AXUSER_SPECIAL_BASE 0x554DE80ull
29825  #define NIC2_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
29826  #define NIC2_RXE1_AXUSER_SPECIAL_SECTION 0x2180
29827  #define mmNIC2_TXS0_BASE 0x5550000ull
29828  #define NIC2_TXS0_MAX_OFFSET 0x1000
29829  #define NIC2_TXS0_SECTION 0xE800
29830  #define mmNIC2_TXS0_SPECIAL_BASE 0x5550E80ull
29831  #define NIC2_TXS0_SPECIAL_MAX_OFFSET 0x1800
29832  #define NIC2_TXS0_SPECIAL_SECTION 0x1800
29833  #define mmNIC2_TXS1_BASE 0x5551000ull
29834  #define NIC2_TXS1_MAX_OFFSET 0x1000
29835  #define NIC2_TXS1_SECTION 0xE800
29836  #define mmNIC2_TXS1_SPECIAL_BASE 0x5551E80ull
29837  #define NIC2_TXS1_SPECIAL_MAX_OFFSET 0x1800
29838  #define NIC2_TXS1_SPECIAL_SECTION 0x1800
29839  #define mmNIC2_TXE0_BASE 0x5552000ull
29840  #define NIC2_TXE0_MAX_OFFSET 0x1000
29841  #define NIC2_TXE0_SECTION 0xE800
29842  #define mmNIC2_TXE0_SPECIAL_BASE 0x5552E80ull
29843  #define NIC2_TXE0_SPECIAL_MAX_OFFSET 0x1800
29844  #define NIC2_TXE0_SPECIAL_SECTION 0x1800
29845  #define mmNIC2_TXE1_BASE 0x5553000ull
29846  #define NIC2_TXE1_MAX_OFFSET 0x1000
29847  #define NIC2_TXE1_SECTION 0xE800
29848  #define mmNIC2_TXE1_SPECIAL_BASE 0x5553E80ull
29849  #define NIC2_TXE1_SPECIAL_MAX_OFFSET 0x1800
29850  #define NIC2_TXE1_SPECIAL_SECTION 0x1800
29851  #define mmNIC2_TXB_BASE 0x5554000ull
29852  #define NIC2_TXB_MAX_OFFSET 0x1000
29853  #define NIC2_TXB_SECTION 0xE800
29854  #define mmNIC2_TXB_SPECIAL_BASE 0x5554E80ull
29855  #define NIC2_TXB_SPECIAL_MAX_OFFSET 0x1800
29856  #define NIC2_TXB_SPECIAL_SECTION 0x1800
29857  #define mmNIC2_MSTR_IF_RR_SHRD_HBW_BASE 0x5555000ull
29858  #define NIC2_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
29859  #define NIC2_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
29860  #define mmNIC2_MSTR_IF_RR_PRVT_HBW_BASE 0x5555200ull
29861  #define NIC2_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
29862  #define NIC2_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
29863  #define mmNIC2_MSTR_IF_RR_SHRD_LBW_BASE 0x5555400ull
29864  #define NIC2_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
29865  #define NIC2_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
29866  #define mmNIC2_MSTR_IF_RR_PRVT_LBW_BASE 0x5555600ull
29867  #define NIC2_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
29868  #define NIC2_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
29869  #define mmNIC2_MSTR_IF_E2E_CRDT_BASE 0x5555800ull
29870  #define NIC2_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
29871  #define NIC2_MSTR_IF_E2E_CRDT_SECTION 0x2800
29872  #define mmNIC2_MSTR_IF_AXUSER_BASE 0x5555A80ull
29873  #define NIC2_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
29874  #define NIC2_MSTR_IF_AXUSER_SECTION 0x8000
29875  #define mmNIC2_MSTR_IF_DBG_HBW_BASE 0x5555B00ull
29876  #define NIC2_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
29877  #define NIC2_MSTR_IF_DBG_HBW_SECTION 0x8000
29878  #define mmNIC2_MSTR_IF_DBG_LBW_BASE 0x5555B80ull
29879  #define NIC2_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
29880  #define NIC2_MSTR_IF_DBG_LBW_SECTION 0x8000
29881  #define mmNIC2_MSTR_IF_CORE_HBW_BASE 0x5555C00ull
29882  #define NIC2_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
29883  #define NIC2_MSTR_IF_CORE_HBW_SECTION 0x1800
29884  #define mmNIC2_MSTR_IF_CORE_LBW_BASE 0x5555D80ull
29885  #define NIC2_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
29886  #define NIC2_MSTR_IF_CORE_LBW_SECTION 0x1000
29887  #define mmNIC2_MSTR_IF_SPECIAL_BASE 0x5555E80ull
29888  #define NIC2_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
29889  #define NIC2_MSTR_IF_SPECIAL_SECTION 0x1800
29890  #define mmNIC2_TX_AXUSER_BASE 0x5556000ull
29891  #define NIC2_TX_AXUSER_MAX_OFFSET 0x5000
29892  #define NIC2_TX_AXUSER_SECTION 0x2000
29893  #define mmNIC2_SERDES0_BASE 0x5558000ull
29894  #define NIC2_SERDES0_MAX_OFFSET 0x3E40
29895  #define NIC2_SERDES0_SECTION 0x4000
29896  #define mmNIC2_SERDES1_BASE 0x555C000ull
29897  #define NIC2_SERDES1_MAX_OFFSET 0x3E40
29898  #define NIC2_SERDES1_SECTION 0x4000
29899  #define mmNIC2_PHY_BASE 0x5560000ull
29900  #define NIC2_PHY_MAX_OFFSET 0x1000
29901  #define NIC2_PHY_SECTION 0xE800
29902  #define mmNIC2_PHY_SPECIAL_BASE 0x5560E80ull
29903  #define NIC2_PHY_SPECIAL_MAX_OFFSET 0x1800
29904  #define NIC2_PHY_SPECIAL_SECTION 0x7180
29905  #define mmPRT2_MAC_AUX_BASE 0x5568000ull
29906  #define PRT2_MAC_AUX_MAX_OFFSET 0x1000
29907  #define PRT2_MAC_AUX_SECTION 0xE800
29908  #define mmPRT2_MAC_AUX_SPECIAL_BASE 0x5568E80ull
29909  #define PRT2_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
29910  #define PRT2_MAC_AUX_SPECIAL_SECTION 0x1800
29911  #define mmPRT2_MAC_CORE_BASE 0x5569000ull
29912  #define PRT2_MAC_CORE_MAX_OFFSET 0x1000
29913  #define PRT2_MAC_CORE_SECTION 0xE800
29914  #define mmPRT2_MAC_CORE_SPECIAL_BASE 0x5569E80ull
29915  #define PRT2_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
29916  #define PRT2_MAC_CORE_SPECIAL_SECTION 0x1800
29917  #define mmNIC2_MAC_RS_FEC_BASE 0x556A000ull
29918  #define NIC2_MAC_RS_FEC_MAX_OFFSET 0x2DC0
29919  #define NIC2_MAC_RS_FEC_SECTION 0x1000
29920  #define mmNIC2_MAC_GLOB_STAT_CONTROL_REG_BASE 0x556B000ull
29921  #define NIC2_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
29922  #define NIC2_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
29923  #define mmNIC2_MAC_GLOB_STAT_RX0_BASE 0x556B100ull
29924  #define NIC2_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
29925  #define NIC2_MAC_GLOB_STAT_RX0_SECTION 0x8C00
29926  #define mmNIC2_MAC_GLOB_STAT_RX1_BASE 0x556B18Cull
29927  #define NIC2_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
29928  #define NIC2_MAC_GLOB_STAT_RX1_SECTION 0x8C00
29929  #define mmNIC2_MAC_GLOB_STAT_RX2_BASE 0x556B218ull
29930  #define NIC2_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
29931  #define NIC2_MAC_GLOB_STAT_RX2_SECTION 0x8C00
29932  #define mmNIC2_MAC_GLOB_STAT_RX3_BASE 0x556B2A4ull
29933  #define NIC2_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
29934  #define NIC2_MAC_GLOB_STAT_RX3_SECTION 0x8C00
29935  #define mmNIC2_MAC_GLOB_STAT_TX0_BASE 0x556B330ull
29936  #define NIC2_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
29937  #define NIC2_MAC_GLOB_STAT_TX0_SECTION 0x6800
29938  #define mmNIC2_MAC_GLOB_STAT_TX1_BASE 0x556B398ull
29939  #define NIC2_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
29940  #define NIC2_MAC_GLOB_STAT_TX1_SECTION 0x6800
29941  #define mmNIC2_MAC_GLOB_STAT_TX2_BASE 0x556B400ull
29942  #define NIC2_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
29943  #define NIC2_MAC_GLOB_STAT_TX2_SECTION 0x6800
29944  #define mmNIC2_MAC_GLOB_STAT_TX3_BASE 0x556B468ull
29945  #define NIC2_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
29946  #define NIC2_MAC_GLOB_STAT_TX3_SECTION 0x3980
29947  #define mmNIC2_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x556B800ull
29948  #define NIC2_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
29949  #define NIC2_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
29950  #define mmNIC2_MAC_CH0_MAC_PCS_BASE 0x556C000ull
29951  #define NIC2_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
29952  #define NIC2_MAC_CH0_MAC_PCS_SECTION 0x4000
29953  #define mmNIC2_MAC_CH0_MAC_128_BASE 0x556C400ull
29954  #define NIC2_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
29955  #define NIC2_MAC_CH0_MAC_128_SECTION 0x4000
29956  #define mmNIC2_MAC_CH0_MAC_AN_BASE 0x556C800ull
29957  #define NIC2_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
29958  #define NIC2_MAC_CH0_MAC_AN_SECTION 0x8000
29959  #define mmNIC2_MAC_CH1_MAC_PCS_BASE 0x556D000ull
29960  #define NIC2_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
29961  #define NIC2_MAC_CH1_MAC_PCS_SECTION 0x4000
29962  #define mmNIC2_MAC_CH1_MAC_128_BASE 0x556D400ull
29963  #define NIC2_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
29964  #define NIC2_MAC_CH1_MAC_128_SECTION 0x4000
29965  #define mmNIC2_MAC_CH1_MAC_AN_BASE 0x556D800ull
29966  #define NIC2_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
29967  #define NIC2_MAC_CH1_MAC_AN_SECTION 0x8000
29968  #define mmNIC2_MAC_CH2_MAC_PCS_BASE 0x556E000ull
29969  #define NIC2_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
29970  #define NIC2_MAC_CH2_MAC_PCS_SECTION 0x4000
29971  #define mmNIC2_MAC_CH2_MAC_128_BASE 0x556E400ull
29972  #define NIC2_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
29973  #define NIC2_MAC_CH2_MAC_128_SECTION 0x4000
29974  #define mmNIC2_MAC_CH2_MAC_AN_BASE 0x556E800ull
29975  #define NIC2_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
29976  #define NIC2_MAC_CH2_MAC_AN_SECTION 0x8000
29977  #define mmNIC2_MAC_CH3_MAC_PCS_BASE 0x556F000ull
29978  #define NIC2_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
29979  #define NIC2_MAC_CH3_MAC_PCS_SECTION 0x4000
29980  #define mmNIC2_MAC_CH3_MAC_128_BASE 0x556F400ull
29981  #define NIC2_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
29982  #define NIC2_MAC_CH3_MAC_128_SECTION 0x4000
29983  #define mmNIC2_MAC_CH3_MAC_AN_BASE 0x556F800ull
29984  #define NIC2_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
29985  #define NIC2_MAC_CH3_MAC_AN_SECTION 0x10800
29986  #define mmNIC3_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5580000ull
29987  #define NIC3_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
29988  #define NIC3_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
29989  #define mmNIC3_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5580080ull
29990  #define NIC3_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
29991  #define NIC3_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
29992  #define mmNIC3_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5580100ull
29993  #define NIC3_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
29994  #define NIC3_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
29995  #define mmNIC3_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5580180ull
29996  #define NIC3_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
29997  #define NIC3_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
29998  #define mmNIC3_UMR0_0_SPECIAL_BASE 0x5580E80ull
29999  #define NIC3_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
30000  #define NIC3_UMR0_0_SPECIAL_SECTION 0x1800
30001  #define mmNIC3_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5581000ull
30002  #define NIC3_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30003  #define NIC3_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
30004  #define mmNIC3_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5581080ull
30005  #define NIC3_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30006  #define NIC3_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
30007  #define mmNIC3_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5581100ull
30008  #define NIC3_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30009  #define NIC3_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30010  #define mmNIC3_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5581180ull
30011  #define NIC3_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30012  #define NIC3_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30013  #define mmNIC3_UMR0_1_SPECIAL_BASE 0x5581E80ull
30014  #define NIC3_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
30015  #define NIC3_UMR0_1_SPECIAL_SECTION 0x1800
30016  #define mmNIC3_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5582000ull
30017  #define NIC3_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30018  #define NIC3_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
30019  #define mmNIC3_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5582080ull
30020  #define NIC3_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30021  #define NIC3_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
30022  #define mmNIC3_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5582100ull
30023  #define NIC3_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30024  #define NIC3_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30025  #define mmNIC3_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5582180ull
30026  #define NIC3_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30027  #define NIC3_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30028  #define mmNIC3_UMR0_2_SPECIAL_BASE 0x5582E80ull
30029  #define NIC3_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
30030  #define NIC3_UMR0_2_SPECIAL_SECTION 0x1800
30031  #define mmNIC3_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5583000ull
30032  #define NIC3_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30033  #define NIC3_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
30034  #define mmNIC3_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5583080ull
30035  #define NIC3_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30036  #define NIC3_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
30037  #define mmNIC3_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5583100ull
30038  #define NIC3_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30039  #define NIC3_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30040  #define mmNIC3_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5583180ull
30041  #define NIC3_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30042  #define NIC3_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30043  #define mmNIC3_UMR0_3_SPECIAL_BASE 0x5583E80ull
30044  #define NIC3_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
30045  #define NIC3_UMR0_3_SPECIAL_SECTION 0x1800
30046  #define mmNIC3_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5584000ull
30047  #define NIC3_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30048  #define NIC3_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
30049  #define mmNIC3_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5584080ull
30050  #define NIC3_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30051  #define NIC3_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
30052  #define mmNIC3_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5584100ull
30053  #define NIC3_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30054  #define NIC3_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30055  #define mmNIC3_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5584180ull
30056  #define NIC3_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30057  #define NIC3_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30058  #define mmNIC3_UMR0_4_SPECIAL_BASE 0x5584E80ull
30059  #define NIC3_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
30060  #define NIC3_UMR0_4_SPECIAL_SECTION 0x1800
30061  #define mmNIC3_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5585000ull
30062  #define NIC3_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30063  #define NIC3_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
30064  #define mmNIC3_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5585080ull
30065  #define NIC3_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30066  #define NIC3_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
30067  #define mmNIC3_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5585100ull
30068  #define NIC3_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30069  #define NIC3_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30070  #define mmNIC3_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5585180ull
30071  #define NIC3_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30072  #define NIC3_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30073  #define mmNIC3_UMR0_5_SPECIAL_BASE 0x5585E80ull
30074  #define NIC3_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
30075  #define NIC3_UMR0_5_SPECIAL_SECTION 0x1800
30076  #define mmNIC3_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5586000ull
30077  #define NIC3_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30078  #define NIC3_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
30079  #define mmNIC3_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5586080ull
30080  #define NIC3_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30081  #define NIC3_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
30082  #define mmNIC3_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5586100ull
30083  #define NIC3_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30084  #define NIC3_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30085  #define mmNIC3_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5586180ull
30086  #define NIC3_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30087  #define NIC3_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30088  #define mmNIC3_UMR0_6_SPECIAL_BASE 0x5586E80ull
30089  #define NIC3_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
30090  #define NIC3_UMR0_6_SPECIAL_SECTION 0x1800
30091  #define mmNIC3_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5587000ull
30092  #define NIC3_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30093  #define NIC3_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
30094  #define mmNIC3_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5587080ull
30095  #define NIC3_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30096  #define NIC3_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
30097  #define mmNIC3_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5587100ull
30098  #define NIC3_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30099  #define NIC3_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30100  #define mmNIC3_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5587180ull
30101  #define NIC3_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30102  #define NIC3_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30103  #define mmNIC3_UMR0_7_SPECIAL_BASE 0x5587E80ull
30104  #define NIC3_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
30105  #define NIC3_UMR0_7_SPECIAL_SECTION 0x1800
30106  #define mmNIC3_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5588000ull
30107  #define NIC3_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30108  #define NIC3_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
30109  #define mmNIC3_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5588080ull
30110  #define NIC3_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30111  #define NIC3_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
30112  #define mmNIC3_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5588100ull
30113  #define NIC3_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30114  #define NIC3_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30115  #define mmNIC3_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5588180ull
30116  #define NIC3_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30117  #define NIC3_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30118  #define mmNIC3_UMR0_8_SPECIAL_BASE 0x5588E80ull
30119  #define NIC3_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
30120  #define NIC3_UMR0_8_SPECIAL_SECTION 0x1800
30121  #define mmNIC3_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5589000ull
30122  #define NIC3_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30123  #define NIC3_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
30124  #define mmNIC3_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5589080ull
30125  #define NIC3_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30126  #define NIC3_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
30127  #define mmNIC3_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5589100ull
30128  #define NIC3_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30129  #define NIC3_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30130  #define mmNIC3_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5589180ull
30131  #define NIC3_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30132  #define NIC3_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30133  #define mmNIC3_UMR0_9_SPECIAL_BASE 0x5589E80ull
30134  #define NIC3_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
30135  #define NIC3_UMR0_9_SPECIAL_SECTION 0x1800
30136  #define mmNIC3_UMR0_10_UNSECURE_DOORBELL0_BASE 0x558A000ull
30137  #define NIC3_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30138  #define NIC3_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
30139  #define mmNIC3_UMR0_10_UNSECURE_DOORBELL1_BASE 0x558A080ull
30140  #define NIC3_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30141  #define NIC3_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
30142  #define mmNIC3_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x558A100ull
30143  #define NIC3_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30144  #define NIC3_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30145  #define mmNIC3_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x558A180ull
30146  #define NIC3_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30147  #define NIC3_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30148  #define mmNIC3_UMR0_10_SPECIAL_BASE 0x558AE80ull
30149  #define NIC3_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
30150  #define NIC3_UMR0_10_SPECIAL_SECTION 0x1800
30151  #define mmNIC3_UMR0_11_UNSECURE_DOORBELL0_BASE 0x558B000ull
30152  #define NIC3_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30153  #define NIC3_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
30154  #define mmNIC3_UMR0_11_UNSECURE_DOORBELL1_BASE 0x558B080ull
30155  #define NIC3_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30156  #define NIC3_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
30157  #define mmNIC3_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x558B100ull
30158  #define NIC3_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30159  #define NIC3_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30160  #define mmNIC3_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x558B180ull
30161  #define NIC3_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30162  #define NIC3_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30163  #define mmNIC3_UMR0_11_SPECIAL_BASE 0x558BE80ull
30164  #define NIC3_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
30165  #define NIC3_UMR0_11_SPECIAL_SECTION 0x1800
30166  #define mmNIC3_UMR0_12_UNSECURE_DOORBELL0_BASE 0x558C000ull
30167  #define NIC3_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30168  #define NIC3_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
30169  #define mmNIC3_UMR0_12_UNSECURE_DOORBELL1_BASE 0x558C080ull
30170  #define NIC3_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30171  #define NIC3_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
30172  #define mmNIC3_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x558C100ull
30173  #define NIC3_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30174  #define NIC3_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30175  #define mmNIC3_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x558C180ull
30176  #define NIC3_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30177  #define NIC3_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30178  #define mmNIC3_UMR0_12_SPECIAL_BASE 0x558CE80ull
30179  #define NIC3_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
30180  #define NIC3_UMR0_12_SPECIAL_SECTION 0x1800
30181  #define mmNIC3_UMR0_13_UNSECURE_DOORBELL0_BASE 0x558D000ull
30182  #define NIC3_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30183  #define NIC3_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
30184  #define mmNIC3_UMR0_13_UNSECURE_DOORBELL1_BASE 0x558D080ull
30185  #define NIC3_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30186  #define NIC3_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
30187  #define mmNIC3_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x558D100ull
30188  #define NIC3_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30189  #define NIC3_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30190  #define mmNIC3_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x558D180ull
30191  #define NIC3_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30192  #define NIC3_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30193  #define mmNIC3_UMR0_13_SPECIAL_BASE 0x558DE80ull
30194  #define NIC3_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
30195  #define NIC3_UMR0_13_SPECIAL_SECTION 0x1800
30196  #define mmNIC3_UMR0_14_UNSECURE_DOORBELL0_BASE 0x558E000ull
30197  #define NIC3_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30198  #define NIC3_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
30199  #define mmNIC3_UMR0_14_UNSECURE_DOORBELL1_BASE 0x558E080ull
30200  #define NIC3_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30201  #define NIC3_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
30202  #define mmNIC3_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x558E100ull
30203  #define NIC3_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30204  #define NIC3_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30205  #define mmNIC3_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x558E180ull
30206  #define NIC3_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30207  #define NIC3_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30208  #define mmNIC3_UMR0_14_SPECIAL_BASE 0x558EE80ull
30209  #define NIC3_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
30210  #define NIC3_UMR0_14_SPECIAL_SECTION 0x1180
30211  #define mmNIC3_QM_DCCM0_BASE 0x5590000ull
30212  #define NIC3_QM_DCCM0_MAX_OFFSET 0x4000
30213  #define NIC3_QM_DCCM0_SECTION 0x8000
30214  #define mmNIC3_QM_ARC_AUX0_BASE 0x5598000ull
30215  #define NIC3_QM_ARC_AUX0_MAX_OFFSET 0x1000
30216  #define NIC3_QM_ARC_AUX0_SECTION 0xE800
30217  #define mmNIC3_QM_ARC_AUX0_SPECIAL_BASE 0x5598E80ull
30218  #define NIC3_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
30219  #define NIC3_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
30220  #define mmNIC3_QM0_BASE 0x559A000ull
30221  #define NIC3_QM0_MAX_OFFSET 0x1000
30222  #define NIC3_QM0_SECTION 0x9000
30223  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x559A900ull
30224  #define NIC3_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
30225  #define NIC3_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
30226  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x559A908ull
30227  #define NIC3_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
30228  #define NIC3_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
30229  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x559A910ull
30230  #define NIC3_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
30231  #define NIC3_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
30232  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x559A918ull
30233  #define NIC3_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
30234  #define NIC3_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
30235  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x559A920ull
30236  #define NIC3_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
30237  #define NIC3_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
30238  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x559A928ull
30239  #define NIC3_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
30240  #define NIC3_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
30241  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x559A930ull
30242  #define NIC3_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
30243  #define NIC3_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
30244  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x559A938ull
30245  #define NIC3_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
30246  #define NIC3_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
30247  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x559A940ull
30248  #define NIC3_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
30249  #define NIC3_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
30250  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x559A948ull
30251  #define NIC3_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
30252  #define NIC3_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
30253  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x559A950ull
30254  #define NIC3_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
30255  #define NIC3_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
30256  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x559A958ull
30257  #define NIC3_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
30258  #define NIC3_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
30259  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x559A960ull
30260  #define NIC3_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
30261  #define NIC3_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
30262  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x559A968ull
30263  #define NIC3_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
30264  #define NIC3_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
30265  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x559A970ull
30266  #define NIC3_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
30267  #define NIC3_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
30268  #define mmNIC3_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x559A978ull
30269  #define NIC3_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
30270  #define NIC3_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
30271  #define mmNIC3_QM0_AXUSER_SECURED_BASE 0x559AB00ull
30272  #define NIC3_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
30273  #define NIC3_QM0_AXUSER_SECURED_SECTION 0x8000
30274  #define mmNIC3_QM0_AXUSER_NONSECURED_BASE 0x559AB80ull
30275  #define NIC3_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
30276  #define NIC3_QM0_AXUSER_NONSECURED_SECTION 0x8000
30277  #define mmNIC3_QM0_DBG_HBW_BASE 0x559AC00ull
30278  #define NIC3_QM0_DBG_HBW_MAX_OFFSET 0x5800
30279  #define NIC3_QM0_DBG_HBW_SECTION 0x8000
30280  #define mmNIC3_QM0_DBG_LBW_BASE 0x559AC80ull
30281  #define NIC3_QM0_DBG_LBW_MAX_OFFSET 0x5800
30282  #define NIC3_QM0_DBG_LBW_SECTION 0x1000
30283  #define mmNIC3_QM0_CGM_BASE 0x559AD80ull
30284  #define NIC3_QM0_CGM_MAX_OFFSET 0xC000
30285  #define NIC3_QM0_CGM_SECTION 0x1000
30286  #define mmNIC3_QM0_SPECIAL_BASE 0x559AE80ull
30287  #define NIC3_QM0_SPECIAL_MAX_OFFSET 0x1800
30288  #define NIC3_QM0_SPECIAL_SECTION 0x4180
30289  #define mmNIC3_QPC0_BASE 0x559F000ull
30290  #define NIC3_QPC0_MAX_OFFSET 0x1000
30291  #define NIC3_QPC0_SECTION 0x7200
30292  #define mmNIC3_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x559F720ull
30293  #define NIC3_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
30294  #define NIC3_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
30295  #define mmNIC3_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x559F728ull
30296  #define NIC3_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
30297  #define NIC3_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
30298  #define mmNIC3_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x559F730ull
30299  #define NIC3_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
30300  #define NIC3_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
30301  #define mmNIC3_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x559F738ull
30302  #define NIC3_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
30303  #define NIC3_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
30304  #define mmNIC3_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x559F740ull
30305  #define NIC3_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
30306  #define NIC3_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
30307  #define mmNIC3_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x559F748ull
30308  #define NIC3_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
30309  #define NIC3_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
30310  #define mmNIC3_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x559F750ull
30311  #define NIC3_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
30312  #define NIC3_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
30313  #define mmNIC3_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x559F758ull
30314  #define NIC3_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
30315  #define NIC3_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
30316  #define mmNIC3_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x559F760ull
30317  #define NIC3_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
30318  #define NIC3_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
30319  #define mmNIC3_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x559F768ull
30320  #define NIC3_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
30321  #define NIC3_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
30322  #define mmNIC3_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x559F770ull
30323  #define NIC3_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
30324  #define NIC3_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
30325  #define mmNIC3_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x559F778ull
30326  #define NIC3_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
30327  #define NIC3_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
30328  #define mmNIC3_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x559F780ull
30329  #define NIC3_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
30330  #define NIC3_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
30331  #define mmNIC3_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x559F788ull
30332  #define NIC3_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
30333  #define NIC3_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
30334  #define mmNIC3_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x559F790ull
30335  #define NIC3_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
30336  #define NIC3_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
30337  #define mmNIC3_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x559F798ull
30338  #define NIC3_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
30339  #define NIC3_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
30340  #define mmNIC3_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x559F7A0ull
30341  #define NIC3_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
30342  #define NIC3_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
30343  #define mmNIC3_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x559F7A8ull
30344  #define NIC3_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
30345  #define NIC3_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
30346  #define mmNIC3_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x559F7B0ull
30347  #define NIC3_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
30348  #define NIC3_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
30349  #define mmNIC3_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x559F7B8ull
30350  #define NIC3_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
30351  #define NIC3_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
30352  #define mmNIC3_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x559F7C0ull
30353  #define NIC3_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
30354  #define NIC3_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
30355  #define mmNIC3_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x559F7C8ull
30356  #define NIC3_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
30357  #define NIC3_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
30358  #define mmNIC3_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x559F7D0ull
30359  #define NIC3_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
30360  #define NIC3_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
30361  #define mmNIC3_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x559F7D8ull
30362  #define NIC3_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
30363  #define NIC3_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
30364  #define mmNIC3_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x559F7E0ull
30365  #define NIC3_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
30366  #define NIC3_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
30367  #define mmNIC3_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x559F7E8ull
30368  #define NIC3_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
30369  #define NIC3_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
30370  #define mmNIC3_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x559F7F0ull
30371  #define NIC3_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
30372  #define NIC3_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
30373  #define mmNIC3_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x559F7F8ull
30374  #define NIC3_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
30375  #define NIC3_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
30376  #define mmNIC3_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x559F800ull
30377  #define NIC3_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
30378  #define NIC3_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
30379  #define mmNIC3_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x559F808ull
30380  #define NIC3_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
30381  #define NIC3_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
30382  #define mmNIC3_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x559F810ull
30383  #define NIC3_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
30384  #define NIC3_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
30385  #define mmNIC3_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x559F818ull
30386  #define NIC3_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
30387  #define NIC3_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
30388  #define mmNIC3_QPC0_AXUSER_CONG_QUE_BASE 0x559FB80ull
30389  #define NIC3_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
30390  #define NIC3_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
30391  #define mmNIC3_QPC0_AXUSER_RXWQE_BASE 0x559FBE0ull
30392  #define NIC3_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
30393  #define NIC3_QPC0_AXUSER_RXWQE_SECTION 0x6000
30394  #define mmNIC3_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x559FC40ull
30395  #define NIC3_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
30396  #define NIC3_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
30397  #define mmNIC3_QPC0_AXUSER_DB_FIFO_BASE 0x559FCA0ull
30398  #define NIC3_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
30399  #define NIC3_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
30400  #define mmNIC3_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x559FD00ull
30401  #define NIC3_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
30402  #define NIC3_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
30403  #define mmNIC3_QPC0_AXUSER_ERR_FIFO_BASE 0x559FD60ull
30404  #define NIC3_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
30405  #define NIC3_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
30406  #define mmNIC3_QPC0_AXUSER_QPC_RESP_BASE 0x559FDC0ull
30407  #define NIC3_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
30408  #define NIC3_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
30409  #define mmNIC3_QPC0_AXUSER_QPC_REQ_BASE 0x559FE20ull
30410  #define NIC3_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
30411  #define NIC3_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
30412  #define mmNIC3_QPC0_SPECIAL_BASE 0x559FE80ull
30413  #define NIC3_QPC0_SPECIAL_MAX_OFFSET 0x1800
30414  #define NIC3_QPC0_SPECIAL_SECTION 0x1800
30415  #define mmNIC3_UMR1_0_UNSECURE_DOORBELL0_BASE 0x55A0000ull
30416  #define NIC3_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30417  #define NIC3_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
30418  #define mmNIC3_UMR1_0_UNSECURE_DOORBELL1_BASE 0x55A0080ull
30419  #define NIC3_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30420  #define NIC3_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
30421  #define mmNIC3_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x55A0100ull
30422  #define NIC3_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30423  #define NIC3_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30424  #define mmNIC3_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x55A0180ull
30425  #define NIC3_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30426  #define NIC3_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30427  #define mmNIC3_UMR1_0_SPECIAL_BASE 0x55A0E80ull
30428  #define NIC3_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
30429  #define NIC3_UMR1_0_SPECIAL_SECTION 0x1800
30430  #define mmNIC3_UMR1_1_UNSECURE_DOORBELL0_BASE 0x55A1000ull
30431  #define NIC3_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30432  #define NIC3_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
30433  #define mmNIC3_UMR1_1_UNSECURE_DOORBELL1_BASE 0x55A1080ull
30434  #define NIC3_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30435  #define NIC3_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
30436  #define mmNIC3_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x55A1100ull
30437  #define NIC3_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30438  #define NIC3_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30439  #define mmNIC3_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x55A1180ull
30440  #define NIC3_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30441  #define NIC3_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30442  #define mmNIC3_UMR1_1_SPECIAL_BASE 0x55A1E80ull
30443  #define NIC3_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
30444  #define NIC3_UMR1_1_SPECIAL_SECTION 0x1800
30445  #define mmNIC3_UMR1_2_UNSECURE_DOORBELL0_BASE 0x55A2000ull
30446  #define NIC3_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30447  #define NIC3_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
30448  #define mmNIC3_UMR1_2_UNSECURE_DOORBELL1_BASE 0x55A2080ull
30449  #define NIC3_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30450  #define NIC3_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
30451  #define mmNIC3_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x55A2100ull
30452  #define NIC3_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30453  #define NIC3_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30454  #define mmNIC3_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x55A2180ull
30455  #define NIC3_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30456  #define NIC3_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30457  #define mmNIC3_UMR1_2_SPECIAL_BASE 0x55A2E80ull
30458  #define NIC3_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
30459  #define NIC3_UMR1_2_SPECIAL_SECTION 0x1800
30460  #define mmNIC3_UMR1_3_UNSECURE_DOORBELL0_BASE 0x55A3000ull
30461  #define NIC3_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30462  #define NIC3_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
30463  #define mmNIC3_UMR1_3_UNSECURE_DOORBELL1_BASE 0x55A3080ull
30464  #define NIC3_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30465  #define NIC3_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
30466  #define mmNIC3_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x55A3100ull
30467  #define NIC3_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30468  #define NIC3_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30469  #define mmNIC3_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x55A3180ull
30470  #define NIC3_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30471  #define NIC3_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30472  #define mmNIC3_UMR1_3_SPECIAL_BASE 0x55A3E80ull
30473  #define NIC3_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
30474  #define NIC3_UMR1_3_SPECIAL_SECTION 0x1800
30475  #define mmNIC3_UMR1_4_UNSECURE_DOORBELL0_BASE 0x55A4000ull
30476  #define NIC3_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30477  #define NIC3_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
30478  #define mmNIC3_UMR1_4_UNSECURE_DOORBELL1_BASE 0x55A4080ull
30479  #define NIC3_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30480  #define NIC3_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
30481  #define mmNIC3_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x55A4100ull
30482  #define NIC3_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30483  #define NIC3_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30484  #define mmNIC3_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x55A4180ull
30485  #define NIC3_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30486  #define NIC3_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30487  #define mmNIC3_UMR1_4_SPECIAL_BASE 0x55A4E80ull
30488  #define NIC3_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
30489  #define NIC3_UMR1_4_SPECIAL_SECTION 0x1800
30490  #define mmNIC3_UMR1_5_UNSECURE_DOORBELL0_BASE 0x55A5000ull
30491  #define NIC3_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30492  #define NIC3_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
30493  #define mmNIC3_UMR1_5_UNSECURE_DOORBELL1_BASE 0x55A5080ull
30494  #define NIC3_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30495  #define NIC3_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
30496  #define mmNIC3_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x55A5100ull
30497  #define NIC3_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30498  #define NIC3_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30499  #define mmNIC3_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x55A5180ull
30500  #define NIC3_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30501  #define NIC3_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30502  #define mmNIC3_UMR1_5_SPECIAL_BASE 0x55A5E80ull
30503  #define NIC3_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
30504  #define NIC3_UMR1_5_SPECIAL_SECTION 0x1800
30505  #define mmNIC3_UMR1_6_UNSECURE_DOORBELL0_BASE 0x55A6000ull
30506  #define NIC3_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30507  #define NIC3_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
30508  #define mmNIC3_UMR1_6_UNSECURE_DOORBELL1_BASE 0x55A6080ull
30509  #define NIC3_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30510  #define NIC3_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
30511  #define mmNIC3_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x55A6100ull
30512  #define NIC3_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30513  #define NIC3_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30514  #define mmNIC3_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x55A6180ull
30515  #define NIC3_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30516  #define NIC3_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30517  #define mmNIC3_UMR1_6_SPECIAL_BASE 0x55A6E80ull
30518  #define NIC3_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
30519  #define NIC3_UMR1_6_SPECIAL_SECTION 0x1800
30520  #define mmNIC3_UMR1_7_UNSECURE_DOORBELL0_BASE 0x55A7000ull
30521  #define NIC3_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30522  #define NIC3_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
30523  #define mmNIC3_UMR1_7_UNSECURE_DOORBELL1_BASE 0x55A7080ull
30524  #define NIC3_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30525  #define NIC3_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
30526  #define mmNIC3_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x55A7100ull
30527  #define NIC3_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30528  #define NIC3_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30529  #define mmNIC3_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x55A7180ull
30530  #define NIC3_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30531  #define NIC3_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30532  #define mmNIC3_UMR1_7_SPECIAL_BASE 0x55A7E80ull
30533  #define NIC3_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
30534  #define NIC3_UMR1_7_SPECIAL_SECTION 0x1800
30535  #define mmNIC3_UMR1_8_UNSECURE_DOORBELL0_BASE 0x55A8000ull
30536  #define NIC3_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30537  #define NIC3_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
30538  #define mmNIC3_UMR1_8_UNSECURE_DOORBELL1_BASE 0x55A8080ull
30539  #define NIC3_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30540  #define NIC3_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
30541  #define mmNIC3_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x55A8100ull
30542  #define NIC3_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30543  #define NIC3_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30544  #define mmNIC3_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x55A8180ull
30545  #define NIC3_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30546  #define NIC3_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30547  #define mmNIC3_UMR1_8_SPECIAL_BASE 0x55A8E80ull
30548  #define NIC3_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
30549  #define NIC3_UMR1_8_SPECIAL_SECTION 0x1800
30550  #define mmNIC3_UMR1_9_UNSECURE_DOORBELL0_BASE 0x55A9000ull
30551  #define NIC3_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30552  #define NIC3_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
30553  #define mmNIC3_UMR1_9_UNSECURE_DOORBELL1_BASE 0x55A9080ull
30554  #define NIC3_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30555  #define NIC3_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
30556  #define mmNIC3_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x55A9100ull
30557  #define NIC3_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30558  #define NIC3_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30559  #define mmNIC3_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x55A9180ull
30560  #define NIC3_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30561  #define NIC3_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30562  #define mmNIC3_UMR1_9_SPECIAL_BASE 0x55A9E80ull
30563  #define NIC3_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
30564  #define NIC3_UMR1_9_SPECIAL_SECTION 0x1800
30565  #define mmNIC3_UMR1_10_UNSECURE_DOORBELL0_BASE 0x55AA000ull
30566  #define NIC3_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30567  #define NIC3_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
30568  #define mmNIC3_UMR1_10_UNSECURE_DOORBELL1_BASE 0x55AA080ull
30569  #define NIC3_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30570  #define NIC3_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
30571  #define mmNIC3_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x55AA100ull
30572  #define NIC3_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30573  #define NIC3_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30574  #define mmNIC3_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x55AA180ull
30575  #define NIC3_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30576  #define NIC3_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30577  #define mmNIC3_UMR1_10_SPECIAL_BASE 0x55AAE80ull
30578  #define NIC3_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
30579  #define NIC3_UMR1_10_SPECIAL_SECTION 0x1800
30580  #define mmNIC3_UMR1_11_UNSECURE_DOORBELL0_BASE 0x55AB000ull
30581  #define NIC3_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30582  #define NIC3_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
30583  #define mmNIC3_UMR1_11_UNSECURE_DOORBELL1_BASE 0x55AB080ull
30584  #define NIC3_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30585  #define NIC3_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
30586  #define mmNIC3_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x55AB100ull
30587  #define NIC3_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30588  #define NIC3_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30589  #define mmNIC3_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x55AB180ull
30590  #define NIC3_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30591  #define NIC3_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30592  #define mmNIC3_UMR1_11_SPECIAL_BASE 0x55ABE80ull
30593  #define NIC3_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
30594  #define NIC3_UMR1_11_SPECIAL_SECTION 0x1800
30595  #define mmNIC3_UMR1_12_UNSECURE_DOORBELL0_BASE 0x55AC000ull
30596  #define NIC3_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30597  #define NIC3_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
30598  #define mmNIC3_UMR1_12_UNSECURE_DOORBELL1_BASE 0x55AC080ull
30599  #define NIC3_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30600  #define NIC3_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
30601  #define mmNIC3_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x55AC100ull
30602  #define NIC3_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30603  #define NIC3_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30604  #define mmNIC3_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x55AC180ull
30605  #define NIC3_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30606  #define NIC3_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30607  #define mmNIC3_UMR1_12_SPECIAL_BASE 0x55ACE80ull
30608  #define NIC3_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
30609  #define NIC3_UMR1_12_SPECIAL_SECTION 0x1800
30610  #define mmNIC3_UMR1_13_UNSECURE_DOORBELL0_BASE 0x55AD000ull
30611  #define NIC3_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30612  #define NIC3_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
30613  #define mmNIC3_UMR1_13_UNSECURE_DOORBELL1_BASE 0x55AD080ull
30614  #define NIC3_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30615  #define NIC3_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
30616  #define mmNIC3_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x55AD100ull
30617  #define NIC3_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30618  #define NIC3_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30619  #define mmNIC3_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x55AD180ull
30620  #define NIC3_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30621  #define NIC3_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30622  #define mmNIC3_UMR1_13_SPECIAL_BASE 0x55ADE80ull
30623  #define NIC3_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
30624  #define NIC3_UMR1_13_SPECIAL_SECTION 0x1800
30625  #define mmNIC3_UMR1_14_UNSECURE_DOORBELL0_BASE 0x55AE000ull
30626  #define NIC3_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
30627  #define NIC3_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
30628  #define mmNIC3_UMR1_14_UNSECURE_DOORBELL1_BASE 0x55AE080ull
30629  #define NIC3_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
30630  #define NIC3_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
30631  #define mmNIC3_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x55AE100ull
30632  #define NIC3_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
30633  #define NIC3_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
30634  #define mmNIC3_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x55AE180ull
30635  #define NIC3_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
30636  #define NIC3_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
30637  #define mmNIC3_UMR1_14_SPECIAL_BASE 0x55AEE80ull
30638  #define NIC3_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
30639  #define NIC3_UMR1_14_SPECIAL_SECTION 0x1180
30640  #define mmNIC3_QM_DCCM1_BASE 0x55B0000ull
30641  #define NIC3_QM_DCCM1_MAX_OFFSET 0x4000
30642  #define NIC3_QM_DCCM1_SECTION 0x8000
30643  #define mmNIC3_QM_ARC_AUX1_BASE 0x55B8000ull
30644  #define NIC3_QM_ARC_AUX1_MAX_OFFSET 0x1000
30645  #define NIC3_QM_ARC_AUX1_SECTION 0xE800
30646  #define mmNIC3_QM_ARC_AUX1_SPECIAL_BASE 0x55B8E80ull
30647  #define NIC3_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
30648  #define NIC3_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
30649  #define mmNIC3_QM1_BASE 0x55BA000ull
30650  #define NIC3_QM1_MAX_OFFSET 0x1000
30651  #define NIC3_QM1_SECTION 0x9000
30652  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x55BA900ull
30653  #define NIC3_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
30654  #define NIC3_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
30655  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x55BA908ull
30656  #define NIC3_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
30657  #define NIC3_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
30658  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x55BA910ull
30659  #define NIC3_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
30660  #define NIC3_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
30661  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x55BA918ull
30662  #define NIC3_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
30663  #define NIC3_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
30664  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x55BA920ull
30665  #define NIC3_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
30666  #define NIC3_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
30667  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x55BA928ull
30668  #define NIC3_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
30669  #define NIC3_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
30670  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x55BA930ull
30671  #define NIC3_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
30672  #define NIC3_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
30673  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x55BA938ull
30674  #define NIC3_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
30675  #define NIC3_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
30676  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x55BA940ull
30677  #define NIC3_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
30678  #define NIC3_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
30679  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x55BA948ull
30680  #define NIC3_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
30681  #define NIC3_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
30682  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x55BA950ull
30683  #define NIC3_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
30684  #define NIC3_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
30685  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x55BA958ull
30686  #define NIC3_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
30687  #define NIC3_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
30688  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x55BA960ull
30689  #define NIC3_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
30690  #define NIC3_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
30691  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x55BA968ull
30692  #define NIC3_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
30693  #define NIC3_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
30694  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x55BA970ull
30695  #define NIC3_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
30696  #define NIC3_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
30697  #define mmNIC3_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x55BA978ull
30698  #define NIC3_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
30699  #define NIC3_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
30700  #define mmNIC3_QM1_AXUSER_SECURED_BASE 0x55BAB00ull
30701  #define NIC3_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
30702  #define NIC3_QM1_AXUSER_SECURED_SECTION 0x8000
30703  #define mmNIC3_QM1_AXUSER_NONSECURED_BASE 0x55BAB80ull
30704  #define NIC3_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
30705  #define NIC3_QM1_AXUSER_NONSECURED_SECTION 0x8000
30706  #define mmNIC3_QM1_DBG_HBW_BASE 0x55BAC00ull
30707  #define NIC3_QM1_DBG_HBW_MAX_OFFSET 0x5800
30708  #define NIC3_QM1_DBG_HBW_SECTION 0x8000
30709  #define mmNIC3_QM1_DBG_LBW_BASE 0x55BAC80ull
30710  #define NIC3_QM1_DBG_LBW_MAX_OFFSET 0x5800
30711  #define NIC3_QM1_DBG_LBW_SECTION 0x1000
30712  #define mmNIC3_QM1_CGM_BASE 0x55BAD80ull
30713  #define NIC3_QM1_CGM_MAX_OFFSET 0xC000
30714  #define NIC3_QM1_CGM_SECTION 0x1000
30715  #define mmNIC3_QM1_SPECIAL_BASE 0x55BAE80ull
30716  #define NIC3_QM1_SPECIAL_MAX_OFFSET 0x1800
30717  #define NIC3_QM1_SPECIAL_SECTION 0x4180
30718  #define mmNIC3_QPC1_BASE 0x55BF000ull
30719  #define NIC3_QPC1_MAX_OFFSET 0x1000
30720  #define NIC3_QPC1_SECTION 0x7200
30721  #define mmNIC3_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x55BF720ull
30722  #define NIC3_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
30723  #define NIC3_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
30724  #define mmNIC3_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x55BF728ull
30725  #define NIC3_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
30726  #define NIC3_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
30727  #define mmNIC3_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x55BF730ull
30728  #define NIC3_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
30729  #define NIC3_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
30730  #define mmNIC3_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x55BF738ull
30731  #define NIC3_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
30732  #define NIC3_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
30733  #define mmNIC3_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x55BF740ull
30734  #define NIC3_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
30735  #define NIC3_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
30736  #define mmNIC3_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x55BF748ull
30737  #define NIC3_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
30738  #define NIC3_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
30739  #define mmNIC3_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x55BF750ull
30740  #define NIC3_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
30741  #define NIC3_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
30742  #define mmNIC3_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x55BF758ull
30743  #define NIC3_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
30744  #define NIC3_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
30745  #define mmNIC3_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x55BF760ull
30746  #define NIC3_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
30747  #define NIC3_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
30748  #define mmNIC3_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x55BF768ull
30749  #define NIC3_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
30750  #define NIC3_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
30751  #define mmNIC3_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x55BF770ull
30752  #define NIC3_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
30753  #define NIC3_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
30754  #define mmNIC3_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x55BF778ull
30755  #define NIC3_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
30756  #define NIC3_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
30757  #define mmNIC3_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x55BF780ull
30758  #define NIC3_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
30759  #define NIC3_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
30760  #define mmNIC3_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x55BF788ull
30761  #define NIC3_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
30762  #define NIC3_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
30763  #define mmNIC3_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x55BF790ull
30764  #define NIC3_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
30765  #define NIC3_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
30766  #define mmNIC3_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x55BF798ull
30767  #define NIC3_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
30768  #define NIC3_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
30769  #define mmNIC3_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x55BF7A0ull
30770  #define NIC3_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
30771  #define NIC3_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
30772  #define mmNIC3_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x55BF7A8ull
30773  #define NIC3_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
30774  #define NIC3_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
30775  #define mmNIC3_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x55BF7B0ull
30776  #define NIC3_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
30777  #define NIC3_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
30778  #define mmNIC3_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x55BF7B8ull
30779  #define NIC3_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
30780  #define NIC3_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
30781  #define mmNIC3_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x55BF7C0ull
30782  #define NIC3_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
30783  #define NIC3_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
30784  #define mmNIC3_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x55BF7C8ull
30785  #define NIC3_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
30786  #define NIC3_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
30787  #define mmNIC3_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x55BF7D0ull
30788  #define NIC3_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
30789  #define NIC3_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
30790  #define mmNIC3_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x55BF7D8ull
30791  #define NIC3_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
30792  #define NIC3_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
30793  #define mmNIC3_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x55BF7E0ull
30794  #define NIC3_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
30795  #define NIC3_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
30796  #define mmNIC3_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x55BF7E8ull
30797  #define NIC3_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
30798  #define NIC3_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
30799  #define mmNIC3_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x55BF7F0ull
30800  #define NIC3_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
30801  #define NIC3_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
30802  #define mmNIC3_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x55BF7F8ull
30803  #define NIC3_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
30804  #define NIC3_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
30805  #define mmNIC3_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x55BF800ull
30806  #define NIC3_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
30807  #define NIC3_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
30808  #define mmNIC3_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x55BF808ull
30809  #define NIC3_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
30810  #define NIC3_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
30811  #define mmNIC3_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x55BF810ull
30812  #define NIC3_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
30813  #define NIC3_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
30814  #define mmNIC3_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x55BF818ull
30815  #define NIC3_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
30816  #define NIC3_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
30817  #define mmNIC3_QPC1_AXUSER_CONG_QUE_BASE 0x55BFB80ull
30818  #define NIC3_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
30819  #define NIC3_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
30820  #define mmNIC3_QPC1_AXUSER_RXWQE_BASE 0x55BFBE0ull
30821  #define NIC3_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
30822  #define NIC3_QPC1_AXUSER_RXWQE_SECTION 0x6000
30823  #define mmNIC3_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x55BFC40ull
30824  #define NIC3_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
30825  #define NIC3_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
30826  #define mmNIC3_QPC1_AXUSER_DB_FIFO_BASE 0x55BFCA0ull
30827  #define NIC3_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
30828  #define NIC3_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
30829  #define mmNIC3_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x55BFD00ull
30830  #define NIC3_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
30831  #define NIC3_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
30832  #define mmNIC3_QPC1_AXUSER_ERR_FIFO_BASE 0x55BFD60ull
30833  #define NIC3_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
30834  #define NIC3_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
30835  #define mmNIC3_QPC1_AXUSER_QPC_RESP_BASE 0x55BFDC0ull
30836  #define NIC3_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
30837  #define NIC3_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
30838  #define mmNIC3_QPC1_AXUSER_QPC_REQ_BASE 0x55BFE20ull
30839  #define NIC3_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
30840  #define NIC3_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
30841  #define mmNIC3_QPC1_SPECIAL_BASE 0x55BFE80ull
30842  #define NIC3_QPC1_SPECIAL_MAX_OFFSET 0x1800
30843  #define NIC3_QPC1_SPECIAL_SECTION 0x8180
30844  #define mmNIC3_TMR_BASE 0x55C8000ull
30845  #define NIC3_TMR_MAX_OFFSET 0x1000
30846  #define NIC3_TMR_SECTION 0xD600
30847  #define mmNIC3_TMR_AXUSER_TMR_FREE_LIST_BASE 0x55C8D60ull
30848  #define NIC3_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
30849  #define NIC3_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
30850  #define mmNIC3_TMR_AXUSER_TMR_FIFO_BASE 0x55C8DC0ull
30851  #define NIC3_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
30852  #define NIC3_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
30853  #define mmNIC3_TMR_AXUSER_TMR_FSM_BASE 0x55C8E20ull
30854  #define NIC3_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
30855  #define NIC3_TMR_AXUSER_TMR_FSM_SECTION 0x6000
30856  #define mmNIC3_TMR_SPECIAL_BASE 0x55C8E80ull
30857  #define NIC3_TMR_SPECIAL_MAX_OFFSET 0x1800
30858  #define NIC3_TMR_SPECIAL_SECTION 0x1800
30859  #define mmNIC3_RXB_CORE_BASE 0x55C9000ull
30860  #define NIC3_RXB_CORE_MAX_OFFSET 0x1000
30861  #define NIC3_RXB_CORE_SECTION 0x6100
30862  #define mmNIC3_RXB_CORE_SCT_AWUSER_BASE 0x55C9610ull
30863  #define NIC3_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
30864  #define NIC3_RXB_CORE_SCT_AWUSER_SECTION 0x8700
30865  #define mmNIC3_RXB_CORE_SPECIAL_BASE 0x55C9E80ull
30866  #define NIC3_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
30867  #define NIC3_RXB_CORE_SPECIAL_SECTION 0x1800
30868  #define mmNIC3_RXE0_BASE 0x55CA000ull
30869  #define NIC3_RXE0_MAX_OFFSET 0x1000
30870  #define NIC3_RXE0_SECTION 0x9000
30871  #define mmNIC3_RXE0_WQE_ARUSER_BASE 0x55CA900ull
30872  #define NIC3_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
30873  #define NIC3_RXE0_WQE_ARUSER_SECTION 0x5800
30874  #define mmNIC3_RXE0_SPECIAL_BASE 0x55CAE80ull
30875  #define NIC3_RXE0_SPECIAL_MAX_OFFSET 0x1800
30876  #define NIC3_RXE0_SPECIAL_SECTION 0x1800
30877  #define mmNIC3_RXE1_BASE 0x55CB000ull
30878  #define NIC3_RXE1_MAX_OFFSET 0x1000
30879  #define NIC3_RXE1_SECTION 0x9000
30880  #define mmNIC3_RXE1_WQE_ARUSER_BASE 0x55CB900ull
30881  #define NIC3_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
30882  #define NIC3_RXE1_WQE_ARUSER_SECTION 0x5800
30883  #define mmNIC3_RXE1_SPECIAL_BASE 0x55CBE80ull
30884  #define NIC3_RXE1_SPECIAL_MAX_OFFSET 0x1800
30885  #define NIC3_RXE1_SPECIAL_SECTION 0x1800
30886  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ0_BASE 0x55CC000ull
30887  #define NIC3_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
30888  #define NIC3_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
30889  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ1_BASE 0x55CC050ull
30890  #define NIC3_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
30891  #define NIC3_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
30892  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ2_BASE 0x55CC0A0ull
30893  #define NIC3_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
30894  #define NIC3_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
30895  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ3_BASE 0x55CC0F0ull
30896  #define NIC3_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
30897  #define NIC3_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
30898  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ4_BASE 0x55CC140ull
30899  #define NIC3_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
30900  #define NIC3_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
30901  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ5_BASE 0x55CC190ull
30902  #define NIC3_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
30903  #define NIC3_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
30904  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ6_BASE 0x55CC1E0ull
30905  #define NIC3_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
30906  #define NIC3_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
30907  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ7_BASE 0x55CC230ull
30908  #define NIC3_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
30909  #define NIC3_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
30910  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ8_BASE 0x55CC280ull
30911  #define NIC3_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
30912  #define NIC3_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
30913  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ9_BASE 0x55CC2D0ull
30914  #define NIC3_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
30915  #define NIC3_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
30916  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ10_BASE 0x55CC320ull
30917  #define NIC3_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
30918  #define NIC3_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
30919  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ11_BASE 0x55CC370ull
30920  #define NIC3_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
30921  #define NIC3_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
30922  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ12_BASE 0x55CC3C0ull
30923  #define NIC3_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
30924  #define NIC3_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
30925  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ13_BASE 0x55CC410ull
30926  #define NIC3_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
30927  #define NIC3_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
30928  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ14_BASE 0x55CC460ull
30929  #define NIC3_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
30930  #define NIC3_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
30931  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ15_BASE 0x55CC4B0ull
30932  #define NIC3_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
30933  #define NIC3_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
30934  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ16_BASE 0x55CC500ull
30935  #define NIC3_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
30936  #define NIC3_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
30937  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ17_BASE 0x55CC550ull
30938  #define NIC3_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
30939  #define NIC3_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
30940  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ18_BASE 0x55CC5A0ull
30941  #define NIC3_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
30942  #define NIC3_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
30943  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ19_BASE 0x55CC5F0ull
30944  #define NIC3_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
30945  #define NIC3_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
30946  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ20_BASE 0x55CC640ull
30947  #define NIC3_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
30948  #define NIC3_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
30949  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ21_BASE 0x55CC690ull
30950  #define NIC3_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
30951  #define NIC3_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
30952  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ22_BASE 0x55CC6E0ull
30953  #define NIC3_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
30954  #define NIC3_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
30955  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ23_BASE 0x55CC730ull
30956  #define NIC3_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
30957  #define NIC3_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
30958  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ24_BASE 0x55CC780ull
30959  #define NIC3_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
30960  #define NIC3_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
30961  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ25_BASE 0x55CC7D0ull
30962  #define NIC3_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
30963  #define NIC3_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
30964  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ26_BASE 0x55CC820ull
30965  #define NIC3_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
30966  #define NIC3_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
30967  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ27_BASE 0x55CC870ull
30968  #define NIC3_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
30969  #define NIC3_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
30970  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ28_BASE 0x55CC8C0ull
30971  #define NIC3_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
30972  #define NIC3_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
30973  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ29_BASE 0x55CC910ull
30974  #define NIC3_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
30975  #define NIC3_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
30976  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ30_BASE 0x55CC960ull
30977  #define NIC3_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
30978  #define NIC3_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
30979  #define mmNIC3_RXE0_AXUSER_AXUSER_CQ31_BASE 0x55CC9B0ull
30980  #define NIC3_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
30981  #define NIC3_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
30982  #define mmNIC3_RXE0_AXUSER_SPECIAL_BASE 0x55CCE80ull
30983  #define NIC3_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
30984  #define NIC3_RXE0_AXUSER_SPECIAL_SECTION 0x1800
30985  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ0_BASE 0x55CD000ull
30986  #define NIC3_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
30987  #define NIC3_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
30988  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ1_BASE 0x55CD050ull
30989  #define NIC3_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
30990  #define NIC3_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
30991  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ2_BASE 0x55CD0A0ull
30992  #define NIC3_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
30993  #define NIC3_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
30994  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ3_BASE 0x55CD0F0ull
30995  #define NIC3_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
30996  #define NIC3_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
30997  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ4_BASE 0x55CD140ull
30998  #define NIC3_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
30999  #define NIC3_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
31000  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ5_BASE 0x55CD190ull
31001  #define NIC3_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
31002  #define NIC3_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
31003  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ6_BASE 0x55CD1E0ull
31004  #define NIC3_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
31005  #define NIC3_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
31006  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ7_BASE 0x55CD230ull
31007  #define NIC3_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
31008  #define NIC3_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
31009  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ8_BASE 0x55CD280ull
31010  #define NIC3_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
31011  #define NIC3_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
31012  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ9_BASE 0x55CD2D0ull
31013  #define NIC3_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
31014  #define NIC3_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
31015  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ10_BASE 0x55CD320ull
31016  #define NIC3_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
31017  #define NIC3_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
31018  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ11_BASE 0x55CD370ull
31019  #define NIC3_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
31020  #define NIC3_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
31021  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ12_BASE 0x55CD3C0ull
31022  #define NIC3_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
31023  #define NIC3_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
31024  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ13_BASE 0x55CD410ull
31025  #define NIC3_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
31026  #define NIC3_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
31027  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ14_BASE 0x55CD460ull
31028  #define NIC3_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
31029  #define NIC3_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
31030  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ15_BASE 0x55CD4B0ull
31031  #define NIC3_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
31032  #define NIC3_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
31033  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ16_BASE 0x55CD500ull
31034  #define NIC3_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
31035  #define NIC3_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
31036  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ17_BASE 0x55CD550ull
31037  #define NIC3_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
31038  #define NIC3_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
31039  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ18_BASE 0x55CD5A0ull
31040  #define NIC3_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
31041  #define NIC3_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
31042  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ19_BASE 0x55CD5F0ull
31043  #define NIC3_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
31044  #define NIC3_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
31045  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ20_BASE 0x55CD640ull
31046  #define NIC3_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
31047  #define NIC3_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
31048  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ21_BASE 0x55CD690ull
31049  #define NIC3_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
31050  #define NIC3_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
31051  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ22_BASE 0x55CD6E0ull
31052  #define NIC3_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
31053  #define NIC3_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
31054  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ23_BASE 0x55CD730ull
31055  #define NIC3_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
31056  #define NIC3_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
31057  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ24_BASE 0x55CD780ull
31058  #define NIC3_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
31059  #define NIC3_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
31060  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ25_BASE 0x55CD7D0ull
31061  #define NIC3_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
31062  #define NIC3_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
31063  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ26_BASE 0x55CD820ull
31064  #define NIC3_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
31065  #define NIC3_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
31066  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ27_BASE 0x55CD870ull
31067  #define NIC3_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
31068  #define NIC3_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
31069  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ28_BASE 0x55CD8C0ull
31070  #define NIC3_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
31071  #define NIC3_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
31072  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ29_BASE 0x55CD910ull
31073  #define NIC3_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
31074  #define NIC3_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
31075  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ30_BASE 0x55CD960ull
31076  #define NIC3_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
31077  #define NIC3_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
31078  #define mmNIC3_RXE1_AXUSER_AXUSER_CQ31_BASE 0x55CD9B0ull
31079  #define NIC3_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
31080  #define NIC3_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
31081  #define mmNIC3_RXE1_AXUSER_SPECIAL_BASE 0x55CDE80ull
31082  #define NIC3_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
31083  #define NIC3_RXE1_AXUSER_SPECIAL_SECTION 0x2180
31084  #define mmNIC3_TXS0_BASE 0x55D0000ull
31085  #define NIC3_TXS0_MAX_OFFSET 0x1000
31086  #define NIC3_TXS0_SECTION 0xE800
31087  #define mmNIC3_TXS0_SPECIAL_BASE 0x55D0E80ull
31088  #define NIC3_TXS0_SPECIAL_MAX_OFFSET 0x1800
31089  #define NIC3_TXS0_SPECIAL_SECTION 0x1800
31090  #define mmNIC3_TXS1_BASE 0x55D1000ull
31091  #define NIC3_TXS1_MAX_OFFSET 0x1000
31092  #define NIC3_TXS1_SECTION 0xE800
31093  #define mmNIC3_TXS1_SPECIAL_BASE 0x55D1E80ull
31094  #define NIC3_TXS1_SPECIAL_MAX_OFFSET 0x1800
31095  #define NIC3_TXS1_SPECIAL_SECTION 0x1800
31096  #define mmNIC3_TXE0_BASE 0x55D2000ull
31097  #define NIC3_TXE0_MAX_OFFSET 0x1000
31098  #define NIC3_TXE0_SECTION 0xE800
31099  #define mmNIC3_TXE0_SPECIAL_BASE 0x55D2E80ull
31100  #define NIC3_TXE0_SPECIAL_MAX_OFFSET 0x1800
31101  #define NIC3_TXE0_SPECIAL_SECTION 0x1800
31102  #define mmNIC3_TXE1_BASE 0x55D3000ull
31103  #define NIC3_TXE1_MAX_OFFSET 0x1000
31104  #define NIC3_TXE1_SECTION 0xE800
31105  #define mmNIC3_TXE1_SPECIAL_BASE 0x55D3E80ull
31106  #define NIC3_TXE1_SPECIAL_MAX_OFFSET 0x1800
31107  #define NIC3_TXE1_SPECIAL_SECTION 0x1800
31108  #define mmNIC3_TXB_BASE 0x55D4000ull
31109  #define NIC3_TXB_MAX_OFFSET 0x1000
31110  #define NIC3_TXB_SECTION 0xE800
31111  #define mmNIC3_TXB_SPECIAL_BASE 0x55D4E80ull
31112  #define NIC3_TXB_SPECIAL_MAX_OFFSET 0x1800
31113  #define NIC3_TXB_SPECIAL_SECTION 0x1800
31114  #define mmNIC3_MSTR_IF_RR_SHRD_HBW_BASE 0x55D5000ull
31115  #define NIC3_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
31116  #define NIC3_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
31117  #define mmNIC3_MSTR_IF_RR_PRVT_HBW_BASE 0x55D5200ull
31118  #define NIC3_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
31119  #define NIC3_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
31120  #define mmNIC3_MSTR_IF_RR_SHRD_LBW_BASE 0x55D5400ull
31121  #define NIC3_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
31122  #define NIC3_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
31123  #define mmNIC3_MSTR_IF_RR_PRVT_LBW_BASE 0x55D5600ull
31124  #define NIC3_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
31125  #define NIC3_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
31126  #define mmNIC3_MSTR_IF_E2E_CRDT_BASE 0x55D5800ull
31127  #define NIC3_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
31128  #define NIC3_MSTR_IF_E2E_CRDT_SECTION 0x2800
31129  #define mmNIC3_MSTR_IF_AXUSER_BASE 0x55D5A80ull
31130  #define NIC3_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
31131  #define NIC3_MSTR_IF_AXUSER_SECTION 0x8000
31132  #define mmNIC3_MSTR_IF_DBG_HBW_BASE 0x55D5B00ull
31133  #define NIC3_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
31134  #define NIC3_MSTR_IF_DBG_HBW_SECTION 0x8000
31135  #define mmNIC3_MSTR_IF_DBG_LBW_BASE 0x55D5B80ull
31136  #define NIC3_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
31137  #define NIC3_MSTR_IF_DBG_LBW_SECTION 0x8000
31138  #define mmNIC3_MSTR_IF_CORE_HBW_BASE 0x55D5C00ull
31139  #define NIC3_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
31140  #define NIC3_MSTR_IF_CORE_HBW_SECTION 0x1800
31141  #define mmNIC3_MSTR_IF_CORE_LBW_BASE 0x55D5D80ull
31142  #define NIC3_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
31143  #define NIC3_MSTR_IF_CORE_LBW_SECTION 0x1000
31144  #define mmNIC3_MSTR_IF_SPECIAL_BASE 0x55D5E80ull
31145  #define NIC3_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
31146  #define NIC3_MSTR_IF_SPECIAL_SECTION 0x1800
31147  #define mmNIC3_TX_AXUSER_BASE 0x55D6000ull
31148  #define NIC3_TX_AXUSER_MAX_OFFSET 0x5000
31149  #define NIC3_TX_AXUSER_SECTION 0x2000
31150  #define mmNIC3_SERDES0_BASE 0x55D8000ull
31151  #define NIC3_SERDES0_MAX_OFFSET 0x3E40
31152  #define NIC3_SERDES0_SECTION 0x4000
31153  #define mmNIC3_SERDES1_BASE 0x55DC000ull
31154  #define NIC3_SERDES1_MAX_OFFSET 0x3E40
31155  #define NIC3_SERDES1_SECTION 0x4000
31156  #define mmNIC3_PHY_BASE 0x55E0000ull
31157  #define NIC3_PHY_MAX_OFFSET 0x1000
31158  #define NIC3_PHY_SECTION 0xE800
31159  #define mmNIC3_PHY_SPECIAL_BASE 0x55E0E80ull
31160  #define NIC3_PHY_SPECIAL_MAX_OFFSET 0x1800
31161  #define NIC3_PHY_SPECIAL_SECTION 0x7180
31162  #define mmPRT3_MAC_AUX_BASE 0x55E8000ull
31163  #define PRT3_MAC_AUX_MAX_OFFSET 0x1000
31164  #define PRT3_MAC_AUX_SECTION 0xE800
31165  #define mmPRT3_MAC_AUX_SPECIAL_BASE 0x55E8E80ull
31166  #define PRT3_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
31167  #define PRT3_MAC_AUX_SPECIAL_SECTION 0x1800
31168  #define mmPRT3_MAC_CORE_BASE 0x55E9000ull
31169  #define PRT3_MAC_CORE_MAX_OFFSET 0x1000
31170  #define PRT3_MAC_CORE_SECTION 0xE800
31171  #define mmPRT3_MAC_CORE_SPECIAL_BASE 0x55E9E80ull
31172  #define PRT3_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
31173  #define PRT3_MAC_CORE_SPECIAL_SECTION 0x1800
31174  #define mmNIC3_MAC_RS_FEC_BASE 0x55EA000ull
31175  #define NIC3_MAC_RS_FEC_MAX_OFFSET 0x2DC0
31176  #define NIC3_MAC_RS_FEC_SECTION 0x1000
31177  #define mmNIC3_MAC_GLOB_STAT_CONTROL_REG_BASE 0x55EB000ull
31178  #define NIC3_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
31179  #define NIC3_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
31180  #define mmNIC3_MAC_GLOB_STAT_RX0_BASE 0x55EB100ull
31181  #define NIC3_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
31182  #define NIC3_MAC_GLOB_STAT_RX0_SECTION 0x8C00
31183  #define mmNIC3_MAC_GLOB_STAT_RX1_BASE 0x55EB18Cull
31184  #define NIC3_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
31185  #define NIC3_MAC_GLOB_STAT_RX1_SECTION 0x8C00
31186  #define mmNIC3_MAC_GLOB_STAT_RX2_BASE 0x55EB218ull
31187  #define NIC3_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
31188  #define NIC3_MAC_GLOB_STAT_RX2_SECTION 0x8C00
31189  #define mmNIC3_MAC_GLOB_STAT_RX3_BASE 0x55EB2A4ull
31190  #define NIC3_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
31191  #define NIC3_MAC_GLOB_STAT_RX3_SECTION 0x8C00
31192  #define mmNIC3_MAC_GLOB_STAT_TX0_BASE 0x55EB330ull
31193  #define NIC3_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
31194  #define NIC3_MAC_GLOB_STAT_TX0_SECTION 0x6800
31195  #define mmNIC3_MAC_GLOB_STAT_TX1_BASE 0x55EB398ull
31196  #define NIC3_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
31197  #define NIC3_MAC_GLOB_STAT_TX1_SECTION 0x6800
31198  #define mmNIC3_MAC_GLOB_STAT_TX2_BASE 0x55EB400ull
31199  #define NIC3_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
31200  #define NIC3_MAC_GLOB_STAT_TX2_SECTION 0x6800
31201  #define mmNIC3_MAC_GLOB_STAT_TX3_BASE 0x55EB468ull
31202  #define NIC3_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
31203  #define NIC3_MAC_GLOB_STAT_TX3_SECTION 0x3980
31204  #define mmNIC3_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x55EB800ull
31205  #define NIC3_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
31206  #define NIC3_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
31207  #define mmNIC3_MAC_CH0_MAC_PCS_BASE 0x55EC000ull
31208  #define NIC3_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
31209  #define NIC3_MAC_CH0_MAC_PCS_SECTION 0x4000
31210  #define mmNIC3_MAC_CH0_MAC_128_BASE 0x55EC400ull
31211  #define NIC3_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
31212  #define NIC3_MAC_CH0_MAC_128_SECTION 0x4000
31213  #define mmNIC3_MAC_CH0_MAC_AN_BASE 0x55EC800ull
31214  #define NIC3_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
31215  #define NIC3_MAC_CH0_MAC_AN_SECTION 0x8000
31216  #define mmNIC3_MAC_CH1_MAC_PCS_BASE 0x55ED000ull
31217  #define NIC3_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
31218  #define NIC3_MAC_CH1_MAC_PCS_SECTION 0x4000
31219  #define mmNIC3_MAC_CH1_MAC_128_BASE 0x55ED400ull
31220  #define NIC3_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
31221  #define NIC3_MAC_CH1_MAC_128_SECTION 0x4000
31222  #define mmNIC3_MAC_CH1_MAC_AN_BASE 0x55ED800ull
31223  #define NIC3_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
31224  #define NIC3_MAC_CH1_MAC_AN_SECTION 0x8000
31225  #define mmNIC3_MAC_CH2_MAC_PCS_BASE 0x55EE000ull
31226  #define NIC3_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
31227  #define NIC3_MAC_CH2_MAC_PCS_SECTION 0x4000
31228  #define mmNIC3_MAC_CH2_MAC_128_BASE 0x55EE400ull
31229  #define NIC3_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
31230  #define NIC3_MAC_CH2_MAC_128_SECTION 0x4000
31231  #define mmNIC3_MAC_CH2_MAC_AN_BASE 0x55EE800ull
31232  #define NIC3_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
31233  #define NIC3_MAC_CH2_MAC_AN_SECTION 0x8000
31234  #define mmNIC3_MAC_CH3_MAC_PCS_BASE 0x55EF000ull
31235  #define NIC3_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
31236  #define NIC3_MAC_CH3_MAC_PCS_SECTION 0x4000
31237  #define mmNIC3_MAC_CH3_MAC_128_BASE 0x55EF400ull
31238  #define NIC3_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
31239  #define NIC3_MAC_CH3_MAC_128_SECTION 0x4000
31240  #define mmNIC3_MAC_CH3_MAC_AN_BASE 0x55EF800ull
31241  #define NIC3_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
31242  #define NIC3_MAC_CH3_MAC_AN_SECTION 0x10800
31243  #define mmNIC4_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5600000ull
31244  #define NIC4_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31245  #define NIC4_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
31246  #define mmNIC4_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5600080ull
31247  #define NIC4_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31248  #define NIC4_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
31249  #define mmNIC4_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5600100ull
31250  #define NIC4_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31251  #define NIC4_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31252  #define mmNIC4_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5600180ull
31253  #define NIC4_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31254  #define NIC4_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31255  #define mmNIC4_UMR0_0_SPECIAL_BASE 0x5600E80ull
31256  #define NIC4_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
31257  #define NIC4_UMR0_0_SPECIAL_SECTION 0x1800
31258  #define mmNIC4_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5601000ull
31259  #define NIC4_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31260  #define NIC4_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
31261  #define mmNIC4_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5601080ull
31262  #define NIC4_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31263  #define NIC4_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
31264  #define mmNIC4_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5601100ull
31265  #define NIC4_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31266  #define NIC4_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31267  #define mmNIC4_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5601180ull
31268  #define NIC4_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31269  #define NIC4_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31270  #define mmNIC4_UMR0_1_SPECIAL_BASE 0x5601E80ull
31271  #define NIC4_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
31272  #define NIC4_UMR0_1_SPECIAL_SECTION 0x1800
31273  #define mmNIC4_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5602000ull
31274  #define NIC4_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31275  #define NIC4_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
31276  #define mmNIC4_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5602080ull
31277  #define NIC4_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31278  #define NIC4_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
31279  #define mmNIC4_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5602100ull
31280  #define NIC4_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31281  #define NIC4_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31282  #define mmNIC4_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5602180ull
31283  #define NIC4_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31284  #define NIC4_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31285  #define mmNIC4_UMR0_2_SPECIAL_BASE 0x5602E80ull
31286  #define NIC4_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
31287  #define NIC4_UMR0_2_SPECIAL_SECTION 0x1800
31288  #define mmNIC4_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5603000ull
31289  #define NIC4_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31290  #define NIC4_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
31291  #define mmNIC4_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5603080ull
31292  #define NIC4_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31293  #define NIC4_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
31294  #define mmNIC4_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5603100ull
31295  #define NIC4_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31296  #define NIC4_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31297  #define mmNIC4_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5603180ull
31298  #define NIC4_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31299  #define NIC4_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31300  #define mmNIC4_UMR0_3_SPECIAL_BASE 0x5603E80ull
31301  #define NIC4_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
31302  #define NIC4_UMR0_3_SPECIAL_SECTION 0x1800
31303  #define mmNIC4_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5604000ull
31304  #define NIC4_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31305  #define NIC4_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
31306  #define mmNIC4_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5604080ull
31307  #define NIC4_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31308  #define NIC4_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
31309  #define mmNIC4_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5604100ull
31310  #define NIC4_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31311  #define NIC4_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31312  #define mmNIC4_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5604180ull
31313  #define NIC4_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31314  #define NIC4_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31315  #define mmNIC4_UMR0_4_SPECIAL_BASE 0x5604E80ull
31316  #define NIC4_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
31317  #define NIC4_UMR0_4_SPECIAL_SECTION 0x1800
31318  #define mmNIC4_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5605000ull
31319  #define NIC4_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31320  #define NIC4_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
31321  #define mmNIC4_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5605080ull
31322  #define NIC4_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31323  #define NIC4_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
31324  #define mmNIC4_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5605100ull
31325  #define NIC4_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31326  #define NIC4_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31327  #define mmNIC4_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5605180ull
31328  #define NIC4_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31329  #define NIC4_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31330  #define mmNIC4_UMR0_5_SPECIAL_BASE 0x5605E80ull
31331  #define NIC4_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
31332  #define NIC4_UMR0_5_SPECIAL_SECTION 0x1800
31333  #define mmNIC4_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5606000ull
31334  #define NIC4_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31335  #define NIC4_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
31336  #define mmNIC4_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5606080ull
31337  #define NIC4_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31338  #define NIC4_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
31339  #define mmNIC4_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5606100ull
31340  #define NIC4_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31341  #define NIC4_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31342  #define mmNIC4_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5606180ull
31343  #define NIC4_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31344  #define NIC4_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31345  #define mmNIC4_UMR0_6_SPECIAL_BASE 0x5606E80ull
31346  #define NIC4_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
31347  #define NIC4_UMR0_6_SPECIAL_SECTION 0x1800
31348  #define mmNIC4_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5607000ull
31349  #define NIC4_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31350  #define NIC4_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
31351  #define mmNIC4_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5607080ull
31352  #define NIC4_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31353  #define NIC4_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
31354  #define mmNIC4_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5607100ull
31355  #define NIC4_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31356  #define NIC4_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31357  #define mmNIC4_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5607180ull
31358  #define NIC4_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31359  #define NIC4_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31360  #define mmNIC4_UMR0_7_SPECIAL_BASE 0x5607E80ull
31361  #define NIC4_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
31362  #define NIC4_UMR0_7_SPECIAL_SECTION 0x1800
31363  #define mmNIC4_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5608000ull
31364  #define NIC4_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31365  #define NIC4_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
31366  #define mmNIC4_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5608080ull
31367  #define NIC4_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31368  #define NIC4_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
31369  #define mmNIC4_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5608100ull
31370  #define NIC4_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31371  #define NIC4_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31372  #define mmNIC4_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5608180ull
31373  #define NIC4_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31374  #define NIC4_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31375  #define mmNIC4_UMR0_8_SPECIAL_BASE 0x5608E80ull
31376  #define NIC4_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
31377  #define NIC4_UMR0_8_SPECIAL_SECTION 0x1800
31378  #define mmNIC4_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5609000ull
31379  #define NIC4_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31380  #define NIC4_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
31381  #define mmNIC4_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5609080ull
31382  #define NIC4_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31383  #define NIC4_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
31384  #define mmNIC4_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5609100ull
31385  #define NIC4_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31386  #define NIC4_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31387  #define mmNIC4_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5609180ull
31388  #define NIC4_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31389  #define NIC4_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31390  #define mmNIC4_UMR0_9_SPECIAL_BASE 0x5609E80ull
31391  #define NIC4_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
31392  #define NIC4_UMR0_9_SPECIAL_SECTION 0x1800
31393  #define mmNIC4_UMR0_10_UNSECURE_DOORBELL0_BASE 0x560A000ull
31394  #define NIC4_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31395  #define NIC4_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
31396  #define mmNIC4_UMR0_10_UNSECURE_DOORBELL1_BASE 0x560A080ull
31397  #define NIC4_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31398  #define NIC4_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
31399  #define mmNIC4_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x560A100ull
31400  #define NIC4_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31401  #define NIC4_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31402  #define mmNIC4_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x560A180ull
31403  #define NIC4_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31404  #define NIC4_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31405  #define mmNIC4_UMR0_10_SPECIAL_BASE 0x560AE80ull
31406  #define NIC4_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
31407  #define NIC4_UMR0_10_SPECIAL_SECTION 0x1800
31408  #define mmNIC4_UMR0_11_UNSECURE_DOORBELL0_BASE 0x560B000ull
31409  #define NIC4_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31410  #define NIC4_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
31411  #define mmNIC4_UMR0_11_UNSECURE_DOORBELL1_BASE 0x560B080ull
31412  #define NIC4_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31413  #define NIC4_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
31414  #define mmNIC4_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x560B100ull
31415  #define NIC4_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31416  #define NIC4_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31417  #define mmNIC4_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x560B180ull
31418  #define NIC4_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31419  #define NIC4_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31420  #define mmNIC4_UMR0_11_SPECIAL_BASE 0x560BE80ull
31421  #define NIC4_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
31422  #define NIC4_UMR0_11_SPECIAL_SECTION 0x1800
31423  #define mmNIC4_UMR0_12_UNSECURE_DOORBELL0_BASE 0x560C000ull
31424  #define NIC4_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31425  #define NIC4_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
31426  #define mmNIC4_UMR0_12_UNSECURE_DOORBELL1_BASE 0x560C080ull
31427  #define NIC4_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31428  #define NIC4_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
31429  #define mmNIC4_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x560C100ull
31430  #define NIC4_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31431  #define NIC4_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31432  #define mmNIC4_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x560C180ull
31433  #define NIC4_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31434  #define NIC4_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31435  #define mmNIC4_UMR0_12_SPECIAL_BASE 0x560CE80ull
31436  #define NIC4_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
31437  #define NIC4_UMR0_12_SPECIAL_SECTION 0x1800
31438  #define mmNIC4_UMR0_13_UNSECURE_DOORBELL0_BASE 0x560D000ull
31439  #define NIC4_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31440  #define NIC4_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
31441  #define mmNIC4_UMR0_13_UNSECURE_DOORBELL1_BASE 0x560D080ull
31442  #define NIC4_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31443  #define NIC4_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
31444  #define mmNIC4_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x560D100ull
31445  #define NIC4_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31446  #define NIC4_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31447  #define mmNIC4_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x560D180ull
31448  #define NIC4_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31449  #define NIC4_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31450  #define mmNIC4_UMR0_13_SPECIAL_BASE 0x560DE80ull
31451  #define NIC4_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
31452  #define NIC4_UMR0_13_SPECIAL_SECTION 0x1800
31453  #define mmNIC4_UMR0_14_UNSECURE_DOORBELL0_BASE 0x560E000ull
31454  #define NIC4_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31455  #define NIC4_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
31456  #define mmNIC4_UMR0_14_UNSECURE_DOORBELL1_BASE 0x560E080ull
31457  #define NIC4_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31458  #define NIC4_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
31459  #define mmNIC4_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x560E100ull
31460  #define NIC4_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31461  #define NIC4_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31462  #define mmNIC4_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x560E180ull
31463  #define NIC4_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31464  #define NIC4_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31465  #define mmNIC4_UMR0_14_SPECIAL_BASE 0x560EE80ull
31466  #define NIC4_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
31467  #define NIC4_UMR0_14_SPECIAL_SECTION 0x1180
31468  #define mmNIC4_QM_DCCM0_BASE 0x5610000ull
31469  #define NIC4_QM_DCCM0_MAX_OFFSET 0x4000
31470  #define NIC4_QM_DCCM0_SECTION 0x8000
31471  #define mmNIC4_QM_ARC_AUX0_BASE 0x5618000ull
31472  #define NIC4_QM_ARC_AUX0_MAX_OFFSET 0x1000
31473  #define NIC4_QM_ARC_AUX0_SECTION 0xE800
31474  #define mmNIC4_QM_ARC_AUX0_SPECIAL_BASE 0x5618E80ull
31475  #define NIC4_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
31476  #define NIC4_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
31477  #define mmNIC4_QM0_BASE 0x561A000ull
31478  #define NIC4_QM0_MAX_OFFSET 0x1000
31479  #define NIC4_QM0_SECTION 0x9000
31480  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x561A900ull
31481  #define NIC4_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
31482  #define NIC4_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
31483  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x561A908ull
31484  #define NIC4_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
31485  #define NIC4_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
31486  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x561A910ull
31487  #define NIC4_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
31488  #define NIC4_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
31489  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x561A918ull
31490  #define NIC4_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
31491  #define NIC4_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
31492  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x561A920ull
31493  #define NIC4_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
31494  #define NIC4_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
31495  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x561A928ull
31496  #define NIC4_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
31497  #define NIC4_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
31498  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x561A930ull
31499  #define NIC4_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
31500  #define NIC4_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
31501  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x561A938ull
31502  #define NIC4_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
31503  #define NIC4_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
31504  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x561A940ull
31505  #define NIC4_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
31506  #define NIC4_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
31507  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x561A948ull
31508  #define NIC4_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
31509  #define NIC4_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
31510  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x561A950ull
31511  #define NIC4_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
31512  #define NIC4_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
31513  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x561A958ull
31514  #define NIC4_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
31515  #define NIC4_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
31516  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x561A960ull
31517  #define NIC4_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
31518  #define NIC4_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
31519  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x561A968ull
31520  #define NIC4_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
31521  #define NIC4_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
31522  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x561A970ull
31523  #define NIC4_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
31524  #define NIC4_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
31525  #define mmNIC4_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x561A978ull
31526  #define NIC4_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
31527  #define NIC4_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
31528  #define mmNIC4_QM0_AXUSER_SECURED_BASE 0x561AB00ull
31529  #define NIC4_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
31530  #define NIC4_QM0_AXUSER_SECURED_SECTION 0x8000
31531  #define mmNIC4_QM0_AXUSER_NONSECURED_BASE 0x561AB80ull
31532  #define NIC4_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
31533  #define NIC4_QM0_AXUSER_NONSECURED_SECTION 0x8000
31534  #define mmNIC4_QM0_DBG_HBW_BASE 0x561AC00ull
31535  #define NIC4_QM0_DBG_HBW_MAX_OFFSET 0x5800
31536  #define NIC4_QM0_DBG_HBW_SECTION 0x8000
31537  #define mmNIC4_QM0_DBG_LBW_BASE 0x561AC80ull
31538  #define NIC4_QM0_DBG_LBW_MAX_OFFSET 0x5800
31539  #define NIC4_QM0_DBG_LBW_SECTION 0x1000
31540  #define mmNIC4_QM0_CGM_BASE 0x561AD80ull
31541  #define NIC4_QM0_CGM_MAX_OFFSET 0xC000
31542  #define NIC4_QM0_CGM_SECTION 0x1000
31543  #define mmNIC4_QM0_SPECIAL_BASE 0x561AE80ull
31544  #define NIC4_QM0_SPECIAL_MAX_OFFSET 0x1800
31545  #define NIC4_QM0_SPECIAL_SECTION 0x4180
31546  #define mmNIC4_QPC0_BASE 0x561F000ull
31547  #define NIC4_QPC0_MAX_OFFSET 0x1000
31548  #define NIC4_QPC0_SECTION 0x7200
31549  #define mmNIC4_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x561F720ull
31550  #define NIC4_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
31551  #define NIC4_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
31552  #define mmNIC4_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x561F728ull
31553  #define NIC4_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
31554  #define NIC4_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
31555  #define mmNIC4_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x561F730ull
31556  #define NIC4_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
31557  #define NIC4_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
31558  #define mmNIC4_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x561F738ull
31559  #define NIC4_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
31560  #define NIC4_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
31561  #define mmNIC4_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x561F740ull
31562  #define NIC4_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
31563  #define NIC4_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
31564  #define mmNIC4_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x561F748ull
31565  #define NIC4_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
31566  #define NIC4_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
31567  #define mmNIC4_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x561F750ull
31568  #define NIC4_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
31569  #define NIC4_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
31570  #define mmNIC4_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x561F758ull
31571  #define NIC4_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
31572  #define NIC4_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
31573  #define mmNIC4_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x561F760ull
31574  #define NIC4_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
31575  #define NIC4_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
31576  #define mmNIC4_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x561F768ull
31577  #define NIC4_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
31578  #define NIC4_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
31579  #define mmNIC4_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x561F770ull
31580  #define NIC4_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
31581  #define NIC4_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
31582  #define mmNIC4_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x561F778ull
31583  #define NIC4_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
31584  #define NIC4_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
31585  #define mmNIC4_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x561F780ull
31586  #define NIC4_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
31587  #define NIC4_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
31588  #define mmNIC4_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x561F788ull
31589  #define NIC4_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
31590  #define NIC4_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
31591  #define mmNIC4_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x561F790ull
31592  #define NIC4_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
31593  #define NIC4_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
31594  #define mmNIC4_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x561F798ull
31595  #define NIC4_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
31596  #define NIC4_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
31597  #define mmNIC4_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x561F7A0ull
31598  #define NIC4_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
31599  #define NIC4_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
31600  #define mmNIC4_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x561F7A8ull
31601  #define NIC4_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
31602  #define NIC4_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
31603  #define mmNIC4_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x561F7B0ull
31604  #define NIC4_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
31605  #define NIC4_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
31606  #define mmNIC4_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x561F7B8ull
31607  #define NIC4_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
31608  #define NIC4_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
31609  #define mmNIC4_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x561F7C0ull
31610  #define NIC4_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
31611  #define NIC4_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
31612  #define mmNIC4_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x561F7C8ull
31613  #define NIC4_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
31614  #define NIC4_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
31615  #define mmNIC4_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x561F7D0ull
31616  #define NIC4_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
31617  #define NIC4_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
31618  #define mmNIC4_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x561F7D8ull
31619  #define NIC4_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
31620  #define NIC4_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
31621  #define mmNIC4_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x561F7E0ull
31622  #define NIC4_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
31623  #define NIC4_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
31624  #define mmNIC4_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x561F7E8ull
31625  #define NIC4_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
31626  #define NIC4_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
31627  #define mmNIC4_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x561F7F0ull
31628  #define NIC4_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
31629  #define NIC4_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
31630  #define mmNIC4_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x561F7F8ull
31631  #define NIC4_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
31632  #define NIC4_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
31633  #define mmNIC4_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x561F800ull
31634  #define NIC4_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
31635  #define NIC4_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
31636  #define mmNIC4_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x561F808ull
31637  #define NIC4_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
31638  #define NIC4_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
31639  #define mmNIC4_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x561F810ull
31640  #define NIC4_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
31641  #define NIC4_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
31642  #define mmNIC4_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x561F818ull
31643  #define NIC4_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
31644  #define NIC4_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
31645  #define mmNIC4_QPC0_AXUSER_CONG_QUE_BASE 0x561FB80ull
31646  #define NIC4_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
31647  #define NIC4_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
31648  #define mmNIC4_QPC0_AXUSER_RXWQE_BASE 0x561FBE0ull
31649  #define NIC4_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
31650  #define NIC4_QPC0_AXUSER_RXWQE_SECTION 0x6000
31651  #define mmNIC4_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x561FC40ull
31652  #define NIC4_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
31653  #define NIC4_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
31654  #define mmNIC4_QPC0_AXUSER_DB_FIFO_BASE 0x561FCA0ull
31655  #define NIC4_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
31656  #define NIC4_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
31657  #define mmNIC4_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x561FD00ull
31658  #define NIC4_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
31659  #define NIC4_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
31660  #define mmNIC4_QPC0_AXUSER_ERR_FIFO_BASE 0x561FD60ull
31661  #define NIC4_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
31662  #define NIC4_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
31663  #define mmNIC4_QPC0_AXUSER_QPC_RESP_BASE 0x561FDC0ull
31664  #define NIC4_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
31665  #define NIC4_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
31666  #define mmNIC4_QPC0_AXUSER_QPC_REQ_BASE 0x561FE20ull
31667  #define NIC4_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
31668  #define NIC4_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
31669  #define mmNIC4_QPC0_SPECIAL_BASE 0x561FE80ull
31670  #define NIC4_QPC0_SPECIAL_MAX_OFFSET 0x1800
31671  #define NIC4_QPC0_SPECIAL_SECTION 0x1800
31672  #define mmNIC4_UMR1_0_UNSECURE_DOORBELL0_BASE 0x5620000ull
31673  #define NIC4_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31674  #define NIC4_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
31675  #define mmNIC4_UMR1_0_UNSECURE_DOORBELL1_BASE 0x5620080ull
31676  #define NIC4_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31677  #define NIC4_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
31678  #define mmNIC4_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x5620100ull
31679  #define NIC4_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31680  #define NIC4_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31681  #define mmNIC4_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x5620180ull
31682  #define NIC4_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31683  #define NIC4_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31684  #define mmNIC4_UMR1_0_SPECIAL_BASE 0x5620E80ull
31685  #define NIC4_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
31686  #define NIC4_UMR1_0_SPECIAL_SECTION 0x1800
31687  #define mmNIC4_UMR1_1_UNSECURE_DOORBELL0_BASE 0x5621000ull
31688  #define NIC4_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31689  #define NIC4_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
31690  #define mmNIC4_UMR1_1_UNSECURE_DOORBELL1_BASE 0x5621080ull
31691  #define NIC4_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31692  #define NIC4_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
31693  #define mmNIC4_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x5621100ull
31694  #define NIC4_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31695  #define NIC4_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31696  #define mmNIC4_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x5621180ull
31697  #define NIC4_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31698  #define NIC4_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31699  #define mmNIC4_UMR1_1_SPECIAL_BASE 0x5621E80ull
31700  #define NIC4_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
31701  #define NIC4_UMR1_1_SPECIAL_SECTION 0x1800
31702  #define mmNIC4_UMR1_2_UNSECURE_DOORBELL0_BASE 0x5622000ull
31703  #define NIC4_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31704  #define NIC4_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
31705  #define mmNIC4_UMR1_2_UNSECURE_DOORBELL1_BASE 0x5622080ull
31706  #define NIC4_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31707  #define NIC4_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
31708  #define mmNIC4_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x5622100ull
31709  #define NIC4_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31710  #define NIC4_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31711  #define mmNIC4_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x5622180ull
31712  #define NIC4_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31713  #define NIC4_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31714  #define mmNIC4_UMR1_2_SPECIAL_BASE 0x5622E80ull
31715  #define NIC4_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
31716  #define NIC4_UMR1_2_SPECIAL_SECTION 0x1800
31717  #define mmNIC4_UMR1_3_UNSECURE_DOORBELL0_BASE 0x5623000ull
31718  #define NIC4_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31719  #define NIC4_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
31720  #define mmNIC4_UMR1_3_UNSECURE_DOORBELL1_BASE 0x5623080ull
31721  #define NIC4_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31722  #define NIC4_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
31723  #define mmNIC4_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x5623100ull
31724  #define NIC4_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31725  #define NIC4_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31726  #define mmNIC4_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x5623180ull
31727  #define NIC4_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31728  #define NIC4_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31729  #define mmNIC4_UMR1_3_SPECIAL_BASE 0x5623E80ull
31730  #define NIC4_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
31731  #define NIC4_UMR1_3_SPECIAL_SECTION 0x1800
31732  #define mmNIC4_UMR1_4_UNSECURE_DOORBELL0_BASE 0x5624000ull
31733  #define NIC4_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31734  #define NIC4_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
31735  #define mmNIC4_UMR1_4_UNSECURE_DOORBELL1_BASE 0x5624080ull
31736  #define NIC4_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31737  #define NIC4_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
31738  #define mmNIC4_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x5624100ull
31739  #define NIC4_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31740  #define NIC4_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31741  #define mmNIC4_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x5624180ull
31742  #define NIC4_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31743  #define NIC4_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31744  #define mmNIC4_UMR1_4_SPECIAL_BASE 0x5624E80ull
31745  #define NIC4_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
31746  #define NIC4_UMR1_4_SPECIAL_SECTION 0x1800
31747  #define mmNIC4_UMR1_5_UNSECURE_DOORBELL0_BASE 0x5625000ull
31748  #define NIC4_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31749  #define NIC4_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
31750  #define mmNIC4_UMR1_5_UNSECURE_DOORBELL1_BASE 0x5625080ull
31751  #define NIC4_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31752  #define NIC4_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
31753  #define mmNIC4_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x5625100ull
31754  #define NIC4_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31755  #define NIC4_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31756  #define mmNIC4_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x5625180ull
31757  #define NIC4_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31758  #define NIC4_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31759  #define mmNIC4_UMR1_5_SPECIAL_BASE 0x5625E80ull
31760  #define NIC4_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
31761  #define NIC4_UMR1_5_SPECIAL_SECTION 0x1800
31762  #define mmNIC4_UMR1_6_UNSECURE_DOORBELL0_BASE 0x5626000ull
31763  #define NIC4_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31764  #define NIC4_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
31765  #define mmNIC4_UMR1_6_UNSECURE_DOORBELL1_BASE 0x5626080ull
31766  #define NIC4_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31767  #define NIC4_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
31768  #define mmNIC4_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x5626100ull
31769  #define NIC4_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31770  #define NIC4_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31771  #define mmNIC4_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x5626180ull
31772  #define NIC4_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31773  #define NIC4_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31774  #define mmNIC4_UMR1_6_SPECIAL_BASE 0x5626E80ull
31775  #define NIC4_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
31776  #define NIC4_UMR1_6_SPECIAL_SECTION 0x1800
31777  #define mmNIC4_UMR1_7_UNSECURE_DOORBELL0_BASE 0x5627000ull
31778  #define NIC4_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31779  #define NIC4_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
31780  #define mmNIC4_UMR1_7_UNSECURE_DOORBELL1_BASE 0x5627080ull
31781  #define NIC4_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31782  #define NIC4_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
31783  #define mmNIC4_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x5627100ull
31784  #define NIC4_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31785  #define NIC4_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31786  #define mmNIC4_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x5627180ull
31787  #define NIC4_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31788  #define NIC4_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31789  #define mmNIC4_UMR1_7_SPECIAL_BASE 0x5627E80ull
31790  #define NIC4_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
31791  #define NIC4_UMR1_7_SPECIAL_SECTION 0x1800
31792  #define mmNIC4_UMR1_8_UNSECURE_DOORBELL0_BASE 0x5628000ull
31793  #define NIC4_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31794  #define NIC4_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
31795  #define mmNIC4_UMR1_8_UNSECURE_DOORBELL1_BASE 0x5628080ull
31796  #define NIC4_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31797  #define NIC4_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
31798  #define mmNIC4_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x5628100ull
31799  #define NIC4_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31800  #define NIC4_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31801  #define mmNIC4_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x5628180ull
31802  #define NIC4_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31803  #define NIC4_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31804  #define mmNIC4_UMR1_8_SPECIAL_BASE 0x5628E80ull
31805  #define NIC4_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
31806  #define NIC4_UMR1_8_SPECIAL_SECTION 0x1800
31807  #define mmNIC4_UMR1_9_UNSECURE_DOORBELL0_BASE 0x5629000ull
31808  #define NIC4_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31809  #define NIC4_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
31810  #define mmNIC4_UMR1_9_UNSECURE_DOORBELL1_BASE 0x5629080ull
31811  #define NIC4_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31812  #define NIC4_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
31813  #define mmNIC4_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x5629100ull
31814  #define NIC4_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31815  #define NIC4_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31816  #define mmNIC4_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x5629180ull
31817  #define NIC4_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31818  #define NIC4_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31819  #define mmNIC4_UMR1_9_SPECIAL_BASE 0x5629E80ull
31820  #define NIC4_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
31821  #define NIC4_UMR1_9_SPECIAL_SECTION 0x1800
31822  #define mmNIC4_UMR1_10_UNSECURE_DOORBELL0_BASE 0x562A000ull
31823  #define NIC4_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31824  #define NIC4_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
31825  #define mmNIC4_UMR1_10_UNSECURE_DOORBELL1_BASE 0x562A080ull
31826  #define NIC4_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31827  #define NIC4_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
31828  #define mmNIC4_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x562A100ull
31829  #define NIC4_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31830  #define NIC4_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31831  #define mmNIC4_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x562A180ull
31832  #define NIC4_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31833  #define NIC4_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31834  #define mmNIC4_UMR1_10_SPECIAL_BASE 0x562AE80ull
31835  #define NIC4_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
31836  #define NIC4_UMR1_10_SPECIAL_SECTION 0x1800
31837  #define mmNIC4_UMR1_11_UNSECURE_DOORBELL0_BASE 0x562B000ull
31838  #define NIC4_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31839  #define NIC4_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
31840  #define mmNIC4_UMR1_11_UNSECURE_DOORBELL1_BASE 0x562B080ull
31841  #define NIC4_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31842  #define NIC4_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
31843  #define mmNIC4_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x562B100ull
31844  #define NIC4_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31845  #define NIC4_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31846  #define mmNIC4_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x562B180ull
31847  #define NIC4_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31848  #define NIC4_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31849  #define mmNIC4_UMR1_11_SPECIAL_BASE 0x562BE80ull
31850  #define NIC4_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
31851  #define NIC4_UMR1_11_SPECIAL_SECTION 0x1800
31852  #define mmNIC4_UMR1_12_UNSECURE_DOORBELL0_BASE 0x562C000ull
31853  #define NIC4_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31854  #define NIC4_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
31855  #define mmNIC4_UMR1_12_UNSECURE_DOORBELL1_BASE 0x562C080ull
31856  #define NIC4_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31857  #define NIC4_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
31858  #define mmNIC4_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x562C100ull
31859  #define NIC4_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31860  #define NIC4_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31861  #define mmNIC4_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x562C180ull
31862  #define NIC4_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31863  #define NIC4_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31864  #define mmNIC4_UMR1_12_SPECIAL_BASE 0x562CE80ull
31865  #define NIC4_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
31866  #define NIC4_UMR1_12_SPECIAL_SECTION 0x1800
31867  #define mmNIC4_UMR1_13_UNSECURE_DOORBELL0_BASE 0x562D000ull
31868  #define NIC4_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31869  #define NIC4_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
31870  #define mmNIC4_UMR1_13_UNSECURE_DOORBELL1_BASE 0x562D080ull
31871  #define NIC4_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31872  #define NIC4_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
31873  #define mmNIC4_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x562D100ull
31874  #define NIC4_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31875  #define NIC4_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31876  #define mmNIC4_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x562D180ull
31877  #define NIC4_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31878  #define NIC4_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31879  #define mmNIC4_UMR1_13_SPECIAL_BASE 0x562DE80ull
31880  #define NIC4_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
31881  #define NIC4_UMR1_13_SPECIAL_SECTION 0x1800
31882  #define mmNIC4_UMR1_14_UNSECURE_DOORBELL0_BASE 0x562E000ull
31883  #define NIC4_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
31884  #define NIC4_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
31885  #define mmNIC4_UMR1_14_UNSECURE_DOORBELL1_BASE 0x562E080ull
31886  #define NIC4_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
31887  #define NIC4_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
31888  #define mmNIC4_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x562E100ull
31889  #define NIC4_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
31890  #define NIC4_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
31891  #define mmNIC4_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x562E180ull
31892  #define NIC4_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
31893  #define NIC4_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
31894  #define mmNIC4_UMR1_14_SPECIAL_BASE 0x562EE80ull
31895  #define NIC4_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
31896  #define NIC4_UMR1_14_SPECIAL_SECTION 0x1180
31897  #define mmNIC4_QM_DCCM1_BASE 0x5630000ull
31898  #define NIC4_QM_DCCM1_MAX_OFFSET 0x4000
31899  #define NIC4_QM_DCCM1_SECTION 0x8000
31900  #define mmNIC4_QM_ARC_AUX1_BASE 0x5638000ull
31901  #define NIC4_QM_ARC_AUX1_MAX_OFFSET 0x1000
31902  #define NIC4_QM_ARC_AUX1_SECTION 0xE800
31903  #define mmNIC4_QM_ARC_AUX1_SPECIAL_BASE 0x5638E80ull
31904  #define NIC4_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
31905  #define NIC4_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
31906  #define mmNIC4_QM1_BASE 0x563A000ull
31907  #define NIC4_QM1_MAX_OFFSET 0x1000
31908  #define NIC4_QM1_SECTION 0x9000
31909  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x563A900ull
31910  #define NIC4_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
31911  #define NIC4_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
31912  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x563A908ull
31913  #define NIC4_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
31914  #define NIC4_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
31915  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x563A910ull
31916  #define NIC4_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
31917  #define NIC4_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
31918  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x563A918ull
31919  #define NIC4_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
31920  #define NIC4_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
31921  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x563A920ull
31922  #define NIC4_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
31923  #define NIC4_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
31924  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x563A928ull
31925  #define NIC4_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
31926  #define NIC4_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
31927  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x563A930ull
31928  #define NIC4_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
31929  #define NIC4_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
31930  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x563A938ull
31931  #define NIC4_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
31932  #define NIC4_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
31933  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x563A940ull
31934  #define NIC4_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
31935  #define NIC4_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
31936  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x563A948ull
31937  #define NIC4_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
31938  #define NIC4_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
31939  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x563A950ull
31940  #define NIC4_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
31941  #define NIC4_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
31942  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x563A958ull
31943  #define NIC4_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
31944  #define NIC4_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
31945  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x563A960ull
31946  #define NIC4_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
31947  #define NIC4_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
31948  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x563A968ull
31949  #define NIC4_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
31950  #define NIC4_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
31951  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x563A970ull
31952  #define NIC4_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
31953  #define NIC4_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
31954  #define mmNIC4_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x563A978ull
31955  #define NIC4_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
31956  #define NIC4_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
31957  #define mmNIC4_QM1_AXUSER_SECURED_BASE 0x563AB00ull
31958  #define NIC4_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
31959  #define NIC4_QM1_AXUSER_SECURED_SECTION 0x8000
31960  #define mmNIC4_QM1_AXUSER_NONSECURED_BASE 0x563AB80ull
31961  #define NIC4_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
31962  #define NIC4_QM1_AXUSER_NONSECURED_SECTION 0x8000
31963  #define mmNIC4_QM1_DBG_HBW_BASE 0x563AC00ull
31964  #define NIC4_QM1_DBG_HBW_MAX_OFFSET 0x5800
31965  #define NIC4_QM1_DBG_HBW_SECTION 0x8000
31966  #define mmNIC4_QM1_DBG_LBW_BASE 0x563AC80ull
31967  #define NIC4_QM1_DBG_LBW_MAX_OFFSET 0x5800
31968  #define NIC4_QM1_DBG_LBW_SECTION 0x1000
31969  #define mmNIC4_QM1_CGM_BASE 0x563AD80ull
31970  #define NIC4_QM1_CGM_MAX_OFFSET 0xC000
31971  #define NIC4_QM1_CGM_SECTION 0x1000
31972  #define mmNIC4_QM1_SPECIAL_BASE 0x563AE80ull
31973  #define NIC4_QM1_SPECIAL_MAX_OFFSET 0x1800
31974  #define NIC4_QM1_SPECIAL_SECTION 0x4180
31975  #define mmNIC4_QPC1_BASE 0x563F000ull
31976  #define NIC4_QPC1_MAX_OFFSET 0x1000
31977  #define NIC4_QPC1_SECTION 0x7200
31978  #define mmNIC4_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x563F720ull
31979  #define NIC4_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
31980  #define NIC4_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
31981  #define mmNIC4_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x563F728ull
31982  #define NIC4_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
31983  #define NIC4_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
31984  #define mmNIC4_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x563F730ull
31985  #define NIC4_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
31986  #define NIC4_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
31987  #define mmNIC4_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x563F738ull
31988  #define NIC4_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
31989  #define NIC4_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
31990  #define mmNIC4_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x563F740ull
31991  #define NIC4_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
31992  #define NIC4_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
31993  #define mmNIC4_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x563F748ull
31994  #define NIC4_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
31995  #define NIC4_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
31996  #define mmNIC4_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x563F750ull
31997  #define NIC4_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
31998  #define NIC4_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
31999  #define mmNIC4_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x563F758ull
32000  #define NIC4_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
32001  #define NIC4_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
32002  #define mmNIC4_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x563F760ull
32003  #define NIC4_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
32004  #define NIC4_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
32005  #define mmNIC4_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x563F768ull
32006  #define NIC4_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
32007  #define NIC4_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
32008  #define mmNIC4_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x563F770ull
32009  #define NIC4_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
32010  #define NIC4_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
32011  #define mmNIC4_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x563F778ull
32012  #define NIC4_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
32013  #define NIC4_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
32014  #define mmNIC4_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x563F780ull
32015  #define NIC4_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
32016  #define NIC4_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
32017  #define mmNIC4_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x563F788ull
32018  #define NIC4_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
32019  #define NIC4_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
32020  #define mmNIC4_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x563F790ull
32021  #define NIC4_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
32022  #define NIC4_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
32023  #define mmNIC4_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x563F798ull
32024  #define NIC4_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
32025  #define NIC4_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
32026  #define mmNIC4_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x563F7A0ull
32027  #define NIC4_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
32028  #define NIC4_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
32029  #define mmNIC4_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x563F7A8ull
32030  #define NIC4_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
32031  #define NIC4_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
32032  #define mmNIC4_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x563F7B0ull
32033  #define NIC4_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
32034  #define NIC4_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
32035  #define mmNIC4_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x563F7B8ull
32036  #define NIC4_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
32037  #define NIC4_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
32038  #define mmNIC4_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x563F7C0ull
32039  #define NIC4_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
32040  #define NIC4_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
32041  #define mmNIC4_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x563F7C8ull
32042  #define NIC4_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
32043  #define NIC4_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
32044  #define mmNIC4_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x563F7D0ull
32045  #define NIC4_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
32046  #define NIC4_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
32047  #define mmNIC4_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x563F7D8ull
32048  #define NIC4_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
32049  #define NIC4_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
32050  #define mmNIC4_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x563F7E0ull
32051  #define NIC4_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
32052  #define NIC4_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
32053  #define mmNIC4_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x563F7E8ull
32054  #define NIC4_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
32055  #define NIC4_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
32056  #define mmNIC4_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x563F7F0ull
32057  #define NIC4_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
32058  #define NIC4_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
32059  #define mmNIC4_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x563F7F8ull
32060  #define NIC4_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
32061  #define NIC4_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
32062  #define mmNIC4_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x563F800ull
32063  #define NIC4_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
32064  #define NIC4_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
32065  #define mmNIC4_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x563F808ull
32066  #define NIC4_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
32067  #define NIC4_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
32068  #define mmNIC4_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x563F810ull
32069  #define NIC4_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
32070  #define NIC4_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
32071  #define mmNIC4_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x563F818ull
32072  #define NIC4_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
32073  #define NIC4_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
32074  #define mmNIC4_QPC1_AXUSER_CONG_QUE_BASE 0x563FB80ull
32075  #define NIC4_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
32076  #define NIC4_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
32077  #define mmNIC4_QPC1_AXUSER_RXWQE_BASE 0x563FBE0ull
32078  #define NIC4_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
32079  #define NIC4_QPC1_AXUSER_RXWQE_SECTION 0x6000
32080  #define mmNIC4_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x563FC40ull
32081  #define NIC4_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
32082  #define NIC4_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
32083  #define mmNIC4_QPC1_AXUSER_DB_FIFO_BASE 0x563FCA0ull
32084  #define NIC4_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
32085  #define NIC4_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
32086  #define mmNIC4_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x563FD00ull
32087  #define NIC4_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
32088  #define NIC4_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
32089  #define mmNIC4_QPC1_AXUSER_ERR_FIFO_BASE 0x563FD60ull
32090  #define NIC4_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
32091  #define NIC4_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
32092  #define mmNIC4_QPC1_AXUSER_QPC_RESP_BASE 0x563FDC0ull
32093  #define NIC4_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
32094  #define NIC4_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
32095  #define mmNIC4_QPC1_AXUSER_QPC_REQ_BASE 0x563FE20ull
32096  #define NIC4_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
32097  #define NIC4_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
32098  #define mmNIC4_QPC1_SPECIAL_BASE 0x563FE80ull
32099  #define NIC4_QPC1_SPECIAL_MAX_OFFSET 0x1800
32100  #define NIC4_QPC1_SPECIAL_SECTION 0x8180
32101  #define mmNIC4_TMR_BASE 0x5648000ull
32102  #define NIC4_TMR_MAX_OFFSET 0x1000
32103  #define NIC4_TMR_SECTION 0xD600
32104  #define mmNIC4_TMR_AXUSER_TMR_FREE_LIST_BASE 0x5648D60ull
32105  #define NIC4_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
32106  #define NIC4_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
32107  #define mmNIC4_TMR_AXUSER_TMR_FIFO_BASE 0x5648DC0ull
32108  #define NIC4_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
32109  #define NIC4_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
32110  #define mmNIC4_TMR_AXUSER_TMR_FSM_BASE 0x5648E20ull
32111  #define NIC4_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
32112  #define NIC4_TMR_AXUSER_TMR_FSM_SECTION 0x6000
32113  #define mmNIC4_TMR_SPECIAL_BASE 0x5648E80ull
32114  #define NIC4_TMR_SPECIAL_MAX_OFFSET 0x1800
32115  #define NIC4_TMR_SPECIAL_SECTION 0x1800
32116  #define mmNIC4_RXB_CORE_BASE 0x5649000ull
32117  #define NIC4_RXB_CORE_MAX_OFFSET 0x1000
32118  #define NIC4_RXB_CORE_SECTION 0x6100
32119  #define mmNIC4_RXB_CORE_SCT_AWUSER_BASE 0x5649610ull
32120  #define NIC4_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
32121  #define NIC4_RXB_CORE_SCT_AWUSER_SECTION 0x8700
32122  #define mmNIC4_RXB_CORE_SPECIAL_BASE 0x5649E80ull
32123  #define NIC4_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
32124  #define NIC4_RXB_CORE_SPECIAL_SECTION 0x1800
32125  #define mmNIC4_RXE0_BASE 0x564A000ull
32126  #define NIC4_RXE0_MAX_OFFSET 0x1000
32127  #define NIC4_RXE0_SECTION 0x9000
32128  #define mmNIC4_RXE0_WQE_ARUSER_BASE 0x564A900ull
32129  #define NIC4_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
32130  #define NIC4_RXE0_WQE_ARUSER_SECTION 0x5800
32131  #define mmNIC4_RXE0_SPECIAL_BASE 0x564AE80ull
32132  #define NIC4_RXE0_SPECIAL_MAX_OFFSET 0x1800
32133  #define NIC4_RXE0_SPECIAL_SECTION 0x1800
32134  #define mmNIC4_RXE1_BASE 0x564B000ull
32135  #define NIC4_RXE1_MAX_OFFSET 0x1000
32136  #define NIC4_RXE1_SECTION 0x9000
32137  #define mmNIC4_RXE1_WQE_ARUSER_BASE 0x564B900ull
32138  #define NIC4_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
32139  #define NIC4_RXE1_WQE_ARUSER_SECTION 0x5800
32140  #define mmNIC4_RXE1_SPECIAL_BASE 0x564BE80ull
32141  #define NIC4_RXE1_SPECIAL_MAX_OFFSET 0x1800
32142  #define NIC4_RXE1_SPECIAL_SECTION 0x1800
32143  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ0_BASE 0x564C000ull
32144  #define NIC4_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
32145  #define NIC4_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
32146  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ1_BASE 0x564C050ull
32147  #define NIC4_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
32148  #define NIC4_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
32149  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ2_BASE 0x564C0A0ull
32150  #define NIC4_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
32151  #define NIC4_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
32152  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ3_BASE 0x564C0F0ull
32153  #define NIC4_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
32154  #define NIC4_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
32155  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ4_BASE 0x564C140ull
32156  #define NIC4_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
32157  #define NIC4_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
32158  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ5_BASE 0x564C190ull
32159  #define NIC4_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
32160  #define NIC4_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
32161  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ6_BASE 0x564C1E0ull
32162  #define NIC4_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
32163  #define NIC4_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
32164  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ7_BASE 0x564C230ull
32165  #define NIC4_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
32166  #define NIC4_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
32167  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ8_BASE 0x564C280ull
32168  #define NIC4_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
32169  #define NIC4_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
32170  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ9_BASE 0x564C2D0ull
32171  #define NIC4_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
32172  #define NIC4_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
32173  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ10_BASE 0x564C320ull
32174  #define NIC4_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
32175  #define NIC4_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
32176  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ11_BASE 0x564C370ull
32177  #define NIC4_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
32178  #define NIC4_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
32179  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ12_BASE 0x564C3C0ull
32180  #define NIC4_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
32181  #define NIC4_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
32182  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ13_BASE 0x564C410ull
32183  #define NIC4_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
32184  #define NIC4_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
32185  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ14_BASE 0x564C460ull
32186  #define NIC4_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
32187  #define NIC4_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
32188  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ15_BASE 0x564C4B0ull
32189  #define NIC4_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
32190  #define NIC4_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
32191  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ16_BASE 0x564C500ull
32192  #define NIC4_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
32193  #define NIC4_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
32194  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ17_BASE 0x564C550ull
32195  #define NIC4_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
32196  #define NIC4_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
32197  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ18_BASE 0x564C5A0ull
32198  #define NIC4_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
32199  #define NIC4_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
32200  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ19_BASE 0x564C5F0ull
32201  #define NIC4_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
32202  #define NIC4_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
32203  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ20_BASE 0x564C640ull
32204  #define NIC4_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
32205  #define NIC4_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
32206  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ21_BASE 0x564C690ull
32207  #define NIC4_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
32208  #define NIC4_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
32209  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ22_BASE 0x564C6E0ull
32210  #define NIC4_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
32211  #define NIC4_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
32212  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ23_BASE 0x564C730ull
32213  #define NIC4_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
32214  #define NIC4_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
32215  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ24_BASE 0x564C780ull
32216  #define NIC4_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
32217  #define NIC4_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
32218  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ25_BASE 0x564C7D0ull
32219  #define NIC4_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
32220  #define NIC4_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
32221  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ26_BASE 0x564C820ull
32222  #define NIC4_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
32223  #define NIC4_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
32224  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ27_BASE 0x564C870ull
32225  #define NIC4_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
32226  #define NIC4_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
32227  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ28_BASE 0x564C8C0ull
32228  #define NIC4_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
32229  #define NIC4_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
32230  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ29_BASE 0x564C910ull
32231  #define NIC4_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
32232  #define NIC4_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
32233  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ30_BASE 0x564C960ull
32234  #define NIC4_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
32235  #define NIC4_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
32236  #define mmNIC4_RXE0_AXUSER_AXUSER_CQ31_BASE 0x564C9B0ull
32237  #define NIC4_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
32238  #define NIC4_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
32239  #define mmNIC4_RXE0_AXUSER_SPECIAL_BASE 0x564CE80ull
32240  #define NIC4_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
32241  #define NIC4_RXE0_AXUSER_SPECIAL_SECTION 0x1800
32242  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ0_BASE 0x564D000ull
32243  #define NIC4_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
32244  #define NIC4_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
32245  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ1_BASE 0x564D050ull
32246  #define NIC4_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
32247  #define NIC4_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
32248  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ2_BASE 0x564D0A0ull
32249  #define NIC4_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
32250  #define NIC4_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
32251  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ3_BASE 0x564D0F0ull
32252  #define NIC4_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
32253  #define NIC4_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
32254  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ4_BASE 0x564D140ull
32255  #define NIC4_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
32256  #define NIC4_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
32257  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ5_BASE 0x564D190ull
32258  #define NIC4_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
32259  #define NIC4_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
32260  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ6_BASE 0x564D1E0ull
32261  #define NIC4_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
32262  #define NIC4_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
32263  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ7_BASE 0x564D230ull
32264  #define NIC4_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
32265  #define NIC4_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
32266  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ8_BASE 0x564D280ull
32267  #define NIC4_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
32268  #define NIC4_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
32269  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ9_BASE 0x564D2D0ull
32270  #define NIC4_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
32271  #define NIC4_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
32272  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ10_BASE 0x564D320ull
32273  #define NIC4_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
32274  #define NIC4_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
32275  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ11_BASE 0x564D370ull
32276  #define NIC4_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
32277  #define NIC4_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
32278  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ12_BASE 0x564D3C0ull
32279  #define NIC4_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
32280  #define NIC4_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
32281  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ13_BASE 0x564D410ull
32282  #define NIC4_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
32283  #define NIC4_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
32284  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ14_BASE 0x564D460ull
32285  #define NIC4_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
32286  #define NIC4_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
32287  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ15_BASE 0x564D4B0ull
32288  #define NIC4_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
32289  #define NIC4_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
32290  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ16_BASE 0x564D500ull
32291  #define NIC4_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
32292  #define NIC4_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
32293  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ17_BASE 0x564D550ull
32294  #define NIC4_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
32295  #define NIC4_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
32296  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ18_BASE 0x564D5A0ull
32297  #define NIC4_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
32298  #define NIC4_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
32299  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ19_BASE 0x564D5F0ull
32300  #define NIC4_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
32301  #define NIC4_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
32302  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ20_BASE 0x564D640ull
32303  #define NIC4_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
32304  #define NIC4_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
32305  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ21_BASE 0x564D690ull
32306  #define NIC4_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
32307  #define NIC4_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
32308  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ22_BASE 0x564D6E0ull
32309  #define NIC4_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
32310  #define NIC4_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
32311  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ23_BASE 0x564D730ull
32312  #define NIC4_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
32313  #define NIC4_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
32314  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ24_BASE 0x564D780ull
32315  #define NIC4_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
32316  #define NIC4_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
32317  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ25_BASE 0x564D7D0ull
32318  #define NIC4_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
32319  #define NIC4_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
32320  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ26_BASE 0x564D820ull
32321  #define NIC4_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
32322  #define NIC4_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
32323  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ27_BASE 0x564D870ull
32324  #define NIC4_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
32325  #define NIC4_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
32326  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ28_BASE 0x564D8C0ull
32327  #define NIC4_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
32328  #define NIC4_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
32329  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ29_BASE 0x564D910ull
32330  #define NIC4_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
32331  #define NIC4_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
32332  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ30_BASE 0x564D960ull
32333  #define NIC4_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
32334  #define NIC4_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
32335  #define mmNIC4_RXE1_AXUSER_AXUSER_CQ31_BASE 0x564D9B0ull
32336  #define NIC4_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
32337  #define NIC4_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
32338  #define mmNIC4_RXE1_AXUSER_SPECIAL_BASE 0x564DE80ull
32339  #define NIC4_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
32340  #define NIC4_RXE1_AXUSER_SPECIAL_SECTION 0x2180
32341  #define mmNIC4_TXS0_BASE 0x5650000ull
32342  #define NIC4_TXS0_MAX_OFFSET 0x1000
32343  #define NIC4_TXS0_SECTION 0xE800
32344  #define mmNIC4_TXS0_SPECIAL_BASE 0x5650E80ull
32345  #define NIC4_TXS0_SPECIAL_MAX_OFFSET 0x1800
32346  #define NIC4_TXS0_SPECIAL_SECTION 0x1800
32347  #define mmNIC4_TXS1_BASE 0x5651000ull
32348  #define NIC4_TXS1_MAX_OFFSET 0x1000
32349  #define NIC4_TXS1_SECTION 0xE800
32350  #define mmNIC4_TXS1_SPECIAL_BASE 0x5651E80ull
32351  #define NIC4_TXS1_SPECIAL_MAX_OFFSET 0x1800
32352  #define NIC4_TXS1_SPECIAL_SECTION 0x1800
32353  #define mmNIC4_TXE0_BASE 0x5652000ull
32354  #define NIC4_TXE0_MAX_OFFSET 0x1000
32355  #define NIC4_TXE0_SECTION 0xE800
32356  #define mmNIC4_TXE0_SPECIAL_BASE 0x5652E80ull
32357  #define NIC4_TXE0_SPECIAL_MAX_OFFSET 0x1800
32358  #define NIC4_TXE0_SPECIAL_SECTION 0x1800
32359  #define mmNIC4_TXE1_BASE 0x5653000ull
32360  #define NIC4_TXE1_MAX_OFFSET 0x1000
32361  #define NIC4_TXE1_SECTION 0xE800
32362  #define mmNIC4_TXE1_SPECIAL_BASE 0x5653E80ull
32363  #define NIC4_TXE1_SPECIAL_MAX_OFFSET 0x1800
32364  #define NIC4_TXE1_SPECIAL_SECTION 0x1800
32365  #define mmNIC4_TXB_BASE 0x5654000ull
32366  #define NIC4_TXB_MAX_OFFSET 0x1000
32367  #define NIC4_TXB_SECTION 0xE800
32368  #define mmNIC4_TXB_SPECIAL_BASE 0x5654E80ull
32369  #define NIC4_TXB_SPECIAL_MAX_OFFSET 0x1800
32370  #define NIC4_TXB_SPECIAL_SECTION 0x1800
32371  #define mmNIC4_MSTR_IF_RR_SHRD_HBW_BASE 0x5655000ull
32372  #define NIC4_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
32373  #define NIC4_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
32374  #define mmNIC4_MSTR_IF_RR_PRVT_HBW_BASE 0x5655200ull
32375  #define NIC4_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
32376  #define NIC4_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
32377  #define mmNIC4_MSTR_IF_RR_SHRD_LBW_BASE 0x5655400ull
32378  #define NIC4_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
32379  #define NIC4_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
32380  #define mmNIC4_MSTR_IF_RR_PRVT_LBW_BASE 0x5655600ull
32381  #define NIC4_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
32382  #define NIC4_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
32383  #define mmNIC4_MSTR_IF_E2E_CRDT_BASE 0x5655800ull
32384  #define NIC4_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
32385  #define NIC4_MSTR_IF_E2E_CRDT_SECTION 0x2800
32386  #define mmNIC4_MSTR_IF_AXUSER_BASE 0x5655A80ull
32387  #define NIC4_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
32388  #define NIC4_MSTR_IF_AXUSER_SECTION 0x8000
32389  #define mmNIC4_MSTR_IF_DBG_HBW_BASE 0x5655B00ull
32390  #define NIC4_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
32391  #define NIC4_MSTR_IF_DBG_HBW_SECTION 0x8000
32392  #define mmNIC4_MSTR_IF_DBG_LBW_BASE 0x5655B80ull
32393  #define NIC4_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
32394  #define NIC4_MSTR_IF_DBG_LBW_SECTION 0x8000
32395  #define mmNIC4_MSTR_IF_CORE_HBW_BASE 0x5655C00ull
32396  #define NIC4_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
32397  #define NIC4_MSTR_IF_CORE_HBW_SECTION 0x1800
32398  #define mmNIC4_MSTR_IF_CORE_LBW_BASE 0x5655D80ull
32399  #define NIC4_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
32400  #define NIC4_MSTR_IF_CORE_LBW_SECTION 0x1000
32401  #define mmNIC4_MSTR_IF_SPECIAL_BASE 0x5655E80ull
32402  #define NIC4_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
32403  #define NIC4_MSTR_IF_SPECIAL_SECTION 0x1800
32404  #define mmNIC4_TX_AXUSER_BASE 0x5656000ull
32405  #define NIC4_TX_AXUSER_MAX_OFFSET 0x5000
32406  #define NIC4_TX_AXUSER_SECTION 0x2000
32407  #define mmNIC4_SERDES0_BASE 0x5658000ull
32408  #define NIC4_SERDES0_MAX_OFFSET 0x3E40
32409  #define NIC4_SERDES0_SECTION 0x4000
32410  #define mmNIC4_SERDES1_BASE 0x565C000ull
32411  #define NIC4_SERDES1_MAX_OFFSET 0x3E40
32412  #define NIC4_SERDES1_SECTION 0x4000
32413  #define mmNIC4_PHY_BASE 0x5660000ull
32414  #define NIC4_PHY_MAX_OFFSET 0x1000
32415  #define NIC4_PHY_SECTION 0xE800
32416  #define mmNIC4_PHY_SPECIAL_BASE 0x5660E80ull
32417  #define NIC4_PHY_SPECIAL_MAX_OFFSET 0x1800
32418  #define NIC4_PHY_SPECIAL_SECTION 0x7180
32419  #define mmPRT4_MAC_AUX_BASE 0x5668000ull
32420  #define PRT4_MAC_AUX_MAX_OFFSET 0x1000
32421  #define PRT4_MAC_AUX_SECTION 0xE800
32422  #define mmPRT4_MAC_AUX_SPECIAL_BASE 0x5668E80ull
32423  #define PRT4_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
32424  #define PRT4_MAC_AUX_SPECIAL_SECTION 0x1800
32425  #define mmPRT4_MAC_CORE_BASE 0x5669000ull
32426  #define PRT4_MAC_CORE_MAX_OFFSET 0x1000
32427  #define PRT4_MAC_CORE_SECTION 0xE800
32428  #define mmPRT4_MAC_CORE_SPECIAL_BASE 0x5669E80ull
32429  #define PRT4_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
32430  #define PRT4_MAC_CORE_SPECIAL_SECTION 0x1800
32431  #define mmNIC4_MAC_RS_FEC_BASE 0x566A000ull
32432  #define NIC4_MAC_RS_FEC_MAX_OFFSET 0x2DC0
32433  #define NIC4_MAC_RS_FEC_SECTION 0x1000
32434  #define mmNIC4_MAC_GLOB_STAT_CONTROL_REG_BASE 0x566B000ull
32435  #define NIC4_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
32436  #define NIC4_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
32437  #define mmNIC4_MAC_GLOB_STAT_RX0_BASE 0x566B100ull
32438  #define NIC4_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
32439  #define NIC4_MAC_GLOB_STAT_RX0_SECTION 0x8C00
32440  #define mmNIC4_MAC_GLOB_STAT_RX1_BASE 0x566B18Cull
32441  #define NIC4_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
32442  #define NIC4_MAC_GLOB_STAT_RX1_SECTION 0x8C00
32443  #define mmNIC4_MAC_GLOB_STAT_RX2_BASE 0x566B218ull
32444  #define NIC4_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
32445  #define NIC4_MAC_GLOB_STAT_RX2_SECTION 0x8C00
32446  #define mmNIC4_MAC_GLOB_STAT_RX3_BASE 0x566B2A4ull
32447  #define NIC4_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
32448  #define NIC4_MAC_GLOB_STAT_RX3_SECTION 0x8C00
32449  #define mmNIC4_MAC_GLOB_STAT_TX0_BASE 0x566B330ull
32450  #define NIC4_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
32451  #define NIC4_MAC_GLOB_STAT_TX0_SECTION 0x6800
32452  #define mmNIC4_MAC_GLOB_STAT_TX1_BASE 0x566B398ull
32453  #define NIC4_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
32454  #define NIC4_MAC_GLOB_STAT_TX1_SECTION 0x6800
32455  #define mmNIC4_MAC_GLOB_STAT_TX2_BASE 0x566B400ull
32456  #define NIC4_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
32457  #define NIC4_MAC_GLOB_STAT_TX2_SECTION 0x6800
32458  #define mmNIC4_MAC_GLOB_STAT_TX3_BASE 0x566B468ull
32459  #define NIC4_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
32460  #define NIC4_MAC_GLOB_STAT_TX3_SECTION 0x3980
32461  #define mmNIC4_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x566B800ull
32462  #define NIC4_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
32463  #define NIC4_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
32464  #define mmNIC4_MAC_CH0_MAC_PCS_BASE 0x566C000ull
32465  #define NIC4_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
32466  #define NIC4_MAC_CH0_MAC_PCS_SECTION 0x4000
32467  #define mmNIC4_MAC_CH0_MAC_128_BASE 0x566C400ull
32468  #define NIC4_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
32469  #define NIC4_MAC_CH0_MAC_128_SECTION 0x4000
32470  #define mmNIC4_MAC_CH0_MAC_AN_BASE 0x566C800ull
32471  #define NIC4_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
32472  #define NIC4_MAC_CH0_MAC_AN_SECTION 0x8000
32473  #define mmNIC4_MAC_CH1_MAC_PCS_BASE 0x566D000ull
32474  #define NIC4_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
32475  #define NIC4_MAC_CH1_MAC_PCS_SECTION 0x4000
32476  #define mmNIC4_MAC_CH1_MAC_128_BASE 0x566D400ull
32477  #define NIC4_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
32478  #define NIC4_MAC_CH1_MAC_128_SECTION 0x4000
32479  #define mmNIC4_MAC_CH1_MAC_AN_BASE 0x566D800ull
32480  #define NIC4_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
32481  #define NIC4_MAC_CH1_MAC_AN_SECTION 0x8000
32482  #define mmNIC4_MAC_CH2_MAC_PCS_BASE 0x566E000ull
32483  #define NIC4_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
32484  #define NIC4_MAC_CH2_MAC_PCS_SECTION 0x4000
32485  #define mmNIC4_MAC_CH2_MAC_128_BASE 0x566E400ull
32486  #define NIC4_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
32487  #define NIC4_MAC_CH2_MAC_128_SECTION 0x4000
32488  #define mmNIC4_MAC_CH2_MAC_AN_BASE 0x566E800ull
32489  #define NIC4_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
32490  #define NIC4_MAC_CH2_MAC_AN_SECTION 0x8000
32491  #define mmNIC4_MAC_CH3_MAC_PCS_BASE 0x566F000ull
32492  #define NIC4_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
32493  #define NIC4_MAC_CH3_MAC_PCS_SECTION 0x4000
32494  #define mmNIC4_MAC_CH3_MAC_128_BASE 0x566F400ull
32495  #define NIC4_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
32496  #define NIC4_MAC_CH3_MAC_128_SECTION 0x4000
32497  #define mmNIC4_MAC_CH3_MAC_AN_BASE 0x566F800ull
32498  #define NIC4_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
32499  #define NIC4_MAC_CH3_MAC_AN_SECTION 0x10800
32500  #define mmNIC5_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5680000ull
32501  #define NIC5_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32502  #define NIC5_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
32503  #define mmNIC5_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5680080ull
32504  #define NIC5_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32505  #define NIC5_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
32506  #define mmNIC5_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5680100ull
32507  #define NIC5_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32508  #define NIC5_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32509  #define mmNIC5_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5680180ull
32510  #define NIC5_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32511  #define NIC5_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32512  #define mmNIC5_UMR0_0_SPECIAL_BASE 0x5680E80ull
32513  #define NIC5_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
32514  #define NIC5_UMR0_0_SPECIAL_SECTION 0x1800
32515  #define mmNIC5_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5681000ull
32516  #define NIC5_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32517  #define NIC5_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
32518  #define mmNIC5_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5681080ull
32519  #define NIC5_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32520  #define NIC5_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
32521  #define mmNIC5_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5681100ull
32522  #define NIC5_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32523  #define NIC5_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32524  #define mmNIC5_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5681180ull
32525  #define NIC5_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32526  #define NIC5_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32527  #define mmNIC5_UMR0_1_SPECIAL_BASE 0x5681E80ull
32528  #define NIC5_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
32529  #define NIC5_UMR0_1_SPECIAL_SECTION 0x1800
32530  #define mmNIC5_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5682000ull
32531  #define NIC5_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32532  #define NIC5_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
32533  #define mmNIC5_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5682080ull
32534  #define NIC5_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32535  #define NIC5_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
32536  #define mmNIC5_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5682100ull
32537  #define NIC5_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32538  #define NIC5_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32539  #define mmNIC5_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5682180ull
32540  #define NIC5_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32541  #define NIC5_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32542  #define mmNIC5_UMR0_2_SPECIAL_BASE 0x5682E80ull
32543  #define NIC5_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
32544  #define NIC5_UMR0_2_SPECIAL_SECTION 0x1800
32545  #define mmNIC5_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5683000ull
32546  #define NIC5_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32547  #define NIC5_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
32548  #define mmNIC5_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5683080ull
32549  #define NIC5_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32550  #define NIC5_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
32551  #define mmNIC5_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5683100ull
32552  #define NIC5_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32553  #define NIC5_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32554  #define mmNIC5_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5683180ull
32555  #define NIC5_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32556  #define NIC5_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32557  #define mmNIC5_UMR0_3_SPECIAL_BASE 0x5683E80ull
32558  #define NIC5_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
32559  #define NIC5_UMR0_3_SPECIAL_SECTION 0x1800
32560  #define mmNIC5_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5684000ull
32561  #define NIC5_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32562  #define NIC5_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
32563  #define mmNIC5_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5684080ull
32564  #define NIC5_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32565  #define NIC5_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
32566  #define mmNIC5_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5684100ull
32567  #define NIC5_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32568  #define NIC5_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32569  #define mmNIC5_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5684180ull
32570  #define NIC5_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32571  #define NIC5_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32572  #define mmNIC5_UMR0_4_SPECIAL_BASE 0x5684E80ull
32573  #define NIC5_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
32574  #define NIC5_UMR0_4_SPECIAL_SECTION 0x1800
32575  #define mmNIC5_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5685000ull
32576  #define NIC5_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32577  #define NIC5_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
32578  #define mmNIC5_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5685080ull
32579  #define NIC5_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32580  #define NIC5_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
32581  #define mmNIC5_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5685100ull
32582  #define NIC5_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32583  #define NIC5_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32584  #define mmNIC5_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5685180ull
32585  #define NIC5_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32586  #define NIC5_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32587  #define mmNIC5_UMR0_5_SPECIAL_BASE 0x5685E80ull
32588  #define NIC5_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
32589  #define NIC5_UMR0_5_SPECIAL_SECTION 0x1800
32590  #define mmNIC5_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5686000ull
32591  #define NIC5_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32592  #define NIC5_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
32593  #define mmNIC5_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5686080ull
32594  #define NIC5_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32595  #define NIC5_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
32596  #define mmNIC5_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5686100ull
32597  #define NIC5_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32598  #define NIC5_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32599  #define mmNIC5_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5686180ull
32600  #define NIC5_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32601  #define NIC5_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32602  #define mmNIC5_UMR0_6_SPECIAL_BASE 0x5686E80ull
32603  #define NIC5_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
32604  #define NIC5_UMR0_6_SPECIAL_SECTION 0x1800
32605  #define mmNIC5_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5687000ull
32606  #define NIC5_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32607  #define NIC5_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
32608  #define mmNIC5_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5687080ull
32609  #define NIC5_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32610  #define NIC5_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
32611  #define mmNIC5_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5687100ull
32612  #define NIC5_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32613  #define NIC5_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32614  #define mmNIC5_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5687180ull
32615  #define NIC5_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32616  #define NIC5_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32617  #define mmNIC5_UMR0_7_SPECIAL_BASE 0x5687E80ull
32618  #define NIC5_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
32619  #define NIC5_UMR0_7_SPECIAL_SECTION 0x1800
32620  #define mmNIC5_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5688000ull
32621  #define NIC5_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32622  #define NIC5_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
32623  #define mmNIC5_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5688080ull
32624  #define NIC5_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32625  #define NIC5_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
32626  #define mmNIC5_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5688100ull
32627  #define NIC5_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32628  #define NIC5_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32629  #define mmNIC5_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5688180ull
32630  #define NIC5_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32631  #define NIC5_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32632  #define mmNIC5_UMR0_8_SPECIAL_BASE 0x5688E80ull
32633  #define NIC5_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
32634  #define NIC5_UMR0_8_SPECIAL_SECTION 0x1800
32635  #define mmNIC5_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5689000ull
32636  #define NIC5_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32637  #define NIC5_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
32638  #define mmNIC5_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5689080ull
32639  #define NIC5_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32640  #define NIC5_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
32641  #define mmNIC5_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5689100ull
32642  #define NIC5_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32643  #define NIC5_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32644  #define mmNIC5_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5689180ull
32645  #define NIC5_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32646  #define NIC5_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32647  #define mmNIC5_UMR0_9_SPECIAL_BASE 0x5689E80ull
32648  #define NIC5_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
32649  #define NIC5_UMR0_9_SPECIAL_SECTION 0x1800
32650  #define mmNIC5_UMR0_10_UNSECURE_DOORBELL0_BASE 0x568A000ull
32651  #define NIC5_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32652  #define NIC5_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
32653  #define mmNIC5_UMR0_10_UNSECURE_DOORBELL1_BASE 0x568A080ull
32654  #define NIC5_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32655  #define NIC5_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
32656  #define mmNIC5_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x568A100ull
32657  #define NIC5_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32658  #define NIC5_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32659  #define mmNIC5_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x568A180ull
32660  #define NIC5_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32661  #define NIC5_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32662  #define mmNIC5_UMR0_10_SPECIAL_BASE 0x568AE80ull
32663  #define NIC5_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
32664  #define NIC5_UMR0_10_SPECIAL_SECTION 0x1800
32665  #define mmNIC5_UMR0_11_UNSECURE_DOORBELL0_BASE 0x568B000ull
32666  #define NIC5_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32667  #define NIC5_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
32668  #define mmNIC5_UMR0_11_UNSECURE_DOORBELL1_BASE 0x568B080ull
32669  #define NIC5_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32670  #define NIC5_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
32671  #define mmNIC5_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x568B100ull
32672  #define NIC5_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32673  #define NIC5_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32674  #define mmNIC5_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x568B180ull
32675  #define NIC5_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32676  #define NIC5_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32677  #define mmNIC5_UMR0_11_SPECIAL_BASE 0x568BE80ull
32678  #define NIC5_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
32679  #define NIC5_UMR0_11_SPECIAL_SECTION 0x1800
32680  #define mmNIC5_UMR0_12_UNSECURE_DOORBELL0_BASE 0x568C000ull
32681  #define NIC5_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32682  #define NIC5_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
32683  #define mmNIC5_UMR0_12_UNSECURE_DOORBELL1_BASE 0x568C080ull
32684  #define NIC5_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32685  #define NIC5_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
32686  #define mmNIC5_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x568C100ull
32687  #define NIC5_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32688  #define NIC5_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32689  #define mmNIC5_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x568C180ull
32690  #define NIC5_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32691  #define NIC5_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32692  #define mmNIC5_UMR0_12_SPECIAL_BASE 0x568CE80ull
32693  #define NIC5_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
32694  #define NIC5_UMR0_12_SPECIAL_SECTION 0x1800
32695  #define mmNIC5_UMR0_13_UNSECURE_DOORBELL0_BASE 0x568D000ull
32696  #define NIC5_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32697  #define NIC5_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
32698  #define mmNIC5_UMR0_13_UNSECURE_DOORBELL1_BASE 0x568D080ull
32699  #define NIC5_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32700  #define NIC5_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
32701  #define mmNIC5_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x568D100ull
32702  #define NIC5_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32703  #define NIC5_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32704  #define mmNIC5_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x568D180ull
32705  #define NIC5_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32706  #define NIC5_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32707  #define mmNIC5_UMR0_13_SPECIAL_BASE 0x568DE80ull
32708  #define NIC5_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
32709  #define NIC5_UMR0_13_SPECIAL_SECTION 0x1800
32710  #define mmNIC5_UMR0_14_UNSECURE_DOORBELL0_BASE 0x568E000ull
32711  #define NIC5_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32712  #define NIC5_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
32713  #define mmNIC5_UMR0_14_UNSECURE_DOORBELL1_BASE 0x568E080ull
32714  #define NIC5_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32715  #define NIC5_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
32716  #define mmNIC5_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x568E100ull
32717  #define NIC5_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32718  #define NIC5_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32719  #define mmNIC5_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x568E180ull
32720  #define NIC5_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32721  #define NIC5_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32722  #define mmNIC5_UMR0_14_SPECIAL_BASE 0x568EE80ull
32723  #define NIC5_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
32724  #define NIC5_UMR0_14_SPECIAL_SECTION 0x1180
32725  #define mmNIC5_QM_DCCM0_BASE 0x5690000ull
32726  #define NIC5_QM_DCCM0_MAX_OFFSET 0x4000
32727  #define NIC5_QM_DCCM0_SECTION 0x8000
32728  #define mmNIC5_QM_ARC_AUX0_BASE 0x5698000ull
32729  #define NIC5_QM_ARC_AUX0_MAX_OFFSET 0x1000
32730  #define NIC5_QM_ARC_AUX0_SECTION 0xE800
32731  #define mmNIC5_QM_ARC_AUX0_SPECIAL_BASE 0x5698E80ull
32732  #define NIC5_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
32733  #define NIC5_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
32734  #define mmNIC5_QM0_BASE 0x569A000ull
32735  #define NIC5_QM0_MAX_OFFSET 0x1000
32736  #define NIC5_QM0_SECTION 0x9000
32737  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x569A900ull
32738  #define NIC5_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
32739  #define NIC5_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
32740  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x569A908ull
32741  #define NIC5_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
32742  #define NIC5_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
32743  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x569A910ull
32744  #define NIC5_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
32745  #define NIC5_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
32746  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x569A918ull
32747  #define NIC5_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
32748  #define NIC5_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
32749  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x569A920ull
32750  #define NIC5_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
32751  #define NIC5_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
32752  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x569A928ull
32753  #define NIC5_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
32754  #define NIC5_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
32755  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x569A930ull
32756  #define NIC5_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
32757  #define NIC5_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
32758  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x569A938ull
32759  #define NIC5_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
32760  #define NIC5_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
32761  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x569A940ull
32762  #define NIC5_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
32763  #define NIC5_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
32764  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x569A948ull
32765  #define NIC5_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
32766  #define NIC5_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
32767  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x569A950ull
32768  #define NIC5_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
32769  #define NIC5_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
32770  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x569A958ull
32771  #define NIC5_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
32772  #define NIC5_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
32773  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x569A960ull
32774  #define NIC5_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
32775  #define NIC5_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
32776  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x569A968ull
32777  #define NIC5_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
32778  #define NIC5_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
32779  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x569A970ull
32780  #define NIC5_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
32781  #define NIC5_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
32782  #define mmNIC5_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x569A978ull
32783  #define NIC5_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
32784  #define NIC5_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
32785  #define mmNIC5_QM0_AXUSER_SECURED_BASE 0x569AB00ull
32786  #define NIC5_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
32787  #define NIC5_QM0_AXUSER_SECURED_SECTION 0x8000
32788  #define mmNIC5_QM0_AXUSER_NONSECURED_BASE 0x569AB80ull
32789  #define NIC5_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
32790  #define NIC5_QM0_AXUSER_NONSECURED_SECTION 0x8000
32791  #define mmNIC5_QM0_DBG_HBW_BASE 0x569AC00ull
32792  #define NIC5_QM0_DBG_HBW_MAX_OFFSET 0x5800
32793  #define NIC5_QM0_DBG_HBW_SECTION 0x8000
32794  #define mmNIC5_QM0_DBG_LBW_BASE 0x569AC80ull
32795  #define NIC5_QM0_DBG_LBW_MAX_OFFSET 0x5800
32796  #define NIC5_QM0_DBG_LBW_SECTION 0x1000
32797  #define mmNIC5_QM0_CGM_BASE 0x569AD80ull
32798  #define NIC5_QM0_CGM_MAX_OFFSET 0xC000
32799  #define NIC5_QM0_CGM_SECTION 0x1000
32800  #define mmNIC5_QM0_SPECIAL_BASE 0x569AE80ull
32801  #define NIC5_QM0_SPECIAL_MAX_OFFSET 0x1800
32802  #define NIC5_QM0_SPECIAL_SECTION 0x4180
32803  #define mmNIC5_QPC0_BASE 0x569F000ull
32804  #define NIC5_QPC0_MAX_OFFSET 0x1000
32805  #define NIC5_QPC0_SECTION 0x7200
32806  #define mmNIC5_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x569F720ull
32807  #define NIC5_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
32808  #define NIC5_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
32809  #define mmNIC5_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x569F728ull
32810  #define NIC5_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
32811  #define NIC5_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
32812  #define mmNIC5_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x569F730ull
32813  #define NIC5_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
32814  #define NIC5_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
32815  #define mmNIC5_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x569F738ull
32816  #define NIC5_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
32817  #define NIC5_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
32818  #define mmNIC5_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x569F740ull
32819  #define NIC5_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
32820  #define NIC5_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
32821  #define mmNIC5_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x569F748ull
32822  #define NIC5_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
32823  #define NIC5_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
32824  #define mmNIC5_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x569F750ull
32825  #define NIC5_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
32826  #define NIC5_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
32827  #define mmNIC5_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x569F758ull
32828  #define NIC5_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
32829  #define NIC5_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
32830  #define mmNIC5_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x569F760ull
32831  #define NIC5_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
32832  #define NIC5_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
32833  #define mmNIC5_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x569F768ull
32834  #define NIC5_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
32835  #define NIC5_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
32836  #define mmNIC5_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x569F770ull
32837  #define NIC5_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
32838  #define NIC5_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
32839  #define mmNIC5_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x569F778ull
32840  #define NIC5_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
32841  #define NIC5_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
32842  #define mmNIC5_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x569F780ull
32843  #define NIC5_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
32844  #define NIC5_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
32845  #define mmNIC5_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x569F788ull
32846  #define NIC5_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
32847  #define NIC5_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
32848  #define mmNIC5_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x569F790ull
32849  #define NIC5_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
32850  #define NIC5_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
32851  #define mmNIC5_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x569F798ull
32852  #define NIC5_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
32853  #define NIC5_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
32854  #define mmNIC5_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x569F7A0ull
32855  #define NIC5_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
32856  #define NIC5_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
32857  #define mmNIC5_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x569F7A8ull
32858  #define NIC5_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
32859  #define NIC5_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
32860  #define mmNIC5_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x569F7B0ull
32861  #define NIC5_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
32862  #define NIC5_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
32863  #define mmNIC5_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x569F7B8ull
32864  #define NIC5_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
32865  #define NIC5_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
32866  #define mmNIC5_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x569F7C0ull
32867  #define NIC5_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
32868  #define NIC5_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
32869  #define mmNIC5_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x569F7C8ull
32870  #define NIC5_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
32871  #define NIC5_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
32872  #define mmNIC5_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x569F7D0ull
32873  #define NIC5_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
32874  #define NIC5_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
32875  #define mmNIC5_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x569F7D8ull
32876  #define NIC5_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
32877  #define NIC5_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
32878  #define mmNIC5_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x569F7E0ull
32879  #define NIC5_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
32880  #define NIC5_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
32881  #define mmNIC5_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x569F7E8ull
32882  #define NIC5_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
32883  #define NIC5_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
32884  #define mmNIC5_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x569F7F0ull
32885  #define NIC5_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
32886  #define NIC5_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
32887  #define mmNIC5_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x569F7F8ull
32888  #define NIC5_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
32889  #define NIC5_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
32890  #define mmNIC5_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x569F800ull
32891  #define NIC5_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
32892  #define NIC5_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
32893  #define mmNIC5_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x569F808ull
32894  #define NIC5_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
32895  #define NIC5_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
32896  #define mmNIC5_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x569F810ull
32897  #define NIC5_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
32898  #define NIC5_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
32899  #define mmNIC5_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x569F818ull
32900  #define NIC5_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
32901  #define NIC5_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
32902  #define mmNIC5_QPC0_AXUSER_CONG_QUE_BASE 0x569FB80ull
32903  #define NIC5_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
32904  #define NIC5_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
32905  #define mmNIC5_QPC0_AXUSER_RXWQE_BASE 0x569FBE0ull
32906  #define NIC5_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
32907  #define NIC5_QPC0_AXUSER_RXWQE_SECTION 0x6000
32908  #define mmNIC5_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x569FC40ull
32909  #define NIC5_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
32910  #define NIC5_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
32911  #define mmNIC5_QPC0_AXUSER_DB_FIFO_BASE 0x569FCA0ull
32912  #define NIC5_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
32913  #define NIC5_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
32914  #define mmNIC5_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x569FD00ull
32915  #define NIC5_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
32916  #define NIC5_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
32917  #define mmNIC5_QPC0_AXUSER_ERR_FIFO_BASE 0x569FD60ull
32918  #define NIC5_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
32919  #define NIC5_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
32920  #define mmNIC5_QPC0_AXUSER_QPC_RESP_BASE 0x569FDC0ull
32921  #define NIC5_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
32922  #define NIC5_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
32923  #define mmNIC5_QPC0_AXUSER_QPC_REQ_BASE 0x569FE20ull
32924  #define NIC5_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
32925  #define NIC5_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
32926  #define mmNIC5_QPC0_SPECIAL_BASE 0x569FE80ull
32927  #define NIC5_QPC0_SPECIAL_MAX_OFFSET 0x1800
32928  #define NIC5_QPC0_SPECIAL_SECTION 0x1800
32929  #define mmNIC5_UMR1_0_UNSECURE_DOORBELL0_BASE 0x56A0000ull
32930  #define NIC5_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32931  #define NIC5_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
32932  #define mmNIC5_UMR1_0_UNSECURE_DOORBELL1_BASE 0x56A0080ull
32933  #define NIC5_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32934  #define NIC5_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
32935  #define mmNIC5_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x56A0100ull
32936  #define NIC5_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32937  #define NIC5_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32938  #define mmNIC5_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x56A0180ull
32939  #define NIC5_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32940  #define NIC5_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32941  #define mmNIC5_UMR1_0_SPECIAL_BASE 0x56A0E80ull
32942  #define NIC5_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
32943  #define NIC5_UMR1_0_SPECIAL_SECTION 0x1800
32944  #define mmNIC5_UMR1_1_UNSECURE_DOORBELL0_BASE 0x56A1000ull
32945  #define NIC5_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32946  #define NIC5_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
32947  #define mmNIC5_UMR1_1_UNSECURE_DOORBELL1_BASE 0x56A1080ull
32948  #define NIC5_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32949  #define NIC5_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
32950  #define mmNIC5_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x56A1100ull
32951  #define NIC5_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32952  #define NIC5_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32953  #define mmNIC5_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x56A1180ull
32954  #define NIC5_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32955  #define NIC5_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32956  #define mmNIC5_UMR1_1_SPECIAL_BASE 0x56A1E80ull
32957  #define NIC5_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
32958  #define NIC5_UMR1_1_SPECIAL_SECTION 0x1800
32959  #define mmNIC5_UMR1_2_UNSECURE_DOORBELL0_BASE 0x56A2000ull
32960  #define NIC5_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32961  #define NIC5_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
32962  #define mmNIC5_UMR1_2_UNSECURE_DOORBELL1_BASE 0x56A2080ull
32963  #define NIC5_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32964  #define NIC5_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
32965  #define mmNIC5_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x56A2100ull
32966  #define NIC5_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32967  #define NIC5_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32968  #define mmNIC5_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x56A2180ull
32969  #define NIC5_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32970  #define NIC5_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32971  #define mmNIC5_UMR1_2_SPECIAL_BASE 0x56A2E80ull
32972  #define NIC5_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
32973  #define NIC5_UMR1_2_SPECIAL_SECTION 0x1800
32974  #define mmNIC5_UMR1_3_UNSECURE_DOORBELL0_BASE 0x56A3000ull
32975  #define NIC5_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32976  #define NIC5_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
32977  #define mmNIC5_UMR1_3_UNSECURE_DOORBELL1_BASE 0x56A3080ull
32978  #define NIC5_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32979  #define NIC5_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
32980  #define mmNIC5_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x56A3100ull
32981  #define NIC5_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32982  #define NIC5_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32983  #define mmNIC5_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x56A3180ull
32984  #define NIC5_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
32985  #define NIC5_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
32986  #define mmNIC5_UMR1_3_SPECIAL_BASE 0x56A3E80ull
32987  #define NIC5_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
32988  #define NIC5_UMR1_3_SPECIAL_SECTION 0x1800
32989  #define mmNIC5_UMR1_4_UNSECURE_DOORBELL0_BASE 0x56A4000ull
32990  #define NIC5_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
32991  #define NIC5_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
32992  #define mmNIC5_UMR1_4_UNSECURE_DOORBELL1_BASE 0x56A4080ull
32993  #define NIC5_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
32994  #define NIC5_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
32995  #define mmNIC5_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x56A4100ull
32996  #define NIC5_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
32997  #define NIC5_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
32998  #define mmNIC5_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x56A4180ull
32999  #define NIC5_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33000  #define NIC5_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33001  #define mmNIC5_UMR1_4_SPECIAL_BASE 0x56A4E80ull
33002  #define NIC5_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
33003  #define NIC5_UMR1_4_SPECIAL_SECTION 0x1800
33004  #define mmNIC5_UMR1_5_UNSECURE_DOORBELL0_BASE 0x56A5000ull
33005  #define NIC5_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33006  #define NIC5_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
33007  #define mmNIC5_UMR1_5_UNSECURE_DOORBELL1_BASE 0x56A5080ull
33008  #define NIC5_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33009  #define NIC5_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
33010  #define mmNIC5_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x56A5100ull
33011  #define NIC5_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33012  #define NIC5_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33013  #define mmNIC5_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x56A5180ull
33014  #define NIC5_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33015  #define NIC5_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33016  #define mmNIC5_UMR1_5_SPECIAL_BASE 0x56A5E80ull
33017  #define NIC5_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
33018  #define NIC5_UMR1_5_SPECIAL_SECTION 0x1800
33019  #define mmNIC5_UMR1_6_UNSECURE_DOORBELL0_BASE 0x56A6000ull
33020  #define NIC5_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33021  #define NIC5_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
33022  #define mmNIC5_UMR1_6_UNSECURE_DOORBELL1_BASE 0x56A6080ull
33023  #define NIC5_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33024  #define NIC5_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
33025  #define mmNIC5_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x56A6100ull
33026  #define NIC5_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33027  #define NIC5_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33028  #define mmNIC5_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x56A6180ull
33029  #define NIC5_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33030  #define NIC5_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33031  #define mmNIC5_UMR1_6_SPECIAL_BASE 0x56A6E80ull
33032  #define NIC5_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
33033  #define NIC5_UMR1_6_SPECIAL_SECTION 0x1800
33034  #define mmNIC5_UMR1_7_UNSECURE_DOORBELL0_BASE 0x56A7000ull
33035  #define NIC5_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33036  #define NIC5_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
33037  #define mmNIC5_UMR1_7_UNSECURE_DOORBELL1_BASE 0x56A7080ull
33038  #define NIC5_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33039  #define NIC5_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
33040  #define mmNIC5_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x56A7100ull
33041  #define NIC5_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33042  #define NIC5_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33043  #define mmNIC5_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x56A7180ull
33044  #define NIC5_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33045  #define NIC5_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33046  #define mmNIC5_UMR1_7_SPECIAL_BASE 0x56A7E80ull
33047  #define NIC5_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
33048  #define NIC5_UMR1_7_SPECIAL_SECTION 0x1800
33049  #define mmNIC5_UMR1_8_UNSECURE_DOORBELL0_BASE 0x56A8000ull
33050  #define NIC5_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33051  #define NIC5_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
33052  #define mmNIC5_UMR1_8_UNSECURE_DOORBELL1_BASE 0x56A8080ull
33053  #define NIC5_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33054  #define NIC5_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
33055  #define mmNIC5_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x56A8100ull
33056  #define NIC5_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33057  #define NIC5_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33058  #define mmNIC5_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x56A8180ull
33059  #define NIC5_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33060  #define NIC5_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33061  #define mmNIC5_UMR1_8_SPECIAL_BASE 0x56A8E80ull
33062  #define NIC5_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
33063  #define NIC5_UMR1_8_SPECIAL_SECTION 0x1800
33064  #define mmNIC5_UMR1_9_UNSECURE_DOORBELL0_BASE 0x56A9000ull
33065  #define NIC5_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33066  #define NIC5_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
33067  #define mmNIC5_UMR1_9_UNSECURE_DOORBELL1_BASE 0x56A9080ull
33068  #define NIC5_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33069  #define NIC5_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
33070  #define mmNIC5_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x56A9100ull
33071  #define NIC5_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33072  #define NIC5_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33073  #define mmNIC5_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x56A9180ull
33074  #define NIC5_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33075  #define NIC5_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33076  #define mmNIC5_UMR1_9_SPECIAL_BASE 0x56A9E80ull
33077  #define NIC5_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
33078  #define NIC5_UMR1_9_SPECIAL_SECTION 0x1800
33079  #define mmNIC5_UMR1_10_UNSECURE_DOORBELL0_BASE 0x56AA000ull
33080  #define NIC5_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33081  #define NIC5_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
33082  #define mmNIC5_UMR1_10_UNSECURE_DOORBELL1_BASE 0x56AA080ull
33083  #define NIC5_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33084  #define NIC5_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
33085  #define mmNIC5_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x56AA100ull
33086  #define NIC5_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33087  #define NIC5_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33088  #define mmNIC5_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x56AA180ull
33089  #define NIC5_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33090  #define NIC5_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33091  #define mmNIC5_UMR1_10_SPECIAL_BASE 0x56AAE80ull
33092  #define NIC5_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
33093  #define NIC5_UMR1_10_SPECIAL_SECTION 0x1800
33094  #define mmNIC5_UMR1_11_UNSECURE_DOORBELL0_BASE 0x56AB000ull
33095  #define NIC5_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33096  #define NIC5_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
33097  #define mmNIC5_UMR1_11_UNSECURE_DOORBELL1_BASE 0x56AB080ull
33098  #define NIC5_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33099  #define NIC5_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
33100  #define mmNIC5_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x56AB100ull
33101  #define NIC5_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33102  #define NIC5_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33103  #define mmNIC5_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x56AB180ull
33104  #define NIC5_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33105  #define NIC5_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33106  #define mmNIC5_UMR1_11_SPECIAL_BASE 0x56ABE80ull
33107  #define NIC5_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
33108  #define NIC5_UMR1_11_SPECIAL_SECTION 0x1800
33109  #define mmNIC5_UMR1_12_UNSECURE_DOORBELL0_BASE 0x56AC000ull
33110  #define NIC5_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33111  #define NIC5_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
33112  #define mmNIC5_UMR1_12_UNSECURE_DOORBELL1_BASE 0x56AC080ull
33113  #define NIC5_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33114  #define NIC5_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
33115  #define mmNIC5_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x56AC100ull
33116  #define NIC5_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33117  #define NIC5_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33118  #define mmNIC5_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x56AC180ull
33119  #define NIC5_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33120  #define NIC5_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33121  #define mmNIC5_UMR1_12_SPECIAL_BASE 0x56ACE80ull
33122  #define NIC5_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
33123  #define NIC5_UMR1_12_SPECIAL_SECTION 0x1800
33124  #define mmNIC5_UMR1_13_UNSECURE_DOORBELL0_BASE 0x56AD000ull
33125  #define NIC5_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33126  #define NIC5_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
33127  #define mmNIC5_UMR1_13_UNSECURE_DOORBELL1_BASE 0x56AD080ull
33128  #define NIC5_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33129  #define NIC5_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
33130  #define mmNIC5_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x56AD100ull
33131  #define NIC5_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33132  #define NIC5_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33133  #define mmNIC5_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x56AD180ull
33134  #define NIC5_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33135  #define NIC5_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33136  #define mmNIC5_UMR1_13_SPECIAL_BASE 0x56ADE80ull
33137  #define NIC5_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
33138  #define NIC5_UMR1_13_SPECIAL_SECTION 0x1800
33139  #define mmNIC5_UMR1_14_UNSECURE_DOORBELL0_BASE 0x56AE000ull
33140  #define NIC5_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33141  #define NIC5_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
33142  #define mmNIC5_UMR1_14_UNSECURE_DOORBELL1_BASE 0x56AE080ull
33143  #define NIC5_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33144  #define NIC5_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
33145  #define mmNIC5_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x56AE100ull
33146  #define NIC5_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33147  #define NIC5_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33148  #define mmNIC5_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x56AE180ull
33149  #define NIC5_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33150  #define NIC5_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33151  #define mmNIC5_UMR1_14_SPECIAL_BASE 0x56AEE80ull
33152  #define NIC5_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
33153  #define NIC5_UMR1_14_SPECIAL_SECTION 0x1180
33154  #define mmNIC5_QM_DCCM1_BASE 0x56B0000ull
33155  #define NIC5_QM_DCCM1_MAX_OFFSET 0x4000
33156  #define NIC5_QM_DCCM1_SECTION 0x8000
33157  #define mmNIC5_QM_ARC_AUX1_BASE 0x56B8000ull
33158  #define NIC5_QM_ARC_AUX1_MAX_OFFSET 0x1000
33159  #define NIC5_QM_ARC_AUX1_SECTION 0xE800
33160  #define mmNIC5_QM_ARC_AUX1_SPECIAL_BASE 0x56B8E80ull
33161  #define NIC5_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
33162  #define NIC5_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
33163  #define mmNIC5_QM1_BASE 0x56BA000ull
33164  #define NIC5_QM1_MAX_OFFSET 0x1000
33165  #define NIC5_QM1_SECTION 0x9000
33166  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x56BA900ull
33167  #define NIC5_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
33168  #define NIC5_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
33169  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x56BA908ull
33170  #define NIC5_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
33171  #define NIC5_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
33172  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x56BA910ull
33173  #define NIC5_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
33174  #define NIC5_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
33175  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x56BA918ull
33176  #define NIC5_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
33177  #define NIC5_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
33178  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x56BA920ull
33179  #define NIC5_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
33180  #define NIC5_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
33181  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x56BA928ull
33182  #define NIC5_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
33183  #define NIC5_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
33184  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x56BA930ull
33185  #define NIC5_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
33186  #define NIC5_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
33187  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x56BA938ull
33188  #define NIC5_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
33189  #define NIC5_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
33190  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x56BA940ull
33191  #define NIC5_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
33192  #define NIC5_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
33193  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x56BA948ull
33194  #define NIC5_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
33195  #define NIC5_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
33196  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x56BA950ull
33197  #define NIC5_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
33198  #define NIC5_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
33199  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x56BA958ull
33200  #define NIC5_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
33201  #define NIC5_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
33202  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x56BA960ull
33203  #define NIC5_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
33204  #define NIC5_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
33205  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x56BA968ull
33206  #define NIC5_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
33207  #define NIC5_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
33208  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x56BA970ull
33209  #define NIC5_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
33210  #define NIC5_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
33211  #define mmNIC5_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x56BA978ull
33212  #define NIC5_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
33213  #define NIC5_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
33214  #define mmNIC5_QM1_AXUSER_SECURED_BASE 0x56BAB00ull
33215  #define NIC5_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
33216  #define NIC5_QM1_AXUSER_SECURED_SECTION 0x8000
33217  #define mmNIC5_QM1_AXUSER_NONSECURED_BASE 0x56BAB80ull
33218  #define NIC5_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
33219  #define NIC5_QM1_AXUSER_NONSECURED_SECTION 0x8000
33220  #define mmNIC5_QM1_DBG_HBW_BASE 0x56BAC00ull
33221  #define NIC5_QM1_DBG_HBW_MAX_OFFSET 0x5800
33222  #define NIC5_QM1_DBG_HBW_SECTION 0x8000
33223  #define mmNIC5_QM1_DBG_LBW_BASE 0x56BAC80ull
33224  #define NIC5_QM1_DBG_LBW_MAX_OFFSET 0x5800
33225  #define NIC5_QM1_DBG_LBW_SECTION 0x1000
33226  #define mmNIC5_QM1_CGM_BASE 0x56BAD80ull
33227  #define NIC5_QM1_CGM_MAX_OFFSET 0xC000
33228  #define NIC5_QM1_CGM_SECTION 0x1000
33229  #define mmNIC5_QM1_SPECIAL_BASE 0x56BAE80ull
33230  #define NIC5_QM1_SPECIAL_MAX_OFFSET 0x1800
33231  #define NIC5_QM1_SPECIAL_SECTION 0x4180
33232  #define mmNIC5_QPC1_BASE 0x56BF000ull
33233  #define NIC5_QPC1_MAX_OFFSET 0x1000
33234  #define NIC5_QPC1_SECTION 0x7200
33235  #define mmNIC5_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x56BF720ull
33236  #define NIC5_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
33237  #define NIC5_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
33238  #define mmNIC5_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x56BF728ull
33239  #define NIC5_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
33240  #define NIC5_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
33241  #define mmNIC5_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x56BF730ull
33242  #define NIC5_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
33243  #define NIC5_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
33244  #define mmNIC5_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x56BF738ull
33245  #define NIC5_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
33246  #define NIC5_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
33247  #define mmNIC5_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x56BF740ull
33248  #define NIC5_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
33249  #define NIC5_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
33250  #define mmNIC5_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x56BF748ull
33251  #define NIC5_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
33252  #define NIC5_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
33253  #define mmNIC5_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x56BF750ull
33254  #define NIC5_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
33255  #define NIC5_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
33256  #define mmNIC5_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x56BF758ull
33257  #define NIC5_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
33258  #define NIC5_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
33259  #define mmNIC5_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x56BF760ull
33260  #define NIC5_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
33261  #define NIC5_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
33262  #define mmNIC5_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x56BF768ull
33263  #define NIC5_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
33264  #define NIC5_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
33265  #define mmNIC5_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x56BF770ull
33266  #define NIC5_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
33267  #define NIC5_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
33268  #define mmNIC5_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x56BF778ull
33269  #define NIC5_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
33270  #define NIC5_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
33271  #define mmNIC5_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x56BF780ull
33272  #define NIC5_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
33273  #define NIC5_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
33274  #define mmNIC5_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x56BF788ull
33275  #define NIC5_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
33276  #define NIC5_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
33277  #define mmNIC5_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x56BF790ull
33278  #define NIC5_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
33279  #define NIC5_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
33280  #define mmNIC5_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x56BF798ull
33281  #define NIC5_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
33282  #define NIC5_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
33283  #define mmNIC5_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x56BF7A0ull
33284  #define NIC5_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
33285  #define NIC5_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
33286  #define mmNIC5_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x56BF7A8ull
33287  #define NIC5_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
33288  #define NIC5_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
33289  #define mmNIC5_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x56BF7B0ull
33290  #define NIC5_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
33291  #define NIC5_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
33292  #define mmNIC5_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x56BF7B8ull
33293  #define NIC5_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
33294  #define NIC5_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
33295  #define mmNIC5_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x56BF7C0ull
33296  #define NIC5_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
33297  #define NIC5_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
33298  #define mmNIC5_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x56BF7C8ull
33299  #define NIC5_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
33300  #define NIC5_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
33301  #define mmNIC5_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x56BF7D0ull
33302  #define NIC5_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
33303  #define NIC5_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
33304  #define mmNIC5_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x56BF7D8ull
33305  #define NIC5_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
33306  #define NIC5_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
33307  #define mmNIC5_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x56BF7E0ull
33308  #define NIC5_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
33309  #define NIC5_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
33310  #define mmNIC5_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x56BF7E8ull
33311  #define NIC5_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
33312  #define NIC5_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
33313  #define mmNIC5_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x56BF7F0ull
33314  #define NIC5_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
33315  #define NIC5_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
33316  #define mmNIC5_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x56BF7F8ull
33317  #define NIC5_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
33318  #define NIC5_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
33319  #define mmNIC5_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x56BF800ull
33320  #define NIC5_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
33321  #define NIC5_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
33322  #define mmNIC5_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x56BF808ull
33323  #define NIC5_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
33324  #define NIC5_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
33325  #define mmNIC5_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x56BF810ull
33326  #define NIC5_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
33327  #define NIC5_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
33328  #define mmNIC5_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x56BF818ull
33329  #define NIC5_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
33330  #define NIC5_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
33331  #define mmNIC5_QPC1_AXUSER_CONG_QUE_BASE 0x56BFB80ull
33332  #define NIC5_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
33333  #define NIC5_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
33334  #define mmNIC5_QPC1_AXUSER_RXWQE_BASE 0x56BFBE0ull
33335  #define NIC5_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
33336  #define NIC5_QPC1_AXUSER_RXWQE_SECTION 0x6000
33337  #define mmNIC5_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x56BFC40ull
33338  #define NIC5_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
33339  #define NIC5_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
33340  #define mmNIC5_QPC1_AXUSER_DB_FIFO_BASE 0x56BFCA0ull
33341  #define NIC5_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
33342  #define NIC5_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
33343  #define mmNIC5_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x56BFD00ull
33344  #define NIC5_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
33345  #define NIC5_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
33346  #define mmNIC5_QPC1_AXUSER_ERR_FIFO_BASE 0x56BFD60ull
33347  #define NIC5_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
33348  #define NIC5_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
33349  #define mmNIC5_QPC1_AXUSER_QPC_RESP_BASE 0x56BFDC0ull
33350  #define NIC5_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
33351  #define NIC5_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
33352  #define mmNIC5_QPC1_AXUSER_QPC_REQ_BASE 0x56BFE20ull
33353  #define NIC5_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
33354  #define NIC5_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
33355  #define mmNIC5_QPC1_SPECIAL_BASE 0x56BFE80ull
33356  #define NIC5_QPC1_SPECIAL_MAX_OFFSET 0x1800
33357  #define NIC5_QPC1_SPECIAL_SECTION 0x8180
33358  #define mmNIC5_TMR_BASE 0x56C8000ull
33359  #define NIC5_TMR_MAX_OFFSET 0x1000
33360  #define NIC5_TMR_SECTION 0xD600
33361  #define mmNIC5_TMR_AXUSER_TMR_FREE_LIST_BASE 0x56C8D60ull
33362  #define NIC5_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
33363  #define NIC5_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
33364  #define mmNIC5_TMR_AXUSER_TMR_FIFO_BASE 0x56C8DC0ull
33365  #define NIC5_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
33366  #define NIC5_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
33367  #define mmNIC5_TMR_AXUSER_TMR_FSM_BASE 0x56C8E20ull
33368  #define NIC5_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
33369  #define NIC5_TMR_AXUSER_TMR_FSM_SECTION 0x6000
33370  #define mmNIC5_TMR_SPECIAL_BASE 0x56C8E80ull
33371  #define NIC5_TMR_SPECIAL_MAX_OFFSET 0x1800
33372  #define NIC5_TMR_SPECIAL_SECTION 0x1800
33373  #define mmNIC5_RXB_CORE_BASE 0x56C9000ull
33374  #define NIC5_RXB_CORE_MAX_OFFSET 0x1000
33375  #define NIC5_RXB_CORE_SECTION 0x6100
33376  #define mmNIC5_RXB_CORE_SCT_AWUSER_BASE 0x56C9610ull
33377  #define NIC5_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
33378  #define NIC5_RXB_CORE_SCT_AWUSER_SECTION 0x8700
33379  #define mmNIC5_RXB_CORE_SPECIAL_BASE 0x56C9E80ull
33380  #define NIC5_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
33381  #define NIC5_RXB_CORE_SPECIAL_SECTION 0x1800
33382  #define mmNIC5_RXE0_BASE 0x56CA000ull
33383  #define NIC5_RXE0_MAX_OFFSET 0x1000
33384  #define NIC5_RXE0_SECTION 0x9000
33385  #define mmNIC5_RXE0_WQE_ARUSER_BASE 0x56CA900ull
33386  #define NIC5_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
33387  #define NIC5_RXE0_WQE_ARUSER_SECTION 0x5800
33388  #define mmNIC5_RXE0_SPECIAL_BASE 0x56CAE80ull
33389  #define NIC5_RXE0_SPECIAL_MAX_OFFSET 0x1800
33390  #define NIC5_RXE0_SPECIAL_SECTION 0x1800
33391  #define mmNIC5_RXE1_BASE 0x56CB000ull
33392  #define NIC5_RXE1_MAX_OFFSET 0x1000
33393  #define NIC5_RXE1_SECTION 0x9000
33394  #define mmNIC5_RXE1_WQE_ARUSER_BASE 0x56CB900ull
33395  #define NIC5_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
33396  #define NIC5_RXE1_WQE_ARUSER_SECTION 0x5800
33397  #define mmNIC5_RXE1_SPECIAL_BASE 0x56CBE80ull
33398  #define NIC5_RXE1_SPECIAL_MAX_OFFSET 0x1800
33399  #define NIC5_RXE1_SPECIAL_SECTION 0x1800
33400  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ0_BASE 0x56CC000ull
33401  #define NIC5_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
33402  #define NIC5_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
33403  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ1_BASE 0x56CC050ull
33404  #define NIC5_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
33405  #define NIC5_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
33406  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ2_BASE 0x56CC0A0ull
33407  #define NIC5_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
33408  #define NIC5_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
33409  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ3_BASE 0x56CC0F0ull
33410  #define NIC5_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
33411  #define NIC5_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
33412  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ4_BASE 0x56CC140ull
33413  #define NIC5_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
33414  #define NIC5_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
33415  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ5_BASE 0x56CC190ull
33416  #define NIC5_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
33417  #define NIC5_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
33418  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ6_BASE 0x56CC1E0ull
33419  #define NIC5_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
33420  #define NIC5_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
33421  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ7_BASE 0x56CC230ull
33422  #define NIC5_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
33423  #define NIC5_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
33424  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ8_BASE 0x56CC280ull
33425  #define NIC5_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
33426  #define NIC5_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
33427  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ9_BASE 0x56CC2D0ull
33428  #define NIC5_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
33429  #define NIC5_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
33430  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ10_BASE 0x56CC320ull
33431  #define NIC5_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
33432  #define NIC5_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
33433  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ11_BASE 0x56CC370ull
33434  #define NIC5_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
33435  #define NIC5_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
33436  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ12_BASE 0x56CC3C0ull
33437  #define NIC5_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
33438  #define NIC5_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
33439  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ13_BASE 0x56CC410ull
33440  #define NIC5_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
33441  #define NIC5_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
33442  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ14_BASE 0x56CC460ull
33443  #define NIC5_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
33444  #define NIC5_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
33445  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ15_BASE 0x56CC4B0ull
33446  #define NIC5_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
33447  #define NIC5_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
33448  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ16_BASE 0x56CC500ull
33449  #define NIC5_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
33450  #define NIC5_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
33451  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ17_BASE 0x56CC550ull
33452  #define NIC5_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
33453  #define NIC5_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
33454  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ18_BASE 0x56CC5A0ull
33455  #define NIC5_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
33456  #define NIC5_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
33457  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ19_BASE 0x56CC5F0ull
33458  #define NIC5_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
33459  #define NIC5_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
33460  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ20_BASE 0x56CC640ull
33461  #define NIC5_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
33462  #define NIC5_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
33463  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ21_BASE 0x56CC690ull
33464  #define NIC5_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
33465  #define NIC5_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
33466  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ22_BASE 0x56CC6E0ull
33467  #define NIC5_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
33468  #define NIC5_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
33469  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ23_BASE 0x56CC730ull
33470  #define NIC5_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
33471  #define NIC5_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
33472  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ24_BASE 0x56CC780ull
33473  #define NIC5_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
33474  #define NIC5_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
33475  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ25_BASE 0x56CC7D0ull
33476  #define NIC5_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
33477  #define NIC5_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
33478  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ26_BASE 0x56CC820ull
33479  #define NIC5_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
33480  #define NIC5_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
33481  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ27_BASE 0x56CC870ull
33482  #define NIC5_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
33483  #define NIC5_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
33484  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ28_BASE 0x56CC8C0ull
33485  #define NIC5_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
33486  #define NIC5_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
33487  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ29_BASE 0x56CC910ull
33488  #define NIC5_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
33489  #define NIC5_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
33490  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ30_BASE 0x56CC960ull
33491  #define NIC5_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
33492  #define NIC5_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
33493  #define mmNIC5_RXE0_AXUSER_AXUSER_CQ31_BASE 0x56CC9B0ull
33494  #define NIC5_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
33495  #define NIC5_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
33496  #define mmNIC5_RXE0_AXUSER_SPECIAL_BASE 0x56CCE80ull
33497  #define NIC5_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
33498  #define NIC5_RXE0_AXUSER_SPECIAL_SECTION 0x1800
33499  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ0_BASE 0x56CD000ull
33500  #define NIC5_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
33501  #define NIC5_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
33502  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ1_BASE 0x56CD050ull
33503  #define NIC5_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
33504  #define NIC5_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
33505  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ2_BASE 0x56CD0A0ull
33506  #define NIC5_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
33507  #define NIC5_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
33508  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ3_BASE 0x56CD0F0ull
33509  #define NIC5_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
33510  #define NIC5_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
33511  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ4_BASE 0x56CD140ull
33512  #define NIC5_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
33513  #define NIC5_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
33514  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ5_BASE 0x56CD190ull
33515  #define NIC5_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
33516  #define NIC5_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
33517  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ6_BASE 0x56CD1E0ull
33518  #define NIC5_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
33519  #define NIC5_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
33520  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ7_BASE 0x56CD230ull
33521  #define NIC5_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
33522  #define NIC5_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
33523  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ8_BASE 0x56CD280ull
33524  #define NIC5_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
33525  #define NIC5_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
33526  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ9_BASE 0x56CD2D0ull
33527  #define NIC5_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
33528  #define NIC5_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
33529  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ10_BASE 0x56CD320ull
33530  #define NIC5_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
33531  #define NIC5_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
33532  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ11_BASE 0x56CD370ull
33533  #define NIC5_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
33534  #define NIC5_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
33535  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ12_BASE 0x56CD3C0ull
33536  #define NIC5_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
33537  #define NIC5_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
33538  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ13_BASE 0x56CD410ull
33539  #define NIC5_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
33540  #define NIC5_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
33541  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ14_BASE 0x56CD460ull
33542  #define NIC5_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
33543  #define NIC5_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
33544  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ15_BASE 0x56CD4B0ull
33545  #define NIC5_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
33546  #define NIC5_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
33547  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ16_BASE 0x56CD500ull
33548  #define NIC5_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
33549  #define NIC5_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
33550  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ17_BASE 0x56CD550ull
33551  #define NIC5_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
33552  #define NIC5_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
33553  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ18_BASE 0x56CD5A0ull
33554  #define NIC5_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
33555  #define NIC5_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
33556  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ19_BASE 0x56CD5F0ull
33557  #define NIC5_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
33558  #define NIC5_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
33559  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ20_BASE 0x56CD640ull
33560  #define NIC5_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
33561  #define NIC5_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
33562  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ21_BASE 0x56CD690ull
33563  #define NIC5_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
33564  #define NIC5_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
33565  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ22_BASE 0x56CD6E0ull
33566  #define NIC5_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
33567  #define NIC5_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
33568  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ23_BASE 0x56CD730ull
33569  #define NIC5_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
33570  #define NIC5_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
33571  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ24_BASE 0x56CD780ull
33572  #define NIC5_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
33573  #define NIC5_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
33574  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ25_BASE 0x56CD7D0ull
33575  #define NIC5_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
33576  #define NIC5_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
33577  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ26_BASE 0x56CD820ull
33578  #define NIC5_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
33579  #define NIC5_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
33580  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ27_BASE 0x56CD870ull
33581  #define NIC5_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
33582  #define NIC5_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
33583  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ28_BASE 0x56CD8C0ull
33584  #define NIC5_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
33585  #define NIC5_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
33586  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ29_BASE 0x56CD910ull
33587  #define NIC5_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
33588  #define NIC5_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
33589  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ30_BASE 0x56CD960ull
33590  #define NIC5_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
33591  #define NIC5_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
33592  #define mmNIC5_RXE1_AXUSER_AXUSER_CQ31_BASE 0x56CD9B0ull
33593  #define NIC5_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
33594  #define NIC5_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
33595  #define mmNIC5_RXE1_AXUSER_SPECIAL_BASE 0x56CDE80ull
33596  #define NIC5_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
33597  #define NIC5_RXE1_AXUSER_SPECIAL_SECTION 0x2180
33598  #define mmNIC5_TXS0_BASE 0x56D0000ull
33599  #define NIC5_TXS0_MAX_OFFSET 0x1000
33600  #define NIC5_TXS0_SECTION 0xE800
33601  #define mmNIC5_TXS0_SPECIAL_BASE 0x56D0E80ull
33602  #define NIC5_TXS0_SPECIAL_MAX_OFFSET 0x1800
33603  #define NIC5_TXS0_SPECIAL_SECTION 0x1800
33604  #define mmNIC5_TXS1_BASE 0x56D1000ull
33605  #define NIC5_TXS1_MAX_OFFSET 0x1000
33606  #define NIC5_TXS1_SECTION 0xE800
33607  #define mmNIC5_TXS1_SPECIAL_BASE 0x56D1E80ull
33608  #define NIC5_TXS1_SPECIAL_MAX_OFFSET 0x1800
33609  #define NIC5_TXS1_SPECIAL_SECTION 0x1800
33610  #define mmNIC5_TXE0_BASE 0x56D2000ull
33611  #define NIC5_TXE0_MAX_OFFSET 0x1000
33612  #define NIC5_TXE0_SECTION 0xE800
33613  #define mmNIC5_TXE0_SPECIAL_BASE 0x56D2E80ull
33614  #define NIC5_TXE0_SPECIAL_MAX_OFFSET 0x1800
33615  #define NIC5_TXE0_SPECIAL_SECTION 0x1800
33616  #define mmNIC5_TXE1_BASE 0x56D3000ull
33617  #define NIC5_TXE1_MAX_OFFSET 0x1000
33618  #define NIC5_TXE1_SECTION 0xE800
33619  #define mmNIC5_TXE1_SPECIAL_BASE 0x56D3E80ull
33620  #define NIC5_TXE1_SPECIAL_MAX_OFFSET 0x1800
33621  #define NIC5_TXE1_SPECIAL_SECTION 0x1800
33622  #define mmNIC5_TXB_BASE 0x56D4000ull
33623  #define NIC5_TXB_MAX_OFFSET 0x1000
33624  #define NIC5_TXB_SECTION 0xE800
33625  #define mmNIC5_TXB_SPECIAL_BASE 0x56D4E80ull
33626  #define NIC5_TXB_SPECIAL_MAX_OFFSET 0x1800
33627  #define NIC5_TXB_SPECIAL_SECTION 0x1800
33628  #define mmNIC5_MSTR_IF_RR_SHRD_HBW_BASE 0x56D5000ull
33629  #define NIC5_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
33630  #define NIC5_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
33631  #define mmNIC5_MSTR_IF_RR_PRVT_HBW_BASE 0x56D5200ull
33632  #define NIC5_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
33633  #define NIC5_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
33634  #define mmNIC5_MSTR_IF_RR_SHRD_LBW_BASE 0x56D5400ull
33635  #define NIC5_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
33636  #define NIC5_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
33637  #define mmNIC5_MSTR_IF_RR_PRVT_LBW_BASE 0x56D5600ull
33638  #define NIC5_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
33639  #define NIC5_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
33640  #define mmNIC5_MSTR_IF_E2E_CRDT_BASE 0x56D5800ull
33641  #define NIC5_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
33642  #define NIC5_MSTR_IF_E2E_CRDT_SECTION 0x2800
33643  #define mmNIC5_MSTR_IF_AXUSER_BASE 0x56D5A80ull
33644  #define NIC5_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
33645  #define NIC5_MSTR_IF_AXUSER_SECTION 0x8000
33646  #define mmNIC5_MSTR_IF_DBG_HBW_BASE 0x56D5B00ull
33647  #define NIC5_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
33648  #define NIC5_MSTR_IF_DBG_HBW_SECTION 0x8000
33649  #define mmNIC5_MSTR_IF_DBG_LBW_BASE 0x56D5B80ull
33650  #define NIC5_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
33651  #define NIC5_MSTR_IF_DBG_LBW_SECTION 0x8000
33652  #define mmNIC5_MSTR_IF_CORE_HBW_BASE 0x56D5C00ull
33653  #define NIC5_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
33654  #define NIC5_MSTR_IF_CORE_HBW_SECTION 0x1800
33655  #define mmNIC5_MSTR_IF_CORE_LBW_BASE 0x56D5D80ull
33656  #define NIC5_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
33657  #define NIC5_MSTR_IF_CORE_LBW_SECTION 0x1000
33658  #define mmNIC5_MSTR_IF_SPECIAL_BASE 0x56D5E80ull
33659  #define NIC5_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
33660  #define NIC5_MSTR_IF_SPECIAL_SECTION 0x1800
33661  #define mmNIC5_TX_AXUSER_BASE 0x56D6000ull
33662  #define NIC5_TX_AXUSER_MAX_OFFSET 0x5000
33663  #define NIC5_TX_AXUSER_SECTION 0x2000
33664  #define mmNIC5_SERDES0_BASE 0x56D8000ull
33665  #define NIC5_SERDES0_MAX_OFFSET 0x3E40
33666  #define NIC5_SERDES0_SECTION 0x4000
33667  #define mmNIC5_SERDES1_BASE 0x56DC000ull
33668  #define NIC5_SERDES1_MAX_OFFSET 0x3E40
33669  #define NIC5_SERDES1_SECTION 0x4000
33670  #define mmNIC5_PHY_BASE 0x56E0000ull
33671  #define NIC5_PHY_MAX_OFFSET 0x1000
33672  #define NIC5_PHY_SECTION 0xE800
33673  #define mmNIC5_PHY_SPECIAL_BASE 0x56E0E80ull
33674  #define NIC5_PHY_SPECIAL_MAX_OFFSET 0x1800
33675  #define NIC5_PHY_SPECIAL_SECTION 0x7180
33676  #define mmPRT5_MAC_AUX_BASE 0x56E8000ull
33677  #define PRT5_MAC_AUX_MAX_OFFSET 0x1000
33678  #define PRT5_MAC_AUX_SECTION 0xE800
33679  #define mmPRT5_MAC_AUX_SPECIAL_BASE 0x56E8E80ull
33680  #define PRT5_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
33681  #define PRT5_MAC_AUX_SPECIAL_SECTION 0x1800
33682  #define mmPRT5_MAC_CORE_BASE 0x56E9000ull
33683  #define PRT5_MAC_CORE_MAX_OFFSET 0x1000
33684  #define PRT5_MAC_CORE_SECTION 0xE800
33685  #define mmPRT5_MAC_CORE_SPECIAL_BASE 0x56E9E80ull
33686  #define PRT5_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
33687  #define PRT5_MAC_CORE_SPECIAL_SECTION 0x1800
33688  #define mmNIC5_MAC_RS_FEC_BASE 0x56EA000ull
33689  #define NIC5_MAC_RS_FEC_MAX_OFFSET 0x2DC0
33690  #define NIC5_MAC_RS_FEC_SECTION 0x1000
33691  #define mmNIC5_MAC_GLOB_STAT_CONTROL_REG_BASE 0x56EB000ull
33692  #define NIC5_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
33693  #define NIC5_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
33694  #define mmNIC5_MAC_GLOB_STAT_RX0_BASE 0x56EB100ull
33695  #define NIC5_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
33696  #define NIC5_MAC_GLOB_STAT_RX0_SECTION 0x8C00
33697  #define mmNIC5_MAC_GLOB_STAT_RX1_BASE 0x56EB18Cull
33698  #define NIC5_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
33699  #define NIC5_MAC_GLOB_STAT_RX1_SECTION 0x8C00
33700  #define mmNIC5_MAC_GLOB_STAT_RX2_BASE 0x56EB218ull
33701  #define NIC5_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
33702  #define NIC5_MAC_GLOB_STAT_RX2_SECTION 0x8C00
33703  #define mmNIC5_MAC_GLOB_STAT_RX3_BASE 0x56EB2A4ull
33704  #define NIC5_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
33705  #define NIC5_MAC_GLOB_STAT_RX3_SECTION 0x8C00
33706  #define mmNIC5_MAC_GLOB_STAT_TX0_BASE 0x56EB330ull
33707  #define NIC5_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
33708  #define NIC5_MAC_GLOB_STAT_TX0_SECTION 0x6800
33709  #define mmNIC5_MAC_GLOB_STAT_TX1_BASE 0x56EB398ull
33710  #define NIC5_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
33711  #define NIC5_MAC_GLOB_STAT_TX1_SECTION 0x6800
33712  #define mmNIC5_MAC_GLOB_STAT_TX2_BASE 0x56EB400ull
33713  #define NIC5_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
33714  #define NIC5_MAC_GLOB_STAT_TX2_SECTION 0x6800
33715  #define mmNIC5_MAC_GLOB_STAT_TX3_BASE 0x56EB468ull
33716  #define NIC5_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
33717  #define NIC5_MAC_GLOB_STAT_TX3_SECTION 0x3980
33718  #define mmNIC5_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x56EB800ull
33719  #define NIC5_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
33720  #define NIC5_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
33721  #define mmNIC5_MAC_CH0_MAC_PCS_BASE 0x56EC000ull
33722  #define NIC5_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
33723  #define NIC5_MAC_CH0_MAC_PCS_SECTION 0x4000
33724  #define mmNIC5_MAC_CH0_MAC_128_BASE 0x56EC400ull
33725  #define NIC5_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
33726  #define NIC5_MAC_CH0_MAC_128_SECTION 0x4000
33727  #define mmNIC5_MAC_CH0_MAC_AN_BASE 0x56EC800ull
33728  #define NIC5_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
33729  #define NIC5_MAC_CH0_MAC_AN_SECTION 0x8000
33730  #define mmNIC5_MAC_CH1_MAC_PCS_BASE 0x56ED000ull
33731  #define NIC5_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
33732  #define NIC5_MAC_CH1_MAC_PCS_SECTION 0x4000
33733  #define mmNIC5_MAC_CH1_MAC_128_BASE 0x56ED400ull
33734  #define NIC5_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
33735  #define NIC5_MAC_CH1_MAC_128_SECTION 0x4000
33736  #define mmNIC5_MAC_CH1_MAC_AN_BASE 0x56ED800ull
33737  #define NIC5_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
33738  #define NIC5_MAC_CH1_MAC_AN_SECTION 0x8000
33739  #define mmNIC5_MAC_CH2_MAC_PCS_BASE 0x56EE000ull
33740  #define NIC5_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
33741  #define NIC5_MAC_CH2_MAC_PCS_SECTION 0x4000
33742  #define mmNIC5_MAC_CH2_MAC_128_BASE 0x56EE400ull
33743  #define NIC5_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
33744  #define NIC5_MAC_CH2_MAC_128_SECTION 0x4000
33745  #define mmNIC5_MAC_CH2_MAC_AN_BASE 0x56EE800ull
33746  #define NIC5_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
33747  #define NIC5_MAC_CH2_MAC_AN_SECTION 0x8000
33748  #define mmNIC5_MAC_CH3_MAC_PCS_BASE 0x56EF000ull
33749  #define NIC5_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
33750  #define NIC5_MAC_CH3_MAC_PCS_SECTION 0x4000
33751  #define mmNIC5_MAC_CH3_MAC_128_BASE 0x56EF400ull
33752  #define NIC5_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
33753  #define NIC5_MAC_CH3_MAC_128_SECTION 0x4000
33754  #define mmNIC5_MAC_CH3_MAC_AN_BASE 0x56EF800ull
33755  #define NIC5_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
33756  #define NIC5_MAC_CH3_MAC_AN_SECTION 0x10800
33757  #define mmNIC6_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5700000ull
33758  #define NIC6_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33759  #define NIC6_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
33760  #define mmNIC6_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5700080ull
33761  #define NIC6_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33762  #define NIC6_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
33763  #define mmNIC6_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5700100ull
33764  #define NIC6_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33765  #define NIC6_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33766  #define mmNIC6_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5700180ull
33767  #define NIC6_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33768  #define NIC6_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33769  #define mmNIC6_UMR0_0_SPECIAL_BASE 0x5700E80ull
33770  #define NIC6_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
33771  #define NIC6_UMR0_0_SPECIAL_SECTION 0x1800
33772  #define mmNIC6_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5701000ull
33773  #define NIC6_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33774  #define NIC6_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
33775  #define mmNIC6_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5701080ull
33776  #define NIC6_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33777  #define NIC6_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
33778  #define mmNIC6_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5701100ull
33779  #define NIC6_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33780  #define NIC6_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33781  #define mmNIC6_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5701180ull
33782  #define NIC6_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33783  #define NIC6_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33784  #define mmNIC6_UMR0_1_SPECIAL_BASE 0x5701E80ull
33785  #define NIC6_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
33786  #define NIC6_UMR0_1_SPECIAL_SECTION 0x1800
33787  #define mmNIC6_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5702000ull
33788  #define NIC6_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33789  #define NIC6_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
33790  #define mmNIC6_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5702080ull
33791  #define NIC6_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33792  #define NIC6_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
33793  #define mmNIC6_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5702100ull
33794  #define NIC6_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33795  #define NIC6_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33796  #define mmNIC6_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5702180ull
33797  #define NIC6_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33798  #define NIC6_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33799  #define mmNIC6_UMR0_2_SPECIAL_BASE 0x5702E80ull
33800  #define NIC6_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
33801  #define NIC6_UMR0_2_SPECIAL_SECTION 0x1800
33802  #define mmNIC6_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5703000ull
33803  #define NIC6_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33804  #define NIC6_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
33805  #define mmNIC6_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5703080ull
33806  #define NIC6_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33807  #define NIC6_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
33808  #define mmNIC6_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5703100ull
33809  #define NIC6_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33810  #define NIC6_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33811  #define mmNIC6_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5703180ull
33812  #define NIC6_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33813  #define NIC6_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33814  #define mmNIC6_UMR0_3_SPECIAL_BASE 0x5703E80ull
33815  #define NIC6_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
33816  #define NIC6_UMR0_3_SPECIAL_SECTION 0x1800
33817  #define mmNIC6_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5704000ull
33818  #define NIC6_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33819  #define NIC6_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
33820  #define mmNIC6_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5704080ull
33821  #define NIC6_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33822  #define NIC6_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
33823  #define mmNIC6_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5704100ull
33824  #define NIC6_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33825  #define NIC6_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33826  #define mmNIC6_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5704180ull
33827  #define NIC6_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33828  #define NIC6_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33829  #define mmNIC6_UMR0_4_SPECIAL_BASE 0x5704E80ull
33830  #define NIC6_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
33831  #define NIC6_UMR0_4_SPECIAL_SECTION 0x1800
33832  #define mmNIC6_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5705000ull
33833  #define NIC6_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33834  #define NIC6_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
33835  #define mmNIC6_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5705080ull
33836  #define NIC6_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33837  #define NIC6_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
33838  #define mmNIC6_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5705100ull
33839  #define NIC6_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33840  #define NIC6_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33841  #define mmNIC6_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5705180ull
33842  #define NIC6_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33843  #define NIC6_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33844  #define mmNIC6_UMR0_5_SPECIAL_BASE 0x5705E80ull
33845  #define NIC6_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
33846  #define NIC6_UMR0_5_SPECIAL_SECTION 0x1800
33847  #define mmNIC6_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5706000ull
33848  #define NIC6_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33849  #define NIC6_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
33850  #define mmNIC6_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5706080ull
33851  #define NIC6_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33852  #define NIC6_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
33853  #define mmNIC6_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5706100ull
33854  #define NIC6_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33855  #define NIC6_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33856  #define mmNIC6_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5706180ull
33857  #define NIC6_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33858  #define NIC6_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33859  #define mmNIC6_UMR0_6_SPECIAL_BASE 0x5706E80ull
33860  #define NIC6_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
33861  #define NIC6_UMR0_6_SPECIAL_SECTION 0x1800
33862  #define mmNIC6_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5707000ull
33863  #define NIC6_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33864  #define NIC6_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
33865  #define mmNIC6_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5707080ull
33866  #define NIC6_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33867  #define NIC6_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
33868  #define mmNIC6_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5707100ull
33869  #define NIC6_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33870  #define NIC6_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33871  #define mmNIC6_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5707180ull
33872  #define NIC6_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33873  #define NIC6_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33874  #define mmNIC6_UMR0_7_SPECIAL_BASE 0x5707E80ull
33875  #define NIC6_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
33876  #define NIC6_UMR0_7_SPECIAL_SECTION 0x1800
33877  #define mmNIC6_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5708000ull
33878  #define NIC6_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33879  #define NIC6_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
33880  #define mmNIC6_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5708080ull
33881  #define NIC6_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33882  #define NIC6_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
33883  #define mmNIC6_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5708100ull
33884  #define NIC6_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33885  #define NIC6_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33886  #define mmNIC6_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5708180ull
33887  #define NIC6_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33888  #define NIC6_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33889  #define mmNIC6_UMR0_8_SPECIAL_BASE 0x5708E80ull
33890  #define NIC6_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
33891  #define NIC6_UMR0_8_SPECIAL_SECTION 0x1800
33892  #define mmNIC6_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5709000ull
33893  #define NIC6_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33894  #define NIC6_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
33895  #define mmNIC6_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5709080ull
33896  #define NIC6_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33897  #define NIC6_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
33898  #define mmNIC6_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5709100ull
33899  #define NIC6_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33900  #define NIC6_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33901  #define mmNIC6_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5709180ull
33902  #define NIC6_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33903  #define NIC6_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33904  #define mmNIC6_UMR0_9_SPECIAL_BASE 0x5709E80ull
33905  #define NIC6_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
33906  #define NIC6_UMR0_9_SPECIAL_SECTION 0x1800
33907  #define mmNIC6_UMR0_10_UNSECURE_DOORBELL0_BASE 0x570A000ull
33908  #define NIC6_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33909  #define NIC6_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
33910  #define mmNIC6_UMR0_10_UNSECURE_DOORBELL1_BASE 0x570A080ull
33911  #define NIC6_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33912  #define NIC6_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
33913  #define mmNIC6_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x570A100ull
33914  #define NIC6_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33915  #define NIC6_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33916  #define mmNIC6_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x570A180ull
33917  #define NIC6_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33918  #define NIC6_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33919  #define mmNIC6_UMR0_10_SPECIAL_BASE 0x570AE80ull
33920  #define NIC6_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
33921  #define NIC6_UMR0_10_SPECIAL_SECTION 0x1800
33922  #define mmNIC6_UMR0_11_UNSECURE_DOORBELL0_BASE 0x570B000ull
33923  #define NIC6_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33924  #define NIC6_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
33925  #define mmNIC6_UMR0_11_UNSECURE_DOORBELL1_BASE 0x570B080ull
33926  #define NIC6_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33927  #define NIC6_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
33928  #define mmNIC6_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x570B100ull
33929  #define NIC6_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33930  #define NIC6_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33931  #define mmNIC6_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x570B180ull
33932  #define NIC6_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33933  #define NIC6_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33934  #define mmNIC6_UMR0_11_SPECIAL_BASE 0x570BE80ull
33935  #define NIC6_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
33936  #define NIC6_UMR0_11_SPECIAL_SECTION 0x1800
33937  #define mmNIC6_UMR0_12_UNSECURE_DOORBELL0_BASE 0x570C000ull
33938  #define NIC6_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33939  #define NIC6_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
33940  #define mmNIC6_UMR0_12_UNSECURE_DOORBELL1_BASE 0x570C080ull
33941  #define NIC6_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33942  #define NIC6_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
33943  #define mmNIC6_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x570C100ull
33944  #define NIC6_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33945  #define NIC6_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33946  #define mmNIC6_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x570C180ull
33947  #define NIC6_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33948  #define NIC6_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33949  #define mmNIC6_UMR0_12_SPECIAL_BASE 0x570CE80ull
33950  #define NIC6_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
33951  #define NIC6_UMR0_12_SPECIAL_SECTION 0x1800
33952  #define mmNIC6_UMR0_13_UNSECURE_DOORBELL0_BASE 0x570D000ull
33953  #define NIC6_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33954  #define NIC6_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
33955  #define mmNIC6_UMR0_13_UNSECURE_DOORBELL1_BASE 0x570D080ull
33956  #define NIC6_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33957  #define NIC6_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
33958  #define mmNIC6_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x570D100ull
33959  #define NIC6_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33960  #define NIC6_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33961  #define mmNIC6_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x570D180ull
33962  #define NIC6_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33963  #define NIC6_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33964  #define mmNIC6_UMR0_13_SPECIAL_BASE 0x570DE80ull
33965  #define NIC6_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
33966  #define NIC6_UMR0_13_SPECIAL_SECTION 0x1800
33967  #define mmNIC6_UMR0_14_UNSECURE_DOORBELL0_BASE 0x570E000ull
33968  #define NIC6_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
33969  #define NIC6_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
33970  #define mmNIC6_UMR0_14_UNSECURE_DOORBELL1_BASE 0x570E080ull
33971  #define NIC6_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
33972  #define NIC6_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
33973  #define mmNIC6_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x570E100ull
33974  #define NIC6_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
33975  #define NIC6_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
33976  #define mmNIC6_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x570E180ull
33977  #define NIC6_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
33978  #define NIC6_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
33979  #define mmNIC6_UMR0_14_SPECIAL_BASE 0x570EE80ull
33980  #define NIC6_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
33981  #define NIC6_UMR0_14_SPECIAL_SECTION 0x1180
33982  #define mmNIC6_QM_DCCM0_BASE 0x5710000ull
33983  #define NIC6_QM_DCCM0_MAX_OFFSET 0x4000
33984  #define NIC6_QM_DCCM0_SECTION 0x8000
33985  #define mmNIC6_QM_ARC_AUX0_BASE 0x5718000ull
33986  #define NIC6_QM_ARC_AUX0_MAX_OFFSET 0x1000
33987  #define NIC6_QM_ARC_AUX0_SECTION 0xE800
33988  #define mmNIC6_QM_ARC_AUX0_SPECIAL_BASE 0x5718E80ull
33989  #define NIC6_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
33990  #define NIC6_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
33991  #define mmNIC6_QM0_BASE 0x571A000ull
33992  #define NIC6_QM0_MAX_OFFSET 0x1000
33993  #define NIC6_QM0_SECTION 0x9000
33994  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x571A900ull
33995  #define NIC6_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
33996  #define NIC6_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
33997  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x571A908ull
33998  #define NIC6_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
33999  #define NIC6_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
34000  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x571A910ull
34001  #define NIC6_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
34002  #define NIC6_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
34003  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x571A918ull
34004  #define NIC6_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
34005  #define NIC6_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
34006  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x571A920ull
34007  #define NIC6_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
34008  #define NIC6_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
34009  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x571A928ull
34010  #define NIC6_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
34011  #define NIC6_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
34012  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x571A930ull
34013  #define NIC6_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
34014  #define NIC6_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
34015  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x571A938ull
34016  #define NIC6_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
34017  #define NIC6_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
34018  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x571A940ull
34019  #define NIC6_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
34020  #define NIC6_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
34021  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x571A948ull
34022  #define NIC6_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
34023  #define NIC6_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
34024  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x571A950ull
34025  #define NIC6_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
34026  #define NIC6_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
34027  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x571A958ull
34028  #define NIC6_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
34029  #define NIC6_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
34030  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x571A960ull
34031  #define NIC6_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
34032  #define NIC6_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
34033  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x571A968ull
34034  #define NIC6_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
34035  #define NIC6_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
34036  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x571A970ull
34037  #define NIC6_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
34038  #define NIC6_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
34039  #define mmNIC6_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x571A978ull
34040  #define NIC6_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
34041  #define NIC6_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
34042  #define mmNIC6_QM0_AXUSER_SECURED_BASE 0x571AB00ull
34043  #define NIC6_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
34044  #define NIC6_QM0_AXUSER_SECURED_SECTION 0x8000
34045  #define mmNIC6_QM0_AXUSER_NONSECURED_BASE 0x571AB80ull
34046  #define NIC6_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
34047  #define NIC6_QM0_AXUSER_NONSECURED_SECTION 0x8000
34048  #define mmNIC6_QM0_DBG_HBW_BASE 0x571AC00ull
34049  #define NIC6_QM0_DBG_HBW_MAX_OFFSET 0x5800
34050  #define NIC6_QM0_DBG_HBW_SECTION 0x8000
34051  #define mmNIC6_QM0_DBG_LBW_BASE 0x571AC80ull
34052  #define NIC6_QM0_DBG_LBW_MAX_OFFSET 0x5800
34053  #define NIC6_QM0_DBG_LBW_SECTION 0x1000
34054  #define mmNIC6_QM0_CGM_BASE 0x571AD80ull
34055  #define NIC6_QM0_CGM_MAX_OFFSET 0xC000
34056  #define NIC6_QM0_CGM_SECTION 0x1000
34057  #define mmNIC6_QM0_SPECIAL_BASE 0x571AE80ull
34058  #define NIC6_QM0_SPECIAL_MAX_OFFSET 0x1800
34059  #define NIC6_QM0_SPECIAL_SECTION 0x4180
34060  #define mmNIC6_QPC0_BASE 0x571F000ull
34061  #define NIC6_QPC0_MAX_OFFSET 0x1000
34062  #define NIC6_QPC0_SECTION 0x7200
34063  #define mmNIC6_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x571F720ull
34064  #define NIC6_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
34065  #define NIC6_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
34066  #define mmNIC6_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x571F728ull
34067  #define NIC6_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
34068  #define NIC6_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
34069  #define mmNIC6_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x571F730ull
34070  #define NIC6_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
34071  #define NIC6_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
34072  #define mmNIC6_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x571F738ull
34073  #define NIC6_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
34074  #define NIC6_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
34075  #define mmNIC6_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x571F740ull
34076  #define NIC6_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
34077  #define NIC6_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
34078  #define mmNIC6_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x571F748ull
34079  #define NIC6_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
34080  #define NIC6_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
34081  #define mmNIC6_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x571F750ull
34082  #define NIC6_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
34083  #define NIC6_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
34084  #define mmNIC6_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x571F758ull
34085  #define NIC6_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
34086  #define NIC6_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
34087  #define mmNIC6_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x571F760ull
34088  #define NIC6_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
34089  #define NIC6_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
34090  #define mmNIC6_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x571F768ull
34091  #define NIC6_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
34092  #define NIC6_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
34093  #define mmNIC6_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x571F770ull
34094  #define NIC6_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
34095  #define NIC6_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
34096  #define mmNIC6_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x571F778ull
34097  #define NIC6_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
34098  #define NIC6_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
34099  #define mmNIC6_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x571F780ull
34100  #define NIC6_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
34101  #define NIC6_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
34102  #define mmNIC6_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x571F788ull
34103  #define NIC6_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
34104  #define NIC6_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
34105  #define mmNIC6_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x571F790ull
34106  #define NIC6_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
34107  #define NIC6_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
34108  #define mmNIC6_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x571F798ull
34109  #define NIC6_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
34110  #define NIC6_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
34111  #define mmNIC6_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x571F7A0ull
34112  #define NIC6_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
34113  #define NIC6_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
34114  #define mmNIC6_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x571F7A8ull
34115  #define NIC6_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
34116  #define NIC6_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
34117  #define mmNIC6_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x571F7B0ull
34118  #define NIC6_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
34119  #define NIC6_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
34120  #define mmNIC6_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x571F7B8ull
34121  #define NIC6_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
34122  #define NIC6_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
34123  #define mmNIC6_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x571F7C0ull
34124  #define NIC6_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
34125  #define NIC6_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
34126  #define mmNIC6_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x571F7C8ull
34127  #define NIC6_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
34128  #define NIC6_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
34129  #define mmNIC6_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x571F7D0ull
34130  #define NIC6_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
34131  #define NIC6_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
34132  #define mmNIC6_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x571F7D8ull
34133  #define NIC6_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
34134  #define NIC6_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
34135  #define mmNIC6_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x571F7E0ull
34136  #define NIC6_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
34137  #define NIC6_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
34138  #define mmNIC6_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x571F7E8ull
34139  #define NIC6_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
34140  #define NIC6_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
34141  #define mmNIC6_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x571F7F0ull
34142  #define NIC6_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
34143  #define NIC6_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
34144  #define mmNIC6_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x571F7F8ull
34145  #define NIC6_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
34146  #define NIC6_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
34147  #define mmNIC6_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x571F800ull
34148  #define NIC6_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
34149  #define NIC6_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
34150  #define mmNIC6_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x571F808ull
34151  #define NIC6_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
34152  #define NIC6_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
34153  #define mmNIC6_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x571F810ull
34154  #define NIC6_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
34155  #define NIC6_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
34156  #define mmNIC6_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x571F818ull
34157  #define NIC6_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
34158  #define NIC6_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
34159  #define mmNIC6_QPC0_AXUSER_CONG_QUE_BASE 0x571FB80ull
34160  #define NIC6_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
34161  #define NIC6_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
34162  #define mmNIC6_QPC0_AXUSER_RXWQE_BASE 0x571FBE0ull
34163  #define NIC6_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
34164  #define NIC6_QPC0_AXUSER_RXWQE_SECTION 0x6000
34165  #define mmNIC6_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x571FC40ull
34166  #define NIC6_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
34167  #define NIC6_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
34168  #define mmNIC6_QPC0_AXUSER_DB_FIFO_BASE 0x571FCA0ull
34169  #define NIC6_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
34170  #define NIC6_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
34171  #define mmNIC6_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x571FD00ull
34172  #define NIC6_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
34173  #define NIC6_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
34174  #define mmNIC6_QPC0_AXUSER_ERR_FIFO_BASE 0x571FD60ull
34175  #define NIC6_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
34176  #define NIC6_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
34177  #define mmNIC6_QPC0_AXUSER_QPC_RESP_BASE 0x571FDC0ull
34178  #define NIC6_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
34179  #define NIC6_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
34180  #define mmNIC6_QPC0_AXUSER_QPC_REQ_BASE 0x571FE20ull
34181  #define NIC6_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
34182  #define NIC6_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
34183  #define mmNIC6_QPC0_SPECIAL_BASE 0x571FE80ull
34184  #define NIC6_QPC0_SPECIAL_MAX_OFFSET 0x1800
34185  #define NIC6_QPC0_SPECIAL_SECTION 0x1800
34186  #define mmNIC6_UMR1_0_UNSECURE_DOORBELL0_BASE 0x5720000ull
34187  #define NIC6_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34188  #define NIC6_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
34189  #define mmNIC6_UMR1_0_UNSECURE_DOORBELL1_BASE 0x5720080ull
34190  #define NIC6_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34191  #define NIC6_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
34192  #define mmNIC6_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x5720100ull
34193  #define NIC6_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34194  #define NIC6_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34195  #define mmNIC6_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x5720180ull
34196  #define NIC6_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34197  #define NIC6_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34198  #define mmNIC6_UMR1_0_SPECIAL_BASE 0x5720E80ull
34199  #define NIC6_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
34200  #define NIC6_UMR1_0_SPECIAL_SECTION 0x1800
34201  #define mmNIC6_UMR1_1_UNSECURE_DOORBELL0_BASE 0x5721000ull
34202  #define NIC6_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34203  #define NIC6_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
34204  #define mmNIC6_UMR1_1_UNSECURE_DOORBELL1_BASE 0x5721080ull
34205  #define NIC6_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34206  #define NIC6_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
34207  #define mmNIC6_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x5721100ull
34208  #define NIC6_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34209  #define NIC6_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34210  #define mmNIC6_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x5721180ull
34211  #define NIC6_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34212  #define NIC6_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34213  #define mmNIC6_UMR1_1_SPECIAL_BASE 0x5721E80ull
34214  #define NIC6_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
34215  #define NIC6_UMR1_1_SPECIAL_SECTION 0x1800
34216  #define mmNIC6_UMR1_2_UNSECURE_DOORBELL0_BASE 0x5722000ull
34217  #define NIC6_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34218  #define NIC6_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
34219  #define mmNIC6_UMR1_2_UNSECURE_DOORBELL1_BASE 0x5722080ull
34220  #define NIC6_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34221  #define NIC6_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
34222  #define mmNIC6_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x5722100ull
34223  #define NIC6_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34224  #define NIC6_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34225  #define mmNIC6_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x5722180ull
34226  #define NIC6_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34227  #define NIC6_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34228  #define mmNIC6_UMR1_2_SPECIAL_BASE 0x5722E80ull
34229  #define NIC6_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
34230  #define NIC6_UMR1_2_SPECIAL_SECTION 0x1800
34231  #define mmNIC6_UMR1_3_UNSECURE_DOORBELL0_BASE 0x5723000ull
34232  #define NIC6_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34233  #define NIC6_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
34234  #define mmNIC6_UMR1_3_UNSECURE_DOORBELL1_BASE 0x5723080ull
34235  #define NIC6_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34236  #define NIC6_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
34237  #define mmNIC6_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x5723100ull
34238  #define NIC6_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34239  #define NIC6_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34240  #define mmNIC6_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x5723180ull
34241  #define NIC6_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34242  #define NIC6_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34243  #define mmNIC6_UMR1_3_SPECIAL_BASE 0x5723E80ull
34244  #define NIC6_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
34245  #define NIC6_UMR1_3_SPECIAL_SECTION 0x1800
34246  #define mmNIC6_UMR1_4_UNSECURE_DOORBELL0_BASE 0x5724000ull
34247  #define NIC6_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34248  #define NIC6_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
34249  #define mmNIC6_UMR1_4_UNSECURE_DOORBELL1_BASE 0x5724080ull
34250  #define NIC6_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34251  #define NIC6_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
34252  #define mmNIC6_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x5724100ull
34253  #define NIC6_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34254  #define NIC6_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34255  #define mmNIC6_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x5724180ull
34256  #define NIC6_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34257  #define NIC6_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34258  #define mmNIC6_UMR1_4_SPECIAL_BASE 0x5724E80ull
34259  #define NIC6_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
34260  #define NIC6_UMR1_4_SPECIAL_SECTION 0x1800
34261  #define mmNIC6_UMR1_5_UNSECURE_DOORBELL0_BASE 0x5725000ull
34262  #define NIC6_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34263  #define NIC6_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
34264  #define mmNIC6_UMR1_5_UNSECURE_DOORBELL1_BASE 0x5725080ull
34265  #define NIC6_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34266  #define NIC6_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
34267  #define mmNIC6_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x5725100ull
34268  #define NIC6_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34269  #define NIC6_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34270  #define mmNIC6_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x5725180ull
34271  #define NIC6_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34272  #define NIC6_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34273  #define mmNIC6_UMR1_5_SPECIAL_BASE 0x5725E80ull
34274  #define NIC6_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
34275  #define NIC6_UMR1_5_SPECIAL_SECTION 0x1800
34276  #define mmNIC6_UMR1_6_UNSECURE_DOORBELL0_BASE 0x5726000ull
34277  #define NIC6_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34278  #define NIC6_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
34279  #define mmNIC6_UMR1_6_UNSECURE_DOORBELL1_BASE 0x5726080ull
34280  #define NIC6_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34281  #define NIC6_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
34282  #define mmNIC6_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x5726100ull
34283  #define NIC6_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34284  #define NIC6_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34285  #define mmNIC6_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x5726180ull
34286  #define NIC6_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34287  #define NIC6_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34288  #define mmNIC6_UMR1_6_SPECIAL_BASE 0x5726E80ull
34289  #define NIC6_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
34290  #define NIC6_UMR1_6_SPECIAL_SECTION 0x1800
34291  #define mmNIC6_UMR1_7_UNSECURE_DOORBELL0_BASE 0x5727000ull
34292  #define NIC6_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34293  #define NIC6_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
34294  #define mmNIC6_UMR1_7_UNSECURE_DOORBELL1_BASE 0x5727080ull
34295  #define NIC6_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34296  #define NIC6_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
34297  #define mmNIC6_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x5727100ull
34298  #define NIC6_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34299  #define NIC6_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34300  #define mmNIC6_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x5727180ull
34301  #define NIC6_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34302  #define NIC6_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34303  #define mmNIC6_UMR1_7_SPECIAL_BASE 0x5727E80ull
34304  #define NIC6_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
34305  #define NIC6_UMR1_7_SPECIAL_SECTION 0x1800
34306  #define mmNIC6_UMR1_8_UNSECURE_DOORBELL0_BASE 0x5728000ull
34307  #define NIC6_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34308  #define NIC6_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
34309  #define mmNIC6_UMR1_8_UNSECURE_DOORBELL1_BASE 0x5728080ull
34310  #define NIC6_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34311  #define NIC6_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
34312  #define mmNIC6_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x5728100ull
34313  #define NIC6_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34314  #define NIC6_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34315  #define mmNIC6_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x5728180ull
34316  #define NIC6_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34317  #define NIC6_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34318  #define mmNIC6_UMR1_8_SPECIAL_BASE 0x5728E80ull
34319  #define NIC6_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
34320  #define NIC6_UMR1_8_SPECIAL_SECTION 0x1800
34321  #define mmNIC6_UMR1_9_UNSECURE_DOORBELL0_BASE 0x5729000ull
34322  #define NIC6_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34323  #define NIC6_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
34324  #define mmNIC6_UMR1_9_UNSECURE_DOORBELL1_BASE 0x5729080ull
34325  #define NIC6_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34326  #define NIC6_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
34327  #define mmNIC6_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x5729100ull
34328  #define NIC6_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34329  #define NIC6_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34330  #define mmNIC6_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x5729180ull
34331  #define NIC6_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34332  #define NIC6_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34333  #define mmNIC6_UMR1_9_SPECIAL_BASE 0x5729E80ull
34334  #define NIC6_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
34335  #define NIC6_UMR1_9_SPECIAL_SECTION 0x1800
34336  #define mmNIC6_UMR1_10_UNSECURE_DOORBELL0_BASE 0x572A000ull
34337  #define NIC6_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34338  #define NIC6_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
34339  #define mmNIC6_UMR1_10_UNSECURE_DOORBELL1_BASE 0x572A080ull
34340  #define NIC6_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34341  #define NIC6_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
34342  #define mmNIC6_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x572A100ull
34343  #define NIC6_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34344  #define NIC6_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34345  #define mmNIC6_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x572A180ull
34346  #define NIC6_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34347  #define NIC6_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34348  #define mmNIC6_UMR1_10_SPECIAL_BASE 0x572AE80ull
34349  #define NIC6_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
34350  #define NIC6_UMR1_10_SPECIAL_SECTION 0x1800
34351  #define mmNIC6_UMR1_11_UNSECURE_DOORBELL0_BASE 0x572B000ull
34352  #define NIC6_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34353  #define NIC6_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
34354  #define mmNIC6_UMR1_11_UNSECURE_DOORBELL1_BASE 0x572B080ull
34355  #define NIC6_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34356  #define NIC6_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
34357  #define mmNIC6_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x572B100ull
34358  #define NIC6_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34359  #define NIC6_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34360  #define mmNIC6_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x572B180ull
34361  #define NIC6_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34362  #define NIC6_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34363  #define mmNIC6_UMR1_11_SPECIAL_BASE 0x572BE80ull
34364  #define NIC6_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
34365  #define NIC6_UMR1_11_SPECIAL_SECTION 0x1800
34366  #define mmNIC6_UMR1_12_UNSECURE_DOORBELL0_BASE 0x572C000ull
34367  #define NIC6_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34368  #define NIC6_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
34369  #define mmNIC6_UMR1_12_UNSECURE_DOORBELL1_BASE 0x572C080ull
34370  #define NIC6_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34371  #define NIC6_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
34372  #define mmNIC6_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x572C100ull
34373  #define NIC6_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34374  #define NIC6_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34375  #define mmNIC6_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x572C180ull
34376  #define NIC6_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34377  #define NIC6_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34378  #define mmNIC6_UMR1_12_SPECIAL_BASE 0x572CE80ull
34379  #define NIC6_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
34380  #define NIC6_UMR1_12_SPECIAL_SECTION 0x1800
34381  #define mmNIC6_UMR1_13_UNSECURE_DOORBELL0_BASE 0x572D000ull
34382  #define NIC6_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34383  #define NIC6_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
34384  #define mmNIC6_UMR1_13_UNSECURE_DOORBELL1_BASE 0x572D080ull
34385  #define NIC6_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34386  #define NIC6_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
34387  #define mmNIC6_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x572D100ull
34388  #define NIC6_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34389  #define NIC6_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34390  #define mmNIC6_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x572D180ull
34391  #define NIC6_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34392  #define NIC6_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34393  #define mmNIC6_UMR1_13_SPECIAL_BASE 0x572DE80ull
34394  #define NIC6_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
34395  #define NIC6_UMR1_13_SPECIAL_SECTION 0x1800
34396  #define mmNIC6_UMR1_14_UNSECURE_DOORBELL0_BASE 0x572E000ull
34397  #define NIC6_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
34398  #define NIC6_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
34399  #define mmNIC6_UMR1_14_UNSECURE_DOORBELL1_BASE 0x572E080ull
34400  #define NIC6_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
34401  #define NIC6_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
34402  #define mmNIC6_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x572E100ull
34403  #define NIC6_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
34404  #define NIC6_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
34405  #define mmNIC6_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x572E180ull
34406  #define NIC6_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
34407  #define NIC6_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
34408  #define mmNIC6_UMR1_14_SPECIAL_BASE 0x572EE80ull
34409  #define NIC6_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
34410  #define NIC6_UMR1_14_SPECIAL_SECTION 0x1180
34411  #define mmNIC6_QM_DCCM1_BASE 0x5730000ull
34412  #define NIC6_QM_DCCM1_MAX_OFFSET 0x4000
34413  #define NIC6_QM_DCCM1_SECTION 0x8000
34414  #define mmNIC6_QM_ARC_AUX1_BASE 0x5738000ull
34415  #define NIC6_QM_ARC_AUX1_MAX_OFFSET 0x1000
34416  #define NIC6_QM_ARC_AUX1_SECTION 0xE800
34417  #define mmNIC6_QM_ARC_AUX1_SPECIAL_BASE 0x5738E80ull
34418  #define NIC6_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
34419  #define NIC6_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
34420  #define mmNIC6_QM1_BASE 0x573A000ull
34421  #define NIC6_QM1_MAX_OFFSET 0x1000
34422  #define NIC6_QM1_SECTION 0x9000
34423  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x573A900ull
34424  #define NIC6_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
34425  #define NIC6_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
34426  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x573A908ull
34427  #define NIC6_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
34428  #define NIC6_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
34429  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x573A910ull
34430  #define NIC6_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
34431  #define NIC6_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
34432  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x573A918ull
34433  #define NIC6_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
34434  #define NIC6_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
34435  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x573A920ull
34436  #define NIC6_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
34437  #define NIC6_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
34438  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x573A928ull
34439  #define NIC6_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
34440  #define NIC6_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
34441  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x573A930ull
34442  #define NIC6_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
34443  #define NIC6_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
34444  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x573A938ull
34445  #define NIC6_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
34446  #define NIC6_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
34447  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x573A940ull
34448  #define NIC6_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
34449  #define NIC6_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
34450  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x573A948ull
34451  #define NIC6_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
34452  #define NIC6_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
34453  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x573A950ull
34454  #define NIC6_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
34455  #define NIC6_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
34456  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x573A958ull
34457  #define NIC6_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
34458  #define NIC6_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
34459  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x573A960ull
34460  #define NIC6_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
34461  #define NIC6_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
34462  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x573A968ull
34463  #define NIC6_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
34464  #define NIC6_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
34465  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x573A970ull
34466  #define NIC6_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
34467  #define NIC6_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
34468  #define mmNIC6_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x573A978ull
34469  #define NIC6_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
34470  #define NIC6_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
34471  #define mmNIC6_QM1_AXUSER_SECURED_BASE 0x573AB00ull
34472  #define NIC6_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
34473  #define NIC6_QM1_AXUSER_SECURED_SECTION 0x8000
34474  #define mmNIC6_QM1_AXUSER_NONSECURED_BASE 0x573AB80ull
34475  #define NIC6_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
34476  #define NIC6_QM1_AXUSER_NONSECURED_SECTION 0x8000
34477  #define mmNIC6_QM1_DBG_HBW_BASE 0x573AC00ull
34478  #define NIC6_QM1_DBG_HBW_MAX_OFFSET 0x5800
34479  #define NIC6_QM1_DBG_HBW_SECTION 0x8000
34480  #define mmNIC6_QM1_DBG_LBW_BASE 0x573AC80ull
34481  #define NIC6_QM1_DBG_LBW_MAX_OFFSET 0x5800
34482  #define NIC6_QM1_DBG_LBW_SECTION 0x1000
34483  #define mmNIC6_QM1_CGM_BASE 0x573AD80ull
34484  #define NIC6_QM1_CGM_MAX_OFFSET 0xC000
34485  #define NIC6_QM1_CGM_SECTION 0x1000
34486  #define mmNIC6_QM1_SPECIAL_BASE 0x573AE80ull
34487  #define NIC6_QM1_SPECIAL_MAX_OFFSET 0x1800
34488  #define NIC6_QM1_SPECIAL_SECTION 0x4180
34489  #define mmNIC6_QPC1_BASE 0x573F000ull
34490  #define NIC6_QPC1_MAX_OFFSET 0x1000
34491  #define NIC6_QPC1_SECTION 0x7200
34492  #define mmNIC6_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x573F720ull
34493  #define NIC6_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
34494  #define NIC6_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
34495  #define mmNIC6_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x573F728ull
34496  #define NIC6_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
34497  #define NIC6_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
34498  #define mmNIC6_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x573F730ull
34499  #define NIC6_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
34500  #define NIC6_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
34501  #define mmNIC6_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x573F738ull
34502  #define NIC6_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
34503  #define NIC6_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
34504  #define mmNIC6_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x573F740ull
34505  #define NIC6_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
34506  #define NIC6_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
34507  #define mmNIC6_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x573F748ull
34508  #define NIC6_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
34509  #define NIC6_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
34510  #define mmNIC6_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x573F750ull
34511  #define NIC6_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
34512  #define NIC6_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
34513  #define mmNIC6_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x573F758ull
34514  #define NIC6_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
34515  #define NIC6_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
34516  #define mmNIC6_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x573F760ull
34517  #define NIC6_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
34518  #define NIC6_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
34519  #define mmNIC6_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x573F768ull
34520  #define NIC6_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
34521  #define NIC6_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
34522  #define mmNIC6_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x573F770ull
34523  #define NIC6_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
34524  #define NIC6_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
34525  #define mmNIC6_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x573F778ull
34526  #define NIC6_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
34527  #define NIC6_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
34528  #define mmNIC6_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x573F780ull
34529  #define NIC6_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
34530  #define NIC6_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
34531  #define mmNIC6_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x573F788ull
34532  #define NIC6_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
34533  #define NIC6_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
34534  #define mmNIC6_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x573F790ull
34535  #define NIC6_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
34536  #define NIC6_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
34537  #define mmNIC6_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x573F798ull
34538  #define NIC6_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
34539  #define NIC6_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
34540  #define mmNIC6_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x573F7A0ull
34541  #define NIC6_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
34542  #define NIC6_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
34543  #define mmNIC6_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x573F7A8ull
34544  #define NIC6_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
34545  #define NIC6_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
34546  #define mmNIC6_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x573F7B0ull
34547  #define NIC6_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
34548  #define NIC6_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
34549  #define mmNIC6_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x573F7B8ull
34550  #define NIC6_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
34551  #define NIC6_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
34552  #define mmNIC6_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x573F7C0ull
34553  #define NIC6_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
34554  #define NIC6_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
34555  #define mmNIC6_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x573F7C8ull
34556  #define NIC6_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
34557  #define NIC6_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
34558  #define mmNIC6_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x573F7D0ull
34559  #define NIC6_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
34560  #define NIC6_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
34561  #define mmNIC6_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x573F7D8ull
34562  #define NIC6_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
34563  #define NIC6_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
34564  #define mmNIC6_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x573F7E0ull
34565  #define NIC6_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
34566  #define NIC6_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
34567  #define mmNIC6_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x573F7E8ull
34568  #define NIC6_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
34569  #define NIC6_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
34570  #define mmNIC6_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x573F7F0ull
34571  #define NIC6_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
34572  #define NIC6_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
34573  #define mmNIC6_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x573F7F8ull
34574  #define NIC6_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
34575  #define NIC6_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
34576  #define mmNIC6_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x573F800ull
34577  #define NIC6_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
34578  #define NIC6_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
34579  #define mmNIC6_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x573F808ull
34580  #define NIC6_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
34581  #define NIC6_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
34582  #define mmNIC6_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x573F810ull
34583  #define NIC6_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
34584  #define NIC6_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
34585  #define mmNIC6_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x573F818ull
34586  #define NIC6_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
34587  #define NIC6_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
34588  #define mmNIC6_QPC1_AXUSER_CONG_QUE_BASE 0x573FB80ull
34589  #define NIC6_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
34590  #define NIC6_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
34591  #define mmNIC6_QPC1_AXUSER_RXWQE_BASE 0x573FBE0ull
34592  #define NIC6_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
34593  #define NIC6_QPC1_AXUSER_RXWQE_SECTION 0x6000
34594  #define mmNIC6_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x573FC40ull
34595  #define NIC6_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
34596  #define NIC6_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
34597  #define mmNIC6_QPC1_AXUSER_DB_FIFO_BASE 0x573FCA0ull
34598  #define NIC6_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
34599  #define NIC6_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
34600  #define mmNIC6_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x573FD00ull
34601  #define NIC6_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
34602  #define NIC6_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
34603  #define mmNIC6_QPC1_AXUSER_ERR_FIFO_BASE 0x573FD60ull
34604  #define NIC6_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
34605  #define NIC6_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
34606  #define mmNIC6_QPC1_AXUSER_QPC_RESP_BASE 0x573FDC0ull
34607  #define NIC6_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
34608  #define NIC6_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
34609  #define mmNIC6_QPC1_AXUSER_QPC_REQ_BASE 0x573FE20ull
34610  #define NIC6_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
34611  #define NIC6_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
34612  #define mmNIC6_QPC1_SPECIAL_BASE 0x573FE80ull
34613  #define NIC6_QPC1_SPECIAL_MAX_OFFSET 0x1800
34614  #define NIC6_QPC1_SPECIAL_SECTION 0x8180
34615  #define mmNIC6_TMR_BASE 0x5748000ull
34616  #define NIC6_TMR_MAX_OFFSET 0x1000
34617  #define NIC6_TMR_SECTION 0xD600
34618  #define mmNIC6_TMR_AXUSER_TMR_FREE_LIST_BASE 0x5748D60ull
34619  #define NIC6_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
34620  #define NIC6_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
34621  #define mmNIC6_TMR_AXUSER_TMR_FIFO_BASE 0x5748DC0ull
34622  #define NIC6_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
34623  #define NIC6_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
34624  #define mmNIC6_TMR_AXUSER_TMR_FSM_BASE 0x5748E20ull
34625  #define NIC6_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
34626  #define NIC6_TMR_AXUSER_TMR_FSM_SECTION 0x6000
34627  #define mmNIC6_TMR_SPECIAL_BASE 0x5748E80ull
34628  #define NIC6_TMR_SPECIAL_MAX_OFFSET 0x1800
34629  #define NIC6_TMR_SPECIAL_SECTION 0x1800
34630  #define mmNIC6_RXB_CORE_BASE 0x5749000ull
34631  #define NIC6_RXB_CORE_MAX_OFFSET 0x1000
34632  #define NIC6_RXB_CORE_SECTION 0x6100
34633  #define mmNIC6_RXB_CORE_SCT_AWUSER_BASE 0x5749610ull
34634  #define NIC6_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
34635  #define NIC6_RXB_CORE_SCT_AWUSER_SECTION 0x8700
34636  #define mmNIC6_RXB_CORE_SPECIAL_BASE 0x5749E80ull
34637  #define NIC6_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
34638  #define NIC6_RXB_CORE_SPECIAL_SECTION 0x1800
34639  #define mmNIC6_RXE0_BASE 0x574A000ull
34640  #define NIC6_RXE0_MAX_OFFSET 0x1000
34641  #define NIC6_RXE0_SECTION 0x9000
34642  #define mmNIC6_RXE0_WQE_ARUSER_BASE 0x574A900ull
34643  #define NIC6_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
34644  #define NIC6_RXE0_WQE_ARUSER_SECTION 0x5800
34645  #define mmNIC6_RXE0_SPECIAL_BASE 0x574AE80ull
34646  #define NIC6_RXE0_SPECIAL_MAX_OFFSET 0x1800
34647  #define NIC6_RXE0_SPECIAL_SECTION 0x1800
34648  #define mmNIC6_RXE1_BASE 0x574B000ull
34649  #define NIC6_RXE1_MAX_OFFSET 0x1000
34650  #define NIC6_RXE1_SECTION 0x9000
34651  #define mmNIC6_RXE1_WQE_ARUSER_BASE 0x574B900ull
34652  #define NIC6_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
34653  #define NIC6_RXE1_WQE_ARUSER_SECTION 0x5800
34654  #define mmNIC6_RXE1_SPECIAL_BASE 0x574BE80ull
34655  #define NIC6_RXE1_SPECIAL_MAX_OFFSET 0x1800
34656  #define NIC6_RXE1_SPECIAL_SECTION 0x1800
34657  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ0_BASE 0x574C000ull
34658  #define NIC6_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
34659  #define NIC6_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
34660  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ1_BASE 0x574C050ull
34661  #define NIC6_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
34662  #define NIC6_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
34663  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ2_BASE 0x574C0A0ull
34664  #define NIC6_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
34665  #define NIC6_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
34666  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ3_BASE 0x574C0F0ull
34667  #define NIC6_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
34668  #define NIC6_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
34669  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ4_BASE 0x574C140ull
34670  #define NIC6_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
34671  #define NIC6_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
34672  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ5_BASE 0x574C190ull
34673  #define NIC6_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
34674  #define NIC6_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
34675  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ6_BASE 0x574C1E0ull
34676  #define NIC6_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
34677  #define NIC6_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
34678  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ7_BASE 0x574C230ull
34679  #define NIC6_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
34680  #define NIC6_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
34681  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ8_BASE 0x574C280ull
34682  #define NIC6_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
34683  #define NIC6_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
34684  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ9_BASE 0x574C2D0ull
34685  #define NIC6_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
34686  #define NIC6_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
34687  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ10_BASE 0x574C320ull
34688  #define NIC6_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
34689  #define NIC6_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
34690  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ11_BASE 0x574C370ull
34691  #define NIC6_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
34692  #define NIC6_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
34693  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ12_BASE 0x574C3C0ull
34694  #define NIC6_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
34695  #define NIC6_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
34696  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ13_BASE 0x574C410ull
34697  #define NIC6_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
34698  #define NIC6_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
34699  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ14_BASE 0x574C460ull
34700  #define NIC6_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
34701  #define NIC6_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
34702  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ15_BASE 0x574C4B0ull
34703  #define NIC6_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
34704  #define NIC6_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
34705  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ16_BASE 0x574C500ull
34706  #define NIC6_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
34707  #define NIC6_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
34708  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ17_BASE 0x574C550ull
34709  #define NIC6_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
34710  #define NIC6_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
34711  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ18_BASE 0x574C5A0ull
34712  #define NIC6_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
34713  #define NIC6_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
34714  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ19_BASE 0x574C5F0ull
34715  #define NIC6_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
34716  #define NIC6_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
34717  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ20_BASE 0x574C640ull
34718  #define NIC6_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
34719  #define NIC6_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
34720  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ21_BASE 0x574C690ull
34721  #define NIC6_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
34722  #define NIC6_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
34723  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ22_BASE 0x574C6E0ull
34724  #define NIC6_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
34725  #define NIC6_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
34726  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ23_BASE 0x574C730ull
34727  #define NIC6_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
34728  #define NIC6_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
34729  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ24_BASE 0x574C780ull
34730  #define NIC6_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
34731  #define NIC6_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
34732  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ25_BASE 0x574C7D0ull
34733  #define NIC6_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
34734  #define NIC6_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
34735  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ26_BASE 0x574C820ull
34736  #define NIC6_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
34737  #define NIC6_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
34738  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ27_BASE 0x574C870ull
34739  #define NIC6_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
34740  #define NIC6_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
34741  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ28_BASE 0x574C8C0ull
34742  #define NIC6_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
34743  #define NIC6_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
34744  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ29_BASE 0x574C910ull
34745  #define NIC6_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
34746  #define NIC6_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
34747  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ30_BASE 0x574C960ull
34748  #define NIC6_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
34749  #define NIC6_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
34750  #define mmNIC6_RXE0_AXUSER_AXUSER_CQ31_BASE 0x574C9B0ull
34751  #define NIC6_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
34752  #define NIC6_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
34753  #define mmNIC6_RXE0_AXUSER_SPECIAL_BASE 0x574CE80ull
34754  #define NIC6_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
34755  #define NIC6_RXE0_AXUSER_SPECIAL_SECTION 0x1800
34756  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ0_BASE 0x574D000ull
34757  #define NIC6_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
34758  #define NIC6_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
34759  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ1_BASE 0x574D050ull
34760  #define NIC6_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
34761  #define NIC6_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
34762  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ2_BASE 0x574D0A0ull
34763  #define NIC6_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
34764  #define NIC6_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
34765  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ3_BASE 0x574D0F0ull
34766  #define NIC6_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
34767  #define NIC6_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
34768  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ4_BASE 0x574D140ull
34769  #define NIC6_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
34770  #define NIC6_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
34771  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ5_BASE 0x574D190ull
34772  #define NIC6_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
34773  #define NIC6_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
34774  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ6_BASE 0x574D1E0ull
34775  #define NIC6_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
34776  #define NIC6_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
34777  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ7_BASE 0x574D230ull
34778  #define NIC6_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
34779  #define NIC6_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
34780  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ8_BASE 0x574D280ull
34781  #define NIC6_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
34782  #define NIC6_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
34783  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ9_BASE 0x574D2D0ull
34784  #define NIC6_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
34785  #define NIC6_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
34786  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ10_BASE 0x574D320ull
34787  #define NIC6_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
34788  #define NIC6_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
34789  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ11_BASE 0x574D370ull
34790  #define NIC6_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
34791  #define NIC6_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
34792  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ12_BASE 0x574D3C0ull
34793  #define NIC6_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
34794  #define NIC6_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
34795  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ13_BASE 0x574D410ull
34796  #define NIC6_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
34797  #define NIC6_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
34798  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ14_BASE 0x574D460ull
34799  #define NIC6_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
34800  #define NIC6_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
34801  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ15_BASE 0x574D4B0ull
34802  #define NIC6_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
34803  #define NIC6_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
34804  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ16_BASE 0x574D500ull
34805  #define NIC6_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
34806  #define NIC6_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
34807  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ17_BASE 0x574D550ull
34808  #define NIC6_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
34809  #define NIC6_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
34810  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ18_BASE 0x574D5A0ull
34811  #define NIC6_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
34812  #define NIC6_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
34813  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ19_BASE 0x574D5F0ull
34814  #define NIC6_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
34815  #define NIC6_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
34816  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ20_BASE 0x574D640ull
34817  #define NIC6_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
34818  #define NIC6_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
34819  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ21_BASE 0x574D690ull
34820  #define NIC6_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
34821  #define NIC6_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
34822  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ22_BASE 0x574D6E0ull
34823  #define NIC6_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
34824  #define NIC6_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
34825  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ23_BASE 0x574D730ull
34826  #define NIC6_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
34827  #define NIC6_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
34828  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ24_BASE 0x574D780ull
34829  #define NIC6_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
34830  #define NIC6_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
34831  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ25_BASE 0x574D7D0ull
34832  #define NIC6_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
34833  #define NIC6_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
34834  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ26_BASE 0x574D820ull
34835  #define NIC6_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
34836  #define NIC6_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
34837  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ27_BASE 0x574D870ull
34838  #define NIC6_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
34839  #define NIC6_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
34840  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ28_BASE 0x574D8C0ull
34841  #define NIC6_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
34842  #define NIC6_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
34843  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ29_BASE 0x574D910ull
34844  #define NIC6_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
34845  #define NIC6_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
34846  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ30_BASE 0x574D960ull
34847  #define NIC6_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
34848  #define NIC6_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
34849  #define mmNIC6_RXE1_AXUSER_AXUSER_CQ31_BASE 0x574D9B0ull
34850  #define NIC6_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
34851  #define NIC6_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
34852  #define mmNIC6_RXE1_AXUSER_SPECIAL_BASE 0x574DE80ull
34853  #define NIC6_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
34854  #define NIC6_RXE1_AXUSER_SPECIAL_SECTION 0x2180
34855  #define mmNIC6_TXS0_BASE 0x5750000ull
34856  #define NIC6_TXS0_MAX_OFFSET 0x1000
34857  #define NIC6_TXS0_SECTION 0xE800
34858  #define mmNIC6_TXS0_SPECIAL_BASE 0x5750E80ull
34859  #define NIC6_TXS0_SPECIAL_MAX_OFFSET 0x1800
34860  #define NIC6_TXS0_SPECIAL_SECTION 0x1800
34861  #define mmNIC6_TXS1_BASE 0x5751000ull
34862  #define NIC6_TXS1_MAX_OFFSET 0x1000
34863  #define NIC6_TXS1_SECTION 0xE800
34864  #define mmNIC6_TXS1_SPECIAL_BASE 0x5751E80ull
34865  #define NIC6_TXS1_SPECIAL_MAX_OFFSET 0x1800
34866  #define NIC6_TXS1_SPECIAL_SECTION 0x1800
34867  #define mmNIC6_TXE0_BASE 0x5752000ull
34868  #define NIC6_TXE0_MAX_OFFSET 0x1000
34869  #define NIC6_TXE0_SECTION 0xE800
34870  #define mmNIC6_TXE0_SPECIAL_BASE 0x5752E80ull
34871  #define NIC6_TXE0_SPECIAL_MAX_OFFSET 0x1800
34872  #define NIC6_TXE0_SPECIAL_SECTION 0x1800
34873  #define mmNIC6_TXE1_BASE 0x5753000ull
34874  #define NIC6_TXE1_MAX_OFFSET 0x1000
34875  #define NIC6_TXE1_SECTION 0xE800
34876  #define mmNIC6_TXE1_SPECIAL_BASE 0x5753E80ull
34877  #define NIC6_TXE1_SPECIAL_MAX_OFFSET 0x1800
34878  #define NIC6_TXE1_SPECIAL_SECTION 0x1800
34879  #define mmNIC6_TXB_BASE 0x5754000ull
34880  #define NIC6_TXB_MAX_OFFSET 0x1000
34881  #define NIC6_TXB_SECTION 0xE800
34882  #define mmNIC6_TXB_SPECIAL_BASE 0x5754E80ull
34883  #define NIC6_TXB_SPECIAL_MAX_OFFSET 0x1800
34884  #define NIC6_TXB_SPECIAL_SECTION 0x1800
34885  #define mmNIC6_MSTR_IF_RR_SHRD_HBW_BASE 0x5755000ull
34886  #define NIC6_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
34887  #define NIC6_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
34888  #define mmNIC6_MSTR_IF_RR_PRVT_HBW_BASE 0x5755200ull
34889  #define NIC6_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
34890  #define NIC6_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
34891  #define mmNIC6_MSTR_IF_RR_SHRD_LBW_BASE 0x5755400ull
34892  #define NIC6_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
34893  #define NIC6_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
34894  #define mmNIC6_MSTR_IF_RR_PRVT_LBW_BASE 0x5755600ull
34895  #define NIC6_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
34896  #define NIC6_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
34897  #define mmNIC6_MSTR_IF_E2E_CRDT_BASE 0x5755800ull
34898  #define NIC6_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
34899  #define NIC6_MSTR_IF_E2E_CRDT_SECTION 0x2800
34900  #define mmNIC6_MSTR_IF_AXUSER_BASE 0x5755A80ull
34901  #define NIC6_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
34902  #define NIC6_MSTR_IF_AXUSER_SECTION 0x8000
34903  #define mmNIC6_MSTR_IF_DBG_HBW_BASE 0x5755B00ull
34904  #define NIC6_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
34905  #define NIC6_MSTR_IF_DBG_HBW_SECTION 0x8000
34906  #define mmNIC6_MSTR_IF_DBG_LBW_BASE 0x5755B80ull
34907  #define NIC6_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
34908  #define NIC6_MSTR_IF_DBG_LBW_SECTION 0x8000
34909  #define mmNIC6_MSTR_IF_CORE_HBW_BASE 0x5755C00ull
34910  #define NIC6_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
34911  #define NIC6_MSTR_IF_CORE_HBW_SECTION 0x1800
34912  #define mmNIC6_MSTR_IF_CORE_LBW_BASE 0x5755D80ull
34913  #define NIC6_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
34914  #define NIC6_MSTR_IF_CORE_LBW_SECTION 0x1000
34915  #define mmNIC6_MSTR_IF_SPECIAL_BASE 0x5755E80ull
34916  #define NIC6_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
34917  #define NIC6_MSTR_IF_SPECIAL_SECTION 0x1800
34918  #define mmNIC6_TX_AXUSER_BASE 0x5756000ull
34919  #define NIC6_TX_AXUSER_MAX_OFFSET 0x5000
34920  #define NIC6_TX_AXUSER_SECTION 0x2000
34921  #define mmNIC6_SERDES0_BASE 0x5758000ull
34922  #define NIC6_SERDES0_MAX_OFFSET 0x3E40
34923  #define NIC6_SERDES0_SECTION 0x4000
34924  #define mmNIC6_SERDES1_BASE 0x575C000ull
34925  #define NIC6_SERDES1_MAX_OFFSET 0x3E40
34926  #define NIC6_SERDES1_SECTION 0x4000
34927  #define mmNIC6_PHY_BASE 0x5760000ull
34928  #define NIC6_PHY_MAX_OFFSET 0x1000
34929  #define NIC6_PHY_SECTION 0xE800
34930  #define mmNIC6_PHY_SPECIAL_BASE 0x5760E80ull
34931  #define NIC6_PHY_SPECIAL_MAX_OFFSET 0x1800
34932  #define NIC6_PHY_SPECIAL_SECTION 0x7180
34933  #define mmPRT6_MAC_AUX_BASE 0x5768000ull
34934  #define PRT6_MAC_AUX_MAX_OFFSET 0x1000
34935  #define PRT6_MAC_AUX_SECTION 0xE800
34936  #define mmPRT6_MAC_AUX_SPECIAL_BASE 0x5768E80ull
34937  #define PRT6_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
34938  #define PRT6_MAC_AUX_SPECIAL_SECTION 0x1800
34939  #define mmPRT6_MAC_CORE_BASE 0x5769000ull
34940  #define PRT6_MAC_CORE_MAX_OFFSET 0x1000
34941  #define PRT6_MAC_CORE_SECTION 0xE800
34942  #define mmPRT6_MAC_CORE_SPECIAL_BASE 0x5769E80ull
34943  #define PRT6_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
34944  #define PRT6_MAC_CORE_SPECIAL_SECTION 0x1800
34945  #define mmNIC6_MAC_RS_FEC_BASE 0x576A000ull
34946  #define NIC6_MAC_RS_FEC_MAX_OFFSET 0x2DC0
34947  #define NIC6_MAC_RS_FEC_SECTION 0x1000
34948  #define mmNIC6_MAC_GLOB_STAT_CONTROL_REG_BASE 0x576B000ull
34949  #define NIC6_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
34950  #define NIC6_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
34951  #define mmNIC6_MAC_GLOB_STAT_RX0_BASE 0x576B100ull
34952  #define NIC6_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
34953  #define NIC6_MAC_GLOB_STAT_RX0_SECTION 0x8C00
34954  #define mmNIC6_MAC_GLOB_STAT_RX1_BASE 0x576B18Cull
34955  #define NIC6_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
34956  #define NIC6_MAC_GLOB_STAT_RX1_SECTION 0x8C00
34957  #define mmNIC6_MAC_GLOB_STAT_RX2_BASE 0x576B218ull
34958  #define NIC6_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
34959  #define NIC6_MAC_GLOB_STAT_RX2_SECTION 0x8C00
34960  #define mmNIC6_MAC_GLOB_STAT_RX3_BASE 0x576B2A4ull
34961  #define NIC6_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
34962  #define NIC6_MAC_GLOB_STAT_RX3_SECTION 0x8C00
34963  #define mmNIC6_MAC_GLOB_STAT_TX0_BASE 0x576B330ull
34964  #define NIC6_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
34965  #define NIC6_MAC_GLOB_STAT_TX0_SECTION 0x6800
34966  #define mmNIC6_MAC_GLOB_STAT_TX1_BASE 0x576B398ull
34967  #define NIC6_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
34968  #define NIC6_MAC_GLOB_STAT_TX1_SECTION 0x6800
34969  #define mmNIC6_MAC_GLOB_STAT_TX2_BASE 0x576B400ull
34970  #define NIC6_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
34971  #define NIC6_MAC_GLOB_STAT_TX2_SECTION 0x6800
34972  #define mmNIC6_MAC_GLOB_STAT_TX3_BASE 0x576B468ull
34973  #define NIC6_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
34974  #define NIC6_MAC_GLOB_STAT_TX3_SECTION 0x3980
34975  #define mmNIC6_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x576B800ull
34976  #define NIC6_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
34977  #define NIC6_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
34978  #define mmNIC6_MAC_CH0_MAC_PCS_BASE 0x576C000ull
34979  #define NIC6_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
34980  #define NIC6_MAC_CH0_MAC_PCS_SECTION 0x4000
34981  #define mmNIC6_MAC_CH0_MAC_128_BASE 0x576C400ull
34982  #define NIC6_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
34983  #define NIC6_MAC_CH0_MAC_128_SECTION 0x4000
34984  #define mmNIC6_MAC_CH0_MAC_AN_BASE 0x576C800ull
34985  #define NIC6_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
34986  #define NIC6_MAC_CH0_MAC_AN_SECTION 0x8000
34987  #define mmNIC6_MAC_CH1_MAC_PCS_BASE 0x576D000ull
34988  #define NIC6_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
34989  #define NIC6_MAC_CH1_MAC_PCS_SECTION 0x4000
34990  #define mmNIC6_MAC_CH1_MAC_128_BASE 0x576D400ull
34991  #define NIC6_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
34992  #define NIC6_MAC_CH1_MAC_128_SECTION 0x4000
34993  #define mmNIC6_MAC_CH1_MAC_AN_BASE 0x576D800ull
34994  #define NIC6_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
34995  #define NIC6_MAC_CH1_MAC_AN_SECTION 0x8000
34996  #define mmNIC6_MAC_CH2_MAC_PCS_BASE 0x576E000ull
34997  #define NIC6_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
34998  #define NIC6_MAC_CH2_MAC_PCS_SECTION 0x4000
34999  #define mmNIC6_MAC_CH2_MAC_128_BASE 0x576E400ull
35000  #define NIC6_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
35001  #define NIC6_MAC_CH2_MAC_128_SECTION 0x4000
35002  #define mmNIC6_MAC_CH2_MAC_AN_BASE 0x576E800ull
35003  #define NIC6_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
35004  #define NIC6_MAC_CH2_MAC_AN_SECTION 0x8000
35005  #define mmNIC6_MAC_CH3_MAC_PCS_BASE 0x576F000ull
35006  #define NIC6_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
35007  #define NIC6_MAC_CH3_MAC_PCS_SECTION 0x4000
35008  #define mmNIC6_MAC_CH3_MAC_128_BASE 0x576F400ull
35009  #define NIC6_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
35010  #define NIC6_MAC_CH3_MAC_128_SECTION 0x4000
35011  #define mmNIC6_MAC_CH3_MAC_AN_BASE 0x576F800ull
35012  #define NIC6_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
35013  #define NIC6_MAC_CH3_MAC_AN_SECTION 0x10800
35014  #define mmNIC7_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5780000ull
35015  #define NIC7_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35016  #define NIC7_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
35017  #define mmNIC7_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5780080ull
35018  #define NIC7_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35019  #define NIC7_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
35020  #define mmNIC7_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5780100ull
35021  #define NIC7_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35022  #define NIC7_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35023  #define mmNIC7_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5780180ull
35024  #define NIC7_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35025  #define NIC7_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35026  #define mmNIC7_UMR0_0_SPECIAL_BASE 0x5780E80ull
35027  #define NIC7_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
35028  #define NIC7_UMR0_0_SPECIAL_SECTION 0x1800
35029  #define mmNIC7_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5781000ull
35030  #define NIC7_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35031  #define NIC7_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
35032  #define mmNIC7_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5781080ull
35033  #define NIC7_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35034  #define NIC7_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
35035  #define mmNIC7_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5781100ull
35036  #define NIC7_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35037  #define NIC7_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35038  #define mmNIC7_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5781180ull
35039  #define NIC7_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35040  #define NIC7_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35041  #define mmNIC7_UMR0_1_SPECIAL_BASE 0x5781E80ull
35042  #define NIC7_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
35043  #define NIC7_UMR0_1_SPECIAL_SECTION 0x1800
35044  #define mmNIC7_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5782000ull
35045  #define NIC7_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35046  #define NIC7_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
35047  #define mmNIC7_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5782080ull
35048  #define NIC7_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35049  #define NIC7_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
35050  #define mmNIC7_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5782100ull
35051  #define NIC7_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35052  #define NIC7_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35053  #define mmNIC7_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5782180ull
35054  #define NIC7_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35055  #define NIC7_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35056  #define mmNIC7_UMR0_2_SPECIAL_BASE 0x5782E80ull
35057  #define NIC7_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
35058  #define NIC7_UMR0_2_SPECIAL_SECTION 0x1800
35059  #define mmNIC7_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5783000ull
35060  #define NIC7_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35061  #define NIC7_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
35062  #define mmNIC7_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5783080ull
35063  #define NIC7_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35064  #define NIC7_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
35065  #define mmNIC7_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5783100ull
35066  #define NIC7_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35067  #define NIC7_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35068  #define mmNIC7_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5783180ull
35069  #define NIC7_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35070  #define NIC7_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35071  #define mmNIC7_UMR0_3_SPECIAL_BASE 0x5783E80ull
35072  #define NIC7_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
35073  #define NIC7_UMR0_3_SPECIAL_SECTION 0x1800
35074  #define mmNIC7_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5784000ull
35075  #define NIC7_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35076  #define NIC7_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
35077  #define mmNIC7_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5784080ull
35078  #define NIC7_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35079  #define NIC7_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
35080  #define mmNIC7_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5784100ull
35081  #define NIC7_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35082  #define NIC7_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35083  #define mmNIC7_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5784180ull
35084  #define NIC7_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35085  #define NIC7_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35086  #define mmNIC7_UMR0_4_SPECIAL_BASE 0x5784E80ull
35087  #define NIC7_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
35088  #define NIC7_UMR0_4_SPECIAL_SECTION 0x1800
35089  #define mmNIC7_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5785000ull
35090  #define NIC7_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35091  #define NIC7_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
35092  #define mmNIC7_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5785080ull
35093  #define NIC7_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35094  #define NIC7_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
35095  #define mmNIC7_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5785100ull
35096  #define NIC7_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35097  #define NIC7_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35098  #define mmNIC7_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5785180ull
35099  #define NIC7_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35100  #define NIC7_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35101  #define mmNIC7_UMR0_5_SPECIAL_BASE 0x5785E80ull
35102  #define NIC7_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
35103  #define NIC7_UMR0_5_SPECIAL_SECTION 0x1800
35104  #define mmNIC7_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5786000ull
35105  #define NIC7_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35106  #define NIC7_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
35107  #define mmNIC7_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5786080ull
35108  #define NIC7_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35109  #define NIC7_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
35110  #define mmNIC7_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5786100ull
35111  #define NIC7_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35112  #define NIC7_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35113  #define mmNIC7_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5786180ull
35114  #define NIC7_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35115  #define NIC7_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35116  #define mmNIC7_UMR0_6_SPECIAL_BASE 0x5786E80ull
35117  #define NIC7_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
35118  #define NIC7_UMR0_6_SPECIAL_SECTION 0x1800
35119  #define mmNIC7_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5787000ull
35120  #define NIC7_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35121  #define NIC7_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
35122  #define mmNIC7_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5787080ull
35123  #define NIC7_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35124  #define NIC7_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
35125  #define mmNIC7_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5787100ull
35126  #define NIC7_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35127  #define NIC7_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35128  #define mmNIC7_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5787180ull
35129  #define NIC7_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35130  #define NIC7_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35131  #define mmNIC7_UMR0_7_SPECIAL_BASE 0x5787E80ull
35132  #define NIC7_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
35133  #define NIC7_UMR0_7_SPECIAL_SECTION 0x1800
35134  #define mmNIC7_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5788000ull
35135  #define NIC7_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35136  #define NIC7_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
35137  #define mmNIC7_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5788080ull
35138  #define NIC7_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35139  #define NIC7_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
35140  #define mmNIC7_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5788100ull
35141  #define NIC7_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35142  #define NIC7_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35143  #define mmNIC7_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5788180ull
35144  #define NIC7_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35145  #define NIC7_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35146  #define mmNIC7_UMR0_8_SPECIAL_BASE 0x5788E80ull
35147  #define NIC7_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
35148  #define NIC7_UMR0_8_SPECIAL_SECTION 0x1800
35149  #define mmNIC7_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5789000ull
35150  #define NIC7_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35151  #define NIC7_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
35152  #define mmNIC7_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5789080ull
35153  #define NIC7_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35154  #define NIC7_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
35155  #define mmNIC7_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5789100ull
35156  #define NIC7_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35157  #define NIC7_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35158  #define mmNIC7_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5789180ull
35159  #define NIC7_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35160  #define NIC7_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35161  #define mmNIC7_UMR0_9_SPECIAL_BASE 0x5789E80ull
35162  #define NIC7_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
35163  #define NIC7_UMR0_9_SPECIAL_SECTION 0x1800
35164  #define mmNIC7_UMR0_10_UNSECURE_DOORBELL0_BASE 0x578A000ull
35165  #define NIC7_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35166  #define NIC7_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
35167  #define mmNIC7_UMR0_10_UNSECURE_DOORBELL1_BASE 0x578A080ull
35168  #define NIC7_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35169  #define NIC7_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
35170  #define mmNIC7_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x578A100ull
35171  #define NIC7_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35172  #define NIC7_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35173  #define mmNIC7_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x578A180ull
35174  #define NIC7_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35175  #define NIC7_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35176  #define mmNIC7_UMR0_10_SPECIAL_BASE 0x578AE80ull
35177  #define NIC7_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
35178  #define NIC7_UMR0_10_SPECIAL_SECTION 0x1800
35179  #define mmNIC7_UMR0_11_UNSECURE_DOORBELL0_BASE 0x578B000ull
35180  #define NIC7_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35181  #define NIC7_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
35182  #define mmNIC7_UMR0_11_UNSECURE_DOORBELL1_BASE 0x578B080ull
35183  #define NIC7_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35184  #define NIC7_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
35185  #define mmNIC7_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x578B100ull
35186  #define NIC7_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35187  #define NIC7_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35188  #define mmNIC7_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x578B180ull
35189  #define NIC7_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35190  #define NIC7_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35191  #define mmNIC7_UMR0_11_SPECIAL_BASE 0x578BE80ull
35192  #define NIC7_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
35193  #define NIC7_UMR0_11_SPECIAL_SECTION 0x1800
35194  #define mmNIC7_UMR0_12_UNSECURE_DOORBELL0_BASE 0x578C000ull
35195  #define NIC7_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35196  #define NIC7_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
35197  #define mmNIC7_UMR0_12_UNSECURE_DOORBELL1_BASE 0x578C080ull
35198  #define NIC7_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35199  #define NIC7_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
35200  #define mmNIC7_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x578C100ull
35201  #define NIC7_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35202  #define NIC7_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35203  #define mmNIC7_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x578C180ull
35204  #define NIC7_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35205  #define NIC7_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35206  #define mmNIC7_UMR0_12_SPECIAL_BASE 0x578CE80ull
35207  #define NIC7_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
35208  #define NIC7_UMR0_12_SPECIAL_SECTION 0x1800
35209  #define mmNIC7_UMR0_13_UNSECURE_DOORBELL0_BASE 0x578D000ull
35210  #define NIC7_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35211  #define NIC7_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
35212  #define mmNIC7_UMR0_13_UNSECURE_DOORBELL1_BASE 0x578D080ull
35213  #define NIC7_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35214  #define NIC7_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
35215  #define mmNIC7_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x578D100ull
35216  #define NIC7_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35217  #define NIC7_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35218  #define mmNIC7_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x578D180ull
35219  #define NIC7_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35220  #define NIC7_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35221  #define mmNIC7_UMR0_13_SPECIAL_BASE 0x578DE80ull
35222  #define NIC7_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
35223  #define NIC7_UMR0_13_SPECIAL_SECTION 0x1800
35224  #define mmNIC7_UMR0_14_UNSECURE_DOORBELL0_BASE 0x578E000ull
35225  #define NIC7_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35226  #define NIC7_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
35227  #define mmNIC7_UMR0_14_UNSECURE_DOORBELL1_BASE 0x578E080ull
35228  #define NIC7_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35229  #define NIC7_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
35230  #define mmNIC7_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x578E100ull
35231  #define NIC7_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35232  #define NIC7_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35233  #define mmNIC7_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x578E180ull
35234  #define NIC7_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35235  #define NIC7_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35236  #define mmNIC7_UMR0_14_SPECIAL_BASE 0x578EE80ull
35237  #define NIC7_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
35238  #define NIC7_UMR0_14_SPECIAL_SECTION 0x1180
35239  #define mmNIC7_QM_DCCM0_BASE 0x5790000ull
35240  #define NIC7_QM_DCCM0_MAX_OFFSET 0x4000
35241  #define NIC7_QM_DCCM0_SECTION 0x8000
35242  #define mmNIC7_QM_ARC_AUX0_BASE 0x5798000ull
35243  #define NIC7_QM_ARC_AUX0_MAX_OFFSET 0x1000
35244  #define NIC7_QM_ARC_AUX0_SECTION 0xE800
35245  #define mmNIC7_QM_ARC_AUX0_SPECIAL_BASE 0x5798E80ull
35246  #define NIC7_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
35247  #define NIC7_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
35248  #define mmNIC7_QM0_BASE 0x579A000ull
35249  #define NIC7_QM0_MAX_OFFSET 0x1000
35250  #define NIC7_QM0_SECTION 0x9000
35251  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x579A900ull
35252  #define NIC7_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
35253  #define NIC7_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
35254  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x579A908ull
35255  #define NIC7_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
35256  #define NIC7_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
35257  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x579A910ull
35258  #define NIC7_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
35259  #define NIC7_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
35260  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x579A918ull
35261  #define NIC7_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
35262  #define NIC7_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
35263  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x579A920ull
35264  #define NIC7_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
35265  #define NIC7_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
35266  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x579A928ull
35267  #define NIC7_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
35268  #define NIC7_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
35269  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x579A930ull
35270  #define NIC7_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
35271  #define NIC7_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
35272  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x579A938ull
35273  #define NIC7_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
35274  #define NIC7_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
35275  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x579A940ull
35276  #define NIC7_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
35277  #define NIC7_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
35278  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x579A948ull
35279  #define NIC7_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
35280  #define NIC7_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
35281  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x579A950ull
35282  #define NIC7_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
35283  #define NIC7_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
35284  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x579A958ull
35285  #define NIC7_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
35286  #define NIC7_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
35287  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x579A960ull
35288  #define NIC7_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
35289  #define NIC7_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
35290  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x579A968ull
35291  #define NIC7_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
35292  #define NIC7_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
35293  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x579A970ull
35294  #define NIC7_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
35295  #define NIC7_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
35296  #define mmNIC7_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x579A978ull
35297  #define NIC7_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
35298  #define NIC7_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
35299  #define mmNIC7_QM0_AXUSER_SECURED_BASE 0x579AB00ull
35300  #define NIC7_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
35301  #define NIC7_QM0_AXUSER_SECURED_SECTION 0x8000
35302  #define mmNIC7_QM0_AXUSER_NONSECURED_BASE 0x579AB80ull
35303  #define NIC7_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
35304  #define NIC7_QM0_AXUSER_NONSECURED_SECTION 0x8000
35305  #define mmNIC7_QM0_DBG_HBW_BASE 0x579AC00ull
35306  #define NIC7_QM0_DBG_HBW_MAX_OFFSET 0x5800
35307  #define NIC7_QM0_DBG_HBW_SECTION 0x8000
35308  #define mmNIC7_QM0_DBG_LBW_BASE 0x579AC80ull
35309  #define NIC7_QM0_DBG_LBW_MAX_OFFSET 0x5800
35310  #define NIC7_QM0_DBG_LBW_SECTION 0x1000
35311  #define mmNIC7_QM0_CGM_BASE 0x579AD80ull
35312  #define NIC7_QM0_CGM_MAX_OFFSET 0xC000
35313  #define NIC7_QM0_CGM_SECTION 0x1000
35314  #define mmNIC7_QM0_SPECIAL_BASE 0x579AE80ull
35315  #define NIC7_QM0_SPECIAL_MAX_OFFSET 0x1800
35316  #define NIC7_QM0_SPECIAL_SECTION 0x4180
35317  #define mmNIC7_QPC0_BASE 0x579F000ull
35318  #define NIC7_QPC0_MAX_OFFSET 0x1000
35319  #define NIC7_QPC0_SECTION 0x7200
35320  #define mmNIC7_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x579F720ull
35321  #define NIC7_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
35322  #define NIC7_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
35323  #define mmNIC7_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x579F728ull
35324  #define NIC7_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
35325  #define NIC7_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
35326  #define mmNIC7_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x579F730ull
35327  #define NIC7_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
35328  #define NIC7_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
35329  #define mmNIC7_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x579F738ull
35330  #define NIC7_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
35331  #define NIC7_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
35332  #define mmNIC7_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x579F740ull
35333  #define NIC7_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
35334  #define NIC7_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
35335  #define mmNIC7_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x579F748ull
35336  #define NIC7_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
35337  #define NIC7_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
35338  #define mmNIC7_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x579F750ull
35339  #define NIC7_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
35340  #define NIC7_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
35341  #define mmNIC7_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x579F758ull
35342  #define NIC7_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
35343  #define NIC7_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
35344  #define mmNIC7_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x579F760ull
35345  #define NIC7_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
35346  #define NIC7_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
35347  #define mmNIC7_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x579F768ull
35348  #define NIC7_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
35349  #define NIC7_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
35350  #define mmNIC7_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x579F770ull
35351  #define NIC7_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
35352  #define NIC7_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
35353  #define mmNIC7_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x579F778ull
35354  #define NIC7_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
35355  #define NIC7_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
35356  #define mmNIC7_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x579F780ull
35357  #define NIC7_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
35358  #define NIC7_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
35359  #define mmNIC7_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x579F788ull
35360  #define NIC7_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
35361  #define NIC7_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
35362  #define mmNIC7_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x579F790ull
35363  #define NIC7_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
35364  #define NIC7_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
35365  #define mmNIC7_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x579F798ull
35366  #define NIC7_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
35367  #define NIC7_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
35368  #define mmNIC7_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x579F7A0ull
35369  #define NIC7_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
35370  #define NIC7_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
35371  #define mmNIC7_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x579F7A8ull
35372  #define NIC7_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
35373  #define NIC7_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
35374  #define mmNIC7_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x579F7B0ull
35375  #define NIC7_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
35376  #define NIC7_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
35377  #define mmNIC7_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x579F7B8ull
35378  #define NIC7_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
35379  #define NIC7_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
35380  #define mmNIC7_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x579F7C0ull
35381  #define NIC7_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
35382  #define NIC7_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
35383  #define mmNIC7_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x579F7C8ull
35384  #define NIC7_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
35385  #define NIC7_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
35386  #define mmNIC7_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x579F7D0ull
35387  #define NIC7_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
35388  #define NIC7_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
35389  #define mmNIC7_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x579F7D8ull
35390  #define NIC7_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
35391  #define NIC7_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
35392  #define mmNIC7_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x579F7E0ull
35393  #define NIC7_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
35394  #define NIC7_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
35395  #define mmNIC7_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x579F7E8ull
35396  #define NIC7_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
35397  #define NIC7_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
35398  #define mmNIC7_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x579F7F0ull
35399  #define NIC7_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
35400  #define NIC7_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
35401  #define mmNIC7_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x579F7F8ull
35402  #define NIC7_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
35403  #define NIC7_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
35404  #define mmNIC7_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x579F800ull
35405  #define NIC7_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
35406  #define NIC7_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
35407  #define mmNIC7_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x579F808ull
35408  #define NIC7_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
35409  #define NIC7_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
35410  #define mmNIC7_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x579F810ull
35411  #define NIC7_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
35412  #define NIC7_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
35413  #define mmNIC7_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x579F818ull
35414  #define NIC7_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
35415  #define NIC7_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
35416  #define mmNIC7_QPC0_AXUSER_CONG_QUE_BASE 0x579FB80ull
35417  #define NIC7_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
35418  #define NIC7_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
35419  #define mmNIC7_QPC0_AXUSER_RXWQE_BASE 0x579FBE0ull
35420  #define NIC7_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
35421  #define NIC7_QPC0_AXUSER_RXWQE_SECTION 0x6000
35422  #define mmNIC7_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x579FC40ull
35423  #define NIC7_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
35424  #define NIC7_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
35425  #define mmNIC7_QPC0_AXUSER_DB_FIFO_BASE 0x579FCA0ull
35426  #define NIC7_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
35427  #define NIC7_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
35428  #define mmNIC7_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x579FD00ull
35429  #define NIC7_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
35430  #define NIC7_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
35431  #define mmNIC7_QPC0_AXUSER_ERR_FIFO_BASE 0x579FD60ull
35432  #define NIC7_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
35433  #define NIC7_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
35434  #define mmNIC7_QPC0_AXUSER_QPC_RESP_BASE 0x579FDC0ull
35435  #define NIC7_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
35436  #define NIC7_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
35437  #define mmNIC7_QPC0_AXUSER_QPC_REQ_BASE 0x579FE20ull
35438  #define NIC7_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
35439  #define NIC7_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
35440  #define mmNIC7_QPC0_SPECIAL_BASE 0x579FE80ull
35441  #define NIC7_QPC0_SPECIAL_MAX_OFFSET 0x1800
35442  #define NIC7_QPC0_SPECIAL_SECTION 0x1800
35443  #define mmNIC7_UMR1_0_UNSECURE_DOORBELL0_BASE 0x57A0000ull
35444  #define NIC7_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35445  #define NIC7_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
35446  #define mmNIC7_UMR1_0_UNSECURE_DOORBELL1_BASE 0x57A0080ull
35447  #define NIC7_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35448  #define NIC7_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
35449  #define mmNIC7_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x57A0100ull
35450  #define NIC7_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35451  #define NIC7_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35452  #define mmNIC7_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x57A0180ull
35453  #define NIC7_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35454  #define NIC7_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35455  #define mmNIC7_UMR1_0_SPECIAL_BASE 0x57A0E80ull
35456  #define NIC7_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
35457  #define NIC7_UMR1_0_SPECIAL_SECTION 0x1800
35458  #define mmNIC7_UMR1_1_UNSECURE_DOORBELL0_BASE 0x57A1000ull
35459  #define NIC7_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35460  #define NIC7_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
35461  #define mmNIC7_UMR1_1_UNSECURE_DOORBELL1_BASE 0x57A1080ull
35462  #define NIC7_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35463  #define NIC7_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
35464  #define mmNIC7_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x57A1100ull
35465  #define NIC7_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35466  #define NIC7_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35467  #define mmNIC7_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x57A1180ull
35468  #define NIC7_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35469  #define NIC7_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35470  #define mmNIC7_UMR1_1_SPECIAL_BASE 0x57A1E80ull
35471  #define NIC7_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
35472  #define NIC7_UMR1_1_SPECIAL_SECTION 0x1800
35473  #define mmNIC7_UMR1_2_UNSECURE_DOORBELL0_BASE 0x57A2000ull
35474  #define NIC7_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35475  #define NIC7_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
35476  #define mmNIC7_UMR1_2_UNSECURE_DOORBELL1_BASE 0x57A2080ull
35477  #define NIC7_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35478  #define NIC7_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
35479  #define mmNIC7_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x57A2100ull
35480  #define NIC7_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35481  #define NIC7_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35482  #define mmNIC7_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x57A2180ull
35483  #define NIC7_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35484  #define NIC7_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35485  #define mmNIC7_UMR1_2_SPECIAL_BASE 0x57A2E80ull
35486  #define NIC7_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
35487  #define NIC7_UMR1_2_SPECIAL_SECTION 0x1800
35488  #define mmNIC7_UMR1_3_UNSECURE_DOORBELL0_BASE 0x57A3000ull
35489  #define NIC7_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35490  #define NIC7_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
35491  #define mmNIC7_UMR1_3_UNSECURE_DOORBELL1_BASE 0x57A3080ull
35492  #define NIC7_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35493  #define NIC7_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
35494  #define mmNIC7_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x57A3100ull
35495  #define NIC7_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35496  #define NIC7_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35497  #define mmNIC7_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x57A3180ull
35498  #define NIC7_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35499  #define NIC7_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35500  #define mmNIC7_UMR1_3_SPECIAL_BASE 0x57A3E80ull
35501  #define NIC7_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
35502  #define NIC7_UMR1_3_SPECIAL_SECTION 0x1800
35503  #define mmNIC7_UMR1_4_UNSECURE_DOORBELL0_BASE 0x57A4000ull
35504  #define NIC7_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35505  #define NIC7_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
35506  #define mmNIC7_UMR1_4_UNSECURE_DOORBELL1_BASE 0x57A4080ull
35507  #define NIC7_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35508  #define NIC7_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
35509  #define mmNIC7_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x57A4100ull
35510  #define NIC7_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35511  #define NIC7_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35512  #define mmNIC7_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x57A4180ull
35513  #define NIC7_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35514  #define NIC7_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35515  #define mmNIC7_UMR1_4_SPECIAL_BASE 0x57A4E80ull
35516  #define NIC7_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
35517  #define NIC7_UMR1_4_SPECIAL_SECTION 0x1800
35518  #define mmNIC7_UMR1_5_UNSECURE_DOORBELL0_BASE 0x57A5000ull
35519  #define NIC7_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35520  #define NIC7_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
35521  #define mmNIC7_UMR1_5_UNSECURE_DOORBELL1_BASE 0x57A5080ull
35522  #define NIC7_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35523  #define NIC7_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
35524  #define mmNIC7_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x57A5100ull
35525  #define NIC7_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35526  #define NIC7_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35527  #define mmNIC7_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x57A5180ull
35528  #define NIC7_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35529  #define NIC7_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35530  #define mmNIC7_UMR1_5_SPECIAL_BASE 0x57A5E80ull
35531  #define NIC7_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
35532  #define NIC7_UMR1_5_SPECIAL_SECTION 0x1800
35533  #define mmNIC7_UMR1_6_UNSECURE_DOORBELL0_BASE 0x57A6000ull
35534  #define NIC7_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35535  #define NIC7_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
35536  #define mmNIC7_UMR1_6_UNSECURE_DOORBELL1_BASE 0x57A6080ull
35537  #define NIC7_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35538  #define NIC7_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
35539  #define mmNIC7_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x57A6100ull
35540  #define NIC7_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35541  #define NIC7_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35542  #define mmNIC7_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x57A6180ull
35543  #define NIC7_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35544  #define NIC7_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35545  #define mmNIC7_UMR1_6_SPECIAL_BASE 0x57A6E80ull
35546  #define NIC7_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
35547  #define NIC7_UMR1_6_SPECIAL_SECTION 0x1800
35548  #define mmNIC7_UMR1_7_UNSECURE_DOORBELL0_BASE 0x57A7000ull
35549  #define NIC7_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35550  #define NIC7_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
35551  #define mmNIC7_UMR1_7_UNSECURE_DOORBELL1_BASE 0x57A7080ull
35552  #define NIC7_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35553  #define NIC7_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
35554  #define mmNIC7_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x57A7100ull
35555  #define NIC7_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35556  #define NIC7_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35557  #define mmNIC7_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x57A7180ull
35558  #define NIC7_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35559  #define NIC7_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35560  #define mmNIC7_UMR1_7_SPECIAL_BASE 0x57A7E80ull
35561  #define NIC7_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
35562  #define NIC7_UMR1_7_SPECIAL_SECTION 0x1800
35563  #define mmNIC7_UMR1_8_UNSECURE_DOORBELL0_BASE 0x57A8000ull
35564  #define NIC7_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35565  #define NIC7_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
35566  #define mmNIC7_UMR1_8_UNSECURE_DOORBELL1_BASE 0x57A8080ull
35567  #define NIC7_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35568  #define NIC7_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
35569  #define mmNIC7_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x57A8100ull
35570  #define NIC7_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35571  #define NIC7_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35572  #define mmNIC7_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x57A8180ull
35573  #define NIC7_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35574  #define NIC7_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35575  #define mmNIC7_UMR1_8_SPECIAL_BASE 0x57A8E80ull
35576  #define NIC7_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
35577  #define NIC7_UMR1_8_SPECIAL_SECTION 0x1800
35578  #define mmNIC7_UMR1_9_UNSECURE_DOORBELL0_BASE 0x57A9000ull
35579  #define NIC7_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35580  #define NIC7_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
35581  #define mmNIC7_UMR1_9_UNSECURE_DOORBELL1_BASE 0x57A9080ull
35582  #define NIC7_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35583  #define NIC7_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
35584  #define mmNIC7_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x57A9100ull
35585  #define NIC7_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35586  #define NIC7_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35587  #define mmNIC7_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x57A9180ull
35588  #define NIC7_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35589  #define NIC7_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35590  #define mmNIC7_UMR1_9_SPECIAL_BASE 0x57A9E80ull
35591  #define NIC7_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
35592  #define NIC7_UMR1_9_SPECIAL_SECTION 0x1800
35593  #define mmNIC7_UMR1_10_UNSECURE_DOORBELL0_BASE 0x57AA000ull
35594  #define NIC7_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35595  #define NIC7_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
35596  #define mmNIC7_UMR1_10_UNSECURE_DOORBELL1_BASE 0x57AA080ull
35597  #define NIC7_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35598  #define NIC7_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
35599  #define mmNIC7_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x57AA100ull
35600  #define NIC7_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35601  #define NIC7_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35602  #define mmNIC7_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x57AA180ull
35603  #define NIC7_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35604  #define NIC7_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35605  #define mmNIC7_UMR1_10_SPECIAL_BASE 0x57AAE80ull
35606  #define NIC7_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
35607  #define NIC7_UMR1_10_SPECIAL_SECTION 0x1800
35608  #define mmNIC7_UMR1_11_UNSECURE_DOORBELL0_BASE 0x57AB000ull
35609  #define NIC7_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35610  #define NIC7_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
35611  #define mmNIC7_UMR1_11_UNSECURE_DOORBELL1_BASE 0x57AB080ull
35612  #define NIC7_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35613  #define NIC7_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
35614  #define mmNIC7_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x57AB100ull
35615  #define NIC7_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35616  #define NIC7_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35617  #define mmNIC7_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x57AB180ull
35618  #define NIC7_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35619  #define NIC7_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35620  #define mmNIC7_UMR1_11_SPECIAL_BASE 0x57ABE80ull
35621  #define NIC7_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
35622  #define NIC7_UMR1_11_SPECIAL_SECTION 0x1800
35623  #define mmNIC7_UMR1_12_UNSECURE_DOORBELL0_BASE 0x57AC000ull
35624  #define NIC7_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35625  #define NIC7_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
35626  #define mmNIC7_UMR1_12_UNSECURE_DOORBELL1_BASE 0x57AC080ull
35627  #define NIC7_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35628  #define NIC7_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
35629  #define mmNIC7_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x57AC100ull
35630  #define NIC7_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35631  #define NIC7_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35632  #define mmNIC7_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x57AC180ull
35633  #define NIC7_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35634  #define NIC7_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35635  #define mmNIC7_UMR1_12_SPECIAL_BASE 0x57ACE80ull
35636  #define NIC7_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
35637  #define NIC7_UMR1_12_SPECIAL_SECTION 0x1800
35638  #define mmNIC7_UMR1_13_UNSECURE_DOORBELL0_BASE 0x57AD000ull
35639  #define NIC7_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35640  #define NIC7_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
35641  #define mmNIC7_UMR1_13_UNSECURE_DOORBELL1_BASE 0x57AD080ull
35642  #define NIC7_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35643  #define NIC7_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
35644  #define mmNIC7_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x57AD100ull
35645  #define NIC7_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35646  #define NIC7_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35647  #define mmNIC7_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x57AD180ull
35648  #define NIC7_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35649  #define NIC7_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35650  #define mmNIC7_UMR1_13_SPECIAL_BASE 0x57ADE80ull
35651  #define NIC7_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
35652  #define NIC7_UMR1_13_SPECIAL_SECTION 0x1800
35653  #define mmNIC7_UMR1_14_UNSECURE_DOORBELL0_BASE 0x57AE000ull
35654  #define NIC7_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
35655  #define NIC7_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
35656  #define mmNIC7_UMR1_14_UNSECURE_DOORBELL1_BASE 0x57AE080ull
35657  #define NIC7_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
35658  #define NIC7_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
35659  #define mmNIC7_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x57AE100ull
35660  #define NIC7_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
35661  #define NIC7_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
35662  #define mmNIC7_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x57AE180ull
35663  #define NIC7_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
35664  #define NIC7_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
35665  #define mmNIC7_UMR1_14_SPECIAL_BASE 0x57AEE80ull
35666  #define NIC7_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
35667  #define NIC7_UMR1_14_SPECIAL_SECTION 0x1180
35668  #define mmNIC7_QM_DCCM1_BASE 0x57B0000ull
35669  #define NIC7_QM_DCCM1_MAX_OFFSET 0x4000
35670  #define NIC7_QM_DCCM1_SECTION 0x8000
35671  #define mmNIC7_QM_ARC_AUX1_BASE 0x57B8000ull
35672  #define NIC7_QM_ARC_AUX1_MAX_OFFSET 0x1000
35673  #define NIC7_QM_ARC_AUX1_SECTION 0xE800
35674  #define mmNIC7_QM_ARC_AUX1_SPECIAL_BASE 0x57B8E80ull
35675  #define NIC7_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
35676  #define NIC7_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
35677  #define mmNIC7_QM1_BASE 0x57BA000ull
35678  #define NIC7_QM1_MAX_OFFSET 0x1000
35679  #define NIC7_QM1_SECTION 0x9000
35680  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x57BA900ull
35681  #define NIC7_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
35682  #define NIC7_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
35683  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x57BA908ull
35684  #define NIC7_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
35685  #define NIC7_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
35686  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x57BA910ull
35687  #define NIC7_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
35688  #define NIC7_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
35689  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x57BA918ull
35690  #define NIC7_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
35691  #define NIC7_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
35692  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x57BA920ull
35693  #define NIC7_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
35694  #define NIC7_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
35695  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x57BA928ull
35696  #define NIC7_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
35697  #define NIC7_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
35698  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x57BA930ull
35699  #define NIC7_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
35700  #define NIC7_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
35701  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x57BA938ull
35702  #define NIC7_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
35703  #define NIC7_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
35704  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x57BA940ull
35705  #define NIC7_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
35706  #define NIC7_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
35707  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x57BA948ull
35708  #define NIC7_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
35709  #define NIC7_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
35710  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x57BA950ull
35711  #define NIC7_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
35712  #define NIC7_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
35713  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x57BA958ull
35714  #define NIC7_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
35715  #define NIC7_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
35716  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x57BA960ull
35717  #define NIC7_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
35718  #define NIC7_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
35719  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x57BA968ull
35720  #define NIC7_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
35721  #define NIC7_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
35722  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x57BA970ull
35723  #define NIC7_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
35724  #define NIC7_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
35725  #define mmNIC7_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x57BA978ull
35726  #define NIC7_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
35727  #define NIC7_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
35728  #define mmNIC7_QM1_AXUSER_SECURED_BASE 0x57BAB00ull
35729  #define NIC7_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
35730  #define NIC7_QM1_AXUSER_SECURED_SECTION 0x8000
35731  #define mmNIC7_QM1_AXUSER_NONSECURED_BASE 0x57BAB80ull
35732  #define NIC7_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
35733  #define NIC7_QM1_AXUSER_NONSECURED_SECTION 0x8000
35734  #define mmNIC7_QM1_DBG_HBW_BASE 0x57BAC00ull
35735  #define NIC7_QM1_DBG_HBW_MAX_OFFSET 0x5800
35736  #define NIC7_QM1_DBG_HBW_SECTION 0x8000
35737  #define mmNIC7_QM1_DBG_LBW_BASE 0x57BAC80ull
35738  #define NIC7_QM1_DBG_LBW_MAX_OFFSET 0x5800
35739  #define NIC7_QM1_DBG_LBW_SECTION 0x1000
35740  #define mmNIC7_QM1_CGM_BASE 0x57BAD80ull
35741  #define NIC7_QM1_CGM_MAX_OFFSET 0xC000
35742  #define NIC7_QM1_CGM_SECTION 0x1000
35743  #define mmNIC7_QM1_SPECIAL_BASE 0x57BAE80ull
35744  #define NIC7_QM1_SPECIAL_MAX_OFFSET 0x1800
35745  #define NIC7_QM1_SPECIAL_SECTION 0x4180
35746  #define mmNIC7_QPC1_BASE 0x57BF000ull
35747  #define NIC7_QPC1_MAX_OFFSET 0x1000
35748  #define NIC7_QPC1_SECTION 0x7200
35749  #define mmNIC7_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x57BF720ull
35750  #define NIC7_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
35751  #define NIC7_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
35752  #define mmNIC7_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x57BF728ull
35753  #define NIC7_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
35754  #define NIC7_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
35755  #define mmNIC7_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x57BF730ull
35756  #define NIC7_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
35757  #define NIC7_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
35758  #define mmNIC7_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x57BF738ull
35759  #define NIC7_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
35760  #define NIC7_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
35761  #define mmNIC7_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x57BF740ull
35762  #define NIC7_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
35763  #define NIC7_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
35764  #define mmNIC7_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x57BF748ull
35765  #define NIC7_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
35766  #define NIC7_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
35767  #define mmNIC7_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x57BF750ull
35768  #define NIC7_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
35769  #define NIC7_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
35770  #define mmNIC7_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x57BF758ull
35771  #define NIC7_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
35772  #define NIC7_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
35773  #define mmNIC7_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x57BF760ull
35774  #define NIC7_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
35775  #define NIC7_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
35776  #define mmNIC7_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x57BF768ull
35777  #define NIC7_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
35778  #define NIC7_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
35779  #define mmNIC7_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x57BF770ull
35780  #define NIC7_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
35781  #define NIC7_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
35782  #define mmNIC7_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x57BF778ull
35783  #define NIC7_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
35784  #define NIC7_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
35785  #define mmNIC7_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x57BF780ull
35786  #define NIC7_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
35787  #define NIC7_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
35788  #define mmNIC7_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x57BF788ull
35789  #define NIC7_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
35790  #define NIC7_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
35791  #define mmNIC7_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x57BF790ull
35792  #define NIC7_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
35793  #define NIC7_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
35794  #define mmNIC7_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x57BF798ull
35795  #define NIC7_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
35796  #define NIC7_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
35797  #define mmNIC7_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x57BF7A0ull
35798  #define NIC7_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
35799  #define NIC7_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
35800  #define mmNIC7_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x57BF7A8ull
35801  #define NIC7_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
35802  #define NIC7_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
35803  #define mmNIC7_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x57BF7B0ull
35804  #define NIC7_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
35805  #define NIC7_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
35806  #define mmNIC7_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x57BF7B8ull
35807  #define NIC7_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
35808  #define NIC7_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
35809  #define mmNIC7_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x57BF7C0ull
35810  #define NIC7_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
35811  #define NIC7_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
35812  #define mmNIC7_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x57BF7C8ull
35813  #define NIC7_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
35814  #define NIC7_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
35815  #define mmNIC7_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x57BF7D0ull
35816  #define NIC7_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
35817  #define NIC7_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
35818  #define mmNIC7_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x57BF7D8ull
35819  #define NIC7_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
35820  #define NIC7_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
35821  #define mmNIC7_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x57BF7E0ull
35822  #define NIC7_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
35823  #define NIC7_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
35824  #define mmNIC7_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x57BF7E8ull
35825  #define NIC7_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
35826  #define NIC7_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
35827  #define mmNIC7_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x57BF7F0ull
35828  #define NIC7_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
35829  #define NIC7_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
35830  #define mmNIC7_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x57BF7F8ull
35831  #define NIC7_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
35832  #define NIC7_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
35833  #define mmNIC7_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x57BF800ull
35834  #define NIC7_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
35835  #define NIC7_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
35836  #define mmNIC7_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x57BF808ull
35837  #define NIC7_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
35838  #define NIC7_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
35839  #define mmNIC7_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x57BF810ull
35840  #define NIC7_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
35841  #define NIC7_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
35842  #define mmNIC7_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x57BF818ull
35843  #define NIC7_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
35844  #define NIC7_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
35845  #define mmNIC7_QPC1_AXUSER_CONG_QUE_BASE 0x57BFB80ull
35846  #define NIC7_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
35847  #define NIC7_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
35848  #define mmNIC7_QPC1_AXUSER_RXWQE_BASE 0x57BFBE0ull
35849  #define NIC7_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
35850  #define NIC7_QPC1_AXUSER_RXWQE_SECTION 0x6000
35851  #define mmNIC7_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x57BFC40ull
35852  #define NIC7_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
35853  #define NIC7_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
35854  #define mmNIC7_QPC1_AXUSER_DB_FIFO_BASE 0x57BFCA0ull
35855  #define NIC7_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
35856  #define NIC7_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
35857  #define mmNIC7_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x57BFD00ull
35858  #define NIC7_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
35859  #define NIC7_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
35860  #define mmNIC7_QPC1_AXUSER_ERR_FIFO_BASE 0x57BFD60ull
35861  #define NIC7_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
35862  #define NIC7_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
35863  #define mmNIC7_QPC1_AXUSER_QPC_RESP_BASE 0x57BFDC0ull
35864  #define NIC7_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
35865  #define NIC7_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
35866  #define mmNIC7_QPC1_AXUSER_QPC_REQ_BASE 0x57BFE20ull
35867  #define NIC7_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
35868  #define NIC7_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
35869  #define mmNIC7_QPC1_SPECIAL_BASE 0x57BFE80ull
35870  #define NIC7_QPC1_SPECIAL_MAX_OFFSET 0x1800
35871  #define NIC7_QPC1_SPECIAL_SECTION 0x8180
35872  #define mmNIC7_TMR_BASE 0x57C8000ull
35873  #define NIC7_TMR_MAX_OFFSET 0x1000
35874  #define NIC7_TMR_SECTION 0xD600
35875  #define mmNIC7_TMR_AXUSER_TMR_FREE_LIST_BASE 0x57C8D60ull
35876  #define NIC7_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
35877  #define NIC7_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
35878  #define mmNIC7_TMR_AXUSER_TMR_FIFO_BASE 0x57C8DC0ull
35879  #define NIC7_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
35880  #define NIC7_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
35881  #define mmNIC7_TMR_AXUSER_TMR_FSM_BASE 0x57C8E20ull
35882  #define NIC7_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
35883  #define NIC7_TMR_AXUSER_TMR_FSM_SECTION 0x6000
35884  #define mmNIC7_TMR_SPECIAL_BASE 0x57C8E80ull
35885  #define NIC7_TMR_SPECIAL_MAX_OFFSET 0x1800
35886  #define NIC7_TMR_SPECIAL_SECTION 0x1800
35887  #define mmNIC7_RXB_CORE_BASE 0x57C9000ull
35888  #define NIC7_RXB_CORE_MAX_OFFSET 0x1000
35889  #define NIC7_RXB_CORE_SECTION 0x6100
35890  #define mmNIC7_RXB_CORE_SCT_AWUSER_BASE 0x57C9610ull
35891  #define NIC7_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
35892  #define NIC7_RXB_CORE_SCT_AWUSER_SECTION 0x8700
35893  #define mmNIC7_RXB_CORE_SPECIAL_BASE 0x57C9E80ull
35894  #define NIC7_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
35895  #define NIC7_RXB_CORE_SPECIAL_SECTION 0x1800
35896  #define mmNIC7_RXE0_BASE 0x57CA000ull
35897  #define NIC7_RXE0_MAX_OFFSET 0x1000
35898  #define NIC7_RXE0_SECTION 0x9000
35899  #define mmNIC7_RXE0_WQE_ARUSER_BASE 0x57CA900ull
35900  #define NIC7_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
35901  #define NIC7_RXE0_WQE_ARUSER_SECTION 0x5800
35902  #define mmNIC7_RXE0_SPECIAL_BASE 0x57CAE80ull
35903  #define NIC7_RXE0_SPECIAL_MAX_OFFSET 0x1800
35904  #define NIC7_RXE0_SPECIAL_SECTION 0x1800
35905  #define mmNIC7_RXE1_BASE 0x57CB000ull
35906  #define NIC7_RXE1_MAX_OFFSET 0x1000
35907  #define NIC7_RXE1_SECTION 0x9000
35908  #define mmNIC7_RXE1_WQE_ARUSER_BASE 0x57CB900ull
35909  #define NIC7_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
35910  #define NIC7_RXE1_WQE_ARUSER_SECTION 0x5800
35911  #define mmNIC7_RXE1_SPECIAL_BASE 0x57CBE80ull
35912  #define NIC7_RXE1_SPECIAL_MAX_OFFSET 0x1800
35913  #define NIC7_RXE1_SPECIAL_SECTION 0x1800
35914  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ0_BASE 0x57CC000ull
35915  #define NIC7_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
35916  #define NIC7_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
35917  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ1_BASE 0x57CC050ull
35918  #define NIC7_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
35919  #define NIC7_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
35920  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ2_BASE 0x57CC0A0ull
35921  #define NIC7_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
35922  #define NIC7_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
35923  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ3_BASE 0x57CC0F0ull
35924  #define NIC7_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
35925  #define NIC7_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
35926  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ4_BASE 0x57CC140ull
35927  #define NIC7_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
35928  #define NIC7_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
35929  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ5_BASE 0x57CC190ull
35930  #define NIC7_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
35931  #define NIC7_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
35932  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ6_BASE 0x57CC1E0ull
35933  #define NIC7_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
35934  #define NIC7_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
35935  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ7_BASE 0x57CC230ull
35936  #define NIC7_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
35937  #define NIC7_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
35938  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ8_BASE 0x57CC280ull
35939  #define NIC7_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
35940  #define NIC7_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
35941  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ9_BASE 0x57CC2D0ull
35942  #define NIC7_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
35943  #define NIC7_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
35944  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ10_BASE 0x57CC320ull
35945  #define NIC7_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
35946  #define NIC7_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
35947  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ11_BASE 0x57CC370ull
35948  #define NIC7_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
35949  #define NIC7_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
35950  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ12_BASE 0x57CC3C0ull
35951  #define NIC7_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
35952  #define NIC7_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
35953  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ13_BASE 0x57CC410ull
35954  #define NIC7_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
35955  #define NIC7_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
35956  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ14_BASE 0x57CC460ull
35957  #define NIC7_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
35958  #define NIC7_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
35959  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ15_BASE 0x57CC4B0ull
35960  #define NIC7_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
35961  #define NIC7_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
35962  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ16_BASE 0x57CC500ull
35963  #define NIC7_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
35964  #define NIC7_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
35965  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ17_BASE 0x57CC550ull
35966  #define NIC7_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
35967  #define NIC7_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
35968  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ18_BASE 0x57CC5A0ull
35969  #define NIC7_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
35970  #define NIC7_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
35971  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ19_BASE 0x57CC5F0ull
35972  #define NIC7_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
35973  #define NIC7_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
35974  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ20_BASE 0x57CC640ull
35975  #define NIC7_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
35976  #define NIC7_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
35977  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ21_BASE 0x57CC690ull
35978  #define NIC7_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
35979  #define NIC7_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
35980  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ22_BASE 0x57CC6E0ull
35981  #define NIC7_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
35982  #define NIC7_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
35983  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ23_BASE 0x57CC730ull
35984  #define NIC7_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
35985  #define NIC7_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
35986  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ24_BASE 0x57CC780ull
35987  #define NIC7_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
35988  #define NIC7_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
35989  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ25_BASE 0x57CC7D0ull
35990  #define NIC7_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
35991  #define NIC7_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
35992  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ26_BASE 0x57CC820ull
35993  #define NIC7_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
35994  #define NIC7_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
35995  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ27_BASE 0x57CC870ull
35996  #define NIC7_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
35997  #define NIC7_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
35998  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ28_BASE 0x57CC8C0ull
35999  #define NIC7_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
36000  #define NIC7_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
36001  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ29_BASE 0x57CC910ull
36002  #define NIC7_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
36003  #define NIC7_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
36004  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ30_BASE 0x57CC960ull
36005  #define NIC7_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
36006  #define NIC7_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
36007  #define mmNIC7_RXE0_AXUSER_AXUSER_CQ31_BASE 0x57CC9B0ull
36008  #define NIC7_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
36009  #define NIC7_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
36010  #define mmNIC7_RXE0_AXUSER_SPECIAL_BASE 0x57CCE80ull
36011  #define NIC7_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
36012  #define NIC7_RXE0_AXUSER_SPECIAL_SECTION 0x1800
36013  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ0_BASE 0x57CD000ull
36014  #define NIC7_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
36015  #define NIC7_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
36016  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ1_BASE 0x57CD050ull
36017  #define NIC7_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
36018  #define NIC7_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
36019  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ2_BASE 0x57CD0A0ull
36020  #define NIC7_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
36021  #define NIC7_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
36022  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ3_BASE 0x57CD0F0ull
36023  #define NIC7_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
36024  #define NIC7_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
36025  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ4_BASE 0x57CD140ull
36026  #define NIC7_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
36027  #define NIC7_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
36028  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ5_BASE 0x57CD190ull
36029  #define NIC7_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
36030  #define NIC7_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
36031  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ6_BASE 0x57CD1E0ull
36032  #define NIC7_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
36033  #define NIC7_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
36034  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ7_BASE 0x57CD230ull
36035  #define NIC7_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
36036  #define NIC7_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
36037  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ8_BASE 0x57CD280ull
36038  #define NIC7_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
36039  #define NIC7_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
36040  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ9_BASE 0x57CD2D0ull
36041  #define NIC7_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
36042  #define NIC7_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
36043  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ10_BASE 0x57CD320ull
36044  #define NIC7_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
36045  #define NIC7_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
36046  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ11_BASE 0x57CD370ull
36047  #define NIC7_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
36048  #define NIC7_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
36049  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ12_BASE 0x57CD3C0ull
36050  #define NIC7_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
36051  #define NIC7_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
36052  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ13_BASE 0x57CD410ull
36053  #define NIC7_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
36054  #define NIC7_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
36055  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ14_BASE 0x57CD460ull
36056  #define NIC7_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
36057  #define NIC7_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
36058  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ15_BASE 0x57CD4B0ull
36059  #define NIC7_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
36060  #define NIC7_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
36061  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ16_BASE 0x57CD500ull
36062  #define NIC7_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
36063  #define NIC7_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
36064  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ17_BASE 0x57CD550ull
36065  #define NIC7_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
36066  #define NIC7_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
36067  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ18_BASE 0x57CD5A0ull
36068  #define NIC7_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
36069  #define NIC7_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
36070  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ19_BASE 0x57CD5F0ull
36071  #define NIC7_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
36072  #define NIC7_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
36073  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ20_BASE 0x57CD640ull
36074  #define NIC7_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
36075  #define NIC7_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
36076  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ21_BASE 0x57CD690ull
36077  #define NIC7_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
36078  #define NIC7_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
36079  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ22_BASE 0x57CD6E0ull
36080  #define NIC7_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
36081  #define NIC7_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
36082  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ23_BASE 0x57CD730ull
36083  #define NIC7_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
36084  #define NIC7_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
36085  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ24_BASE 0x57CD780ull
36086  #define NIC7_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
36087  #define NIC7_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
36088  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ25_BASE 0x57CD7D0ull
36089  #define NIC7_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
36090  #define NIC7_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
36091  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ26_BASE 0x57CD820ull
36092  #define NIC7_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
36093  #define NIC7_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
36094  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ27_BASE 0x57CD870ull
36095  #define NIC7_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
36096  #define NIC7_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
36097  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ28_BASE 0x57CD8C0ull
36098  #define NIC7_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
36099  #define NIC7_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
36100  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ29_BASE 0x57CD910ull
36101  #define NIC7_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
36102  #define NIC7_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
36103  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ30_BASE 0x57CD960ull
36104  #define NIC7_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
36105  #define NIC7_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
36106  #define mmNIC7_RXE1_AXUSER_AXUSER_CQ31_BASE 0x57CD9B0ull
36107  #define NIC7_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
36108  #define NIC7_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
36109  #define mmNIC7_RXE1_AXUSER_SPECIAL_BASE 0x57CDE80ull
36110  #define NIC7_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
36111  #define NIC7_RXE1_AXUSER_SPECIAL_SECTION 0x2180
36112  #define mmNIC7_TXS0_BASE 0x57D0000ull
36113  #define NIC7_TXS0_MAX_OFFSET 0x1000
36114  #define NIC7_TXS0_SECTION 0xE800
36115  #define mmNIC7_TXS0_SPECIAL_BASE 0x57D0E80ull
36116  #define NIC7_TXS0_SPECIAL_MAX_OFFSET 0x1800
36117  #define NIC7_TXS0_SPECIAL_SECTION 0x1800
36118  #define mmNIC7_TXS1_BASE 0x57D1000ull
36119  #define NIC7_TXS1_MAX_OFFSET 0x1000
36120  #define NIC7_TXS1_SECTION 0xE800
36121  #define mmNIC7_TXS1_SPECIAL_BASE 0x57D1E80ull
36122  #define NIC7_TXS1_SPECIAL_MAX_OFFSET 0x1800
36123  #define NIC7_TXS1_SPECIAL_SECTION 0x1800
36124  #define mmNIC7_TXE0_BASE 0x57D2000ull
36125  #define NIC7_TXE0_MAX_OFFSET 0x1000
36126  #define NIC7_TXE0_SECTION 0xE800
36127  #define mmNIC7_TXE0_SPECIAL_BASE 0x57D2E80ull
36128  #define NIC7_TXE0_SPECIAL_MAX_OFFSET 0x1800
36129  #define NIC7_TXE0_SPECIAL_SECTION 0x1800
36130  #define mmNIC7_TXE1_BASE 0x57D3000ull
36131  #define NIC7_TXE1_MAX_OFFSET 0x1000
36132  #define NIC7_TXE1_SECTION 0xE800
36133  #define mmNIC7_TXE1_SPECIAL_BASE 0x57D3E80ull
36134  #define NIC7_TXE1_SPECIAL_MAX_OFFSET 0x1800
36135  #define NIC7_TXE1_SPECIAL_SECTION 0x1800
36136  #define mmNIC7_TXB_BASE 0x57D4000ull
36137  #define NIC7_TXB_MAX_OFFSET 0x1000
36138  #define NIC7_TXB_SECTION 0xE800
36139  #define mmNIC7_TXB_SPECIAL_BASE 0x57D4E80ull
36140  #define NIC7_TXB_SPECIAL_MAX_OFFSET 0x1800
36141  #define NIC7_TXB_SPECIAL_SECTION 0x1800
36142  #define mmNIC7_MSTR_IF_RR_SHRD_HBW_BASE 0x57D5000ull
36143  #define NIC7_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
36144  #define NIC7_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
36145  #define mmNIC7_MSTR_IF_RR_PRVT_HBW_BASE 0x57D5200ull
36146  #define NIC7_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
36147  #define NIC7_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
36148  #define mmNIC7_MSTR_IF_RR_SHRD_LBW_BASE 0x57D5400ull
36149  #define NIC7_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
36150  #define NIC7_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
36151  #define mmNIC7_MSTR_IF_RR_PRVT_LBW_BASE 0x57D5600ull
36152  #define NIC7_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
36153  #define NIC7_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
36154  #define mmNIC7_MSTR_IF_E2E_CRDT_BASE 0x57D5800ull
36155  #define NIC7_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
36156  #define NIC7_MSTR_IF_E2E_CRDT_SECTION 0x2800
36157  #define mmNIC7_MSTR_IF_AXUSER_BASE 0x57D5A80ull
36158  #define NIC7_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
36159  #define NIC7_MSTR_IF_AXUSER_SECTION 0x8000
36160  #define mmNIC7_MSTR_IF_DBG_HBW_BASE 0x57D5B00ull
36161  #define NIC7_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
36162  #define NIC7_MSTR_IF_DBG_HBW_SECTION 0x8000
36163  #define mmNIC7_MSTR_IF_DBG_LBW_BASE 0x57D5B80ull
36164  #define NIC7_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
36165  #define NIC7_MSTR_IF_DBG_LBW_SECTION 0x8000
36166  #define mmNIC7_MSTR_IF_CORE_HBW_BASE 0x57D5C00ull
36167  #define NIC7_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
36168  #define NIC7_MSTR_IF_CORE_HBW_SECTION 0x1800
36169  #define mmNIC7_MSTR_IF_CORE_LBW_BASE 0x57D5D80ull
36170  #define NIC7_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
36171  #define NIC7_MSTR_IF_CORE_LBW_SECTION 0x1000
36172  #define mmNIC7_MSTR_IF_SPECIAL_BASE 0x57D5E80ull
36173  #define NIC7_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
36174  #define NIC7_MSTR_IF_SPECIAL_SECTION 0x1800
36175  #define mmNIC7_TX_AXUSER_BASE 0x57D6000ull
36176  #define NIC7_TX_AXUSER_MAX_OFFSET 0x5000
36177  #define NIC7_TX_AXUSER_SECTION 0x2000
36178  #define mmNIC7_SERDES0_BASE 0x57D8000ull
36179  #define NIC7_SERDES0_MAX_OFFSET 0x3E40
36180  #define NIC7_SERDES0_SECTION 0x4000
36181  #define mmNIC7_SERDES1_BASE 0x57DC000ull
36182  #define NIC7_SERDES1_MAX_OFFSET 0x3E40
36183  #define NIC7_SERDES1_SECTION 0x4000
36184  #define mmNIC7_PHY_BASE 0x57E0000ull
36185  #define NIC7_PHY_MAX_OFFSET 0x1000
36186  #define NIC7_PHY_SECTION 0xE800
36187  #define mmNIC7_PHY_SPECIAL_BASE 0x57E0E80ull
36188  #define NIC7_PHY_SPECIAL_MAX_OFFSET 0x1800
36189  #define NIC7_PHY_SPECIAL_SECTION 0x7180
36190  #define mmPRT7_MAC_AUX_BASE 0x57E8000ull
36191  #define PRT7_MAC_AUX_MAX_OFFSET 0x1000
36192  #define PRT7_MAC_AUX_SECTION 0xE800
36193  #define mmPRT7_MAC_AUX_SPECIAL_BASE 0x57E8E80ull
36194  #define PRT7_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
36195  #define PRT7_MAC_AUX_SPECIAL_SECTION 0x1800
36196  #define mmPRT7_MAC_CORE_BASE 0x57E9000ull
36197  #define PRT7_MAC_CORE_MAX_OFFSET 0x1000
36198  #define PRT7_MAC_CORE_SECTION 0xE800
36199  #define mmPRT7_MAC_CORE_SPECIAL_BASE 0x57E9E80ull
36200  #define PRT7_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
36201  #define PRT7_MAC_CORE_SPECIAL_SECTION 0x1800
36202  #define mmNIC7_MAC_RS_FEC_BASE 0x57EA000ull
36203  #define NIC7_MAC_RS_FEC_MAX_OFFSET 0x2DC0
36204  #define NIC7_MAC_RS_FEC_SECTION 0x1000
36205  #define mmNIC7_MAC_GLOB_STAT_CONTROL_REG_BASE 0x57EB000ull
36206  #define NIC7_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
36207  #define NIC7_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
36208  #define mmNIC7_MAC_GLOB_STAT_RX0_BASE 0x57EB100ull
36209  #define NIC7_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
36210  #define NIC7_MAC_GLOB_STAT_RX0_SECTION 0x8C00
36211  #define mmNIC7_MAC_GLOB_STAT_RX1_BASE 0x57EB18Cull
36212  #define NIC7_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
36213  #define NIC7_MAC_GLOB_STAT_RX1_SECTION 0x8C00
36214  #define mmNIC7_MAC_GLOB_STAT_RX2_BASE 0x57EB218ull
36215  #define NIC7_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
36216  #define NIC7_MAC_GLOB_STAT_RX2_SECTION 0x8C00
36217  #define mmNIC7_MAC_GLOB_STAT_RX3_BASE 0x57EB2A4ull
36218  #define NIC7_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
36219  #define NIC7_MAC_GLOB_STAT_RX3_SECTION 0x8C00
36220  #define mmNIC7_MAC_GLOB_STAT_TX0_BASE 0x57EB330ull
36221  #define NIC7_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
36222  #define NIC7_MAC_GLOB_STAT_TX0_SECTION 0x6800
36223  #define mmNIC7_MAC_GLOB_STAT_TX1_BASE 0x57EB398ull
36224  #define NIC7_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
36225  #define NIC7_MAC_GLOB_STAT_TX1_SECTION 0x6800
36226  #define mmNIC7_MAC_GLOB_STAT_TX2_BASE 0x57EB400ull
36227  #define NIC7_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
36228  #define NIC7_MAC_GLOB_STAT_TX2_SECTION 0x6800
36229  #define mmNIC7_MAC_GLOB_STAT_TX3_BASE 0x57EB468ull
36230  #define NIC7_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
36231  #define NIC7_MAC_GLOB_STAT_TX3_SECTION 0x3980
36232  #define mmNIC7_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x57EB800ull
36233  #define NIC7_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
36234  #define NIC7_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
36235  #define mmNIC7_MAC_CH0_MAC_PCS_BASE 0x57EC000ull
36236  #define NIC7_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
36237  #define NIC7_MAC_CH0_MAC_PCS_SECTION 0x4000
36238  #define mmNIC7_MAC_CH0_MAC_128_BASE 0x57EC400ull
36239  #define NIC7_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
36240  #define NIC7_MAC_CH0_MAC_128_SECTION 0x4000
36241  #define mmNIC7_MAC_CH0_MAC_AN_BASE 0x57EC800ull
36242  #define NIC7_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
36243  #define NIC7_MAC_CH0_MAC_AN_SECTION 0x8000
36244  #define mmNIC7_MAC_CH1_MAC_PCS_BASE 0x57ED000ull
36245  #define NIC7_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
36246  #define NIC7_MAC_CH1_MAC_PCS_SECTION 0x4000
36247  #define mmNIC7_MAC_CH1_MAC_128_BASE 0x57ED400ull
36248  #define NIC7_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
36249  #define NIC7_MAC_CH1_MAC_128_SECTION 0x4000
36250  #define mmNIC7_MAC_CH1_MAC_AN_BASE 0x57ED800ull
36251  #define NIC7_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
36252  #define NIC7_MAC_CH1_MAC_AN_SECTION 0x8000
36253  #define mmNIC7_MAC_CH2_MAC_PCS_BASE 0x57EE000ull
36254  #define NIC7_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
36255  #define NIC7_MAC_CH2_MAC_PCS_SECTION 0x4000
36256  #define mmNIC7_MAC_CH2_MAC_128_BASE 0x57EE400ull
36257  #define NIC7_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
36258  #define NIC7_MAC_CH2_MAC_128_SECTION 0x4000
36259  #define mmNIC7_MAC_CH2_MAC_AN_BASE 0x57EE800ull
36260  #define NIC7_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
36261  #define NIC7_MAC_CH2_MAC_AN_SECTION 0x8000
36262  #define mmNIC7_MAC_CH3_MAC_PCS_BASE 0x57EF000ull
36263  #define NIC7_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
36264  #define NIC7_MAC_CH3_MAC_PCS_SECTION 0x4000
36265  #define mmNIC7_MAC_CH3_MAC_128_BASE 0x57EF400ull
36266  #define NIC7_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
36267  #define NIC7_MAC_CH3_MAC_128_SECTION 0x4000
36268  #define mmNIC7_MAC_CH3_MAC_AN_BASE 0x57EF800ull
36269  #define NIC7_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
36270  #define NIC7_MAC_CH3_MAC_AN_SECTION 0x10800
36271  #define mmNIC8_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5800000ull
36272  #define NIC8_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36273  #define NIC8_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
36274  #define mmNIC8_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5800080ull
36275  #define NIC8_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36276  #define NIC8_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
36277  #define mmNIC8_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5800100ull
36278  #define NIC8_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36279  #define NIC8_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36280  #define mmNIC8_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5800180ull
36281  #define NIC8_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36282  #define NIC8_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36283  #define mmNIC8_UMR0_0_SPECIAL_BASE 0x5800E80ull
36284  #define NIC8_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
36285  #define NIC8_UMR0_0_SPECIAL_SECTION 0x1800
36286  #define mmNIC8_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5801000ull
36287  #define NIC8_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36288  #define NIC8_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
36289  #define mmNIC8_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5801080ull
36290  #define NIC8_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36291  #define NIC8_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
36292  #define mmNIC8_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5801100ull
36293  #define NIC8_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36294  #define NIC8_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36295  #define mmNIC8_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5801180ull
36296  #define NIC8_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36297  #define NIC8_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36298  #define mmNIC8_UMR0_1_SPECIAL_BASE 0x5801E80ull
36299  #define NIC8_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
36300  #define NIC8_UMR0_1_SPECIAL_SECTION 0x1800
36301  #define mmNIC8_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5802000ull
36302  #define NIC8_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36303  #define NIC8_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
36304  #define mmNIC8_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5802080ull
36305  #define NIC8_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36306  #define NIC8_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
36307  #define mmNIC8_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5802100ull
36308  #define NIC8_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36309  #define NIC8_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36310  #define mmNIC8_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5802180ull
36311  #define NIC8_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36312  #define NIC8_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36313  #define mmNIC8_UMR0_2_SPECIAL_BASE 0x5802E80ull
36314  #define NIC8_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
36315  #define NIC8_UMR0_2_SPECIAL_SECTION 0x1800
36316  #define mmNIC8_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5803000ull
36317  #define NIC8_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36318  #define NIC8_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
36319  #define mmNIC8_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5803080ull
36320  #define NIC8_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36321  #define NIC8_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
36322  #define mmNIC8_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5803100ull
36323  #define NIC8_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36324  #define NIC8_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36325  #define mmNIC8_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5803180ull
36326  #define NIC8_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36327  #define NIC8_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36328  #define mmNIC8_UMR0_3_SPECIAL_BASE 0x5803E80ull
36329  #define NIC8_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
36330  #define NIC8_UMR0_3_SPECIAL_SECTION 0x1800
36331  #define mmNIC8_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5804000ull
36332  #define NIC8_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36333  #define NIC8_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
36334  #define mmNIC8_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5804080ull
36335  #define NIC8_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36336  #define NIC8_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
36337  #define mmNIC8_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5804100ull
36338  #define NIC8_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36339  #define NIC8_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36340  #define mmNIC8_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5804180ull
36341  #define NIC8_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36342  #define NIC8_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36343  #define mmNIC8_UMR0_4_SPECIAL_BASE 0x5804E80ull
36344  #define NIC8_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
36345  #define NIC8_UMR0_4_SPECIAL_SECTION 0x1800
36346  #define mmNIC8_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5805000ull
36347  #define NIC8_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36348  #define NIC8_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
36349  #define mmNIC8_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5805080ull
36350  #define NIC8_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36351  #define NIC8_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
36352  #define mmNIC8_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5805100ull
36353  #define NIC8_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36354  #define NIC8_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36355  #define mmNIC8_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5805180ull
36356  #define NIC8_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36357  #define NIC8_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36358  #define mmNIC8_UMR0_5_SPECIAL_BASE 0x5805E80ull
36359  #define NIC8_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
36360  #define NIC8_UMR0_5_SPECIAL_SECTION 0x1800
36361  #define mmNIC8_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5806000ull
36362  #define NIC8_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36363  #define NIC8_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
36364  #define mmNIC8_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5806080ull
36365  #define NIC8_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36366  #define NIC8_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
36367  #define mmNIC8_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5806100ull
36368  #define NIC8_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36369  #define NIC8_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36370  #define mmNIC8_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5806180ull
36371  #define NIC8_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36372  #define NIC8_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36373  #define mmNIC8_UMR0_6_SPECIAL_BASE 0x5806E80ull
36374  #define NIC8_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
36375  #define NIC8_UMR0_6_SPECIAL_SECTION 0x1800
36376  #define mmNIC8_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5807000ull
36377  #define NIC8_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36378  #define NIC8_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
36379  #define mmNIC8_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5807080ull
36380  #define NIC8_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36381  #define NIC8_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
36382  #define mmNIC8_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5807100ull
36383  #define NIC8_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36384  #define NIC8_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36385  #define mmNIC8_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5807180ull
36386  #define NIC8_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36387  #define NIC8_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36388  #define mmNIC8_UMR0_7_SPECIAL_BASE 0x5807E80ull
36389  #define NIC8_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
36390  #define NIC8_UMR0_7_SPECIAL_SECTION 0x1800
36391  #define mmNIC8_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5808000ull
36392  #define NIC8_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36393  #define NIC8_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
36394  #define mmNIC8_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5808080ull
36395  #define NIC8_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36396  #define NIC8_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
36397  #define mmNIC8_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5808100ull
36398  #define NIC8_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36399  #define NIC8_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36400  #define mmNIC8_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5808180ull
36401  #define NIC8_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36402  #define NIC8_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36403  #define mmNIC8_UMR0_8_SPECIAL_BASE 0x5808E80ull
36404  #define NIC8_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
36405  #define NIC8_UMR0_8_SPECIAL_SECTION 0x1800
36406  #define mmNIC8_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5809000ull
36407  #define NIC8_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36408  #define NIC8_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
36409  #define mmNIC8_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5809080ull
36410  #define NIC8_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36411  #define NIC8_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
36412  #define mmNIC8_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5809100ull
36413  #define NIC8_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36414  #define NIC8_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36415  #define mmNIC8_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5809180ull
36416  #define NIC8_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36417  #define NIC8_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36418  #define mmNIC8_UMR0_9_SPECIAL_BASE 0x5809E80ull
36419  #define NIC8_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
36420  #define NIC8_UMR0_9_SPECIAL_SECTION 0x1800
36421  #define mmNIC8_UMR0_10_UNSECURE_DOORBELL0_BASE 0x580A000ull
36422  #define NIC8_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36423  #define NIC8_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
36424  #define mmNIC8_UMR0_10_UNSECURE_DOORBELL1_BASE 0x580A080ull
36425  #define NIC8_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36426  #define NIC8_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
36427  #define mmNIC8_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x580A100ull
36428  #define NIC8_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36429  #define NIC8_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36430  #define mmNIC8_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x580A180ull
36431  #define NIC8_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36432  #define NIC8_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36433  #define mmNIC8_UMR0_10_SPECIAL_BASE 0x580AE80ull
36434  #define NIC8_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
36435  #define NIC8_UMR0_10_SPECIAL_SECTION 0x1800
36436  #define mmNIC8_UMR0_11_UNSECURE_DOORBELL0_BASE 0x580B000ull
36437  #define NIC8_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36438  #define NIC8_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
36439  #define mmNIC8_UMR0_11_UNSECURE_DOORBELL1_BASE 0x580B080ull
36440  #define NIC8_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36441  #define NIC8_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
36442  #define mmNIC8_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x580B100ull
36443  #define NIC8_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36444  #define NIC8_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36445  #define mmNIC8_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x580B180ull
36446  #define NIC8_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36447  #define NIC8_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36448  #define mmNIC8_UMR0_11_SPECIAL_BASE 0x580BE80ull
36449  #define NIC8_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
36450  #define NIC8_UMR0_11_SPECIAL_SECTION 0x1800
36451  #define mmNIC8_UMR0_12_UNSECURE_DOORBELL0_BASE 0x580C000ull
36452  #define NIC8_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36453  #define NIC8_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
36454  #define mmNIC8_UMR0_12_UNSECURE_DOORBELL1_BASE 0x580C080ull
36455  #define NIC8_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36456  #define NIC8_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
36457  #define mmNIC8_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x580C100ull
36458  #define NIC8_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36459  #define NIC8_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36460  #define mmNIC8_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x580C180ull
36461  #define NIC8_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36462  #define NIC8_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36463  #define mmNIC8_UMR0_12_SPECIAL_BASE 0x580CE80ull
36464  #define NIC8_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
36465  #define NIC8_UMR0_12_SPECIAL_SECTION 0x1800
36466  #define mmNIC8_UMR0_13_UNSECURE_DOORBELL0_BASE 0x580D000ull
36467  #define NIC8_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36468  #define NIC8_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
36469  #define mmNIC8_UMR0_13_UNSECURE_DOORBELL1_BASE 0x580D080ull
36470  #define NIC8_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36471  #define NIC8_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
36472  #define mmNIC8_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x580D100ull
36473  #define NIC8_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36474  #define NIC8_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36475  #define mmNIC8_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x580D180ull
36476  #define NIC8_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36477  #define NIC8_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36478  #define mmNIC8_UMR0_13_SPECIAL_BASE 0x580DE80ull
36479  #define NIC8_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
36480  #define NIC8_UMR0_13_SPECIAL_SECTION 0x1800
36481  #define mmNIC8_UMR0_14_UNSECURE_DOORBELL0_BASE 0x580E000ull
36482  #define NIC8_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36483  #define NIC8_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
36484  #define mmNIC8_UMR0_14_UNSECURE_DOORBELL1_BASE 0x580E080ull
36485  #define NIC8_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36486  #define NIC8_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
36487  #define mmNIC8_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x580E100ull
36488  #define NIC8_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36489  #define NIC8_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36490  #define mmNIC8_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x580E180ull
36491  #define NIC8_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36492  #define NIC8_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36493  #define mmNIC8_UMR0_14_SPECIAL_BASE 0x580EE80ull
36494  #define NIC8_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
36495  #define NIC8_UMR0_14_SPECIAL_SECTION 0x1180
36496  #define mmNIC8_QM_DCCM0_BASE 0x5810000ull
36497  #define NIC8_QM_DCCM0_MAX_OFFSET 0x4000
36498  #define NIC8_QM_DCCM0_SECTION 0x8000
36499  #define mmNIC8_QM_ARC_AUX0_BASE 0x5818000ull
36500  #define NIC8_QM_ARC_AUX0_MAX_OFFSET 0x1000
36501  #define NIC8_QM_ARC_AUX0_SECTION 0xE800
36502  #define mmNIC8_QM_ARC_AUX0_SPECIAL_BASE 0x5818E80ull
36503  #define NIC8_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
36504  #define NIC8_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
36505  #define mmNIC8_QM0_BASE 0x581A000ull
36506  #define NIC8_QM0_MAX_OFFSET 0x1000
36507  #define NIC8_QM0_SECTION 0x9000
36508  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x581A900ull
36509  #define NIC8_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
36510  #define NIC8_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
36511  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x581A908ull
36512  #define NIC8_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
36513  #define NIC8_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
36514  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x581A910ull
36515  #define NIC8_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
36516  #define NIC8_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
36517  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x581A918ull
36518  #define NIC8_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
36519  #define NIC8_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
36520  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x581A920ull
36521  #define NIC8_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
36522  #define NIC8_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
36523  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x581A928ull
36524  #define NIC8_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
36525  #define NIC8_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
36526  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x581A930ull
36527  #define NIC8_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
36528  #define NIC8_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
36529  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x581A938ull
36530  #define NIC8_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
36531  #define NIC8_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
36532  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x581A940ull
36533  #define NIC8_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
36534  #define NIC8_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
36535  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x581A948ull
36536  #define NIC8_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
36537  #define NIC8_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
36538  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x581A950ull
36539  #define NIC8_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
36540  #define NIC8_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
36541  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x581A958ull
36542  #define NIC8_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
36543  #define NIC8_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
36544  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x581A960ull
36545  #define NIC8_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
36546  #define NIC8_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
36547  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x581A968ull
36548  #define NIC8_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
36549  #define NIC8_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
36550  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x581A970ull
36551  #define NIC8_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
36552  #define NIC8_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
36553  #define mmNIC8_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x581A978ull
36554  #define NIC8_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
36555  #define NIC8_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
36556  #define mmNIC8_QM0_AXUSER_SECURED_BASE 0x581AB00ull
36557  #define NIC8_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
36558  #define NIC8_QM0_AXUSER_SECURED_SECTION 0x8000
36559  #define mmNIC8_QM0_AXUSER_NONSECURED_BASE 0x581AB80ull
36560  #define NIC8_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
36561  #define NIC8_QM0_AXUSER_NONSECURED_SECTION 0x8000
36562  #define mmNIC8_QM0_DBG_HBW_BASE 0x581AC00ull
36563  #define NIC8_QM0_DBG_HBW_MAX_OFFSET 0x5800
36564  #define NIC8_QM0_DBG_HBW_SECTION 0x8000
36565  #define mmNIC8_QM0_DBG_LBW_BASE 0x581AC80ull
36566  #define NIC8_QM0_DBG_LBW_MAX_OFFSET 0x5800
36567  #define NIC8_QM0_DBG_LBW_SECTION 0x1000
36568  #define mmNIC8_QM0_CGM_BASE 0x581AD80ull
36569  #define NIC8_QM0_CGM_MAX_OFFSET 0xC000
36570  #define NIC8_QM0_CGM_SECTION 0x1000
36571  #define mmNIC8_QM0_SPECIAL_BASE 0x581AE80ull
36572  #define NIC8_QM0_SPECIAL_MAX_OFFSET 0x1800
36573  #define NIC8_QM0_SPECIAL_SECTION 0x4180
36574  #define mmNIC8_QPC0_BASE 0x581F000ull
36575  #define NIC8_QPC0_MAX_OFFSET 0x1000
36576  #define NIC8_QPC0_SECTION 0x7200
36577  #define mmNIC8_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x581F720ull
36578  #define NIC8_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
36579  #define NIC8_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
36580  #define mmNIC8_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x581F728ull
36581  #define NIC8_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
36582  #define NIC8_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
36583  #define mmNIC8_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x581F730ull
36584  #define NIC8_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
36585  #define NIC8_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
36586  #define mmNIC8_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x581F738ull
36587  #define NIC8_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
36588  #define NIC8_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
36589  #define mmNIC8_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x581F740ull
36590  #define NIC8_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
36591  #define NIC8_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
36592  #define mmNIC8_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x581F748ull
36593  #define NIC8_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
36594  #define NIC8_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
36595  #define mmNIC8_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x581F750ull
36596  #define NIC8_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
36597  #define NIC8_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
36598  #define mmNIC8_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x581F758ull
36599  #define NIC8_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
36600  #define NIC8_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
36601  #define mmNIC8_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x581F760ull
36602  #define NIC8_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
36603  #define NIC8_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
36604  #define mmNIC8_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x581F768ull
36605  #define NIC8_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
36606  #define NIC8_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
36607  #define mmNIC8_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x581F770ull
36608  #define NIC8_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
36609  #define NIC8_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
36610  #define mmNIC8_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x581F778ull
36611  #define NIC8_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
36612  #define NIC8_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
36613  #define mmNIC8_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x581F780ull
36614  #define NIC8_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
36615  #define NIC8_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
36616  #define mmNIC8_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x581F788ull
36617  #define NIC8_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
36618  #define NIC8_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
36619  #define mmNIC8_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x581F790ull
36620  #define NIC8_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
36621  #define NIC8_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
36622  #define mmNIC8_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x581F798ull
36623  #define NIC8_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
36624  #define NIC8_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
36625  #define mmNIC8_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x581F7A0ull
36626  #define NIC8_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
36627  #define NIC8_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
36628  #define mmNIC8_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x581F7A8ull
36629  #define NIC8_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
36630  #define NIC8_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
36631  #define mmNIC8_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x581F7B0ull
36632  #define NIC8_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
36633  #define NIC8_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
36634  #define mmNIC8_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x581F7B8ull
36635  #define NIC8_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
36636  #define NIC8_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
36637  #define mmNIC8_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x581F7C0ull
36638  #define NIC8_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
36639  #define NIC8_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
36640  #define mmNIC8_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x581F7C8ull
36641  #define NIC8_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
36642  #define NIC8_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
36643  #define mmNIC8_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x581F7D0ull
36644  #define NIC8_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
36645  #define NIC8_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
36646  #define mmNIC8_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x581F7D8ull
36647  #define NIC8_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
36648  #define NIC8_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
36649  #define mmNIC8_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x581F7E0ull
36650  #define NIC8_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
36651  #define NIC8_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
36652  #define mmNIC8_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x581F7E8ull
36653  #define NIC8_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
36654  #define NIC8_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
36655  #define mmNIC8_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x581F7F0ull
36656  #define NIC8_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
36657  #define NIC8_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
36658  #define mmNIC8_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x581F7F8ull
36659  #define NIC8_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
36660  #define NIC8_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
36661  #define mmNIC8_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x581F800ull
36662  #define NIC8_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
36663  #define NIC8_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
36664  #define mmNIC8_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x581F808ull
36665  #define NIC8_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
36666  #define NIC8_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
36667  #define mmNIC8_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x581F810ull
36668  #define NIC8_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
36669  #define NIC8_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
36670  #define mmNIC8_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x581F818ull
36671  #define NIC8_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
36672  #define NIC8_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
36673  #define mmNIC8_QPC0_AXUSER_CONG_QUE_BASE 0x581FB80ull
36674  #define NIC8_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
36675  #define NIC8_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
36676  #define mmNIC8_QPC0_AXUSER_RXWQE_BASE 0x581FBE0ull
36677  #define NIC8_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
36678  #define NIC8_QPC0_AXUSER_RXWQE_SECTION 0x6000
36679  #define mmNIC8_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x581FC40ull
36680  #define NIC8_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
36681  #define NIC8_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
36682  #define mmNIC8_QPC0_AXUSER_DB_FIFO_BASE 0x581FCA0ull
36683  #define NIC8_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
36684  #define NIC8_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
36685  #define mmNIC8_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x581FD00ull
36686  #define NIC8_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
36687  #define NIC8_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
36688  #define mmNIC8_QPC0_AXUSER_ERR_FIFO_BASE 0x581FD60ull
36689  #define NIC8_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
36690  #define NIC8_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
36691  #define mmNIC8_QPC0_AXUSER_QPC_RESP_BASE 0x581FDC0ull
36692  #define NIC8_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
36693  #define NIC8_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
36694  #define mmNIC8_QPC0_AXUSER_QPC_REQ_BASE 0x581FE20ull
36695  #define NIC8_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
36696  #define NIC8_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
36697  #define mmNIC8_QPC0_SPECIAL_BASE 0x581FE80ull
36698  #define NIC8_QPC0_SPECIAL_MAX_OFFSET 0x1800
36699  #define NIC8_QPC0_SPECIAL_SECTION 0x1800
36700  #define mmNIC8_UMR1_0_UNSECURE_DOORBELL0_BASE 0x5820000ull
36701  #define NIC8_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36702  #define NIC8_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
36703  #define mmNIC8_UMR1_0_UNSECURE_DOORBELL1_BASE 0x5820080ull
36704  #define NIC8_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36705  #define NIC8_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
36706  #define mmNIC8_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x5820100ull
36707  #define NIC8_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36708  #define NIC8_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36709  #define mmNIC8_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x5820180ull
36710  #define NIC8_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36711  #define NIC8_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36712  #define mmNIC8_UMR1_0_SPECIAL_BASE 0x5820E80ull
36713  #define NIC8_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
36714  #define NIC8_UMR1_0_SPECIAL_SECTION 0x1800
36715  #define mmNIC8_UMR1_1_UNSECURE_DOORBELL0_BASE 0x5821000ull
36716  #define NIC8_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36717  #define NIC8_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
36718  #define mmNIC8_UMR1_1_UNSECURE_DOORBELL1_BASE 0x5821080ull
36719  #define NIC8_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36720  #define NIC8_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
36721  #define mmNIC8_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x5821100ull
36722  #define NIC8_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36723  #define NIC8_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36724  #define mmNIC8_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x5821180ull
36725  #define NIC8_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36726  #define NIC8_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36727  #define mmNIC8_UMR1_1_SPECIAL_BASE 0x5821E80ull
36728  #define NIC8_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
36729  #define NIC8_UMR1_1_SPECIAL_SECTION 0x1800
36730  #define mmNIC8_UMR1_2_UNSECURE_DOORBELL0_BASE 0x5822000ull
36731  #define NIC8_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36732  #define NIC8_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
36733  #define mmNIC8_UMR1_2_UNSECURE_DOORBELL1_BASE 0x5822080ull
36734  #define NIC8_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36735  #define NIC8_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
36736  #define mmNIC8_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x5822100ull
36737  #define NIC8_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36738  #define NIC8_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36739  #define mmNIC8_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x5822180ull
36740  #define NIC8_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36741  #define NIC8_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36742  #define mmNIC8_UMR1_2_SPECIAL_BASE 0x5822E80ull
36743  #define NIC8_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
36744  #define NIC8_UMR1_2_SPECIAL_SECTION 0x1800
36745  #define mmNIC8_UMR1_3_UNSECURE_DOORBELL0_BASE 0x5823000ull
36746  #define NIC8_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36747  #define NIC8_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
36748  #define mmNIC8_UMR1_3_UNSECURE_DOORBELL1_BASE 0x5823080ull
36749  #define NIC8_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36750  #define NIC8_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
36751  #define mmNIC8_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x5823100ull
36752  #define NIC8_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36753  #define NIC8_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36754  #define mmNIC8_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x5823180ull
36755  #define NIC8_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36756  #define NIC8_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36757  #define mmNIC8_UMR1_3_SPECIAL_BASE 0x5823E80ull
36758  #define NIC8_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
36759  #define NIC8_UMR1_3_SPECIAL_SECTION 0x1800
36760  #define mmNIC8_UMR1_4_UNSECURE_DOORBELL0_BASE 0x5824000ull
36761  #define NIC8_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36762  #define NIC8_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
36763  #define mmNIC8_UMR1_4_UNSECURE_DOORBELL1_BASE 0x5824080ull
36764  #define NIC8_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36765  #define NIC8_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
36766  #define mmNIC8_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x5824100ull
36767  #define NIC8_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36768  #define NIC8_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36769  #define mmNIC8_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x5824180ull
36770  #define NIC8_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36771  #define NIC8_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36772  #define mmNIC8_UMR1_4_SPECIAL_BASE 0x5824E80ull
36773  #define NIC8_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
36774  #define NIC8_UMR1_4_SPECIAL_SECTION 0x1800
36775  #define mmNIC8_UMR1_5_UNSECURE_DOORBELL0_BASE 0x5825000ull
36776  #define NIC8_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36777  #define NIC8_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
36778  #define mmNIC8_UMR1_5_UNSECURE_DOORBELL1_BASE 0x5825080ull
36779  #define NIC8_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36780  #define NIC8_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
36781  #define mmNIC8_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x5825100ull
36782  #define NIC8_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36783  #define NIC8_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36784  #define mmNIC8_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x5825180ull
36785  #define NIC8_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36786  #define NIC8_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36787  #define mmNIC8_UMR1_5_SPECIAL_BASE 0x5825E80ull
36788  #define NIC8_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
36789  #define NIC8_UMR1_5_SPECIAL_SECTION 0x1800
36790  #define mmNIC8_UMR1_6_UNSECURE_DOORBELL0_BASE 0x5826000ull
36791  #define NIC8_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36792  #define NIC8_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
36793  #define mmNIC8_UMR1_6_UNSECURE_DOORBELL1_BASE 0x5826080ull
36794  #define NIC8_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36795  #define NIC8_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
36796  #define mmNIC8_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x5826100ull
36797  #define NIC8_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36798  #define NIC8_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36799  #define mmNIC8_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x5826180ull
36800  #define NIC8_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36801  #define NIC8_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36802  #define mmNIC8_UMR1_6_SPECIAL_BASE 0x5826E80ull
36803  #define NIC8_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
36804  #define NIC8_UMR1_6_SPECIAL_SECTION 0x1800
36805  #define mmNIC8_UMR1_7_UNSECURE_DOORBELL0_BASE 0x5827000ull
36806  #define NIC8_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36807  #define NIC8_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
36808  #define mmNIC8_UMR1_7_UNSECURE_DOORBELL1_BASE 0x5827080ull
36809  #define NIC8_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36810  #define NIC8_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
36811  #define mmNIC8_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x5827100ull
36812  #define NIC8_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36813  #define NIC8_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36814  #define mmNIC8_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x5827180ull
36815  #define NIC8_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36816  #define NIC8_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36817  #define mmNIC8_UMR1_7_SPECIAL_BASE 0x5827E80ull
36818  #define NIC8_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
36819  #define NIC8_UMR1_7_SPECIAL_SECTION 0x1800
36820  #define mmNIC8_UMR1_8_UNSECURE_DOORBELL0_BASE 0x5828000ull
36821  #define NIC8_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36822  #define NIC8_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
36823  #define mmNIC8_UMR1_8_UNSECURE_DOORBELL1_BASE 0x5828080ull
36824  #define NIC8_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36825  #define NIC8_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
36826  #define mmNIC8_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x5828100ull
36827  #define NIC8_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36828  #define NIC8_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36829  #define mmNIC8_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x5828180ull
36830  #define NIC8_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36831  #define NIC8_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36832  #define mmNIC8_UMR1_8_SPECIAL_BASE 0x5828E80ull
36833  #define NIC8_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
36834  #define NIC8_UMR1_8_SPECIAL_SECTION 0x1800
36835  #define mmNIC8_UMR1_9_UNSECURE_DOORBELL0_BASE 0x5829000ull
36836  #define NIC8_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36837  #define NIC8_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
36838  #define mmNIC8_UMR1_9_UNSECURE_DOORBELL1_BASE 0x5829080ull
36839  #define NIC8_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36840  #define NIC8_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
36841  #define mmNIC8_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x5829100ull
36842  #define NIC8_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36843  #define NIC8_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36844  #define mmNIC8_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x5829180ull
36845  #define NIC8_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36846  #define NIC8_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36847  #define mmNIC8_UMR1_9_SPECIAL_BASE 0x5829E80ull
36848  #define NIC8_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
36849  #define NIC8_UMR1_9_SPECIAL_SECTION 0x1800
36850  #define mmNIC8_UMR1_10_UNSECURE_DOORBELL0_BASE 0x582A000ull
36851  #define NIC8_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36852  #define NIC8_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
36853  #define mmNIC8_UMR1_10_UNSECURE_DOORBELL1_BASE 0x582A080ull
36854  #define NIC8_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36855  #define NIC8_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
36856  #define mmNIC8_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x582A100ull
36857  #define NIC8_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36858  #define NIC8_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36859  #define mmNIC8_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x582A180ull
36860  #define NIC8_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36861  #define NIC8_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36862  #define mmNIC8_UMR1_10_SPECIAL_BASE 0x582AE80ull
36863  #define NIC8_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
36864  #define NIC8_UMR1_10_SPECIAL_SECTION 0x1800
36865  #define mmNIC8_UMR1_11_UNSECURE_DOORBELL0_BASE 0x582B000ull
36866  #define NIC8_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36867  #define NIC8_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
36868  #define mmNIC8_UMR1_11_UNSECURE_DOORBELL1_BASE 0x582B080ull
36869  #define NIC8_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36870  #define NIC8_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
36871  #define mmNIC8_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x582B100ull
36872  #define NIC8_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36873  #define NIC8_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36874  #define mmNIC8_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x582B180ull
36875  #define NIC8_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36876  #define NIC8_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36877  #define mmNIC8_UMR1_11_SPECIAL_BASE 0x582BE80ull
36878  #define NIC8_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
36879  #define NIC8_UMR1_11_SPECIAL_SECTION 0x1800
36880  #define mmNIC8_UMR1_12_UNSECURE_DOORBELL0_BASE 0x582C000ull
36881  #define NIC8_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36882  #define NIC8_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
36883  #define mmNIC8_UMR1_12_UNSECURE_DOORBELL1_BASE 0x582C080ull
36884  #define NIC8_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36885  #define NIC8_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
36886  #define mmNIC8_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x582C100ull
36887  #define NIC8_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36888  #define NIC8_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36889  #define mmNIC8_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x582C180ull
36890  #define NIC8_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36891  #define NIC8_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36892  #define mmNIC8_UMR1_12_SPECIAL_BASE 0x582CE80ull
36893  #define NIC8_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
36894  #define NIC8_UMR1_12_SPECIAL_SECTION 0x1800
36895  #define mmNIC8_UMR1_13_UNSECURE_DOORBELL0_BASE 0x582D000ull
36896  #define NIC8_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36897  #define NIC8_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
36898  #define mmNIC8_UMR1_13_UNSECURE_DOORBELL1_BASE 0x582D080ull
36899  #define NIC8_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36900  #define NIC8_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
36901  #define mmNIC8_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x582D100ull
36902  #define NIC8_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36903  #define NIC8_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36904  #define mmNIC8_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x582D180ull
36905  #define NIC8_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36906  #define NIC8_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36907  #define mmNIC8_UMR1_13_SPECIAL_BASE 0x582DE80ull
36908  #define NIC8_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
36909  #define NIC8_UMR1_13_SPECIAL_SECTION 0x1800
36910  #define mmNIC8_UMR1_14_UNSECURE_DOORBELL0_BASE 0x582E000ull
36911  #define NIC8_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
36912  #define NIC8_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
36913  #define mmNIC8_UMR1_14_UNSECURE_DOORBELL1_BASE 0x582E080ull
36914  #define NIC8_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
36915  #define NIC8_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
36916  #define mmNIC8_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x582E100ull
36917  #define NIC8_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
36918  #define NIC8_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
36919  #define mmNIC8_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x582E180ull
36920  #define NIC8_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
36921  #define NIC8_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
36922  #define mmNIC8_UMR1_14_SPECIAL_BASE 0x582EE80ull
36923  #define NIC8_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
36924  #define NIC8_UMR1_14_SPECIAL_SECTION 0x1180
36925  #define mmNIC8_QM_DCCM1_BASE 0x5830000ull
36926  #define NIC8_QM_DCCM1_MAX_OFFSET 0x4000
36927  #define NIC8_QM_DCCM1_SECTION 0x8000
36928  #define mmNIC8_QM_ARC_AUX1_BASE 0x5838000ull
36929  #define NIC8_QM_ARC_AUX1_MAX_OFFSET 0x1000
36930  #define NIC8_QM_ARC_AUX1_SECTION 0xE800
36931  #define mmNIC8_QM_ARC_AUX1_SPECIAL_BASE 0x5838E80ull
36932  #define NIC8_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
36933  #define NIC8_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
36934  #define mmNIC8_QM1_BASE 0x583A000ull
36935  #define NIC8_QM1_MAX_OFFSET 0x1000
36936  #define NIC8_QM1_SECTION 0x9000
36937  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x583A900ull
36938  #define NIC8_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
36939  #define NIC8_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
36940  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x583A908ull
36941  #define NIC8_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
36942  #define NIC8_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
36943  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x583A910ull
36944  #define NIC8_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
36945  #define NIC8_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
36946  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x583A918ull
36947  #define NIC8_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
36948  #define NIC8_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
36949  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x583A920ull
36950  #define NIC8_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
36951  #define NIC8_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
36952  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x583A928ull
36953  #define NIC8_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
36954  #define NIC8_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
36955  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x583A930ull
36956  #define NIC8_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
36957  #define NIC8_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
36958  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x583A938ull
36959  #define NIC8_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
36960  #define NIC8_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
36961  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x583A940ull
36962  #define NIC8_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
36963  #define NIC8_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
36964  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x583A948ull
36965  #define NIC8_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
36966  #define NIC8_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
36967  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x583A950ull
36968  #define NIC8_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
36969  #define NIC8_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
36970  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x583A958ull
36971  #define NIC8_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
36972  #define NIC8_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
36973  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x583A960ull
36974  #define NIC8_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
36975  #define NIC8_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
36976  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x583A968ull
36977  #define NIC8_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
36978  #define NIC8_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
36979  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x583A970ull
36980  #define NIC8_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
36981  #define NIC8_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
36982  #define mmNIC8_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x583A978ull
36983  #define NIC8_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
36984  #define NIC8_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
36985  #define mmNIC8_QM1_AXUSER_SECURED_BASE 0x583AB00ull
36986  #define NIC8_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
36987  #define NIC8_QM1_AXUSER_SECURED_SECTION 0x8000
36988  #define mmNIC8_QM1_AXUSER_NONSECURED_BASE 0x583AB80ull
36989  #define NIC8_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
36990  #define NIC8_QM1_AXUSER_NONSECURED_SECTION 0x8000
36991  #define mmNIC8_QM1_DBG_HBW_BASE 0x583AC00ull
36992  #define NIC8_QM1_DBG_HBW_MAX_OFFSET 0x5800
36993  #define NIC8_QM1_DBG_HBW_SECTION 0x8000
36994  #define mmNIC8_QM1_DBG_LBW_BASE 0x583AC80ull
36995  #define NIC8_QM1_DBG_LBW_MAX_OFFSET 0x5800
36996  #define NIC8_QM1_DBG_LBW_SECTION 0x1000
36997  #define mmNIC8_QM1_CGM_BASE 0x583AD80ull
36998  #define NIC8_QM1_CGM_MAX_OFFSET 0xC000
36999  #define NIC8_QM1_CGM_SECTION 0x1000
37000  #define mmNIC8_QM1_SPECIAL_BASE 0x583AE80ull
37001  #define NIC8_QM1_SPECIAL_MAX_OFFSET 0x1800
37002  #define NIC8_QM1_SPECIAL_SECTION 0x4180
37003  #define mmNIC8_QPC1_BASE 0x583F000ull
37004  #define NIC8_QPC1_MAX_OFFSET 0x1000
37005  #define NIC8_QPC1_SECTION 0x7200
37006  #define mmNIC8_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x583F720ull
37007  #define NIC8_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
37008  #define NIC8_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
37009  #define mmNIC8_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x583F728ull
37010  #define NIC8_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
37011  #define NIC8_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
37012  #define mmNIC8_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x583F730ull
37013  #define NIC8_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
37014  #define NIC8_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
37015  #define mmNIC8_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x583F738ull
37016  #define NIC8_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
37017  #define NIC8_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
37018  #define mmNIC8_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x583F740ull
37019  #define NIC8_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
37020  #define NIC8_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
37021  #define mmNIC8_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x583F748ull
37022  #define NIC8_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
37023  #define NIC8_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
37024  #define mmNIC8_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x583F750ull
37025  #define NIC8_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
37026  #define NIC8_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
37027  #define mmNIC8_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x583F758ull
37028  #define NIC8_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
37029  #define NIC8_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
37030  #define mmNIC8_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x583F760ull
37031  #define NIC8_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
37032  #define NIC8_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
37033  #define mmNIC8_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x583F768ull
37034  #define NIC8_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
37035  #define NIC8_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
37036  #define mmNIC8_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x583F770ull
37037  #define NIC8_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
37038  #define NIC8_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
37039  #define mmNIC8_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x583F778ull
37040  #define NIC8_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
37041  #define NIC8_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
37042  #define mmNIC8_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x583F780ull
37043  #define NIC8_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
37044  #define NIC8_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
37045  #define mmNIC8_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x583F788ull
37046  #define NIC8_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
37047  #define NIC8_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
37048  #define mmNIC8_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x583F790ull
37049  #define NIC8_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
37050  #define NIC8_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
37051  #define mmNIC8_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x583F798ull
37052  #define NIC8_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
37053  #define NIC8_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
37054  #define mmNIC8_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x583F7A0ull
37055  #define NIC8_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
37056  #define NIC8_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
37057  #define mmNIC8_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x583F7A8ull
37058  #define NIC8_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
37059  #define NIC8_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
37060  #define mmNIC8_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x583F7B0ull
37061  #define NIC8_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
37062  #define NIC8_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
37063  #define mmNIC8_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x583F7B8ull
37064  #define NIC8_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
37065  #define NIC8_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
37066  #define mmNIC8_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x583F7C0ull
37067  #define NIC8_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
37068  #define NIC8_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
37069  #define mmNIC8_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x583F7C8ull
37070  #define NIC8_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
37071  #define NIC8_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
37072  #define mmNIC8_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x583F7D0ull
37073  #define NIC8_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
37074  #define NIC8_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
37075  #define mmNIC8_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x583F7D8ull
37076  #define NIC8_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
37077  #define NIC8_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
37078  #define mmNIC8_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x583F7E0ull
37079  #define NIC8_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
37080  #define NIC8_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
37081  #define mmNIC8_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x583F7E8ull
37082  #define NIC8_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
37083  #define NIC8_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
37084  #define mmNIC8_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x583F7F0ull
37085  #define NIC8_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
37086  #define NIC8_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
37087  #define mmNIC8_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x583F7F8ull
37088  #define NIC8_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
37089  #define NIC8_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
37090  #define mmNIC8_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x583F800ull
37091  #define NIC8_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
37092  #define NIC8_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
37093  #define mmNIC8_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x583F808ull
37094  #define NIC8_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
37095  #define NIC8_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
37096  #define mmNIC8_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x583F810ull
37097  #define NIC8_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
37098  #define NIC8_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
37099  #define mmNIC8_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x583F818ull
37100  #define NIC8_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
37101  #define NIC8_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
37102  #define mmNIC8_QPC1_AXUSER_CONG_QUE_BASE 0x583FB80ull
37103  #define NIC8_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
37104  #define NIC8_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
37105  #define mmNIC8_QPC1_AXUSER_RXWQE_BASE 0x583FBE0ull
37106  #define NIC8_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
37107  #define NIC8_QPC1_AXUSER_RXWQE_SECTION 0x6000
37108  #define mmNIC8_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x583FC40ull
37109  #define NIC8_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
37110  #define NIC8_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
37111  #define mmNIC8_QPC1_AXUSER_DB_FIFO_BASE 0x583FCA0ull
37112  #define NIC8_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
37113  #define NIC8_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
37114  #define mmNIC8_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x583FD00ull
37115  #define NIC8_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
37116  #define NIC8_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
37117  #define mmNIC8_QPC1_AXUSER_ERR_FIFO_BASE 0x583FD60ull
37118  #define NIC8_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
37119  #define NIC8_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
37120  #define mmNIC8_QPC1_AXUSER_QPC_RESP_BASE 0x583FDC0ull
37121  #define NIC8_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
37122  #define NIC8_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
37123  #define mmNIC8_QPC1_AXUSER_QPC_REQ_BASE 0x583FE20ull
37124  #define NIC8_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
37125  #define NIC8_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
37126  #define mmNIC8_QPC1_SPECIAL_BASE 0x583FE80ull
37127  #define NIC8_QPC1_SPECIAL_MAX_OFFSET 0x1800
37128  #define NIC8_QPC1_SPECIAL_SECTION 0x8180
37129  #define mmNIC8_TMR_BASE 0x5848000ull
37130  #define NIC8_TMR_MAX_OFFSET 0x1000
37131  #define NIC8_TMR_SECTION 0xD600
37132  #define mmNIC8_TMR_AXUSER_TMR_FREE_LIST_BASE 0x5848D60ull
37133  #define NIC8_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
37134  #define NIC8_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
37135  #define mmNIC8_TMR_AXUSER_TMR_FIFO_BASE 0x5848DC0ull
37136  #define NIC8_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
37137  #define NIC8_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
37138  #define mmNIC8_TMR_AXUSER_TMR_FSM_BASE 0x5848E20ull
37139  #define NIC8_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
37140  #define NIC8_TMR_AXUSER_TMR_FSM_SECTION 0x6000
37141  #define mmNIC8_TMR_SPECIAL_BASE 0x5848E80ull
37142  #define NIC8_TMR_SPECIAL_MAX_OFFSET 0x1800
37143  #define NIC8_TMR_SPECIAL_SECTION 0x1800
37144  #define mmNIC8_RXB_CORE_BASE 0x5849000ull
37145  #define NIC8_RXB_CORE_MAX_OFFSET 0x1000
37146  #define NIC8_RXB_CORE_SECTION 0x6100
37147  #define mmNIC8_RXB_CORE_SCT_AWUSER_BASE 0x5849610ull
37148  #define NIC8_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
37149  #define NIC8_RXB_CORE_SCT_AWUSER_SECTION 0x8700
37150  #define mmNIC8_RXB_CORE_SPECIAL_BASE 0x5849E80ull
37151  #define NIC8_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
37152  #define NIC8_RXB_CORE_SPECIAL_SECTION 0x1800
37153  #define mmNIC8_RXE0_BASE 0x584A000ull
37154  #define NIC8_RXE0_MAX_OFFSET 0x1000
37155  #define NIC8_RXE0_SECTION 0x9000
37156  #define mmNIC8_RXE0_WQE_ARUSER_BASE 0x584A900ull
37157  #define NIC8_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
37158  #define NIC8_RXE0_WQE_ARUSER_SECTION 0x5800
37159  #define mmNIC8_RXE0_SPECIAL_BASE 0x584AE80ull
37160  #define NIC8_RXE0_SPECIAL_MAX_OFFSET 0x1800
37161  #define NIC8_RXE0_SPECIAL_SECTION 0x1800
37162  #define mmNIC8_RXE1_BASE 0x584B000ull
37163  #define NIC8_RXE1_MAX_OFFSET 0x1000
37164  #define NIC8_RXE1_SECTION 0x9000
37165  #define mmNIC8_RXE1_WQE_ARUSER_BASE 0x584B900ull
37166  #define NIC8_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
37167  #define NIC8_RXE1_WQE_ARUSER_SECTION 0x5800
37168  #define mmNIC8_RXE1_SPECIAL_BASE 0x584BE80ull
37169  #define NIC8_RXE1_SPECIAL_MAX_OFFSET 0x1800
37170  #define NIC8_RXE1_SPECIAL_SECTION 0x1800
37171  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ0_BASE 0x584C000ull
37172  #define NIC8_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
37173  #define NIC8_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
37174  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ1_BASE 0x584C050ull
37175  #define NIC8_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
37176  #define NIC8_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
37177  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ2_BASE 0x584C0A0ull
37178  #define NIC8_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
37179  #define NIC8_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
37180  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ3_BASE 0x584C0F0ull
37181  #define NIC8_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
37182  #define NIC8_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
37183  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ4_BASE 0x584C140ull
37184  #define NIC8_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
37185  #define NIC8_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
37186  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ5_BASE 0x584C190ull
37187  #define NIC8_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
37188  #define NIC8_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
37189  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ6_BASE 0x584C1E0ull
37190  #define NIC8_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
37191  #define NIC8_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
37192  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ7_BASE 0x584C230ull
37193  #define NIC8_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
37194  #define NIC8_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
37195  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ8_BASE 0x584C280ull
37196  #define NIC8_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
37197  #define NIC8_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
37198  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ9_BASE 0x584C2D0ull
37199  #define NIC8_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
37200  #define NIC8_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
37201  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ10_BASE 0x584C320ull
37202  #define NIC8_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
37203  #define NIC8_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
37204  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ11_BASE 0x584C370ull
37205  #define NIC8_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
37206  #define NIC8_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
37207  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ12_BASE 0x584C3C0ull
37208  #define NIC8_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
37209  #define NIC8_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
37210  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ13_BASE 0x584C410ull
37211  #define NIC8_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
37212  #define NIC8_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
37213  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ14_BASE 0x584C460ull
37214  #define NIC8_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
37215  #define NIC8_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
37216  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ15_BASE 0x584C4B0ull
37217  #define NIC8_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
37218  #define NIC8_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
37219  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ16_BASE 0x584C500ull
37220  #define NIC8_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
37221  #define NIC8_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
37222  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ17_BASE 0x584C550ull
37223  #define NIC8_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
37224  #define NIC8_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
37225  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ18_BASE 0x584C5A0ull
37226  #define NIC8_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
37227  #define NIC8_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
37228  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ19_BASE 0x584C5F0ull
37229  #define NIC8_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
37230  #define NIC8_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
37231  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ20_BASE 0x584C640ull
37232  #define NIC8_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
37233  #define NIC8_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
37234  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ21_BASE 0x584C690ull
37235  #define NIC8_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
37236  #define NIC8_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
37237  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ22_BASE 0x584C6E0ull
37238  #define NIC8_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
37239  #define NIC8_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
37240  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ23_BASE 0x584C730ull
37241  #define NIC8_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
37242  #define NIC8_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
37243  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ24_BASE 0x584C780ull
37244  #define NIC8_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
37245  #define NIC8_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
37246  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ25_BASE 0x584C7D0ull
37247  #define NIC8_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
37248  #define NIC8_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
37249  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ26_BASE 0x584C820ull
37250  #define NIC8_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
37251  #define NIC8_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
37252  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ27_BASE 0x584C870ull
37253  #define NIC8_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
37254  #define NIC8_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
37255  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ28_BASE 0x584C8C0ull
37256  #define NIC8_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
37257  #define NIC8_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
37258  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ29_BASE 0x584C910ull
37259  #define NIC8_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
37260  #define NIC8_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
37261  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ30_BASE 0x584C960ull
37262  #define NIC8_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
37263  #define NIC8_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
37264  #define mmNIC8_RXE0_AXUSER_AXUSER_CQ31_BASE 0x584C9B0ull
37265  #define NIC8_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
37266  #define NIC8_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
37267  #define mmNIC8_RXE0_AXUSER_SPECIAL_BASE 0x584CE80ull
37268  #define NIC8_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
37269  #define NIC8_RXE0_AXUSER_SPECIAL_SECTION 0x1800
37270  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ0_BASE 0x584D000ull
37271  #define NIC8_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
37272  #define NIC8_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
37273  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ1_BASE 0x584D050ull
37274  #define NIC8_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
37275  #define NIC8_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
37276  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ2_BASE 0x584D0A0ull
37277  #define NIC8_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
37278  #define NIC8_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
37279  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ3_BASE 0x584D0F0ull
37280  #define NIC8_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
37281  #define NIC8_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
37282  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ4_BASE 0x584D140ull
37283  #define NIC8_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
37284  #define NIC8_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
37285  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ5_BASE 0x584D190ull
37286  #define NIC8_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
37287  #define NIC8_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
37288  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ6_BASE 0x584D1E0ull
37289  #define NIC8_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
37290  #define NIC8_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
37291  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ7_BASE 0x584D230ull
37292  #define NIC8_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
37293  #define NIC8_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
37294  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ8_BASE 0x584D280ull
37295  #define NIC8_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
37296  #define NIC8_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
37297  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ9_BASE 0x584D2D0ull
37298  #define NIC8_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
37299  #define NIC8_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
37300  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ10_BASE 0x584D320ull
37301  #define NIC8_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
37302  #define NIC8_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
37303  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ11_BASE 0x584D370ull
37304  #define NIC8_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
37305  #define NIC8_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
37306  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ12_BASE 0x584D3C0ull
37307  #define NIC8_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
37308  #define NIC8_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
37309  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ13_BASE 0x584D410ull
37310  #define NIC8_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
37311  #define NIC8_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
37312  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ14_BASE 0x584D460ull
37313  #define NIC8_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
37314  #define NIC8_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
37315  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ15_BASE 0x584D4B0ull
37316  #define NIC8_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
37317  #define NIC8_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
37318  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ16_BASE 0x584D500ull
37319  #define NIC8_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
37320  #define NIC8_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
37321  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ17_BASE 0x584D550ull
37322  #define NIC8_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
37323  #define NIC8_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
37324  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ18_BASE 0x584D5A0ull
37325  #define NIC8_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
37326  #define NIC8_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
37327  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ19_BASE 0x584D5F0ull
37328  #define NIC8_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
37329  #define NIC8_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
37330  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ20_BASE 0x584D640ull
37331  #define NIC8_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
37332  #define NIC8_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
37333  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ21_BASE 0x584D690ull
37334  #define NIC8_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
37335  #define NIC8_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
37336  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ22_BASE 0x584D6E0ull
37337  #define NIC8_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
37338  #define NIC8_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
37339  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ23_BASE 0x584D730ull
37340  #define NIC8_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
37341  #define NIC8_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
37342  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ24_BASE 0x584D780ull
37343  #define NIC8_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
37344  #define NIC8_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
37345  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ25_BASE 0x584D7D0ull
37346  #define NIC8_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
37347  #define NIC8_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
37348  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ26_BASE 0x584D820ull
37349  #define NIC8_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
37350  #define NIC8_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
37351  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ27_BASE 0x584D870ull
37352  #define NIC8_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
37353  #define NIC8_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
37354  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ28_BASE 0x584D8C0ull
37355  #define NIC8_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
37356  #define NIC8_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
37357  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ29_BASE 0x584D910ull
37358  #define NIC8_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
37359  #define NIC8_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
37360  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ30_BASE 0x584D960ull
37361  #define NIC8_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
37362  #define NIC8_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
37363  #define mmNIC8_RXE1_AXUSER_AXUSER_CQ31_BASE 0x584D9B0ull
37364  #define NIC8_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
37365  #define NIC8_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
37366  #define mmNIC8_RXE1_AXUSER_SPECIAL_BASE 0x584DE80ull
37367  #define NIC8_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
37368  #define NIC8_RXE1_AXUSER_SPECIAL_SECTION 0x2180
37369  #define mmNIC8_TXS0_BASE 0x5850000ull
37370  #define NIC8_TXS0_MAX_OFFSET 0x1000
37371  #define NIC8_TXS0_SECTION 0xE800
37372  #define mmNIC8_TXS0_SPECIAL_BASE 0x5850E80ull
37373  #define NIC8_TXS0_SPECIAL_MAX_OFFSET 0x1800
37374  #define NIC8_TXS0_SPECIAL_SECTION 0x1800
37375  #define mmNIC8_TXS1_BASE 0x5851000ull
37376  #define NIC8_TXS1_MAX_OFFSET 0x1000
37377  #define NIC8_TXS1_SECTION 0xE800
37378  #define mmNIC8_TXS1_SPECIAL_BASE 0x5851E80ull
37379  #define NIC8_TXS1_SPECIAL_MAX_OFFSET 0x1800
37380  #define NIC8_TXS1_SPECIAL_SECTION 0x1800
37381  #define mmNIC8_TXE0_BASE 0x5852000ull
37382  #define NIC8_TXE0_MAX_OFFSET 0x1000
37383  #define NIC8_TXE0_SECTION 0xE800
37384  #define mmNIC8_TXE0_SPECIAL_BASE 0x5852E80ull
37385  #define NIC8_TXE0_SPECIAL_MAX_OFFSET 0x1800
37386  #define NIC8_TXE0_SPECIAL_SECTION 0x1800
37387  #define mmNIC8_TXE1_BASE 0x5853000ull
37388  #define NIC8_TXE1_MAX_OFFSET 0x1000
37389  #define NIC8_TXE1_SECTION 0xE800
37390  #define mmNIC8_TXE1_SPECIAL_BASE 0x5853E80ull
37391  #define NIC8_TXE1_SPECIAL_MAX_OFFSET 0x1800
37392  #define NIC8_TXE1_SPECIAL_SECTION 0x1800
37393  #define mmNIC8_TXB_BASE 0x5854000ull
37394  #define NIC8_TXB_MAX_OFFSET 0x1000
37395  #define NIC8_TXB_SECTION 0xE800
37396  #define mmNIC8_TXB_SPECIAL_BASE 0x5854E80ull
37397  #define NIC8_TXB_SPECIAL_MAX_OFFSET 0x1800
37398  #define NIC8_TXB_SPECIAL_SECTION 0x1800
37399  #define mmNIC8_MSTR_IF_RR_SHRD_HBW_BASE 0x5855000ull
37400  #define NIC8_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
37401  #define NIC8_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
37402  #define mmNIC8_MSTR_IF_RR_PRVT_HBW_BASE 0x5855200ull
37403  #define NIC8_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
37404  #define NIC8_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
37405  #define mmNIC8_MSTR_IF_RR_SHRD_LBW_BASE 0x5855400ull
37406  #define NIC8_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
37407  #define NIC8_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
37408  #define mmNIC8_MSTR_IF_RR_PRVT_LBW_BASE 0x5855600ull
37409  #define NIC8_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
37410  #define NIC8_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
37411  #define mmNIC8_MSTR_IF_E2E_CRDT_BASE 0x5855800ull
37412  #define NIC8_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
37413  #define NIC8_MSTR_IF_E2E_CRDT_SECTION 0x2800
37414  #define mmNIC8_MSTR_IF_AXUSER_BASE 0x5855A80ull
37415  #define NIC8_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
37416  #define NIC8_MSTR_IF_AXUSER_SECTION 0x8000
37417  #define mmNIC8_MSTR_IF_DBG_HBW_BASE 0x5855B00ull
37418  #define NIC8_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
37419  #define NIC8_MSTR_IF_DBG_HBW_SECTION 0x8000
37420  #define mmNIC8_MSTR_IF_DBG_LBW_BASE 0x5855B80ull
37421  #define NIC8_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
37422  #define NIC8_MSTR_IF_DBG_LBW_SECTION 0x8000
37423  #define mmNIC8_MSTR_IF_CORE_HBW_BASE 0x5855C00ull
37424  #define NIC8_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
37425  #define NIC8_MSTR_IF_CORE_HBW_SECTION 0x1800
37426  #define mmNIC8_MSTR_IF_CORE_LBW_BASE 0x5855D80ull
37427  #define NIC8_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
37428  #define NIC8_MSTR_IF_CORE_LBW_SECTION 0x1000
37429  #define mmNIC8_MSTR_IF_SPECIAL_BASE 0x5855E80ull
37430  #define NIC8_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
37431  #define NIC8_MSTR_IF_SPECIAL_SECTION 0x1800
37432  #define mmNIC8_TX_AXUSER_BASE 0x5856000ull
37433  #define NIC8_TX_AXUSER_MAX_OFFSET 0x5000
37434  #define NIC8_TX_AXUSER_SECTION 0x2000
37435  #define mmNIC8_SERDES0_BASE 0x5858000ull
37436  #define NIC8_SERDES0_MAX_OFFSET 0x3E40
37437  #define NIC8_SERDES0_SECTION 0x4000
37438  #define mmNIC8_SERDES1_BASE 0x585C000ull
37439  #define NIC8_SERDES1_MAX_OFFSET 0x3E40
37440  #define NIC8_SERDES1_SECTION 0x4000
37441  #define mmNIC8_PHY_BASE 0x5860000ull
37442  #define NIC8_PHY_MAX_OFFSET 0x1000
37443  #define NIC8_PHY_SECTION 0xE800
37444  #define mmNIC8_PHY_SPECIAL_BASE 0x5860E80ull
37445  #define NIC8_PHY_SPECIAL_MAX_OFFSET 0x1800
37446  #define NIC8_PHY_SPECIAL_SECTION 0x7180
37447  #define mmPRT8_MAC_AUX_BASE 0x5868000ull
37448  #define PRT8_MAC_AUX_MAX_OFFSET 0x1000
37449  #define PRT8_MAC_AUX_SECTION 0xE800
37450  #define mmPRT8_MAC_AUX_SPECIAL_BASE 0x5868E80ull
37451  #define PRT8_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
37452  #define PRT8_MAC_AUX_SPECIAL_SECTION 0x1800
37453  #define mmPRT8_MAC_CORE_BASE 0x5869000ull
37454  #define PRT8_MAC_CORE_MAX_OFFSET 0x1000
37455  #define PRT8_MAC_CORE_SECTION 0xE800
37456  #define mmPRT8_MAC_CORE_SPECIAL_BASE 0x5869E80ull
37457  #define PRT8_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
37458  #define PRT8_MAC_CORE_SPECIAL_SECTION 0x1800
37459  #define mmNIC8_MAC_RS_FEC_BASE 0x586A000ull
37460  #define NIC8_MAC_RS_FEC_MAX_OFFSET 0x2DC0
37461  #define NIC8_MAC_RS_FEC_SECTION 0x1000
37462  #define mmNIC8_MAC_GLOB_STAT_CONTROL_REG_BASE 0x586B000ull
37463  #define NIC8_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
37464  #define NIC8_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
37465  #define mmNIC8_MAC_GLOB_STAT_RX0_BASE 0x586B100ull
37466  #define NIC8_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
37467  #define NIC8_MAC_GLOB_STAT_RX0_SECTION 0x8C00
37468  #define mmNIC8_MAC_GLOB_STAT_RX1_BASE 0x586B18Cull
37469  #define NIC8_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
37470  #define NIC8_MAC_GLOB_STAT_RX1_SECTION 0x8C00
37471  #define mmNIC8_MAC_GLOB_STAT_RX2_BASE 0x586B218ull
37472  #define NIC8_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
37473  #define NIC8_MAC_GLOB_STAT_RX2_SECTION 0x8C00
37474  #define mmNIC8_MAC_GLOB_STAT_RX3_BASE 0x586B2A4ull
37475  #define NIC8_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
37476  #define NIC8_MAC_GLOB_STAT_RX3_SECTION 0x8C00
37477  #define mmNIC8_MAC_GLOB_STAT_TX0_BASE 0x586B330ull
37478  #define NIC8_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
37479  #define NIC8_MAC_GLOB_STAT_TX0_SECTION 0x6800
37480  #define mmNIC8_MAC_GLOB_STAT_TX1_BASE 0x586B398ull
37481  #define NIC8_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
37482  #define NIC8_MAC_GLOB_STAT_TX1_SECTION 0x6800
37483  #define mmNIC8_MAC_GLOB_STAT_TX2_BASE 0x586B400ull
37484  #define NIC8_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
37485  #define NIC8_MAC_GLOB_STAT_TX2_SECTION 0x6800
37486  #define mmNIC8_MAC_GLOB_STAT_TX3_BASE 0x586B468ull
37487  #define NIC8_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
37488  #define NIC8_MAC_GLOB_STAT_TX3_SECTION 0x3980
37489  #define mmNIC8_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x586B800ull
37490  #define NIC8_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
37491  #define NIC8_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
37492  #define mmNIC8_MAC_CH0_MAC_PCS_BASE 0x586C000ull
37493  #define NIC8_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
37494  #define NIC8_MAC_CH0_MAC_PCS_SECTION 0x4000
37495  #define mmNIC8_MAC_CH0_MAC_128_BASE 0x586C400ull
37496  #define NIC8_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
37497  #define NIC8_MAC_CH0_MAC_128_SECTION 0x4000
37498  #define mmNIC8_MAC_CH0_MAC_AN_BASE 0x586C800ull
37499  #define NIC8_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
37500  #define NIC8_MAC_CH0_MAC_AN_SECTION 0x8000
37501  #define mmNIC8_MAC_CH1_MAC_PCS_BASE 0x586D000ull
37502  #define NIC8_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
37503  #define NIC8_MAC_CH1_MAC_PCS_SECTION 0x4000
37504  #define mmNIC8_MAC_CH1_MAC_128_BASE 0x586D400ull
37505  #define NIC8_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
37506  #define NIC8_MAC_CH1_MAC_128_SECTION 0x4000
37507  #define mmNIC8_MAC_CH1_MAC_AN_BASE 0x586D800ull
37508  #define NIC8_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
37509  #define NIC8_MAC_CH1_MAC_AN_SECTION 0x8000
37510  #define mmNIC8_MAC_CH2_MAC_PCS_BASE 0x586E000ull
37511  #define NIC8_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
37512  #define NIC8_MAC_CH2_MAC_PCS_SECTION 0x4000
37513  #define mmNIC8_MAC_CH2_MAC_128_BASE 0x586E400ull
37514  #define NIC8_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
37515  #define NIC8_MAC_CH2_MAC_128_SECTION 0x4000
37516  #define mmNIC8_MAC_CH2_MAC_AN_BASE 0x586E800ull
37517  #define NIC8_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
37518  #define NIC8_MAC_CH2_MAC_AN_SECTION 0x8000
37519  #define mmNIC8_MAC_CH3_MAC_PCS_BASE 0x586F000ull
37520  #define NIC8_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
37521  #define NIC8_MAC_CH3_MAC_PCS_SECTION 0x4000
37522  #define mmNIC8_MAC_CH3_MAC_128_BASE 0x586F400ull
37523  #define NIC8_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
37524  #define NIC8_MAC_CH3_MAC_128_SECTION 0x4000
37525  #define mmNIC8_MAC_CH3_MAC_AN_BASE 0x586F800ull
37526  #define NIC8_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
37527  #define NIC8_MAC_CH3_MAC_AN_SECTION 0x10800
37528  #define mmNIC9_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5880000ull
37529  #define NIC9_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37530  #define NIC9_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
37531  #define mmNIC9_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5880080ull
37532  #define NIC9_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37533  #define NIC9_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
37534  #define mmNIC9_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5880100ull
37535  #define NIC9_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37536  #define NIC9_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37537  #define mmNIC9_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5880180ull
37538  #define NIC9_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37539  #define NIC9_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37540  #define mmNIC9_UMR0_0_SPECIAL_BASE 0x5880E80ull
37541  #define NIC9_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
37542  #define NIC9_UMR0_0_SPECIAL_SECTION 0x1800
37543  #define mmNIC9_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5881000ull
37544  #define NIC9_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37545  #define NIC9_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
37546  #define mmNIC9_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5881080ull
37547  #define NIC9_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37548  #define NIC9_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
37549  #define mmNIC9_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5881100ull
37550  #define NIC9_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37551  #define NIC9_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37552  #define mmNIC9_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5881180ull
37553  #define NIC9_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37554  #define NIC9_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37555  #define mmNIC9_UMR0_1_SPECIAL_BASE 0x5881E80ull
37556  #define NIC9_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
37557  #define NIC9_UMR0_1_SPECIAL_SECTION 0x1800
37558  #define mmNIC9_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5882000ull
37559  #define NIC9_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37560  #define NIC9_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
37561  #define mmNIC9_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5882080ull
37562  #define NIC9_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37563  #define NIC9_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
37564  #define mmNIC9_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5882100ull
37565  #define NIC9_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37566  #define NIC9_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37567  #define mmNIC9_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5882180ull
37568  #define NIC9_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37569  #define NIC9_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37570  #define mmNIC9_UMR0_2_SPECIAL_BASE 0x5882E80ull
37571  #define NIC9_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
37572  #define NIC9_UMR0_2_SPECIAL_SECTION 0x1800
37573  #define mmNIC9_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5883000ull
37574  #define NIC9_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37575  #define NIC9_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
37576  #define mmNIC9_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5883080ull
37577  #define NIC9_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37578  #define NIC9_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
37579  #define mmNIC9_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5883100ull
37580  #define NIC9_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37581  #define NIC9_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37582  #define mmNIC9_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5883180ull
37583  #define NIC9_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37584  #define NIC9_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37585  #define mmNIC9_UMR0_3_SPECIAL_BASE 0x5883E80ull
37586  #define NIC9_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
37587  #define NIC9_UMR0_3_SPECIAL_SECTION 0x1800
37588  #define mmNIC9_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5884000ull
37589  #define NIC9_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37590  #define NIC9_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
37591  #define mmNIC9_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5884080ull
37592  #define NIC9_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37593  #define NIC9_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
37594  #define mmNIC9_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5884100ull
37595  #define NIC9_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37596  #define NIC9_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37597  #define mmNIC9_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5884180ull
37598  #define NIC9_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37599  #define NIC9_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37600  #define mmNIC9_UMR0_4_SPECIAL_BASE 0x5884E80ull
37601  #define NIC9_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
37602  #define NIC9_UMR0_4_SPECIAL_SECTION 0x1800
37603  #define mmNIC9_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5885000ull
37604  #define NIC9_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37605  #define NIC9_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
37606  #define mmNIC9_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5885080ull
37607  #define NIC9_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37608  #define NIC9_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
37609  #define mmNIC9_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5885100ull
37610  #define NIC9_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37611  #define NIC9_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37612  #define mmNIC9_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5885180ull
37613  #define NIC9_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37614  #define NIC9_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37615  #define mmNIC9_UMR0_5_SPECIAL_BASE 0x5885E80ull
37616  #define NIC9_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
37617  #define NIC9_UMR0_5_SPECIAL_SECTION 0x1800
37618  #define mmNIC9_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5886000ull
37619  #define NIC9_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37620  #define NIC9_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
37621  #define mmNIC9_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5886080ull
37622  #define NIC9_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37623  #define NIC9_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
37624  #define mmNIC9_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5886100ull
37625  #define NIC9_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37626  #define NIC9_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37627  #define mmNIC9_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5886180ull
37628  #define NIC9_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37629  #define NIC9_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37630  #define mmNIC9_UMR0_6_SPECIAL_BASE 0x5886E80ull
37631  #define NIC9_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
37632  #define NIC9_UMR0_6_SPECIAL_SECTION 0x1800
37633  #define mmNIC9_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5887000ull
37634  #define NIC9_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37635  #define NIC9_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
37636  #define mmNIC9_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5887080ull
37637  #define NIC9_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37638  #define NIC9_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
37639  #define mmNIC9_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5887100ull
37640  #define NIC9_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37641  #define NIC9_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37642  #define mmNIC9_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5887180ull
37643  #define NIC9_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37644  #define NIC9_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37645  #define mmNIC9_UMR0_7_SPECIAL_BASE 0x5887E80ull
37646  #define NIC9_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
37647  #define NIC9_UMR0_7_SPECIAL_SECTION 0x1800
37648  #define mmNIC9_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5888000ull
37649  #define NIC9_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37650  #define NIC9_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
37651  #define mmNIC9_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5888080ull
37652  #define NIC9_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37653  #define NIC9_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
37654  #define mmNIC9_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5888100ull
37655  #define NIC9_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37656  #define NIC9_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37657  #define mmNIC9_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5888180ull
37658  #define NIC9_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37659  #define NIC9_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37660  #define mmNIC9_UMR0_8_SPECIAL_BASE 0x5888E80ull
37661  #define NIC9_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
37662  #define NIC9_UMR0_8_SPECIAL_SECTION 0x1800
37663  #define mmNIC9_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5889000ull
37664  #define NIC9_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37665  #define NIC9_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
37666  #define mmNIC9_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5889080ull
37667  #define NIC9_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37668  #define NIC9_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
37669  #define mmNIC9_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5889100ull
37670  #define NIC9_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37671  #define NIC9_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37672  #define mmNIC9_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5889180ull
37673  #define NIC9_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37674  #define NIC9_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37675  #define mmNIC9_UMR0_9_SPECIAL_BASE 0x5889E80ull
37676  #define NIC9_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
37677  #define NIC9_UMR0_9_SPECIAL_SECTION 0x1800
37678  #define mmNIC9_UMR0_10_UNSECURE_DOORBELL0_BASE 0x588A000ull
37679  #define NIC9_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37680  #define NIC9_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
37681  #define mmNIC9_UMR0_10_UNSECURE_DOORBELL1_BASE 0x588A080ull
37682  #define NIC9_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37683  #define NIC9_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
37684  #define mmNIC9_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x588A100ull
37685  #define NIC9_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37686  #define NIC9_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37687  #define mmNIC9_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x588A180ull
37688  #define NIC9_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37689  #define NIC9_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37690  #define mmNIC9_UMR0_10_SPECIAL_BASE 0x588AE80ull
37691  #define NIC9_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
37692  #define NIC9_UMR0_10_SPECIAL_SECTION 0x1800
37693  #define mmNIC9_UMR0_11_UNSECURE_DOORBELL0_BASE 0x588B000ull
37694  #define NIC9_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37695  #define NIC9_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
37696  #define mmNIC9_UMR0_11_UNSECURE_DOORBELL1_BASE 0x588B080ull
37697  #define NIC9_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37698  #define NIC9_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
37699  #define mmNIC9_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x588B100ull
37700  #define NIC9_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37701  #define NIC9_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37702  #define mmNIC9_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x588B180ull
37703  #define NIC9_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37704  #define NIC9_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37705  #define mmNIC9_UMR0_11_SPECIAL_BASE 0x588BE80ull
37706  #define NIC9_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
37707  #define NIC9_UMR0_11_SPECIAL_SECTION 0x1800
37708  #define mmNIC9_UMR0_12_UNSECURE_DOORBELL0_BASE 0x588C000ull
37709  #define NIC9_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37710  #define NIC9_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
37711  #define mmNIC9_UMR0_12_UNSECURE_DOORBELL1_BASE 0x588C080ull
37712  #define NIC9_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37713  #define NIC9_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
37714  #define mmNIC9_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x588C100ull
37715  #define NIC9_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37716  #define NIC9_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37717  #define mmNIC9_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x588C180ull
37718  #define NIC9_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37719  #define NIC9_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37720  #define mmNIC9_UMR0_12_SPECIAL_BASE 0x588CE80ull
37721  #define NIC9_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
37722  #define NIC9_UMR0_12_SPECIAL_SECTION 0x1800
37723  #define mmNIC9_UMR0_13_UNSECURE_DOORBELL0_BASE 0x588D000ull
37724  #define NIC9_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37725  #define NIC9_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
37726  #define mmNIC9_UMR0_13_UNSECURE_DOORBELL1_BASE 0x588D080ull
37727  #define NIC9_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37728  #define NIC9_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
37729  #define mmNIC9_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x588D100ull
37730  #define NIC9_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37731  #define NIC9_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37732  #define mmNIC9_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x588D180ull
37733  #define NIC9_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37734  #define NIC9_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37735  #define mmNIC9_UMR0_13_SPECIAL_BASE 0x588DE80ull
37736  #define NIC9_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
37737  #define NIC9_UMR0_13_SPECIAL_SECTION 0x1800
37738  #define mmNIC9_UMR0_14_UNSECURE_DOORBELL0_BASE 0x588E000ull
37739  #define NIC9_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37740  #define NIC9_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
37741  #define mmNIC9_UMR0_14_UNSECURE_DOORBELL1_BASE 0x588E080ull
37742  #define NIC9_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37743  #define NIC9_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
37744  #define mmNIC9_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x588E100ull
37745  #define NIC9_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37746  #define NIC9_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37747  #define mmNIC9_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x588E180ull
37748  #define NIC9_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37749  #define NIC9_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37750  #define mmNIC9_UMR0_14_SPECIAL_BASE 0x588EE80ull
37751  #define NIC9_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
37752  #define NIC9_UMR0_14_SPECIAL_SECTION 0x1180
37753  #define mmNIC9_QM_DCCM0_BASE 0x5890000ull
37754  #define NIC9_QM_DCCM0_MAX_OFFSET 0x4000
37755  #define NIC9_QM_DCCM0_SECTION 0x8000
37756  #define mmNIC9_QM_ARC_AUX0_BASE 0x5898000ull
37757  #define NIC9_QM_ARC_AUX0_MAX_OFFSET 0x1000
37758  #define NIC9_QM_ARC_AUX0_SECTION 0xE800
37759  #define mmNIC9_QM_ARC_AUX0_SPECIAL_BASE 0x5898E80ull
37760  #define NIC9_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
37761  #define NIC9_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
37762  #define mmNIC9_QM0_BASE 0x589A000ull
37763  #define NIC9_QM0_MAX_OFFSET 0x1000
37764  #define NIC9_QM0_SECTION 0x9000
37765  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x589A900ull
37766  #define NIC9_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
37767  #define NIC9_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
37768  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x589A908ull
37769  #define NIC9_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
37770  #define NIC9_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
37771  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x589A910ull
37772  #define NIC9_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
37773  #define NIC9_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
37774  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x589A918ull
37775  #define NIC9_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
37776  #define NIC9_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
37777  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x589A920ull
37778  #define NIC9_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
37779  #define NIC9_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
37780  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x589A928ull
37781  #define NIC9_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
37782  #define NIC9_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
37783  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x589A930ull
37784  #define NIC9_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
37785  #define NIC9_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
37786  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x589A938ull
37787  #define NIC9_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
37788  #define NIC9_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
37789  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x589A940ull
37790  #define NIC9_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
37791  #define NIC9_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
37792  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x589A948ull
37793  #define NIC9_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
37794  #define NIC9_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
37795  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x589A950ull
37796  #define NIC9_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
37797  #define NIC9_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
37798  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x589A958ull
37799  #define NIC9_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
37800  #define NIC9_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
37801  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x589A960ull
37802  #define NIC9_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
37803  #define NIC9_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
37804  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x589A968ull
37805  #define NIC9_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
37806  #define NIC9_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
37807  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x589A970ull
37808  #define NIC9_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
37809  #define NIC9_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
37810  #define mmNIC9_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x589A978ull
37811  #define NIC9_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
37812  #define NIC9_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
37813  #define mmNIC9_QM0_AXUSER_SECURED_BASE 0x589AB00ull
37814  #define NIC9_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
37815  #define NIC9_QM0_AXUSER_SECURED_SECTION 0x8000
37816  #define mmNIC9_QM0_AXUSER_NONSECURED_BASE 0x589AB80ull
37817  #define NIC9_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
37818  #define NIC9_QM0_AXUSER_NONSECURED_SECTION 0x8000
37819  #define mmNIC9_QM0_DBG_HBW_BASE 0x589AC00ull
37820  #define NIC9_QM0_DBG_HBW_MAX_OFFSET 0x5800
37821  #define NIC9_QM0_DBG_HBW_SECTION 0x8000
37822  #define mmNIC9_QM0_DBG_LBW_BASE 0x589AC80ull
37823  #define NIC9_QM0_DBG_LBW_MAX_OFFSET 0x5800
37824  #define NIC9_QM0_DBG_LBW_SECTION 0x1000
37825  #define mmNIC9_QM0_CGM_BASE 0x589AD80ull
37826  #define NIC9_QM0_CGM_MAX_OFFSET 0xC000
37827  #define NIC9_QM0_CGM_SECTION 0x1000
37828  #define mmNIC9_QM0_SPECIAL_BASE 0x589AE80ull
37829  #define NIC9_QM0_SPECIAL_MAX_OFFSET 0x1800
37830  #define NIC9_QM0_SPECIAL_SECTION 0x4180
37831  #define mmNIC9_QPC0_BASE 0x589F000ull
37832  #define NIC9_QPC0_MAX_OFFSET 0x1000
37833  #define NIC9_QPC0_SECTION 0x7200
37834  #define mmNIC9_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x589F720ull
37835  #define NIC9_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
37836  #define NIC9_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
37837  #define mmNIC9_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x589F728ull
37838  #define NIC9_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
37839  #define NIC9_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
37840  #define mmNIC9_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x589F730ull
37841  #define NIC9_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
37842  #define NIC9_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
37843  #define mmNIC9_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x589F738ull
37844  #define NIC9_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
37845  #define NIC9_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
37846  #define mmNIC9_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x589F740ull
37847  #define NIC9_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
37848  #define NIC9_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
37849  #define mmNIC9_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x589F748ull
37850  #define NIC9_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
37851  #define NIC9_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
37852  #define mmNIC9_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x589F750ull
37853  #define NIC9_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
37854  #define NIC9_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
37855  #define mmNIC9_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x589F758ull
37856  #define NIC9_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
37857  #define NIC9_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
37858  #define mmNIC9_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x589F760ull
37859  #define NIC9_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
37860  #define NIC9_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
37861  #define mmNIC9_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x589F768ull
37862  #define NIC9_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
37863  #define NIC9_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
37864  #define mmNIC9_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x589F770ull
37865  #define NIC9_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
37866  #define NIC9_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
37867  #define mmNIC9_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x589F778ull
37868  #define NIC9_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
37869  #define NIC9_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
37870  #define mmNIC9_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x589F780ull
37871  #define NIC9_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
37872  #define NIC9_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
37873  #define mmNIC9_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x589F788ull
37874  #define NIC9_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
37875  #define NIC9_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
37876  #define mmNIC9_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x589F790ull
37877  #define NIC9_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
37878  #define NIC9_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
37879  #define mmNIC9_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x589F798ull
37880  #define NIC9_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
37881  #define NIC9_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
37882  #define mmNIC9_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x589F7A0ull
37883  #define NIC9_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
37884  #define NIC9_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
37885  #define mmNIC9_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x589F7A8ull
37886  #define NIC9_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
37887  #define NIC9_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
37888  #define mmNIC9_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x589F7B0ull
37889  #define NIC9_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
37890  #define NIC9_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
37891  #define mmNIC9_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x589F7B8ull
37892  #define NIC9_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
37893  #define NIC9_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
37894  #define mmNIC9_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x589F7C0ull
37895  #define NIC9_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
37896  #define NIC9_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
37897  #define mmNIC9_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x589F7C8ull
37898  #define NIC9_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
37899  #define NIC9_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
37900  #define mmNIC9_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x589F7D0ull
37901  #define NIC9_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
37902  #define NIC9_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
37903  #define mmNIC9_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x589F7D8ull
37904  #define NIC9_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
37905  #define NIC9_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
37906  #define mmNIC9_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x589F7E0ull
37907  #define NIC9_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
37908  #define NIC9_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
37909  #define mmNIC9_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x589F7E8ull
37910  #define NIC9_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
37911  #define NIC9_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
37912  #define mmNIC9_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x589F7F0ull
37913  #define NIC9_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
37914  #define NIC9_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
37915  #define mmNIC9_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x589F7F8ull
37916  #define NIC9_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
37917  #define NIC9_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
37918  #define mmNIC9_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x589F800ull
37919  #define NIC9_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
37920  #define NIC9_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
37921  #define mmNIC9_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x589F808ull
37922  #define NIC9_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
37923  #define NIC9_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
37924  #define mmNIC9_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x589F810ull
37925  #define NIC9_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
37926  #define NIC9_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
37927  #define mmNIC9_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x589F818ull
37928  #define NIC9_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
37929  #define NIC9_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
37930  #define mmNIC9_QPC0_AXUSER_CONG_QUE_BASE 0x589FB80ull
37931  #define NIC9_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
37932  #define NIC9_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
37933  #define mmNIC9_QPC0_AXUSER_RXWQE_BASE 0x589FBE0ull
37934  #define NIC9_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
37935  #define NIC9_QPC0_AXUSER_RXWQE_SECTION 0x6000
37936  #define mmNIC9_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x589FC40ull
37937  #define NIC9_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
37938  #define NIC9_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
37939  #define mmNIC9_QPC0_AXUSER_DB_FIFO_BASE 0x589FCA0ull
37940  #define NIC9_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
37941  #define NIC9_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
37942  #define mmNIC9_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x589FD00ull
37943  #define NIC9_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
37944  #define NIC9_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
37945  #define mmNIC9_QPC0_AXUSER_ERR_FIFO_BASE 0x589FD60ull
37946  #define NIC9_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
37947  #define NIC9_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
37948  #define mmNIC9_QPC0_AXUSER_QPC_RESP_BASE 0x589FDC0ull
37949  #define NIC9_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
37950  #define NIC9_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
37951  #define mmNIC9_QPC0_AXUSER_QPC_REQ_BASE 0x589FE20ull
37952  #define NIC9_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
37953  #define NIC9_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
37954  #define mmNIC9_QPC0_SPECIAL_BASE 0x589FE80ull
37955  #define NIC9_QPC0_SPECIAL_MAX_OFFSET 0x1800
37956  #define NIC9_QPC0_SPECIAL_SECTION 0x1800
37957  #define mmNIC9_UMR1_0_UNSECURE_DOORBELL0_BASE 0x58A0000ull
37958  #define NIC9_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37959  #define NIC9_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
37960  #define mmNIC9_UMR1_0_UNSECURE_DOORBELL1_BASE 0x58A0080ull
37961  #define NIC9_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37962  #define NIC9_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
37963  #define mmNIC9_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x58A0100ull
37964  #define NIC9_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37965  #define NIC9_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37966  #define mmNIC9_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x58A0180ull
37967  #define NIC9_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37968  #define NIC9_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37969  #define mmNIC9_UMR1_0_SPECIAL_BASE 0x58A0E80ull
37970  #define NIC9_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
37971  #define NIC9_UMR1_0_SPECIAL_SECTION 0x1800
37972  #define mmNIC9_UMR1_1_UNSECURE_DOORBELL0_BASE 0x58A1000ull
37973  #define NIC9_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37974  #define NIC9_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
37975  #define mmNIC9_UMR1_1_UNSECURE_DOORBELL1_BASE 0x58A1080ull
37976  #define NIC9_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37977  #define NIC9_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
37978  #define mmNIC9_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x58A1100ull
37979  #define NIC9_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37980  #define NIC9_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37981  #define mmNIC9_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x58A1180ull
37982  #define NIC9_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37983  #define NIC9_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37984  #define mmNIC9_UMR1_1_SPECIAL_BASE 0x58A1E80ull
37985  #define NIC9_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
37986  #define NIC9_UMR1_1_SPECIAL_SECTION 0x1800
37987  #define mmNIC9_UMR1_2_UNSECURE_DOORBELL0_BASE 0x58A2000ull
37988  #define NIC9_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
37989  #define NIC9_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
37990  #define mmNIC9_UMR1_2_UNSECURE_DOORBELL1_BASE 0x58A2080ull
37991  #define NIC9_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
37992  #define NIC9_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
37993  #define mmNIC9_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x58A2100ull
37994  #define NIC9_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
37995  #define NIC9_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
37996  #define mmNIC9_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x58A2180ull
37997  #define NIC9_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
37998  #define NIC9_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
37999  #define mmNIC9_UMR1_2_SPECIAL_BASE 0x58A2E80ull
38000  #define NIC9_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
38001  #define NIC9_UMR1_2_SPECIAL_SECTION 0x1800
38002  #define mmNIC9_UMR1_3_UNSECURE_DOORBELL0_BASE 0x58A3000ull
38003  #define NIC9_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38004  #define NIC9_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
38005  #define mmNIC9_UMR1_3_UNSECURE_DOORBELL1_BASE 0x58A3080ull
38006  #define NIC9_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38007  #define NIC9_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
38008  #define mmNIC9_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x58A3100ull
38009  #define NIC9_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38010  #define NIC9_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38011  #define mmNIC9_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x58A3180ull
38012  #define NIC9_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38013  #define NIC9_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38014  #define mmNIC9_UMR1_3_SPECIAL_BASE 0x58A3E80ull
38015  #define NIC9_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
38016  #define NIC9_UMR1_3_SPECIAL_SECTION 0x1800
38017  #define mmNIC9_UMR1_4_UNSECURE_DOORBELL0_BASE 0x58A4000ull
38018  #define NIC9_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38019  #define NIC9_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
38020  #define mmNIC9_UMR1_4_UNSECURE_DOORBELL1_BASE 0x58A4080ull
38021  #define NIC9_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38022  #define NIC9_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
38023  #define mmNIC9_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x58A4100ull
38024  #define NIC9_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38025  #define NIC9_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38026  #define mmNIC9_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x58A4180ull
38027  #define NIC9_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38028  #define NIC9_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38029  #define mmNIC9_UMR1_4_SPECIAL_BASE 0x58A4E80ull
38030  #define NIC9_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
38031  #define NIC9_UMR1_4_SPECIAL_SECTION 0x1800
38032  #define mmNIC9_UMR1_5_UNSECURE_DOORBELL0_BASE 0x58A5000ull
38033  #define NIC9_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38034  #define NIC9_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
38035  #define mmNIC9_UMR1_5_UNSECURE_DOORBELL1_BASE 0x58A5080ull
38036  #define NIC9_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38037  #define NIC9_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
38038  #define mmNIC9_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x58A5100ull
38039  #define NIC9_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38040  #define NIC9_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38041  #define mmNIC9_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x58A5180ull
38042  #define NIC9_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38043  #define NIC9_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38044  #define mmNIC9_UMR1_5_SPECIAL_BASE 0x58A5E80ull
38045  #define NIC9_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
38046  #define NIC9_UMR1_5_SPECIAL_SECTION 0x1800
38047  #define mmNIC9_UMR1_6_UNSECURE_DOORBELL0_BASE 0x58A6000ull
38048  #define NIC9_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38049  #define NIC9_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
38050  #define mmNIC9_UMR1_6_UNSECURE_DOORBELL1_BASE 0x58A6080ull
38051  #define NIC9_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38052  #define NIC9_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
38053  #define mmNIC9_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x58A6100ull
38054  #define NIC9_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38055  #define NIC9_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38056  #define mmNIC9_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x58A6180ull
38057  #define NIC9_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38058  #define NIC9_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38059  #define mmNIC9_UMR1_6_SPECIAL_BASE 0x58A6E80ull
38060  #define NIC9_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
38061  #define NIC9_UMR1_6_SPECIAL_SECTION 0x1800
38062  #define mmNIC9_UMR1_7_UNSECURE_DOORBELL0_BASE 0x58A7000ull
38063  #define NIC9_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38064  #define NIC9_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
38065  #define mmNIC9_UMR1_7_UNSECURE_DOORBELL1_BASE 0x58A7080ull
38066  #define NIC9_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38067  #define NIC9_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
38068  #define mmNIC9_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x58A7100ull
38069  #define NIC9_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38070  #define NIC9_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38071  #define mmNIC9_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x58A7180ull
38072  #define NIC9_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38073  #define NIC9_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38074  #define mmNIC9_UMR1_7_SPECIAL_BASE 0x58A7E80ull
38075  #define NIC9_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
38076  #define NIC9_UMR1_7_SPECIAL_SECTION 0x1800
38077  #define mmNIC9_UMR1_8_UNSECURE_DOORBELL0_BASE 0x58A8000ull
38078  #define NIC9_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38079  #define NIC9_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
38080  #define mmNIC9_UMR1_8_UNSECURE_DOORBELL1_BASE 0x58A8080ull
38081  #define NIC9_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38082  #define NIC9_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
38083  #define mmNIC9_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x58A8100ull
38084  #define NIC9_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38085  #define NIC9_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38086  #define mmNIC9_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x58A8180ull
38087  #define NIC9_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38088  #define NIC9_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38089  #define mmNIC9_UMR1_8_SPECIAL_BASE 0x58A8E80ull
38090  #define NIC9_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
38091  #define NIC9_UMR1_8_SPECIAL_SECTION 0x1800
38092  #define mmNIC9_UMR1_9_UNSECURE_DOORBELL0_BASE 0x58A9000ull
38093  #define NIC9_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38094  #define NIC9_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
38095  #define mmNIC9_UMR1_9_UNSECURE_DOORBELL1_BASE 0x58A9080ull
38096  #define NIC9_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38097  #define NIC9_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
38098  #define mmNIC9_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x58A9100ull
38099  #define NIC9_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38100  #define NIC9_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38101  #define mmNIC9_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x58A9180ull
38102  #define NIC9_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38103  #define NIC9_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38104  #define mmNIC9_UMR1_9_SPECIAL_BASE 0x58A9E80ull
38105  #define NIC9_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
38106  #define NIC9_UMR1_9_SPECIAL_SECTION 0x1800
38107  #define mmNIC9_UMR1_10_UNSECURE_DOORBELL0_BASE 0x58AA000ull
38108  #define NIC9_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38109  #define NIC9_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
38110  #define mmNIC9_UMR1_10_UNSECURE_DOORBELL1_BASE 0x58AA080ull
38111  #define NIC9_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38112  #define NIC9_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
38113  #define mmNIC9_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x58AA100ull
38114  #define NIC9_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38115  #define NIC9_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38116  #define mmNIC9_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x58AA180ull
38117  #define NIC9_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38118  #define NIC9_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38119  #define mmNIC9_UMR1_10_SPECIAL_BASE 0x58AAE80ull
38120  #define NIC9_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
38121  #define NIC9_UMR1_10_SPECIAL_SECTION 0x1800
38122  #define mmNIC9_UMR1_11_UNSECURE_DOORBELL0_BASE 0x58AB000ull
38123  #define NIC9_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38124  #define NIC9_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
38125  #define mmNIC9_UMR1_11_UNSECURE_DOORBELL1_BASE 0x58AB080ull
38126  #define NIC9_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38127  #define NIC9_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
38128  #define mmNIC9_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x58AB100ull
38129  #define NIC9_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38130  #define NIC9_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38131  #define mmNIC9_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x58AB180ull
38132  #define NIC9_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38133  #define NIC9_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38134  #define mmNIC9_UMR1_11_SPECIAL_BASE 0x58ABE80ull
38135  #define NIC9_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
38136  #define NIC9_UMR1_11_SPECIAL_SECTION 0x1800
38137  #define mmNIC9_UMR1_12_UNSECURE_DOORBELL0_BASE 0x58AC000ull
38138  #define NIC9_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38139  #define NIC9_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
38140  #define mmNIC9_UMR1_12_UNSECURE_DOORBELL1_BASE 0x58AC080ull
38141  #define NIC9_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38142  #define NIC9_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
38143  #define mmNIC9_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x58AC100ull
38144  #define NIC9_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38145  #define NIC9_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38146  #define mmNIC9_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x58AC180ull
38147  #define NIC9_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38148  #define NIC9_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38149  #define mmNIC9_UMR1_12_SPECIAL_BASE 0x58ACE80ull
38150  #define NIC9_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
38151  #define NIC9_UMR1_12_SPECIAL_SECTION 0x1800
38152  #define mmNIC9_UMR1_13_UNSECURE_DOORBELL0_BASE 0x58AD000ull
38153  #define NIC9_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38154  #define NIC9_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
38155  #define mmNIC9_UMR1_13_UNSECURE_DOORBELL1_BASE 0x58AD080ull
38156  #define NIC9_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38157  #define NIC9_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
38158  #define mmNIC9_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x58AD100ull
38159  #define NIC9_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38160  #define NIC9_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38161  #define mmNIC9_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x58AD180ull
38162  #define NIC9_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38163  #define NIC9_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38164  #define mmNIC9_UMR1_13_SPECIAL_BASE 0x58ADE80ull
38165  #define NIC9_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
38166  #define NIC9_UMR1_13_SPECIAL_SECTION 0x1800
38167  #define mmNIC9_UMR1_14_UNSECURE_DOORBELL0_BASE 0x58AE000ull
38168  #define NIC9_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38169  #define NIC9_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
38170  #define mmNIC9_UMR1_14_UNSECURE_DOORBELL1_BASE 0x58AE080ull
38171  #define NIC9_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38172  #define NIC9_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
38173  #define mmNIC9_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x58AE100ull
38174  #define NIC9_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38175  #define NIC9_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38176  #define mmNIC9_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x58AE180ull
38177  #define NIC9_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38178  #define NIC9_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38179  #define mmNIC9_UMR1_14_SPECIAL_BASE 0x58AEE80ull
38180  #define NIC9_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
38181  #define NIC9_UMR1_14_SPECIAL_SECTION 0x1180
38182  #define mmNIC9_QM_DCCM1_BASE 0x58B0000ull
38183  #define NIC9_QM_DCCM1_MAX_OFFSET 0x4000
38184  #define NIC9_QM_DCCM1_SECTION 0x8000
38185  #define mmNIC9_QM_ARC_AUX1_BASE 0x58B8000ull
38186  #define NIC9_QM_ARC_AUX1_MAX_OFFSET 0x1000
38187  #define NIC9_QM_ARC_AUX1_SECTION 0xE800
38188  #define mmNIC9_QM_ARC_AUX1_SPECIAL_BASE 0x58B8E80ull
38189  #define NIC9_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
38190  #define NIC9_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
38191  #define mmNIC9_QM1_BASE 0x58BA000ull
38192  #define NIC9_QM1_MAX_OFFSET 0x1000
38193  #define NIC9_QM1_SECTION 0x9000
38194  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x58BA900ull
38195  #define NIC9_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
38196  #define NIC9_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
38197  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x58BA908ull
38198  #define NIC9_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
38199  #define NIC9_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
38200  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x58BA910ull
38201  #define NIC9_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
38202  #define NIC9_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
38203  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x58BA918ull
38204  #define NIC9_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
38205  #define NIC9_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
38206  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x58BA920ull
38207  #define NIC9_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
38208  #define NIC9_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
38209  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x58BA928ull
38210  #define NIC9_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
38211  #define NIC9_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
38212  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x58BA930ull
38213  #define NIC9_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
38214  #define NIC9_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
38215  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x58BA938ull
38216  #define NIC9_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
38217  #define NIC9_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
38218  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x58BA940ull
38219  #define NIC9_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
38220  #define NIC9_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
38221  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x58BA948ull
38222  #define NIC9_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
38223  #define NIC9_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
38224  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x58BA950ull
38225  #define NIC9_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
38226  #define NIC9_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
38227  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x58BA958ull
38228  #define NIC9_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
38229  #define NIC9_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
38230  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x58BA960ull
38231  #define NIC9_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
38232  #define NIC9_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
38233  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x58BA968ull
38234  #define NIC9_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
38235  #define NIC9_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
38236  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x58BA970ull
38237  #define NIC9_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
38238  #define NIC9_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
38239  #define mmNIC9_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x58BA978ull
38240  #define NIC9_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
38241  #define NIC9_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
38242  #define mmNIC9_QM1_AXUSER_SECURED_BASE 0x58BAB00ull
38243  #define NIC9_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
38244  #define NIC9_QM1_AXUSER_SECURED_SECTION 0x8000
38245  #define mmNIC9_QM1_AXUSER_NONSECURED_BASE 0x58BAB80ull
38246  #define NIC9_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
38247  #define NIC9_QM1_AXUSER_NONSECURED_SECTION 0x8000
38248  #define mmNIC9_QM1_DBG_HBW_BASE 0x58BAC00ull
38249  #define NIC9_QM1_DBG_HBW_MAX_OFFSET 0x5800
38250  #define NIC9_QM1_DBG_HBW_SECTION 0x8000
38251  #define mmNIC9_QM1_DBG_LBW_BASE 0x58BAC80ull
38252  #define NIC9_QM1_DBG_LBW_MAX_OFFSET 0x5800
38253  #define NIC9_QM1_DBG_LBW_SECTION 0x1000
38254  #define mmNIC9_QM1_CGM_BASE 0x58BAD80ull
38255  #define NIC9_QM1_CGM_MAX_OFFSET 0xC000
38256  #define NIC9_QM1_CGM_SECTION 0x1000
38257  #define mmNIC9_QM1_SPECIAL_BASE 0x58BAE80ull
38258  #define NIC9_QM1_SPECIAL_MAX_OFFSET 0x1800
38259  #define NIC9_QM1_SPECIAL_SECTION 0x4180
38260  #define mmNIC9_QPC1_BASE 0x58BF000ull
38261  #define NIC9_QPC1_MAX_OFFSET 0x1000
38262  #define NIC9_QPC1_SECTION 0x7200
38263  #define mmNIC9_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x58BF720ull
38264  #define NIC9_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
38265  #define NIC9_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
38266  #define mmNIC9_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x58BF728ull
38267  #define NIC9_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
38268  #define NIC9_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
38269  #define mmNIC9_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x58BF730ull
38270  #define NIC9_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
38271  #define NIC9_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
38272  #define mmNIC9_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x58BF738ull
38273  #define NIC9_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
38274  #define NIC9_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
38275  #define mmNIC9_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x58BF740ull
38276  #define NIC9_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
38277  #define NIC9_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
38278  #define mmNIC9_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x58BF748ull
38279  #define NIC9_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
38280  #define NIC9_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
38281  #define mmNIC9_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x58BF750ull
38282  #define NIC9_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
38283  #define NIC9_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
38284  #define mmNIC9_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x58BF758ull
38285  #define NIC9_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
38286  #define NIC9_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
38287  #define mmNIC9_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x58BF760ull
38288  #define NIC9_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
38289  #define NIC9_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
38290  #define mmNIC9_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x58BF768ull
38291  #define NIC9_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
38292  #define NIC9_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
38293  #define mmNIC9_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x58BF770ull
38294  #define NIC9_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
38295  #define NIC9_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
38296  #define mmNIC9_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x58BF778ull
38297  #define NIC9_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
38298  #define NIC9_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
38299  #define mmNIC9_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x58BF780ull
38300  #define NIC9_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
38301  #define NIC9_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
38302  #define mmNIC9_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x58BF788ull
38303  #define NIC9_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
38304  #define NIC9_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
38305  #define mmNIC9_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x58BF790ull
38306  #define NIC9_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
38307  #define NIC9_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
38308  #define mmNIC9_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x58BF798ull
38309  #define NIC9_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
38310  #define NIC9_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
38311  #define mmNIC9_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x58BF7A0ull
38312  #define NIC9_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
38313  #define NIC9_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
38314  #define mmNIC9_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x58BF7A8ull
38315  #define NIC9_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
38316  #define NIC9_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
38317  #define mmNIC9_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x58BF7B0ull
38318  #define NIC9_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
38319  #define NIC9_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
38320  #define mmNIC9_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x58BF7B8ull
38321  #define NIC9_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
38322  #define NIC9_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
38323  #define mmNIC9_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x58BF7C0ull
38324  #define NIC9_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
38325  #define NIC9_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
38326  #define mmNIC9_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x58BF7C8ull
38327  #define NIC9_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
38328  #define NIC9_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
38329  #define mmNIC9_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x58BF7D0ull
38330  #define NIC9_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
38331  #define NIC9_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
38332  #define mmNIC9_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x58BF7D8ull
38333  #define NIC9_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
38334  #define NIC9_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
38335  #define mmNIC9_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x58BF7E0ull
38336  #define NIC9_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
38337  #define NIC9_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
38338  #define mmNIC9_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x58BF7E8ull
38339  #define NIC9_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
38340  #define NIC9_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
38341  #define mmNIC9_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x58BF7F0ull
38342  #define NIC9_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
38343  #define NIC9_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
38344  #define mmNIC9_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x58BF7F8ull
38345  #define NIC9_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
38346  #define NIC9_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
38347  #define mmNIC9_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x58BF800ull
38348  #define NIC9_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
38349  #define NIC9_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
38350  #define mmNIC9_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x58BF808ull
38351  #define NIC9_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
38352  #define NIC9_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
38353  #define mmNIC9_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x58BF810ull
38354  #define NIC9_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
38355  #define NIC9_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
38356  #define mmNIC9_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x58BF818ull
38357  #define NIC9_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
38358  #define NIC9_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
38359  #define mmNIC9_QPC1_AXUSER_CONG_QUE_BASE 0x58BFB80ull
38360  #define NIC9_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
38361  #define NIC9_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
38362  #define mmNIC9_QPC1_AXUSER_RXWQE_BASE 0x58BFBE0ull
38363  #define NIC9_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
38364  #define NIC9_QPC1_AXUSER_RXWQE_SECTION 0x6000
38365  #define mmNIC9_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x58BFC40ull
38366  #define NIC9_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
38367  #define NIC9_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
38368  #define mmNIC9_QPC1_AXUSER_DB_FIFO_BASE 0x58BFCA0ull
38369  #define NIC9_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
38370  #define NIC9_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
38371  #define mmNIC9_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x58BFD00ull
38372  #define NIC9_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
38373  #define NIC9_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
38374  #define mmNIC9_QPC1_AXUSER_ERR_FIFO_BASE 0x58BFD60ull
38375  #define NIC9_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
38376  #define NIC9_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
38377  #define mmNIC9_QPC1_AXUSER_QPC_RESP_BASE 0x58BFDC0ull
38378  #define NIC9_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
38379  #define NIC9_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
38380  #define mmNIC9_QPC1_AXUSER_QPC_REQ_BASE 0x58BFE20ull
38381  #define NIC9_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
38382  #define NIC9_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
38383  #define mmNIC9_QPC1_SPECIAL_BASE 0x58BFE80ull
38384  #define NIC9_QPC1_SPECIAL_MAX_OFFSET 0x1800
38385  #define NIC9_QPC1_SPECIAL_SECTION 0x8180
38386  #define mmNIC9_TMR_BASE 0x58C8000ull
38387  #define NIC9_TMR_MAX_OFFSET 0x1000
38388  #define NIC9_TMR_SECTION 0xD600
38389  #define mmNIC9_TMR_AXUSER_TMR_FREE_LIST_BASE 0x58C8D60ull
38390  #define NIC9_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
38391  #define NIC9_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
38392  #define mmNIC9_TMR_AXUSER_TMR_FIFO_BASE 0x58C8DC0ull
38393  #define NIC9_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
38394  #define NIC9_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
38395  #define mmNIC9_TMR_AXUSER_TMR_FSM_BASE 0x58C8E20ull
38396  #define NIC9_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
38397  #define NIC9_TMR_AXUSER_TMR_FSM_SECTION 0x6000
38398  #define mmNIC9_TMR_SPECIAL_BASE 0x58C8E80ull
38399  #define NIC9_TMR_SPECIAL_MAX_OFFSET 0x1800
38400  #define NIC9_TMR_SPECIAL_SECTION 0x1800
38401  #define mmNIC9_RXB_CORE_BASE 0x58C9000ull
38402  #define NIC9_RXB_CORE_MAX_OFFSET 0x1000
38403  #define NIC9_RXB_CORE_SECTION 0x6100
38404  #define mmNIC9_RXB_CORE_SCT_AWUSER_BASE 0x58C9610ull
38405  #define NIC9_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
38406  #define NIC9_RXB_CORE_SCT_AWUSER_SECTION 0x8700
38407  #define mmNIC9_RXB_CORE_SPECIAL_BASE 0x58C9E80ull
38408  #define NIC9_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
38409  #define NIC9_RXB_CORE_SPECIAL_SECTION 0x1800
38410  #define mmNIC9_RXE0_BASE 0x58CA000ull
38411  #define NIC9_RXE0_MAX_OFFSET 0x1000
38412  #define NIC9_RXE0_SECTION 0x9000
38413  #define mmNIC9_RXE0_WQE_ARUSER_BASE 0x58CA900ull
38414  #define NIC9_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
38415  #define NIC9_RXE0_WQE_ARUSER_SECTION 0x5800
38416  #define mmNIC9_RXE0_SPECIAL_BASE 0x58CAE80ull
38417  #define NIC9_RXE0_SPECIAL_MAX_OFFSET 0x1800
38418  #define NIC9_RXE0_SPECIAL_SECTION 0x1800
38419  #define mmNIC9_RXE1_BASE 0x58CB000ull
38420  #define NIC9_RXE1_MAX_OFFSET 0x1000
38421  #define NIC9_RXE1_SECTION 0x9000
38422  #define mmNIC9_RXE1_WQE_ARUSER_BASE 0x58CB900ull
38423  #define NIC9_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
38424  #define NIC9_RXE1_WQE_ARUSER_SECTION 0x5800
38425  #define mmNIC9_RXE1_SPECIAL_BASE 0x58CBE80ull
38426  #define NIC9_RXE1_SPECIAL_MAX_OFFSET 0x1800
38427  #define NIC9_RXE1_SPECIAL_SECTION 0x1800
38428  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ0_BASE 0x58CC000ull
38429  #define NIC9_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
38430  #define NIC9_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
38431  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ1_BASE 0x58CC050ull
38432  #define NIC9_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
38433  #define NIC9_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
38434  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ2_BASE 0x58CC0A0ull
38435  #define NIC9_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
38436  #define NIC9_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
38437  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ3_BASE 0x58CC0F0ull
38438  #define NIC9_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
38439  #define NIC9_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
38440  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ4_BASE 0x58CC140ull
38441  #define NIC9_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
38442  #define NIC9_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
38443  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ5_BASE 0x58CC190ull
38444  #define NIC9_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
38445  #define NIC9_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
38446  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ6_BASE 0x58CC1E0ull
38447  #define NIC9_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
38448  #define NIC9_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
38449  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ7_BASE 0x58CC230ull
38450  #define NIC9_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
38451  #define NIC9_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
38452  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ8_BASE 0x58CC280ull
38453  #define NIC9_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
38454  #define NIC9_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
38455  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ9_BASE 0x58CC2D0ull
38456  #define NIC9_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
38457  #define NIC9_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
38458  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ10_BASE 0x58CC320ull
38459  #define NIC9_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
38460  #define NIC9_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
38461  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ11_BASE 0x58CC370ull
38462  #define NIC9_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
38463  #define NIC9_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
38464  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ12_BASE 0x58CC3C0ull
38465  #define NIC9_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
38466  #define NIC9_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
38467  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ13_BASE 0x58CC410ull
38468  #define NIC9_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
38469  #define NIC9_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
38470  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ14_BASE 0x58CC460ull
38471  #define NIC9_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
38472  #define NIC9_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
38473  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ15_BASE 0x58CC4B0ull
38474  #define NIC9_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
38475  #define NIC9_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
38476  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ16_BASE 0x58CC500ull
38477  #define NIC9_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
38478  #define NIC9_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
38479  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ17_BASE 0x58CC550ull
38480  #define NIC9_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
38481  #define NIC9_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
38482  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ18_BASE 0x58CC5A0ull
38483  #define NIC9_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
38484  #define NIC9_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
38485  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ19_BASE 0x58CC5F0ull
38486  #define NIC9_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
38487  #define NIC9_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
38488  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ20_BASE 0x58CC640ull
38489  #define NIC9_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
38490  #define NIC9_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
38491  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ21_BASE 0x58CC690ull
38492  #define NIC9_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
38493  #define NIC9_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
38494  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ22_BASE 0x58CC6E0ull
38495  #define NIC9_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
38496  #define NIC9_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
38497  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ23_BASE 0x58CC730ull
38498  #define NIC9_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
38499  #define NIC9_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
38500  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ24_BASE 0x58CC780ull
38501  #define NIC9_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
38502  #define NIC9_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
38503  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ25_BASE 0x58CC7D0ull
38504  #define NIC9_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
38505  #define NIC9_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
38506  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ26_BASE 0x58CC820ull
38507  #define NIC9_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
38508  #define NIC9_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
38509  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ27_BASE 0x58CC870ull
38510  #define NIC9_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
38511  #define NIC9_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
38512  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ28_BASE 0x58CC8C0ull
38513  #define NIC9_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
38514  #define NIC9_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
38515  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ29_BASE 0x58CC910ull
38516  #define NIC9_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
38517  #define NIC9_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
38518  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ30_BASE 0x58CC960ull
38519  #define NIC9_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
38520  #define NIC9_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
38521  #define mmNIC9_RXE0_AXUSER_AXUSER_CQ31_BASE 0x58CC9B0ull
38522  #define NIC9_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
38523  #define NIC9_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
38524  #define mmNIC9_RXE0_AXUSER_SPECIAL_BASE 0x58CCE80ull
38525  #define NIC9_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
38526  #define NIC9_RXE0_AXUSER_SPECIAL_SECTION 0x1800
38527  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ0_BASE 0x58CD000ull
38528  #define NIC9_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
38529  #define NIC9_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
38530  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ1_BASE 0x58CD050ull
38531  #define NIC9_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
38532  #define NIC9_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
38533  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ2_BASE 0x58CD0A0ull
38534  #define NIC9_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
38535  #define NIC9_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
38536  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ3_BASE 0x58CD0F0ull
38537  #define NIC9_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
38538  #define NIC9_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
38539  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ4_BASE 0x58CD140ull
38540  #define NIC9_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
38541  #define NIC9_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
38542  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ5_BASE 0x58CD190ull
38543  #define NIC9_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
38544  #define NIC9_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
38545  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ6_BASE 0x58CD1E0ull
38546  #define NIC9_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
38547  #define NIC9_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
38548  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ7_BASE 0x58CD230ull
38549  #define NIC9_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
38550  #define NIC9_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
38551  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ8_BASE 0x58CD280ull
38552  #define NIC9_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
38553  #define NIC9_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
38554  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ9_BASE 0x58CD2D0ull
38555  #define NIC9_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
38556  #define NIC9_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
38557  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ10_BASE 0x58CD320ull
38558  #define NIC9_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
38559  #define NIC9_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
38560  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ11_BASE 0x58CD370ull
38561  #define NIC9_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
38562  #define NIC9_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
38563  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ12_BASE 0x58CD3C0ull
38564  #define NIC9_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
38565  #define NIC9_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
38566  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ13_BASE 0x58CD410ull
38567  #define NIC9_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
38568  #define NIC9_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
38569  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ14_BASE 0x58CD460ull
38570  #define NIC9_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
38571  #define NIC9_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
38572  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ15_BASE 0x58CD4B0ull
38573  #define NIC9_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
38574  #define NIC9_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
38575  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ16_BASE 0x58CD500ull
38576  #define NIC9_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
38577  #define NIC9_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
38578  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ17_BASE 0x58CD550ull
38579  #define NIC9_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
38580  #define NIC9_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
38581  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ18_BASE 0x58CD5A0ull
38582  #define NIC9_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
38583  #define NIC9_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
38584  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ19_BASE 0x58CD5F0ull
38585  #define NIC9_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
38586  #define NIC9_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
38587  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ20_BASE 0x58CD640ull
38588  #define NIC9_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
38589  #define NIC9_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
38590  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ21_BASE 0x58CD690ull
38591  #define NIC9_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
38592  #define NIC9_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
38593  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ22_BASE 0x58CD6E0ull
38594  #define NIC9_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
38595  #define NIC9_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
38596  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ23_BASE 0x58CD730ull
38597  #define NIC9_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
38598  #define NIC9_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
38599  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ24_BASE 0x58CD780ull
38600  #define NIC9_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
38601  #define NIC9_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
38602  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ25_BASE 0x58CD7D0ull
38603  #define NIC9_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
38604  #define NIC9_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
38605  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ26_BASE 0x58CD820ull
38606  #define NIC9_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
38607  #define NIC9_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
38608  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ27_BASE 0x58CD870ull
38609  #define NIC9_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
38610  #define NIC9_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
38611  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ28_BASE 0x58CD8C0ull
38612  #define NIC9_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
38613  #define NIC9_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
38614  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ29_BASE 0x58CD910ull
38615  #define NIC9_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
38616  #define NIC9_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
38617  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ30_BASE 0x58CD960ull
38618  #define NIC9_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
38619  #define NIC9_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
38620  #define mmNIC9_RXE1_AXUSER_AXUSER_CQ31_BASE 0x58CD9B0ull
38621  #define NIC9_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
38622  #define NIC9_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
38623  #define mmNIC9_RXE1_AXUSER_SPECIAL_BASE 0x58CDE80ull
38624  #define NIC9_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
38625  #define NIC9_RXE1_AXUSER_SPECIAL_SECTION 0x2180
38626  #define mmNIC9_TXS0_BASE 0x58D0000ull
38627  #define NIC9_TXS0_MAX_OFFSET 0x1000
38628  #define NIC9_TXS0_SECTION 0xE800
38629  #define mmNIC9_TXS0_SPECIAL_BASE 0x58D0E80ull
38630  #define NIC9_TXS0_SPECIAL_MAX_OFFSET 0x1800
38631  #define NIC9_TXS0_SPECIAL_SECTION 0x1800
38632  #define mmNIC9_TXS1_BASE 0x58D1000ull
38633  #define NIC9_TXS1_MAX_OFFSET 0x1000
38634  #define NIC9_TXS1_SECTION 0xE800
38635  #define mmNIC9_TXS1_SPECIAL_BASE 0x58D1E80ull
38636  #define NIC9_TXS1_SPECIAL_MAX_OFFSET 0x1800
38637  #define NIC9_TXS1_SPECIAL_SECTION 0x1800
38638  #define mmNIC9_TXE0_BASE 0x58D2000ull
38639  #define NIC9_TXE0_MAX_OFFSET 0x1000
38640  #define NIC9_TXE0_SECTION 0xE800
38641  #define mmNIC9_TXE0_SPECIAL_BASE 0x58D2E80ull
38642  #define NIC9_TXE0_SPECIAL_MAX_OFFSET 0x1800
38643  #define NIC9_TXE0_SPECIAL_SECTION 0x1800
38644  #define mmNIC9_TXE1_BASE 0x58D3000ull
38645  #define NIC9_TXE1_MAX_OFFSET 0x1000
38646  #define NIC9_TXE1_SECTION 0xE800
38647  #define mmNIC9_TXE1_SPECIAL_BASE 0x58D3E80ull
38648  #define NIC9_TXE1_SPECIAL_MAX_OFFSET 0x1800
38649  #define NIC9_TXE1_SPECIAL_SECTION 0x1800
38650  #define mmNIC9_TXB_BASE 0x58D4000ull
38651  #define NIC9_TXB_MAX_OFFSET 0x1000
38652  #define NIC9_TXB_SECTION 0xE800
38653  #define mmNIC9_TXB_SPECIAL_BASE 0x58D4E80ull
38654  #define NIC9_TXB_SPECIAL_MAX_OFFSET 0x1800
38655  #define NIC9_TXB_SPECIAL_SECTION 0x1800
38656  #define mmNIC9_MSTR_IF_RR_SHRD_HBW_BASE 0x58D5000ull
38657  #define NIC9_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
38658  #define NIC9_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
38659  #define mmNIC9_MSTR_IF_RR_PRVT_HBW_BASE 0x58D5200ull
38660  #define NIC9_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
38661  #define NIC9_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
38662  #define mmNIC9_MSTR_IF_RR_SHRD_LBW_BASE 0x58D5400ull
38663  #define NIC9_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
38664  #define NIC9_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
38665  #define mmNIC9_MSTR_IF_RR_PRVT_LBW_BASE 0x58D5600ull
38666  #define NIC9_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
38667  #define NIC9_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
38668  #define mmNIC9_MSTR_IF_E2E_CRDT_BASE 0x58D5800ull
38669  #define NIC9_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
38670  #define NIC9_MSTR_IF_E2E_CRDT_SECTION 0x2800
38671  #define mmNIC9_MSTR_IF_AXUSER_BASE 0x58D5A80ull
38672  #define NIC9_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
38673  #define NIC9_MSTR_IF_AXUSER_SECTION 0x8000
38674  #define mmNIC9_MSTR_IF_DBG_HBW_BASE 0x58D5B00ull
38675  #define NIC9_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
38676  #define NIC9_MSTR_IF_DBG_HBW_SECTION 0x8000
38677  #define mmNIC9_MSTR_IF_DBG_LBW_BASE 0x58D5B80ull
38678  #define NIC9_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
38679  #define NIC9_MSTR_IF_DBG_LBW_SECTION 0x8000
38680  #define mmNIC9_MSTR_IF_CORE_HBW_BASE 0x58D5C00ull
38681  #define NIC9_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
38682  #define NIC9_MSTR_IF_CORE_HBW_SECTION 0x1800
38683  #define mmNIC9_MSTR_IF_CORE_LBW_BASE 0x58D5D80ull
38684  #define NIC9_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
38685  #define NIC9_MSTR_IF_CORE_LBW_SECTION 0x1000
38686  #define mmNIC9_MSTR_IF_SPECIAL_BASE 0x58D5E80ull
38687  #define NIC9_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
38688  #define NIC9_MSTR_IF_SPECIAL_SECTION 0x1800
38689  #define mmNIC9_TX_AXUSER_BASE 0x58D6000ull
38690  #define NIC9_TX_AXUSER_MAX_OFFSET 0x5000
38691  #define NIC9_TX_AXUSER_SECTION 0x2000
38692  #define mmNIC9_SERDES0_BASE 0x58D8000ull
38693  #define NIC9_SERDES0_MAX_OFFSET 0x3E40
38694  #define NIC9_SERDES0_SECTION 0x4000
38695  #define mmNIC9_SERDES1_BASE 0x58DC000ull
38696  #define NIC9_SERDES1_MAX_OFFSET 0x3E40
38697  #define NIC9_SERDES1_SECTION 0x4000
38698  #define mmNIC9_PHY_BASE 0x58E0000ull
38699  #define NIC9_PHY_MAX_OFFSET 0x1000
38700  #define NIC9_PHY_SECTION 0xE800
38701  #define mmNIC9_PHY_SPECIAL_BASE 0x58E0E80ull
38702  #define NIC9_PHY_SPECIAL_MAX_OFFSET 0x1800
38703  #define NIC9_PHY_SPECIAL_SECTION 0x7180
38704  #define mmPRT9_MAC_AUX_BASE 0x58E8000ull
38705  #define PRT9_MAC_AUX_MAX_OFFSET 0x1000
38706  #define PRT9_MAC_AUX_SECTION 0xE800
38707  #define mmPRT9_MAC_AUX_SPECIAL_BASE 0x58E8E80ull
38708  #define PRT9_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
38709  #define PRT9_MAC_AUX_SPECIAL_SECTION 0x1800
38710  #define mmPRT9_MAC_CORE_BASE 0x58E9000ull
38711  #define PRT9_MAC_CORE_MAX_OFFSET 0x1000
38712  #define PRT9_MAC_CORE_SECTION 0xE800
38713  #define mmPRT9_MAC_CORE_SPECIAL_BASE 0x58E9E80ull
38714  #define PRT9_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
38715  #define PRT9_MAC_CORE_SPECIAL_SECTION 0x1800
38716  #define mmNIC9_MAC_RS_FEC_BASE 0x58EA000ull
38717  #define NIC9_MAC_RS_FEC_MAX_OFFSET 0x2DC0
38718  #define NIC9_MAC_RS_FEC_SECTION 0x1000
38719  #define mmNIC9_MAC_GLOB_STAT_CONTROL_REG_BASE 0x58EB000ull
38720  #define NIC9_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
38721  #define NIC9_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
38722  #define mmNIC9_MAC_GLOB_STAT_RX0_BASE 0x58EB100ull
38723  #define NIC9_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
38724  #define NIC9_MAC_GLOB_STAT_RX0_SECTION 0x8C00
38725  #define mmNIC9_MAC_GLOB_STAT_RX1_BASE 0x58EB18Cull
38726  #define NIC9_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
38727  #define NIC9_MAC_GLOB_STAT_RX1_SECTION 0x8C00
38728  #define mmNIC9_MAC_GLOB_STAT_RX2_BASE 0x58EB218ull
38729  #define NIC9_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
38730  #define NIC9_MAC_GLOB_STAT_RX2_SECTION 0x8C00
38731  #define mmNIC9_MAC_GLOB_STAT_RX3_BASE 0x58EB2A4ull
38732  #define NIC9_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
38733  #define NIC9_MAC_GLOB_STAT_RX3_SECTION 0x8C00
38734  #define mmNIC9_MAC_GLOB_STAT_TX0_BASE 0x58EB330ull
38735  #define NIC9_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
38736  #define NIC9_MAC_GLOB_STAT_TX0_SECTION 0x6800
38737  #define mmNIC9_MAC_GLOB_STAT_TX1_BASE 0x58EB398ull
38738  #define NIC9_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
38739  #define NIC9_MAC_GLOB_STAT_TX1_SECTION 0x6800
38740  #define mmNIC9_MAC_GLOB_STAT_TX2_BASE 0x58EB400ull
38741  #define NIC9_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
38742  #define NIC9_MAC_GLOB_STAT_TX2_SECTION 0x6800
38743  #define mmNIC9_MAC_GLOB_STAT_TX3_BASE 0x58EB468ull
38744  #define NIC9_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
38745  #define NIC9_MAC_GLOB_STAT_TX3_SECTION 0x3980
38746  #define mmNIC9_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x58EB800ull
38747  #define NIC9_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
38748  #define NIC9_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
38749  #define mmNIC9_MAC_CH0_MAC_PCS_BASE 0x58EC000ull
38750  #define NIC9_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
38751  #define NIC9_MAC_CH0_MAC_PCS_SECTION 0x4000
38752  #define mmNIC9_MAC_CH0_MAC_128_BASE 0x58EC400ull
38753  #define NIC9_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
38754  #define NIC9_MAC_CH0_MAC_128_SECTION 0x4000
38755  #define mmNIC9_MAC_CH0_MAC_AN_BASE 0x58EC800ull
38756  #define NIC9_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
38757  #define NIC9_MAC_CH0_MAC_AN_SECTION 0x8000
38758  #define mmNIC9_MAC_CH1_MAC_PCS_BASE 0x58ED000ull
38759  #define NIC9_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
38760  #define NIC9_MAC_CH1_MAC_PCS_SECTION 0x4000
38761  #define mmNIC9_MAC_CH1_MAC_128_BASE 0x58ED400ull
38762  #define NIC9_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
38763  #define NIC9_MAC_CH1_MAC_128_SECTION 0x4000
38764  #define mmNIC9_MAC_CH1_MAC_AN_BASE 0x58ED800ull
38765  #define NIC9_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
38766  #define NIC9_MAC_CH1_MAC_AN_SECTION 0x8000
38767  #define mmNIC9_MAC_CH2_MAC_PCS_BASE 0x58EE000ull
38768  #define NIC9_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
38769  #define NIC9_MAC_CH2_MAC_PCS_SECTION 0x4000
38770  #define mmNIC9_MAC_CH2_MAC_128_BASE 0x58EE400ull
38771  #define NIC9_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
38772  #define NIC9_MAC_CH2_MAC_128_SECTION 0x4000
38773  #define mmNIC9_MAC_CH2_MAC_AN_BASE 0x58EE800ull
38774  #define NIC9_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
38775  #define NIC9_MAC_CH2_MAC_AN_SECTION 0x8000
38776  #define mmNIC9_MAC_CH3_MAC_PCS_BASE 0x58EF000ull
38777  #define NIC9_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
38778  #define NIC9_MAC_CH3_MAC_PCS_SECTION 0x4000
38779  #define mmNIC9_MAC_CH3_MAC_128_BASE 0x58EF400ull
38780  #define NIC9_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
38781  #define NIC9_MAC_CH3_MAC_128_SECTION 0x4000
38782  #define mmNIC9_MAC_CH3_MAC_AN_BASE 0x58EF800ull
38783  #define NIC9_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
38784  #define NIC9_MAC_CH3_MAC_AN_SECTION 0x10800
38785  #define mmNIC10_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5900000ull
38786  #define NIC10_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38787  #define NIC10_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
38788  #define mmNIC10_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5900080ull
38789  #define NIC10_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38790  #define NIC10_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
38791  #define mmNIC10_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5900100ull
38792  #define NIC10_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38793  #define NIC10_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38794  #define mmNIC10_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5900180ull
38795  #define NIC10_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38796  #define NIC10_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38797  #define mmNIC10_UMR0_0_SPECIAL_BASE 0x5900E80ull
38798  #define NIC10_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
38799  #define NIC10_UMR0_0_SPECIAL_SECTION 0x1800
38800  #define mmNIC10_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5901000ull
38801  #define NIC10_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38802  #define NIC10_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
38803  #define mmNIC10_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5901080ull
38804  #define NIC10_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38805  #define NIC10_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
38806  #define mmNIC10_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5901100ull
38807  #define NIC10_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38808  #define NIC10_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38809  #define mmNIC10_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5901180ull
38810  #define NIC10_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38811  #define NIC10_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38812  #define mmNIC10_UMR0_1_SPECIAL_BASE 0x5901E80ull
38813  #define NIC10_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
38814  #define NIC10_UMR0_1_SPECIAL_SECTION 0x1800
38815  #define mmNIC10_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5902000ull
38816  #define NIC10_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38817  #define NIC10_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
38818  #define mmNIC10_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5902080ull
38819  #define NIC10_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38820  #define NIC10_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
38821  #define mmNIC10_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5902100ull
38822  #define NIC10_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38823  #define NIC10_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38824  #define mmNIC10_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5902180ull
38825  #define NIC10_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38826  #define NIC10_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38827  #define mmNIC10_UMR0_2_SPECIAL_BASE 0x5902E80ull
38828  #define NIC10_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
38829  #define NIC10_UMR0_2_SPECIAL_SECTION 0x1800
38830  #define mmNIC10_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5903000ull
38831  #define NIC10_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38832  #define NIC10_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
38833  #define mmNIC10_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5903080ull
38834  #define NIC10_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38835  #define NIC10_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
38836  #define mmNIC10_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5903100ull
38837  #define NIC10_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38838  #define NIC10_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38839  #define mmNIC10_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5903180ull
38840  #define NIC10_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38841  #define NIC10_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38842  #define mmNIC10_UMR0_3_SPECIAL_BASE 0x5903E80ull
38843  #define NIC10_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
38844  #define NIC10_UMR0_3_SPECIAL_SECTION 0x1800
38845  #define mmNIC10_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5904000ull
38846  #define NIC10_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38847  #define NIC10_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
38848  #define mmNIC10_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5904080ull
38849  #define NIC10_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38850  #define NIC10_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
38851  #define mmNIC10_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5904100ull
38852  #define NIC10_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38853  #define NIC10_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38854  #define mmNIC10_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5904180ull
38855  #define NIC10_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38856  #define NIC10_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38857  #define mmNIC10_UMR0_4_SPECIAL_BASE 0x5904E80ull
38858  #define NIC10_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
38859  #define NIC10_UMR0_4_SPECIAL_SECTION 0x1800
38860  #define mmNIC10_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5905000ull
38861  #define NIC10_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38862  #define NIC10_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
38863  #define mmNIC10_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5905080ull
38864  #define NIC10_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38865  #define NIC10_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
38866  #define mmNIC10_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5905100ull
38867  #define NIC10_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38868  #define NIC10_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38869  #define mmNIC10_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5905180ull
38870  #define NIC10_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38871  #define NIC10_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38872  #define mmNIC10_UMR0_5_SPECIAL_BASE 0x5905E80ull
38873  #define NIC10_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
38874  #define NIC10_UMR0_5_SPECIAL_SECTION 0x1800
38875  #define mmNIC10_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5906000ull
38876  #define NIC10_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38877  #define NIC10_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
38878  #define mmNIC10_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5906080ull
38879  #define NIC10_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38880  #define NIC10_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
38881  #define mmNIC10_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5906100ull
38882  #define NIC10_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38883  #define NIC10_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38884  #define mmNIC10_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5906180ull
38885  #define NIC10_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38886  #define NIC10_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38887  #define mmNIC10_UMR0_6_SPECIAL_BASE 0x5906E80ull
38888  #define NIC10_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
38889  #define NIC10_UMR0_6_SPECIAL_SECTION 0x1800
38890  #define mmNIC10_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5907000ull
38891  #define NIC10_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38892  #define NIC10_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
38893  #define mmNIC10_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5907080ull
38894  #define NIC10_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38895  #define NIC10_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
38896  #define mmNIC10_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5907100ull
38897  #define NIC10_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38898  #define NIC10_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38899  #define mmNIC10_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5907180ull
38900  #define NIC10_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38901  #define NIC10_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38902  #define mmNIC10_UMR0_7_SPECIAL_BASE 0x5907E80ull
38903  #define NIC10_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
38904  #define NIC10_UMR0_7_SPECIAL_SECTION 0x1800
38905  #define mmNIC10_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5908000ull
38906  #define NIC10_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38907  #define NIC10_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
38908  #define mmNIC10_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5908080ull
38909  #define NIC10_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38910  #define NIC10_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
38911  #define mmNIC10_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5908100ull
38912  #define NIC10_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38913  #define NIC10_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38914  #define mmNIC10_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5908180ull
38915  #define NIC10_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38916  #define NIC10_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38917  #define mmNIC10_UMR0_8_SPECIAL_BASE 0x5908E80ull
38918  #define NIC10_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
38919  #define NIC10_UMR0_8_SPECIAL_SECTION 0x1800
38920  #define mmNIC10_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5909000ull
38921  #define NIC10_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38922  #define NIC10_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
38923  #define mmNIC10_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5909080ull
38924  #define NIC10_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38925  #define NIC10_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
38926  #define mmNIC10_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5909100ull
38927  #define NIC10_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38928  #define NIC10_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38929  #define mmNIC10_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5909180ull
38930  #define NIC10_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38931  #define NIC10_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38932  #define mmNIC10_UMR0_9_SPECIAL_BASE 0x5909E80ull
38933  #define NIC10_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
38934  #define NIC10_UMR0_9_SPECIAL_SECTION 0x1800
38935  #define mmNIC10_UMR0_10_UNSECURE_DOORBELL0_BASE 0x590A000ull
38936  #define NIC10_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38937  #define NIC10_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
38938  #define mmNIC10_UMR0_10_UNSECURE_DOORBELL1_BASE 0x590A080ull
38939  #define NIC10_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38940  #define NIC10_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
38941  #define mmNIC10_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x590A100ull
38942  #define NIC10_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38943  #define NIC10_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38944  #define mmNIC10_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x590A180ull
38945  #define NIC10_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38946  #define NIC10_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38947  #define mmNIC10_UMR0_10_SPECIAL_BASE 0x590AE80ull
38948  #define NIC10_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
38949  #define NIC10_UMR0_10_SPECIAL_SECTION 0x1800
38950  #define mmNIC10_UMR0_11_UNSECURE_DOORBELL0_BASE 0x590B000ull
38951  #define NIC10_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38952  #define NIC10_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
38953  #define mmNIC10_UMR0_11_UNSECURE_DOORBELL1_BASE 0x590B080ull
38954  #define NIC10_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38955  #define NIC10_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
38956  #define mmNIC10_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x590B100ull
38957  #define NIC10_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38958  #define NIC10_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38959  #define mmNIC10_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x590B180ull
38960  #define NIC10_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38961  #define NIC10_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38962  #define mmNIC10_UMR0_11_SPECIAL_BASE 0x590BE80ull
38963  #define NIC10_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
38964  #define NIC10_UMR0_11_SPECIAL_SECTION 0x1800
38965  #define mmNIC10_UMR0_12_UNSECURE_DOORBELL0_BASE 0x590C000ull
38966  #define NIC10_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38967  #define NIC10_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
38968  #define mmNIC10_UMR0_12_UNSECURE_DOORBELL1_BASE 0x590C080ull
38969  #define NIC10_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38970  #define NIC10_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
38971  #define mmNIC10_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x590C100ull
38972  #define NIC10_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38973  #define NIC10_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38974  #define mmNIC10_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x590C180ull
38975  #define NIC10_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38976  #define NIC10_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38977  #define mmNIC10_UMR0_12_SPECIAL_BASE 0x590CE80ull
38978  #define NIC10_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
38979  #define NIC10_UMR0_12_SPECIAL_SECTION 0x1800
38980  #define mmNIC10_UMR0_13_UNSECURE_DOORBELL0_BASE 0x590D000ull
38981  #define NIC10_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38982  #define NIC10_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
38983  #define mmNIC10_UMR0_13_UNSECURE_DOORBELL1_BASE 0x590D080ull
38984  #define NIC10_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
38985  #define NIC10_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
38986  #define mmNIC10_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x590D100ull
38987  #define NIC10_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
38988  #define NIC10_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
38989  #define mmNIC10_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x590D180ull
38990  #define NIC10_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
38991  #define NIC10_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
38992  #define mmNIC10_UMR0_13_SPECIAL_BASE 0x590DE80ull
38993  #define NIC10_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
38994  #define NIC10_UMR0_13_SPECIAL_SECTION 0x1800
38995  #define mmNIC10_UMR0_14_UNSECURE_DOORBELL0_BASE 0x590E000ull
38996  #define NIC10_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
38997  #define NIC10_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
38998  #define mmNIC10_UMR0_14_UNSECURE_DOORBELL1_BASE 0x590E080ull
38999  #define NIC10_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39000  #define NIC10_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
39001  #define mmNIC10_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x590E100ull
39002  #define NIC10_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39003  #define NIC10_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39004  #define mmNIC10_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x590E180ull
39005  #define NIC10_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39006  #define NIC10_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39007  #define mmNIC10_UMR0_14_SPECIAL_BASE 0x590EE80ull
39008  #define NIC10_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
39009  #define NIC10_UMR0_14_SPECIAL_SECTION 0x1180
39010  #define mmNIC10_QM_DCCM0_BASE 0x5910000ull
39011  #define NIC10_QM_DCCM0_MAX_OFFSET 0x4000
39012  #define NIC10_QM_DCCM0_SECTION 0x8000
39013  #define mmNIC10_QM_ARC_AUX0_BASE 0x5918000ull
39014  #define NIC10_QM_ARC_AUX0_MAX_OFFSET 0x1000
39015  #define NIC10_QM_ARC_AUX0_SECTION 0xE800
39016  #define mmNIC10_QM_ARC_AUX0_SPECIAL_BASE 0x5918E80ull
39017  #define NIC10_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
39018  #define NIC10_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
39019  #define mmNIC10_QM0_BASE 0x591A000ull
39020  #define NIC10_QM0_MAX_OFFSET 0x1000
39021  #define NIC10_QM0_SECTION 0x9000
39022  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x591A900ull
39023  #define NIC10_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
39024  #define NIC10_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
39025  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x591A908ull
39026  #define NIC10_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
39027  #define NIC10_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
39028  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x591A910ull
39029  #define NIC10_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
39030  #define NIC10_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
39031  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x591A918ull
39032  #define NIC10_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
39033  #define NIC10_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
39034  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x591A920ull
39035  #define NIC10_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
39036  #define NIC10_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
39037  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x591A928ull
39038  #define NIC10_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
39039  #define NIC10_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
39040  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x591A930ull
39041  #define NIC10_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
39042  #define NIC10_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
39043  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x591A938ull
39044  #define NIC10_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
39045  #define NIC10_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
39046  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x591A940ull
39047  #define NIC10_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
39048  #define NIC10_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
39049  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x591A948ull
39050  #define NIC10_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
39051  #define NIC10_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
39052  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x591A950ull
39053  #define NIC10_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
39054  #define NIC10_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
39055  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x591A958ull
39056  #define NIC10_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
39057  #define NIC10_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
39058  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x591A960ull
39059  #define NIC10_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
39060  #define NIC10_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
39061  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x591A968ull
39062  #define NIC10_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
39063  #define NIC10_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
39064  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x591A970ull
39065  #define NIC10_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
39066  #define NIC10_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
39067  #define mmNIC10_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x591A978ull
39068  #define NIC10_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
39069  #define NIC10_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
39070  #define mmNIC10_QM0_AXUSER_SECURED_BASE 0x591AB00ull
39071  #define NIC10_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
39072  #define NIC10_QM0_AXUSER_SECURED_SECTION 0x8000
39073  #define mmNIC10_QM0_AXUSER_NONSECURED_BASE 0x591AB80ull
39074  #define NIC10_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
39075  #define NIC10_QM0_AXUSER_NONSECURED_SECTION 0x8000
39076  #define mmNIC10_QM0_DBG_HBW_BASE 0x591AC00ull
39077  #define NIC10_QM0_DBG_HBW_MAX_OFFSET 0x5800
39078  #define NIC10_QM0_DBG_HBW_SECTION 0x8000
39079  #define mmNIC10_QM0_DBG_LBW_BASE 0x591AC80ull
39080  #define NIC10_QM0_DBG_LBW_MAX_OFFSET 0x5800
39081  #define NIC10_QM0_DBG_LBW_SECTION 0x1000
39082  #define mmNIC10_QM0_CGM_BASE 0x591AD80ull
39083  #define NIC10_QM0_CGM_MAX_OFFSET 0xC000
39084  #define NIC10_QM0_CGM_SECTION 0x1000
39085  #define mmNIC10_QM0_SPECIAL_BASE 0x591AE80ull
39086  #define NIC10_QM0_SPECIAL_MAX_OFFSET 0x1800
39087  #define NIC10_QM0_SPECIAL_SECTION 0x4180
39088  #define mmNIC10_QPC0_BASE 0x591F000ull
39089  #define NIC10_QPC0_MAX_OFFSET 0x1000
39090  #define NIC10_QPC0_SECTION 0x7200
39091  #define mmNIC10_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x591F720ull
39092  #define NIC10_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
39093  #define NIC10_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
39094  #define mmNIC10_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x591F728ull
39095  #define NIC10_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
39096  #define NIC10_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
39097  #define mmNIC10_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x591F730ull
39098  #define NIC10_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
39099  #define NIC10_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
39100  #define mmNIC10_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x591F738ull
39101  #define NIC10_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
39102  #define NIC10_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
39103  #define mmNIC10_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x591F740ull
39104  #define NIC10_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
39105  #define NIC10_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
39106  #define mmNIC10_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x591F748ull
39107  #define NIC10_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
39108  #define NIC10_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
39109  #define mmNIC10_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x591F750ull
39110  #define NIC10_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
39111  #define NIC10_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
39112  #define mmNIC10_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x591F758ull
39113  #define NIC10_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
39114  #define NIC10_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
39115  #define mmNIC10_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x591F760ull
39116  #define NIC10_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
39117  #define NIC10_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
39118  #define mmNIC10_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x591F768ull
39119  #define NIC10_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
39120  #define NIC10_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
39121  #define mmNIC10_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x591F770ull
39122  #define NIC10_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
39123  #define NIC10_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
39124  #define mmNIC10_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x591F778ull
39125  #define NIC10_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
39126  #define NIC10_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
39127  #define mmNIC10_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x591F780ull
39128  #define NIC10_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
39129  #define NIC10_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
39130  #define mmNIC10_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x591F788ull
39131  #define NIC10_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
39132  #define NIC10_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
39133  #define mmNIC10_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x591F790ull
39134  #define NIC10_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
39135  #define NIC10_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
39136  #define mmNIC10_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x591F798ull
39137  #define NIC10_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
39138  #define NIC10_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
39139  #define mmNIC10_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x591F7A0ull
39140  #define NIC10_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
39141  #define NIC10_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
39142  #define mmNIC10_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x591F7A8ull
39143  #define NIC10_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
39144  #define NIC10_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
39145  #define mmNIC10_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x591F7B0ull
39146  #define NIC10_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
39147  #define NIC10_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
39148  #define mmNIC10_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x591F7B8ull
39149  #define NIC10_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
39150  #define NIC10_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
39151  #define mmNIC10_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x591F7C0ull
39152  #define NIC10_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
39153  #define NIC10_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
39154  #define mmNIC10_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x591F7C8ull
39155  #define NIC10_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
39156  #define NIC10_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
39157  #define mmNIC10_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x591F7D0ull
39158  #define NIC10_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
39159  #define NIC10_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
39160  #define mmNIC10_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x591F7D8ull
39161  #define NIC10_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
39162  #define NIC10_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
39163  #define mmNIC10_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x591F7E0ull
39164  #define NIC10_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
39165  #define NIC10_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
39166  #define mmNIC10_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x591F7E8ull
39167  #define NIC10_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
39168  #define NIC10_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
39169  #define mmNIC10_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x591F7F0ull
39170  #define NIC10_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
39171  #define NIC10_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
39172  #define mmNIC10_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x591F7F8ull
39173  #define NIC10_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
39174  #define NIC10_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
39175  #define mmNIC10_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x591F800ull
39176  #define NIC10_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
39177  #define NIC10_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
39178  #define mmNIC10_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x591F808ull
39179  #define NIC10_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
39180  #define NIC10_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
39181  #define mmNIC10_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x591F810ull
39182  #define NIC10_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
39183  #define NIC10_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
39184  #define mmNIC10_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x591F818ull
39185  #define NIC10_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
39186  #define NIC10_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
39187  #define mmNIC10_QPC0_AXUSER_CONG_QUE_BASE 0x591FB80ull
39188  #define NIC10_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
39189  #define NIC10_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
39190  #define mmNIC10_QPC0_AXUSER_RXWQE_BASE 0x591FBE0ull
39191  #define NIC10_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
39192  #define NIC10_QPC0_AXUSER_RXWQE_SECTION 0x6000
39193  #define mmNIC10_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x591FC40ull
39194  #define NIC10_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
39195  #define NIC10_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
39196  #define mmNIC10_QPC0_AXUSER_DB_FIFO_BASE 0x591FCA0ull
39197  #define NIC10_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
39198  #define NIC10_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
39199  #define mmNIC10_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x591FD00ull
39200  #define NIC10_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
39201  #define NIC10_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
39202  #define mmNIC10_QPC0_AXUSER_ERR_FIFO_BASE 0x591FD60ull
39203  #define NIC10_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
39204  #define NIC10_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
39205  #define mmNIC10_QPC0_AXUSER_QPC_RESP_BASE 0x591FDC0ull
39206  #define NIC10_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
39207  #define NIC10_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
39208  #define mmNIC10_QPC0_AXUSER_QPC_REQ_BASE 0x591FE20ull
39209  #define NIC10_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
39210  #define NIC10_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
39211  #define mmNIC10_QPC0_SPECIAL_BASE 0x591FE80ull
39212  #define NIC10_QPC0_SPECIAL_MAX_OFFSET 0x1800
39213  #define NIC10_QPC0_SPECIAL_SECTION 0x1800
39214  #define mmNIC10_UMR1_0_UNSECURE_DOORBELL0_BASE 0x5920000ull
39215  #define NIC10_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39216  #define NIC10_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
39217  #define mmNIC10_UMR1_0_UNSECURE_DOORBELL1_BASE 0x5920080ull
39218  #define NIC10_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39219  #define NIC10_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
39220  #define mmNIC10_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x5920100ull
39221  #define NIC10_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39222  #define NIC10_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39223  #define mmNIC10_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x5920180ull
39224  #define NIC10_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39225  #define NIC10_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39226  #define mmNIC10_UMR1_0_SPECIAL_BASE 0x5920E80ull
39227  #define NIC10_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
39228  #define NIC10_UMR1_0_SPECIAL_SECTION 0x1800
39229  #define mmNIC10_UMR1_1_UNSECURE_DOORBELL0_BASE 0x5921000ull
39230  #define NIC10_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39231  #define NIC10_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
39232  #define mmNIC10_UMR1_1_UNSECURE_DOORBELL1_BASE 0x5921080ull
39233  #define NIC10_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39234  #define NIC10_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
39235  #define mmNIC10_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x5921100ull
39236  #define NIC10_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39237  #define NIC10_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39238  #define mmNIC10_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x5921180ull
39239  #define NIC10_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39240  #define NIC10_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39241  #define mmNIC10_UMR1_1_SPECIAL_BASE 0x5921E80ull
39242  #define NIC10_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
39243  #define NIC10_UMR1_1_SPECIAL_SECTION 0x1800
39244  #define mmNIC10_UMR1_2_UNSECURE_DOORBELL0_BASE 0x5922000ull
39245  #define NIC10_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39246  #define NIC10_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
39247  #define mmNIC10_UMR1_2_UNSECURE_DOORBELL1_BASE 0x5922080ull
39248  #define NIC10_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39249  #define NIC10_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
39250  #define mmNIC10_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x5922100ull
39251  #define NIC10_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39252  #define NIC10_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39253  #define mmNIC10_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x5922180ull
39254  #define NIC10_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39255  #define NIC10_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39256  #define mmNIC10_UMR1_2_SPECIAL_BASE 0x5922E80ull
39257  #define NIC10_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
39258  #define NIC10_UMR1_2_SPECIAL_SECTION 0x1800
39259  #define mmNIC10_UMR1_3_UNSECURE_DOORBELL0_BASE 0x5923000ull
39260  #define NIC10_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39261  #define NIC10_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
39262  #define mmNIC10_UMR1_3_UNSECURE_DOORBELL1_BASE 0x5923080ull
39263  #define NIC10_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39264  #define NIC10_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
39265  #define mmNIC10_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x5923100ull
39266  #define NIC10_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39267  #define NIC10_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39268  #define mmNIC10_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x5923180ull
39269  #define NIC10_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39270  #define NIC10_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39271  #define mmNIC10_UMR1_3_SPECIAL_BASE 0x5923E80ull
39272  #define NIC10_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
39273  #define NIC10_UMR1_3_SPECIAL_SECTION 0x1800
39274  #define mmNIC10_UMR1_4_UNSECURE_DOORBELL0_BASE 0x5924000ull
39275  #define NIC10_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39276  #define NIC10_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
39277  #define mmNIC10_UMR1_4_UNSECURE_DOORBELL1_BASE 0x5924080ull
39278  #define NIC10_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39279  #define NIC10_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
39280  #define mmNIC10_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x5924100ull
39281  #define NIC10_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39282  #define NIC10_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39283  #define mmNIC10_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x5924180ull
39284  #define NIC10_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39285  #define NIC10_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39286  #define mmNIC10_UMR1_4_SPECIAL_BASE 0x5924E80ull
39287  #define NIC10_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
39288  #define NIC10_UMR1_4_SPECIAL_SECTION 0x1800
39289  #define mmNIC10_UMR1_5_UNSECURE_DOORBELL0_BASE 0x5925000ull
39290  #define NIC10_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39291  #define NIC10_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
39292  #define mmNIC10_UMR1_5_UNSECURE_DOORBELL1_BASE 0x5925080ull
39293  #define NIC10_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39294  #define NIC10_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
39295  #define mmNIC10_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x5925100ull
39296  #define NIC10_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39297  #define NIC10_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39298  #define mmNIC10_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x5925180ull
39299  #define NIC10_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39300  #define NIC10_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39301  #define mmNIC10_UMR1_5_SPECIAL_BASE 0x5925E80ull
39302  #define NIC10_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
39303  #define NIC10_UMR1_5_SPECIAL_SECTION 0x1800
39304  #define mmNIC10_UMR1_6_UNSECURE_DOORBELL0_BASE 0x5926000ull
39305  #define NIC10_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39306  #define NIC10_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
39307  #define mmNIC10_UMR1_6_UNSECURE_DOORBELL1_BASE 0x5926080ull
39308  #define NIC10_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39309  #define NIC10_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
39310  #define mmNIC10_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x5926100ull
39311  #define NIC10_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39312  #define NIC10_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39313  #define mmNIC10_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x5926180ull
39314  #define NIC10_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39315  #define NIC10_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39316  #define mmNIC10_UMR1_6_SPECIAL_BASE 0x5926E80ull
39317  #define NIC10_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
39318  #define NIC10_UMR1_6_SPECIAL_SECTION 0x1800
39319  #define mmNIC10_UMR1_7_UNSECURE_DOORBELL0_BASE 0x5927000ull
39320  #define NIC10_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39321  #define NIC10_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
39322  #define mmNIC10_UMR1_7_UNSECURE_DOORBELL1_BASE 0x5927080ull
39323  #define NIC10_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39324  #define NIC10_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
39325  #define mmNIC10_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x5927100ull
39326  #define NIC10_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39327  #define NIC10_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39328  #define mmNIC10_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x5927180ull
39329  #define NIC10_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39330  #define NIC10_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39331  #define mmNIC10_UMR1_7_SPECIAL_BASE 0x5927E80ull
39332  #define NIC10_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
39333  #define NIC10_UMR1_7_SPECIAL_SECTION 0x1800
39334  #define mmNIC10_UMR1_8_UNSECURE_DOORBELL0_BASE 0x5928000ull
39335  #define NIC10_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39336  #define NIC10_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
39337  #define mmNIC10_UMR1_8_UNSECURE_DOORBELL1_BASE 0x5928080ull
39338  #define NIC10_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39339  #define NIC10_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
39340  #define mmNIC10_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x5928100ull
39341  #define NIC10_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39342  #define NIC10_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39343  #define mmNIC10_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x5928180ull
39344  #define NIC10_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39345  #define NIC10_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39346  #define mmNIC10_UMR1_8_SPECIAL_BASE 0x5928E80ull
39347  #define NIC10_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
39348  #define NIC10_UMR1_8_SPECIAL_SECTION 0x1800
39349  #define mmNIC10_UMR1_9_UNSECURE_DOORBELL0_BASE 0x5929000ull
39350  #define NIC10_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39351  #define NIC10_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
39352  #define mmNIC10_UMR1_9_UNSECURE_DOORBELL1_BASE 0x5929080ull
39353  #define NIC10_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39354  #define NIC10_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
39355  #define mmNIC10_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x5929100ull
39356  #define NIC10_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39357  #define NIC10_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39358  #define mmNIC10_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x5929180ull
39359  #define NIC10_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39360  #define NIC10_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39361  #define mmNIC10_UMR1_9_SPECIAL_BASE 0x5929E80ull
39362  #define NIC10_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
39363  #define NIC10_UMR1_9_SPECIAL_SECTION 0x1800
39364  #define mmNIC10_UMR1_10_UNSECURE_DOORBELL0_BASE 0x592A000ull
39365  #define NIC10_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39366  #define NIC10_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
39367  #define mmNIC10_UMR1_10_UNSECURE_DOORBELL1_BASE 0x592A080ull
39368  #define NIC10_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39369  #define NIC10_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
39370  #define mmNIC10_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x592A100ull
39371  #define NIC10_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39372  #define NIC10_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39373  #define mmNIC10_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x592A180ull
39374  #define NIC10_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39375  #define NIC10_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39376  #define mmNIC10_UMR1_10_SPECIAL_BASE 0x592AE80ull
39377  #define NIC10_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
39378  #define NIC10_UMR1_10_SPECIAL_SECTION 0x1800
39379  #define mmNIC10_UMR1_11_UNSECURE_DOORBELL0_BASE 0x592B000ull
39380  #define NIC10_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39381  #define NIC10_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
39382  #define mmNIC10_UMR1_11_UNSECURE_DOORBELL1_BASE 0x592B080ull
39383  #define NIC10_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39384  #define NIC10_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
39385  #define mmNIC10_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x592B100ull
39386  #define NIC10_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39387  #define NIC10_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39388  #define mmNIC10_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x592B180ull
39389  #define NIC10_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39390  #define NIC10_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39391  #define mmNIC10_UMR1_11_SPECIAL_BASE 0x592BE80ull
39392  #define NIC10_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
39393  #define NIC10_UMR1_11_SPECIAL_SECTION 0x1800
39394  #define mmNIC10_UMR1_12_UNSECURE_DOORBELL0_BASE 0x592C000ull
39395  #define NIC10_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39396  #define NIC10_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
39397  #define mmNIC10_UMR1_12_UNSECURE_DOORBELL1_BASE 0x592C080ull
39398  #define NIC10_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39399  #define NIC10_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
39400  #define mmNIC10_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x592C100ull
39401  #define NIC10_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39402  #define NIC10_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39403  #define mmNIC10_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x592C180ull
39404  #define NIC10_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39405  #define NIC10_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39406  #define mmNIC10_UMR1_12_SPECIAL_BASE 0x592CE80ull
39407  #define NIC10_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
39408  #define NIC10_UMR1_12_SPECIAL_SECTION 0x1800
39409  #define mmNIC10_UMR1_13_UNSECURE_DOORBELL0_BASE 0x592D000ull
39410  #define NIC10_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39411  #define NIC10_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
39412  #define mmNIC10_UMR1_13_UNSECURE_DOORBELL1_BASE 0x592D080ull
39413  #define NIC10_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39414  #define NIC10_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
39415  #define mmNIC10_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x592D100ull
39416  #define NIC10_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39417  #define NIC10_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39418  #define mmNIC10_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x592D180ull
39419  #define NIC10_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39420  #define NIC10_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39421  #define mmNIC10_UMR1_13_SPECIAL_BASE 0x592DE80ull
39422  #define NIC10_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
39423  #define NIC10_UMR1_13_SPECIAL_SECTION 0x1800
39424  #define mmNIC10_UMR1_14_UNSECURE_DOORBELL0_BASE 0x592E000ull
39425  #define NIC10_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
39426  #define NIC10_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
39427  #define mmNIC10_UMR1_14_UNSECURE_DOORBELL1_BASE 0x592E080ull
39428  #define NIC10_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
39429  #define NIC10_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
39430  #define mmNIC10_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x592E100ull
39431  #define NIC10_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
39432  #define NIC10_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
39433  #define mmNIC10_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x592E180ull
39434  #define NIC10_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
39435  #define NIC10_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
39436  #define mmNIC10_UMR1_14_SPECIAL_BASE 0x592EE80ull
39437  #define NIC10_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
39438  #define NIC10_UMR1_14_SPECIAL_SECTION 0x1180
39439  #define mmNIC10_QM_DCCM1_BASE 0x5930000ull
39440  #define NIC10_QM_DCCM1_MAX_OFFSET 0x4000
39441  #define NIC10_QM_DCCM1_SECTION 0x8000
39442  #define mmNIC10_QM_ARC_AUX1_BASE 0x5938000ull
39443  #define NIC10_QM_ARC_AUX1_MAX_OFFSET 0x1000
39444  #define NIC10_QM_ARC_AUX1_SECTION 0xE800
39445  #define mmNIC10_QM_ARC_AUX1_SPECIAL_BASE 0x5938E80ull
39446  #define NIC10_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
39447  #define NIC10_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
39448  #define mmNIC10_QM1_BASE 0x593A000ull
39449  #define NIC10_QM1_MAX_OFFSET 0x1000
39450  #define NIC10_QM1_SECTION 0x9000
39451  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x593A900ull
39452  #define NIC10_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
39453  #define NIC10_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
39454  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x593A908ull
39455  #define NIC10_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
39456  #define NIC10_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
39457  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x593A910ull
39458  #define NIC10_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
39459  #define NIC10_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
39460  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x593A918ull
39461  #define NIC10_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
39462  #define NIC10_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
39463  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x593A920ull
39464  #define NIC10_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
39465  #define NIC10_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
39466  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x593A928ull
39467  #define NIC10_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
39468  #define NIC10_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
39469  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x593A930ull
39470  #define NIC10_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
39471  #define NIC10_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
39472  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x593A938ull
39473  #define NIC10_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
39474  #define NIC10_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
39475  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x593A940ull
39476  #define NIC10_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
39477  #define NIC10_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
39478  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x593A948ull
39479  #define NIC10_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
39480  #define NIC10_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
39481  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x593A950ull
39482  #define NIC10_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
39483  #define NIC10_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
39484  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x593A958ull
39485  #define NIC10_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
39486  #define NIC10_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
39487  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x593A960ull
39488  #define NIC10_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
39489  #define NIC10_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
39490  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x593A968ull
39491  #define NIC10_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
39492  #define NIC10_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
39493  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x593A970ull
39494  #define NIC10_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
39495  #define NIC10_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
39496  #define mmNIC10_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x593A978ull
39497  #define NIC10_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
39498  #define NIC10_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
39499  #define mmNIC10_QM1_AXUSER_SECURED_BASE 0x593AB00ull
39500  #define NIC10_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
39501  #define NIC10_QM1_AXUSER_SECURED_SECTION 0x8000
39502  #define mmNIC10_QM1_AXUSER_NONSECURED_BASE 0x593AB80ull
39503  #define NIC10_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
39504  #define NIC10_QM1_AXUSER_NONSECURED_SECTION 0x8000
39505  #define mmNIC10_QM1_DBG_HBW_BASE 0x593AC00ull
39506  #define NIC10_QM1_DBG_HBW_MAX_OFFSET 0x5800
39507  #define NIC10_QM1_DBG_HBW_SECTION 0x8000
39508  #define mmNIC10_QM1_DBG_LBW_BASE 0x593AC80ull
39509  #define NIC10_QM1_DBG_LBW_MAX_OFFSET 0x5800
39510  #define NIC10_QM1_DBG_LBW_SECTION 0x1000
39511  #define mmNIC10_QM1_CGM_BASE 0x593AD80ull
39512  #define NIC10_QM1_CGM_MAX_OFFSET 0xC000
39513  #define NIC10_QM1_CGM_SECTION 0x1000
39514  #define mmNIC10_QM1_SPECIAL_BASE 0x593AE80ull
39515  #define NIC10_QM1_SPECIAL_MAX_OFFSET 0x1800
39516  #define NIC10_QM1_SPECIAL_SECTION 0x4180
39517  #define mmNIC10_QPC1_BASE 0x593F000ull
39518  #define NIC10_QPC1_MAX_OFFSET 0x1000
39519  #define NIC10_QPC1_SECTION 0x7200
39520  #define mmNIC10_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x593F720ull
39521  #define NIC10_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
39522  #define NIC10_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
39523  #define mmNIC10_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x593F728ull
39524  #define NIC10_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
39525  #define NIC10_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
39526  #define mmNIC10_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x593F730ull
39527  #define NIC10_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
39528  #define NIC10_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
39529  #define mmNIC10_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x593F738ull
39530  #define NIC10_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
39531  #define NIC10_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
39532  #define mmNIC10_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x593F740ull
39533  #define NIC10_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
39534  #define NIC10_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
39535  #define mmNIC10_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x593F748ull
39536  #define NIC10_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
39537  #define NIC10_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
39538  #define mmNIC10_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x593F750ull
39539  #define NIC10_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
39540  #define NIC10_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
39541  #define mmNIC10_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x593F758ull
39542  #define NIC10_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
39543  #define NIC10_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
39544  #define mmNIC10_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x593F760ull
39545  #define NIC10_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
39546  #define NIC10_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
39547  #define mmNIC10_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x593F768ull
39548  #define NIC10_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
39549  #define NIC10_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
39550  #define mmNIC10_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x593F770ull
39551  #define NIC10_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
39552  #define NIC10_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
39553  #define mmNIC10_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x593F778ull
39554  #define NIC10_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
39555  #define NIC10_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
39556  #define mmNIC10_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x593F780ull
39557  #define NIC10_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
39558  #define NIC10_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
39559  #define mmNIC10_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x593F788ull
39560  #define NIC10_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
39561  #define NIC10_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
39562  #define mmNIC10_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x593F790ull
39563  #define NIC10_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
39564  #define NIC10_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
39565  #define mmNIC10_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x593F798ull
39566  #define NIC10_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
39567  #define NIC10_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
39568  #define mmNIC10_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x593F7A0ull
39569  #define NIC10_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
39570  #define NIC10_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
39571  #define mmNIC10_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x593F7A8ull
39572  #define NIC10_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
39573  #define NIC10_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
39574  #define mmNIC10_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x593F7B0ull
39575  #define NIC10_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
39576  #define NIC10_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
39577  #define mmNIC10_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x593F7B8ull
39578  #define NIC10_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
39579  #define NIC10_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
39580  #define mmNIC10_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x593F7C0ull
39581  #define NIC10_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
39582  #define NIC10_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
39583  #define mmNIC10_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x593F7C8ull
39584  #define NIC10_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
39585  #define NIC10_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
39586  #define mmNIC10_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x593F7D0ull
39587  #define NIC10_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
39588  #define NIC10_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
39589  #define mmNIC10_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x593F7D8ull
39590  #define NIC10_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
39591  #define NIC10_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
39592  #define mmNIC10_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x593F7E0ull
39593  #define NIC10_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
39594  #define NIC10_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
39595  #define mmNIC10_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x593F7E8ull
39596  #define NIC10_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
39597  #define NIC10_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
39598  #define mmNIC10_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x593F7F0ull
39599  #define NIC10_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
39600  #define NIC10_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
39601  #define mmNIC10_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x593F7F8ull
39602  #define NIC10_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
39603  #define NIC10_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
39604  #define mmNIC10_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x593F800ull
39605  #define NIC10_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
39606  #define NIC10_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
39607  #define mmNIC10_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x593F808ull
39608  #define NIC10_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
39609  #define NIC10_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
39610  #define mmNIC10_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x593F810ull
39611  #define NIC10_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
39612  #define NIC10_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
39613  #define mmNIC10_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x593F818ull
39614  #define NIC10_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
39615  #define NIC10_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
39616  #define mmNIC10_QPC1_AXUSER_CONG_QUE_BASE 0x593FB80ull
39617  #define NIC10_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
39618  #define NIC10_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
39619  #define mmNIC10_QPC1_AXUSER_RXWQE_BASE 0x593FBE0ull
39620  #define NIC10_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
39621  #define NIC10_QPC1_AXUSER_RXWQE_SECTION 0x6000
39622  #define mmNIC10_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x593FC40ull
39623  #define NIC10_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
39624  #define NIC10_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
39625  #define mmNIC10_QPC1_AXUSER_DB_FIFO_BASE 0x593FCA0ull
39626  #define NIC10_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
39627  #define NIC10_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
39628  #define mmNIC10_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x593FD00ull
39629  #define NIC10_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
39630  #define NIC10_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
39631  #define mmNIC10_QPC1_AXUSER_ERR_FIFO_BASE 0x593FD60ull
39632  #define NIC10_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
39633  #define NIC10_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
39634  #define mmNIC10_QPC1_AXUSER_QPC_RESP_BASE 0x593FDC0ull
39635  #define NIC10_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
39636  #define NIC10_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
39637  #define mmNIC10_QPC1_AXUSER_QPC_REQ_BASE 0x593FE20ull
39638  #define NIC10_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
39639  #define NIC10_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
39640  #define mmNIC10_QPC1_SPECIAL_BASE 0x593FE80ull
39641  #define NIC10_QPC1_SPECIAL_MAX_OFFSET 0x1800
39642  #define NIC10_QPC1_SPECIAL_SECTION 0x8180
39643  #define mmNIC10_TMR_BASE 0x5948000ull
39644  #define NIC10_TMR_MAX_OFFSET 0x1000
39645  #define NIC10_TMR_SECTION 0xD600
39646  #define mmNIC10_TMR_AXUSER_TMR_FREE_LIST_BASE 0x5948D60ull
39647  #define NIC10_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
39648  #define NIC10_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
39649  #define mmNIC10_TMR_AXUSER_TMR_FIFO_BASE 0x5948DC0ull
39650  #define NIC10_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
39651  #define NIC10_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
39652  #define mmNIC10_TMR_AXUSER_TMR_FSM_BASE 0x5948E20ull
39653  #define NIC10_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
39654  #define NIC10_TMR_AXUSER_TMR_FSM_SECTION 0x6000
39655  #define mmNIC10_TMR_SPECIAL_BASE 0x5948E80ull
39656  #define NIC10_TMR_SPECIAL_MAX_OFFSET 0x1800
39657  #define NIC10_TMR_SPECIAL_SECTION 0x1800
39658  #define mmNIC10_RXB_CORE_BASE 0x5949000ull
39659  #define NIC10_RXB_CORE_MAX_OFFSET 0x1000
39660  #define NIC10_RXB_CORE_SECTION 0x6100
39661  #define mmNIC10_RXB_CORE_SCT_AWUSER_BASE 0x5949610ull
39662  #define NIC10_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
39663  #define NIC10_RXB_CORE_SCT_AWUSER_SECTION 0x8700
39664  #define mmNIC10_RXB_CORE_SPECIAL_BASE 0x5949E80ull
39665  #define NIC10_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
39666  #define NIC10_RXB_CORE_SPECIAL_SECTION 0x1800
39667  #define mmNIC10_RXE0_BASE 0x594A000ull
39668  #define NIC10_RXE0_MAX_OFFSET 0x1000
39669  #define NIC10_RXE0_SECTION 0x9000
39670  #define mmNIC10_RXE0_WQE_ARUSER_BASE 0x594A900ull
39671  #define NIC10_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
39672  #define NIC10_RXE0_WQE_ARUSER_SECTION 0x5800
39673  #define mmNIC10_RXE0_SPECIAL_BASE 0x594AE80ull
39674  #define NIC10_RXE0_SPECIAL_MAX_OFFSET 0x1800
39675  #define NIC10_RXE0_SPECIAL_SECTION 0x1800
39676  #define mmNIC10_RXE1_BASE 0x594B000ull
39677  #define NIC10_RXE1_MAX_OFFSET 0x1000
39678  #define NIC10_RXE1_SECTION 0x9000
39679  #define mmNIC10_RXE1_WQE_ARUSER_BASE 0x594B900ull
39680  #define NIC10_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
39681  #define NIC10_RXE1_WQE_ARUSER_SECTION 0x5800
39682  #define mmNIC10_RXE1_SPECIAL_BASE 0x594BE80ull
39683  #define NIC10_RXE1_SPECIAL_MAX_OFFSET 0x1800
39684  #define NIC10_RXE1_SPECIAL_SECTION 0x1800
39685  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ0_BASE 0x594C000ull
39686  #define NIC10_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
39687  #define NIC10_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
39688  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ1_BASE 0x594C050ull
39689  #define NIC10_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
39690  #define NIC10_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
39691  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ2_BASE 0x594C0A0ull
39692  #define NIC10_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
39693  #define NIC10_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
39694  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ3_BASE 0x594C0F0ull
39695  #define NIC10_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
39696  #define NIC10_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
39697  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ4_BASE 0x594C140ull
39698  #define NIC10_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
39699  #define NIC10_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
39700  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ5_BASE 0x594C190ull
39701  #define NIC10_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
39702  #define NIC10_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
39703  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ6_BASE 0x594C1E0ull
39704  #define NIC10_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
39705  #define NIC10_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
39706  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ7_BASE 0x594C230ull
39707  #define NIC10_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
39708  #define NIC10_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
39709  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ8_BASE 0x594C280ull
39710  #define NIC10_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
39711  #define NIC10_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
39712  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ9_BASE 0x594C2D0ull
39713  #define NIC10_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
39714  #define NIC10_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
39715  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ10_BASE 0x594C320ull
39716  #define NIC10_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
39717  #define NIC10_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
39718  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ11_BASE 0x594C370ull
39719  #define NIC10_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
39720  #define NIC10_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
39721  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ12_BASE 0x594C3C0ull
39722  #define NIC10_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
39723  #define NIC10_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
39724  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ13_BASE 0x594C410ull
39725  #define NIC10_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
39726  #define NIC10_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
39727  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ14_BASE 0x594C460ull
39728  #define NIC10_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
39729  #define NIC10_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
39730  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ15_BASE 0x594C4B0ull
39731  #define NIC10_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
39732  #define NIC10_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
39733  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ16_BASE 0x594C500ull
39734  #define NIC10_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
39735  #define NIC10_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
39736  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ17_BASE 0x594C550ull
39737  #define NIC10_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
39738  #define NIC10_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
39739  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ18_BASE 0x594C5A0ull
39740  #define NIC10_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
39741  #define NIC10_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
39742  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ19_BASE 0x594C5F0ull
39743  #define NIC10_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
39744  #define NIC10_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
39745  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ20_BASE 0x594C640ull
39746  #define NIC10_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
39747  #define NIC10_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
39748  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ21_BASE 0x594C690ull
39749  #define NIC10_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
39750  #define NIC10_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
39751  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ22_BASE 0x594C6E0ull
39752  #define NIC10_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
39753  #define NIC10_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
39754  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ23_BASE 0x594C730ull
39755  #define NIC10_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
39756  #define NIC10_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
39757  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ24_BASE 0x594C780ull
39758  #define NIC10_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
39759  #define NIC10_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
39760  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ25_BASE 0x594C7D0ull
39761  #define NIC10_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
39762  #define NIC10_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
39763  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ26_BASE 0x594C820ull
39764  #define NIC10_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
39765  #define NIC10_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
39766  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ27_BASE 0x594C870ull
39767  #define NIC10_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
39768  #define NIC10_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
39769  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ28_BASE 0x594C8C0ull
39770  #define NIC10_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
39771  #define NIC10_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
39772  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ29_BASE 0x594C910ull
39773  #define NIC10_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
39774  #define NIC10_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
39775  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ30_BASE 0x594C960ull
39776  #define NIC10_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
39777  #define NIC10_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
39778  #define mmNIC10_RXE0_AXUSER_AXUSER_CQ31_BASE 0x594C9B0ull
39779  #define NIC10_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
39780  #define NIC10_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
39781  #define mmNIC10_RXE0_AXUSER_SPECIAL_BASE 0x594CE80ull
39782  #define NIC10_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
39783  #define NIC10_RXE0_AXUSER_SPECIAL_SECTION 0x1800
39784  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ0_BASE 0x594D000ull
39785  #define NIC10_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
39786  #define NIC10_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
39787  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ1_BASE 0x594D050ull
39788  #define NIC10_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
39789  #define NIC10_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
39790  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ2_BASE 0x594D0A0ull
39791  #define NIC10_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
39792  #define NIC10_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
39793  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ3_BASE 0x594D0F0ull
39794  #define NIC10_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
39795  #define NIC10_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
39796  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ4_BASE 0x594D140ull
39797  #define NIC10_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
39798  #define NIC10_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
39799  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ5_BASE 0x594D190ull
39800  #define NIC10_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
39801  #define NIC10_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
39802  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ6_BASE 0x594D1E0ull
39803  #define NIC10_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
39804  #define NIC10_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
39805  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ7_BASE 0x594D230ull
39806  #define NIC10_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
39807  #define NIC10_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
39808  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ8_BASE 0x594D280ull
39809  #define NIC10_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
39810  #define NIC10_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
39811  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ9_BASE 0x594D2D0ull
39812  #define NIC10_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
39813  #define NIC10_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
39814  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ10_BASE 0x594D320ull
39815  #define NIC10_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
39816  #define NIC10_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
39817  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ11_BASE 0x594D370ull
39818  #define NIC10_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
39819  #define NIC10_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
39820  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ12_BASE 0x594D3C0ull
39821  #define NIC10_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
39822  #define NIC10_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
39823  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ13_BASE 0x594D410ull
39824  #define NIC10_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
39825  #define NIC10_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
39826  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ14_BASE 0x594D460ull
39827  #define NIC10_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
39828  #define NIC10_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
39829  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ15_BASE 0x594D4B0ull
39830  #define NIC10_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
39831  #define NIC10_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
39832  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ16_BASE 0x594D500ull
39833  #define NIC10_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
39834  #define NIC10_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
39835  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ17_BASE 0x594D550ull
39836  #define NIC10_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
39837  #define NIC10_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
39838  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ18_BASE 0x594D5A0ull
39839  #define NIC10_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
39840  #define NIC10_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
39841  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ19_BASE 0x594D5F0ull
39842  #define NIC10_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
39843  #define NIC10_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
39844  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ20_BASE 0x594D640ull
39845  #define NIC10_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
39846  #define NIC10_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
39847  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ21_BASE 0x594D690ull
39848  #define NIC10_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
39849  #define NIC10_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
39850  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ22_BASE 0x594D6E0ull
39851  #define NIC10_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
39852  #define NIC10_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
39853  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ23_BASE 0x594D730ull
39854  #define NIC10_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
39855  #define NIC10_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
39856  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ24_BASE 0x594D780ull
39857  #define NIC10_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
39858  #define NIC10_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
39859  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ25_BASE 0x594D7D0ull
39860  #define NIC10_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
39861  #define NIC10_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
39862  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ26_BASE 0x594D820ull
39863  #define NIC10_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
39864  #define NIC10_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
39865  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ27_BASE 0x594D870ull
39866  #define NIC10_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
39867  #define NIC10_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
39868  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ28_BASE 0x594D8C0ull
39869  #define NIC10_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
39870  #define NIC10_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
39871  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ29_BASE 0x594D910ull
39872  #define NIC10_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
39873  #define NIC10_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
39874  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ30_BASE 0x594D960ull
39875  #define NIC10_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
39876  #define NIC10_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
39877  #define mmNIC10_RXE1_AXUSER_AXUSER_CQ31_BASE 0x594D9B0ull
39878  #define NIC10_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
39879  #define NIC10_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
39880  #define mmNIC10_RXE1_AXUSER_SPECIAL_BASE 0x594DE80ull
39881  #define NIC10_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
39882  #define NIC10_RXE1_AXUSER_SPECIAL_SECTION 0x2180
39883  #define mmNIC10_TXS0_BASE 0x5950000ull
39884  #define NIC10_TXS0_MAX_OFFSET 0x1000
39885  #define NIC10_TXS0_SECTION 0xE800
39886  #define mmNIC10_TXS0_SPECIAL_BASE 0x5950E80ull
39887  #define NIC10_TXS0_SPECIAL_MAX_OFFSET 0x1800
39888  #define NIC10_TXS0_SPECIAL_SECTION 0x1800
39889  #define mmNIC10_TXS1_BASE 0x5951000ull
39890  #define NIC10_TXS1_MAX_OFFSET 0x1000
39891  #define NIC10_TXS1_SECTION 0xE800
39892  #define mmNIC10_TXS1_SPECIAL_BASE 0x5951E80ull
39893  #define NIC10_TXS1_SPECIAL_MAX_OFFSET 0x1800
39894  #define NIC10_TXS1_SPECIAL_SECTION 0x1800
39895  #define mmNIC10_TXE0_BASE 0x5952000ull
39896  #define NIC10_TXE0_MAX_OFFSET 0x1000
39897  #define NIC10_TXE0_SECTION 0xE800
39898  #define mmNIC10_TXE0_SPECIAL_BASE 0x5952E80ull
39899  #define NIC10_TXE0_SPECIAL_MAX_OFFSET 0x1800
39900  #define NIC10_TXE0_SPECIAL_SECTION 0x1800
39901  #define mmNIC10_TXE1_BASE 0x5953000ull
39902  #define NIC10_TXE1_MAX_OFFSET 0x1000
39903  #define NIC10_TXE1_SECTION 0xE800
39904  #define mmNIC10_TXE1_SPECIAL_BASE 0x5953E80ull
39905  #define NIC10_TXE1_SPECIAL_MAX_OFFSET 0x1800
39906  #define NIC10_TXE1_SPECIAL_SECTION 0x1800
39907  #define mmNIC10_TXB_BASE 0x5954000ull
39908  #define NIC10_TXB_MAX_OFFSET 0x1000
39909  #define NIC10_TXB_SECTION 0xE800
39910  #define mmNIC10_TXB_SPECIAL_BASE 0x5954E80ull
39911  #define NIC10_TXB_SPECIAL_MAX_OFFSET 0x1800
39912  #define NIC10_TXB_SPECIAL_SECTION 0x1800
39913  #define mmNIC10_MSTR_IF_RR_SHRD_HBW_BASE 0x5955000ull
39914  #define NIC10_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
39915  #define NIC10_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
39916  #define mmNIC10_MSTR_IF_RR_PRVT_HBW_BASE 0x5955200ull
39917  #define NIC10_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
39918  #define NIC10_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
39919  #define mmNIC10_MSTR_IF_RR_SHRD_LBW_BASE 0x5955400ull
39920  #define NIC10_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
39921  #define NIC10_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
39922  #define mmNIC10_MSTR_IF_RR_PRVT_LBW_BASE 0x5955600ull
39923  #define NIC10_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
39924  #define NIC10_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
39925  #define mmNIC10_MSTR_IF_E2E_CRDT_BASE 0x5955800ull
39926  #define NIC10_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
39927  #define NIC10_MSTR_IF_E2E_CRDT_SECTION 0x2800
39928  #define mmNIC10_MSTR_IF_AXUSER_BASE 0x5955A80ull
39929  #define NIC10_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
39930  #define NIC10_MSTR_IF_AXUSER_SECTION 0x8000
39931  #define mmNIC10_MSTR_IF_DBG_HBW_BASE 0x5955B00ull
39932  #define NIC10_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
39933  #define NIC10_MSTR_IF_DBG_HBW_SECTION 0x8000
39934  #define mmNIC10_MSTR_IF_DBG_LBW_BASE 0x5955B80ull
39935  #define NIC10_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
39936  #define NIC10_MSTR_IF_DBG_LBW_SECTION 0x8000
39937  #define mmNIC10_MSTR_IF_CORE_HBW_BASE 0x5955C00ull
39938  #define NIC10_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
39939  #define NIC10_MSTR_IF_CORE_HBW_SECTION 0x1800
39940  #define mmNIC10_MSTR_IF_CORE_LBW_BASE 0x5955D80ull
39941  #define NIC10_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
39942  #define NIC10_MSTR_IF_CORE_LBW_SECTION 0x1000
39943  #define mmNIC10_MSTR_IF_SPECIAL_BASE 0x5955E80ull
39944  #define NIC10_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
39945  #define NIC10_MSTR_IF_SPECIAL_SECTION 0x1800
39946  #define mmNIC10_TX_AXUSER_BASE 0x5956000ull
39947  #define NIC10_TX_AXUSER_MAX_OFFSET 0x5000
39948  #define NIC10_TX_AXUSER_SECTION 0x2000
39949  #define mmNIC10_SERDES0_BASE 0x5958000ull
39950  #define NIC10_SERDES0_MAX_OFFSET 0x3E40
39951  #define NIC10_SERDES0_SECTION 0x4000
39952  #define mmNIC10_SERDES1_BASE 0x595C000ull
39953  #define NIC10_SERDES1_MAX_OFFSET 0x3E40
39954  #define NIC10_SERDES1_SECTION 0x4000
39955  #define mmNIC10_PHY_BASE 0x5960000ull
39956  #define NIC10_PHY_MAX_OFFSET 0x1000
39957  #define NIC10_PHY_SECTION 0xE800
39958  #define mmNIC10_PHY_SPECIAL_BASE 0x5960E80ull
39959  #define NIC10_PHY_SPECIAL_MAX_OFFSET 0x1800
39960  #define NIC10_PHY_SPECIAL_SECTION 0x7180
39961  #define mmPRT10_MAC_AUX_BASE 0x5968000ull
39962  #define PRT10_MAC_AUX_MAX_OFFSET 0x1000
39963  #define PRT10_MAC_AUX_SECTION 0xE800
39964  #define mmPRT10_MAC_AUX_SPECIAL_BASE 0x5968E80ull
39965  #define PRT10_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
39966  #define PRT10_MAC_AUX_SPECIAL_SECTION 0x1800
39967  #define mmPRT10_MAC_CORE_BASE 0x5969000ull
39968  #define PRT10_MAC_CORE_MAX_OFFSET 0x1000
39969  #define PRT10_MAC_CORE_SECTION 0xE800
39970  #define mmPRT10_MAC_CORE_SPECIAL_BASE 0x5969E80ull
39971  #define PRT10_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
39972  #define PRT10_MAC_CORE_SPECIAL_SECTION 0x1800
39973  #define mmNIC10_MAC_RS_FEC_BASE 0x596A000ull
39974  #define NIC10_MAC_RS_FEC_MAX_OFFSET 0x2DC0
39975  #define NIC10_MAC_RS_FEC_SECTION 0x1000
39976  #define mmNIC10_MAC_GLOB_STAT_CONTROL_REG_BASE 0x596B000ull
39977  #define NIC10_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
39978  #define NIC10_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
39979  #define mmNIC10_MAC_GLOB_STAT_RX0_BASE 0x596B100ull
39980  #define NIC10_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
39981  #define NIC10_MAC_GLOB_STAT_RX0_SECTION 0x8C00
39982  #define mmNIC10_MAC_GLOB_STAT_RX1_BASE 0x596B18Cull
39983  #define NIC10_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
39984  #define NIC10_MAC_GLOB_STAT_RX1_SECTION 0x8C00
39985  #define mmNIC10_MAC_GLOB_STAT_RX2_BASE 0x596B218ull
39986  #define NIC10_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
39987  #define NIC10_MAC_GLOB_STAT_RX2_SECTION 0x8C00
39988  #define mmNIC10_MAC_GLOB_STAT_RX3_BASE 0x596B2A4ull
39989  #define NIC10_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
39990  #define NIC10_MAC_GLOB_STAT_RX3_SECTION 0x8C00
39991  #define mmNIC10_MAC_GLOB_STAT_TX0_BASE 0x596B330ull
39992  #define NIC10_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
39993  #define NIC10_MAC_GLOB_STAT_TX0_SECTION 0x6800
39994  #define mmNIC10_MAC_GLOB_STAT_TX1_BASE 0x596B398ull
39995  #define NIC10_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
39996  #define NIC10_MAC_GLOB_STAT_TX1_SECTION 0x6800
39997  #define mmNIC10_MAC_GLOB_STAT_TX2_BASE 0x596B400ull
39998  #define NIC10_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
39999  #define NIC10_MAC_GLOB_STAT_TX2_SECTION 0x6800
40000  #define mmNIC10_MAC_GLOB_STAT_TX3_BASE 0x596B468ull
40001  #define NIC10_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
40002  #define NIC10_MAC_GLOB_STAT_TX3_SECTION 0x3980
40003  #define mmNIC10_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x596B800ull
40004  #define NIC10_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
40005  #define NIC10_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
40006  #define mmNIC10_MAC_CH0_MAC_PCS_BASE 0x596C000ull
40007  #define NIC10_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
40008  #define NIC10_MAC_CH0_MAC_PCS_SECTION 0x4000
40009  #define mmNIC10_MAC_CH0_MAC_128_BASE 0x596C400ull
40010  #define NIC10_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
40011  #define NIC10_MAC_CH0_MAC_128_SECTION 0x4000
40012  #define mmNIC10_MAC_CH0_MAC_AN_BASE 0x596C800ull
40013  #define NIC10_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
40014  #define NIC10_MAC_CH0_MAC_AN_SECTION 0x8000
40015  #define mmNIC10_MAC_CH1_MAC_PCS_BASE 0x596D000ull
40016  #define NIC10_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
40017  #define NIC10_MAC_CH1_MAC_PCS_SECTION 0x4000
40018  #define mmNIC10_MAC_CH1_MAC_128_BASE 0x596D400ull
40019  #define NIC10_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
40020  #define NIC10_MAC_CH1_MAC_128_SECTION 0x4000
40021  #define mmNIC10_MAC_CH1_MAC_AN_BASE 0x596D800ull
40022  #define NIC10_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
40023  #define NIC10_MAC_CH1_MAC_AN_SECTION 0x8000
40024  #define mmNIC10_MAC_CH2_MAC_PCS_BASE 0x596E000ull
40025  #define NIC10_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
40026  #define NIC10_MAC_CH2_MAC_PCS_SECTION 0x4000
40027  #define mmNIC10_MAC_CH2_MAC_128_BASE 0x596E400ull
40028  #define NIC10_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
40029  #define NIC10_MAC_CH2_MAC_128_SECTION 0x4000
40030  #define mmNIC10_MAC_CH2_MAC_AN_BASE 0x596E800ull
40031  #define NIC10_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
40032  #define NIC10_MAC_CH2_MAC_AN_SECTION 0x8000
40033  #define mmNIC10_MAC_CH3_MAC_PCS_BASE 0x596F000ull
40034  #define NIC10_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
40035  #define NIC10_MAC_CH3_MAC_PCS_SECTION 0x4000
40036  #define mmNIC10_MAC_CH3_MAC_128_BASE 0x596F400ull
40037  #define NIC10_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
40038  #define NIC10_MAC_CH3_MAC_128_SECTION 0x4000
40039  #define mmNIC10_MAC_CH3_MAC_AN_BASE 0x596F800ull
40040  #define NIC10_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
40041  #define NIC10_MAC_CH3_MAC_AN_SECTION 0x10800
40042  #define mmNIC11_UMR0_0_UNSECURE_DOORBELL0_BASE 0x5980000ull
40043  #define NIC11_UMR0_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40044  #define NIC11_UMR0_0_UNSECURE_DOORBELL0_SECTION 0x8000
40045  #define mmNIC11_UMR0_0_UNSECURE_DOORBELL1_BASE 0x5980080ull
40046  #define NIC11_UMR0_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40047  #define NIC11_UMR0_0_UNSECURE_DOORBELL1_SECTION 0x8000
40048  #define mmNIC11_UMR0_0_COMPLETION_QUEUE_CI_0_BASE 0x5980100ull
40049  #define NIC11_UMR0_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40050  #define NIC11_UMR0_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40051  #define mmNIC11_UMR0_0_COMPLETION_QUEUE_CI_1_BASE 0x5980180ull
40052  #define NIC11_UMR0_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40053  #define NIC11_UMR0_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40054  #define mmNIC11_UMR0_0_SPECIAL_BASE 0x5980E80ull
40055  #define NIC11_UMR0_0_SPECIAL_MAX_OFFSET 0x1800
40056  #define NIC11_UMR0_0_SPECIAL_SECTION 0x1800
40057  #define mmNIC11_UMR0_1_UNSECURE_DOORBELL0_BASE 0x5981000ull
40058  #define NIC11_UMR0_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40059  #define NIC11_UMR0_1_UNSECURE_DOORBELL0_SECTION 0x8000
40060  #define mmNIC11_UMR0_1_UNSECURE_DOORBELL1_BASE 0x5981080ull
40061  #define NIC11_UMR0_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40062  #define NIC11_UMR0_1_UNSECURE_DOORBELL1_SECTION 0x8000
40063  #define mmNIC11_UMR0_1_COMPLETION_QUEUE_CI_0_BASE 0x5981100ull
40064  #define NIC11_UMR0_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40065  #define NIC11_UMR0_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40066  #define mmNIC11_UMR0_1_COMPLETION_QUEUE_CI_1_BASE 0x5981180ull
40067  #define NIC11_UMR0_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40068  #define NIC11_UMR0_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40069  #define mmNIC11_UMR0_1_SPECIAL_BASE 0x5981E80ull
40070  #define NIC11_UMR0_1_SPECIAL_MAX_OFFSET 0x1800
40071  #define NIC11_UMR0_1_SPECIAL_SECTION 0x1800
40072  #define mmNIC11_UMR0_2_UNSECURE_DOORBELL0_BASE 0x5982000ull
40073  #define NIC11_UMR0_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40074  #define NIC11_UMR0_2_UNSECURE_DOORBELL0_SECTION 0x8000
40075  #define mmNIC11_UMR0_2_UNSECURE_DOORBELL1_BASE 0x5982080ull
40076  #define NIC11_UMR0_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40077  #define NIC11_UMR0_2_UNSECURE_DOORBELL1_SECTION 0x8000
40078  #define mmNIC11_UMR0_2_COMPLETION_QUEUE_CI_0_BASE 0x5982100ull
40079  #define NIC11_UMR0_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40080  #define NIC11_UMR0_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40081  #define mmNIC11_UMR0_2_COMPLETION_QUEUE_CI_1_BASE 0x5982180ull
40082  #define NIC11_UMR0_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40083  #define NIC11_UMR0_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40084  #define mmNIC11_UMR0_2_SPECIAL_BASE 0x5982E80ull
40085  #define NIC11_UMR0_2_SPECIAL_MAX_OFFSET 0x1800
40086  #define NIC11_UMR0_2_SPECIAL_SECTION 0x1800
40087  #define mmNIC11_UMR0_3_UNSECURE_DOORBELL0_BASE 0x5983000ull
40088  #define NIC11_UMR0_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40089  #define NIC11_UMR0_3_UNSECURE_DOORBELL0_SECTION 0x8000
40090  #define mmNIC11_UMR0_3_UNSECURE_DOORBELL1_BASE 0x5983080ull
40091  #define NIC11_UMR0_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40092  #define NIC11_UMR0_3_UNSECURE_DOORBELL1_SECTION 0x8000
40093  #define mmNIC11_UMR0_3_COMPLETION_QUEUE_CI_0_BASE 0x5983100ull
40094  #define NIC11_UMR0_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40095  #define NIC11_UMR0_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40096  #define mmNIC11_UMR0_3_COMPLETION_QUEUE_CI_1_BASE 0x5983180ull
40097  #define NIC11_UMR0_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40098  #define NIC11_UMR0_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40099  #define mmNIC11_UMR0_3_SPECIAL_BASE 0x5983E80ull
40100  #define NIC11_UMR0_3_SPECIAL_MAX_OFFSET 0x1800
40101  #define NIC11_UMR0_3_SPECIAL_SECTION 0x1800
40102  #define mmNIC11_UMR0_4_UNSECURE_DOORBELL0_BASE 0x5984000ull
40103  #define NIC11_UMR0_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40104  #define NIC11_UMR0_4_UNSECURE_DOORBELL0_SECTION 0x8000
40105  #define mmNIC11_UMR0_4_UNSECURE_DOORBELL1_BASE 0x5984080ull
40106  #define NIC11_UMR0_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40107  #define NIC11_UMR0_4_UNSECURE_DOORBELL1_SECTION 0x8000
40108  #define mmNIC11_UMR0_4_COMPLETION_QUEUE_CI_0_BASE 0x5984100ull
40109  #define NIC11_UMR0_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40110  #define NIC11_UMR0_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40111  #define mmNIC11_UMR0_4_COMPLETION_QUEUE_CI_1_BASE 0x5984180ull
40112  #define NIC11_UMR0_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40113  #define NIC11_UMR0_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40114  #define mmNIC11_UMR0_4_SPECIAL_BASE 0x5984E80ull
40115  #define NIC11_UMR0_4_SPECIAL_MAX_OFFSET 0x1800
40116  #define NIC11_UMR0_4_SPECIAL_SECTION 0x1800
40117  #define mmNIC11_UMR0_5_UNSECURE_DOORBELL0_BASE 0x5985000ull
40118  #define NIC11_UMR0_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40119  #define NIC11_UMR0_5_UNSECURE_DOORBELL0_SECTION 0x8000
40120  #define mmNIC11_UMR0_5_UNSECURE_DOORBELL1_BASE 0x5985080ull
40121  #define NIC11_UMR0_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40122  #define NIC11_UMR0_5_UNSECURE_DOORBELL1_SECTION 0x8000
40123  #define mmNIC11_UMR0_5_COMPLETION_QUEUE_CI_0_BASE 0x5985100ull
40124  #define NIC11_UMR0_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40125  #define NIC11_UMR0_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40126  #define mmNIC11_UMR0_5_COMPLETION_QUEUE_CI_1_BASE 0x5985180ull
40127  #define NIC11_UMR0_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40128  #define NIC11_UMR0_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40129  #define mmNIC11_UMR0_5_SPECIAL_BASE 0x5985E80ull
40130  #define NIC11_UMR0_5_SPECIAL_MAX_OFFSET 0x1800
40131  #define NIC11_UMR0_5_SPECIAL_SECTION 0x1800
40132  #define mmNIC11_UMR0_6_UNSECURE_DOORBELL0_BASE 0x5986000ull
40133  #define NIC11_UMR0_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40134  #define NIC11_UMR0_6_UNSECURE_DOORBELL0_SECTION 0x8000
40135  #define mmNIC11_UMR0_6_UNSECURE_DOORBELL1_BASE 0x5986080ull
40136  #define NIC11_UMR0_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40137  #define NIC11_UMR0_6_UNSECURE_DOORBELL1_SECTION 0x8000
40138  #define mmNIC11_UMR0_6_COMPLETION_QUEUE_CI_0_BASE 0x5986100ull
40139  #define NIC11_UMR0_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40140  #define NIC11_UMR0_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40141  #define mmNIC11_UMR0_6_COMPLETION_QUEUE_CI_1_BASE 0x5986180ull
40142  #define NIC11_UMR0_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40143  #define NIC11_UMR0_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40144  #define mmNIC11_UMR0_6_SPECIAL_BASE 0x5986E80ull
40145  #define NIC11_UMR0_6_SPECIAL_MAX_OFFSET 0x1800
40146  #define NIC11_UMR0_6_SPECIAL_SECTION 0x1800
40147  #define mmNIC11_UMR0_7_UNSECURE_DOORBELL0_BASE 0x5987000ull
40148  #define NIC11_UMR0_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40149  #define NIC11_UMR0_7_UNSECURE_DOORBELL0_SECTION 0x8000
40150  #define mmNIC11_UMR0_7_UNSECURE_DOORBELL1_BASE 0x5987080ull
40151  #define NIC11_UMR0_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40152  #define NIC11_UMR0_7_UNSECURE_DOORBELL1_SECTION 0x8000
40153  #define mmNIC11_UMR0_7_COMPLETION_QUEUE_CI_0_BASE 0x5987100ull
40154  #define NIC11_UMR0_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40155  #define NIC11_UMR0_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40156  #define mmNIC11_UMR0_7_COMPLETION_QUEUE_CI_1_BASE 0x5987180ull
40157  #define NIC11_UMR0_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40158  #define NIC11_UMR0_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40159  #define mmNIC11_UMR0_7_SPECIAL_BASE 0x5987E80ull
40160  #define NIC11_UMR0_7_SPECIAL_MAX_OFFSET 0x1800
40161  #define NIC11_UMR0_7_SPECIAL_SECTION 0x1800
40162  #define mmNIC11_UMR0_8_UNSECURE_DOORBELL0_BASE 0x5988000ull
40163  #define NIC11_UMR0_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40164  #define NIC11_UMR0_8_UNSECURE_DOORBELL0_SECTION 0x8000
40165  #define mmNIC11_UMR0_8_UNSECURE_DOORBELL1_BASE 0x5988080ull
40166  #define NIC11_UMR0_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40167  #define NIC11_UMR0_8_UNSECURE_DOORBELL1_SECTION 0x8000
40168  #define mmNIC11_UMR0_8_COMPLETION_QUEUE_CI_0_BASE 0x5988100ull
40169  #define NIC11_UMR0_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40170  #define NIC11_UMR0_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40171  #define mmNIC11_UMR0_8_COMPLETION_QUEUE_CI_1_BASE 0x5988180ull
40172  #define NIC11_UMR0_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40173  #define NIC11_UMR0_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40174  #define mmNIC11_UMR0_8_SPECIAL_BASE 0x5988E80ull
40175  #define NIC11_UMR0_8_SPECIAL_MAX_OFFSET 0x1800
40176  #define NIC11_UMR0_8_SPECIAL_SECTION 0x1800
40177  #define mmNIC11_UMR0_9_UNSECURE_DOORBELL0_BASE 0x5989000ull
40178  #define NIC11_UMR0_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40179  #define NIC11_UMR0_9_UNSECURE_DOORBELL0_SECTION 0x8000
40180  #define mmNIC11_UMR0_9_UNSECURE_DOORBELL1_BASE 0x5989080ull
40181  #define NIC11_UMR0_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40182  #define NIC11_UMR0_9_UNSECURE_DOORBELL1_SECTION 0x8000
40183  #define mmNIC11_UMR0_9_COMPLETION_QUEUE_CI_0_BASE 0x5989100ull
40184  #define NIC11_UMR0_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40185  #define NIC11_UMR0_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40186  #define mmNIC11_UMR0_9_COMPLETION_QUEUE_CI_1_BASE 0x5989180ull
40187  #define NIC11_UMR0_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40188  #define NIC11_UMR0_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40189  #define mmNIC11_UMR0_9_SPECIAL_BASE 0x5989E80ull
40190  #define NIC11_UMR0_9_SPECIAL_MAX_OFFSET 0x1800
40191  #define NIC11_UMR0_9_SPECIAL_SECTION 0x1800
40192  #define mmNIC11_UMR0_10_UNSECURE_DOORBELL0_BASE 0x598A000ull
40193  #define NIC11_UMR0_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40194  #define NIC11_UMR0_10_UNSECURE_DOORBELL0_SECTION 0x8000
40195  #define mmNIC11_UMR0_10_UNSECURE_DOORBELL1_BASE 0x598A080ull
40196  #define NIC11_UMR0_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40197  #define NIC11_UMR0_10_UNSECURE_DOORBELL1_SECTION 0x8000
40198  #define mmNIC11_UMR0_10_COMPLETION_QUEUE_CI_0_BASE 0x598A100ull
40199  #define NIC11_UMR0_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40200  #define NIC11_UMR0_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40201  #define mmNIC11_UMR0_10_COMPLETION_QUEUE_CI_1_BASE 0x598A180ull
40202  #define NIC11_UMR0_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40203  #define NIC11_UMR0_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40204  #define mmNIC11_UMR0_10_SPECIAL_BASE 0x598AE80ull
40205  #define NIC11_UMR0_10_SPECIAL_MAX_OFFSET 0x1800
40206  #define NIC11_UMR0_10_SPECIAL_SECTION 0x1800
40207  #define mmNIC11_UMR0_11_UNSECURE_DOORBELL0_BASE 0x598B000ull
40208  #define NIC11_UMR0_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40209  #define NIC11_UMR0_11_UNSECURE_DOORBELL0_SECTION 0x8000
40210  #define mmNIC11_UMR0_11_UNSECURE_DOORBELL1_BASE 0x598B080ull
40211  #define NIC11_UMR0_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40212  #define NIC11_UMR0_11_UNSECURE_DOORBELL1_SECTION 0x8000
40213  #define mmNIC11_UMR0_11_COMPLETION_QUEUE_CI_0_BASE 0x598B100ull
40214  #define NIC11_UMR0_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40215  #define NIC11_UMR0_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40216  #define mmNIC11_UMR0_11_COMPLETION_QUEUE_CI_1_BASE 0x598B180ull
40217  #define NIC11_UMR0_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40218  #define NIC11_UMR0_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40219  #define mmNIC11_UMR0_11_SPECIAL_BASE 0x598BE80ull
40220  #define NIC11_UMR0_11_SPECIAL_MAX_OFFSET 0x1800
40221  #define NIC11_UMR0_11_SPECIAL_SECTION 0x1800
40222  #define mmNIC11_UMR0_12_UNSECURE_DOORBELL0_BASE 0x598C000ull
40223  #define NIC11_UMR0_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40224  #define NIC11_UMR0_12_UNSECURE_DOORBELL0_SECTION 0x8000
40225  #define mmNIC11_UMR0_12_UNSECURE_DOORBELL1_BASE 0x598C080ull
40226  #define NIC11_UMR0_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40227  #define NIC11_UMR0_12_UNSECURE_DOORBELL1_SECTION 0x8000
40228  #define mmNIC11_UMR0_12_COMPLETION_QUEUE_CI_0_BASE 0x598C100ull
40229  #define NIC11_UMR0_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40230  #define NIC11_UMR0_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40231  #define mmNIC11_UMR0_12_COMPLETION_QUEUE_CI_1_BASE 0x598C180ull
40232  #define NIC11_UMR0_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40233  #define NIC11_UMR0_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40234  #define mmNIC11_UMR0_12_SPECIAL_BASE 0x598CE80ull
40235  #define NIC11_UMR0_12_SPECIAL_MAX_OFFSET 0x1800
40236  #define NIC11_UMR0_12_SPECIAL_SECTION 0x1800
40237  #define mmNIC11_UMR0_13_UNSECURE_DOORBELL0_BASE 0x598D000ull
40238  #define NIC11_UMR0_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40239  #define NIC11_UMR0_13_UNSECURE_DOORBELL0_SECTION 0x8000
40240  #define mmNIC11_UMR0_13_UNSECURE_DOORBELL1_BASE 0x598D080ull
40241  #define NIC11_UMR0_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40242  #define NIC11_UMR0_13_UNSECURE_DOORBELL1_SECTION 0x8000
40243  #define mmNIC11_UMR0_13_COMPLETION_QUEUE_CI_0_BASE 0x598D100ull
40244  #define NIC11_UMR0_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40245  #define NIC11_UMR0_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40246  #define mmNIC11_UMR0_13_COMPLETION_QUEUE_CI_1_BASE 0x598D180ull
40247  #define NIC11_UMR0_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40248  #define NIC11_UMR0_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40249  #define mmNIC11_UMR0_13_SPECIAL_BASE 0x598DE80ull
40250  #define NIC11_UMR0_13_SPECIAL_MAX_OFFSET 0x1800
40251  #define NIC11_UMR0_13_SPECIAL_SECTION 0x1800
40252  #define mmNIC11_UMR0_14_UNSECURE_DOORBELL0_BASE 0x598E000ull
40253  #define NIC11_UMR0_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40254  #define NIC11_UMR0_14_UNSECURE_DOORBELL0_SECTION 0x8000
40255  #define mmNIC11_UMR0_14_UNSECURE_DOORBELL1_BASE 0x598E080ull
40256  #define NIC11_UMR0_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40257  #define NIC11_UMR0_14_UNSECURE_DOORBELL1_SECTION 0x8000
40258  #define mmNIC11_UMR0_14_COMPLETION_QUEUE_CI_0_BASE 0x598E100ull
40259  #define NIC11_UMR0_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40260  #define NIC11_UMR0_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40261  #define mmNIC11_UMR0_14_COMPLETION_QUEUE_CI_1_BASE 0x598E180ull
40262  #define NIC11_UMR0_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40263  #define NIC11_UMR0_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40264  #define mmNIC11_UMR0_14_SPECIAL_BASE 0x598EE80ull
40265  #define NIC11_UMR0_14_SPECIAL_MAX_OFFSET 0x1800
40266  #define NIC11_UMR0_14_SPECIAL_SECTION 0x1180
40267  #define mmNIC11_QM_DCCM0_BASE 0x5990000ull
40268  #define NIC11_QM_DCCM0_MAX_OFFSET 0x4000
40269  #define NIC11_QM_DCCM0_SECTION 0x8000
40270  #define mmNIC11_QM_ARC_AUX0_BASE 0x5998000ull
40271  #define NIC11_QM_ARC_AUX0_MAX_OFFSET 0x1000
40272  #define NIC11_QM_ARC_AUX0_SECTION 0xE800
40273  #define mmNIC11_QM_ARC_AUX0_SPECIAL_BASE 0x5998E80ull
40274  #define NIC11_QM_ARC_AUX0_SPECIAL_MAX_OFFSET 0x1800
40275  #define NIC11_QM_ARC_AUX0_SPECIAL_SECTION 0x1180
40276  #define mmNIC11_QM0_BASE 0x599A000ull
40277  #define NIC11_QM0_MAX_OFFSET 0x1000
40278  #define NIC11_QM0_SECTION 0x9000
40279  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR0_BASE 0x599A900ull
40280  #define NIC11_QM0_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
40281  #define NIC11_QM0_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
40282  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR1_BASE 0x599A908ull
40283  #define NIC11_QM0_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
40284  #define NIC11_QM0_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
40285  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR2_BASE 0x599A910ull
40286  #define NIC11_QM0_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
40287  #define NIC11_QM0_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
40288  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR3_BASE 0x599A918ull
40289  #define NIC11_QM0_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
40290  #define NIC11_QM0_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
40291  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR4_BASE 0x599A920ull
40292  #define NIC11_QM0_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
40293  #define NIC11_QM0_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
40294  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR5_BASE 0x599A928ull
40295  #define NIC11_QM0_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
40296  #define NIC11_QM0_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
40297  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR6_BASE 0x599A930ull
40298  #define NIC11_QM0_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
40299  #define NIC11_QM0_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
40300  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR7_BASE 0x599A938ull
40301  #define NIC11_QM0_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
40302  #define NIC11_QM0_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
40303  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR8_BASE 0x599A940ull
40304  #define NIC11_QM0_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
40305  #define NIC11_QM0_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
40306  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR9_BASE 0x599A948ull
40307  #define NIC11_QM0_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
40308  #define NIC11_QM0_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
40309  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR10_BASE 0x599A950ull
40310  #define NIC11_QM0_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
40311  #define NIC11_QM0_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
40312  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR11_BASE 0x599A958ull
40313  #define NIC11_QM0_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
40314  #define NIC11_QM0_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
40315  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR12_BASE 0x599A960ull
40316  #define NIC11_QM0_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
40317  #define NIC11_QM0_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
40318  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR13_BASE 0x599A968ull
40319  #define NIC11_QM0_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
40320  #define NIC11_QM0_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
40321  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR14_BASE 0x599A970ull
40322  #define NIC11_QM0_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
40323  #define NIC11_QM0_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
40324  #define mmNIC11_QM0_QMAN_WR64_BASE_ADDR15_BASE 0x599A978ull
40325  #define NIC11_QM0_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
40326  #define NIC11_QM0_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
40327  #define mmNIC11_QM0_AXUSER_SECURED_BASE 0x599AB00ull
40328  #define NIC11_QM0_AXUSER_SECURED_MAX_OFFSET 0x5000
40329  #define NIC11_QM0_AXUSER_SECURED_SECTION 0x8000
40330  #define mmNIC11_QM0_AXUSER_NONSECURED_BASE 0x599AB80ull
40331  #define NIC11_QM0_AXUSER_NONSECURED_MAX_OFFSET 0x5000
40332  #define NIC11_QM0_AXUSER_NONSECURED_SECTION 0x8000
40333  #define mmNIC11_QM0_DBG_HBW_BASE 0x599AC00ull
40334  #define NIC11_QM0_DBG_HBW_MAX_OFFSET 0x5800
40335  #define NIC11_QM0_DBG_HBW_SECTION 0x8000
40336  #define mmNIC11_QM0_DBG_LBW_BASE 0x599AC80ull
40337  #define NIC11_QM0_DBG_LBW_MAX_OFFSET 0x5800
40338  #define NIC11_QM0_DBG_LBW_SECTION 0x1000
40339  #define mmNIC11_QM0_CGM_BASE 0x599AD80ull
40340  #define NIC11_QM0_CGM_MAX_OFFSET 0xC000
40341  #define NIC11_QM0_CGM_SECTION 0x1000
40342  #define mmNIC11_QM0_SPECIAL_BASE 0x599AE80ull
40343  #define NIC11_QM0_SPECIAL_MAX_OFFSET 0x1800
40344  #define NIC11_QM0_SPECIAL_SECTION 0x4180
40345  #define mmNIC11_QPC0_BASE 0x599F000ull
40346  #define NIC11_QPC0_MAX_OFFSET 0x1000
40347  #define NIC11_QPC0_SECTION 0x7200
40348  #define mmNIC11_QPC0_DBFIFO0_CI_UPD_ADDR_BASE 0x599F720ull
40349  #define NIC11_QPC0_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
40350  #define NIC11_QPC0_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
40351  #define mmNIC11_QPC0_DBFIFO1_CI_UPD_ADDR_BASE 0x599F728ull
40352  #define NIC11_QPC0_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
40353  #define NIC11_QPC0_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
40354  #define mmNIC11_QPC0_DBFIFO2_CI_UPD_ADDR_BASE 0x599F730ull
40355  #define NIC11_QPC0_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
40356  #define NIC11_QPC0_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
40357  #define mmNIC11_QPC0_DBFIFO3_CI_UPD_ADDR_BASE 0x599F738ull
40358  #define NIC11_QPC0_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
40359  #define NIC11_QPC0_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
40360  #define mmNIC11_QPC0_DBFIFO4_CI_UPD_ADDR_BASE 0x599F740ull
40361  #define NIC11_QPC0_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
40362  #define NIC11_QPC0_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
40363  #define mmNIC11_QPC0_DBFIFO5_CI_UPD_ADDR_BASE 0x599F748ull
40364  #define NIC11_QPC0_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
40365  #define NIC11_QPC0_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
40366  #define mmNIC11_QPC0_DBFIFO6_CI_UPD_ADDR_BASE 0x599F750ull
40367  #define NIC11_QPC0_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
40368  #define NIC11_QPC0_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
40369  #define mmNIC11_QPC0_DBFIFO7_CI_UPD_ADDR_BASE 0x599F758ull
40370  #define NIC11_QPC0_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
40371  #define NIC11_QPC0_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
40372  #define mmNIC11_QPC0_DBFIFO8_CI_UPD_ADDR_BASE 0x599F760ull
40373  #define NIC11_QPC0_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
40374  #define NIC11_QPC0_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
40375  #define mmNIC11_QPC0_DBFIFO9_CI_UPD_ADDR_BASE 0x599F768ull
40376  #define NIC11_QPC0_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
40377  #define NIC11_QPC0_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
40378  #define mmNIC11_QPC0_DBFIFO10_CI_UPD_ADDR_BASE 0x599F770ull
40379  #define NIC11_QPC0_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
40380  #define NIC11_QPC0_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
40381  #define mmNIC11_QPC0_DBFIFO11_CI_UPD_ADDR_BASE 0x599F778ull
40382  #define NIC11_QPC0_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
40383  #define NIC11_QPC0_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
40384  #define mmNIC11_QPC0_DBFIFO12_CI_UPD_ADDR_BASE 0x599F780ull
40385  #define NIC11_QPC0_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
40386  #define NIC11_QPC0_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
40387  #define mmNIC11_QPC0_DBFIFO13_CI_UPD_ADDR_BASE 0x599F788ull
40388  #define NIC11_QPC0_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
40389  #define NIC11_QPC0_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
40390  #define mmNIC11_QPC0_DBFIFO14_CI_UPD_ADDR_BASE 0x599F790ull
40391  #define NIC11_QPC0_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
40392  #define NIC11_QPC0_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
40393  #define mmNIC11_QPC0_DBFIFO15_CI_UPD_ADDR_BASE 0x599F798ull
40394  #define NIC11_QPC0_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
40395  #define NIC11_QPC0_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
40396  #define mmNIC11_QPC0_DBFIFO16_CI_UPD_ADDR_BASE 0x599F7A0ull
40397  #define NIC11_QPC0_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
40398  #define NIC11_QPC0_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
40399  #define mmNIC11_QPC0_DBFIFO17_CI_UPD_ADDR_BASE 0x599F7A8ull
40400  #define NIC11_QPC0_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
40401  #define NIC11_QPC0_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
40402  #define mmNIC11_QPC0_DBFIFO18_CI_UPD_ADDR_BASE 0x599F7B0ull
40403  #define NIC11_QPC0_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
40404  #define NIC11_QPC0_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
40405  #define mmNIC11_QPC0_DBFIFO19_CI_UPD_ADDR_BASE 0x599F7B8ull
40406  #define NIC11_QPC0_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
40407  #define NIC11_QPC0_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
40408  #define mmNIC11_QPC0_DBFIFO20_CI_UPD_ADDR_BASE 0x599F7C0ull
40409  #define NIC11_QPC0_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
40410  #define NIC11_QPC0_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
40411  #define mmNIC11_QPC0_DBFIFO21_CI_UPD_ADDR_BASE 0x599F7C8ull
40412  #define NIC11_QPC0_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
40413  #define NIC11_QPC0_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
40414  #define mmNIC11_QPC0_DBFIFO22_CI_UPD_ADDR_BASE 0x599F7D0ull
40415  #define NIC11_QPC0_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
40416  #define NIC11_QPC0_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
40417  #define mmNIC11_QPC0_DBFIFO23_CI_UPD_ADDR_BASE 0x599F7D8ull
40418  #define NIC11_QPC0_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
40419  #define NIC11_QPC0_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
40420  #define mmNIC11_QPC0_DBFIFO24_CI_UPD_ADDR_BASE 0x599F7E0ull
40421  #define NIC11_QPC0_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
40422  #define NIC11_QPC0_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
40423  #define mmNIC11_QPC0_DBFIFO25_CI_UPD_ADDR_BASE 0x599F7E8ull
40424  #define NIC11_QPC0_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
40425  #define NIC11_QPC0_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
40426  #define mmNIC11_QPC0_DBFIFO26_CI_UPD_ADDR_BASE 0x599F7F0ull
40427  #define NIC11_QPC0_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
40428  #define NIC11_QPC0_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
40429  #define mmNIC11_QPC0_DBFIFO27_CI_UPD_ADDR_BASE 0x599F7F8ull
40430  #define NIC11_QPC0_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
40431  #define NIC11_QPC0_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
40432  #define mmNIC11_QPC0_DBFIFO28_CI_UPD_ADDR_BASE 0x599F800ull
40433  #define NIC11_QPC0_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
40434  #define NIC11_QPC0_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
40435  #define mmNIC11_QPC0_DBFIFO29_CI_UPD_ADDR_BASE 0x599F808ull
40436  #define NIC11_QPC0_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
40437  #define NIC11_QPC0_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
40438  #define mmNIC11_QPC0_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x599F810ull
40439  #define NIC11_QPC0_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
40440  #define NIC11_QPC0_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
40441  #define mmNIC11_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x599F818ull
40442  #define NIC11_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
40443  #define NIC11_QPC0_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
40444  #define mmNIC11_QPC0_AXUSER_CONG_QUE_BASE 0x599FB80ull
40445  #define NIC11_QPC0_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
40446  #define NIC11_QPC0_AXUSER_CONG_QUE_SECTION 0x6000
40447  #define mmNIC11_QPC0_AXUSER_RXWQE_BASE 0x599FBE0ull
40448  #define NIC11_QPC0_AXUSER_RXWQE_MAX_OFFSET 0x5000
40449  #define NIC11_QPC0_AXUSER_RXWQE_SECTION 0x6000
40450  #define mmNIC11_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x599FC40ull
40451  #define NIC11_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
40452  #define NIC11_QPC0_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
40453  #define mmNIC11_QPC0_AXUSER_DB_FIFO_BASE 0x599FCA0ull
40454  #define NIC11_QPC0_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
40455  #define NIC11_QPC0_AXUSER_DB_FIFO_SECTION 0x6000
40456  #define mmNIC11_QPC0_AXUSER_EV_QUE_LBW_INTR_BASE 0x599FD00ull
40457  #define NIC11_QPC0_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
40458  #define NIC11_QPC0_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
40459  #define mmNIC11_QPC0_AXUSER_ERR_FIFO_BASE 0x599FD60ull
40460  #define NIC11_QPC0_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
40461  #define NIC11_QPC0_AXUSER_ERR_FIFO_SECTION 0x6000
40462  #define mmNIC11_QPC0_AXUSER_QPC_RESP_BASE 0x599FDC0ull
40463  #define NIC11_QPC0_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
40464  #define NIC11_QPC0_AXUSER_QPC_RESP_SECTION 0x6000
40465  #define mmNIC11_QPC0_AXUSER_QPC_REQ_BASE 0x599FE20ull
40466  #define NIC11_QPC0_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
40467  #define NIC11_QPC0_AXUSER_QPC_REQ_SECTION 0x6000
40468  #define mmNIC11_QPC0_SPECIAL_BASE 0x599FE80ull
40469  #define NIC11_QPC0_SPECIAL_MAX_OFFSET 0x1800
40470  #define NIC11_QPC0_SPECIAL_SECTION 0x1800
40471  #define mmNIC11_UMR1_0_UNSECURE_DOORBELL0_BASE 0x59A0000ull
40472  #define NIC11_UMR1_0_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40473  #define NIC11_UMR1_0_UNSECURE_DOORBELL0_SECTION 0x8000
40474  #define mmNIC11_UMR1_0_UNSECURE_DOORBELL1_BASE 0x59A0080ull
40475  #define NIC11_UMR1_0_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40476  #define NIC11_UMR1_0_UNSECURE_DOORBELL1_SECTION 0x8000
40477  #define mmNIC11_UMR1_0_COMPLETION_QUEUE_CI_0_BASE 0x59A0100ull
40478  #define NIC11_UMR1_0_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40479  #define NIC11_UMR1_0_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40480  #define mmNIC11_UMR1_0_COMPLETION_QUEUE_CI_1_BASE 0x59A0180ull
40481  #define NIC11_UMR1_0_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40482  #define NIC11_UMR1_0_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40483  #define mmNIC11_UMR1_0_SPECIAL_BASE 0x59A0E80ull
40484  #define NIC11_UMR1_0_SPECIAL_MAX_OFFSET 0x1800
40485  #define NIC11_UMR1_0_SPECIAL_SECTION 0x1800
40486  #define mmNIC11_UMR1_1_UNSECURE_DOORBELL0_BASE 0x59A1000ull
40487  #define NIC11_UMR1_1_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40488  #define NIC11_UMR1_1_UNSECURE_DOORBELL0_SECTION 0x8000
40489  #define mmNIC11_UMR1_1_UNSECURE_DOORBELL1_BASE 0x59A1080ull
40490  #define NIC11_UMR1_1_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40491  #define NIC11_UMR1_1_UNSECURE_DOORBELL1_SECTION 0x8000
40492  #define mmNIC11_UMR1_1_COMPLETION_QUEUE_CI_0_BASE 0x59A1100ull
40493  #define NIC11_UMR1_1_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40494  #define NIC11_UMR1_1_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40495  #define mmNIC11_UMR1_1_COMPLETION_QUEUE_CI_1_BASE 0x59A1180ull
40496  #define NIC11_UMR1_1_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40497  #define NIC11_UMR1_1_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40498  #define mmNIC11_UMR1_1_SPECIAL_BASE 0x59A1E80ull
40499  #define NIC11_UMR1_1_SPECIAL_MAX_OFFSET 0x1800
40500  #define NIC11_UMR1_1_SPECIAL_SECTION 0x1800
40501  #define mmNIC11_UMR1_2_UNSECURE_DOORBELL0_BASE 0x59A2000ull
40502  #define NIC11_UMR1_2_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40503  #define NIC11_UMR1_2_UNSECURE_DOORBELL0_SECTION 0x8000
40504  #define mmNIC11_UMR1_2_UNSECURE_DOORBELL1_BASE 0x59A2080ull
40505  #define NIC11_UMR1_2_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40506  #define NIC11_UMR1_2_UNSECURE_DOORBELL1_SECTION 0x8000
40507  #define mmNIC11_UMR1_2_COMPLETION_QUEUE_CI_0_BASE 0x59A2100ull
40508  #define NIC11_UMR1_2_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40509  #define NIC11_UMR1_2_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40510  #define mmNIC11_UMR1_2_COMPLETION_QUEUE_CI_1_BASE 0x59A2180ull
40511  #define NIC11_UMR1_2_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40512  #define NIC11_UMR1_2_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40513  #define mmNIC11_UMR1_2_SPECIAL_BASE 0x59A2E80ull
40514  #define NIC11_UMR1_2_SPECIAL_MAX_OFFSET 0x1800
40515  #define NIC11_UMR1_2_SPECIAL_SECTION 0x1800
40516  #define mmNIC11_UMR1_3_UNSECURE_DOORBELL0_BASE 0x59A3000ull
40517  #define NIC11_UMR1_3_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40518  #define NIC11_UMR1_3_UNSECURE_DOORBELL0_SECTION 0x8000
40519  #define mmNIC11_UMR1_3_UNSECURE_DOORBELL1_BASE 0x59A3080ull
40520  #define NIC11_UMR1_3_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40521  #define NIC11_UMR1_3_UNSECURE_DOORBELL1_SECTION 0x8000
40522  #define mmNIC11_UMR1_3_COMPLETION_QUEUE_CI_0_BASE 0x59A3100ull
40523  #define NIC11_UMR1_3_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40524  #define NIC11_UMR1_3_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40525  #define mmNIC11_UMR1_3_COMPLETION_QUEUE_CI_1_BASE 0x59A3180ull
40526  #define NIC11_UMR1_3_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40527  #define NIC11_UMR1_3_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40528  #define mmNIC11_UMR1_3_SPECIAL_BASE 0x59A3E80ull
40529  #define NIC11_UMR1_3_SPECIAL_MAX_OFFSET 0x1800
40530  #define NIC11_UMR1_3_SPECIAL_SECTION 0x1800
40531  #define mmNIC11_UMR1_4_UNSECURE_DOORBELL0_BASE 0x59A4000ull
40532  #define NIC11_UMR1_4_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40533  #define NIC11_UMR1_4_UNSECURE_DOORBELL0_SECTION 0x8000
40534  #define mmNIC11_UMR1_4_UNSECURE_DOORBELL1_BASE 0x59A4080ull
40535  #define NIC11_UMR1_4_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40536  #define NIC11_UMR1_4_UNSECURE_DOORBELL1_SECTION 0x8000
40537  #define mmNIC11_UMR1_4_COMPLETION_QUEUE_CI_0_BASE 0x59A4100ull
40538  #define NIC11_UMR1_4_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40539  #define NIC11_UMR1_4_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40540  #define mmNIC11_UMR1_4_COMPLETION_QUEUE_CI_1_BASE 0x59A4180ull
40541  #define NIC11_UMR1_4_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40542  #define NIC11_UMR1_4_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40543  #define mmNIC11_UMR1_4_SPECIAL_BASE 0x59A4E80ull
40544  #define NIC11_UMR1_4_SPECIAL_MAX_OFFSET 0x1800
40545  #define NIC11_UMR1_4_SPECIAL_SECTION 0x1800
40546  #define mmNIC11_UMR1_5_UNSECURE_DOORBELL0_BASE 0x59A5000ull
40547  #define NIC11_UMR1_5_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40548  #define NIC11_UMR1_5_UNSECURE_DOORBELL0_SECTION 0x8000
40549  #define mmNIC11_UMR1_5_UNSECURE_DOORBELL1_BASE 0x59A5080ull
40550  #define NIC11_UMR1_5_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40551  #define NIC11_UMR1_5_UNSECURE_DOORBELL1_SECTION 0x8000
40552  #define mmNIC11_UMR1_5_COMPLETION_QUEUE_CI_0_BASE 0x59A5100ull
40553  #define NIC11_UMR1_5_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40554  #define NIC11_UMR1_5_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40555  #define mmNIC11_UMR1_5_COMPLETION_QUEUE_CI_1_BASE 0x59A5180ull
40556  #define NIC11_UMR1_5_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40557  #define NIC11_UMR1_5_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40558  #define mmNIC11_UMR1_5_SPECIAL_BASE 0x59A5E80ull
40559  #define NIC11_UMR1_5_SPECIAL_MAX_OFFSET 0x1800
40560  #define NIC11_UMR1_5_SPECIAL_SECTION 0x1800
40561  #define mmNIC11_UMR1_6_UNSECURE_DOORBELL0_BASE 0x59A6000ull
40562  #define NIC11_UMR1_6_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40563  #define NIC11_UMR1_6_UNSECURE_DOORBELL0_SECTION 0x8000
40564  #define mmNIC11_UMR1_6_UNSECURE_DOORBELL1_BASE 0x59A6080ull
40565  #define NIC11_UMR1_6_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40566  #define NIC11_UMR1_6_UNSECURE_DOORBELL1_SECTION 0x8000
40567  #define mmNIC11_UMR1_6_COMPLETION_QUEUE_CI_0_BASE 0x59A6100ull
40568  #define NIC11_UMR1_6_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40569  #define NIC11_UMR1_6_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40570  #define mmNIC11_UMR1_6_COMPLETION_QUEUE_CI_1_BASE 0x59A6180ull
40571  #define NIC11_UMR1_6_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40572  #define NIC11_UMR1_6_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40573  #define mmNIC11_UMR1_6_SPECIAL_BASE 0x59A6E80ull
40574  #define NIC11_UMR1_6_SPECIAL_MAX_OFFSET 0x1800
40575  #define NIC11_UMR1_6_SPECIAL_SECTION 0x1800
40576  #define mmNIC11_UMR1_7_UNSECURE_DOORBELL0_BASE 0x59A7000ull
40577  #define NIC11_UMR1_7_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40578  #define NIC11_UMR1_7_UNSECURE_DOORBELL0_SECTION 0x8000
40579  #define mmNIC11_UMR1_7_UNSECURE_DOORBELL1_BASE 0x59A7080ull
40580  #define NIC11_UMR1_7_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40581  #define NIC11_UMR1_7_UNSECURE_DOORBELL1_SECTION 0x8000
40582  #define mmNIC11_UMR1_7_COMPLETION_QUEUE_CI_0_BASE 0x59A7100ull
40583  #define NIC11_UMR1_7_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40584  #define NIC11_UMR1_7_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40585  #define mmNIC11_UMR1_7_COMPLETION_QUEUE_CI_1_BASE 0x59A7180ull
40586  #define NIC11_UMR1_7_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40587  #define NIC11_UMR1_7_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40588  #define mmNIC11_UMR1_7_SPECIAL_BASE 0x59A7E80ull
40589  #define NIC11_UMR1_7_SPECIAL_MAX_OFFSET 0x1800
40590  #define NIC11_UMR1_7_SPECIAL_SECTION 0x1800
40591  #define mmNIC11_UMR1_8_UNSECURE_DOORBELL0_BASE 0x59A8000ull
40592  #define NIC11_UMR1_8_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40593  #define NIC11_UMR1_8_UNSECURE_DOORBELL0_SECTION 0x8000
40594  #define mmNIC11_UMR1_8_UNSECURE_DOORBELL1_BASE 0x59A8080ull
40595  #define NIC11_UMR1_8_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40596  #define NIC11_UMR1_8_UNSECURE_DOORBELL1_SECTION 0x8000
40597  #define mmNIC11_UMR1_8_COMPLETION_QUEUE_CI_0_BASE 0x59A8100ull
40598  #define NIC11_UMR1_8_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40599  #define NIC11_UMR1_8_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40600  #define mmNIC11_UMR1_8_COMPLETION_QUEUE_CI_1_BASE 0x59A8180ull
40601  #define NIC11_UMR1_8_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40602  #define NIC11_UMR1_8_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40603  #define mmNIC11_UMR1_8_SPECIAL_BASE 0x59A8E80ull
40604  #define NIC11_UMR1_8_SPECIAL_MAX_OFFSET 0x1800
40605  #define NIC11_UMR1_8_SPECIAL_SECTION 0x1800
40606  #define mmNIC11_UMR1_9_UNSECURE_DOORBELL0_BASE 0x59A9000ull
40607  #define NIC11_UMR1_9_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40608  #define NIC11_UMR1_9_UNSECURE_DOORBELL0_SECTION 0x8000
40609  #define mmNIC11_UMR1_9_UNSECURE_DOORBELL1_BASE 0x59A9080ull
40610  #define NIC11_UMR1_9_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40611  #define NIC11_UMR1_9_UNSECURE_DOORBELL1_SECTION 0x8000
40612  #define mmNIC11_UMR1_9_COMPLETION_QUEUE_CI_0_BASE 0x59A9100ull
40613  #define NIC11_UMR1_9_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40614  #define NIC11_UMR1_9_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40615  #define mmNIC11_UMR1_9_COMPLETION_QUEUE_CI_1_BASE 0x59A9180ull
40616  #define NIC11_UMR1_9_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40617  #define NIC11_UMR1_9_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40618  #define mmNIC11_UMR1_9_SPECIAL_BASE 0x59A9E80ull
40619  #define NIC11_UMR1_9_SPECIAL_MAX_OFFSET 0x1800
40620  #define NIC11_UMR1_9_SPECIAL_SECTION 0x1800
40621  #define mmNIC11_UMR1_10_UNSECURE_DOORBELL0_BASE 0x59AA000ull
40622  #define NIC11_UMR1_10_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40623  #define NIC11_UMR1_10_UNSECURE_DOORBELL0_SECTION 0x8000
40624  #define mmNIC11_UMR1_10_UNSECURE_DOORBELL1_BASE 0x59AA080ull
40625  #define NIC11_UMR1_10_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40626  #define NIC11_UMR1_10_UNSECURE_DOORBELL1_SECTION 0x8000
40627  #define mmNIC11_UMR1_10_COMPLETION_QUEUE_CI_0_BASE 0x59AA100ull
40628  #define NIC11_UMR1_10_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40629  #define NIC11_UMR1_10_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40630  #define mmNIC11_UMR1_10_COMPLETION_QUEUE_CI_1_BASE 0x59AA180ull
40631  #define NIC11_UMR1_10_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40632  #define NIC11_UMR1_10_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40633  #define mmNIC11_UMR1_10_SPECIAL_BASE 0x59AAE80ull
40634  #define NIC11_UMR1_10_SPECIAL_MAX_OFFSET 0x1800
40635  #define NIC11_UMR1_10_SPECIAL_SECTION 0x1800
40636  #define mmNIC11_UMR1_11_UNSECURE_DOORBELL0_BASE 0x59AB000ull
40637  #define NIC11_UMR1_11_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40638  #define NIC11_UMR1_11_UNSECURE_DOORBELL0_SECTION 0x8000
40639  #define mmNIC11_UMR1_11_UNSECURE_DOORBELL1_BASE 0x59AB080ull
40640  #define NIC11_UMR1_11_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40641  #define NIC11_UMR1_11_UNSECURE_DOORBELL1_SECTION 0x8000
40642  #define mmNIC11_UMR1_11_COMPLETION_QUEUE_CI_0_BASE 0x59AB100ull
40643  #define NIC11_UMR1_11_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40644  #define NIC11_UMR1_11_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40645  #define mmNIC11_UMR1_11_COMPLETION_QUEUE_CI_1_BASE 0x59AB180ull
40646  #define NIC11_UMR1_11_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40647  #define NIC11_UMR1_11_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40648  #define mmNIC11_UMR1_11_SPECIAL_BASE 0x59ABE80ull
40649  #define NIC11_UMR1_11_SPECIAL_MAX_OFFSET 0x1800
40650  #define NIC11_UMR1_11_SPECIAL_SECTION 0x1800
40651  #define mmNIC11_UMR1_12_UNSECURE_DOORBELL0_BASE 0x59AC000ull
40652  #define NIC11_UMR1_12_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40653  #define NIC11_UMR1_12_UNSECURE_DOORBELL0_SECTION 0x8000
40654  #define mmNIC11_UMR1_12_UNSECURE_DOORBELL1_BASE 0x59AC080ull
40655  #define NIC11_UMR1_12_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40656  #define NIC11_UMR1_12_UNSECURE_DOORBELL1_SECTION 0x8000
40657  #define mmNIC11_UMR1_12_COMPLETION_QUEUE_CI_0_BASE 0x59AC100ull
40658  #define NIC11_UMR1_12_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40659  #define NIC11_UMR1_12_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40660  #define mmNIC11_UMR1_12_COMPLETION_QUEUE_CI_1_BASE 0x59AC180ull
40661  #define NIC11_UMR1_12_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40662  #define NIC11_UMR1_12_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40663  #define mmNIC11_UMR1_12_SPECIAL_BASE 0x59ACE80ull
40664  #define NIC11_UMR1_12_SPECIAL_MAX_OFFSET 0x1800
40665  #define NIC11_UMR1_12_SPECIAL_SECTION 0x1800
40666  #define mmNIC11_UMR1_13_UNSECURE_DOORBELL0_BASE 0x59AD000ull
40667  #define NIC11_UMR1_13_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40668  #define NIC11_UMR1_13_UNSECURE_DOORBELL0_SECTION 0x8000
40669  #define mmNIC11_UMR1_13_UNSECURE_DOORBELL1_BASE 0x59AD080ull
40670  #define NIC11_UMR1_13_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40671  #define NIC11_UMR1_13_UNSECURE_DOORBELL1_SECTION 0x8000
40672  #define mmNIC11_UMR1_13_COMPLETION_QUEUE_CI_0_BASE 0x59AD100ull
40673  #define NIC11_UMR1_13_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40674  #define NIC11_UMR1_13_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40675  #define mmNIC11_UMR1_13_COMPLETION_QUEUE_CI_1_BASE 0x59AD180ull
40676  #define NIC11_UMR1_13_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40677  #define NIC11_UMR1_13_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40678  #define mmNIC11_UMR1_13_SPECIAL_BASE 0x59ADE80ull
40679  #define NIC11_UMR1_13_SPECIAL_MAX_OFFSET 0x1800
40680  #define NIC11_UMR1_13_SPECIAL_SECTION 0x1800
40681  #define mmNIC11_UMR1_14_UNSECURE_DOORBELL0_BASE 0x59AE000ull
40682  #define NIC11_UMR1_14_UNSECURE_DOORBELL0_MAX_OFFSET 0x1000
40683  #define NIC11_UMR1_14_UNSECURE_DOORBELL0_SECTION 0x8000
40684  #define mmNIC11_UMR1_14_UNSECURE_DOORBELL1_BASE 0x59AE080ull
40685  #define NIC11_UMR1_14_UNSECURE_DOORBELL1_MAX_OFFSET 0x1000
40686  #define NIC11_UMR1_14_UNSECURE_DOORBELL1_SECTION 0x8000
40687  #define mmNIC11_UMR1_14_COMPLETION_QUEUE_CI_0_BASE 0x59AE100ull
40688  #define NIC11_UMR1_14_COMPLETION_QUEUE_CI_0_MAX_OFFSET 0x8000
40689  #define NIC11_UMR1_14_COMPLETION_QUEUE_CI_0_SECTION 0x8000
40690  #define mmNIC11_UMR1_14_COMPLETION_QUEUE_CI_1_BASE 0x59AE180ull
40691  #define NIC11_UMR1_14_COMPLETION_QUEUE_CI_1_MAX_OFFSET 0x8000
40692  #define NIC11_UMR1_14_COMPLETION_QUEUE_CI_1_SECTION 0xD000
40693  #define mmNIC11_UMR1_14_SPECIAL_BASE 0x59AEE80ull
40694  #define NIC11_UMR1_14_SPECIAL_MAX_OFFSET 0x1800
40695  #define NIC11_UMR1_14_SPECIAL_SECTION 0x1180
40696  #define mmNIC11_QM_DCCM1_BASE 0x59B0000ull
40697  #define NIC11_QM_DCCM1_MAX_OFFSET 0x4000
40698  #define NIC11_QM_DCCM1_SECTION 0x8000
40699  #define mmNIC11_QM_ARC_AUX1_BASE 0x59B8000ull
40700  #define NIC11_QM_ARC_AUX1_MAX_OFFSET 0x1000
40701  #define NIC11_QM_ARC_AUX1_SECTION 0xE800
40702  #define mmNIC11_QM_ARC_AUX1_SPECIAL_BASE 0x59B8E80ull
40703  #define NIC11_QM_ARC_AUX1_SPECIAL_MAX_OFFSET 0x1800
40704  #define NIC11_QM_ARC_AUX1_SPECIAL_SECTION 0x1180
40705  #define mmNIC11_QM1_BASE 0x59BA000ull
40706  #define NIC11_QM1_MAX_OFFSET 0x1000
40707  #define NIC11_QM1_SECTION 0x9000
40708  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR0_BASE 0x59BA900ull
40709  #define NIC11_QM1_QMAN_WR64_BASE_ADDR0_MAX_OFFSET 0x8000
40710  #define NIC11_QM1_QMAN_WR64_BASE_ADDR0_SECTION 0x8000
40711  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR1_BASE 0x59BA908ull
40712  #define NIC11_QM1_QMAN_WR64_BASE_ADDR1_MAX_OFFSET 0x8000
40713  #define NIC11_QM1_QMAN_WR64_BASE_ADDR1_SECTION 0x8000
40714  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR2_BASE 0x59BA910ull
40715  #define NIC11_QM1_QMAN_WR64_BASE_ADDR2_MAX_OFFSET 0x8000
40716  #define NIC11_QM1_QMAN_WR64_BASE_ADDR2_SECTION 0x8000
40717  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR3_BASE 0x59BA918ull
40718  #define NIC11_QM1_QMAN_WR64_BASE_ADDR3_MAX_OFFSET 0x8000
40719  #define NIC11_QM1_QMAN_WR64_BASE_ADDR3_SECTION 0x8000
40720  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR4_BASE 0x59BA920ull
40721  #define NIC11_QM1_QMAN_WR64_BASE_ADDR4_MAX_OFFSET 0x8000
40722  #define NIC11_QM1_QMAN_WR64_BASE_ADDR4_SECTION 0x8000
40723  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR5_BASE 0x59BA928ull
40724  #define NIC11_QM1_QMAN_WR64_BASE_ADDR5_MAX_OFFSET 0x8000
40725  #define NIC11_QM1_QMAN_WR64_BASE_ADDR5_SECTION 0x8000
40726  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR6_BASE 0x59BA930ull
40727  #define NIC11_QM1_QMAN_WR64_BASE_ADDR6_MAX_OFFSET 0x8000
40728  #define NIC11_QM1_QMAN_WR64_BASE_ADDR6_SECTION 0x8000
40729  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR7_BASE 0x59BA938ull
40730  #define NIC11_QM1_QMAN_WR64_BASE_ADDR7_MAX_OFFSET 0x8000
40731  #define NIC11_QM1_QMAN_WR64_BASE_ADDR7_SECTION 0x8000
40732  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR8_BASE 0x59BA940ull
40733  #define NIC11_QM1_QMAN_WR64_BASE_ADDR8_MAX_OFFSET 0x8000
40734  #define NIC11_QM1_QMAN_WR64_BASE_ADDR8_SECTION 0x8000
40735  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR9_BASE 0x59BA948ull
40736  #define NIC11_QM1_QMAN_WR64_BASE_ADDR9_MAX_OFFSET 0x8000
40737  #define NIC11_QM1_QMAN_WR64_BASE_ADDR9_SECTION 0x8000
40738  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR10_BASE 0x59BA950ull
40739  #define NIC11_QM1_QMAN_WR64_BASE_ADDR10_MAX_OFFSET 0x8000
40740  #define NIC11_QM1_QMAN_WR64_BASE_ADDR10_SECTION 0x8000
40741  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR11_BASE 0x59BA958ull
40742  #define NIC11_QM1_QMAN_WR64_BASE_ADDR11_MAX_OFFSET 0x8000
40743  #define NIC11_QM1_QMAN_WR64_BASE_ADDR11_SECTION 0x8000
40744  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR12_BASE 0x59BA960ull
40745  #define NIC11_QM1_QMAN_WR64_BASE_ADDR12_MAX_OFFSET 0x8000
40746  #define NIC11_QM1_QMAN_WR64_BASE_ADDR12_SECTION 0x8000
40747  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR13_BASE 0x59BA968ull
40748  #define NIC11_QM1_QMAN_WR64_BASE_ADDR13_MAX_OFFSET 0x8000
40749  #define NIC11_QM1_QMAN_WR64_BASE_ADDR13_SECTION 0x8000
40750  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR14_BASE 0x59BA970ull
40751  #define NIC11_QM1_QMAN_WR64_BASE_ADDR14_MAX_OFFSET 0x8000
40752  #define NIC11_QM1_QMAN_WR64_BASE_ADDR14_SECTION 0x8000
40753  #define mmNIC11_QM1_QMAN_WR64_BASE_ADDR15_BASE 0x59BA978ull
40754  #define NIC11_QM1_QMAN_WR64_BASE_ADDR15_MAX_OFFSET 0x8000
40755  #define NIC11_QM1_QMAN_WR64_BASE_ADDR15_SECTION 0x1880
40756  #define mmNIC11_QM1_AXUSER_SECURED_BASE 0x59BAB00ull
40757  #define NIC11_QM1_AXUSER_SECURED_MAX_OFFSET 0x5000
40758  #define NIC11_QM1_AXUSER_SECURED_SECTION 0x8000
40759  #define mmNIC11_QM1_AXUSER_NONSECURED_BASE 0x59BAB80ull
40760  #define NIC11_QM1_AXUSER_NONSECURED_MAX_OFFSET 0x5000
40761  #define NIC11_QM1_AXUSER_NONSECURED_SECTION 0x8000
40762  #define mmNIC11_QM1_DBG_HBW_BASE 0x59BAC00ull
40763  #define NIC11_QM1_DBG_HBW_MAX_OFFSET 0x5800
40764  #define NIC11_QM1_DBG_HBW_SECTION 0x8000
40765  #define mmNIC11_QM1_DBG_LBW_BASE 0x59BAC80ull
40766  #define NIC11_QM1_DBG_LBW_MAX_OFFSET 0x5800
40767  #define NIC11_QM1_DBG_LBW_SECTION 0x1000
40768  #define mmNIC11_QM1_CGM_BASE 0x59BAD80ull
40769  #define NIC11_QM1_CGM_MAX_OFFSET 0xC000
40770  #define NIC11_QM1_CGM_SECTION 0x1000
40771  #define mmNIC11_QM1_SPECIAL_BASE 0x59BAE80ull
40772  #define NIC11_QM1_SPECIAL_MAX_OFFSET 0x1800
40773  #define NIC11_QM1_SPECIAL_SECTION 0x4180
40774  #define mmNIC11_QPC1_BASE 0x59BF000ull
40775  #define NIC11_QPC1_MAX_OFFSET 0x1000
40776  #define NIC11_QPC1_SECTION 0x7200
40777  #define mmNIC11_QPC1_DBFIFO0_CI_UPD_ADDR_BASE 0x59BF720ull
40778  #define NIC11_QPC1_DBFIFO0_CI_UPD_ADDR_MAX_OFFSET 0x8000
40779  #define NIC11_QPC1_DBFIFO0_CI_UPD_ADDR_SECTION 0x8000
40780  #define mmNIC11_QPC1_DBFIFO1_CI_UPD_ADDR_BASE 0x59BF728ull
40781  #define NIC11_QPC1_DBFIFO1_CI_UPD_ADDR_MAX_OFFSET 0x8000
40782  #define NIC11_QPC1_DBFIFO1_CI_UPD_ADDR_SECTION 0x8000
40783  #define mmNIC11_QPC1_DBFIFO2_CI_UPD_ADDR_BASE 0x59BF730ull
40784  #define NIC11_QPC1_DBFIFO2_CI_UPD_ADDR_MAX_OFFSET 0x8000
40785  #define NIC11_QPC1_DBFIFO2_CI_UPD_ADDR_SECTION 0x8000
40786  #define mmNIC11_QPC1_DBFIFO3_CI_UPD_ADDR_BASE 0x59BF738ull
40787  #define NIC11_QPC1_DBFIFO3_CI_UPD_ADDR_MAX_OFFSET 0x8000
40788  #define NIC11_QPC1_DBFIFO3_CI_UPD_ADDR_SECTION 0x8000
40789  #define mmNIC11_QPC1_DBFIFO4_CI_UPD_ADDR_BASE 0x59BF740ull
40790  #define NIC11_QPC1_DBFIFO4_CI_UPD_ADDR_MAX_OFFSET 0x8000
40791  #define NIC11_QPC1_DBFIFO4_CI_UPD_ADDR_SECTION 0x8000
40792  #define mmNIC11_QPC1_DBFIFO5_CI_UPD_ADDR_BASE 0x59BF748ull
40793  #define NIC11_QPC1_DBFIFO5_CI_UPD_ADDR_MAX_OFFSET 0x8000
40794  #define NIC11_QPC1_DBFIFO5_CI_UPD_ADDR_SECTION 0x8000
40795  #define mmNIC11_QPC1_DBFIFO6_CI_UPD_ADDR_BASE 0x59BF750ull
40796  #define NIC11_QPC1_DBFIFO6_CI_UPD_ADDR_MAX_OFFSET 0x8000
40797  #define NIC11_QPC1_DBFIFO6_CI_UPD_ADDR_SECTION 0x8000
40798  #define mmNIC11_QPC1_DBFIFO7_CI_UPD_ADDR_BASE 0x59BF758ull
40799  #define NIC11_QPC1_DBFIFO7_CI_UPD_ADDR_MAX_OFFSET 0x8000
40800  #define NIC11_QPC1_DBFIFO7_CI_UPD_ADDR_SECTION 0x8000
40801  #define mmNIC11_QPC1_DBFIFO8_CI_UPD_ADDR_BASE 0x59BF760ull
40802  #define NIC11_QPC1_DBFIFO8_CI_UPD_ADDR_MAX_OFFSET 0x8000
40803  #define NIC11_QPC1_DBFIFO8_CI_UPD_ADDR_SECTION 0x8000
40804  #define mmNIC11_QPC1_DBFIFO9_CI_UPD_ADDR_BASE 0x59BF768ull
40805  #define NIC11_QPC1_DBFIFO9_CI_UPD_ADDR_MAX_OFFSET 0x8000
40806  #define NIC11_QPC1_DBFIFO9_CI_UPD_ADDR_SECTION 0x8000
40807  #define mmNIC11_QPC1_DBFIFO10_CI_UPD_ADDR_BASE 0x59BF770ull
40808  #define NIC11_QPC1_DBFIFO10_CI_UPD_ADDR_MAX_OFFSET 0x8000
40809  #define NIC11_QPC1_DBFIFO10_CI_UPD_ADDR_SECTION 0x8000
40810  #define mmNIC11_QPC1_DBFIFO11_CI_UPD_ADDR_BASE 0x59BF778ull
40811  #define NIC11_QPC1_DBFIFO11_CI_UPD_ADDR_MAX_OFFSET 0x8000
40812  #define NIC11_QPC1_DBFIFO11_CI_UPD_ADDR_SECTION 0x8000
40813  #define mmNIC11_QPC1_DBFIFO12_CI_UPD_ADDR_BASE 0x59BF780ull
40814  #define NIC11_QPC1_DBFIFO12_CI_UPD_ADDR_MAX_OFFSET 0x8000
40815  #define NIC11_QPC1_DBFIFO12_CI_UPD_ADDR_SECTION 0x8000
40816  #define mmNIC11_QPC1_DBFIFO13_CI_UPD_ADDR_BASE 0x59BF788ull
40817  #define NIC11_QPC1_DBFIFO13_CI_UPD_ADDR_MAX_OFFSET 0x8000
40818  #define NIC11_QPC1_DBFIFO13_CI_UPD_ADDR_SECTION 0x8000
40819  #define mmNIC11_QPC1_DBFIFO14_CI_UPD_ADDR_BASE 0x59BF790ull
40820  #define NIC11_QPC1_DBFIFO14_CI_UPD_ADDR_MAX_OFFSET 0x8000
40821  #define NIC11_QPC1_DBFIFO14_CI_UPD_ADDR_SECTION 0x8000
40822  #define mmNIC11_QPC1_DBFIFO15_CI_UPD_ADDR_BASE 0x59BF798ull
40823  #define NIC11_QPC1_DBFIFO15_CI_UPD_ADDR_MAX_OFFSET 0x8000
40824  #define NIC11_QPC1_DBFIFO15_CI_UPD_ADDR_SECTION 0x8000
40825  #define mmNIC11_QPC1_DBFIFO16_CI_UPD_ADDR_BASE 0x59BF7A0ull
40826  #define NIC11_QPC1_DBFIFO16_CI_UPD_ADDR_MAX_OFFSET 0x8000
40827  #define NIC11_QPC1_DBFIFO16_CI_UPD_ADDR_SECTION 0x8000
40828  #define mmNIC11_QPC1_DBFIFO17_CI_UPD_ADDR_BASE 0x59BF7A8ull
40829  #define NIC11_QPC1_DBFIFO17_CI_UPD_ADDR_MAX_OFFSET 0x8000
40830  #define NIC11_QPC1_DBFIFO17_CI_UPD_ADDR_SECTION 0x8000
40831  #define mmNIC11_QPC1_DBFIFO18_CI_UPD_ADDR_BASE 0x59BF7B0ull
40832  #define NIC11_QPC1_DBFIFO18_CI_UPD_ADDR_MAX_OFFSET 0x8000
40833  #define NIC11_QPC1_DBFIFO18_CI_UPD_ADDR_SECTION 0x8000
40834  #define mmNIC11_QPC1_DBFIFO19_CI_UPD_ADDR_BASE 0x59BF7B8ull
40835  #define NIC11_QPC1_DBFIFO19_CI_UPD_ADDR_MAX_OFFSET 0x8000
40836  #define NIC11_QPC1_DBFIFO19_CI_UPD_ADDR_SECTION 0x8000
40837  #define mmNIC11_QPC1_DBFIFO20_CI_UPD_ADDR_BASE 0x59BF7C0ull
40838  #define NIC11_QPC1_DBFIFO20_CI_UPD_ADDR_MAX_OFFSET 0x8000
40839  #define NIC11_QPC1_DBFIFO20_CI_UPD_ADDR_SECTION 0x8000
40840  #define mmNIC11_QPC1_DBFIFO21_CI_UPD_ADDR_BASE 0x59BF7C8ull
40841  #define NIC11_QPC1_DBFIFO21_CI_UPD_ADDR_MAX_OFFSET 0x8000
40842  #define NIC11_QPC1_DBFIFO21_CI_UPD_ADDR_SECTION 0x8000
40843  #define mmNIC11_QPC1_DBFIFO22_CI_UPD_ADDR_BASE 0x59BF7D0ull
40844  #define NIC11_QPC1_DBFIFO22_CI_UPD_ADDR_MAX_OFFSET 0x8000
40845  #define NIC11_QPC1_DBFIFO22_CI_UPD_ADDR_SECTION 0x8000
40846  #define mmNIC11_QPC1_DBFIFO23_CI_UPD_ADDR_BASE 0x59BF7D8ull
40847  #define NIC11_QPC1_DBFIFO23_CI_UPD_ADDR_MAX_OFFSET 0x8000
40848  #define NIC11_QPC1_DBFIFO23_CI_UPD_ADDR_SECTION 0x8000
40849  #define mmNIC11_QPC1_DBFIFO24_CI_UPD_ADDR_BASE 0x59BF7E0ull
40850  #define NIC11_QPC1_DBFIFO24_CI_UPD_ADDR_MAX_OFFSET 0x8000
40851  #define NIC11_QPC1_DBFIFO24_CI_UPD_ADDR_SECTION 0x8000
40852  #define mmNIC11_QPC1_DBFIFO25_CI_UPD_ADDR_BASE 0x59BF7E8ull
40853  #define NIC11_QPC1_DBFIFO25_CI_UPD_ADDR_MAX_OFFSET 0x8000
40854  #define NIC11_QPC1_DBFIFO25_CI_UPD_ADDR_SECTION 0x8000
40855  #define mmNIC11_QPC1_DBFIFO26_CI_UPD_ADDR_BASE 0x59BF7F0ull
40856  #define NIC11_QPC1_DBFIFO26_CI_UPD_ADDR_MAX_OFFSET 0x8000
40857  #define NIC11_QPC1_DBFIFO26_CI_UPD_ADDR_SECTION 0x8000
40858  #define mmNIC11_QPC1_DBFIFO27_CI_UPD_ADDR_BASE 0x59BF7F8ull
40859  #define NIC11_QPC1_DBFIFO27_CI_UPD_ADDR_MAX_OFFSET 0x8000
40860  #define NIC11_QPC1_DBFIFO27_CI_UPD_ADDR_SECTION 0x8000
40861  #define mmNIC11_QPC1_DBFIFO28_CI_UPD_ADDR_BASE 0x59BF800ull
40862  #define NIC11_QPC1_DBFIFO28_CI_UPD_ADDR_MAX_OFFSET 0x8000
40863  #define NIC11_QPC1_DBFIFO28_CI_UPD_ADDR_SECTION 0x8000
40864  #define mmNIC11_QPC1_DBFIFO29_CI_UPD_ADDR_BASE 0x59BF808ull
40865  #define NIC11_QPC1_DBFIFO29_CI_UPD_ADDR_MAX_OFFSET 0x8000
40866  #define NIC11_QPC1_DBFIFO29_CI_UPD_ADDR_SECTION 0x8000
40867  #define mmNIC11_QPC1_DBFIFOSECUR_CI_UPD_ADDR_BASE 0x59BF810ull
40868  #define NIC11_QPC1_DBFIFOSECUR_CI_UPD_ADDR_MAX_OFFSET 0x8000
40869  #define NIC11_QPC1_DBFIFOSECUR_CI_UPD_ADDR_SECTION 0x8000
40870  #define mmNIC11_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_BASE 0x59BF818ull
40871  #define NIC11_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_MAX_OFFSET 0x8000
40872  #define NIC11_QPC1_DBFIFOPRIVIL_CI_UPD_ADDR_SECTION 0x3680
40873  #define mmNIC11_QPC1_AXUSER_CONG_QUE_BASE 0x59BFB80ull
40874  #define NIC11_QPC1_AXUSER_CONG_QUE_MAX_OFFSET 0x5000
40875  #define NIC11_QPC1_AXUSER_CONG_QUE_SECTION 0x6000
40876  #define mmNIC11_QPC1_AXUSER_RXWQE_BASE 0x59BFBE0ull
40877  #define NIC11_QPC1_AXUSER_RXWQE_MAX_OFFSET 0x5000
40878  #define NIC11_QPC1_AXUSER_RXWQE_SECTION 0x6000
40879  #define mmNIC11_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_BASE 0x59BFC40ull
40880  #define NIC11_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_MAX_OFFSET 0x5000
40881  #define NIC11_QPC1_AXUSER_TXWQE_LBW_QMAN_BP_SECTION 0x6000
40882  #define mmNIC11_QPC1_AXUSER_DB_FIFO_BASE 0x59BFCA0ull
40883  #define NIC11_QPC1_AXUSER_DB_FIFO_MAX_OFFSET 0x5000
40884  #define NIC11_QPC1_AXUSER_DB_FIFO_SECTION 0x6000
40885  #define mmNIC11_QPC1_AXUSER_EV_QUE_LBW_INTR_BASE 0x59BFD00ull
40886  #define NIC11_QPC1_AXUSER_EV_QUE_LBW_INTR_MAX_OFFSET 0x5000
40887  #define NIC11_QPC1_AXUSER_EV_QUE_LBW_INTR_SECTION 0x6000
40888  #define mmNIC11_QPC1_AXUSER_ERR_FIFO_BASE 0x59BFD60ull
40889  #define NIC11_QPC1_AXUSER_ERR_FIFO_MAX_OFFSET 0x5000
40890  #define NIC11_QPC1_AXUSER_ERR_FIFO_SECTION 0x6000
40891  #define mmNIC11_QPC1_AXUSER_QPC_RESP_BASE 0x59BFDC0ull
40892  #define NIC11_QPC1_AXUSER_QPC_RESP_MAX_OFFSET 0x5000
40893  #define NIC11_QPC1_AXUSER_QPC_RESP_SECTION 0x6000
40894  #define mmNIC11_QPC1_AXUSER_QPC_REQ_BASE 0x59BFE20ull
40895  #define NIC11_QPC1_AXUSER_QPC_REQ_MAX_OFFSET 0x5000
40896  #define NIC11_QPC1_AXUSER_QPC_REQ_SECTION 0x6000
40897  #define mmNIC11_QPC1_SPECIAL_BASE 0x59BFE80ull
40898  #define NIC11_QPC1_SPECIAL_MAX_OFFSET 0x1800
40899  #define NIC11_QPC1_SPECIAL_SECTION 0x8180
40900  #define mmNIC11_TMR_BASE 0x59C8000ull
40901  #define NIC11_TMR_MAX_OFFSET 0x1000
40902  #define NIC11_TMR_SECTION 0xD600
40903  #define mmNIC11_TMR_AXUSER_TMR_FREE_LIST_BASE 0x59C8D60ull
40904  #define NIC11_TMR_AXUSER_TMR_FREE_LIST_MAX_OFFSET 0x5000
40905  #define NIC11_TMR_AXUSER_TMR_FREE_LIST_SECTION 0x6000
40906  #define mmNIC11_TMR_AXUSER_TMR_FIFO_BASE 0x59C8DC0ull
40907  #define NIC11_TMR_AXUSER_TMR_FIFO_MAX_OFFSET 0x5000
40908  #define NIC11_TMR_AXUSER_TMR_FIFO_SECTION 0x6000
40909  #define mmNIC11_TMR_AXUSER_TMR_FSM_BASE 0x59C8E20ull
40910  #define NIC11_TMR_AXUSER_TMR_FSM_MAX_OFFSET 0x5000
40911  #define NIC11_TMR_AXUSER_TMR_FSM_SECTION 0x6000
40912  #define mmNIC11_TMR_SPECIAL_BASE 0x59C8E80ull
40913  #define NIC11_TMR_SPECIAL_MAX_OFFSET 0x1800
40914  #define NIC11_TMR_SPECIAL_SECTION 0x1800
40915  #define mmNIC11_RXB_CORE_BASE 0x59C9000ull
40916  #define NIC11_RXB_CORE_MAX_OFFSET 0x1000
40917  #define NIC11_RXB_CORE_SECTION 0x6100
40918  #define mmNIC11_RXB_CORE_SCT_AWUSER_BASE 0x59C9610ull
40919  #define NIC11_RXB_CORE_SCT_AWUSER_MAX_OFFSET 0x5000
40920  #define NIC11_RXB_CORE_SCT_AWUSER_SECTION 0x8700
40921  #define mmNIC11_RXB_CORE_SPECIAL_BASE 0x59C9E80ull
40922  #define NIC11_RXB_CORE_SPECIAL_MAX_OFFSET 0x1800
40923  #define NIC11_RXB_CORE_SPECIAL_SECTION 0x1800
40924  #define mmNIC11_RXE0_BASE 0x59CA000ull
40925  #define NIC11_RXE0_MAX_OFFSET 0x1000
40926  #define NIC11_RXE0_SECTION 0x9000
40927  #define mmNIC11_RXE0_WQE_ARUSER_BASE 0x59CA900ull
40928  #define NIC11_RXE0_WQE_ARUSER_MAX_OFFSET 0x5000
40929  #define NIC11_RXE0_WQE_ARUSER_SECTION 0x5800
40930  #define mmNIC11_RXE0_SPECIAL_BASE 0x59CAE80ull
40931  #define NIC11_RXE0_SPECIAL_MAX_OFFSET 0x1800
40932  #define NIC11_RXE0_SPECIAL_SECTION 0x1800
40933  #define mmNIC11_RXE1_BASE 0x59CB000ull
40934  #define NIC11_RXE1_MAX_OFFSET 0x1000
40935  #define NIC11_RXE1_SECTION 0x9000
40936  #define mmNIC11_RXE1_WQE_ARUSER_BASE 0x59CB900ull
40937  #define NIC11_RXE1_WQE_ARUSER_MAX_OFFSET 0x5000
40938  #define NIC11_RXE1_WQE_ARUSER_SECTION 0x5800
40939  #define mmNIC11_RXE1_SPECIAL_BASE 0x59CBE80ull
40940  #define NIC11_RXE1_SPECIAL_MAX_OFFSET 0x1800
40941  #define NIC11_RXE1_SPECIAL_SECTION 0x1800
40942  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ0_BASE 0x59CC000ull
40943  #define NIC11_RXE0_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
40944  #define NIC11_RXE0_AXUSER_AXUSER_CQ0_SECTION 0x5000
40945  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ1_BASE 0x59CC050ull
40946  #define NIC11_RXE0_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
40947  #define NIC11_RXE0_AXUSER_AXUSER_CQ1_SECTION 0x5000
40948  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ2_BASE 0x59CC0A0ull
40949  #define NIC11_RXE0_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
40950  #define NIC11_RXE0_AXUSER_AXUSER_CQ2_SECTION 0x5000
40951  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ3_BASE 0x59CC0F0ull
40952  #define NIC11_RXE0_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
40953  #define NIC11_RXE0_AXUSER_AXUSER_CQ3_SECTION 0x5000
40954  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ4_BASE 0x59CC140ull
40955  #define NIC11_RXE0_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
40956  #define NIC11_RXE0_AXUSER_AXUSER_CQ4_SECTION 0x5000
40957  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ5_BASE 0x59CC190ull
40958  #define NIC11_RXE0_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
40959  #define NIC11_RXE0_AXUSER_AXUSER_CQ5_SECTION 0x5000
40960  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ6_BASE 0x59CC1E0ull
40961  #define NIC11_RXE0_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
40962  #define NIC11_RXE0_AXUSER_AXUSER_CQ6_SECTION 0x5000
40963  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ7_BASE 0x59CC230ull
40964  #define NIC11_RXE0_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
40965  #define NIC11_RXE0_AXUSER_AXUSER_CQ7_SECTION 0x5000
40966  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ8_BASE 0x59CC280ull
40967  #define NIC11_RXE0_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
40968  #define NIC11_RXE0_AXUSER_AXUSER_CQ8_SECTION 0x5000
40969  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ9_BASE 0x59CC2D0ull
40970  #define NIC11_RXE0_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
40971  #define NIC11_RXE0_AXUSER_AXUSER_CQ9_SECTION 0x5000
40972  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ10_BASE 0x59CC320ull
40973  #define NIC11_RXE0_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
40974  #define NIC11_RXE0_AXUSER_AXUSER_CQ10_SECTION 0x5000
40975  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ11_BASE 0x59CC370ull
40976  #define NIC11_RXE0_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
40977  #define NIC11_RXE0_AXUSER_AXUSER_CQ11_SECTION 0x5000
40978  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ12_BASE 0x59CC3C0ull
40979  #define NIC11_RXE0_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
40980  #define NIC11_RXE0_AXUSER_AXUSER_CQ12_SECTION 0x5000
40981  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ13_BASE 0x59CC410ull
40982  #define NIC11_RXE0_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
40983  #define NIC11_RXE0_AXUSER_AXUSER_CQ13_SECTION 0x5000
40984  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ14_BASE 0x59CC460ull
40985  #define NIC11_RXE0_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
40986  #define NIC11_RXE0_AXUSER_AXUSER_CQ14_SECTION 0x5000
40987  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ15_BASE 0x59CC4B0ull
40988  #define NIC11_RXE0_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
40989  #define NIC11_RXE0_AXUSER_AXUSER_CQ15_SECTION 0x5000
40990  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ16_BASE 0x59CC500ull
40991  #define NIC11_RXE0_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
40992  #define NIC11_RXE0_AXUSER_AXUSER_CQ16_SECTION 0x5000
40993  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ17_BASE 0x59CC550ull
40994  #define NIC11_RXE0_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
40995  #define NIC11_RXE0_AXUSER_AXUSER_CQ17_SECTION 0x5000
40996  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ18_BASE 0x59CC5A0ull
40997  #define NIC11_RXE0_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
40998  #define NIC11_RXE0_AXUSER_AXUSER_CQ18_SECTION 0x5000
40999  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ19_BASE 0x59CC5F0ull
41000  #define NIC11_RXE0_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
41001  #define NIC11_RXE0_AXUSER_AXUSER_CQ19_SECTION 0x5000
41002  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ20_BASE 0x59CC640ull
41003  #define NIC11_RXE0_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
41004  #define NIC11_RXE0_AXUSER_AXUSER_CQ20_SECTION 0x5000
41005  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ21_BASE 0x59CC690ull
41006  #define NIC11_RXE0_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
41007  #define NIC11_RXE0_AXUSER_AXUSER_CQ21_SECTION 0x5000
41008  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ22_BASE 0x59CC6E0ull
41009  #define NIC11_RXE0_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
41010  #define NIC11_RXE0_AXUSER_AXUSER_CQ22_SECTION 0x5000
41011  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ23_BASE 0x59CC730ull
41012  #define NIC11_RXE0_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
41013  #define NIC11_RXE0_AXUSER_AXUSER_CQ23_SECTION 0x5000
41014  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ24_BASE 0x59CC780ull
41015  #define NIC11_RXE0_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
41016  #define NIC11_RXE0_AXUSER_AXUSER_CQ24_SECTION 0x5000
41017  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ25_BASE 0x59CC7D0ull
41018  #define NIC11_RXE0_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
41019  #define NIC11_RXE0_AXUSER_AXUSER_CQ25_SECTION 0x5000
41020  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ26_BASE 0x59CC820ull
41021  #define NIC11_RXE0_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
41022  #define NIC11_RXE0_AXUSER_AXUSER_CQ26_SECTION 0x5000
41023  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ27_BASE 0x59CC870ull
41024  #define NIC11_RXE0_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
41025  #define NIC11_RXE0_AXUSER_AXUSER_CQ27_SECTION 0x5000
41026  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ28_BASE 0x59CC8C0ull
41027  #define NIC11_RXE0_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
41028  #define NIC11_RXE0_AXUSER_AXUSER_CQ28_SECTION 0x5000
41029  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ29_BASE 0x59CC910ull
41030  #define NIC11_RXE0_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
41031  #define NIC11_RXE0_AXUSER_AXUSER_CQ29_SECTION 0x5000
41032  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ30_BASE 0x59CC960ull
41033  #define NIC11_RXE0_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
41034  #define NIC11_RXE0_AXUSER_AXUSER_CQ30_SECTION 0x5000
41035  #define mmNIC11_RXE0_AXUSER_AXUSER_CQ31_BASE 0x59CC9B0ull
41036  #define NIC11_RXE0_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
41037  #define NIC11_RXE0_AXUSER_AXUSER_CQ31_SECTION 0x4D00
41038  #define mmNIC11_RXE0_AXUSER_SPECIAL_BASE 0x59CCE80ull
41039  #define NIC11_RXE0_AXUSER_SPECIAL_MAX_OFFSET 0x1800
41040  #define NIC11_RXE0_AXUSER_SPECIAL_SECTION 0x1800
41041  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ0_BASE 0x59CD000ull
41042  #define NIC11_RXE1_AXUSER_AXUSER_CQ0_MAX_OFFSET 0x5000
41043  #define NIC11_RXE1_AXUSER_AXUSER_CQ0_SECTION 0x5000
41044  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ1_BASE 0x59CD050ull
41045  #define NIC11_RXE1_AXUSER_AXUSER_CQ1_MAX_OFFSET 0x5000
41046  #define NIC11_RXE1_AXUSER_AXUSER_CQ1_SECTION 0x5000
41047  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ2_BASE 0x59CD0A0ull
41048  #define NIC11_RXE1_AXUSER_AXUSER_CQ2_MAX_OFFSET 0x5000
41049  #define NIC11_RXE1_AXUSER_AXUSER_CQ2_SECTION 0x5000
41050  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ3_BASE 0x59CD0F0ull
41051  #define NIC11_RXE1_AXUSER_AXUSER_CQ3_MAX_OFFSET 0x5000
41052  #define NIC11_RXE1_AXUSER_AXUSER_CQ3_SECTION 0x5000
41053  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ4_BASE 0x59CD140ull
41054  #define NIC11_RXE1_AXUSER_AXUSER_CQ4_MAX_OFFSET 0x5000
41055  #define NIC11_RXE1_AXUSER_AXUSER_CQ4_SECTION 0x5000
41056  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ5_BASE 0x59CD190ull
41057  #define NIC11_RXE1_AXUSER_AXUSER_CQ5_MAX_OFFSET 0x5000
41058  #define NIC11_RXE1_AXUSER_AXUSER_CQ5_SECTION 0x5000
41059  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ6_BASE 0x59CD1E0ull
41060  #define NIC11_RXE1_AXUSER_AXUSER_CQ6_MAX_OFFSET 0x5000
41061  #define NIC11_RXE1_AXUSER_AXUSER_CQ6_SECTION 0x5000
41062  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ7_BASE 0x59CD230ull
41063  #define NIC11_RXE1_AXUSER_AXUSER_CQ7_MAX_OFFSET 0x5000
41064  #define NIC11_RXE1_AXUSER_AXUSER_CQ7_SECTION 0x5000
41065  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ8_BASE 0x59CD280ull
41066  #define NIC11_RXE1_AXUSER_AXUSER_CQ8_MAX_OFFSET 0x5000
41067  #define NIC11_RXE1_AXUSER_AXUSER_CQ8_SECTION 0x5000
41068  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ9_BASE 0x59CD2D0ull
41069  #define NIC11_RXE1_AXUSER_AXUSER_CQ9_MAX_OFFSET 0x5000
41070  #define NIC11_RXE1_AXUSER_AXUSER_CQ9_SECTION 0x5000
41071  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ10_BASE 0x59CD320ull
41072  #define NIC11_RXE1_AXUSER_AXUSER_CQ10_MAX_OFFSET 0x5000
41073  #define NIC11_RXE1_AXUSER_AXUSER_CQ10_SECTION 0x5000
41074  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ11_BASE 0x59CD370ull
41075  #define NIC11_RXE1_AXUSER_AXUSER_CQ11_MAX_OFFSET 0x5000
41076  #define NIC11_RXE1_AXUSER_AXUSER_CQ11_SECTION 0x5000
41077  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ12_BASE 0x59CD3C0ull
41078  #define NIC11_RXE1_AXUSER_AXUSER_CQ12_MAX_OFFSET 0x5000
41079  #define NIC11_RXE1_AXUSER_AXUSER_CQ12_SECTION 0x5000
41080  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ13_BASE 0x59CD410ull
41081  #define NIC11_RXE1_AXUSER_AXUSER_CQ13_MAX_OFFSET 0x5000
41082  #define NIC11_RXE1_AXUSER_AXUSER_CQ13_SECTION 0x5000
41083  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ14_BASE 0x59CD460ull
41084  #define NIC11_RXE1_AXUSER_AXUSER_CQ14_MAX_OFFSET 0x5000
41085  #define NIC11_RXE1_AXUSER_AXUSER_CQ14_SECTION 0x5000
41086  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ15_BASE 0x59CD4B0ull
41087  #define NIC11_RXE1_AXUSER_AXUSER_CQ15_MAX_OFFSET 0x5000
41088  #define NIC11_RXE1_AXUSER_AXUSER_CQ15_SECTION 0x5000
41089  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ16_BASE 0x59CD500ull
41090  #define NIC11_RXE1_AXUSER_AXUSER_CQ16_MAX_OFFSET 0x5000
41091  #define NIC11_RXE1_AXUSER_AXUSER_CQ16_SECTION 0x5000
41092  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ17_BASE 0x59CD550ull
41093  #define NIC11_RXE1_AXUSER_AXUSER_CQ17_MAX_OFFSET 0x5000
41094  #define NIC11_RXE1_AXUSER_AXUSER_CQ17_SECTION 0x5000
41095  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ18_BASE 0x59CD5A0ull
41096  #define NIC11_RXE1_AXUSER_AXUSER_CQ18_MAX_OFFSET 0x5000
41097  #define NIC11_RXE1_AXUSER_AXUSER_CQ18_SECTION 0x5000
41098  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ19_BASE 0x59CD5F0ull
41099  #define NIC11_RXE1_AXUSER_AXUSER_CQ19_MAX_OFFSET 0x5000
41100  #define NIC11_RXE1_AXUSER_AXUSER_CQ19_SECTION 0x5000
41101  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ20_BASE 0x59CD640ull
41102  #define NIC11_RXE1_AXUSER_AXUSER_CQ20_MAX_OFFSET 0x5000
41103  #define NIC11_RXE1_AXUSER_AXUSER_CQ20_SECTION 0x5000
41104  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ21_BASE 0x59CD690ull
41105  #define NIC11_RXE1_AXUSER_AXUSER_CQ21_MAX_OFFSET 0x5000
41106  #define NIC11_RXE1_AXUSER_AXUSER_CQ21_SECTION 0x5000
41107  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ22_BASE 0x59CD6E0ull
41108  #define NIC11_RXE1_AXUSER_AXUSER_CQ22_MAX_OFFSET 0x5000
41109  #define NIC11_RXE1_AXUSER_AXUSER_CQ22_SECTION 0x5000
41110  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ23_BASE 0x59CD730ull
41111  #define NIC11_RXE1_AXUSER_AXUSER_CQ23_MAX_OFFSET 0x5000
41112  #define NIC11_RXE1_AXUSER_AXUSER_CQ23_SECTION 0x5000
41113  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ24_BASE 0x59CD780ull
41114  #define NIC11_RXE1_AXUSER_AXUSER_CQ24_MAX_OFFSET 0x5000
41115  #define NIC11_RXE1_AXUSER_AXUSER_CQ24_SECTION 0x5000
41116  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ25_BASE 0x59CD7D0ull
41117  #define NIC11_RXE1_AXUSER_AXUSER_CQ25_MAX_OFFSET 0x5000
41118  #define NIC11_RXE1_AXUSER_AXUSER_CQ25_SECTION 0x5000
41119  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ26_BASE 0x59CD820ull
41120  #define NIC11_RXE1_AXUSER_AXUSER_CQ26_MAX_OFFSET 0x5000
41121  #define NIC11_RXE1_AXUSER_AXUSER_CQ26_SECTION 0x5000
41122  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ27_BASE 0x59CD870ull
41123  #define NIC11_RXE1_AXUSER_AXUSER_CQ27_MAX_OFFSET 0x5000
41124  #define NIC11_RXE1_AXUSER_AXUSER_CQ27_SECTION 0x5000
41125  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ28_BASE 0x59CD8C0ull
41126  #define NIC11_RXE1_AXUSER_AXUSER_CQ28_MAX_OFFSET 0x5000
41127  #define NIC11_RXE1_AXUSER_AXUSER_CQ28_SECTION 0x5000
41128  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ29_BASE 0x59CD910ull
41129  #define NIC11_RXE1_AXUSER_AXUSER_CQ29_MAX_OFFSET 0x5000
41130  #define NIC11_RXE1_AXUSER_AXUSER_CQ29_SECTION 0x5000
41131  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ30_BASE 0x59CD960ull
41132  #define NIC11_RXE1_AXUSER_AXUSER_CQ30_MAX_OFFSET 0x5000
41133  #define NIC11_RXE1_AXUSER_AXUSER_CQ30_SECTION 0x5000
41134  #define mmNIC11_RXE1_AXUSER_AXUSER_CQ31_BASE 0x59CD9B0ull
41135  #define NIC11_RXE1_AXUSER_AXUSER_CQ31_MAX_OFFSET 0x5000
41136  #define NIC11_RXE1_AXUSER_AXUSER_CQ31_SECTION 0x4D00
41137  #define mmNIC11_RXE1_AXUSER_SPECIAL_BASE 0x59CDE80ull
41138  #define NIC11_RXE1_AXUSER_SPECIAL_MAX_OFFSET 0x1800
41139  #define NIC11_RXE1_AXUSER_SPECIAL_SECTION 0x2180
41140  #define mmNIC11_TXS0_BASE 0x59D0000ull
41141  #define NIC11_TXS0_MAX_OFFSET 0x1000
41142  #define NIC11_TXS0_SECTION 0xE800
41143  #define mmNIC11_TXS0_SPECIAL_BASE 0x59D0E80ull
41144  #define NIC11_TXS0_SPECIAL_MAX_OFFSET 0x1800
41145  #define NIC11_TXS0_SPECIAL_SECTION 0x1800
41146  #define mmNIC11_TXS1_BASE 0x59D1000ull
41147  #define NIC11_TXS1_MAX_OFFSET 0x1000
41148  #define NIC11_TXS1_SECTION 0xE800
41149  #define mmNIC11_TXS1_SPECIAL_BASE 0x59D1E80ull
41150  #define NIC11_TXS1_SPECIAL_MAX_OFFSET 0x1800
41151  #define NIC11_TXS1_SPECIAL_SECTION 0x1800
41152  #define mmNIC11_TXE0_BASE 0x59D2000ull
41153  #define NIC11_TXE0_MAX_OFFSET 0x1000
41154  #define NIC11_TXE0_SECTION 0xE800
41155  #define mmNIC11_TXE0_SPECIAL_BASE 0x59D2E80ull
41156  #define NIC11_TXE0_SPECIAL_MAX_OFFSET 0x1800
41157  #define NIC11_TXE0_SPECIAL_SECTION 0x1800
41158  #define mmNIC11_TXE1_BASE 0x59D3000ull
41159  #define NIC11_TXE1_MAX_OFFSET 0x1000
41160  #define NIC11_TXE1_SECTION 0xE800
41161  #define mmNIC11_TXE1_SPECIAL_BASE 0x59D3E80ull
41162  #define NIC11_TXE1_SPECIAL_MAX_OFFSET 0x1800
41163  #define NIC11_TXE1_SPECIAL_SECTION 0x1800
41164  #define mmNIC11_TXB_BASE 0x59D4000ull
41165  #define NIC11_TXB_MAX_OFFSET 0x1000
41166  #define NIC11_TXB_SECTION 0xE800
41167  #define mmNIC11_TXB_SPECIAL_BASE 0x59D4E80ull
41168  #define NIC11_TXB_SPECIAL_MAX_OFFSET 0x1800
41169  #define NIC11_TXB_SPECIAL_SECTION 0x1800
41170  #define mmNIC11_MSTR_IF_RR_SHRD_HBW_BASE 0x59D5000ull
41171  #define NIC11_MSTR_IF_RR_SHRD_HBW_MAX_OFFSET 0x17C0
41172  #define NIC11_MSTR_IF_RR_SHRD_HBW_SECTION 0x2000
41173  #define mmNIC11_MSTR_IF_RR_PRVT_HBW_BASE 0x59D5200ull
41174  #define NIC11_MSTR_IF_RR_PRVT_HBW_MAX_OFFSET 0x17C0
41175  #define NIC11_MSTR_IF_RR_PRVT_HBW_SECTION 0x2000
41176  #define mmNIC11_MSTR_IF_RR_SHRD_LBW_BASE 0x59D5400ull
41177  #define NIC11_MSTR_IF_RR_SHRD_LBW_MAX_OFFSET 0x14C0
41178  #define NIC11_MSTR_IF_RR_SHRD_LBW_SECTION 0x2000
41179  #define mmNIC11_MSTR_IF_RR_PRVT_LBW_BASE 0x59D5600ull
41180  #define NIC11_MSTR_IF_RR_PRVT_LBW_MAX_OFFSET 0x14C0
41181  #define NIC11_MSTR_IF_RR_PRVT_LBW_SECTION 0x2000
41182  #define mmNIC11_MSTR_IF_E2E_CRDT_BASE 0x59D5800ull
41183  #define NIC11_MSTR_IF_E2E_CRDT_MAX_OFFSET 0x2400
41184  #define NIC11_MSTR_IF_E2E_CRDT_SECTION 0x2800
41185  #define mmNIC11_MSTR_IF_AXUSER_BASE 0x59D5A80ull
41186  #define NIC11_MSTR_IF_AXUSER_MAX_OFFSET 0x5000
41187  #define NIC11_MSTR_IF_AXUSER_SECTION 0x8000
41188  #define mmNIC11_MSTR_IF_DBG_HBW_BASE 0x59D5B00ull
41189  #define NIC11_MSTR_IF_DBG_HBW_MAX_OFFSET 0x5800
41190  #define NIC11_MSTR_IF_DBG_HBW_SECTION 0x8000
41191  #define mmNIC11_MSTR_IF_DBG_LBW_BASE 0x59D5B80ull
41192  #define NIC11_MSTR_IF_DBG_LBW_MAX_OFFSET 0x5800
41193  #define NIC11_MSTR_IF_DBG_LBW_SECTION 0x8000
41194  #define mmNIC11_MSTR_IF_CORE_HBW_BASE 0x59D5C00ull
41195  #define NIC11_MSTR_IF_CORE_HBW_MAX_OFFSET 0x1200
41196  #define NIC11_MSTR_IF_CORE_HBW_SECTION 0x1800
41197  #define mmNIC11_MSTR_IF_CORE_LBW_BASE 0x59D5D80ull
41198  #define NIC11_MSTR_IF_CORE_LBW_MAX_OFFSET 0x8000
41199  #define NIC11_MSTR_IF_CORE_LBW_SECTION 0x1000
41200  #define mmNIC11_MSTR_IF_SPECIAL_BASE 0x59D5E80ull
41201  #define NIC11_MSTR_IF_SPECIAL_MAX_OFFSET 0x1800
41202  #define NIC11_MSTR_IF_SPECIAL_SECTION 0x1800
41203  #define mmNIC11_TX_AXUSER_BASE 0x59D6000ull
41204  #define NIC11_TX_AXUSER_MAX_OFFSET 0x5000
41205  #define NIC11_TX_AXUSER_SECTION 0x2000
41206  #define mmNIC11_SERDES0_BASE 0x59D8000ull
41207  #define NIC11_SERDES0_MAX_OFFSET 0x3E40
41208  #define NIC11_SERDES0_SECTION 0x4000
41209  #define mmNIC11_SERDES1_BASE 0x59DC000ull
41210  #define NIC11_SERDES1_MAX_OFFSET 0x3E40
41211  #define NIC11_SERDES1_SECTION 0x4000
41212  #define mmNIC11_PHY_BASE 0x59E0000ull
41213  #define NIC11_PHY_MAX_OFFSET 0x1000
41214  #define NIC11_PHY_SECTION 0xE800
41215  #define mmNIC11_PHY_SPECIAL_BASE 0x59E0E80ull
41216  #define NIC11_PHY_SPECIAL_MAX_OFFSET 0x1800
41217  #define NIC11_PHY_SPECIAL_SECTION 0x7180
41218  #define mmPRT11_MAC_AUX_BASE 0x59E8000ull
41219  #define PRT11_MAC_AUX_MAX_OFFSET 0x1000
41220  #define PRT11_MAC_AUX_SECTION 0xE800
41221  #define mmPRT11_MAC_AUX_SPECIAL_BASE 0x59E8E80ull
41222  #define PRT11_MAC_AUX_SPECIAL_MAX_OFFSET 0x1800
41223  #define PRT11_MAC_AUX_SPECIAL_SECTION 0x1800
41224  #define mmPRT11_MAC_CORE_BASE 0x59E9000ull
41225  #define PRT11_MAC_CORE_MAX_OFFSET 0x1000
41226  #define PRT11_MAC_CORE_SECTION 0xE800
41227  #define mmPRT11_MAC_CORE_SPECIAL_BASE 0x59E9E80ull
41228  #define PRT11_MAC_CORE_SPECIAL_MAX_OFFSET 0x1800
41229  #define PRT11_MAC_CORE_SPECIAL_SECTION 0x1800
41230  #define mmNIC11_MAC_RS_FEC_BASE 0x59EA000ull
41231  #define NIC11_MAC_RS_FEC_MAX_OFFSET 0x2DC0
41232  #define NIC11_MAC_RS_FEC_SECTION 0x1000
41233  #define mmNIC11_MAC_GLOB_STAT_CONTROL_REG_BASE 0x59EB000ull
41234  #define NIC11_MAC_GLOB_STAT_CONTROL_REG_MAX_OFFSET 0x2000
41235  #define NIC11_MAC_GLOB_STAT_CONTROL_REG_SECTION 0x1000
41236  #define mmNIC11_MAC_GLOB_STAT_RX0_BASE 0x59EB100ull
41237  #define NIC11_MAC_GLOB_STAT_RX0_MAX_OFFSET 0x8C00
41238  #define NIC11_MAC_GLOB_STAT_RX0_SECTION 0x8C00
41239  #define mmNIC11_MAC_GLOB_STAT_RX1_BASE 0x59EB18Cull
41240  #define NIC11_MAC_GLOB_STAT_RX1_MAX_OFFSET 0x8C00
41241  #define NIC11_MAC_GLOB_STAT_RX1_SECTION 0x8C00
41242  #define mmNIC11_MAC_GLOB_STAT_RX2_BASE 0x59EB218ull
41243  #define NIC11_MAC_GLOB_STAT_RX2_MAX_OFFSET 0x8C00
41244  #define NIC11_MAC_GLOB_STAT_RX2_SECTION 0x8C00
41245  #define mmNIC11_MAC_GLOB_STAT_RX3_BASE 0x59EB2A4ull
41246  #define NIC11_MAC_GLOB_STAT_RX3_MAX_OFFSET 0x8C00
41247  #define NIC11_MAC_GLOB_STAT_RX3_SECTION 0x8C00
41248  #define mmNIC11_MAC_GLOB_STAT_TX0_BASE 0x59EB330ull
41249  #define NIC11_MAC_GLOB_STAT_TX0_MAX_OFFSET 0x6800
41250  #define NIC11_MAC_GLOB_STAT_TX0_SECTION 0x6800
41251  #define mmNIC11_MAC_GLOB_STAT_TX1_BASE 0x59EB398ull
41252  #define NIC11_MAC_GLOB_STAT_TX1_MAX_OFFSET 0x6800
41253  #define NIC11_MAC_GLOB_STAT_TX1_SECTION 0x6800
41254  #define mmNIC11_MAC_GLOB_STAT_TX2_BASE 0x59EB400ull
41255  #define NIC11_MAC_GLOB_STAT_TX2_MAX_OFFSET 0x6800
41256  #define NIC11_MAC_GLOB_STAT_TX2_SECTION 0x6800
41257  #define mmNIC11_MAC_GLOB_STAT_TX3_BASE 0x59EB468ull
41258  #define NIC11_MAC_GLOB_STAT_TX3_MAX_OFFSET 0x6800
41259  #define NIC11_MAC_GLOB_STAT_TX3_SECTION 0x3980
41260  #define mmNIC11_MAC_GLOB_STAT_RSFEC_STATS_BASE 0x59EB800ull
41261  #define NIC11_MAC_GLOB_STAT_RSFEC_STATS_MAX_OFFSET 0x1EC0
41262  #define NIC11_MAC_GLOB_STAT_RSFEC_STATS_SECTION 0x8000
41263  #define mmNIC11_MAC_CH0_MAC_PCS_BASE 0x59EC000ull
41264  #define NIC11_MAC_CH0_MAC_PCS_MAX_OFFSET 0x31C0
41265  #define NIC11_MAC_CH0_MAC_PCS_SECTION 0x4000
41266  #define mmNIC11_MAC_CH0_MAC_128_BASE 0x59EC400ull
41267  #define NIC11_MAC_CH0_MAC_128_MAX_OFFSET 0xA400
41268  #define NIC11_MAC_CH0_MAC_128_SECTION 0x4000
41269  #define mmNIC11_MAC_CH0_MAC_AN_BASE 0x59EC800ull
41270  #define NIC11_MAC_CH0_MAC_AN_MAX_OFFSET 0x4400
41271  #define NIC11_MAC_CH0_MAC_AN_SECTION 0x8000
41272  #define mmNIC11_MAC_CH1_MAC_PCS_BASE 0x59ED000ull
41273  #define NIC11_MAC_CH1_MAC_PCS_MAX_OFFSET 0x31C0
41274  #define NIC11_MAC_CH1_MAC_PCS_SECTION 0x4000
41275  #define mmNIC11_MAC_CH1_MAC_128_BASE 0x59ED400ull
41276  #define NIC11_MAC_CH1_MAC_128_MAX_OFFSET 0xA400
41277  #define NIC11_MAC_CH1_MAC_128_SECTION 0x4000
41278  #define mmNIC11_MAC_CH1_MAC_AN_BASE 0x59ED800ull
41279  #define NIC11_MAC_CH1_MAC_AN_MAX_OFFSET 0x4400
41280  #define NIC11_MAC_CH1_MAC_AN_SECTION 0x8000
41281  #define mmNIC11_MAC_CH2_MAC_PCS_BASE 0x59EE000ull
41282  #define NIC11_MAC_CH2_MAC_PCS_MAX_OFFSET 0x31C0
41283  #define NIC11_MAC_CH2_MAC_PCS_SECTION 0x4000
41284  #define mmNIC11_MAC_CH2_MAC_128_BASE 0x59EE400ull
41285  #define NIC11_MAC_CH2_MAC_128_MAX_OFFSET 0xA400
41286  #define NIC11_MAC_CH2_MAC_128_SECTION 0x4000
41287  #define mmNIC11_MAC_CH2_MAC_AN_BASE 0x59EE800ull
41288  #define NIC11_MAC_CH2_MAC_AN_MAX_OFFSET 0x4400
41289  #define NIC11_MAC_CH2_MAC_AN_SECTION 0x8000
41290  #define mmNIC11_MAC_CH3_MAC_PCS_BASE 0x59EF000ull
41291  #define NIC11_MAC_CH3_MAC_PCS_MAX_OFFSET 0x31C0
41292  #define NIC11_MAC_CH3_MAC_PCS_SECTION 0x4000
41293  #define mmNIC11_MAC_CH3_MAC_128_BASE 0x59EF400ull
41294  #define NIC11_MAC_CH3_MAC_128_MAX_OFFSET 0xA400
41295  #define NIC11_MAC_CH3_MAC_128_SECTION 0x4000
41296  #define mmNIC11_MAC_CH3_MAC_AN_BASE 0x59EF800ull
41297  #define NIC11_MAC_CH3_MAC_AN_MAX_OFFSET 0x4400
41298  #define NIC11_MAC_CH3_MAC_AN_SECTION 0x610800
41299  #define mmDCORE0_ROM_TABLE_L_BASE 0x6000000ull
41300  #define DCORE0_ROM_TABLE_L_MAX_OFFSET 0x1000
41301  #define DCORE0_ROM_TABLE_L_SECTION 0x80000
41302  #define mmDCORE0_HMMU0_CS_ROM_TBL_BASE 0x6080000ull
41303  #define DCORE0_HMMU0_CS_ROM_TBL_MAX_OFFSET 0x1000
41304  #define DCORE0_HMMU0_CS_ROM_TBL_SECTION 0x1000
41305  #define mmDCORE0_HMMU0_CS_STM_BASE 0x6081000ull
41306  #define DCORE0_HMMU0_CS_STM_MAX_OFFSET 0x1000
41307  #define DCORE0_HMMU0_CS_STM_SECTION 0x1000
41308  #define mmDCORE0_HMMU0_CS_CTI_BASE 0x6082000ull
41309  #define DCORE0_HMMU0_CS_CTI_MAX_OFFSET 0x1000
41310  #define DCORE0_HMMU0_CS_CTI_SECTION 0x1000
41311  #define mmDCORE0_HMMU0_CS_ETF_BASE 0x6083000ull
41312  #define DCORE0_HMMU0_CS_ETF_MAX_OFFSET 0x1000
41313  #define DCORE0_HMMU0_CS_ETF_SECTION 0x1000
41314  #define mmDCORE0_HMMU0_CS_SPMU_BASE 0x6084000ull
41315  #define DCORE0_HMMU0_CS_SPMU_MAX_OFFSET 0x1000
41316  #define DCORE0_HMMU0_CS_SPMU_SECTION 0x1000
41317  #define mmDCORE0_HMMU0_BMON_CTI_BASE 0x6085000ull
41318  #define DCORE0_HMMU0_BMON_CTI_MAX_OFFSET 0x1000
41319  #define DCORE0_HMMU0_BMON_CTI_SECTION 0x1000
41320  #define mmDCORE0_HMMU0_USER_CTI_BASE 0x6086000ull
41321  #define DCORE0_HMMU0_USER_CTI_MAX_OFFSET 0x1000
41322  #define DCORE0_HMMU0_USER_CTI_SECTION 0x1000
41323  #define mmDCORE0_HMMU0_BMON_0_BASE 0x6087000ull
41324  #define DCORE0_HMMU0_BMON_0_MAX_OFFSET 0x1000
41325  #define DCORE0_HMMU0_BMON_0_SECTION 0x1000
41326  #define mmDCORE0_HMMU0_BMON_1_BASE 0x6088000ull
41327  #define DCORE0_HMMU0_BMON_1_MAX_OFFSET 0x1000
41328  #define DCORE0_HMMU0_BMON_1_SECTION 0x1000
41329  #define mmDCORE0_HMMU0_BMON_3_BASE 0x6089000ull
41330  #define DCORE0_HMMU0_BMON_3_MAX_OFFSET 0x1000
41331  #define DCORE0_HMMU0_BMON_3_SECTION 0x1000
41332  #define mmDCORE0_HMMU0_BMON_2_BASE 0x608A000ull
41333  #define DCORE0_HMMU0_BMON_2_MAX_OFFSET 0x1000
41334  #define DCORE0_HMMU0_BMON_2_SECTION 0x1000
41335  #define mmDCORE0_HMMU0_BMON_4_BASE 0x608B000ull
41336  #define DCORE0_HMMU0_BMON_4_MAX_OFFSET 0x1000
41337  #define DCORE0_HMMU0_BMON_4_SECTION 0x5000
41338  #define mmDCORE0_HMMU1_CS_ROM_TBL_BASE 0x6090000ull
41339  #define DCORE0_HMMU1_CS_ROM_TBL_MAX_OFFSET 0x1000
41340  #define DCORE0_HMMU1_CS_ROM_TBL_SECTION 0x1000
41341  #define mmDCORE0_HMMU1_CS_STM_BASE 0x6091000ull
41342  #define DCORE0_HMMU1_CS_STM_MAX_OFFSET 0x1000
41343  #define DCORE0_HMMU1_CS_STM_SECTION 0x1000
41344  #define mmDCORE0_HMMU1_CS_CTI_BASE 0x6092000ull
41345  #define DCORE0_HMMU1_CS_CTI_MAX_OFFSET 0x1000
41346  #define DCORE0_HMMU1_CS_CTI_SECTION 0x1000
41347  #define mmDCORE0_HMMU1_CS_ETF_BASE 0x6093000ull
41348  #define DCORE0_HMMU1_CS_ETF_MAX_OFFSET 0x1000
41349  #define DCORE0_HMMU1_CS_ETF_SECTION 0x1000
41350  #define mmDCORE0_HMMU1_CS_SPMU_BASE 0x6094000ull
41351  #define DCORE0_HMMU1_CS_SPMU_MAX_OFFSET 0x1000
41352  #define DCORE0_HMMU1_CS_SPMU_SECTION 0x1000
41353  #define mmDCORE0_HMMU1_BMON_CTI_BASE 0x6095000ull
41354  #define DCORE0_HMMU1_BMON_CTI_MAX_OFFSET 0x1000
41355  #define DCORE0_HMMU1_BMON_CTI_SECTION 0x1000
41356  #define mmDCORE0_HMMU1_USER_CTI_BASE 0x6096000ull
41357  #define DCORE0_HMMU1_USER_CTI_MAX_OFFSET 0x1000
41358  #define DCORE0_HMMU1_USER_CTI_SECTION 0x1000
41359  #define mmDCORE0_HMMU1_BMON_0_BASE 0x6097000ull
41360  #define DCORE0_HMMU1_BMON_0_MAX_OFFSET 0x1000
41361  #define DCORE0_HMMU1_BMON_0_SECTION 0x1000
41362  #define mmDCORE0_HMMU1_BMON_1_BASE 0x6098000ull
41363  #define DCORE0_HMMU1_BMON_1_MAX_OFFSET 0x1000
41364  #define DCORE0_HMMU1_BMON_1_SECTION 0x1000
41365  #define mmDCORE0_HMMU1_BMON_3_BASE 0x6099000ull
41366  #define DCORE0_HMMU1_BMON_3_MAX_OFFSET 0x1000
41367  #define DCORE0_HMMU1_BMON_3_SECTION 0x1000
41368  #define mmDCORE0_HMMU1_BMON_2_BASE 0x609A000ull
41369  #define DCORE0_HMMU1_BMON_2_MAX_OFFSET 0x1000
41370  #define DCORE0_HMMU1_BMON_2_SECTION 0x1000
41371  #define mmDCORE0_HMMU1_BMON_4_BASE 0x609B000ull
41372  #define DCORE0_HMMU1_BMON_4_MAX_OFFSET 0x1000
41373  #define DCORE0_HMMU1_BMON_4_SECTION 0x5000
41374  #define mmDCORE0_HMMU2_CS_ROM_TBL_BASE 0x60A0000ull
41375  #define DCORE0_HMMU2_CS_ROM_TBL_MAX_OFFSET 0x1000
41376  #define DCORE0_HMMU2_CS_ROM_TBL_SECTION 0x1000
41377  #define mmDCORE0_HMMU2_CS_STM_BASE 0x60A1000ull
41378  #define DCORE0_HMMU2_CS_STM_MAX_OFFSET 0x1000
41379  #define DCORE0_HMMU2_CS_STM_SECTION 0x1000
41380  #define mmDCORE0_HMMU2_CS_CTI_BASE 0x60A2000ull
41381  #define DCORE0_HMMU2_CS_CTI_MAX_OFFSET 0x1000
41382  #define DCORE0_HMMU2_CS_CTI_SECTION 0x1000
41383  #define mmDCORE0_HMMU2_CS_ETF_BASE 0x60A3000ull
41384  #define DCORE0_HMMU2_CS_ETF_MAX_OFFSET 0x1000
41385  #define DCORE0_HMMU2_CS_ETF_SECTION 0x1000
41386  #define mmDCORE0_HMMU2_CS_SPMU_BASE 0x60A4000ull
41387  #define DCORE0_HMMU2_CS_SPMU_MAX_OFFSET 0x1000
41388  #define DCORE0_HMMU2_CS_SPMU_SECTION 0x1000
41389  #define mmDCORE0_HMMU2_BMON_CTI_BASE 0x60A5000ull
41390  #define DCORE0_HMMU2_BMON_CTI_MAX_OFFSET 0x1000
41391  #define DCORE0_HMMU2_BMON_CTI_SECTION 0x1000
41392  #define mmDCORE0_HMMU2_USER_CTI_BASE 0x60A6000ull
41393  #define DCORE0_HMMU2_USER_CTI_MAX_OFFSET 0x1000
41394  #define DCORE0_HMMU2_USER_CTI_SECTION 0x1000
41395  #define mmDCORE0_HMMU2_BMON_0_BASE 0x60A7000ull
41396  #define DCORE0_HMMU2_BMON_0_MAX_OFFSET 0x1000
41397  #define DCORE0_HMMU2_BMON_0_SECTION 0x1000
41398  #define mmDCORE0_HMMU2_BMON_1_BASE 0x60A8000ull
41399  #define DCORE0_HMMU2_BMON_1_MAX_OFFSET 0x1000
41400  #define DCORE0_HMMU2_BMON_1_SECTION 0x1000
41401  #define mmDCORE0_HMMU2_BMON_3_BASE 0x60A9000ull
41402  #define DCORE0_HMMU2_BMON_3_MAX_OFFSET 0x1000
41403  #define DCORE0_HMMU2_BMON_3_SECTION 0x1000
41404  #define mmDCORE0_HMMU2_BMON_2_BASE 0x60AA000ull
41405  #define DCORE0_HMMU2_BMON_2_MAX_OFFSET 0x1000
41406  #define DCORE0_HMMU2_BMON_2_SECTION 0x1000
41407  #define mmDCORE0_HMMU2_BMON_4_BASE 0x60AB000ull
41408  #define DCORE0_HMMU2_BMON_4_MAX_OFFSET 0x1000
41409  #define DCORE0_HMMU2_BMON_4_SECTION 0x5000
41410  #define mmDCORE0_HMMU3_CS_ROM_TBL_BASE 0x60B0000ull
41411  #define DCORE0_HMMU3_CS_ROM_TBL_MAX_OFFSET 0x1000
41412  #define DCORE0_HMMU3_CS_ROM_TBL_SECTION 0x1000
41413  #define mmDCORE0_HMMU3_CS_STM_BASE 0x60B1000ull
41414  #define DCORE0_HMMU3_CS_STM_MAX_OFFSET 0x1000
41415  #define DCORE0_HMMU3_CS_STM_SECTION 0x1000
41416  #define mmDCORE0_HMMU3_CS_CTI_BASE 0x60B2000ull
41417  #define DCORE0_HMMU3_CS_CTI_MAX_OFFSET 0x1000
41418  #define DCORE0_HMMU3_CS_CTI_SECTION 0x1000
41419  #define mmDCORE0_HMMU3_CS_ETF_BASE 0x60B3000ull
41420  #define DCORE0_HMMU3_CS_ETF_MAX_OFFSET 0x1000
41421  #define DCORE0_HMMU3_CS_ETF_SECTION 0x1000
41422  #define mmDCORE0_HMMU3_CS_SPMU_BASE 0x60B4000ull
41423  #define DCORE0_HMMU3_CS_SPMU_MAX_OFFSET 0x1000
41424  #define DCORE0_HMMU3_CS_SPMU_SECTION 0x1000
41425  #define mmDCORE0_HMMU3_BMON_CTI_BASE 0x60B5000ull
41426  #define DCORE0_HMMU3_BMON_CTI_MAX_OFFSET 0x1000
41427  #define DCORE0_HMMU3_BMON_CTI_SECTION 0x1000
41428  #define mmDCORE0_HMMU3_USER_CTI_BASE 0x60B6000ull
41429  #define DCORE0_HMMU3_USER_CTI_MAX_OFFSET 0x1000
41430  #define DCORE0_HMMU3_USER_CTI_SECTION 0x1000
41431  #define mmDCORE0_HMMU3_BMON_0_BASE 0x60B7000ull
41432  #define DCORE0_HMMU3_BMON_0_MAX_OFFSET 0x1000
41433  #define DCORE0_HMMU3_BMON_0_SECTION 0x1000
41434  #define mmDCORE0_HMMU3_BMON_1_BASE 0x60B8000ull
41435  #define DCORE0_HMMU3_BMON_1_MAX_OFFSET 0x1000
41436  #define DCORE0_HMMU3_BMON_1_SECTION 0x1000
41437  #define mmDCORE0_HMMU3_BMON_3_BASE 0x60B9000ull
41438  #define DCORE0_HMMU3_BMON_3_MAX_OFFSET 0x1000
41439  #define DCORE0_HMMU3_BMON_3_SECTION 0x1000
41440  #define mmDCORE0_HMMU3_BMON_2_BASE 0x60BA000ull
41441  #define DCORE0_HMMU3_BMON_2_MAX_OFFSET 0x1000
41442  #define DCORE0_HMMU3_BMON_2_SECTION 0x1000
41443  #define mmDCORE0_HMMU3_BMON_4_BASE 0x60BB000ull
41444  #define DCORE0_HMMU3_BMON_4_MAX_OFFSET 0x1000
41445  #define DCORE0_HMMU3_BMON_4_SECTION 0x5000
41446  #define mmDCORE0_MME_CTRL_ROM_TABLE_BASE 0x60C0000ull
41447  #define DCORE0_MME_CTRL_ROM_TABLE_MAX_OFFSET 0x1000
41448  #define DCORE0_MME_CTRL_ROM_TABLE_SECTION 0x1000
41449  #define mmDCORE0_MME_CTRL_STM_BASE 0x60C1000ull
41450  #define DCORE0_MME_CTRL_STM_MAX_OFFSET 0x1000
41451  #define DCORE0_MME_CTRL_STM_SECTION 0x1000
41452  #define mmDCORE0_MME_CTRL_CTI_BASE 0x60C2000ull
41453  #define DCORE0_MME_CTRL_CTI_MAX_OFFSET 0x1000
41454  #define DCORE0_MME_CTRL_CTI_SECTION 0x1000
41455  #define mmDCORE0_MME_CTRL_ETF_BASE 0x60C3000ull
41456  #define DCORE0_MME_CTRL_ETF_MAX_OFFSET 0x1000
41457  #define DCORE0_MME_CTRL_ETF_SECTION 0x1000
41458  #define mmDCORE0_MME_CTRL_SPMU_BASE 0x60C4000ull
41459  #define DCORE0_MME_CTRL_SPMU_MAX_OFFSET 0x1000
41460  #define DCORE0_MME_CTRL_SPMU_SECTION 0x1000
41461  #define mmDCORE0_MME_CTRL_CTI0_BASE 0x60C5000ull
41462  #define DCORE0_MME_CTRL_CTI0_MAX_OFFSET 0x1000
41463  #define DCORE0_MME_CTRL_CTI0_SECTION 0x1000
41464  #define mmDCORE0_MME_CTRL_CTI1_BASE 0x60C6000ull
41465  #define DCORE0_MME_CTRL_CTI1_MAX_OFFSET 0x1000
41466  #define DCORE0_MME_CTRL_CTI1_SECTION 0x1000
41467  #define mmDCORE0_MME_CTRL_BMON0_BASE 0x60C7000ull
41468  #define DCORE0_MME_CTRL_BMON0_MAX_OFFSET 0x1000
41469  #define DCORE0_MME_CTRL_BMON0_SECTION 0x1000
41470  #define mmDCORE0_MME_CTRL_BMON1_BASE 0x60C8000ull
41471  #define DCORE0_MME_CTRL_BMON1_MAX_OFFSET 0x1000
41472  #define DCORE0_MME_CTRL_BMON1_SECTION 0x1000
41473  #define mmDCORE0_MME_CTRL_BMON2_BASE 0x60C9000ull
41474  #define DCORE0_MME_CTRL_BMON2_MAX_OFFSET 0x1000
41475  #define DCORE0_MME_CTRL_BMON2_SECTION 0x1000
41476  #define mmDCORE0_MME_CTRL_BMON3_BASE 0x60CA000ull
41477  #define DCORE0_MME_CTRL_BMON3_MAX_OFFSET 0x1000
41478  #define DCORE0_MME_CTRL_BMON3_SECTION 0x1000
41479  #define mmDCORE0_MME_CTRL_ARC_RTT_BASE 0x60CB000ull
41480  #define DCORE0_MME_CTRL_ARC_RTT_MAX_OFFSET 0x1400
41481  #define DCORE0_MME_CTRL_ARC_RTT_SECTION 0x5000
41482  #define mmDCORE0_MME_SBTE0_ROM_TBL_BASE 0x60D0000ull
41483  #define DCORE0_MME_SBTE0_ROM_TBL_MAX_OFFSET 0x1000
41484  #define DCORE0_MME_SBTE0_ROM_TBL_SECTION 0x1000
41485  #define mmDCORE0_MME_SBTE0_STM_BASE 0x60D1000ull
41486  #define DCORE0_MME_SBTE0_STM_MAX_OFFSET 0x1000
41487  #define DCORE0_MME_SBTE0_STM_SECTION 0x1000
41488  #define mmDCORE0_MME_SBTE0_CTI_BASE 0x60D2000ull
41489  #define DCORE0_MME_SBTE0_CTI_MAX_OFFSET 0x1000
41490  #define DCORE0_MME_SBTE0_CTI_SECTION 0x1000
41491  #define mmDCORE0_MME_SBTE0_ETF_BASE 0x60D3000ull
41492  #define DCORE0_MME_SBTE0_ETF_MAX_OFFSET 0x1000
41493  #define DCORE0_MME_SBTE0_ETF_SECTION 0x1000
41494  #define mmDCORE0_MME_SBTE0_SPMU_BASE 0x60D4000ull
41495  #define DCORE0_MME_SBTE0_SPMU_MAX_OFFSET 0x1000
41496  #define DCORE0_MME_SBTE0_SPMU_SECTION 0x1000
41497  #define mmDCORE0_MME_SBTE0_CTI0_BASE 0x60D5000ull
41498  #define DCORE0_MME_SBTE0_CTI0_MAX_OFFSET 0x1000
41499  #define DCORE0_MME_SBTE0_CTI0_SECTION 0x1000
41500  #define mmDCORE0_MME_SBTE0_CTI1_BASE 0x60D6000ull
41501  #define DCORE0_MME_SBTE0_CTI1_MAX_OFFSET 0x1000
41502  #define DCORE0_MME_SBTE0_CTI1_SECTION 0x1000
41503  #define mmDCORE0_MME_SBTE0_BMON0_BASE 0x60D7000ull
41504  #define DCORE0_MME_SBTE0_BMON0_MAX_OFFSET 0x1000
41505  #define DCORE0_MME_SBTE0_BMON0_SECTION 0x1000
41506  #define mmDCORE0_MME_SBTE1_ROM_TBL_BASE 0x60D8000ull
41507  #define DCORE0_MME_SBTE1_ROM_TBL_MAX_OFFSET 0x1000
41508  #define DCORE0_MME_SBTE1_ROM_TBL_SECTION 0x1000
41509  #define mmDCORE0_MME_SBTE1_STM_BASE 0x60D9000ull
41510  #define DCORE0_MME_SBTE1_STM_MAX_OFFSET 0x1000
41511  #define DCORE0_MME_SBTE1_STM_SECTION 0x1000
41512  #define mmDCORE0_MME_SBTE1_CTI_BASE 0x60DA000ull
41513  #define DCORE0_MME_SBTE1_CTI_MAX_OFFSET 0x1000
41514  #define DCORE0_MME_SBTE1_CTI_SECTION 0x1000
41515  #define mmDCORE0_MME_SBTE1_ETF_BASE 0x60DB000ull
41516  #define DCORE0_MME_SBTE1_ETF_MAX_OFFSET 0x1000
41517  #define DCORE0_MME_SBTE1_ETF_SECTION 0x1000
41518  #define mmDCORE0_MME_SBTE1_SPMU_BASE 0x60DC000ull
41519  #define DCORE0_MME_SBTE1_SPMU_MAX_OFFSET 0x1000
41520  #define DCORE0_MME_SBTE1_SPMU_SECTION 0x1000
41521  #define mmDCORE0_MME_SBTE1_CTI0_BASE 0x60DD000ull
41522  #define DCORE0_MME_SBTE1_CTI0_MAX_OFFSET 0x1000
41523  #define DCORE0_MME_SBTE1_CTI0_SECTION 0x1000
41524  #define mmDCORE0_MME_SBTE1_CTI1_BASE 0x60DE000ull
41525  #define DCORE0_MME_SBTE1_CTI1_MAX_OFFSET 0x1000
41526  #define DCORE0_MME_SBTE1_CTI1_SECTION 0x1000
41527  #define mmDCORE0_MME_SBTE1_BMON0_BASE 0x60DF000ull
41528  #define DCORE0_MME_SBTE1_BMON0_MAX_OFFSET 0x1000
41529  #define DCORE0_MME_SBTE1_BMON0_SECTION 0x1000
41530  #define mmDCORE0_MME_SBTE2_ROM_TBL_BASE 0x60E0000ull
41531  #define DCORE0_MME_SBTE2_ROM_TBL_MAX_OFFSET 0x1000
41532  #define DCORE0_MME_SBTE2_ROM_TBL_SECTION 0x1000
41533  #define mmDCORE0_MME_SBTE2_STM_BASE 0x60E1000ull
41534  #define DCORE0_MME_SBTE2_STM_MAX_OFFSET 0x1000
41535  #define DCORE0_MME_SBTE2_STM_SECTION 0x1000
41536  #define mmDCORE0_MME_SBTE2_CTI_BASE 0x60E2000ull
41537  #define DCORE0_MME_SBTE2_CTI_MAX_OFFSET 0x1000
41538  #define DCORE0_MME_SBTE2_CTI_SECTION 0x1000
41539  #define mmDCORE0_MME_SBTE2_ETF_BASE 0x60E3000ull
41540  #define DCORE0_MME_SBTE2_ETF_MAX_OFFSET 0x1000
41541  #define DCORE0_MME_SBTE2_ETF_SECTION 0x1000
41542  #define mmDCORE0_MME_SBTE2_SPMU_BASE 0x60E4000ull
41543  #define DCORE0_MME_SBTE2_SPMU_MAX_OFFSET 0x1000
41544  #define DCORE0_MME_SBTE2_SPMU_SECTION 0x1000
41545  #define mmDCORE0_MME_SBTE2_CTI0_BASE 0x60E5000ull
41546  #define DCORE0_MME_SBTE2_CTI0_MAX_OFFSET 0x1000
41547  #define DCORE0_MME_SBTE2_CTI0_SECTION 0x1000
41548  #define mmDCORE0_MME_SBTE2_CTI1_BASE 0x60E6000ull
41549  #define DCORE0_MME_SBTE2_CTI1_MAX_OFFSET 0x1000
41550  #define DCORE0_MME_SBTE2_CTI1_SECTION 0x1000
41551  #define mmDCORE0_MME_SBTE2_BMON0_BASE 0x60E7000ull
41552  #define DCORE0_MME_SBTE2_BMON0_MAX_OFFSET 0x1000
41553  #define DCORE0_MME_SBTE2_BMON0_SECTION 0x1000
41554  #define mmDCORE0_MME_SBTE3_ROM_TBL_BASE 0x60E8000ull
41555  #define DCORE0_MME_SBTE3_ROM_TBL_MAX_OFFSET 0x1000
41556  #define DCORE0_MME_SBTE3_ROM_TBL_SECTION 0x1000
41557  #define mmDCORE0_MME_SBTE3_STM_BASE 0x60E9000ull
41558  #define DCORE0_MME_SBTE3_STM_MAX_OFFSET 0x1000
41559  #define DCORE0_MME_SBTE3_STM_SECTION 0x1000
41560  #define mmDCORE0_MME_SBTE3_CTI_BASE 0x60EA000ull
41561  #define DCORE0_MME_SBTE3_CTI_MAX_OFFSET 0x1000
41562  #define DCORE0_MME_SBTE3_CTI_SECTION 0x1000
41563  #define mmDCORE0_MME_SBTE3_ETF_BASE 0x60EB000ull
41564  #define DCORE0_MME_SBTE3_ETF_MAX_OFFSET 0x1000
41565  #define DCORE0_MME_SBTE3_ETF_SECTION 0x1000
41566  #define mmDCORE0_MME_SBTE3_SPMU_BASE 0x60EC000ull
41567  #define DCORE0_MME_SBTE3_SPMU_MAX_OFFSET 0x1000
41568  #define DCORE0_MME_SBTE3_SPMU_SECTION 0x1000
41569  #define mmDCORE0_MME_SBTE3_CTI0_BASE 0x60ED000ull
41570  #define DCORE0_MME_SBTE3_CTI0_MAX_OFFSET 0x1000
41571  #define DCORE0_MME_SBTE3_CTI0_SECTION 0x1000
41572  #define mmDCORE0_MME_SBTE3_CTI1_BASE 0x60EE000ull
41573  #define DCORE0_MME_SBTE3_CTI1_MAX_OFFSET 0x1000
41574  #define DCORE0_MME_SBTE3_CTI1_SECTION 0x1000
41575  #define mmDCORE0_MME_SBTE3_BMON0_BASE 0x60EF000ull
41576  #define DCORE0_MME_SBTE3_BMON0_MAX_OFFSET 0x1000
41577  #define DCORE0_MME_SBTE3_BMON0_SECTION 0x1000
41578  #define mmDCORE0_MME_SBTE4_ROM_TBL_BASE 0x60F0000ull
41579  #define DCORE0_MME_SBTE4_ROM_TBL_MAX_OFFSET 0x1000
41580  #define DCORE0_MME_SBTE4_ROM_TBL_SECTION 0x1000
41581  #define mmDCORE0_MME_SBTE4_STM_BASE 0x60F1000ull
41582  #define DCORE0_MME_SBTE4_STM_MAX_OFFSET 0x1000
41583  #define DCORE0_MME_SBTE4_STM_SECTION 0x1000
41584  #define mmDCORE0_MME_SBTE4_CTI_BASE 0x60F2000ull
41585  #define DCORE0_MME_SBTE4_CTI_MAX_OFFSET 0x1000
41586  #define DCORE0_MME_SBTE4_CTI_SECTION 0x1000
41587  #define mmDCORE0_MME_SBTE4_ETF_BASE 0x60F3000ull
41588  #define DCORE0_MME_SBTE4_ETF_MAX_OFFSET 0x1000
41589  #define DCORE0_MME_SBTE4_ETF_SECTION 0x1000
41590  #define mmDCORE0_MME_SBTE4_SPMU_BASE 0x60F4000ull
41591  #define DCORE0_MME_SBTE4_SPMU_MAX_OFFSET 0x1000
41592  #define DCORE0_MME_SBTE4_SPMU_SECTION 0x1000
41593  #define mmDCORE0_MME_SBTE4_CTI0_BASE 0x60F5000ull
41594  #define DCORE0_MME_SBTE4_CTI0_MAX_OFFSET 0x1000
41595  #define DCORE0_MME_SBTE4_CTI0_SECTION 0x1000
41596  #define mmDCORE0_MME_SBTE4_CTI1_BASE 0x60F6000ull
41597  #define DCORE0_MME_SBTE4_CTI1_MAX_OFFSET 0x1000
41598  #define DCORE0_MME_SBTE4_CTI1_SECTION 0x1000
41599  #define mmDCORE0_MME_SBTE4_BMON0_BASE 0x60F7000ull
41600  #define DCORE0_MME_SBTE4_BMON0_MAX_OFFSET 0x1000
41601  #define DCORE0_MME_SBTE4_BMON0_SECTION 0x9000
41602  #define mmDCORE0_MME_ACC_CS_ROM_TBL_BASE 0x6100000ull
41603  #define DCORE0_MME_ACC_CS_ROM_TBL_MAX_OFFSET 0x1000
41604  #define DCORE0_MME_ACC_CS_ROM_TBL_SECTION 0x1000
41605  #define mmDCORE0_MME_ACC_STM_BASE 0x6101000ull
41606  #define DCORE0_MME_ACC_STM_MAX_OFFSET 0x1000
41607  #define DCORE0_MME_ACC_STM_SECTION 0x1000
41608  #define mmDCORE0_MME_ACC_CTI_BASE 0x6102000ull
41609  #define DCORE0_MME_ACC_CTI_MAX_OFFSET 0x1000
41610  #define DCORE0_MME_ACC_CTI_SECTION 0x1000
41611  #define mmDCORE0_MME_ACC_ETF_BASE 0x6103000ull
41612  #define DCORE0_MME_ACC_ETF_MAX_OFFSET 0x1000
41613  #define DCORE0_MME_ACC_ETF_SECTION 0x1000
41614  #define mmDCORE0_MME_ACC_SPMU_BASE 0x6104000ull
41615  #define DCORE0_MME_ACC_SPMU_MAX_OFFSET 0x1000
41616  #define DCORE0_MME_ACC_SPMU_SECTION 0x1000
41617  #define mmDCORE0_MME_ACC_CTI0_BASE 0x6105000ull
41618  #define DCORE0_MME_ACC_CTI0_MAX_OFFSET 0x1000
41619  #define DCORE0_MME_ACC_CTI0_SECTION 0x1000
41620  #define mmDCORE0_MME_ACC_CTI1_BASE 0x6106000ull
41621  #define DCORE0_MME_ACC_CTI1_MAX_OFFSET 0x1000
41622  #define DCORE0_MME_ACC_CTI1_SECTION 0x1000
41623  #define mmDCORE0_MME_ACC_BMON0_BASE 0x6107000ull
41624  #define DCORE0_MME_ACC_BMON0_MAX_OFFSET 0x1000
41625  #define DCORE0_MME_ACC_BMON0_SECTION 0x1000
41626  #define mmDCORE0_MME_ACC_BMON1_BASE 0x6108000ull
41627  #define DCORE0_MME_ACC_BMON1_MAX_OFFSET 0x1000
41628  #define DCORE0_MME_ACC_BMON1_SECTION 0x8000
41629  #define mmDCORE0_SM_CS_DBG_ROM_TBL_BASE 0x6110000ull
41630  #define DCORE0_SM_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
41631  #define DCORE0_SM_CS_DBG_ROM_TBL_SECTION 0x1000
41632  #define mmDCORE0_SM_STM_BASE 0x6111000ull
41633  #define DCORE0_SM_STM_MAX_OFFSET 0x1000
41634  #define DCORE0_SM_STM_SECTION 0x1000
41635  #define mmDCORE0_SM_CTI_BASE 0x6112000ull
41636  #define DCORE0_SM_CTI_MAX_OFFSET 0x1000
41637  #define DCORE0_SM_CTI_SECTION 0x1000
41638  #define mmDCORE0_SM_ETF_BASE 0x6113000ull
41639  #define DCORE0_SM_ETF_MAX_OFFSET 0x1000
41640  #define DCORE0_SM_ETF_SECTION 0x1000
41641  #define mmDCORE0_SM_SPMU_BASE 0x6114000ull
41642  #define DCORE0_SM_SPMU_MAX_OFFSET 0x1000
41643  #define DCORE0_SM_SPMU_SECTION 0x1000
41644  #define mmDCORE0_SM_BMON_CTI_BASE 0x6115000ull
41645  #define DCORE0_SM_BMON_CTI_MAX_OFFSET 0x1000
41646  #define DCORE0_SM_BMON_CTI_SECTION 0x1000
41647  #define mmDCORE0_SM_USER_CTI_BASE 0x6116000ull
41648  #define DCORE0_SM_USER_CTI_MAX_OFFSET 0x1000
41649  #define DCORE0_SM_USER_CTI_SECTION 0x1000
41650  #define mmDCORE0_SM_BMON_BASE 0x6117000ull
41651  #define DCORE0_SM_BMON_MAX_OFFSET 0x1000
41652  #define DCORE0_SM_BMON_SECTION 0x1000
41653  #define mmDCORE0_SM_BMON1_BASE 0x6118000ull
41654  #define DCORE0_SM_BMON1_MAX_OFFSET 0x1000
41655  #define DCORE0_SM_BMON1_SECTION 0x18000
41656  #define mmDCORE0_XFT_FUNNEL_BASE 0x6130000ull
41657  #define DCORE0_XFT_FUNNEL_MAX_OFFSET 0x1000
41658  #define DCORE0_XFT_FUNNEL_SECTION 0x8000
41659  #define mmDCORE0_TFT0_FUNNEL_BASE 0x6138000ull
41660  #define DCORE0_TFT0_FUNNEL_MAX_OFFSET 0x1000
41661  #define DCORE0_TFT0_FUNNEL_SECTION 0x1000
41662  #define mmDCORE0_TFT1_FUNNEL_BASE 0x6139000ull
41663  #define DCORE0_TFT1_FUNNEL_MAX_OFFSET 0x1000
41664  #define DCORE0_TFT1_FUNNEL_SECTION 0x1000
41665  #define mmDCORE0_TFT2_FUNNEL_BASE 0x613A000ull
41666  #define DCORE0_TFT2_FUNNEL_MAX_OFFSET 0x1000
41667  #define DCORE0_TFT2_FUNNEL_SECTION 0x7000
41668  #define mmDCORE0_RTR0_FUNNEL_BASE 0x6141000ull
41669  #define DCORE0_RTR0_FUNNEL_MAX_OFFSET 0x1000
41670  #define DCORE0_RTR0_FUNNEL_SECTION 0x8000
41671  #define mmDCORE0_RTR1_FUNNEL_BASE 0x6149000ull
41672  #define DCORE0_RTR1_FUNNEL_MAX_OFFSET 0x1000
41673  #define DCORE0_RTR1_FUNNEL_SECTION 0x8000
41674  #define mmDCORE0_RTR2_FUNNEL_BASE 0x6151000ull
41675  #define DCORE0_RTR2_FUNNEL_MAX_OFFSET 0x1000
41676  #define DCORE0_RTR2_FUNNEL_SECTION 0x8000
41677  #define mmDCORE0_RTR3_FUNNEL_BASE 0x6159000ull
41678  #define DCORE0_RTR3_FUNNEL_MAX_OFFSET 0x1000
41679  #define DCORE0_RTR3_FUNNEL_SECTION 0x8000
41680  #define mmDCORE0_RTR4_FUNNEL_BASE 0x6161000ull
41681  #define DCORE0_RTR4_FUNNEL_MAX_OFFSET 0x1000
41682  #define DCORE0_RTR4_FUNNEL_SECTION 0x4000
41683  #define mmDCORE0_MIF0_FUNNEL_BASE 0x6165000ull
41684  #define DCORE0_MIF0_FUNNEL_MAX_OFFSET 0x1000
41685  #define DCORE0_MIF0_FUNNEL_SECTION 0x4000
41686  #define mmDCORE0_RTR5_FUNNEL_BASE 0x6169000ull
41687  #define DCORE0_RTR5_FUNNEL_MAX_OFFSET 0x1000
41688  #define DCORE0_RTR5_FUNNEL_SECTION 0x4000
41689  #define mmDCORE0_MIF1_FUNNEL_BASE 0x616D000ull
41690  #define DCORE0_MIF1_FUNNEL_MAX_OFFSET 0x1000
41691  #define DCORE0_MIF1_FUNNEL_SECTION 0x4000
41692  #define mmDCORE0_RTR6_FUNNEL_BASE 0x6171000ull
41693  #define DCORE0_RTR6_FUNNEL_MAX_OFFSET 0x1000
41694  #define DCORE0_RTR6_FUNNEL_SECTION 0x4000
41695  #define mmDCORE0_MIF2_FUNNEL_BASE 0x6175000ull
41696  #define DCORE0_MIF2_FUNNEL_MAX_OFFSET 0x1000
41697  #define DCORE0_MIF2_FUNNEL_SECTION 0x4000
41698  #define mmDCORE0_RTR7_FUNNEL_BASE 0x6179000ull
41699  #define DCORE0_RTR7_FUNNEL_MAX_OFFSET 0x1000
41700  #define DCORE0_RTR7_FUNNEL_SECTION 0x4000
41701  #define mmDCORE0_MIF3_FUNNEL_BASE 0x617D000ull
41702  #define DCORE0_MIF3_FUNNEL_MAX_OFFSET 0x1000
41703  #define DCORE0_MIF3_FUNNEL_SECTION 0x43000
41704  #define mmDCORE0_EDMA0_CS_ROM_TBL_BASE 0x61C0000ull
41705  #define DCORE0_EDMA0_CS_ROM_TBL_MAX_OFFSET 0x1000
41706  #define DCORE0_EDMA0_CS_ROM_TBL_SECTION 0x1000
41707  #define mmDCORE0_EDMA0_CS_STM_BASE 0x61C1000ull
41708  #define DCORE0_EDMA0_CS_STM_MAX_OFFSET 0x1000
41709  #define DCORE0_EDMA0_CS_STM_SECTION 0x1000
41710  #define mmDCORE0_EDMA0_CS_CTI_BASE 0x61C2000ull
41711  #define DCORE0_EDMA0_CS_CTI_MAX_OFFSET 0x1000
41712  #define DCORE0_EDMA0_CS_CTI_SECTION 0x1000
41713  #define mmDCORE0_EDMA0_CS_ETF_BASE 0x61C3000ull
41714  #define DCORE0_EDMA0_CS_ETF_MAX_OFFSET 0x1000
41715  #define DCORE0_EDMA0_CS_ETF_SECTION 0x1000
41716  #define mmDCORE0_EDMA0_CS_SPMU_BASE 0x61C4000ull
41717  #define DCORE0_EDMA0_CS_SPMU_MAX_OFFSET 0x1000
41718  #define DCORE0_EDMA0_CS_SPMU_SECTION 0x1000
41719  #define mmDCORE0_EDMA0_BMON_CTI_BASE 0x61C5000ull
41720  #define DCORE0_EDMA0_BMON_CTI_MAX_OFFSET 0x1000
41721  #define DCORE0_EDMA0_BMON_CTI_SECTION 0x1000
41722  #define mmDCORE0_EDMA0_USER_CTI_BASE 0x61C6000ull
41723  #define DCORE0_EDMA0_USER_CTI_MAX_OFFSET 0x1000
41724  #define DCORE0_EDMA0_USER_CTI_SECTION 0x1000
41725  #define mmDCORE0_EDMA0_BMON_0_BASE 0x61C7000ull
41726  #define DCORE0_EDMA0_BMON_0_MAX_OFFSET 0x1000
41727  #define DCORE0_EDMA0_BMON_0_SECTION 0x1000
41728  #define mmDCORE0_EDMA0_BMON_1_BASE 0x61C8000ull
41729  #define DCORE0_EDMA0_BMON_1_MAX_OFFSET 0x1000
41730  #define DCORE0_EDMA0_BMON_1_SECTION 0x1000
41731  #define mmDCORE0_EDMA0_QM_ARC_RTT_BASE 0x61C9000ull
41732  #define DCORE0_EDMA0_QM_ARC_RTT_MAX_OFFSET 0x1400
41733  #define DCORE0_EDMA0_QM_ARC_RTT_SECTION 0x7000
41734  #define mmDCORE0_EDMA1_CS_ROM_TBL_BASE 0x61D0000ull
41735  #define DCORE0_EDMA1_CS_ROM_TBL_MAX_OFFSET 0x1000
41736  #define DCORE0_EDMA1_CS_ROM_TBL_SECTION 0x1000
41737  #define mmDCORE0_EDMA1_CS_STM_BASE 0x61D1000ull
41738  #define DCORE0_EDMA1_CS_STM_MAX_OFFSET 0x1000
41739  #define DCORE0_EDMA1_CS_STM_SECTION 0x1000
41740  #define mmDCORE0_EDMA1_CS_CTI_BASE 0x61D2000ull
41741  #define DCORE0_EDMA1_CS_CTI_MAX_OFFSET 0x1000
41742  #define DCORE0_EDMA1_CS_CTI_SECTION 0x1000
41743  #define mmDCORE0_EDMA1_CS_ETF_BASE 0x61D3000ull
41744  #define DCORE0_EDMA1_CS_ETF_MAX_OFFSET 0x1000
41745  #define DCORE0_EDMA1_CS_ETF_SECTION 0x1000
41746  #define mmDCORE0_EDMA1_CS_SPMU_BASE 0x61D4000ull
41747  #define DCORE0_EDMA1_CS_SPMU_MAX_OFFSET 0x1000
41748  #define DCORE0_EDMA1_CS_SPMU_SECTION 0x1000
41749  #define mmDCORE0_EDMA1_BMON_CTI_BASE 0x61D5000ull
41750  #define DCORE0_EDMA1_BMON_CTI_MAX_OFFSET 0x1000
41751  #define DCORE0_EDMA1_BMON_CTI_SECTION 0x1000
41752  #define mmDCORE0_EDMA1_USER_CTI_BASE 0x61D6000ull
41753  #define DCORE0_EDMA1_USER_CTI_MAX_OFFSET 0x1000
41754  #define DCORE0_EDMA1_USER_CTI_SECTION 0x1000
41755  #define mmDCORE0_EDMA1_BMON_0_BASE 0x61D7000ull
41756  #define DCORE0_EDMA1_BMON_0_MAX_OFFSET 0x1000
41757  #define DCORE0_EDMA1_BMON_0_SECTION 0x1000
41758  #define mmDCORE0_EDMA1_BMON_1_BASE 0x61D8000ull
41759  #define DCORE0_EDMA1_BMON_1_MAX_OFFSET 0x1000
41760  #define DCORE0_EDMA1_BMON_1_SECTION 0x1000
41761  #define mmDCORE0_EDMA1_QM_ARC_RTT_BASE 0x61D9000ull
41762  #define DCORE0_EDMA1_QM_ARC_RTT_MAX_OFFSET 0x1400
41763  #define DCORE0_EDMA1_QM_ARC_RTT_SECTION 0x7000
41764  #define mmDCORE0_VDEC0_CS_ROM_TBL_BASE 0x61E0000ull
41765  #define DCORE0_VDEC0_CS_ROM_TBL_MAX_OFFSET 0x1000
41766  #define DCORE0_VDEC0_CS_ROM_TBL_SECTION 0x1000
41767  #define mmDCORE0_VDEC0_CS_STM_BASE 0x61E1000ull
41768  #define DCORE0_VDEC0_CS_STM_MAX_OFFSET 0x1000
41769  #define DCORE0_VDEC0_CS_STM_SECTION 0x1000
41770  #define mmDCORE0_VDEC0_CS_CTI_BASE 0x61E2000ull
41771  #define DCORE0_VDEC0_CS_CTI_MAX_OFFSET 0x1000
41772  #define DCORE0_VDEC0_CS_CTI_SECTION 0x1000
41773  #define mmDCORE0_VDEC0_CS_ETF_BASE 0x61E3000ull
41774  #define DCORE0_VDEC0_CS_ETF_MAX_OFFSET 0x1000
41775  #define DCORE0_VDEC0_CS_ETF_SECTION 0x1000
41776  #define mmDCORE0_VDEC0_CS_SPMU_BASE 0x61E4000ull
41777  #define DCORE0_VDEC0_CS_SPMU_MAX_OFFSET 0x1000
41778  #define DCORE0_VDEC0_CS_SPMU_SECTION 0x1000
41779  #define mmDCORE0_VDEC0_BMON_CTI_BASE 0x61E5000ull
41780  #define DCORE0_VDEC0_BMON_CTI_MAX_OFFSET 0x1000
41781  #define DCORE0_VDEC0_BMON_CTI_SECTION 0x1000
41782  #define mmDCORE0_VDEC0_USER_CTI_BASE 0x61E6000ull
41783  #define DCORE0_VDEC0_USER_CTI_MAX_OFFSET 0x1000
41784  #define DCORE0_VDEC0_USER_CTI_SECTION 0x1000
41785  #define mmDCORE0_VDEC0_BMON_0_BASE 0x61E7000ull
41786  #define DCORE0_VDEC0_BMON_0_MAX_OFFSET 0x1000
41787  #define DCORE0_VDEC0_BMON_0_SECTION 0x1000
41788  #define mmDCORE0_VDEC0_BMON_1_BASE 0x61E8000ull
41789  #define DCORE0_VDEC0_BMON_1_MAX_OFFSET 0x1000
41790  #define DCORE0_VDEC0_BMON_1_SECTION 0x1000
41791  #define mmDCORE0_VDEC0_BMON_2_BASE 0x61E9000ull
41792  #define DCORE0_VDEC0_BMON_2_MAX_OFFSET 0x1000
41793  #define DCORE0_VDEC0_BMON_2_SECTION 0x7000
41794  #define mmDCORE0_VDEC1_CS_ROM_TBL_BASE 0x61F0000ull
41795  #define DCORE0_VDEC1_CS_ROM_TBL_MAX_OFFSET 0x1000
41796  #define DCORE0_VDEC1_CS_ROM_TBL_SECTION 0x1000
41797  #define mmDCORE0_VDEC1_CS_STM_BASE 0x61F1000ull
41798  #define DCORE0_VDEC1_CS_STM_MAX_OFFSET 0x1000
41799  #define DCORE0_VDEC1_CS_STM_SECTION 0x1000
41800  #define mmDCORE0_VDEC1_CS_CTI_BASE 0x61F2000ull
41801  #define DCORE0_VDEC1_CS_CTI_MAX_OFFSET 0x1000
41802  #define DCORE0_VDEC1_CS_CTI_SECTION 0x1000
41803  #define mmDCORE0_VDEC1_CS_ETF_BASE 0x61F3000ull
41804  #define DCORE0_VDEC1_CS_ETF_MAX_OFFSET 0x1000
41805  #define DCORE0_VDEC1_CS_ETF_SECTION 0x1000
41806  #define mmDCORE0_VDEC1_CS_SPMU_BASE 0x61F4000ull
41807  #define DCORE0_VDEC1_CS_SPMU_MAX_OFFSET 0x1000
41808  #define DCORE0_VDEC1_CS_SPMU_SECTION 0x1000
41809  #define mmDCORE0_VDEC1_BMON_CTI_BASE 0x61F5000ull
41810  #define DCORE0_VDEC1_BMON_CTI_MAX_OFFSET 0x1000
41811  #define DCORE0_VDEC1_BMON_CTI_SECTION 0x1000
41812  #define mmDCORE0_VDEC1_USER_CTI_BASE 0x61F6000ull
41813  #define DCORE0_VDEC1_USER_CTI_MAX_OFFSET 0x1000
41814  #define DCORE0_VDEC1_USER_CTI_SECTION 0x1000
41815  #define mmDCORE0_VDEC1_BMON_0_BASE 0x61F7000ull
41816  #define DCORE0_VDEC1_BMON_0_MAX_OFFSET 0x1000
41817  #define DCORE0_VDEC1_BMON_0_SECTION 0x1000
41818  #define mmDCORE0_VDEC1_BMON_1_BASE 0x61F8000ull
41819  #define DCORE0_VDEC1_BMON_1_MAX_OFFSET 0x1000
41820  #define DCORE0_VDEC1_BMON_1_SECTION 0x1000
41821  #define mmDCORE0_VDEC1_BMON_2_BASE 0x61F9000ull
41822  #define DCORE0_VDEC1_BMON_2_MAX_OFFSET 0x1000
41823  #define DCORE0_VDEC1_BMON_2_SECTION 0x7000
41824  #define mmDCORE1_ROM_TABLE_L_BASE 0x6200000ull
41825  #define DCORE1_ROM_TABLE_L_MAX_OFFSET 0x1000
41826  #define DCORE1_ROM_TABLE_L_SECTION 0x80000
41827  #define mmDCORE1_HMMU0_CS_ROM_TBL_BASE 0x6280000ull
41828  #define DCORE1_HMMU0_CS_ROM_TBL_MAX_OFFSET 0x1000
41829  #define DCORE1_HMMU0_CS_ROM_TBL_SECTION 0x1000
41830  #define mmDCORE1_HMMU0_CS_STM_BASE 0x6281000ull
41831  #define DCORE1_HMMU0_CS_STM_MAX_OFFSET 0x1000
41832  #define DCORE1_HMMU0_CS_STM_SECTION 0x1000
41833  #define mmDCORE1_HMMU0_CS_CTI_BASE 0x6282000ull
41834  #define DCORE1_HMMU0_CS_CTI_MAX_OFFSET 0x1000
41835  #define DCORE1_HMMU0_CS_CTI_SECTION 0x1000
41836  #define mmDCORE1_HMMU0_CS_ETF_BASE 0x6283000ull
41837  #define DCORE1_HMMU0_CS_ETF_MAX_OFFSET 0x1000
41838  #define DCORE1_HMMU0_CS_ETF_SECTION 0x1000
41839  #define mmDCORE1_HMMU0_CS_SPMU_BASE 0x6284000ull
41840  #define DCORE1_HMMU0_CS_SPMU_MAX_OFFSET 0x1000
41841  #define DCORE1_HMMU0_CS_SPMU_SECTION 0x1000
41842  #define mmDCORE1_HMMU0_BMON_CTI_BASE 0x6285000ull
41843  #define DCORE1_HMMU0_BMON_CTI_MAX_OFFSET 0x1000
41844  #define DCORE1_HMMU0_BMON_CTI_SECTION 0x1000
41845  #define mmDCORE1_HMMU0_USER_CTI_BASE 0x6286000ull
41846  #define DCORE1_HMMU0_USER_CTI_MAX_OFFSET 0x1000
41847  #define DCORE1_HMMU0_USER_CTI_SECTION 0x1000
41848  #define mmDCORE1_HMMU0_BMON_0_BASE 0x6287000ull
41849  #define DCORE1_HMMU0_BMON_0_MAX_OFFSET 0x1000
41850  #define DCORE1_HMMU0_BMON_0_SECTION 0x1000
41851  #define mmDCORE1_HMMU0_BMON_1_BASE 0x6288000ull
41852  #define DCORE1_HMMU0_BMON_1_MAX_OFFSET 0x1000
41853  #define DCORE1_HMMU0_BMON_1_SECTION 0x1000
41854  #define mmDCORE1_HMMU0_BMON_3_BASE 0x6289000ull
41855  #define DCORE1_HMMU0_BMON_3_MAX_OFFSET 0x1000
41856  #define DCORE1_HMMU0_BMON_3_SECTION 0x1000
41857  #define mmDCORE1_HMMU0_BMON_2_BASE 0x628A000ull
41858  #define DCORE1_HMMU0_BMON_2_MAX_OFFSET 0x1000
41859  #define DCORE1_HMMU0_BMON_2_SECTION 0x1000
41860  #define mmDCORE1_HMMU0_BMON_4_BASE 0x628B000ull
41861  #define DCORE1_HMMU0_BMON_4_MAX_OFFSET 0x1000
41862  #define DCORE1_HMMU0_BMON_4_SECTION 0x5000
41863  #define mmDCORE1_HMMU1_CS_ROM_TBL_BASE 0x6290000ull
41864  #define DCORE1_HMMU1_CS_ROM_TBL_MAX_OFFSET 0x1000
41865  #define DCORE1_HMMU1_CS_ROM_TBL_SECTION 0x1000
41866  #define mmDCORE1_HMMU1_CS_STM_BASE 0x6291000ull
41867  #define DCORE1_HMMU1_CS_STM_MAX_OFFSET 0x1000
41868  #define DCORE1_HMMU1_CS_STM_SECTION 0x1000
41869  #define mmDCORE1_HMMU1_CS_CTI_BASE 0x6292000ull
41870  #define DCORE1_HMMU1_CS_CTI_MAX_OFFSET 0x1000
41871  #define DCORE1_HMMU1_CS_CTI_SECTION 0x1000
41872  #define mmDCORE1_HMMU1_CS_ETF_BASE 0x6293000ull
41873  #define DCORE1_HMMU1_CS_ETF_MAX_OFFSET 0x1000
41874  #define DCORE1_HMMU1_CS_ETF_SECTION 0x1000
41875  #define mmDCORE1_HMMU1_CS_SPMU_BASE 0x6294000ull
41876  #define DCORE1_HMMU1_CS_SPMU_MAX_OFFSET 0x1000
41877  #define DCORE1_HMMU1_CS_SPMU_SECTION 0x1000
41878  #define mmDCORE1_HMMU1_BMON_CTI_BASE 0x6295000ull
41879  #define DCORE1_HMMU1_BMON_CTI_MAX_OFFSET 0x1000
41880  #define DCORE1_HMMU1_BMON_CTI_SECTION 0x1000
41881  #define mmDCORE1_HMMU1_USER_CTI_BASE 0x6296000ull
41882  #define DCORE1_HMMU1_USER_CTI_MAX_OFFSET 0x1000
41883  #define DCORE1_HMMU1_USER_CTI_SECTION 0x1000
41884  #define mmDCORE1_HMMU1_BMON_0_BASE 0x6297000ull
41885  #define DCORE1_HMMU1_BMON_0_MAX_OFFSET 0x1000
41886  #define DCORE1_HMMU1_BMON_0_SECTION 0x1000
41887  #define mmDCORE1_HMMU1_BMON_1_BASE 0x6298000ull
41888  #define DCORE1_HMMU1_BMON_1_MAX_OFFSET 0x1000
41889  #define DCORE1_HMMU1_BMON_1_SECTION 0x1000
41890  #define mmDCORE1_HMMU1_BMON_3_BASE 0x6299000ull
41891  #define DCORE1_HMMU1_BMON_3_MAX_OFFSET 0x1000
41892  #define DCORE1_HMMU1_BMON_3_SECTION 0x1000
41893  #define mmDCORE1_HMMU1_BMON_2_BASE 0x629A000ull
41894  #define DCORE1_HMMU1_BMON_2_MAX_OFFSET 0x1000
41895  #define DCORE1_HMMU1_BMON_2_SECTION 0x1000
41896  #define mmDCORE1_HMMU1_BMON_4_BASE 0x629B000ull
41897  #define DCORE1_HMMU1_BMON_4_MAX_OFFSET 0x1000
41898  #define DCORE1_HMMU1_BMON_4_SECTION 0x5000
41899  #define mmDCORE1_HMMU2_CS_ROM_TBL_BASE 0x62A0000ull
41900  #define DCORE1_HMMU2_CS_ROM_TBL_MAX_OFFSET 0x1000
41901  #define DCORE1_HMMU2_CS_ROM_TBL_SECTION 0x1000
41902  #define mmDCORE1_HMMU2_CS_STM_BASE 0x62A1000ull
41903  #define DCORE1_HMMU2_CS_STM_MAX_OFFSET 0x1000
41904  #define DCORE1_HMMU2_CS_STM_SECTION 0x1000
41905  #define mmDCORE1_HMMU2_CS_CTI_BASE 0x62A2000ull
41906  #define DCORE1_HMMU2_CS_CTI_MAX_OFFSET 0x1000
41907  #define DCORE1_HMMU2_CS_CTI_SECTION 0x1000
41908  #define mmDCORE1_HMMU2_CS_ETF_BASE 0x62A3000ull
41909  #define DCORE1_HMMU2_CS_ETF_MAX_OFFSET 0x1000
41910  #define DCORE1_HMMU2_CS_ETF_SECTION 0x1000
41911  #define mmDCORE1_HMMU2_CS_SPMU_BASE 0x62A4000ull
41912  #define DCORE1_HMMU2_CS_SPMU_MAX_OFFSET 0x1000
41913  #define DCORE1_HMMU2_CS_SPMU_SECTION 0x1000
41914  #define mmDCORE1_HMMU2_BMON_CTI_BASE 0x62A5000ull
41915  #define DCORE1_HMMU2_BMON_CTI_MAX_OFFSET 0x1000
41916  #define DCORE1_HMMU2_BMON_CTI_SECTION 0x1000
41917  #define mmDCORE1_HMMU2_USER_CTI_BASE 0x62A6000ull
41918  #define DCORE1_HMMU2_USER_CTI_MAX_OFFSET 0x1000
41919  #define DCORE1_HMMU2_USER_CTI_SECTION 0x1000
41920  #define mmDCORE1_HMMU2_BMON_0_BASE 0x62A7000ull
41921  #define DCORE1_HMMU2_BMON_0_MAX_OFFSET 0x1000
41922  #define DCORE1_HMMU2_BMON_0_SECTION 0x1000
41923  #define mmDCORE1_HMMU2_BMON_1_BASE 0x62A8000ull
41924  #define DCORE1_HMMU2_BMON_1_MAX_OFFSET 0x1000
41925  #define DCORE1_HMMU2_BMON_1_SECTION 0x1000
41926  #define mmDCORE1_HMMU2_BMON_3_BASE 0x62A9000ull
41927  #define DCORE1_HMMU2_BMON_3_MAX_OFFSET 0x1000
41928  #define DCORE1_HMMU2_BMON_3_SECTION 0x1000
41929  #define mmDCORE1_HMMU2_BMON_2_BASE 0x62AA000ull
41930  #define DCORE1_HMMU2_BMON_2_MAX_OFFSET 0x1000
41931  #define DCORE1_HMMU2_BMON_2_SECTION 0x1000
41932  #define mmDCORE1_HMMU2_BMON_4_BASE 0x62AB000ull
41933  #define DCORE1_HMMU2_BMON_4_MAX_OFFSET 0x1000
41934  #define DCORE1_HMMU2_BMON_4_SECTION 0x5000
41935  #define mmDCORE1_HMMU3_CS_ROM_TBL_BASE 0x62B0000ull
41936  #define DCORE1_HMMU3_CS_ROM_TBL_MAX_OFFSET 0x1000
41937  #define DCORE1_HMMU3_CS_ROM_TBL_SECTION 0x1000
41938  #define mmDCORE1_HMMU3_CS_STM_BASE 0x62B1000ull
41939  #define DCORE1_HMMU3_CS_STM_MAX_OFFSET 0x1000
41940  #define DCORE1_HMMU3_CS_STM_SECTION 0x1000
41941  #define mmDCORE1_HMMU3_CS_CTI_BASE 0x62B2000ull
41942  #define DCORE1_HMMU3_CS_CTI_MAX_OFFSET 0x1000
41943  #define DCORE1_HMMU3_CS_CTI_SECTION 0x1000
41944  #define mmDCORE1_HMMU3_CS_ETF_BASE 0x62B3000ull
41945  #define DCORE1_HMMU3_CS_ETF_MAX_OFFSET 0x1000
41946  #define DCORE1_HMMU3_CS_ETF_SECTION 0x1000
41947  #define mmDCORE1_HMMU3_CS_SPMU_BASE 0x62B4000ull
41948  #define DCORE1_HMMU3_CS_SPMU_MAX_OFFSET 0x1000
41949  #define DCORE1_HMMU3_CS_SPMU_SECTION 0x1000
41950  #define mmDCORE1_HMMU3_BMON_CTI_BASE 0x62B5000ull
41951  #define DCORE1_HMMU3_BMON_CTI_MAX_OFFSET 0x1000
41952  #define DCORE1_HMMU3_BMON_CTI_SECTION 0x1000
41953  #define mmDCORE1_HMMU3_USER_CTI_BASE 0x62B6000ull
41954  #define DCORE1_HMMU3_USER_CTI_MAX_OFFSET 0x1000
41955  #define DCORE1_HMMU3_USER_CTI_SECTION 0x1000
41956  #define mmDCORE1_HMMU3_BMON_0_BASE 0x62B7000ull
41957  #define DCORE1_HMMU3_BMON_0_MAX_OFFSET 0x1000
41958  #define DCORE1_HMMU3_BMON_0_SECTION 0x1000
41959  #define mmDCORE1_HMMU3_BMON_1_BASE 0x62B8000ull
41960  #define DCORE1_HMMU3_BMON_1_MAX_OFFSET 0x1000
41961  #define DCORE1_HMMU3_BMON_1_SECTION 0x1000
41962  #define mmDCORE1_HMMU3_BMON_3_BASE 0x62B9000ull
41963  #define DCORE1_HMMU3_BMON_3_MAX_OFFSET 0x1000
41964  #define DCORE1_HMMU3_BMON_3_SECTION 0x1000
41965  #define mmDCORE1_HMMU3_BMON_2_BASE 0x62BA000ull
41966  #define DCORE1_HMMU3_BMON_2_MAX_OFFSET 0x1000
41967  #define DCORE1_HMMU3_BMON_2_SECTION 0x1000
41968  #define mmDCORE1_HMMU3_BMON_4_BASE 0x62BB000ull
41969  #define DCORE1_HMMU3_BMON_4_MAX_OFFSET 0x1000
41970  #define DCORE1_HMMU3_BMON_4_SECTION 0x5000
41971  #define mmDCORE1_MME_CTRL_ROM_TABLE_BASE 0x62C0000ull
41972  #define DCORE1_MME_CTRL_ROM_TABLE_MAX_OFFSET 0x1000
41973  #define DCORE1_MME_CTRL_ROM_TABLE_SECTION 0x1000
41974  #define mmDCORE1_MME_CTRL_STM_BASE 0x62C1000ull
41975  #define DCORE1_MME_CTRL_STM_MAX_OFFSET 0x1000
41976  #define DCORE1_MME_CTRL_STM_SECTION 0x1000
41977  #define mmDCORE1_MME_CTRL_CTI_BASE 0x62C2000ull
41978  #define DCORE1_MME_CTRL_CTI_MAX_OFFSET 0x1000
41979  #define DCORE1_MME_CTRL_CTI_SECTION 0x1000
41980  #define mmDCORE1_MME_CTRL_ETF_BASE 0x62C3000ull
41981  #define DCORE1_MME_CTRL_ETF_MAX_OFFSET 0x1000
41982  #define DCORE1_MME_CTRL_ETF_SECTION 0x1000
41983  #define mmDCORE1_MME_CTRL_SPMU_BASE 0x62C4000ull
41984  #define DCORE1_MME_CTRL_SPMU_MAX_OFFSET 0x1000
41985  #define DCORE1_MME_CTRL_SPMU_SECTION 0x1000
41986  #define mmDCORE1_MME_CTRL_CTI0_BASE 0x62C5000ull
41987  #define DCORE1_MME_CTRL_CTI0_MAX_OFFSET 0x1000
41988  #define DCORE1_MME_CTRL_CTI0_SECTION 0x1000
41989  #define mmDCORE1_MME_CTRL_CTI1_BASE 0x62C6000ull
41990  #define DCORE1_MME_CTRL_CTI1_MAX_OFFSET 0x1000
41991  #define DCORE1_MME_CTRL_CTI1_SECTION 0x1000
41992  #define mmDCORE1_MME_CTRL_BMON0_BASE 0x62C7000ull
41993  #define DCORE1_MME_CTRL_BMON0_MAX_OFFSET 0x1000
41994  #define DCORE1_MME_CTRL_BMON0_SECTION 0x1000
41995  #define mmDCORE1_MME_CTRL_BMON1_BASE 0x62C8000ull
41996  #define DCORE1_MME_CTRL_BMON1_MAX_OFFSET 0x1000
41997  #define DCORE1_MME_CTRL_BMON1_SECTION 0x1000
41998  #define mmDCORE1_MME_CTRL_BMON2_BASE 0x62C9000ull
41999  #define DCORE1_MME_CTRL_BMON2_MAX_OFFSET 0x1000
42000  #define DCORE1_MME_CTRL_BMON2_SECTION 0x1000
42001  #define mmDCORE1_MME_CTRL_BMON3_BASE 0x62CA000ull
42002  #define DCORE1_MME_CTRL_BMON3_MAX_OFFSET 0x1000
42003  #define DCORE1_MME_CTRL_BMON3_SECTION 0x1000
42004  #define mmDCORE1_MME_CTRL_ARC_RTT_BASE 0x62CB000ull
42005  #define DCORE1_MME_CTRL_ARC_RTT_MAX_OFFSET 0x1400
42006  #define DCORE1_MME_CTRL_ARC_RTT_SECTION 0x5000
42007  #define mmDCORE1_MME_SBTE0_ROM_TBL_BASE 0x62D0000ull
42008  #define DCORE1_MME_SBTE0_ROM_TBL_MAX_OFFSET 0x1000
42009  #define DCORE1_MME_SBTE0_ROM_TBL_SECTION 0x1000
42010  #define mmDCORE1_MME_SBTE0_STM_BASE 0x62D1000ull
42011  #define DCORE1_MME_SBTE0_STM_MAX_OFFSET 0x1000
42012  #define DCORE1_MME_SBTE0_STM_SECTION 0x1000
42013  #define mmDCORE1_MME_SBTE0_CTI_BASE 0x62D2000ull
42014  #define DCORE1_MME_SBTE0_CTI_MAX_OFFSET 0x1000
42015  #define DCORE1_MME_SBTE0_CTI_SECTION 0x1000
42016  #define mmDCORE1_MME_SBTE0_ETF_BASE 0x62D3000ull
42017  #define DCORE1_MME_SBTE0_ETF_MAX_OFFSET 0x1000
42018  #define DCORE1_MME_SBTE0_ETF_SECTION 0x1000
42019  #define mmDCORE1_MME_SBTE0_SPMU_BASE 0x62D4000ull
42020  #define DCORE1_MME_SBTE0_SPMU_MAX_OFFSET 0x1000
42021  #define DCORE1_MME_SBTE0_SPMU_SECTION 0x1000
42022  #define mmDCORE1_MME_SBTE0_CTI0_BASE 0x62D5000ull
42023  #define DCORE1_MME_SBTE0_CTI0_MAX_OFFSET 0x1000
42024  #define DCORE1_MME_SBTE0_CTI0_SECTION 0x1000
42025  #define mmDCORE1_MME_SBTE0_CTI1_BASE 0x62D6000ull
42026  #define DCORE1_MME_SBTE0_CTI1_MAX_OFFSET 0x1000
42027  #define DCORE1_MME_SBTE0_CTI1_SECTION 0x1000
42028  #define mmDCORE1_MME_SBTE0_BMON0_BASE 0x62D7000ull
42029  #define DCORE1_MME_SBTE0_BMON0_MAX_OFFSET 0x1000
42030  #define DCORE1_MME_SBTE0_BMON0_SECTION 0x1000
42031  #define mmDCORE1_MME_SBTE1_ROM_TBL_BASE 0x62D8000ull
42032  #define DCORE1_MME_SBTE1_ROM_TBL_MAX_OFFSET 0x1000
42033  #define DCORE1_MME_SBTE1_ROM_TBL_SECTION 0x1000
42034  #define mmDCORE1_MME_SBTE1_STM_BASE 0x62D9000ull
42035  #define DCORE1_MME_SBTE1_STM_MAX_OFFSET 0x1000
42036  #define DCORE1_MME_SBTE1_STM_SECTION 0x1000
42037  #define mmDCORE1_MME_SBTE1_CTI_BASE 0x62DA000ull
42038  #define DCORE1_MME_SBTE1_CTI_MAX_OFFSET 0x1000
42039  #define DCORE1_MME_SBTE1_CTI_SECTION 0x1000
42040  #define mmDCORE1_MME_SBTE1_ETF_BASE 0x62DB000ull
42041  #define DCORE1_MME_SBTE1_ETF_MAX_OFFSET 0x1000
42042  #define DCORE1_MME_SBTE1_ETF_SECTION 0x1000
42043  #define mmDCORE1_MME_SBTE1_SPMU_BASE 0x62DC000ull
42044  #define DCORE1_MME_SBTE1_SPMU_MAX_OFFSET 0x1000
42045  #define DCORE1_MME_SBTE1_SPMU_SECTION 0x1000
42046  #define mmDCORE1_MME_SBTE1_CTI0_BASE 0x62DD000ull
42047  #define DCORE1_MME_SBTE1_CTI0_MAX_OFFSET 0x1000
42048  #define DCORE1_MME_SBTE1_CTI0_SECTION 0x1000
42049  #define mmDCORE1_MME_SBTE1_CTI1_BASE 0x62DE000ull
42050  #define DCORE1_MME_SBTE1_CTI1_MAX_OFFSET 0x1000
42051  #define DCORE1_MME_SBTE1_CTI1_SECTION 0x1000
42052  #define mmDCORE1_MME_SBTE1_BMON0_BASE 0x62DF000ull
42053  #define DCORE1_MME_SBTE1_BMON0_MAX_OFFSET 0x1000
42054  #define DCORE1_MME_SBTE1_BMON0_SECTION 0x1000
42055  #define mmDCORE1_MME_SBTE2_ROM_TBL_BASE 0x62E0000ull
42056  #define DCORE1_MME_SBTE2_ROM_TBL_MAX_OFFSET 0x1000
42057  #define DCORE1_MME_SBTE2_ROM_TBL_SECTION 0x1000
42058  #define mmDCORE1_MME_SBTE2_STM_BASE 0x62E1000ull
42059  #define DCORE1_MME_SBTE2_STM_MAX_OFFSET 0x1000
42060  #define DCORE1_MME_SBTE2_STM_SECTION 0x1000
42061  #define mmDCORE1_MME_SBTE2_CTI_BASE 0x62E2000ull
42062  #define DCORE1_MME_SBTE2_CTI_MAX_OFFSET 0x1000
42063  #define DCORE1_MME_SBTE2_CTI_SECTION 0x1000
42064  #define mmDCORE1_MME_SBTE2_ETF_BASE 0x62E3000ull
42065  #define DCORE1_MME_SBTE2_ETF_MAX_OFFSET 0x1000
42066  #define DCORE1_MME_SBTE2_ETF_SECTION 0x1000
42067  #define mmDCORE1_MME_SBTE2_SPMU_BASE 0x62E4000ull
42068  #define DCORE1_MME_SBTE2_SPMU_MAX_OFFSET 0x1000
42069  #define DCORE1_MME_SBTE2_SPMU_SECTION 0x1000
42070  #define mmDCORE1_MME_SBTE2_CTI0_BASE 0x62E5000ull
42071  #define DCORE1_MME_SBTE2_CTI0_MAX_OFFSET 0x1000
42072  #define DCORE1_MME_SBTE2_CTI0_SECTION 0x1000
42073  #define mmDCORE1_MME_SBTE2_CTI1_BASE 0x62E6000ull
42074  #define DCORE1_MME_SBTE2_CTI1_MAX_OFFSET 0x1000
42075  #define DCORE1_MME_SBTE2_CTI1_SECTION 0x1000
42076  #define mmDCORE1_MME_SBTE2_BMON0_BASE 0x62E7000ull
42077  #define DCORE1_MME_SBTE2_BMON0_MAX_OFFSET 0x1000
42078  #define DCORE1_MME_SBTE2_BMON0_SECTION 0x1000
42079  #define mmDCORE1_MME_SBTE3_ROM_TBL_BASE 0x62E8000ull
42080  #define DCORE1_MME_SBTE3_ROM_TBL_MAX_OFFSET 0x1000
42081  #define DCORE1_MME_SBTE3_ROM_TBL_SECTION 0x1000
42082  #define mmDCORE1_MME_SBTE3_STM_BASE 0x62E9000ull
42083  #define DCORE1_MME_SBTE3_STM_MAX_OFFSET 0x1000
42084  #define DCORE1_MME_SBTE3_STM_SECTION 0x1000
42085  #define mmDCORE1_MME_SBTE3_CTI_BASE 0x62EA000ull
42086  #define DCORE1_MME_SBTE3_CTI_MAX_OFFSET 0x1000
42087  #define DCORE1_MME_SBTE3_CTI_SECTION 0x1000
42088  #define mmDCORE1_MME_SBTE3_ETF_BASE 0x62EB000ull
42089  #define DCORE1_MME_SBTE3_ETF_MAX_OFFSET 0x1000
42090  #define DCORE1_MME_SBTE3_ETF_SECTION 0x1000
42091  #define mmDCORE1_MME_SBTE3_SPMU_BASE 0x62EC000ull
42092  #define DCORE1_MME_SBTE3_SPMU_MAX_OFFSET 0x1000
42093  #define DCORE1_MME_SBTE3_SPMU_SECTION 0x1000
42094  #define mmDCORE1_MME_SBTE3_CTI0_BASE 0x62ED000ull
42095  #define DCORE1_MME_SBTE3_CTI0_MAX_OFFSET 0x1000
42096  #define DCORE1_MME_SBTE3_CTI0_SECTION 0x1000
42097  #define mmDCORE1_MME_SBTE3_CTI1_BASE 0x62EE000ull
42098  #define DCORE1_MME_SBTE3_CTI1_MAX_OFFSET 0x1000
42099  #define DCORE1_MME_SBTE3_CTI1_SECTION 0x1000
42100  #define mmDCORE1_MME_SBTE3_BMON0_BASE 0x62EF000ull
42101  #define DCORE1_MME_SBTE3_BMON0_MAX_OFFSET 0x1000
42102  #define DCORE1_MME_SBTE3_BMON0_SECTION 0x1000
42103  #define mmDCORE1_MME_SBTE4_ROM_TBL_BASE 0x62F0000ull
42104  #define DCORE1_MME_SBTE4_ROM_TBL_MAX_OFFSET 0x1000
42105  #define DCORE1_MME_SBTE4_ROM_TBL_SECTION 0x1000
42106  #define mmDCORE1_MME_SBTE4_STM_BASE 0x62F1000ull
42107  #define DCORE1_MME_SBTE4_STM_MAX_OFFSET 0x1000
42108  #define DCORE1_MME_SBTE4_STM_SECTION 0x1000
42109  #define mmDCORE1_MME_SBTE4_CTI_BASE 0x62F2000ull
42110  #define DCORE1_MME_SBTE4_CTI_MAX_OFFSET 0x1000
42111  #define DCORE1_MME_SBTE4_CTI_SECTION 0x1000
42112  #define mmDCORE1_MME_SBTE4_ETF_BASE 0x62F3000ull
42113  #define DCORE1_MME_SBTE4_ETF_MAX_OFFSET 0x1000
42114  #define DCORE1_MME_SBTE4_ETF_SECTION 0x1000
42115  #define mmDCORE1_MME_SBTE4_SPMU_BASE 0x62F4000ull
42116  #define DCORE1_MME_SBTE4_SPMU_MAX_OFFSET 0x1000
42117  #define DCORE1_MME_SBTE4_SPMU_SECTION 0x1000
42118  #define mmDCORE1_MME_SBTE4_CTI0_BASE 0x62F5000ull
42119  #define DCORE1_MME_SBTE4_CTI0_MAX_OFFSET 0x1000
42120  #define DCORE1_MME_SBTE4_CTI0_SECTION 0x1000
42121  #define mmDCORE1_MME_SBTE4_CTI1_BASE 0x62F6000ull
42122  #define DCORE1_MME_SBTE4_CTI1_MAX_OFFSET 0x1000
42123  #define DCORE1_MME_SBTE4_CTI1_SECTION 0x1000
42124  #define mmDCORE1_MME_SBTE4_BMON0_BASE 0x62F7000ull
42125  #define DCORE1_MME_SBTE4_BMON0_MAX_OFFSET 0x1000
42126  #define DCORE1_MME_SBTE4_BMON0_SECTION 0x9000
42127  #define mmDCORE1_MME_ACC_CS_ROM_TBL_BASE 0x6300000ull
42128  #define DCORE1_MME_ACC_CS_ROM_TBL_MAX_OFFSET 0x1000
42129  #define DCORE1_MME_ACC_CS_ROM_TBL_SECTION 0x1000
42130  #define mmDCORE1_MME_ACC_STM_BASE 0x6301000ull
42131  #define DCORE1_MME_ACC_STM_MAX_OFFSET 0x1000
42132  #define DCORE1_MME_ACC_STM_SECTION 0x1000
42133  #define mmDCORE1_MME_ACC_CTI_BASE 0x6302000ull
42134  #define DCORE1_MME_ACC_CTI_MAX_OFFSET 0x1000
42135  #define DCORE1_MME_ACC_CTI_SECTION 0x1000
42136  #define mmDCORE1_MME_ACC_ETF_BASE 0x6303000ull
42137  #define DCORE1_MME_ACC_ETF_MAX_OFFSET 0x1000
42138  #define DCORE1_MME_ACC_ETF_SECTION 0x1000
42139  #define mmDCORE1_MME_ACC_SPMU_BASE 0x6304000ull
42140  #define DCORE1_MME_ACC_SPMU_MAX_OFFSET 0x1000
42141  #define DCORE1_MME_ACC_SPMU_SECTION 0x1000
42142  #define mmDCORE1_MME_ACC_CTI0_BASE 0x6305000ull
42143  #define DCORE1_MME_ACC_CTI0_MAX_OFFSET 0x1000
42144  #define DCORE1_MME_ACC_CTI0_SECTION 0x1000
42145  #define mmDCORE1_MME_ACC_CTI1_BASE 0x6306000ull
42146  #define DCORE1_MME_ACC_CTI1_MAX_OFFSET 0x1000
42147  #define DCORE1_MME_ACC_CTI1_SECTION 0x1000
42148  #define mmDCORE1_MME_ACC_BMON0_BASE 0x6307000ull
42149  #define DCORE1_MME_ACC_BMON0_MAX_OFFSET 0x1000
42150  #define DCORE1_MME_ACC_BMON0_SECTION 0x1000
42151  #define mmDCORE1_MME_ACC_BMON1_BASE 0x6308000ull
42152  #define DCORE1_MME_ACC_BMON1_MAX_OFFSET 0x1000
42153  #define DCORE1_MME_ACC_BMON1_SECTION 0x8000
42154  #define mmDCORE1_SM_CS_DBG_ROM_TBL_BASE 0x6310000ull
42155  #define DCORE1_SM_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
42156  #define DCORE1_SM_CS_DBG_ROM_TBL_SECTION 0x1000
42157  #define mmDCORE1_SM_STM_BASE 0x6311000ull
42158  #define DCORE1_SM_STM_MAX_OFFSET 0x1000
42159  #define DCORE1_SM_STM_SECTION 0x1000
42160  #define mmDCORE1_SM_CTI_BASE 0x6312000ull
42161  #define DCORE1_SM_CTI_MAX_OFFSET 0x1000
42162  #define DCORE1_SM_CTI_SECTION 0x1000
42163  #define mmDCORE1_SM_ETF_BASE 0x6313000ull
42164  #define DCORE1_SM_ETF_MAX_OFFSET 0x1000
42165  #define DCORE1_SM_ETF_SECTION 0x1000
42166  #define mmDCORE1_SM_SPMU_BASE 0x6314000ull
42167  #define DCORE1_SM_SPMU_MAX_OFFSET 0x1000
42168  #define DCORE1_SM_SPMU_SECTION 0x1000
42169  #define mmDCORE1_SM_BMON_CTI_BASE 0x6315000ull
42170  #define DCORE1_SM_BMON_CTI_MAX_OFFSET 0x1000
42171  #define DCORE1_SM_BMON_CTI_SECTION 0x1000
42172  #define mmDCORE1_SM_USER_CTI_BASE 0x6316000ull
42173  #define DCORE1_SM_USER_CTI_MAX_OFFSET 0x1000
42174  #define DCORE1_SM_USER_CTI_SECTION 0x1000
42175  #define mmDCORE1_SM_BMON_BASE 0x6317000ull
42176  #define DCORE1_SM_BMON_MAX_OFFSET 0x1000
42177  #define DCORE1_SM_BMON_SECTION 0x1000
42178  #define mmDCORE1_SM_BMON1_BASE 0x6318000ull
42179  #define DCORE1_SM_BMON1_MAX_OFFSET 0x1000
42180  #define DCORE1_SM_BMON1_SECTION 0x18000
42181  #define mmDCORE1_XFT_FUNNEL_BASE 0x6330000ull
42182  #define DCORE1_XFT_FUNNEL_MAX_OFFSET 0x1000
42183  #define DCORE1_XFT_FUNNEL_SECTION 0x8000
42184  #define mmDCORE1_TFT0_FUNNEL_BASE 0x6338000ull
42185  #define DCORE1_TFT0_FUNNEL_MAX_OFFSET 0x1000
42186  #define DCORE1_TFT0_FUNNEL_SECTION 0x1000
42187  #define mmDCORE1_TFT1_FUNNEL_BASE 0x6339000ull
42188  #define DCORE1_TFT1_FUNNEL_MAX_OFFSET 0x1000
42189  #define DCORE1_TFT1_FUNNEL_SECTION 0x1000
42190  #define mmDCORE1_TFT2_FUNNEL_BASE 0x633A000ull
42191  #define DCORE1_TFT2_FUNNEL_MAX_OFFSET 0x1000
42192  #define DCORE1_TFT2_FUNNEL_SECTION 0x7000
42193  #define mmDCORE1_RTR0_FUNNEL_BASE 0x6341000ull
42194  #define DCORE1_RTR0_FUNNEL_MAX_OFFSET 0x1000
42195  #define DCORE1_RTR0_FUNNEL_SECTION 0x4000
42196  #define mmDCORE1_MIF0_FUNNEL_BASE 0x6345000ull
42197  #define DCORE1_MIF0_FUNNEL_MAX_OFFSET 0x1000
42198  #define DCORE1_MIF0_FUNNEL_SECTION 0x4000
42199  #define mmDCORE1_RTR1_FUNNEL_BASE 0x6349000ull
42200  #define DCORE1_RTR1_FUNNEL_MAX_OFFSET 0x1000
42201  #define DCORE1_RTR1_FUNNEL_SECTION 0x4000
42202  #define mmDCORE1_MIF1_FUNNEL_BASE 0x634D000ull
42203  #define DCORE1_MIF1_FUNNEL_MAX_OFFSET 0x1000
42204  #define DCORE1_MIF1_FUNNEL_SECTION 0x4000
42205  #define mmDCORE1_RTR2_FUNNEL_BASE 0x6351000ull
42206  #define DCORE1_RTR2_FUNNEL_MAX_OFFSET 0x1000
42207  #define DCORE1_RTR2_FUNNEL_SECTION 0x4000
42208  #define mmDCORE1_MIF2_FUNNEL_BASE 0x6355000ull
42209  #define DCORE1_MIF2_FUNNEL_MAX_OFFSET 0x1000
42210  #define DCORE1_MIF2_FUNNEL_SECTION 0x4000
42211  #define mmDCORE1_RTR3_FUNNEL_BASE 0x6359000ull
42212  #define DCORE1_RTR3_FUNNEL_MAX_OFFSET 0x1000
42213  #define DCORE1_RTR3_FUNNEL_SECTION 0x4000
42214  #define mmDCORE1_MIF3_FUNNEL_BASE 0x635D000ull
42215  #define DCORE1_MIF3_FUNNEL_MAX_OFFSET 0x1000
42216  #define DCORE1_MIF3_FUNNEL_SECTION 0x4000
42217  #define mmDCORE1_RTR4_FUNNEL_BASE 0x6361000ull
42218  #define DCORE1_RTR4_FUNNEL_MAX_OFFSET 0x1000
42219  #define DCORE1_RTR4_FUNNEL_SECTION 0x8000
42220  #define mmDCORE1_RTR5_FUNNEL_BASE 0x6369000ull
42221  #define DCORE1_RTR5_FUNNEL_MAX_OFFSET 0x1000
42222  #define DCORE1_RTR5_FUNNEL_SECTION 0x8000
42223  #define mmDCORE1_RTR6_FUNNEL_BASE 0x6371000ull
42224  #define DCORE1_RTR6_FUNNEL_MAX_OFFSET 0x1000
42225  #define DCORE1_RTR6_FUNNEL_SECTION 0x8000
42226  #define mmDCORE1_RTR7_FUNNEL_BASE 0x6379000ull
42227  #define DCORE1_RTR7_FUNNEL_MAX_OFFSET 0x1000
42228  #define DCORE1_RTR7_FUNNEL_SECTION 0x47000
42229  #define mmDCORE1_EDMA0_CS_ROM_TBL_BASE 0x63C0000ull
42230  #define DCORE1_EDMA0_CS_ROM_TBL_MAX_OFFSET 0x1000
42231  #define DCORE1_EDMA0_CS_ROM_TBL_SECTION 0x1000
42232  #define mmDCORE1_EDMA0_CS_STM_BASE 0x63C1000ull
42233  #define DCORE1_EDMA0_CS_STM_MAX_OFFSET 0x1000
42234  #define DCORE1_EDMA0_CS_STM_SECTION 0x1000
42235  #define mmDCORE1_EDMA0_CS_CTI_BASE 0x63C2000ull
42236  #define DCORE1_EDMA0_CS_CTI_MAX_OFFSET 0x1000
42237  #define DCORE1_EDMA0_CS_CTI_SECTION 0x1000
42238  #define mmDCORE1_EDMA0_CS_ETF_BASE 0x63C3000ull
42239  #define DCORE1_EDMA0_CS_ETF_MAX_OFFSET 0x1000
42240  #define DCORE1_EDMA0_CS_ETF_SECTION 0x1000
42241  #define mmDCORE1_EDMA0_CS_SPMU_BASE 0x63C4000ull
42242  #define DCORE1_EDMA0_CS_SPMU_MAX_OFFSET 0x1000
42243  #define DCORE1_EDMA0_CS_SPMU_SECTION 0x1000
42244  #define mmDCORE1_EDMA0_BMON_CTI_BASE 0x63C5000ull
42245  #define DCORE1_EDMA0_BMON_CTI_MAX_OFFSET 0x1000
42246  #define DCORE1_EDMA0_BMON_CTI_SECTION 0x1000
42247  #define mmDCORE1_EDMA0_USER_CTI_BASE 0x63C6000ull
42248  #define DCORE1_EDMA0_USER_CTI_MAX_OFFSET 0x1000
42249  #define DCORE1_EDMA0_USER_CTI_SECTION 0x1000
42250  #define mmDCORE1_EDMA0_BMON_0_BASE 0x63C7000ull
42251  #define DCORE1_EDMA0_BMON_0_MAX_OFFSET 0x1000
42252  #define DCORE1_EDMA0_BMON_0_SECTION 0x1000
42253  #define mmDCORE1_EDMA0_BMON_1_BASE 0x63C8000ull
42254  #define DCORE1_EDMA0_BMON_1_MAX_OFFSET 0x1000
42255  #define DCORE1_EDMA0_BMON_1_SECTION 0x1000
42256  #define mmDCORE1_EDMA0_QM_ARC_RTT_BASE 0x63C9000ull
42257  #define DCORE1_EDMA0_QM_ARC_RTT_MAX_OFFSET 0x1400
42258  #define DCORE1_EDMA0_QM_ARC_RTT_SECTION 0x7000
42259  #define mmDCORE1_EDMA1_CS_ROM_TBL_BASE 0x63D0000ull
42260  #define DCORE1_EDMA1_CS_ROM_TBL_MAX_OFFSET 0x1000
42261  #define DCORE1_EDMA1_CS_ROM_TBL_SECTION 0x1000
42262  #define mmDCORE1_EDMA1_CS_STM_BASE 0x63D1000ull
42263  #define DCORE1_EDMA1_CS_STM_MAX_OFFSET 0x1000
42264  #define DCORE1_EDMA1_CS_STM_SECTION 0x1000
42265  #define mmDCORE1_EDMA1_CS_CTI_BASE 0x63D2000ull
42266  #define DCORE1_EDMA1_CS_CTI_MAX_OFFSET 0x1000
42267  #define DCORE1_EDMA1_CS_CTI_SECTION 0x1000
42268  #define mmDCORE1_EDMA1_CS_ETF_BASE 0x63D3000ull
42269  #define DCORE1_EDMA1_CS_ETF_MAX_OFFSET 0x1000
42270  #define DCORE1_EDMA1_CS_ETF_SECTION 0x1000
42271  #define mmDCORE1_EDMA1_CS_SPMU_BASE 0x63D4000ull
42272  #define DCORE1_EDMA1_CS_SPMU_MAX_OFFSET 0x1000
42273  #define DCORE1_EDMA1_CS_SPMU_SECTION 0x1000
42274  #define mmDCORE1_EDMA1_BMON_CTI_BASE 0x63D5000ull
42275  #define DCORE1_EDMA1_BMON_CTI_MAX_OFFSET 0x1000
42276  #define DCORE1_EDMA1_BMON_CTI_SECTION 0x1000
42277  #define mmDCORE1_EDMA1_USER_CTI_BASE 0x63D6000ull
42278  #define DCORE1_EDMA1_USER_CTI_MAX_OFFSET 0x1000
42279  #define DCORE1_EDMA1_USER_CTI_SECTION 0x1000
42280  #define mmDCORE1_EDMA1_BMON_0_BASE 0x63D7000ull
42281  #define DCORE1_EDMA1_BMON_0_MAX_OFFSET 0x1000
42282  #define DCORE1_EDMA1_BMON_0_SECTION 0x1000
42283  #define mmDCORE1_EDMA1_BMON_1_BASE 0x63D8000ull
42284  #define DCORE1_EDMA1_BMON_1_MAX_OFFSET 0x1000
42285  #define DCORE1_EDMA1_BMON_1_SECTION 0x1000
42286  #define mmDCORE1_EDMA1_QM_ARC_RTT_BASE 0x63D9000ull
42287  #define DCORE1_EDMA1_QM_ARC_RTT_MAX_OFFSET 0x1400
42288  #define DCORE1_EDMA1_QM_ARC_RTT_SECTION 0x7000
42289  #define mmDCORE1_VDEC0_CS_ROM_TBL_BASE 0x63E0000ull
42290  #define DCORE1_VDEC0_CS_ROM_TBL_MAX_OFFSET 0x1000
42291  #define DCORE1_VDEC0_CS_ROM_TBL_SECTION 0x1000
42292  #define mmDCORE1_VDEC0_CS_STM_BASE 0x63E1000ull
42293  #define DCORE1_VDEC0_CS_STM_MAX_OFFSET 0x1000
42294  #define DCORE1_VDEC0_CS_STM_SECTION 0x1000
42295  #define mmDCORE1_VDEC0_CS_CTI_BASE 0x63E2000ull
42296  #define DCORE1_VDEC0_CS_CTI_MAX_OFFSET 0x1000
42297  #define DCORE1_VDEC0_CS_CTI_SECTION 0x1000
42298  #define mmDCORE1_VDEC0_CS_ETF_BASE 0x63E3000ull
42299  #define DCORE1_VDEC0_CS_ETF_MAX_OFFSET 0x1000
42300  #define DCORE1_VDEC0_CS_ETF_SECTION 0x1000
42301  #define mmDCORE1_VDEC0_CS_SPMU_BASE 0x63E4000ull
42302  #define DCORE1_VDEC0_CS_SPMU_MAX_OFFSET 0x1000
42303  #define DCORE1_VDEC0_CS_SPMU_SECTION 0x1000
42304  #define mmDCORE1_VDEC0_BMON_CTI_BASE 0x63E5000ull
42305  #define DCORE1_VDEC0_BMON_CTI_MAX_OFFSET 0x1000
42306  #define DCORE1_VDEC0_BMON_CTI_SECTION 0x1000
42307  #define mmDCORE1_VDEC0_USER_CTI_BASE 0x63E6000ull
42308  #define DCORE1_VDEC0_USER_CTI_MAX_OFFSET 0x1000
42309  #define DCORE1_VDEC0_USER_CTI_SECTION 0x1000
42310  #define mmDCORE1_VDEC0_BMON_0_BASE 0x63E7000ull
42311  #define DCORE1_VDEC0_BMON_0_MAX_OFFSET 0x1000
42312  #define DCORE1_VDEC0_BMON_0_SECTION 0x1000
42313  #define mmDCORE1_VDEC0_BMON_1_BASE 0x63E8000ull
42314  #define DCORE1_VDEC0_BMON_1_MAX_OFFSET 0x1000
42315  #define DCORE1_VDEC0_BMON_1_SECTION 0x1000
42316  #define mmDCORE1_VDEC0_BMON_2_BASE 0x63E9000ull
42317  #define DCORE1_VDEC0_BMON_2_MAX_OFFSET 0x1000
42318  #define DCORE1_VDEC0_BMON_2_SECTION 0x7000
42319  #define mmDCORE1_VDEC1_CS_ROM_TBL_BASE 0x63F0000ull
42320  #define DCORE1_VDEC1_CS_ROM_TBL_MAX_OFFSET 0x1000
42321  #define DCORE1_VDEC1_CS_ROM_TBL_SECTION 0x1000
42322  #define mmDCORE1_VDEC1_CS_STM_BASE 0x63F1000ull
42323  #define DCORE1_VDEC1_CS_STM_MAX_OFFSET 0x1000
42324  #define DCORE1_VDEC1_CS_STM_SECTION 0x1000
42325  #define mmDCORE1_VDEC1_CS_CTI_BASE 0x63F2000ull
42326  #define DCORE1_VDEC1_CS_CTI_MAX_OFFSET 0x1000
42327  #define DCORE1_VDEC1_CS_CTI_SECTION 0x1000
42328  #define mmDCORE1_VDEC1_CS_ETF_BASE 0x63F3000ull
42329  #define DCORE1_VDEC1_CS_ETF_MAX_OFFSET 0x1000
42330  #define DCORE1_VDEC1_CS_ETF_SECTION 0x1000
42331  #define mmDCORE1_VDEC1_CS_SPMU_BASE 0x63F4000ull
42332  #define DCORE1_VDEC1_CS_SPMU_MAX_OFFSET 0x1000
42333  #define DCORE1_VDEC1_CS_SPMU_SECTION 0x1000
42334  #define mmDCORE1_VDEC1_BMON_CTI_BASE 0x63F5000ull
42335  #define DCORE1_VDEC1_BMON_CTI_MAX_OFFSET 0x1000
42336  #define DCORE1_VDEC1_BMON_CTI_SECTION 0x1000
42337  #define mmDCORE1_VDEC1_USER_CTI_BASE 0x63F6000ull
42338  #define DCORE1_VDEC1_USER_CTI_MAX_OFFSET 0x1000
42339  #define DCORE1_VDEC1_USER_CTI_SECTION 0x1000
42340  #define mmDCORE1_VDEC1_BMON_0_BASE 0x63F7000ull
42341  #define DCORE1_VDEC1_BMON_0_MAX_OFFSET 0x1000
42342  #define DCORE1_VDEC1_BMON_0_SECTION 0x1000
42343  #define mmDCORE1_VDEC1_BMON_1_BASE 0x63F8000ull
42344  #define DCORE1_VDEC1_BMON_1_MAX_OFFSET 0x1000
42345  #define DCORE1_VDEC1_BMON_1_SECTION 0x1000
42346  #define mmDCORE1_VDEC1_BMON_2_BASE 0x63F9000ull
42347  #define DCORE1_VDEC1_BMON_2_MAX_OFFSET 0x1000
42348  #define DCORE1_VDEC1_BMON_2_SECTION 0x7000
42349  #define mmDCORE2_ROM_TABLE_L_BASE 0x6400000ull
42350  #define DCORE2_ROM_TABLE_L_MAX_OFFSET 0x1000
42351  #define DCORE2_ROM_TABLE_L_SECTION 0x80000
42352  #define mmDCORE2_HMMU0_CS_ROM_TBL_BASE 0x6480000ull
42353  #define DCORE2_HMMU0_CS_ROM_TBL_MAX_OFFSET 0x1000
42354  #define DCORE2_HMMU0_CS_ROM_TBL_SECTION 0x1000
42355  #define mmDCORE2_HMMU0_CS_STM_BASE 0x6481000ull
42356  #define DCORE2_HMMU0_CS_STM_MAX_OFFSET 0x1000
42357  #define DCORE2_HMMU0_CS_STM_SECTION 0x1000
42358  #define mmDCORE2_HMMU0_CS_CTI_BASE 0x6482000ull
42359  #define DCORE2_HMMU0_CS_CTI_MAX_OFFSET 0x1000
42360  #define DCORE2_HMMU0_CS_CTI_SECTION 0x1000
42361  #define mmDCORE2_HMMU0_CS_ETF_BASE 0x6483000ull
42362  #define DCORE2_HMMU0_CS_ETF_MAX_OFFSET 0x1000
42363  #define DCORE2_HMMU0_CS_ETF_SECTION 0x1000
42364  #define mmDCORE2_HMMU0_CS_SPMU_BASE 0x6484000ull
42365  #define DCORE2_HMMU0_CS_SPMU_MAX_OFFSET 0x1000
42366  #define DCORE2_HMMU0_CS_SPMU_SECTION 0x1000
42367  #define mmDCORE2_HMMU0_BMON_CTI_BASE 0x6485000ull
42368  #define DCORE2_HMMU0_BMON_CTI_MAX_OFFSET 0x1000
42369  #define DCORE2_HMMU0_BMON_CTI_SECTION 0x1000
42370  #define mmDCORE2_HMMU0_USER_CTI_BASE 0x6486000ull
42371  #define DCORE2_HMMU0_USER_CTI_MAX_OFFSET 0x1000
42372  #define DCORE2_HMMU0_USER_CTI_SECTION 0x1000
42373  #define mmDCORE2_HMMU0_BMON_0_BASE 0x6487000ull
42374  #define DCORE2_HMMU0_BMON_0_MAX_OFFSET 0x1000
42375  #define DCORE2_HMMU0_BMON_0_SECTION 0x1000
42376  #define mmDCORE2_HMMU0_BMON_1_BASE 0x6488000ull
42377  #define DCORE2_HMMU0_BMON_1_MAX_OFFSET 0x1000
42378  #define DCORE2_HMMU0_BMON_1_SECTION 0x1000
42379  #define mmDCORE2_HMMU0_BMON_3_BASE 0x6489000ull
42380  #define DCORE2_HMMU0_BMON_3_MAX_OFFSET 0x1000
42381  #define DCORE2_HMMU0_BMON_3_SECTION 0x1000
42382  #define mmDCORE2_HMMU0_BMON_2_BASE 0x648A000ull
42383  #define DCORE2_HMMU0_BMON_2_MAX_OFFSET 0x1000
42384  #define DCORE2_HMMU0_BMON_2_SECTION 0x1000
42385  #define mmDCORE2_HMMU0_BMON_4_BASE 0x648B000ull
42386  #define DCORE2_HMMU0_BMON_4_MAX_OFFSET 0x1000
42387  #define DCORE2_HMMU0_BMON_4_SECTION 0x5000
42388  #define mmDCORE2_HMMU1_CS_ROM_TBL_BASE 0x6490000ull
42389  #define DCORE2_HMMU1_CS_ROM_TBL_MAX_OFFSET 0x1000
42390  #define DCORE2_HMMU1_CS_ROM_TBL_SECTION 0x1000
42391  #define mmDCORE2_HMMU1_CS_STM_BASE 0x6491000ull
42392  #define DCORE2_HMMU1_CS_STM_MAX_OFFSET 0x1000
42393  #define DCORE2_HMMU1_CS_STM_SECTION 0x1000
42394  #define mmDCORE2_HMMU1_CS_CTI_BASE 0x6492000ull
42395  #define DCORE2_HMMU1_CS_CTI_MAX_OFFSET 0x1000
42396  #define DCORE2_HMMU1_CS_CTI_SECTION 0x1000
42397  #define mmDCORE2_HMMU1_CS_ETF_BASE 0x6493000ull
42398  #define DCORE2_HMMU1_CS_ETF_MAX_OFFSET 0x1000
42399  #define DCORE2_HMMU1_CS_ETF_SECTION 0x1000
42400  #define mmDCORE2_HMMU1_CS_SPMU_BASE 0x6494000ull
42401  #define DCORE2_HMMU1_CS_SPMU_MAX_OFFSET 0x1000
42402  #define DCORE2_HMMU1_CS_SPMU_SECTION 0x1000
42403  #define mmDCORE2_HMMU1_BMON_CTI_BASE 0x6495000ull
42404  #define DCORE2_HMMU1_BMON_CTI_MAX_OFFSET 0x1000
42405  #define DCORE2_HMMU1_BMON_CTI_SECTION 0x1000
42406  #define mmDCORE2_HMMU1_USER_CTI_BASE 0x6496000ull
42407  #define DCORE2_HMMU1_USER_CTI_MAX_OFFSET 0x1000
42408  #define DCORE2_HMMU1_USER_CTI_SECTION 0x1000
42409  #define mmDCORE2_HMMU1_BMON_0_BASE 0x6497000ull
42410  #define DCORE2_HMMU1_BMON_0_MAX_OFFSET 0x1000
42411  #define DCORE2_HMMU1_BMON_0_SECTION 0x1000
42412  #define mmDCORE2_HMMU1_BMON_1_BASE 0x6498000ull
42413  #define DCORE2_HMMU1_BMON_1_MAX_OFFSET 0x1000
42414  #define DCORE2_HMMU1_BMON_1_SECTION 0x1000
42415  #define mmDCORE2_HMMU1_BMON_3_BASE 0x6499000ull
42416  #define DCORE2_HMMU1_BMON_3_MAX_OFFSET 0x1000
42417  #define DCORE2_HMMU1_BMON_3_SECTION 0x1000
42418  #define mmDCORE2_HMMU1_BMON_2_BASE 0x649A000ull
42419  #define DCORE2_HMMU1_BMON_2_MAX_OFFSET 0x1000
42420  #define DCORE2_HMMU1_BMON_2_SECTION 0x1000
42421  #define mmDCORE2_HMMU1_BMON_4_BASE 0x649B000ull
42422  #define DCORE2_HMMU1_BMON_4_MAX_OFFSET 0x1000
42423  #define DCORE2_HMMU1_BMON_4_SECTION 0x5000
42424  #define mmDCORE2_HMMU2_CS_ROM_TBL_BASE 0x64A0000ull
42425  #define DCORE2_HMMU2_CS_ROM_TBL_MAX_OFFSET 0x1000
42426  #define DCORE2_HMMU2_CS_ROM_TBL_SECTION 0x1000
42427  #define mmDCORE2_HMMU2_CS_STM_BASE 0x64A1000ull
42428  #define DCORE2_HMMU2_CS_STM_MAX_OFFSET 0x1000
42429  #define DCORE2_HMMU2_CS_STM_SECTION 0x1000
42430  #define mmDCORE2_HMMU2_CS_CTI_BASE 0x64A2000ull
42431  #define DCORE2_HMMU2_CS_CTI_MAX_OFFSET 0x1000
42432  #define DCORE2_HMMU2_CS_CTI_SECTION 0x1000
42433  #define mmDCORE2_HMMU2_CS_ETF_BASE 0x64A3000ull
42434  #define DCORE2_HMMU2_CS_ETF_MAX_OFFSET 0x1000
42435  #define DCORE2_HMMU2_CS_ETF_SECTION 0x1000
42436  #define mmDCORE2_HMMU2_CS_SPMU_BASE 0x64A4000ull
42437  #define DCORE2_HMMU2_CS_SPMU_MAX_OFFSET 0x1000
42438  #define DCORE2_HMMU2_CS_SPMU_SECTION 0x1000
42439  #define mmDCORE2_HMMU2_BMON_CTI_BASE 0x64A5000ull
42440  #define DCORE2_HMMU2_BMON_CTI_MAX_OFFSET 0x1000
42441  #define DCORE2_HMMU2_BMON_CTI_SECTION 0x1000
42442  #define mmDCORE2_HMMU2_USER_CTI_BASE 0x64A6000ull
42443  #define DCORE2_HMMU2_USER_CTI_MAX_OFFSET 0x1000
42444  #define DCORE2_HMMU2_USER_CTI_SECTION 0x1000
42445  #define mmDCORE2_HMMU2_BMON_0_BASE 0x64A7000ull
42446  #define DCORE2_HMMU2_BMON_0_MAX_OFFSET 0x1000
42447  #define DCORE2_HMMU2_BMON_0_SECTION 0x1000
42448  #define mmDCORE2_HMMU2_BMON_1_BASE 0x64A8000ull
42449  #define DCORE2_HMMU2_BMON_1_MAX_OFFSET 0x1000
42450  #define DCORE2_HMMU2_BMON_1_SECTION 0x1000
42451  #define mmDCORE2_HMMU2_BMON_3_BASE 0x64A9000ull
42452  #define DCORE2_HMMU2_BMON_3_MAX_OFFSET 0x1000
42453  #define DCORE2_HMMU2_BMON_3_SECTION 0x1000
42454  #define mmDCORE2_HMMU2_BMON_2_BASE 0x64AA000ull
42455  #define DCORE2_HMMU2_BMON_2_MAX_OFFSET 0x1000
42456  #define DCORE2_HMMU2_BMON_2_SECTION 0x1000
42457  #define mmDCORE2_HMMU2_BMON_4_BASE 0x64AB000ull
42458  #define DCORE2_HMMU2_BMON_4_MAX_OFFSET 0x1000
42459  #define DCORE2_HMMU2_BMON_4_SECTION 0x5000
42460  #define mmDCORE2_HMMU3_CS_ROM_TBL_BASE 0x64B0000ull
42461  #define DCORE2_HMMU3_CS_ROM_TBL_MAX_OFFSET 0x1000
42462  #define DCORE2_HMMU3_CS_ROM_TBL_SECTION 0x1000
42463  #define mmDCORE2_HMMU3_CS_STM_BASE 0x64B1000ull
42464  #define DCORE2_HMMU3_CS_STM_MAX_OFFSET 0x1000
42465  #define DCORE2_HMMU3_CS_STM_SECTION 0x1000
42466  #define mmDCORE2_HMMU3_CS_CTI_BASE 0x64B2000ull
42467  #define DCORE2_HMMU3_CS_CTI_MAX_OFFSET 0x1000
42468  #define DCORE2_HMMU3_CS_CTI_SECTION 0x1000
42469  #define mmDCORE2_HMMU3_CS_ETF_BASE 0x64B3000ull
42470  #define DCORE2_HMMU3_CS_ETF_MAX_OFFSET 0x1000
42471  #define DCORE2_HMMU3_CS_ETF_SECTION 0x1000
42472  #define mmDCORE2_HMMU3_CS_SPMU_BASE 0x64B4000ull
42473  #define DCORE2_HMMU3_CS_SPMU_MAX_OFFSET 0x1000
42474  #define DCORE2_HMMU3_CS_SPMU_SECTION 0x1000
42475  #define mmDCORE2_HMMU3_BMON_CTI_BASE 0x64B5000ull
42476  #define DCORE2_HMMU3_BMON_CTI_MAX_OFFSET 0x1000
42477  #define DCORE2_HMMU3_BMON_CTI_SECTION 0x1000
42478  #define mmDCORE2_HMMU3_USER_CTI_BASE 0x64B6000ull
42479  #define DCORE2_HMMU3_USER_CTI_MAX_OFFSET 0x1000
42480  #define DCORE2_HMMU3_USER_CTI_SECTION 0x1000
42481  #define mmDCORE2_HMMU3_BMON_0_BASE 0x64B7000ull
42482  #define DCORE2_HMMU3_BMON_0_MAX_OFFSET 0x1000
42483  #define DCORE2_HMMU3_BMON_0_SECTION 0x1000
42484  #define mmDCORE2_HMMU3_BMON_1_BASE 0x64B8000ull
42485  #define DCORE2_HMMU3_BMON_1_MAX_OFFSET 0x1000
42486  #define DCORE2_HMMU3_BMON_1_SECTION 0x1000
42487  #define mmDCORE2_HMMU3_BMON_3_BASE 0x64B9000ull
42488  #define DCORE2_HMMU3_BMON_3_MAX_OFFSET 0x1000
42489  #define DCORE2_HMMU3_BMON_3_SECTION 0x1000
42490  #define mmDCORE2_HMMU3_BMON_2_BASE 0x64BA000ull
42491  #define DCORE2_HMMU3_BMON_2_MAX_OFFSET 0x1000
42492  #define DCORE2_HMMU3_BMON_2_SECTION 0x1000
42493  #define mmDCORE2_HMMU3_BMON_4_BASE 0x64BB000ull
42494  #define DCORE2_HMMU3_BMON_4_MAX_OFFSET 0x1000
42495  #define DCORE2_HMMU3_BMON_4_SECTION 0x5000
42496  #define mmDCORE2_MME_CTRL_ROM_TABLE_BASE 0x64C0000ull
42497  #define DCORE2_MME_CTRL_ROM_TABLE_MAX_OFFSET 0x1000
42498  #define DCORE2_MME_CTRL_ROM_TABLE_SECTION 0x1000
42499  #define mmDCORE2_MME_CTRL_STM_BASE 0x64C1000ull
42500  #define DCORE2_MME_CTRL_STM_MAX_OFFSET 0x1000
42501  #define DCORE2_MME_CTRL_STM_SECTION 0x1000
42502  #define mmDCORE2_MME_CTRL_CTI_BASE 0x64C2000ull
42503  #define DCORE2_MME_CTRL_CTI_MAX_OFFSET 0x1000
42504  #define DCORE2_MME_CTRL_CTI_SECTION 0x1000
42505  #define mmDCORE2_MME_CTRL_ETF_BASE 0x64C3000ull
42506  #define DCORE2_MME_CTRL_ETF_MAX_OFFSET 0x1000
42507  #define DCORE2_MME_CTRL_ETF_SECTION 0x1000
42508  #define mmDCORE2_MME_CTRL_SPMU_BASE 0x64C4000ull
42509  #define DCORE2_MME_CTRL_SPMU_MAX_OFFSET 0x1000
42510  #define DCORE2_MME_CTRL_SPMU_SECTION 0x1000
42511  #define mmDCORE2_MME_CTRL_CTI0_BASE 0x64C5000ull
42512  #define DCORE2_MME_CTRL_CTI0_MAX_OFFSET 0x1000
42513  #define DCORE2_MME_CTRL_CTI0_SECTION 0x1000
42514  #define mmDCORE2_MME_CTRL_CTI1_BASE 0x64C6000ull
42515  #define DCORE2_MME_CTRL_CTI1_MAX_OFFSET 0x1000
42516  #define DCORE2_MME_CTRL_CTI1_SECTION 0x1000
42517  #define mmDCORE2_MME_CTRL_BMON0_BASE 0x64C7000ull
42518  #define DCORE2_MME_CTRL_BMON0_MAX_OFFSET 0x1000
42519  #define DCORE2_MME_CTRL_BMON0_SECTION 0x1000
42520  #define mmDCORE2_MME_CTRL_BMON1_BASE 0x64C8000ull
42521  #define DCORE2_MME_CTRL_BMON1_MAX_OFFSET 0x1000
42522  #define DCORE2_MME_CTRL_BMON1_SECTION 0x1000
42523  #define mmDCORE2_MME_CTRL_BMON2_BASE 0x64C9000ull
42524  #define DCORE2_MME_CTRL_BMON2_MAX_OFFSET 0x1000
42525  #define DCORE2_MME_CTRL_BMON2_SECTION 0x1000
42526  #define mmDCORE2_MME_CTRL_BMON3_BASE 0x64CA000ull
42527  #define DCORE2_MME_CTRL_BMON3_MAX_OFFSET 0x1000
42528  #define DCORE2_MME_CTRL_BMON3_SECTION 0x1000
42529  #define mmDCORE2_MME_CTRL_ARC_RTT_BASE 0x64CB000ull
42530  #define DCORE2_MME_CTRL_ARC_RTT_MAX_OFFSET 0x1400
42531  #define DCORE2_MME_CTRL_ARC_RTT_SECTION 0x5000
42532  #define mmDCORE2_MME_SBTE0_ROM_TBL_BASE 0x64D0000ull
42533  #define DCORE2_MME_SBTE0_ROM_TBL_MAX_OFFSET 0x1000
42534  #define DCORE2_MME_SBTE0_ROM_TBL_SECTION 0x1000
42535  #define mmDCORE2_MME_SBTE0_STM_BASE 0x64D1000ull
42536  #define DCORE2_MME_SBTE0_STM_MAX_OFFSET 0x1000
42537  #define DCORE2_MME_SBTE0_STM_SECTION 0x1000
42538  #define mmDCORE2_MME_SBTE0_CTI_BASE 0x64D2000ull
42539  #define DCORE2_MME_SBTE0_CTI_MAX_OFFSET 0x1000
42540  #define DCORE2_MME_SBTE0_CTI_SECTION 0x1000
42541  #define mmDCORE2_MME_SBTE0_ETF_BASE 0x64D3000ull
42542  #define DCORE2_MME_SBTE0_ETF_MAX_OFFSET 0x1000
42543  #define DCORE2_MME_SBTE0_ETF_SECTION 0x1000
42544  #define mmDCORE2_MME_SBTE0_SPMU_BASE 0x64D4000ull
42545  #define DCORE2_MME_SBTE0_SPMU_MAX_OFFSET 0x1000
42546  #define DCORE2_MME_SBTE0_SPMU_SECTION 0x1000
42547  #define mmDCORE2_MME_SBTE0_CTI0_BASE 0x64D5000ull
42548  #define DCORE2_MME_SBTE0_CTI0_MAX_OFFSET 0x1000
42549  #define DCORE2_MME_SBTE0_CTI0_SECTION 0x1000
42550  #define mmDCORE2_MME_SBTE0_CTI1_BASE 0x64D6000ull
42551  #define DCORE2_MME_SBTE0_CTI1_MAX_OFFSET 0x1000
42552  #define DCORE2_MME_SBTE0_CTI1_SECTION 0x1000
42553  #define mmDCORE2_MME_SBTE0_BMON0_BASE 0x64D7000ull
42554  #define DCORE2_MME_SBTE0_BMON0_MAX_OFFSET 0x1000
42555  #define DCORE2_MME_SBTE0_BMON0_SECTION 0x1000
42556  #define mmDCORE2_MME_SBTE1_ROM_TBL_BASE 0x64D8000ull
42557  #define DCORE2_MME_SBTE1_ROM_TBL_MAX_OFFSET 0x1000
42558  #define DCORE2_MME_SBTE1_ROM_TBL_SECTION 0x1000
42559  #define mmDCORE2_MME_SBTE1_STM_BASE 0x64D9000ull
42560  #define DCORE2_MME_SBTE1_STM_MAX_OFFSET 0x1000
42561  #define DCORE2_MME_SBTE1_STM_SECTION 0x1000
42562  #define mmDCORE2_MME_SBTE1_CTI_BASE 0x64DA000ull
42563  #define DCORE2_MME_SBTE1_CTI_MAX_OFFSET 0x1000
42564  #define DCORE2_MME_SBTE1_CTI_SECTION 0x1000
42565  #define mmDCORE2_MME_SBTE1_ETF_BASE 0x64DB000ull
42566  #define DCORE2_MME_SBTE1_ETF_MAX_OFFSET 0x1000
42567  #define DCORE2_MME_SBTE1_ETF_SECTION 0x1000
42568  #define mmDCORE2_MME_SBTE1_SPMU_BASE 0x64DC000ull
42569  #define DCORE2_MME_SBTE1_SPMU_MAX_OFFSET 0x1000
42570  #define DCORE2_MME_SBTE1_SPMU_SECTION 0x1000
42571  #define mmDCORE2_MME_SBTE1_CTI0_BASE 0x64DD000ull
42572  #define DCORE2_MME_SBTE1_CTI0_MAX_OFFSET 0x1000
42573  #define DCORE2_MME_SBTE1_CTI0_SECTION 0x1000
42574  #define mmDCORE2_MME_SBTE1_CTI1_BASE 0x64DE000ull
42575  #define DCORE2_MME_SBTE1_CTI1_MAX_OFFSET 0x1000
42576  #define DCORE2_MME_SBTE1_CTI1_SECTION 0x1000
42577  #define mmDCORE2_MME_SBTE1_BMON0_BASE 0x64DF000ull
42578  #define DCORE2_MME_SBTE1_BMON0_MAX_OFFSET 0x1000
42579  #define DCORE2_MME_SBTE1_BMON0_SECTION 0x1000
42580  #define mmDCORE2_MME_SBTE2_ROM_TBL_BASE 0x64E0000ull
42581  #define DCORE2_MME_SBTE2_ROM_TBL_MAX_OFFSET 0x1000
42582  #define DCORE2_MME_SBTE2_ROM_TBL_SECTION 0x1000
42583  #define mmDCORE2_MME_SBTE2_STM_BASE 0x64E1000ull
42584  #define DCORE2_MME_SBTE2_STM_MAX_OFFSET 0x1000
42585  #define DCORE2_MME_SBTE2_STM_SECTION 0x1000
42586  #define mmDCORE2_MME_SBTE2_CTI_BASE 0x64E2000ull
42587  #define DCORE2_MME_SBTE2_CTI_MAX_OFFSET 0x1000
42588  #define DCORE2_MME_SBTE2_CTI_SECTION 0x1000
42589  #define mmDCORE2_MME_SBTE2_ETF_BASE 0x64E3000ull
42590  #define DCORE2_MME_SBTE2_ETF_MAX_OFFSET 0x1000
42591  #define DCORE2_MME_SBTE2_ETF_SECTION 0x1000
42592  #define mmDCORE2_MME_SBTE2_SPMU_BASE 0x64E4000ull
42593  #define DCORE2_MME_SBTE2_SPMU_MAX_OFFSET 0x1000
42594  #define DCORE2_MME_SBTE2_SPMU_SECTION 0x1000
42595  #define mmDCORE2_MME_SBTE2_CTI0_BASE 0x64E5000ull
42596  #define DCORE2_MME_SBTE2_CTI0_MAX_OFFSET 0x1000
42597  #define DCORE2_MME_SBTE2_CTI0_SECTION 0x1000
42598  #define mmDCORE2_MME_SBTE2_CTI1_BASE 0x64E6000ull
42599  #define DCORE2_MME_SBTE2_CTI1_MAX_OFFSET 0x1000
42600  #define DCORE2_MME_SBTE2_CTI1_SECTION 0x1000
42601  #define mmDCORE2_MME_SBTE2_BMON0_BASE 0x64E7000ull
42602  #define DCORE2_MME_SBTE2_BMON0_MAX_OFFSET 0x1000
42603  #define DCORE2_MME_SBTE2_BMON0_SECTION 0x1000
42604  #define mmDCORE2_MME_SBTE3_ROM_TBL_BASE 0x64E8000ull
42605  #define DCORE2_MME_SBTE3_ROM_TBL_MAX_OFFSET 0x1000
42606  #define DCORE2_MME_SBTE3_ROM_TBL_SECTION 0x1000
42607  #define mmDCORE2_MME_SBTE3_STM_BASE 0x64E9000ull
42608  #define DCORE2_MME_SBTE3_STM_MAX_OFFSET 0x1000
42609  #define DCORE2_MME_SBTE3_STM_SECTION 0x1000
42610  #define mmDCORE2_MME_SBTE3_CTI_BASE 0x64EA000ull
42611  #define DCORE2_MME_SBTE3_CTI_MAX_OFFSET 0x1000
42612  #define DCORE2_MME_SBTE3_CTI_SECTION 0x1000
42613  #define mmDCORE2_MME_SBTE3_ETF_BASE 0x64EB000ull
42614  #define DCORE2_MME_SBTE3_ETF_MAX_OFFSET 0x1000
42615  #define DCORE2_MME_SBTE3_ETF_SECTION 0x1000
42616  #define mmDCORE2_MME_SBTE3_SPMU_BASE 0x64EC000ull
42617  #define DCORE2_MME_SBTE3_SPMU_MAX_OFFSET 0x1000
42618  #define DCORE2_MME_SBTE3_SPMU_SECTION 0x1000
42619  #define mmDCORE2_MME_SBTE3_CTI0_BASE 0x64ED000ull
42620  #define DCORE2_MME_SBTE3_CTI0_MAX_OFFSET 0x1000
42621  #define DCORE2_MME_SBTE3_CTI0_SECTION 0x1000
42622  #define mmDCORE2_MME_SBTE3_CTI1_BASE 0x64EE000ull
42623  #define DCORE2_MME_SBTE3_CTI1_MAX_OFFSET 0x1000
42624  #define DCORE2_MME_SBTE3_CTI1_SECTION 0x1000
42625  #define mmDCORE2_MME_SBTE3_BMON0_BASE 0x64EF000ull
42626  #define DCORE2_MME_SBTE3_BMON0_MAX_OFFSET 0x1000
42627  #define DCORE2_MME_SBTE3_BMON0_SECTION 0x1000
42628  #define mmDCORE2_MME_SBTE4_ROM_TBL_BASE 0x64F0000ull
42629  #define DCORE2_MME_SBTE4_ROM_TBL_MAX_OFFSET 0x1000
42630  #define DCORE2_MME_SBTE4_ROM_TBL_SECTION 0x1000
42631  #define mmDCORE2_MME_SBTE4_STM_BASE 0x64F1000ull
42632  #define DCORE2_MME_SBTE4_STM_MAX_OFFSET 0x1000
42633  #define DCORE2_MME_SBTE4_STM_SECTION 0x1000
42634  #define mmDCORE2_MME_SBTE4_CTI_BASE 0x64F2000ull
42635  #define DCORE2_MME_SBTE4_CTI_MAX_OFFSET 0x1000
42636  #define DCORE2_MME_SBTE4_CTI_SECTION 0x1000
42637  #define mmDCORE2_MME_SBTE4_ETF_BASE 0x64F3000ull
42638  #define DCORE2_MME_SBTE4_ETF_MAX_OFFSET 0x1000
42639  #define DCORE2_MME_SBTE4_ETF_SECTION 0x1000
42640  #define mmDCORE2_MME_SBTE4_SPMU_BASE 0x64F4000ull
42641  #define DCORE2_MME_SBTE4_SPMU_MAX_OFFSET 0x1000
42642  #define DCORE2_MME_SBTE4_SPMU_SECTION 0x1000
42643  #define mmDCORE2_MME_SBTE4_CTI0_BASE 0x64F5000ull
42644  #define DCORE2_MME_SBTE4_CTI0_MAX_OFFSET 0x1000
42645  #define DCORE2_MME_SBTE4_CTI0_SECTION 0x1000
42646  #define mmDCORE2_MME_SBTE4_CTI1_BASE 0x64F6000ull
42647  #define DCORE2_MME_SBTE4_CTI1_MAX_OFFSET 0x1000
42648  #define DCORE2_MME_SBTE4_CTI1_SECTION 0x1000
42649  #define mmDCORE2_MME_SBTE4_BMON0_BASE 0x64F7000ull
42650  #define DCORE2_MME_SBTE4_BMON0_MAX_OFFSET 0x1000
42651  #define DCORE2_MME_SBTE4_BMON0_SECTION 0x9000
42652  #define mmDCORE2_MME_ACC_CS_ROM_TBL_BASE 0x6500000ull
42653  #define DCORE2_MME_ACC_CS_ROM_TBL_MAX_OFFSET 0x1000
42654  #define DCORE2_MME_ACC_CS_ROM_TBL_SECTION 0x1000
42655  #define mmDCORE2_MME_ACC_STM_BASE 0x6501000ull
42656  #define DCORE2_MME_ACC_STM_MAX_OFFSET 0x1000
42657  #define DCORE2_MME_ACC_STM_SECTION 0x1000
42658  #define mmDCORE2_MME_ACC_CTI_BASE 0x6502000ull
42659  #define DCORE2_MME_ACC_CTI_MAX_OFFSET 0x1000
42660  #define DCORE2_MME_ACC_CTI_SECTION 0x1000
42661  #define mmDCORE2_MME_ACC_ETF_BASE 0x6503000ull
42662  #define DCORE2_MME_ACC_ETF_MAX_OFFSET 0x1000
42663  #define DCORE2_MME_ACC_ETF_SECTION 0x1000
42664  #define mmDCORE2_MME_ACC_SPMU_BASE 0x6504000ull
42665  #define DCORE2_MME_ACC_SPMU_MAX_OFFSET 0x1000
42666  #define DCORE2_MME_ACC_SPMU_SECTION 0x1000
42667  #define mmDCORE2_MME_ACC_CTI0_BASE 0x6505000ull
42668  #define DCORE2_MME_ACC_CTI0_MAX_OFFSET 0x1000
42669  #define DCORE2_MME_ACC_CTI0_SECTION 0x1000
42670  #define mmDCORE2_MME_ACC_CTI1_BASE 0x6506000ull
42671  #define DCORE2_MME_ACC_CTI1_MAX_OFFSET 0x1000
42672  #define DCORE2_MME_ACC_CTI1_SECTION 0x1000
42673  #define mmDCORE2_MME_ACC_BMON0_BASE 0x6507000ull
42674  #define DCORE2_MME_ACC_BMON0_MAX_OFFSET 0x1000
42675  #define DCORE2_MME_ACC_BMON0_SECTION 0x1000
42676  #define mmDCORE2_MME_ACC_BMON1_BASE 0x6508000ull
42677  #define DCORE2_MME_ACC_BMON1_MAX_OFFSET 0x1000
42678  #define DCORE2_MME_ACC_BMON1_SECTION 0x8000
42679  #define mmDCORE2_SM_CS_DBG_ROM_TBL_BASE 0x6510000ull
42680  #define DCORE2_SM_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
42681  #define DCORE2_SM_CS_DBG_ROM_TBL_SECTION 0x1000
42682  #define mmDCORE2_SM_STM_BASE 0x6511000ull
42683  #define DCORE2_SM_STM_MAX_OFFSET 0x1000
42684  #define DCORE2_SM_STM_SECTION 0x1000
42685  #define mmDCORE2_SM_CTI_BASE 0x6512000ull
42686  #define DCORE2_SM_CTI_MAX_OFFSET 0x1000
42687  #define DCORE2_SM_CTI_SECTION 0x1000
42688  #define mmDCORE2_SM_ETF_BASE 0x6513000ull
42689  #define DCORE2_SM_ETF_MAX_OFFSET 0x1000
42690  #define DCORE2_SM_ETF_SECTION 0x1000
42691  #define mmDCORE2_SM_SPMU_BASE 0x6514000ull
42692  #define DCORE2_SM_SPMU_MAX_OFFSET 0x1000
42693  #define DCORE2_SM_SPMU_SECTION 0x1000
42694  #define mmDCORE2_SM_BMON_CTI_BASE 0x6515000ull
42695  #define DCORE2_SM_BMON_CTI_MAX_OFFSET 0x1000
42696  #define DCORE2_SM_BMON_CTI_SECTION 0x1000
42697  #define mmDCORE2_SM_USER_CTI_BASE 0x6516000ull
42698  #define DCORE2_SM_USER_CTI_MAX_OFFSET 0x1000
42699  #define DCORE2_SM_USER_CTI_SECTION 0x1000
42700  #define mmDCORE2_SM_BMON_BASE 0x6517000ull
42701  #define DCORE2_SM_BMON_MAX_OFFSET 0x1000
42702  #define DCORE2_SM_BMON_SECTION 0x1000
42703  #define mmDCORE2_SM_BMON1_BASE 0x6518000ull
42704  #define DCORE2_SM_BMON1_MAX_OFFSET 0x1000
42705  #define DCORE2_SM_BMON1_SECTION 0x18000
42706  #define mmDCORE2_XFT_FUNNEL_BASE 0x6530000ull
42707  #define DCORE2_XFT_FUNNEL_MAX_OFFSET 0x1000
42708  #define DCORE2_XFT_FUNNEL_SECTION 0x8000
42709  #define mmDCORE2_TFT0_FUNNEL_BASE 0x6538000ull
42710  #define DCORE2_TFT0_FUNNEL_MAX_OFFSET 0x1000
42711  #define DCORE2_TFT0_FUNNEL_SECTION 0x1000
42712  #define mmDCORE2_TFT1_FUNNEL_BASE 0x6539000ull
42713  #define DCORE2_TFT1_FUNNEL_MAX_OFFSET 0x1000
42714  #define DCORE2_TFT1_FUNNEL_SECTION 0x1000
42715  #define mmDCORE2_TFT2_FUNNEL_BASE 0x653A000ull
42716  #define DCORE2_TFT2_FUNNEL_MAX_OFFSET 0x1000
42717  #define DCORE2_TFT2_FUNNEL_SECTION 0x7000
42718  #define mmDCORE2_RTR0_FUNNEL_BASE 0x6541000ull
42719  #define DCORE2_RTR0_FUNNEL_MAX_OFFSET 0x1000
42720  #define DCORE2_RTR0_FUNNEL_SECTION 0x8000
42721  #define mmDCORE2_RTR1_FUNNEL_BASE 0x6549000ull
42722  #define DCORE2_RTR1_FUNNEL_MAX_OFFSET 0x1000
42723  #define DCORE2_RTR1_FUNNEL_SECTION 0x8000
42724  #define mmDCORE2_RTR2_FUNNEL_BASE 0x6551000ull
42725  #define DCORE2_RTR2_FUNNEL_MAX_OFFSET 0x1000
42726  #define DCORE2_RTR2_FUNNEL_SECTION 0x8000
42727  #define mmDCORE2_RTR3_FUNNEL_BASE 0x6559000ull
42728  #define DCORE2_RTR3_FUNNEL_MAX_OFFSET 0x1000
42729  #define DCORE2_RTR3_FUNNEL_SECTION 0x8000
42730  #define mmDCORE2_RTR4_FUNNEL_BASE 0x6561000ull
42731  #define DCORE2_RTR4_FUNNEL_MAX_OFFSET 0x1000
42732  #define DCORE2_RTR4_FUNNEL_SECTION 0x4000
42733  #define mmDCORE2_MIF0_FUNNEL_BASE 0x6565000ull
42734  #define DCORE2_MIF0_FUNNEL_MAX_OFFSET 0x1000
42735  #define DCORE2_MIF0_FUNNEL_SECTION 0x4000
42736  #define mmDCORE2_RTR5_FUNNEL_BASE 0x6569000ull
42737  #define DCORE2_RTR5_FUNNEL_MAX_OFFSET 0x1000
42738  #define DCORE2_RTR5_FUNNEL_SECTION 0x4000
42739  #define mmDCORE2_MIF1_FUNNEL_BASE 0x656D000ull
42740  #define DCORE2_MIF1_FUNNEL_MAX_OFFSET 0x1000
42741  #define DCORE2_MIF1_FUNNEL_SECTION 0x4000
42742  #define mmDCORE2_RTR6_FUNNEL_BASE 0x6571000ull
42743  #define DCORE2_RTR6_FUNNEL_MAX_OFFSET 0x1000
42744  #define DCORE2_RTR6_FUNNEL_SECTION 0x4000
42745  #define mmDCORE2_MIF2_FUNNEL_BASE 0x6575000ull
42746  #define DCORE2_MIF2_FUNNEL_MAX_OFFSET 0x1000
42747  #define DCORE2_MIF2_FUNNEL_SECTION 0x4000
42748  #define mmDCORE2_RTR7_FUNNEL_BASE 0x6579000ull
42749  #define DCORE2_RTR7_FUNNEL_MAX_OFFSET 0x1000
42750  #define DCORE2_RTR7_FUNNEL_SECTION 0x4000
42751  #define mmDCORE2_MIF3_FUNNEL_BASE 0x657D000ull
42752  #define DCORE2_MIF3_FUNNEL_MAX_OFFSET 0x1000
42753  #define DCORE2_MIF3_FUNNEL_SECTION 0x43000
42754  #define mmDCORE2_EDMA0_CS_ROM_TBL_BASE 0x65C0000ull
42755  #define DCORE2_EDMA0_CS_ROM_TBL_MAX_OFFSET 0x1000
42756  #define DCORE2_EDMA0_CS_ROM_TBL_SECTION 0x1000
42757  #define mmDCORE2_EDMA0_CS_STM_BASE 0x65C1000ull
42758  #define DCORE2_EDMA0_CS_STM_MAX_OFFSET 0x1000
42759  #define DCORE2_EDMA0_CS_STM_SECTION 0x1000
42760  #define mmDCORE2_EDMA0_CS_CTI_BASE 0x65C2000ull
42761  #define DCORE2_EDMA0_CS_CTI_MAX_OFFSET 0x1000
42762  #define DCORE2_EDMA0_CS_CTI_SECTION 0x1000
42763  #define mmDCORE2_EDMA0_CS_ETF_BASE 0x65C3000ull
42764  #define DCORE2_EDMA0_CS_ETF_MAX_OFFSET 0x1000
42765  #define DCORE2_EDMA0_CS_ETF_SECTION 0x1000
42766  #define mmDCORE2_EDMA0_CS_SPMU_BASE 0x65C4000ull
42767  #define DCORE2_EDMA0_CS_SPMU_MAX_OFFSET 0x1000
42768  #define DCORE2_EDMA0_CS_SPMU_SECTION 0x1000
42769  #define mmDCORE2_EDMA0_BMON_CTI_BASE 0x65C5000ull
42770  #define DCORE2_EDMA0_BMON_CTI_MAX_OFFSET 0x1000
42771  #define DCORE2_EDMA0_BMON_CTI_SECTION 0x1000
42772  #define mmDCORE2_EDMA0_USER_CTI_BASE 0x65C6000ull
42773  #define DCORE2_EDMA0_USER_CTI_MAX_OFFSET 0x1000
42774  #define DCORE2_EDMA0_USER_CTI_SECTION 0x1000
42775  #define mmDCORE2_EDMA0_BMON_0_BASE 0x65C7000ull
42776  #define DCORE2_EDMA0_BMON_0_MAX_OFFSET 0x1000
42777  #define DCORE2_EDMA0_BMON_0_SECTION 0x1000
42778  #define mmDCORE2_EDMA0_BMON_1_BASE 0x65C8000ull
42779  #define DCORE2_EDMA0_BMON_1_MAX_OFFSET 0x1000
42780  #define DCORE2_EDMA0_BMON_1_SECTION 0x1000
42781  #define mmDCORE2_EDMA0_QM_ARC_RTT_BASE 0x65C9000ull
42782  #define DCORE2_EDMA0_QM_ARC_RTT_MAX_OFFSET 0x1400
42783  #define DCORE2_EDMA0_QM_ARC_RTT_SECTION 0x7000
42784  #define mmDCORE2_EDMA1_CS_ROM_TBL_BASE 0x65D0000ull
42785  #define DCORE2_EDMA1_CS_ROM_TBL_MAX_OFFSET 0x1000
42786  #define DCORE2_EDMA1_CS_ROM_TBL_SECTION 0x1000
42787  #define mmDCORE2_EDMA1_CS_STM_BASE 0x65D1000ull
42788  #define DCORE2_EDMA1_CS_STM_MAX_OFFSET 0x1000
42789  #define DCORE2_EDMA1_CS_STM_SECTION 0x1000
42790  #define mmDCORE2_EDMA1_CS_CTI_BASE 0x65D2000ull
42791  #define DCORE2_EDMA1_CS_CTI_MAX_OFFSET 0x1000
42792  #define DCORE2_EDMA1_CS_CTI_SECTION 0x1000
42793  #define mmDCORE2_EDMA1_CS_ETF_BASE 0x65D3000ull
42794  #define DCORE2_EDMA1_CS_ETF_MAX_OFFSET 0x1000
42795  #define DCORE2_EDMA1_CS_ETF_SECTION 0x1000
42796  #define mmDCORE2_EDMA1_CS_SPMU_BASE 0x65D4000ull
42797  #define DCORE2_EDMA1_CS_SPMU_MAX_OFFSET 0x1000
42798  #define DCORE2_EDMA1_CS_SPMU_SECTION 0x1000
42799  #define mmDCORE2_EDMA1_BMON_CTI_BASE 0x65D5000ull
42800  #define DCORE2_EDMA1_BMON_CTI_MAX_OFFSET 0x1000
42801  #define DCORE2_EDMA1_BMON_CTI_SECTION 0x1000
42802  #define mmDCORE2_EDMA1_USER_CTI_BASE 0x65D6000ull
42803  #define DCORE2_EDMA1_USER_CTI_MAX_OFFSET 0x1000
42804  #define DCORE2_EDMA1_USER_CTI_SECTION 0x1000
42805  #define mmDCORE2_EDMA1_BMON_0_BASE 0x65D7000ull
42806  #define DCORE2_EDMA1_BMON_0_MAX_OFFSET 0x1000
42807  #define DCORE2_EDMA1_BMON_0_SECTION 0x1000
42808  #define mmDCORE2_EDMA1_BMON_1_BASE 0x65D8000ull
42809  #define DCORE2_EDMA1_BMON_1_MAX_OFFSET 0x1000
42810  #define DCORE2_EDMA1_BMON_1_SECTION 0x1000
42811  #define mmDCORE2_EDMA1_QM_ARC_RTT_BASE 0x65D9000ull
42812  #define DCORE2_EDMA1_QM_ARC_RTT_MAX_OFFSET 0x1400
42813  #define DCORE2_EDMA1_QM_ARC_RTT_SECTION 0x7000
42814  #define mmDCORE2_VDEC0_CS_ROM_TBL_BASE 0x65E0000ull
42815  #define DCORE2_VDEC0_CS_ROM_TBL_MAX_OFFSET 0x1000
42816  #define DCORE2_VDEC0_CS_ROM_TBL_SECTION 0x1000
42817  #define mmDCORE2_VDEC0_CS_STM_BASE 0x65E1000ull
42818  #define DCORE2_VDEC0_CS_STM_MAX_OFFSET 0x1000
42819  #define DCORE2_VDEC0_CS_STM_SECTION 0x1000
42820  #define mmDCORE2_VDEC0_CS_CTI_BASE 0x65E2000ull
42821  #define DCORE2_VDEC0_CS_CTI_MAX_OFFSET 0x1000
42822  #define DCORE2_VDEC0_CS_CTI_SECTION 0x1000
42823  #define mmDCORE2_VDEC0_CS_ETF_BASE 0x65E3000ull
42824  #define DCORE2_VDEC0_CS_ETF_MAX_OFFSET 0x1000
42825  #define DCORE2_VDEC0_CS_ETF_SECTION 0x1000
42826  #define mmDCORE2_VDEC0_CS_SPMU_BASE 0x65E4000ull
42827  #define DCORE2_VDEC0_CS_SPMU_MAX_OFFSET 0x1000
42828  #define DCORE2_VDEC0_CS_SPMU_SECTION 0x1000
42829  #define mmDCORE2_VDEC0_BMON_CTI_BASE 0x65E5000ull
42830  #define DCORE2_VDEC0_BMON_CTI_MAX_OFFSET 0x1000
42831  #define DCORE2_VDEC0_BMON_CTI_SECTION 0x1000
42832  #define mmDCORE2_VDEC0_USER_CTI_BASE 0x65E6000ull
42833  #define DCORE2_VDEC0_USER_CTI_MAX_OFFSET 0x1000
42834  #define DCORE2_VDEC0_USER_CTI_SECTION 0x1000
42835  #define mmDCORE2_VDEC0_BMON_0_BASE 0x65E7000ull
42836  #define DCORE2_VDEC0_BMON_0_MAX_OFFSET 0x1000
42837  #define DCORE2_VDEC0_BMON_0_SECTION 0x1000
42838  #define mmDCORE2_VDEC0_BMON_1_BASE 0x65E8000ull
42839  #define DCORE2_VDEC0_BMON_1_MAX_OFFSET 0x1000
42840  #define DCORE2_VDEC0_BMON_1_SECTION 0x1000
42841  #define mmDCORE2_VDEC0_BMON_2_BASE 0x65E9000ull
42842  #define DCORE2_VDEC0_BMON_2_MAX_OFFSET 0x1000
42843  #define DCORE2_VDEC0_BMON_2_SECTION 0x7000
42844  #define mmDCORE2_VDEC1_CS_ROM_TBL_BASE 0x65F0000ull
42845  #define DCORE2_VDEC1_CS_ROM_TBL_MAX_OFFSET 0x1000
42846  #define DCORE2_VDEC1_CS_ROM_TBL_SECTION 0x1000
42847  #define mmDCORE2_VDEC1_CS_STM_BASE 0x65F1000ull
42848  #define DCORE2_VDEC1_CS_STM_MAX_OFFSET 0x1000
42849  #define DCORE2_VDEC1_CS_STM_SECTION 0x1000
42850  #define mmDCORE2_VDEC1_CS_CTI_BASE 0x65F2000ull
42851  #define DCORE2_VDEC1_CS_CTI_MAX_OFFSET 0x1000
42852  #define DCORE2_VDEC1_CS_CTI_SECTION 0x1000
42853  #define mmDCORE2_VDEC1_CS_ETF_BASE 0x65F3000ull
42854  #define DCORE2_VDEC1_CS_ETF_MAX_OFFSET 0x1000
42855  #define DCORE2_VDEC1_CS_ETF_SECTION 0x1000
42856  #define mmDCORE2_VDEC1_CS_SPMU_BASE 0x65F4000ull
42857  #define DCORE2_VDEC1_CS_SPMU_MAX_OFFSET 0x1000
42858  #define DCORE2_VDEC1_CS_SPMU_SECTION 0x1000
42859  #define mmDCORE2_VDEC1_BMON_CTI_BASE 0x65F5000ull
42860  #define DCORE2_VDEC1_BMON_CTI_MAX_OFFSET 0x1000
42861  #define DCORE2_VDEC1_BMON_CTI_SECTION 0x1000
42862  #define mmDCORE2_VDEC1_USER_CTI_BASE 0x65F6000ull
42863  #define DCORE2_VDEC1_USER_CTI_MAX_OFFSET 0x1000
42864  #define DCORE2_VDEC1_USER_CTI_SECTION 0x1000
42865  #define mmDCORE2_VDEC1_BMON_0_BASE 0x65F7000ull
42866  #define DCORE2_VDEC1_BMON_0_MAX_OFFSET 0x1000
42867  #define DCORE2_VDEC1_BMON_0_SECTION 0x1000
42868  #define mmDCORE2_VDEC1_BMON_1_BASE 0x65F8000ull
42869  #define DCORE2_VDEC1_BMON_1_MAX_OFFSET 0x1000
42870  #define DCORE2_VDEC1_BMON_1_SECTION 0x1000
42871  #define mmDCORE2_VDEC1_BMON_2_BASE 0x65F9000ull
42872  #define DCORE2_VDEC1_BMON_2_MAX_OFFSET 0x1000
42873  #define DCORE2_VDEC1_BMON_2_SECTION 0x7000
42874  #define mmDCORE3_ROM_TABLE_L_BASE 0x6600000ull
42875  #define DCORE3_ROM_TABLE_L_MAX_OFFSET 0x1000
42876  #define DCORE3_ROM_TABLE_L_SECTION 0x80000
42877  #define mmDCORE3_HMMU0_CS_ROM_TBL_BASE 0x6680000ull
42878  #define DCORE3_HMMU0_CS_ROM_TBL_MAX_OFFSET 0x1000
42879  #define DCORE3_HMMU0_CS_ROM_TBL_SECTION 0x1000
42880  #define mmDCORE3_HMMU0_CS_STM_BASE 0x6681000ull
42881  #define DCORE3_HMMU0_CS_STM_MAX_OFFSET 0x1000
42882  #define DCORE3_HMMU0_CS_STM_SECTION 0x1000
42883  #define mmDCORE3_HMMU0_CS_CTI_BASE 0x6682000ull
42884  #define DCORE3_HMMU0_CS_CTI_MAX_OFFSET 0x1000
42885  #define DCORE3_HMMU0_CS_CTI_SECTION 0x1000
42886  #define mmDCORE3_HMMU0_CS_ETF_BASE 0x6683000ull
42887  #define DCORE3_HMMU0_CS_ETF_MAX_OFFSET 0x1000
42888  #define DCORE3_HMMU0_CS_ETF_SECTION 0x1000
42889  #define mmDCORE3_HMMU0_CS_SPMU_BASE 0x6684000ull
42890  #define DCORE3_HMMU0_CS_SPMU_MAX_OFFSET 0x1000
42891  #define DCORE3_HMMU0_CS_SPMU_SECTION 0x1000
42892  #define mmDCORE3_HMMU0_BMON_CTI_BASE 0x6685000ull
42893  #define DCORE3_HMMU0_BMON_CTI_MAX_OFFSET 0x1000
42894  #define DCORE3_HMMU0_BMON_CTI_SECTION 0x1000
42895  #define mmDCORE3_HMMU0_USER_CTI_BASE 0x6686000ull
42896  #define DCORE3_HMMU0_USER_CTI_MAX_OFFSET 0x1000
42897  #define DCORE3_HMMU0_USER_CTI_SECTION 0x1000
42898  #define mmDCORE3_HMMU0_BMON_0_BASE 0x6687000ull
42899  #define DCORE3_HMMU0_BMON_0_MAX_OFFSET 0x1000
42900  #define DCORE3_HMMU0_BMON_0_SECTION 0x1000
42901  #define mmDCORE3_HMMU0_BMON_1_BASE 0x6688000ull
42902  #define DCORE3_HMMU0_BMON_1_MAX_OFFSET 0x1000
42903  #define DCORE3_HMMU0_BMON_1_SECTION 0x1000
42904  #define mmDCORE3_HMMU0_BMON_3_BASE 0x6689000ull
42905  #define DCORE3_HMMU0_BMON_3_MAX_OFFSET 0x1000
42906  #define DCORE3_HMMU0_BMON_3_SECTION 0x1000
42907  #define mmDCORE3_HMMU0_BMON_2_BASE 0x668A000ull
42908  #define DCORE3_HMMU0_BMON_2_MAX_OFFSET 0x1000
42909  #define DCORE3_HMMU0_BMON_2_SECTION 0x1000
42910  #define mmDCORE3_HMMU0_BMON_4_BASE 0x668B000ull
42911  #define DCORE3_HMMU0_BMON_4_MAX_OFFSET 0x1000
42912  #define DCORE3_HMMU0_BMON_4_SECTION 0x5000
42913  #define mmDCORE3_HMMU1_CS_ROM_TBL_BASE 0x6690000ull
42914  #define DCORE3_HMMU1_CS_ROM_TBL_MAX_OFFSET 0x1000
42915  #define DCORE3_HMMU1_CS_ROM_TBL_SECTION 0x1000
42916  #define mmDCORE3_HMMU1_CS_STM_BASE 0x6691000ull
42917  #define DCORE3_HMMU1_CS_STM_MAX_OFFSET 0x1000
42918  #define DCORE3_HMMU1_CS_STM_SECTION 0x1000
42919  #define mmDCORE3_HMMU1_CS_CTI_BASE 0x6692000ull
42920  #define DCORE3_HMMU1_CS_CTI_MAX_OFFSET 0x1000
42921  #define DCORE3_HMMU1_CS_CTI_SECTION 0x1000
42922  #define mmDCORE3_HMMU1_CS_ETF_BASE 0x6693000ull
42923  #define DCORE3_HMMU1_CS_ETF_MAX_OFFSET 0x1000
42924  #define DCORE3_HMMU1_CS_ETF_SECTION 0x1000
42925  #define mmDCORE3_HMMU1_CS_SPMU_BASE 0x6694000ull
42926  #define DCORE3_HMMU1_CS_SPMU_MAX_OFFSET 0x1000
42927  #define DCORE3_HMMU1_CS_SPMU_SECTION 0x1000
42928  #define mmDCORE3_HMMU1_BMON_CTI_BASE 0x6695000ull
42929  #define DCORE3_HMMU1_BMON_CTI_MAX_OFFSET 0x1000
42930  #define DCORE3_HMMU1_BMON_CTI_SECTION 0x1000
42931  #define mmDCORE3_HMMU1_USER_CTI_BASE 0x6696000ull
42932  #define DCORE3_HMMU1_USER_CTI_MAX_OFFSET 0x1000
42933  #define DCORE3_HMMU1_USER_CTI_SECTION 0x1000
42934  #define mmDCORE3_HMMU1_BMON_0_BASE 0x6697000ull
42935  #define DCORE3_HMMU1_BMON_0_MAX_OFFSET 0x1000
42936  #define DCORE3_HMMU1_BMON_0_SECTION 0x1000
42937  #define mmDCORE3_HMMU1_BMON_1_BASE 0x6698000ull
42938  #define DCORE3_HMMU1_BMON_1_MAX_OFFSET 0x1000
42939  #define DCORE3_HMMU1_BMON_1_SECTION 0x1000
42940  #define mmDCORE3_HMMU1_BMON_3_BASE 0x6699000ull
42941  #define DCORE3_HMMU1_BMON_3_MAX_OFFSET 0x1000
42942  #define DCORE3_HMMU1_BMON_3_SECTION 0x1000
42943  #define mmDCORE3_HMMU1_BMON_2_BASE 0x669A000ull
42944  #define DCORE3_HMMU1_BMON_2_MAX_OFFSET 0x1000
42945  #define DCORE3_HMMU1_BMON_2_SECTION 0x1000
42946  #define mmDCORE3_HMMU1_BMON_4_BASE 0x669B000ull
42947  #define DCORE3_HMMU1_BMON_4_MAX_OFFSET 0x1000
42948  #define DCORE3_HMMU1_BMON_4_SECTION 0x5000
42949  #define mmDCORE3_HMMU2_CS_ROM_TBL_BASE 0x66A0000ull
42950  #define DCORE3_HMMU2_CS_ROM_TBL_MAX_OFFSET 0x1000
42951  #define DCORE3_HMMU2_CS_ROM_TBL_SECTION 0x1000
42952  #define mmDCORE3_HMMU2_CS_STM_BASE 0x66A1000ull
42953  #define DCORE3_HMMU2_CS_STM_MAX_OFFSET 0x1000
42954  #define DCORE3_HMMU2_CS_STM_SECTION 0x1000
42955  #define mmDCORE3_HMMU2_CS_CTI_BASE 0x66A2000ull
42956  #define DCORE3_HMMU2_CS_CTI_MAX_OFFSET 0x1000
42957  #define DCORE3_HMMU2_CS_CTI_SECTION 0x1000
42958  #define mmDCORE3_HMMU2_CS_ETF_BASE 0x66A3000ull
42959  #define DCORE3_HMMU2_CS_ETF_MAX_OFFSET 0x1000
42960  #define DCORE3_HMMU2_CS_ETF_SECTION 0x1000
42961  #define mmDCORE3_HMMU2_CS_SPMU_BASE 0x66A4000ull
42962  #define DCORE3_HMMU2_CS_SPMU_MAX_OFFSET 0x1000
42963  #define DCORE3_HMMU2_CS_SPMU_SECTION 0x1000
42964  #define mmDCORE3_HMMU2_BMON_CTI_BASE 0x66A5000ull
42965  #define DCORE3_HMMU2_BMON_CTI_MAX_OFFSET 0x1000
42966  #define DCORE3_HMMU2_BMON_CTI_SECTION 0x1000
42967  #define mmDCORE3_HMMU2_USER_CTI_BASE 0x66A6000ull
42968  #define DCORE3_HMMU2_USER_CTI_MAX_OFFSET 0x1000
42969  #define DCORE3_HMMU2_USER_CTI_SECTION 0x1000
42970  #define mmDCORE3_HMMU2_BMON_0_BASE 0x66A7000ull
42971  #define DCORE3_HMMU2_BMON_0_MAX_OFFSET 0x1000
42972  #define DCORE3_HMMU2_BMON_0_SECTION 0x1000
42973  #define mmDCORE3_HMMU2_BMON_1_BASE 0x66A8000ull
42974  #define DCORE3_HMMU2_BMON_1_MAX_OFFSET 0x1000
42975  #define DCORE3_HMMU2_BMON_1_SECTION 0x1000
42976  #define mmDCORE3_HMMU2_BMON_3_BASE 0x66A9000ull
42977  #define DCORE3_HMMU2_BMON_3_MAX_OFFSET 0x1000
42978  #define DCORE3_HMMU2_BMON_3_SECTION 0x1000
42979  #define mmDCORE3_HMMU2_BMON_2_BASE 0x66AA000ull
42980  #define DCORE3_HMMU2_BMON_2_MAX_OFFSET 0x1000
42981  #define DCORE3_HMMU2_BMON_2_SECTION 0x1000
42982  #define mmDCORE3_HMMU2_BMON_4_BASE 0x66AB000ull
42983  #define DCORE3_HMMU2_BMON_4_MAX_OFFSET 0x1000
42984  #define DCORE3_HMMU2_BMON_4_SECTION 0x5000
42985  #define mmDCORE3_HMMU3_CS_ROM_TBL_BASE 0x66B0000ull
42986  #define DCORE3_HMMU3_CS_ROM_TBL_MAX_OFFSET 0x1000
42987  #define DCORE3_HMMU3_CS_ROM_TBL_SECTION 0x1000
42988  #define mmDCORE3_HMMU3_CS_STM_BASE 0x66B1000ull
42989  #define DCORE3_HMMU3_CS_STM_MAX_OFFSET 0x1000
42990  #define DCORE3_HMMU3_CS_STM_SECTION 0x1000
42991  #define mmDCORE3_HMMU3_CS_CTI_BASE 0x66B2000ull
42992  #define DCORE3_HMMU3_CS_CTI_MAX_OFFSET 0x1000
42993  #define DCORE3_HMMU3_CS_CTI_SECTION 0x1000
42994  #define mmDCORE3_HMMU3_CS_ETF_BASE 0x66B3000ull
42995  #define DCORE3_HMMU3_CS_ETF_MAX_OFFSET 0x1000
42996  #define DCORE3_HMMU3_CS_ETF_SECTION 0x1000
42997  #define mmDCORE3_HMMU3_CS_SPMU_BASE 0x66B4000ull
42998  #define DCORE3_HMMU3_CS_SPMU_MAX_OFFSET 0x1000
42999  #define DCORE3_HMMU3_CS_SPMU_SECTION 0x1000
43000  #define mmDCORE3_HMMU3_BMON_CTI_BASE 0x66B5000ull
43001  #define DCORE3_HMMU3_BMON_CTI_MAX_OFFSET 0x1000
43002  #define DCORE3_HMMU3_BMON_CTI_SECTION 0x1000
43003  #define mmDCORE3_HMMU3_USER_CTI_BASE 0x66B6000ull
43004  #define DCORE3_HMMU3_USER_CTI_MAX_OFFSET 0x1000
43005  #define DCORE3_HMMU3_USER_CTI_SECTION 0x1000
43006  #define mmDCORE3_HMMU3_BMON_0_BASE 0x66B7000ull
43007  #define DCORE3_HMMU3_BMON_0_MAX_OFFSET 0x1000
43008  #define DCORE3_HMMU3_BMON_0_SECTION 0x1000
43009  #define mmDCORE3_HMMU3_BMON_1_BASE 0x66B8000ull
43010  #define DCORE3_HMMU3_BMON_1_MAX_OFFSET 0x1000
43011  #define DCORE3_HMMU3_BMON_1_SECTION 0x1000
43012  #define mmDCORE3_HMMU3_BMON_3_BASE 0x66B9000ull
43013  #define DCORE3_HMMU3_BMON_3_MAX_OFFSET 0x1000
43014  #define DCORE3_HMMU3_BMON_3_SECTION 0x1000
43015  #define mmDCORE3_HMMU3_BMON_2_BASE 0x66BA000ull
43016  #define DCORE3_HMMU3_BMON_2_MAX_OFFSET 0x1000
43017  #define DCORE3_HMMU3_BMON_2_SECTION 0x1000
43018  #define mmDCORE3_HMMU3_BMON_4_BASE 0x66BB000ull
43019  #define DCORE3_HMMU3_BMON_4_MAX_OFFSET 0x1000
43020  #define DCORE3_HMMU3_BMON_4_SECTION 0x5000
43021  #define mmDCORE3_MME_CTRL_ROM_TABLE_BASE 0x66C0000ull
43022  #define DCORE3_MME_CTRL_ROM_TABLE_MAX_OFFSET 0x1000
43023  #define DCORE3_MME_CTRL_ROM_TABLE_SECTION 0x1000
43024  #define mmDCORE3_MME_CTRL_STM_BASE 0x66C1000ull
43025  #define DCORE3_MME_CTRL_STM_MAX_OFFSET 0x1000
43026  #define DCORE3_MME_CTRL_STM_SECTION 0x1000
43027  #define mmDCORE3_MME_CTRL_CTI_BASE 0x66C2000ull
43028  #define DCORE3_MME_CTRL_CTI_MAX_OFFSET 0x1000
43029  #define DCORE3_MME_CTRL_CTI_SECTION 0x1000
43030  #define mmDCORE3_MME_CTRL_ETF_BASE 0x66C3000ull
43031  #define DCORE3_MME_CTRL_ETF_MAX_OFFSET 0x1000
43032  #define DCORE3_MME_CTRL_ETF_SECTION 0x1000
43033  #define mmDCORE3_MME_CTRL_SPMU_BASE 0x66C4000ull
43034  #define DCORE3_MME_CTRL_SPMU_MAX_OFFSET 0x1000
43035  #define DCORE3_MME_CTRL_SPMU_SECTION 0x1000
43036  #define mmDCORE3_MME_CTRL_CTI0_BASE 0x66C5000ull
43037  #define DCORE3_MME_CTRL_CTI0_MAX_OFFSET 0x1000
43038  #define DCORE3_MME_CTRL_CTI0_SECTION 0x1000
43039  #define mmDCORE3_MME_CTRL_CTI1_BASE 0x66C6000ull
43040  #define DCORE3_MME_CTRL_CTI1_MAX_OFFSET 0x1000
43041  #define DCORE3_MME_CTRL_CTI1_SECTION 0x1000
43042  #define mmDCORE3_MME_CTRL_BMON0_BASE 0x66C7000ull
43043  #define DCORE3_MME_CTRL_BMON0_MAX_OFFSET 0x1000
43044  #define DCORE3_MME_CTRL_BMON0_SECTION 0x1000
43045  #define mmDCORE3_MME_CTRL_BMON1_BASE 0x66C8000ull
43046  #define DCORE3_MME_CTRL_BMON1_MAX_OFFSET 0x1000
43047  #define DCORE3_MME_CTRL_BMON1_SECTION 0x1000
43048  #define mmDCORE3_MME_CTRL_BMON2_BASE 0x66C9000ull
43049  #define DCORE3_MME_CTRL_BMON2_MAX_OFFSET 0x1000
43050  #define DCORE3_MME_CTRL_BMON2_SECTION 0x1000
43051  #define mmDCORE3_MME_CTRL_BMON3_BASE 0x66CA000ull
43052  #define DCORE3_MME_CTRL_BMON3_MAX_OFFSET 0x1000
43053  #define DCORE3_MME_CTRL_BMON3_SECTION 0x1000
43054  #define mmDCORE3_MME_CTRL_ARC_RTT_BASE 0x66CB000ull
43055  #define DCORE3_MME_CTRL_ARC_RTT_MAX_OFFSET 0x1400
43056  #define DCORE3_MME_CTRL_ARC_RTT_SECTION 0x5000
43057  #define mmDCORE3_MME_SBTE0_ROM_TBL_BASE 0x66D0000ull
43058  #define DCORE3_MME_SBTE0_ROM_TBL_MAX_OFFSET 0x1000
43059  #define DCORE3_MME_SBTE0_ROM_TBL_SECTION 0x1000
43060  #define mmDCORE3_MME_SBTE0_STM_BASE 0x66D1000ull
43061  #define DCORE3_MME_SBTE0_STM_MAX_OFFSET 0x1000
43062  #define DCORE3_MME_SBTE0_STM_SECTION 0x1000
43063  #define mmDCORE3_MME_SBTE0_CTI_BASE 0x66D2000ull
43064  #define DCORE3_MME_SBTE0_CTI_MAX_OFFSET 0x1000
43065  #define DCORE3_MME_SBTE0_CTI_SECTION 0x1000
43066  #define mmDCORE3_MME_SBTE0_ETF_BASE 0x66D3000ull
43067  #define DCORE3_MME_SBTE0_ETF_MAX_OFFSET 0x1000
43068  #define DCORE3_MME_SBTE0_ETF_SECTION 0x1000
43069  #define mmDCORE3_MME_SBTE0_SPMU_BASE 0x66D4000ull
43070  #define DCORE3_MME_SBTE0_SPMU_MAX_OFFSET 0x1000
43071  #define DCORE3_MME_SBTE0_SPMU_SECTION 0x1000
43072  #define mmDCORE3_MME_SBTE0_CTI0_BASE 0x66D5000ull
43073  #define DCORE3_MME_SBTE0_CTI0_MAX_OFFSET 0x1000
43074  #define DCORE3_MME_SBTE0_CTI0_SECTION 0x1000
43075  #define mmDCORE3_MME_SBTE0_CTI1_BASE 0x66D6000ull
43076  #define DCORE3_MME_SBTE0_CTI1_MAX_OFFSET 0x1000
43077  #define DCORE3_MME_SBTE0_CTI1_SECTION 0x1000
43078  #define mmDCORE3_MME_SBTE0_BMON0_BASE 0x66D7000ull
43079  #define DCORE3_MME_SBTE0_BMON0_MAX_OFFSET 0x1000
43080  #define DCORE3_MME_SBTE0_BMON0_SECTION 0x1000
43081  #define mmDCORE3_MME_SBTE1_ROM_TBL_BASE 0x66D8000ull
43082  #define DCORE3_MME_SBTE1_ROM_TBL_MAX_OFFSET 0x1000
43083  #define DCORE3_MME_SBTE1_ROM_TBL_SECTION 0x1000
43084  #define mmDCORE3_MME_SBTE1_STM_BASE 0x66D9000ull
43085  #define DCORE3_MME_SBTE1_STM_MAX_OFFSET 0x1000
43086  #define DCORE3_MME_SBTE1_STM_SECTION 0x1000
43087  #define mmDCORE3_MME_SBTE1_CTI_BASE 0x66DA000ull
43088  #define DCORE3_MME_SBTE1_CTI_MAX_OFFSET 0x1000
43089  #define DCORE3_MME_SBTE1_CTI_SECTION 0x1000
43090  #define mmDCORE3_MME_SBTE1_ETF_BASE 0x66DB000ull
43091  #define DCORE3_MME_SBTE1_ETF_MAX_OFFSET 0x1000
43092  #define DCORE3_MME_SBTE1_ETF_SECTION 0x1000
43093  #define mmDCORE3_MME_SBTE1_SPMU_BASE 0x66DC000ull
43094  #define DCORE3_MME_SBTE1_SPMU_MAX_OFFSET 0x1000
43095  #define DCORE3_MME_SBTE1_SPMU_SECTION 0x1000
43096  #define mmDCORE3_MME_SBTE1_CTI0_BASE 0x66DD000ull
43097  #define DCORE3_MME_SBTE1_CTI0_MAX_OFFSET 0x1000
43098  #define DCORE3_MME_SBTE1_CTI0_SECTION 0x1000
43099  #define mmDCORE3_MME_SBTE1_CTI1_BASE 0x66DE000ull
43100  #define DCORE3_MME_SBTE1_CTI1_MAX_OFFSET 0x1000
43101  #define DCORE3_MME_SBTE1_CTI1_SECTION 0x1000
43102  #define mmDCORE3_MME_SBTE1_BMON0_BASE 0x66DF000ull
43103  #define DCORE3_MME_SBTE1_BMON0_MAX_OFFSET 0x1000
43104  #define DCORE3_MME_SBTE1_BMON0_SECTION 0x1000
43105  #define mmDCORE3_MME_SBTE2_ROM_TBL_BASE 0x66E0000ull
43106  #define DCORE3_MME_SBTE2_ROM_TBL_MAX_OFFSET 0x1000
43107  #define DCORE3_MME_SBTE2_ROM_TBL_SECTION 0x1000
43108  #define mmDCORE3_MME_SBTE2_STM_BASE 0x66E1000ull
43109  #define DCORE3_MME_SBTE2_STM_MAX_OFFSET 0x1000
43110  #define DCORE3_MME_SBTE2_STM_SECTION 0x1000
43111  #define mmDCORE3_MME_SBTE2_CTI_BASE 0x66E2000ull
43112  #define DCORE3_MME_SBTE2_CTI_MAX_OFFSET 0x1000
43113  #define DCORE3_MME_SBTE2_CTI_SECTION 0x1000
43114  #define mmDCORE3_MME_SBTE2_ETF_BASE 0x66E3000ull
43115  #define DCORE3_MME_SBTE2_ETF_MAX_OFFSET 0x1000
43116  #define DCORE3_MME_SBTE2_ETF_SECTION 0x1000
43117  #define mmDCORE3_MME_SBTE2_SPMU_BASE 0x66E4000ull
43118  #define DCORE3_MME_SBTE2_SPMU_MAX_OFFSET 0x1000
43119  #define DCORE3_MME_SBTE2_SPMU_SECTION 0x1000
43120  #define mmDCORE3_MME_SBTE2_CTI0_BASE 0x66E5000ull
43121  #define DCORE3_MME_SBTE2_CTI0_MAX_OFFSET 0x1000
43122  #define DCORE3_MME_SBTE2_CTI0_SECTION 0x1000
43123  #define mmDCORE3_MME_SBTE2_CTI1_BASE 0x66E6000ull
43124  #define DCORE3_MME_SBTE2_CTI1_MAX_OFFSET 0x1000
43125  #define DCORE3_MME_SBTE2_CTI1_SECTION 0x1000
43126  #define mmDCORE3_MME_SBTE2_BMON0_BASE 0x66E7000ull
43127  #define DCORE3_MME_SBTE2_BMON0_MAX_OFFSET 0x1000
43128  #define DCORE3_MME_SBTE2_BMON0_SECTION 0x1000
43129  #define mmDCORE3_MME_SBTE3_ROM_TBL_BASE 0x66E8000ull
43130  #define DCORE3_MME_SBTE3_ROM_TBL_MAX_OFFSET 0x1000
43131  #define DCORE3_MME_SBTE3_ROM_TBL_SECTION 0x1000
43132  #define mmDCORE3_MME_SBTE3_STM_BASE 0x66E9000ull
43133  #define DCORE3_MME_SBTE3_STM_MAX_OFFSET 0x1000
43134  #define DCORE3_MME_SBTE3_STM_SECTION 0x1000
43135  #define mmDCORE3_MME_SBTE3_CTI_BASE 0x66EA000ull
43136  #define DCORE3_MME_SBTE3_CTI_MAX_OFFSET 0x1000
43137  #define DCORE3_MME_SBTE3_CTI_SECTION 0x1000
43138  #define mmDCORE3_MME_SBTE3_ETF_BASE 0x66EB000ull
43139  #define DCORE3_MME_SBTE3_ETF_MAX_OFFSET 0x1000
43140  #define DCORE3_MME_SBTE3_ETF_SECTION 0x1000
43141  #define mmDCORE3_MME_SBTE3_SPMU_BASE 0x66EC000ull
43142  #define DCORE3_MME_SBTE3_SPMU_MAX_OFFSET 0x1000
43143  #define DCORE3_MME_SBTE3_SPMU_SECTION 0x1000
43144  #define mmDCORE3_MME_SBTE3_CTI0_BASE 0x66ED000ull
43145  #define DCORE3_MME_SBTE3_CTI0_MAX_OFFSET 0x1000
43146  #define DCORE3_MME_SBTE3_CTI0_SECTION 0x1000
43147  #define mmDCORE3_MME_SBTE3_CTI1_BASE 0x66EE000ull
43148  #define DCORE3_MME_SBTE3_CTI1_MAX_OFFSET 0x1000
43149  #define DCORE3_MME_SBTE3_CTI1_SECTION 0x1000
43150  #define mmDCORE3_MME_SBTE3_BMON0_BASE 0x66EF000ull
43151  #define DCORE3_MME_SBTE3_BMON0_MAX_OFFSET 0x1000
43152  #define DCORE3_MME_SBTE3_BMON0_SECTION 0x1000
43153  #define mmDCORE3_MME_SBTE4_ROM_TBL_BASE 0x66F0000ull
43154  #define DCORE3_MME_SBTE4_ROM_TBL_MAX_OFFSET 0x1000
43155  #define DCORE3_MME_SBTE4_ROM_TBL_SECTION 0x1000
43156  #define mmDCORE3_MME_SBTE4_STM_BASE 0x66F1000ull
43157  #define DCORE3_MME_SBTE4_STM_MAX_OFFSET 0x1000
43158  #define DCORE3_MME_SBTE4_STM_SECTION 0x1000
43159  #define mmDCORE3_MME_SBTE4_CTI_BASE 0x66F2000ull
43160  #define DCORE3_MME_SBTE4_CTI_MAX_OFFSET 0x1000
43161  #define DCORE3_MME_SBTE4_CTI_SECTION 0x1000
43162  #define mmDCORE3_MME_SBTE4_ETF_BASE 0x66F3000ull
43163  #define DCORE3_MME_SBTE4_ETF_MAX_OFFSET 0x1000
43164  #define DCORE3_MME_SBTE4_ETF_SECTION 0x1000
43165  #define mmDCORE3_MME_SBTE4_SPMU_BASE 0x66F4000ull
43166  #define DCORE3_MME_SBTE4_SPMU_MAX_OFFSET 0x1000
43167  #define DCORE3_MME_SBTE4_SPMU_SECTION 0x1000
43168  #define mmDCORE3_MME_SBTE4_CTI0_BASE 0x66F5000ull
43169  #define DCORE3_MME_SBTE4_CTI0_MAX_OFFSET 0x1000
43170  #define DCORE3_MME_SBTE4_CTI0_SECTION 0x1000
43171  #define mmDCORE3_MME_SBTE4_CTI1_BASE 0x66F6000ull
43172  #define DCORE3_MME_SBTE4_CTI1_MAX_OFFSET 0x1000
43173  #define DCORE3_MME_SBTE4_CTI1_SECTION 0x1000
43174  #define mmDCORE3_MME_SBTE4_BMON0_BASE 0x66F7000ull
43175  #define DCORE3_MME_SBTE4_BMON0_MAX_OFFSET 0x1000
43176  #define DCORE3_MME_SBTE4_BMON0_SECTION 0x9000
43177  #define mmDCORE3_MME_ACC_CS_ROM_TBL_BASE 0x6700000ull
43178  #define DCORE3_MME_ACC_CS_ROM_TBL_MAX_OFFSET 0x1000
43179  #define DCORE3_MME_ACC_CS_ROM_TBL_SECTION 0x1000
43180  #define mmDCORE3_MME_ACC_STM_BASE 0x6701000ull
43181  #define DCORE3_MME_ACC_STM_MAX_OFFSET 0x1000
43182  #define DCORE3_MME_ACC_STM_SECTION 0x1000
43183  #define mmDCORE3_MME_ACC_CTI_BASE 0x6702000ull
43184  #define DCORE3_MME_ACC_CTI_MAX_OFFSET 0x1000
43185  #define DCORE3_MME_ACC_CTI_SECTION 0x1000
43186  #define mmDCORE3_MME_ACC_ETF_BASE 0x6703000ull
43187  #define DCORE3_MME_ACC_ETF_MAX_OFFSET 0x1000
43188  #define DCORE3_MME_ACC_ETF_SECTION 0x1000
43189  #define mmDCORE3_MME_ACC_SPMU_BASE 0x6704000ull
43190  #define DCORE3_MME_ACC_SPMU_MAX_OFFSET 0x1000
43191  #define DCORE3_MME_ACC_SPMU_SECTION 0x1000
43192  #define mmDCORE3_MME_ACC_CTI0_BASE 0x6705000ull
43193  #define DCORE3_MME_ACC_CTI0_MAX_OFFSET 0x1000
43194  #define DCORE3_MME_ACC_CTI0_SECTION 0x1000
43195  #define mmDCORE3_MME_ACC_CTI1_BASE 0x6706000ull
43196  #define DCORE3_MME_ACC_CTI1_MAX_OFFSET 0x1000
43197  #define DCORE3_MME_ACC_CTI1_SECTION 0x1000
43198  #define mmDCORE3_MME_ACC_BMON0_BASE 0x6707000ull
43199  #define DCORE3_MME_ACC_BMON0_MAX_OFFSET 0x1000
43200  #define DCORE3_MME_ACC_BMON0_SECTION 0x1000
43201  #define mmDCORE3_MME_ACC_BMON1_BASE 0x6708000ull
43202  #define DCORE3_MME_ACC_BMON1_MAX_OFFSET 0x1000
43203  #define DCORE3_MME_ACC_BMON1_SECTION 0x8000
43204  #define mmDCORE3_SM_CS_DBG_ROM_TBL_BASE 0x6710000ull
43205  #define DCORE3_SM_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43206  #define DCORE3_SM_CS_DBG_ROM_TBL_SECTION 0x1000
43207  #define mmDCORE3_SM_STM_BASE 0x6711000ull
43208  #define DCORE3_SM_STM_MAX_OFFSET 0x1000
43209  #define DCORE3_SM_STM_SECTION 0x1000
43210  #define mmDCORE3_SM_CTI_BASE 0x6712000ull
43211  #define DCORE3_SM_CTI_MAX_OFFSET 0x1000
43212  #define DCORE3_SM_CTI_SECTION 0x1000
43213  #define mmDCORE3_SM_ETF_BASE 0x6713000ull
43214  #define DCORE3_SM_ETF_MAX_OFFSET 0x1000
43215  #define DCORE3_SM_ETF_SECTION 0x1000
43216  #define mmDCORE3_SM_SPMU_BASE 0x6714000ull
43217  #define DCORE3_SM_SPMU_MAX_OFFSET 0x1000
43218  #define DCORE3_SM_SPMU_SECTION 0x1000
43219  #define mmDCORE3_SM_BMON_CTI_BASE 0x6715000ull
43220  #define DCORE3_SM_BMON_CTI_MAX_OFFSET 0x1000
43221  #define DCORE3_SM_BMON_CTI_SECTION 0x1000
43222  #define mmDCORE3_SM_USER_CTI_BASE 0x6716000ull
43223  #define DCORE3_SM_USER_CTI_MAX_OFFSET 0x1000
43224  #define DCORE3_SM_USER_CTI_SECTION 0x1000
43225  #define mmDCORE3_SM_BMON_BASE 0x6717000ull
43226  #define DCORE3_SM_BMON_MAX_OFFSET 0x1000
43227  #define DCORE3_SM_BMON_SECTION 0x1000
43228  #define mmDCORE3_SM_BMON1_BASE 0x6718000ull
43229  #define DCORE3_SM_BMON1_MAX_OFFSET 0x1000
43230  #define DCORE3_SM_BMON1_SECTION 0x18000
43231  #define mmDCORE3_XFT_FUNNEL_BASE 0x6730000ull
43232  #define DCORE3_XFT_FUNNEL_MAX_OFFSET 0x1000
43233  #define DCORE3_XFT_FUNNEL_SECTION 0x8000
43234  #define mmDCORE3_TFT0_FUNNEL_BASE 0x6738000ull
43235  #define DCORE3_TFT0_FUNNEL_MAX_OFFSET 0x1000
43236  #define DCORE3_TFT0_FUNNEL_SECTION 0x1000
43237  #define mmDCORE3_TFT1_FUNNEL_BASE 0x6739000ull
43238  #define DCORE3_TFT1_FUNNEL_MAX_OFFSET 0x1000
43239  #define DCORE3_TFT1_FUNNEL_SECTION 0x1000
43240  #define mmDCORE3_TFT2_FUNNEL_BASE 0x673A000ull
43241  #define DCORE3_TFT2_FUNNEL_MAX_OFFSET 0x1000
43242  #define DCORE3_TFT2_FUNNEL_SECTION 0x7000
43243  #define mmDCORE3_RTR0_FUNNEL_BASE 0x6741000ull
43244  #define DCORE3_RTR0_FUNNEL_MAX_OFFSET 0x1000
43245  #define DCORE3_RTR0_FUNNEL_SECTION 0x4000
43246  #define mmDCORE3_MIF0_FUNNEL_BASE 0x6745000ull
43247  #define DCORE3_MIF0_FUNNEL_MAX_OFFSET 0x1000
43248  #define DCORE3_MIF0_FUNNEL_SECTION 0x4000
43249  #define mmDCORE3_RTR1_FUNNEL_BASE 0x6749000ull
43250  #define DCORE3_RTR1_FUNNEL_MAX_OFFSET 0x1000
43251  #define DCORE3_RTR1_FUNNEL_SECTION 0x4000
43252  #define mmDCORE3_MIF1_FUNNEL_BASE 0x674D000ull
43253  #define DCORE3_MIF1_FUNNEL_MAX_OFFSET 0x1000
43254  #define DCORE3_MIF1_FUNNEL_SECTION 0x4000
43255  #define mmDCORE3_RTR2_FUNNEL_BASE 0x6751000ull
43256  #define DCORE3_RTR2_FUNNEL_MAX_OFFSET 0x1000
43257  #define DCORE3_RTR2_FUNNEL_SECTION 0x4000
43258  #define mmDCORE3_MIF2_FUNNEL_BASE 0x6755000ull
43259  #define DCORE3_MIF2_FUNNEL_MAX_OFFSET 0x1000
43260  #define DCORE3_MIF2_FUNNEL_SECTION 0x4000
43261  #define mmDCORE3_RTR3_FUNNEL_BASE 0x6759000ull
43262  #define DCORE3_RTR3_FUNNEL_MAX_OFFSET 0x1000
43263  #define DCORE3_RTR3_FUNNEL_SECTION 0x4000
43264  #define mmDCORE3_MIF3_FUNNEL_BASE 0x675D000ull
43265  #define DCORE3_MIF3_FUNNEL_MAX_OFFSET 0x1000
43266  #define DCORE3_MIF3_FUNNEL_SECTION 0x4000
43267  #define mmDCORE3_RTR4_FUNNEL_BASE 0x6761000ull
43268  #define DCORE3_RTR4_FUNNEL_MAX_OFFSET 0x1000
43269  #define DCORE3_RTR4_FUNNEL_SECTION 0x8000
43270  #define mmDCORE3_RTR5_FUNNEL_BASE 0x6769000ull
43271  #define DCORE3_RTR5_FUNNEL_MAX_OFFSET 0x1000
43272  #define DCORE3_RTR5_FUNNEL_SECTION 0x8000
43273  #define mmDCORE3_RTR6_FUNNEL_BASE 0x6771000ull
43274  #define DCORE3_RTR6_FUNNEL_MAX_OFFSET 0x1000
43275  #define DCORE3_RTR6_FUNNEL_SECTION 0x8000
43276  #define mmDCORE3_RTR7_FUNNEL_BASE 0x6779000ull
43277  #define DCORE3_RTR7_FUNNEL_MAX_OFFSET 0x1000
43278  #define DCORE3_RTR7_FUNNEL_SECTION 0x47000
43279  #define mmDCORE3_EDMA0_CS_ROM_TBL_BASE 0x67C0000ull
43280  #define DCORE3_EDMA0_CS_ROM_TBL_MAX_OFFSET 0x1000
43281  #define DCORE3_EDMA0_CS_ROM_TBL_SECTION 0x1000
43282  #define mmDCORE3_EDMA0_CS_STM_BASE 0x67C1000ull
43283  #define DCORE3_EDMA0_CS_STM_MAX_OFFSET 0x1000
43284  #define DCORE3_EDMA0_CS_STM_SECTION 0x1000
43285  #define mmDCORE3_EDMA0_CS_CTI_BASE 0x67C2000ull
43286  #define DCORE3_EDMA0_CS_CTI_MAX_OFFSET 0x1000
43287  #define DCORE3_EDMA0_CS_CTI_SECTION 0x1000
43288  #define mmDCORE3_EDMA0_CS_ETF_BASE 0x67C3000ull
43289  #define DCORE3_EDMA0_CS_ETF_MAX_OFFSET 0x1000
43290  #define DCORE3_EDMA0_CS_ETF_SECTION 0x1000
43291  #define mmDCORE3_EDMA0_CS_SPMU_BASE 0x67C4000ull
43292  #define DCORE3_EDMA0_CS_SPMU_MAX_OFFSET 0x1000
43293  #define DCORE3_EDMA0_CS_SPMU_SECTION 0x1000
43294  #define mmDCORE3_EDMA0_BMON_CTI_BASE 0x67C5000ull
43295  #define DCORE3_EDMA0_BMON_CTI_MAX_OFFSET 0x1000
43296  #define DCORE3_EDMA0_BMON_CTI_SECTION 0x1000
43297  #define mmDCORE3_EDMA0_USER_CTI_BASE 0x67C6000ull
43298  #define DCORE3_EDMA0_USER_CTI_MAX_OFFSET 0x1000
43299  #define DCORE3_EDMA0_USER_CTI_SECTION 0x1000
43300  #define mmDCORE3_EDMA0_BMON_0_BASE 0x67C7000ull
43301  #define DCORE3_EDMA0_BMON_0_MAX_OFFSET 0x1000
43302  #define DCORE3_EDMA0_BMON_0_SECTION 0x1000
43303  #define mmDCORE3_EDMA0_BMON_1_BASE 0x67C8000ull
43304  #define DCORE3_EDMA0_BMON_1_MAX_OFFSET 0x1000
43305  #define DCORE3_EDMA0_BMON_1_SECTION 0x1000
43306  #define mmDCORE3_EDMA0_QM_ARC_RTT_BASE 0x67C9000ull
43307  #define DCORE3_EDMA0_QM_ARC_RTT_MAX_OFFSET 0x1400
43308  #define DCORE3_EDMA0_QM_ARC_RTT_SECTION 0x7000
43309  #define mmDCORE3_EDMA1_CS_ROM_TBL_BASE 0x67D0000ull
43310  #define DCORE3_EDMA1_CS_ROM_TBL_MAX_OFFSET 0x1000
43311  #define DCORE3_EDMA1_CS_ROM_TBL_SECTION 0x1000
43312  #define mmDCORE3_EDMA1_CS_STM_BASE 0x67D1000ull
43313  #define DCORE3_EDMA1_CS_STM_MAX_OFFSET 0x1000
43314  #define DCORE3_EDMA1_CS_STM_SECTION 0x1000
43315  #define mmDCORE3_EDMA1_CS_CTI_BASE 0x67D2000ull
43316  #define DCORE3_EDMA1_CS_CTI_MAX_OFFSET 0x1000
43317  #define DCORE3_EDMA1_CS_CTI_SECTION 0x1000
43318  #define mmDCORE3_EDMA1_CS_ETF_BASE 0x67D3000ull
43319  #define DCORE3_EDMA1_CS_ETF_MAX_OFFSET 0x1000
43320  #define DCORE3_EDMA1_CS_ETF_SECTION 0x1000
43321  #define mmDCORE3_EDMA1_CS_SPMU_BASE 0x67D4000ull
43322  #define DCORE3_EDMA1_CS_SPMU_MAX_OFFSET 0x1000
43323  #define DCORE3_EDMA1_CS_SPMU_SECTION 0x1000
43324  #define mmDCORE3_EDMA1_BMON_CTI_BASE 0x67D5000ull
43325  #define DCORE3_EDMA1_BMON_CTI_MAX_OFFSET 0x1000
43326  #define DCORE3_EDMA1_BMON_CTI_SECTION 0x1000
43327  #define mmDCORE3_EDMA1_USER_CTI_BASE 0x67D6000ull
43328  #define DCORE3_EDMA1_USER_CTI_MAX_OFFSET 0x1000
43329  #define DCORE3_EDMA1_USER_CTI_SECTION 0x1000
43330  #define mmDCORE3_EDMA1_BMON_0_BASE 0x67D7000ull
43331  #define DCORE3_EDMA1_BMON_0_MAX_OFFSET 0x1000
43332  #define DCORE3_EDMA1_BMON_0_SECTION 0x1000
43333  #define mmDCORE3_EDMA1_BMON_1_BASE 0x67D8000ull
43334  #define DCORE3_EDMA1_BMON_1_MAX_OFFSET 0x1000
43335  #define DCORE3_EDMA1_BMON_1_SECTION 0x1000
43336  #define mmDCORE3_EDMA1_QM_ARC_RTT_BASE 0x67D9000ull
43337  #define DCORE3_EDMA1_QM_ARC_RTT_MAX_OFFSET 0x1400
43338  #define DCORE3_EDMA1_QM_ARC_RTT_SECTION 0x7000
43339  #define mmDCORE3_VDEC0_CS_ROM_TBL_BASE 0x67E0000ull
43340  #define DCORE3_VDEC0_CS_ROM_TBL_MAX_OFFSET 0x1000
43341  #define DCORE3_VDEC0_CS_ROM_TBL_SECTION 0x1000
43342  #define mmDCORE3_VDEC0_CS_STM_BASE 0x67E1000ull
43343  #define DCORE3_VDEC0_CS_STM_MAX_OFFSET 0x1000
43344  #define DCORE3_VDEC0_CS_STM_SECTION 0x1000
43345  #define mmDCORE3_VDEC0_CS_CTI_BASE 0x67E2000ull
43346  #define DCORE3_VDEC0_CS_CTI_MAX_OFFSET 0x1000
43347  #define DCORE3_VDEC0_CS_CTI_SECTION 0x1000
43348  #define mmDCORE3_VDEC0_CS_ETF_BASE 0x67E3000ull
43349  #define DCORE3_VDEC0_CS_ETF_MAX_OFFSET 0x1000
43350  #define DCORE3_VDEC0_CS_ETF_SECTION 0x1000
43351  #define mmDCORE3_VDEC0_CS_SPMU_BASE 0x67E4000ull
43352  #define DCORE3_VDEC0_CS_SPMU_MAX_OFFSET 0x1000
43353  #define DCORE3_VDEC0_CS_SPMU_SECTION 0x1000
43354  #define mmDCORE3_VDEC0_BMON_CTI_BASE 0x67E5000ull
43355  #define DCORE3_VDEC0_BMON_CTI_MAX_OFFSET 0x1000
43356  #define DCORE3_VDEC0_BMON_CTI_SECTION 0x1000
43357  #define mmDCORE3_VDEC0_USER_CTI_BASE 0x67E6000ull
43358  #define DCORE3_VDEC0_USER_CTI_MAX_OFFSET 0x1000
43359  #define DCORE3_VDEC0_USER_CTI_SECTION 0x1000
43360  #define mmDCORE3_VDEC0_BMON_0_BASE 0x67E7000ull
43361  #define DCORE3_VDEC0_BMON_0_MAX_OFFSET 0x1000
43362  #define DCORE3_VDEC0_BMON_0_SECTION 0x1000
43363  #define mmDCORE3_VDEC0_BMON_1_BASE 0x67E8000ull
43364  #define DCORE3_VDEC0_BMON_1_MAX_OFFSET 0x1000
43365  #define DCORE3_VDEC0_BMON_1_SECTION 0x1000
43366  #define mmDCORE3_VDEC0_BMON_2_BASE 0x67E9000ull
43367  #define DCORE3_VDEC0_BMON_2_MAX_OFFSET 0x1000
43368  #define DCORE3_VDEC0_BMON_2_SECTION 0x7000
43369  #define mmDCORE3_VDEC1_CS_ROM_TBL_BASE 0x67F0000ull
43370  #define DCORE3_VDEC1_CS_ROM_TBL_MAX_OFFSET 0x1000
43371  #define DCORE3_VDEC1_CS_ROM_TBL_SECTION 0x1000
43372  #define mmDCORE3_VDEC1_CS_STM_BASE 0x67F1000ull
43373  #define DCORE3_VDEC1_CS_STM_MAX_OFFSET 0x1000
43374  #define DCORE3_VDEC1_CS_STM_SECTION 0x1000
43375  #define mmDCORE3_VDEC1_CS_CTI_BASE 0x67F2000ull
43376  #define DCORE3_VDEC1_CS_CTI_MAX_OFFSET 0x1000
43377  #define DCORE3_VDEC1_CS_CTI_SECTION 0x1000
43378  #define mmDCORE3_VDEC1_CS_ETF_BASE 0x67F3000ull
43379  #define DCORE3_VDEC1_CS_ETF_MAX_OFFSET 0x1000
43380  #define DCORE3_VDEC1_CS_ETF_SECTION 0x1000
43381  #define mmDCORE3_VDEC1_CS_SPMU_BASE 0x67F4000ull
43382  #define DCORE3_VDEC1_CS_SPMU_MAX_OFFSET 0x1000
43383  #define DCORE3_VDEC1_CS_SPMU_SECTION 0x1000
43384  #define mmDCORE3_VDEC1_BMON_CTI_BASE 0x67F5000ull
43385  #define DCORE3_VDEC1_BMON_CTI_MAX_OFFSET 0x1000
43386  #define DCORE3_VDEC1_BMON_CTI_SECTION 0x1000
43387  #define mmDCORE3_VDEC1_USER_CTI_BASE 0x67F6000ull
43388  #define DCORE3_VDEC1_USER_CTI_MAX_OFFSET 0x1000
43389  #define DCORE3_VDEC1_USER_CTI_SECTION 0x1000
43390  #define mmDCORE3_VDEC1_BMON_0_BASE 0x67F7000ull
43391  #define DCORE3_VDEC1_BMON_0_MAX_OFFSET 0x1000
43392  #define DCORE3_VDEC1_BMON_0_SECTION 0x1000
43393  #define mmDCORE3_VDEC1_BMON_1_BASE 0x67F8000ull
43394  #define DCORE3_VDEC1_BMON_1_MAX_OFFSET 0x1000
43395  #define DCORE3_VDEC1_BMON_1_SECTION 0x1000
43396  #define mmDCORE3_VDEC1_BMON_2_BASE 0x67F9000ull
43397  #define DCORE3_VDEC1_BMON_2_MAX_OFFSET 0x1000
43398  #define DCORE3_VDEC1_BMON_2_SECTION 0x7000
43399  #define mmCA53_BASE 0x6800000ull
43400  #define CA53_MAX_OFFSET 0x141000
43401  #define CA53_SECTION 0x400000
43402  #define mmPCI_ROM_TABLE_BASE 0x6C00000ull
43403  #define PCI_ROM_TABLE_MAX_OFFSET 0x1000
43404  #define PCI_ROM_TABLE_SECTION 0x1000
43405  #define mmPCIE_STM_BASE 0x6C01000ull
43406  #define PCIE_STM_MAX_OFFSET 0x1000
43407  #define PCIE_STM_SECTION 0x1000
43408  #define mmPCIE_ETF_BASE 0x6C02000ull
43409  #define PCIE_ETF_MAX_OFFSET 0x1000
43410  #define PCIE_ETF_SECTION 0x1000
43411  #define mmPCIE_CTI_0_BASE 0x6C03000ull
43412  #define PCIE_CTI_0_MAX_OFFSET 0x1000
43413  #define PCIE_CTI_0_SECTION 0x1000
43414  #define mmPCIE_SPMU_BASE 0x6C04000ull
43415  #define PCIE_SPMU_MAX_OFFSET 0x1000
43416  #define PCIE_SPMU_SECTION 0x1000
43417  #define mmPCIE_CTI_1_BASE 0x6C05000ull
43418  #define PCIE_CTI_1_MAX_OFFSET 0x1000
43419  #define PCIE_CTI_1_SECTION 0x2000
43420  #define mmPCIE_BMON_MSTR_WR_BASE 0x6C07000ull
43421  #define PCIE_BMON_MSTR_WR_MAX_OFFSET 0x1000
43422  #define PCIE_BMON_MSTR_WR_SECTION 0x1000
43423  #define mmPCIE_BMON_MSTR_RD_BASE 0x6C08000ull
43424  #define PCIE_BMON_MSTR_RD_MAX_OFFSET 0x1000
43425  #define PCIE_BMON_MSTR_RD_SECTION 0x1000
43426  #define mmPCIE_BMON_SLV_WR_BASE 0x6C09000ull
43427  #define PCIE_BMON_SLV_WR_MAX_OFFSET 0x1000
43428  #define PCIE_BMON_SLV_WR_SECTION 0x1000
43429  #define mmPCIE_BMON_SLV_RD_BASE 0x6C0A000ull
43430  #define PCIE_BMON_SLV_RD_MAX_OFFSET 0x1000
43431  #define PCIE_BMON_SLV_RD_SECTION 0x36000
43432  #define mmTOP_ROM_TABLE_BASE 0x6C40000ull
43433  #define TOP_ROM_TABLE_MAX_OFFSET 0x1000
43434  #define TOP_ROM_TABLE_SECTION 0x1000
43435  #define mmPSOC_CTI_BASE 0x6C41000ull
43436  #define PSOC_CTI_MAX_OFFSET 0x1000
43437  #define PSOC_CTI_SECTION 0x1000
43438  #define mmPSOC_STM_BASE 0x6C42000ull
43439  #define PSOC_STM_MAX_OFFSET 0x1000
43440  #define PSOC_STM_SECTION 0x1000
43441  #define mmPSOC_FUNNEL_BASE 0x6C43000ull
43442  #define PSOC_FUNNEL_MAX_OFFSET 0x1000
43443  #define PSOC_FUNNEL_SECTION 0x1000
43444  #define mmPSOC_ETR_BASE 0x6C44000ull
43445  #define PSOC_ETR_MAX_OFFSET 0x1000
43446  #define PSOC_ETR_SECTION 0x1000
43447  #define mmPSOC_ETF_BASE 0x6C45000ull
43448  #define PSOC_ETF_MAX_OFFSET 0x1000
43449  #define PSOC_ETF_SECTION 0x1000
43450  #define mmPSOC_TS_CTI_BASE 0x6C46000ull
43451  #define PSOC_TS_CTI_MAX_OFFSET 0x1000
43452  #define PSOC_TS_CTI_SECTION 0xA000
43453  #define mmPSOC_ARC0_CS_DBG_ROM_TBL_BASE 0x6C50000ull
43454  #define PSOC_ARC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43455  #define PSOC_ARC0_CS_DBG_ROM_TBL_SECTION 0x1000
43456  #define mmPSOC_ARC0_CS_STM_BASE 0x6C51000ull
43457  #define PSOC_ARC0_CS_STM_MAX_OFFSET 0x1000
43458  #define PSOC_ARC0_CS_STM_SECTION 0x1000
43459  #define mmPSOC_ARC0_CS_CTI_BASE 0x6C52000ull
43460  #define PSOC_ARC0_CS_CTI_MAX_OFFSET 0x1000
43461  #define PSOC_ARC0_CS_CTI_SECTION 0x1000
43462  #define mmPSOC_ARC0_CS_ETF_BASE 0x6C53000ull
43463  #define PSOC_ARC0_CS_ETF_MAX_OFFSET 0x1000
43464  #define PSOC_ARC0_CS_ETF_SECTION 0x1000
43465  #define mmPSOC_ARC0_CS_SPMU_BASE 0x6C54000ull
43466  #define PSOC_ARC0_CS_SPMU_MAX_OFFSET 0x1000
43467  #define PSOC_ARC0_CS_SPMU_SECTION 0x1000
43468  #define mmPSOC_ARC0_BMON_CTI_BASE 0x6C55000ull
43469  #define PSOC_ARC0_BMON_CTI_MAX_OFFSET 0x1000
43470  #define PSOC_ARC0_BMON_CTI_SECTION 0x1000
43471  #define mmPSOC_ARC0_USER_CTI_BASE 0x6C56000ull
43472  #define PSOC_ARC0_USER_CTI_MAX_OFFSET 0x1000
43473  #define PSOC_ARC0_USER_CTI_SECTION 0x1000
43474  #define mmPSOC_ARC0_BMON_0_BASE 0x6C57000ull
43475  #define PSOC_ARC0_BMON_0_MAX_OFFSET 0x1000
43476  #define PSOC_ARC0_BMON_0_SECTION 0x1000
43477  #define mmPSOC_ARC0_BMON_1_BASE 0x6C58000ull
43478  #define PSOC_ARC0_BMON_1_MAX_OFFSET 0x1000
43479  #define PSOC_ARC0_BMON_1_SECTION 0x6000
43480  #define mmPSOC_ARC0_RTT_BASE 0x6C5E000ull
43481  #define PSOC_ARC0_RTT_MAX_OFFSET 0x1400
43482  #define PSOC_ARC0_RTT_SECTION 0x1000
43483  #define mmPSOC_ARC0_FUNNEL_BASE 0x6C5F000ull
43484  #define PSOC_ARC0_FUNNEL_MAX_OFFSET 0x1000
43485  #define PSOC_ARC0_FUNNEL_SECTION 0x1000
43486  #define mmPSOC_ARC1_CS_DBG_ROM_TBL_BASE 0x6C60000ull
43487  #define PSOC_ARC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43488  #define PSOC_ARC1_CS_DBG_ROM_TBL_SECTION 0x1000
43489  #define mmPSOC_ARC1_CS_STM_BASE 0x6C61000ull
43490  #define PSOC_ARC1_CS_STM_MAX_OFFSET 0x1000
43491  #define PSOC_ARC1_CS_STM_SECTION 0x1000
43492  #define mmPSOC_ARC1_CS_CTI_BASE 0x6C62000ull
43493  #define PSOC_ARC1_CS_CTI_MAX_OFFSET 0x1000
43494  #define PSOC_ARC1_CS_CTI_SECTION 0x1000
43495  #define mmPSOC_ARC1_CS_ETF_BASE 0x6C63000ull
43496  #define PSOC_ARC1_CS_ETF_MAX_OFFSET 0x1000
43497  #define PSOC_ARC1_CS_ETF_SECTION 0x1000
43498  #define mmPSOC_ARC1_CS_SPMU_BASE 0x6C64000ull
43499  #define PSOC_ARC1_CS_SPMU_MAX_OFFSET 0x1000
43500  #define PSOC_ARC1_CS_SPMU_SECTION 0x1000
43501  #define mmPSOC_ARC1_BMON_CTI_BASE 0x6C65000ull
43502  #define PSOC_ARC1_BMON_CTI_MAX_OFFSET 0x1000
43503  #define PSOC_ARC1_BMON_CTI_SECTION 0x1000
43504  #define mmPSOC_ARC1_USER_CTI_BASE 0x6C66000ull
43505  #define PSOC_ARC1_USER_CTI_MAX_OFFSET 0x1000
43506  #define PSOC_ARC1_USER_CTI_SECTION 0x1000
43507  #define mmPSOC_ARC1_BMON_0_BASE 0x6C67000ull
43508  #define PSOC_ARC1_BMON_0_MAX_OFFSET 0x1000
43509  #define PSOC_ARC1_BMON_0_SECTION 0x1000
43510  #define mmPSOC_ARC1_BMON_1_BASE 0x6C68000ull
43511  #define PSOC_ARC1_BMON_1_MAX_OFFSET 0x1000
43512  #define PSOC_ARC1_BMON_1_SECTION 0x6000
43513  #define mmPSOC_ARC1_RTT_BASE 0x6C6E000ull
43514  #define PSOC_ARC1_RTT_MAX_OFFSET 0x1400
43515  #define PSOC_ARC1_RTT_SECTION 0x1000
43516  #define mmPSOC_ARC1_FUNNEL_BASE 0x6C6F000ull
43517  #define PSOC_ARC1_FUNNEL_MAX_OFFSET 0x1000
43518  #define PSOC_ARC1_FUNNEL_SECTION 0x1000
43519  #define mmPSOC_ARC0_CTI0_BASE 0x6C70000ull
43520  #define PSOC_ARC0_CTI0_MAX_OFFSET 0x1000
43521  #define PSOC_ARC0_CTI0_SECTION 0x1000
43522  #define mmPSOC_ARC0_CTI1_BASE 0x6C71000ull
43523  #define PSOC_ARC0_CTI1_MAX_OFFSET 0x1000
43524  #define PSOC_ARC0_CTI1_SECTION 0x1000
43525  #define mmPSOC_ARC0_CTI2_BASE 0x6C72000ull
43526  #define PSOC_ARC0_CTI2_MAX_OFFSET 0x1000
43527  #define PSOC_ARC0_CTI2_SECTION 0x1000
43528  #define mmPSOC_ARC0_CTI3_BASE 0x6C73000ull
43529  #define PSOC_ARC0_CTI3_MAX_OFFSET 0x1000
43530  #define PSOC_ARC0_CTI3_SECTION 0x1000
43531  #define mmPSOC_ARC1_CTI0_BASE 0x6C74000ull
43532  #define PSOC_ARC1_CTI0_MAX_OFFSET 0x1000
43533  #define PSOC_ARC1_CTI0_SECTION 0x1000
43534  #define mmPSOC_ARC1_CTI1_BASE 0x6C75000ull
43535  #define PSOC_ARC1_CTI1_MAX_OFFSET 0x1000
43536  #define PSOC_ARC1_CTI1_SECTION 0x1000
43537  #define mmPSOC_ARC1_CTI2_BASE 0x6C76000ull
43538  #define PSOC_ARC1_CTI2_MAX_OFFSET 0x1000
43539  #define PSOC_ARC1_CTI2_SECTION 0x1000
43540  #define mmPSOC_ARC1_CTI3_BASE 0x6C77000ull
43541  #define PSOC_ARC1_CTI3_MAX_OFFSET 0x1000
43542  #define PSOC_ARC1_CTI3_SECTION 0x9000
43543  #define mmPDMA0_CS_ROM_TBL_BASE 0x6C80000ull
43544  #define PDMA0_CS_ROM_TBL_MAX_OFFSET 0x1000
43545  #define PDMA0_CS_ROM_TBL_SECTION 0x1000
43546  #define mmPDMA0_CS_STM_BASE 0x6C81000ull
43547  #define PDMA0_CS_STM_MAX_OFFSET 0x1000
43548  #define PDMA0_CS_STM_SECTION 0x1000
43549  #define mmPDMA0_CS_CTI_BASE 0x6C82000ull
43550  #define PDMA0_CS_CTI_MAX_OFFSET 0x1000
43551  #define PDMA0_CS_CTI_SECTION 0x1000
43552  #define mmPDMA0_CS_ETF_BASE 0x6C83000ull
43553  #define PDMA0_CS_ETF_MAX_OFFSET 0x1000
43554  #define PDMA0_CS_ETF_SECTION 0x1000
43555  #define mmPDMA0_CS_SPMU_BASE 0x6C84000ull
43556  #define PDMA0_CS_SPMU_MAX_OFFSET 0x1000
43557  #define PDMA0_CS_SPMU_SECTION 0x1000
43558  #define mmPDMA0_BMON_CTI_BASE 0x6C85000ull
43559  #define PDMA0_BMON_CTI_MAX_OFFSET 0x1000
43560  #define PDMA0_BMON_CTI_SECTION 0x1000
43561  #define mmPDMA0_USER_CTI_BASE 0x6C86000ull
43562  #define PDMA0_USER_CTI_MAX_OFFSET 0x1000
43563  #define PDMA0_USER_CTI_SECTION 0x1000
43564  #define mmPDMA0_BMON_0_BASE 0x6C87000ull
43565  #define PDMA0_BMON_0_MAX_OFFSET 0x1000
43566  #define PDMA0_BMON_0_SECTION 0x1000
43567  #define mmPDMA0_BMON_1_BASE 0x6C88000ull
43568  #define PDMA0_BMON_1_MAX_OFFSET 0x1000
43569  #define PDMA0_BMON_1_SECTION 0x1000
43570  #define mmPDMA0_QM_ARC_RTT_BASE 0x6C89000ull
43571  #define PDMA0_QM_ARC_RTT_MAX_OFFSET 0x1400
43572  #define PDMA0_QM_ARC_RTT_SECTION 0x7000
43573  #define mmPDMA1_CS_ROM_TBL_BASE 0x6C90000ull
43574  #define PDMA1_CS_ROM_TBL_MAX_OFFSET 0x1000
43575  #define PDMA1_CS_ROM_TBL_SECTION 0x1000
43576  #define mmPDMA1_CS_STM_BASE 0x6C91000ull
43577  #define PDMA1_CS_STM_MAX_OFFSET 0x1000
43578  #define PDMA1_CS_STM_SECTION 0x1000
43579  #define mmPDMA1_CS_CTI_BASE 0x6C92000ull
43580  #define PDMA1_CS_CTI_MAX_OFFSET 0x1000
43581  #define PDMA1_CS_CTI_SECTION 0x1000
43582  #define mmPDMA1_CS_ETF_BASE 0x6C93000ull
43583  #define PDMA1_CS_ETF_MAX_OFFSET 0x1000
43584  #define PDMA1_CS_ETF_SECTION 0x1000
43585  #define mmPDMA1_CS_SPMU_BASE 0x6C94000ull
43586  #define PDMA1_CS_SPMU_MAX_OFFSET 0x1000
43587  #define PDMA1_CS_SPMU_SECTION 0x1000
43588  #define mmPDMA1_BMON_CTI_BASE 0x6C95000ull
43589  #define PDMA1_BMON_CTI_MAX_OFFSET 0x1000
43590  #define PDMA1_BMON_CTI_SECTION 0x1000
43591  #define mmPDMA1_USER_CTI_BASE 0x6C96000ull
43592  #define PDMA1_USER_CTI_MAX_OFFSET 0x1000
43593  #define PDMA1_USER_CTI_SECTION 0x1000
43594  #define mmPDMA1_BMON_0_BASE 0x6C97000ull
43595  #define PDMA1_BMON_0_MAX_OFFSET 0x1000
43596  #define PDMA1_BMON_0_SECTION 0x1000
43597  #define mmPDMA1_BMON_1_BASE 0x6C98000ull
43598  #define PDMA1_BMON_1_MAX_OFFSET 0x1000
43599  #define PDMA1_BMON_1_SECTION 0x1000
43600  #define mmPDMA1_QM_ARC_RTT_BASE 0x6C99000ull
43601  #define PDMA1_QM_ARC_RTT_MAX_OFFSET 0x1400
43602  #define PDMA1_QM_ARC_RTT_SECTION 0x7000
43603  #define mmXDMA_FUNNEL_BASE 0x6CA0000ull
43604  #define XDMA_FUNNEL_MAX_OFFSET 0x1000
43605  #define XDMA_FUNNEL_SECTION 0x21000
43606  #define mmCPU_ETF_0_BASE 0x6CC1000ull
43607  #define CPU_ETF_0_MAX_OFFSET 0x1000
43608  #define CPU_ETF_0_SECTION 0x1000
43609  #define mmCPU_ETF_1_BASE 0x6CC2000ull
43610  #define CPU_ETF_1_MAX_OFFSET 0x1000
43611  #define CPU_ETF_1_SECTION 0x2000
43612  #define mmCPU_CTI_BASE 0x6CC4000ull
43613  #define CPU_CTI_MAX_OFFSET 0x1000
43614  #define CPU_CTI_SECTION 0x1000
43615  #define mmCPU_FUNNEL_BASE 0x6CC5000ull
43616  #define CPU_FUNNEL_MAX_OFFSET 0x1000
43617  #define CPU_FUNNEL_SECTION 0x1000
43618  #define mmCPU_STM_BASE 0x6CC6000ull
43619  #define CPU_STM_MAX_OFFSET 0x1000
43620  #define CPU_STM_SECTION 0x1000
43621  #define mmCPU_CTI_TRACE_BASE 0x6CC7000ull
43622  #define CPU_CTI_TRACE_MAX_OFFSET 0x1000
43623  #define CPU_CTI_TRACE_SECTION 0x1000
43624  #define mmCPU_ETF_TRACE_BASE 0x6CC8000ull
43625  #define CPU_ETF_TRACE_MAX_OFFSET 0x1000
43626  #define CPU_ETF_TRACE_SECTION 0x1000
43627  #define mmCPU_WR_BMON_BASE 0x6CC9000ull
43628  #define CPU_WR_BMON_MAX_OFFSET 0x1000
43629  #define CPU_WR_BMON_SECTION 0x1000
43630  #define mmCPU_RD_BMON_BASE 0x6CCA000ull
43631  #define CPU_RD_BMON_MAX_OFFSET 0x1000
43632  #define CPU_RD_BMON_SECTION 0x36000
43633  #define mmPMMU_CS_DBG_ROM_TBL_BASE 0x6D00000ull
43634  #define PMMU_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43635  #define PMMU_CS_DBG_ROM_TBL_SECTION 0x1000
43636  #define mmPMMU_CS_STM_BASE 0x6D01000ull
43637  #define PMMU_CS_STM_MAX_OFFSET 0x1000
43638  #define PMMU_CS_STM_SECTION 0x1000
43639  #define mmPMMU_CS_CTI_BASE 0x6D02000ull
43640  #define PMMU_CS_CTI_MAX_OFFSET 0x1000
43641  #define PMMU_CS_CTI_SECTION 0x1000
43642  #define mmPMMU_CS_ETF_BASE 0x6D03000ull
43643  #define PMMU_CS_ETF_MAX_OFFSET 0x1000
43644  #define PMMU_CS_ETF_SECTION 0x1000
43645  #define mmPMMU_CS_SPMU_BASE 0x6D04000ull
43646  #define PMMU_CS_SPMU_MAX_OFFSET 0x1000
43647  #define PMMU_CS_SPMU_SECTION 0x1000
43648  #define mmPMMU_BMON_CTI_BASE 0x6D05000ull
43649  #define PMMU_BMON_CTI_MAX_OFFSET 0x1000
43650  #define PMMU_BMON_CTI_SECTION 0x1000
43651  #define mmPMMU_USER_CTI_BASE 0x6D06000ull
43652  #define PMMU_USER_CTI_MAX_OFFSET 0x1000
43653  #define PMMU_USER_CTI_SECTION 0x1000
43654  #define mmPMMU_BMON_0_BASE 0x6D07000ull
43655  #define PMMU_BMON_0_MAX_OFFSET 0x1000
43656  #define PMMU_BMON_0_SECTION 0x1000
43657  #define mmPMMU_BMON_1_BASE 0x6D08000ull
43658  #define PMMU_BMON_1_MAX_OFFSET 0x1000
43659  #define PMMU_BMON_1_SECTION 0x1000
43660  #define mmPMMU_BMON_2_BASE 0x6D09000ull
43661  #define PMMU_BMON_2_MAX_OFFSET 0x1000
43662  #define PMMU_BMON_2_SECTION 0x1000
43663  #define mmPMMU_BMON_3_BASE 0x6D0A000ull
43664  #define PMMU_BMON_3_MAX_OFFSET 0x1000
43665  #define PMMU_BMON_3_SECTION 0x1000
43666  #define mmPMMU_BMON_4_BASE 0x6D0B000ull
43667  #define PMMU_BMON_4_MAX_OFFSET 0x1000
43668  #define PMMU_BMON_4_SECTION 0x1000
43669  #define mmPMMU_FUNNEL_BASE 0x6D0C000ull
43670  #define PMMU_FUNNEL_MAX_OFFSET 0x1000
43671  #define PMMU_FUNNEL_SECTION 0x1000
43672  #define mmPMMU_FUNNEL_DEC_BASE 0x6D0D000ull
43673  #define PMMU_FUNNEL_DEC_MAX_OFFSET 0x1000
43674  #define PMMU_FUNNEL_DEC_SECTION 0x33000
43675  #define mmDCORE0_XBAR_MID_FUNNEL_BASE 0x6D40000ull
43676  #define DCORE0_XBAR_MID_FUNNEL_MAX_OFFSET 0x1000
43677  #define DCORE0_XBAR_MID_FUNNEL_SECTION 0x8000
43678  #define mmDCORE0_XBAR_EDGE_FUNNEL_BASE 0x6D48000ull
43679  #define DCORE0_XBAR_EDGE_FUNNEL_MAX_OFFSET 0x1000
43680  #define DCORE0_XBAR_EDGE_FUNNEL_SECTION 0x8000
43681  #define mmDCORE1_XBAR_MID_FUNNEL_BASE 0x6D50000ull
43682  #define DCORE1_XBAR_MID_FUNNEL_MAX_OFFSET 0x1000
43683  #define DCORE1_XBAR_MID_FUNNEL_SECTION 0x8000
43684  #define mmDCORE1_XBAR_EDGE_FUNNEL_BASE 0x6D58000ull
43685  #define DCORE1_XBAR_EDGE_FUNNEL_MAX_OFFSET 0x1000
43686  #define DCORE1_XBAR_EDGE_FUNNEL_SECTION 0x8000
43687  #define mmDCORE2_XBAR_MID_FUNNEL_BASE 0x6D60000ull
43688  #define DCORE2_XBAR_MID_FUNNEL_MAX_OFFSET 0x1000
43689  #define DCORE2_XBAR_MID_FUNNEL_SECTION 0x8000
43690  #define mmDCORE2_XBAR_EDGE_FUNNEL_BASE 0x6D68000ull
43691  #define DCORE2_XBAR_EDGE_FUNNEL_MAX_OFFSET 0x1000
43692  #define DCORE2_XBAR_EDGE_FUNNEL_SECTION 0x8000
43693  #define mmDCORE3_XBAR_MID_FUNNEL_BASE 0x6D70000ull
43694  #define DCORE3_XBAR_MID_FUNNEL_MAX_OFFSET 0x1000
43695  #define DCORE3_XBAR_MID_FUNNEL_SECTION 0x8000
43696  #define mmDCORE3_XBAR_EDGE_FUNNEL_BASE 0x6D78000ull
43697  #define DCORE3_XBAR_EDGE_FUNNEL_MAX_OFFSET 0x1000
43698  #define DCORE3_XBAR_EDGE_FUNNEL_SECTION 0x88000
43699  #define mmROT0_CS_ROM_TBL_BASE 0x6E00000ull
43700  #define ROT0_CS_ROM_TBL_MAX_OFFSET 0x1000
43701  #define ROT0_CS_ROM_TBL_SECTION 0x1000
43702  #define mmROT0_CS_STM_BASE 0x6E01000ull
43703  #define ROT0_CS_STM_MAX_OFFSET 0x1000
43704  #define ROT0_CS_STM_SECTION 0x1000
43705  #define mmROT0_CS_CTI_BASE 0x6E02000ull
43706  #define ROT0_CS_CTI_MAX_OFFSET 0x1000
43707  #define ROT0_CS_CTI_SECTION 0x1000
43708  #define mmROT0_CS_ETF_BASE 0x6E03000ull
43709  #define ROT0_CS_ETF_MAX_OFFSET 0x1000
43710  #define ROT0_CS_ETF_SECTION 0x1000
43711  #define mmROT0_CS_SPMU_BASE 0x6E04000ull
43712  #define ROT0_CS_SPMU_MAX_OFFSET 0x1000
43713  #define ROT0_CS_SPMU_SECTION 0x1000
43714  #define mmROT0_BMON_CTI_BASE 0x6E05000ull
43715  #define ROT0_BMON_CTI_MAX_OFFSET 0x1000
43716  #define ROT0_BMON_CTI_SECTION 0x1000
43717  #define mmROT0_USER_CTI_BASE 0x6E06000ull
43718  #define ROT0_USER_CTI_MAX_OFFSET 0x1000
43719  #define ROT0_USER_CTI_SECTION 0x1000
43720  #define mmROT0_BMON_0_BASE 0x6E07000ull
43721  #define ROT0_BMON_0_MAX_OFFSET 0x1000
43722  #define ROT0_BMON_0_SECTION 0x1000
43723  #define mmROT0_BMON_1_BASE 0x6E08000ull
43724  #define ROT0_BMON_1_MAX_OFFSET 0x1000
43725  #define ROT0_BMON_1_SECTION 0x1000
43726  #define mmROT0_BMON_2_BASE 0x6E09000ull
43727  #define ROT0_BMON_2_MAX_OFFSET 0x1000
43728  #define ROT0_BMON_2_SECTION 0x1000
43729  #define mmROT0_BMON_3_BASE 0x6E0A000ull
43730  #define ROT0_BMON_3_MAX_OFFSET 0x1000
43731  #define ROT0_BMON_3_SECTION 0x1000
43732  #define mmROT0_ARC_RTT_BASE 0x6E0B000ull
43733  #define ROT0_ARC_RTT_MAX_OFFSET 0x1400
43734  #define ROT0_ARC_RTT_SECTION 0x5000
43735  #define mmROT1_CS_ROM_TBL_BASE 0x6E10000ull
43736  #define ROT1_CS_ROM_TBL_MAX_OFFSET 0x1000
43737  #define ROT1_CS_ROM_TBL_SECTION 0x1000
43738  #define mmROT1_CS_STM_BASE 0x6E11000ull
43739  #define ROT1_CS_STM_MAX_OFFSET 0x1000
43740  #define ROT1_CS_STM_SECTION 0x1000
43741  #define mmROT1_CS_CTI_BASE 0x6E12000ull
43742  #define ROT1_CS_CTI_MAX_OFFSET 0x1000
43743  #define ROT1_CS_CTI_SECTION 0x1000
43744  #define mmROT1_CS_ETF_BASE 0x6E13000ull
43745  #define ROT1_CS_ETF_MAX_OFFSET 0x1000
43746  #define ROT1_CS_ETF_SECTION 0x1000
43747  #define mmROT1_CS_SPMU_BASE 0x6E14000ull
43748  #define ROT1_CS_SPMU_MAX_OFFSET 0x1000
43749  #define ROT1_CS_SPMU_SECTION 0x1000
43750  #define mmROT1_BMON_CTI_BASE 0x6E15000ull
43751  #define ROT1_BMON_CTI_MAX_OFFSET 0x1000
43752  #define ROT1_BMON_CTI_SECTION 0x1000
43753  #define mmROT1_USER_CTI_BASE 0x6E16000ull
43754  #define ROT1_USER_CTI_MAX_OFFSET 0x1000
43755  #define ROT1_USER_CTI_SECTION 0x1000
43756  #define mmROT1_BMON_0_BASE 0x6E17000ull
43757  #define ROT1_BMON_0_MAX_OFFSET 0x1000
43758  #define ROT1_BMON_0_SECTION 0x1000
43759  #define mmROT1_BMON_1_BASE 0x6E18000ull
43760  #define ROT1_BMON_1_MAX_OFFSET 0x1000
43761  #define ROT1_BMON_1_SECTION 0x1000
43762  #define mmROT1_BMON_2_BASE 0x6E19000ull
43763  #define ROT1_BMON_2_MAX_OFFSET 0x1000
43764  #define ROT1_BMON_2_SECTION 0x1000
43765  #define mmROT1_BMON_3_BASE 0x6E1A000ull
43766  #define ROT1_BMON_3_MAX_OFFSET 0x1000
43767  #define ROT1_BMON_3_SECTION 0x1000
43768  #define mmROT1_ARC_RTT_BASE 0x6E1B000ull
43769  #define ROT1_ARC_RTT_MAX_OFFSET 0x1400
43770  #define ROT1_ARC_RTT_SECTION 0x65000
43771  #define mmARC_FARM_ARC0_RTT_BASE 0x6E80000ull
43772  #define ARC_FARM_ARC0_RTT_MAX_OFFSET 0x1400
43773  #define ARC_FARM_ARC0_RTT_SECTION 0x1000
43774  #define mmARC_FARM_ARC1_RTT_BASE 0x6E81000ull
43775  #define ARC_FARM_ARC1_RTT_MAX_OFFSET 0x1400
43776  #define ARC_FARM_ARC1_RTT_SECTION 0x1000
43777  #define mmARC_FARM_ARC2_RTT_BASE 0x6E82000ull
43778  #define ARC_FARM_ARC2_RTT_MAX_OFFSET 0x1400
43779  #define ARC_FARM_ARC2_RTT_SECTION 0x1000
43780  #define mmARC_FARM_ARC3_RTT_BASE 0x6E83000ull
43781  #define ARC_FARM_ARC3_RTT_MAX_OFFSET 0x1400
43782  #define ARC_FARM_ARC3_RTT_SECTION 0xD000
43783  #define mmARC_FARM_CS_ROM_TBL_BASE 0x6E90000ull
43784  #define ARC_FARM_CS_ROM_TBL_MAX_OFFSET 0x1000
43785  #define ARC_FARM_CS_ROM_TBL_SECTION 0x1000
43786  #define mmARC_FARM_CS_STM_BASE 0x6E91000ull
43787  #define ARC_FARM_CS_STM_MAX_OFFSET 0x1000
43788  #define ARC_FARM_CS_STM_SECTION 0x1000
43789  #define mmARC_FARM_CS_CTI_BASE 0x6E92000ull
43790  #define ARC_FARM_CS_CTI_MAX_OFFSET 0x1000
43791  #define ARC_FARM_CS_CTI_SECTION 0x1000
43792  #define mmARC_FARM_CS_ETF_BASE 0x6E93000ull
43793  #define ARC_FARM_CS_ETF_MAX_OFFSET 0x1000
43794  #define ARC_FARM_CS_ETF_SECTION 0x1000
43795  #define mmARC_FARM_CS_SPMU_BASE 0x6E94000ull
43796  #define ARC_FARM_CS_SPMU_MAX_OFFSET 0x1000
43797  #define ARC_FARM_CS_SPMU_SECTION 0x1000
43798  #define mmARC_FARM_BMON_CTI_BASE 0x6E95000ull
43799  #define ARC_FARM_BMON_CTI_MAX_OFFSET 0x1000
43800  #define ARC_FARM_BMON_CTI_SECTION 0x1000
43801  #define mmARC_FARM_USER_CTI_BASE 0x6E96000ull
43802  #define ARC_FARM_USER_CTI_MAX_OFFSET 0x1000
43803  #define ARC_FARM_USER_CTI_SECTION 0x1000
43804  #define mmARC_FARM_BMON_0_BASE 0x6E97000ull
43805  #define ARC_FARM_BMON_0_MAX_OFFSET 0x1000
43806  #define ARC_FARM_BMON_0_SECTION 0x1000
43807  #define mmARC_FARM_BMON_1_BASE 0x6E98000ull
43808  #define ARC_FARM_BMON_1_MAX_OFFSET 0x1000
43809  #define ARC_FARM_BMON_1_SECTION 0x1000
43810  #define mmARC_FARM_BMON_2_BASE 0x6E99000ull
43811  #define ARC_FARM_BMON_2_MAX_OFFSET 0x1000
43812  #define ARC_FARM_BMON_2_SECTION 0x1000
43813  #define mmARC_FARM_BMON_3_BASE 0x6E9A000ull
43814  #define ARC_FARM_BMON_3_MAX_OFFSET 0x1000
43815  #define ARC_FARM_BMON_3_SECTION 0x1000
43816  #define mmARC_FARM_CTI_BASE 0x6E9B000ull
43817  #define ARC_FARM_CTI_MAX_OFFSET 0x1000
43818  #define ARC_FARM_CTI_SECTION 0x1000
43819  #define mmARC_FARM_FUNNEL_BASE 0x6E9C000ull
43820  #define ARC_FARM_FUNNEL_MAX_OFFSET 0x1000
43821  #define ARC_FARM_FUNNEL_SECTION 0x4000
43822  #define mmKDMA_CS_ROM_TBL_BASE 0x6EA0000ull
43823  #define KDMA_CS_ROM_TBL_MAX_OFFSET 0x1000
43824  #define KDMA_CS_ROM_TBL_SECTION 0x1000
43825  #define mmKDMA_CS_STM_BASE 0x6EA1000ull
43826  #define KDMA_CS_STM_MAX_OFFSET 0x1000
43827  #define KDMA_CS_STM_SECTION 0x1000
43828  #define mmKDMA_CS_CTI_BASE 0x6EA2000ull
43829  #define KDMA_CS_CTI_MAX_OFFSET 0x1000
43830  #define KDMA_CS_CTI_SECTION 0x1000
43831  #define mmKDMA_CS_ETF_BASE 0x6EA3000ull
43832  #define KDMA_CS_ETF_MAX_OFFSET 0x1000
43833  #define KDMA_CS_ETF_SECTION 0x1000
43834  #define mmKDMA_CS_SPMU_BASE 0x6EA4000ull
43835  #define KDMA_CS_SPMU_MAX_OFFSET 0x1000
43836  #define KDMA_CS_SPMU_SECTION 0x1000
43837  #define mmKDMA_BMON_CTI_BASE 0x6EA5000ull
43838  #define KDMA_BMON_CTI_MAX_OFFSET 0x1000
43839  #define KDMA_BMON_CTI_SECTION 0x1000
43840  #define mmKDMA_USER_CTI_BASE 0x6EA6000ull
43841  #define KDMA_USER_CTI_MAX_OFFSET 0x1000
43842  #define KDMA_USER_CTI_SECTION 0x1000
43843  #define mmKDMA_BMON_0_BASE 0x6EA7000ull
43844  #define KDMA_BMON_0_MAX_OFFSET 0x1000
43845  #define KDMA_BMON_0_SECTION 0x1000
43846  #define mmKDMA_BMON_1_BASE 0x6EA8000ull
43847  #define KDMA_BMON_1_MAX_OFFSET 0x1000
43848  #define KDMA_BMON_1_SECTION 0x1000
43849  #define mmKDMA_BMON_2_BASE 0x6EA9000ull
43850  #define KDMA_BMON_2_MAX_OFFSET 0x1000
43851  #define KDMA_BMON_2_SECTION 0x1000
43852  #define mmKDMA_BMON_3_BASE 0x6EAA000ull
43853  #define KDMA_BMON_3_MAX_OFFSET 0x1000
43854  #define KDMA_BMON_3_SECTION 0x56000
43855  #define mmPCIE_VDEC0_CS_DBG_ROM_TBL_BASE 0x6F00000ull
43856  #define PCIE_VDEC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43857  #define PCIE_VDEC0_CS_DBG_ROM_TBL_SECTION 0x1000
43858  #define mmPCIE_VDEC0_CS_STM_BASE 0x6F01000ull
43859  #define PCIE_VDEC0_CS_STM_MAX_OFFSET 0x1000
43860  #define PCIE_VDEC0_CS_STM_SECTION 0x1000
43861  #define mmPCIE_VDEC0_CS_CTI_BASE 0x6F02000ull
43862  #define PCIE_VDEC0_CS_CTI_MAX_OFFSET 0x1000
43863  #define PCIE_VDEC0_CS_CTI_SECTION 0x1000
43864  #define mmPCIE_VDEC0_CS_ETF_BASE 0x6F03000ull
43865  #define PCIE_VDEC0_CS_ETF_MAX_OFFSET 0x1000
43866  #define PCIE_VDEC0_CS_ETF_SECTION 0x1000
43867  #define mmPCIE_VDEC0_CS_SPMU_BASE 0x6F04000ull
43868  #define PCIE_VDEC0_CS_SPMU_MAX_OFFSET 0x1000
43869  #define PCIE_VDEC0_CS_SPMU_SECTION 0x1000
43870  #define mmPCIE_VDEC0_BMON_CTI_BASE 0x6F05000ull
43871  #define PCIE_VDEC0_BMON_CTI_MAX_OFFSET 0x1000
43872  #define PCIE_VDEC0_BMON_CTI_SECTION 0x1000
43873  #define mmPCIE_VDEC0_USER_CTI_BASE 0x6F06000ull
43874  #define PCIE_VDEC0_USER_CTI_MAX_OFFSET 0x1000
43875  #define PCIE_VDEC0_USER_CTI_SECTION 0x1000
43876  #define mmPCIE_VDEC0_BMON_0_BASE 0x6F07000ull
43877  #define PCIE_VDEC0_BMON_0_MAX_OFFSET 0x1000
43878  #define PCIE_VDEC0_BMON_0_SECTION 0x1000
43879  #define mmPCIE_VDEC0_BMON_1_BASE 0x6F08000ull
43880  #define PCIE_VDEC0_BMON_1_MAX_OFFSET 0x1000
43881  #define PCIE_VDEC0_BMON_1_SECTION 0x1000
43882  #define mmPCIE_VDEC0_BMON_2_BASE 0x6F09000ull
43883  #define PCIE_VDEC0_BMON_2_MAX_OFFSET 0x1000
43884  #define PCIE_VDEC0_BMON_2_SECTION 0x7000
43885  #define mmPCIE_VDEC1_CS_DBG_ROM_TBL_BASE 0x6F10000ull
43886  #define PCIE_VDEC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43887  #define PCIE_VDEC1_CS_DBG_ROM_TBL_SECTION 0x1000
43888  #define mmPCIE_VDEC1_CS_STM_BASE 0x6F11000ull
43889  #define PCIE_VDEC1_CS_STM_MAX_OFFSET 0x1000
43890  #define PCIE_VDEC1_CS_STM_SECTION 0x1000
43891  #define mmPCIE_VDEC1_CS_CTI_BASE 0x6F12000ull
43892  #define PCIE_VDEC1_CS_CTI_MAX_OFFSET 0x1000
43893  #define PCIE_VDEC1_CS_CTI_SECTION 0x1000
43894  #define mmPCIE_VDEC1_CS_ETF_BASE 0x6F13000ull
43895  #define PCIE_VDEC1_CS_ETF_MAX_OFFSET 0x1000
43896  #define PCIE_VDEC1_CS_ETF_SECTION 0x1000
43897  #define mmPCIE_VDEC1_CS_SPMU_BASE 0x6F14000ull
43898  #define PCIE_VDEC1_CS_SPMU_MAX_OFFSET 0x1000
43899  #define PCIE_VDEC1_CS_SPMU_SECTION 0x1000
43900  #define mmPCIE_VDEC1_BMON_CTI_BASE 0x6F15000ull
43901  #define PCIE_VDEC1_BMON_CTI_MAX_OFFSET 0x1000
43902  #define PCIE_VDEC1_BMON_CTI_SECTION 0x1000
43903  #define mmPCIE_VDEC1_USER_CTI_BASE 0x6F16000ull
43904  #define PCIE_VDEC1_USER_CTI_MAX_OFFSET 0x1000
43905  #define PCIE_VDEC1_USER_CTI_SECTION 0x1000
43906  #define mmPCIE_VDEC1_BMON_0_BASE 0x6F17000ull
43907  #define PCIE_VDEC1_BMON_0_MAX_OFFSET 0x1000
43908  #define PCIE_VDEC1_BMON_0_SECTION 0x1000
43909  #define mmPCIE_VDEC1_BMON_1_BASE 0x6F18000ull
43910  #define PCIE_VDEC1_BMON_1_MAX_OFFSET 0x1000
43911  #define PCIE_VDEC1_BMON_1_SECTION 0x1000
43912  #define mmPCIE_VDEC1_BMON_2_BASE 0x6F19000ull
43913  #define PCIE_VDEC1_BMON_2_MAX_OFFSET 0x1000
43914  #define PCIE_VDEC1_BMON_2_SECTION 0xF7000
43915  #define mmHBM0_MC0_CS_DBG_ROM_TBL_BASE 0x7010000ull
43916  #define HBM0_MC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43917  #define HBM0_MC0_CS_DBG_ROM_TBL_SECTION 0x1000
43918  #define mmHBM0_MC0_CS_STM_BASE 0x7011000ull
43919  #define HBM0_MC0_CS_STM_MAX_OFFSET 0x1000
43920  #define HBM0_MC0_CS_STM_SECTION 0x1000
43921  #define mmHBM0_MC0_CS_CTI_BASE 0x7012000ull
43922  #define HBM0_MC0_CS_CTI_MAX_OFFSET 0x1000
43923  #define HBM0_MC0_CS_CTI_SECTION 0x1000
43924  #define mmHBM0_MC0_CS_ETF_BASE 0x7013000ull
43925  #define HBM0_MC0_CS_ETF_MAX_OFFSET 0x1000
43926  #define HBM0_MC0_CS_ETF_SECTION 0x1000
43927  #define mmHBM0_MC0_CS_SPMU_BASE 0x7014000ull
43928  #define HBM0_MC0_CS_SPMU_MAX_OFFSET 0x1000
43929  #define HBM0_MC0_CS_SPMU_SECTION 0x1000
43930  #define mmHBM0_MC0_BMON_CTI_BASE 0x7015000ull
43931  #define HBM0_MC0_BMON_CTI_MAX_OFFSET 0x1000
43932  #define HBM0_MC0_BMON_CTI_SECTION 0x1000
43933  #define mmHBM0_MC0_USER_CTI_BASE 0x7016000ull
43934  #define HBM0_MC0_USER_CTI_MAX_OFFSET 0x1000
43935  #define HBM0_MC0_USER_CTI_SECTION 0xA000
43936  #define mmHBM0_MC0_FUNNEL_BASE 0x7020000ull
43937  #define HBM0_MC0_FUNNEL_MAX_OFFSET 0x1000
43938  #define HBM0_MC0_FUNNEL_SECTION 0x30000
43939  #define mmHBM0_MC1_CS_DBG_ROM_TBL_BASE 0x7050000ull
43940  #define HBM0_MC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43941  #define HBM0_MC1_CS_DBG_ROM_TBL_SECTION 0x1000
43942  #define mmHBM0_MC1_CS_STM_BASE 0x7051000ull
43943  #define HBM0_MC1_CS_STM_MAX_OFFSET 0x1000
43944  #define HBM0_MC1_CS_STM_SECTION 0x1000
43945  #define mmHBM0_MC1_CS_CTI_BASE 0x7052000ull
43946  #define HBM0_MC1_CS_CTI_MAX_OFFSET 0x1000
43947  #define HBM0_MC1_CS_CTI_SECTION 0x1000
43948  #define mmHBM0_MC1_CS_ETF_BASE 0x7053000ull
43949  #define HBM0_MC1_CS_ETF_MAX_OFFSET 0x1000
43950  #define HBM0_MC1_CS_ETF_SECTION 0x1000
43951  #define mmHBM0_MC1_CS_SPMU_BASE 0x7054000ull
43952  #define HBM0_MC1_CS_SPMU_MAX_OFFSET 0x1000
43953  #define HBM0_MC1_CS_SPMU_SECTION 0x1000
43954  #define mmHBM0_MC1_BMON_CTI_BASE 0x7055000ull
43955  #define HBM0_MC1_BMON_CTI_MAX_OFFSET 0x1000
43956  #define HBM0_MC1_BMON_CTI_SECTION 0x1000
43957  #define mmHBM0_MC1_USER_CTI_BASE 0x7056000ull
43958  #define HBM0_MC1_USER_CTI_MAX_OFFSET 0x1000
43959  #define HBM0_MC1_USER_CTI_SECTION 0xA000
43960  #define mmHBM0_MC1_FUNNEL_BASE 0x7060000ull
43961  #define HBM0_MC1_FUNNEL_MAX_OFFSET 0x1000
43962  #define HBM0_MC1_FUNNEL_SECTION 0x30000
43963  #define mmHBM1_MC0_CS_DBG_ROM_TBL_BASE 0x7090000ull
43964  #define HBM1_MC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43965  #define HBM1_MC0_CS_DBG_ROM_TBL_SECTION 0x1000
43966  #define mmHBM1_MC0_CS_STM_BASE 0x7091000ull
43967  #define HBM1_MC0_CS_STM_MAX_OFFSET 0x1000
43968  #define HBM1_MC0_CS_STM_SECTION 0x1000
43969  #define mmHBM1_MC0_CS_CTI_BASE 0x7092000ull
43970  #define HBM1_MC0_CS_CTI_MAX_OFFSET 0x1000
43971  #define HBM1_MC0_CS_CTI_SECTION 0x1000
43972  #define mmHBM1_MC0_CS_ETF_BASE 0x7093000ull
43973  #define HBM1_MC0_CS_ETF_MAX_OFFSET 0x1000
43974  #define HBM1_MC0_CS_ETF_SECTION 0x1000
43975  #define mmHBM1_MC0_CS_SPMU_BASE 0x7094000ull
43976  #define HBM1_MC0_CS_SPMU_MAX_OFFSET 0x1000
43977  #define HBM1_MC0_CS_SPMU_SECTION 0x1000
43978  #define mmHBM1_MC0_BMON_CTI_BASE 0x7095000ull
43979  #define HBM1_MC0_BMON_CTI_MAX_OFFSET 0x1000
43980  #define HBM1_MC0_BMON_CTI_SECTION 0x1000
43981  #define mmHBM1_MC0_USER_CTI_BASE 0x7096000ull
43982  #define HBM1_MC0_USER_CTI_MAX_OFFSET 0x1000
43983  #define HBM1_MC0_USER_CTI_SECTION 0xA000
43984  #define mmHBM1_MC0_FUNNEL_BASE 0x70A0000ull
43985  #define HBM1_MC0_FUNNEL_MAX_OFFSET 0x1000
43986  #define HBM1_MC0_FUNNEL_SECTION 0x30000
43987  #define mmHBM1_MC1_CS_DBG_ROM_TBL_BASE 0x70D0000ull
43988  #define HBM1_MC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
43989  #define HBM1_MC1_CS_DBG_ROM_TBL_SECTION 0x1000
43990  #define mmHBM1_MC1_CS_STM_BASE 0x70D1000ull
43991  #define HBM1_MC1_CS_STM_MAX_OFFSET 0x1000
43992  #define HBM1_MC1_CS_STM_SECTION 0x1000
43993  #define mmHBM1_MC1_CS_CTI_BASE 0x70D2000ull
43994  #define HBM1_MC1_CS_CTI_MAX_OFFSET 0x1000
43995  #define HBM1_MC1_CS_CTI_SECTION 0x1000
43996  #define mmHBM1_MC1_CS_ETF_BASE 0x70D3000ull
43997  #define HBM1_MC1_CS_ETF_MAX_OFFSET 0x1000
43998  #define HBM1_MC1_CS_ETF_SECTION 0x1000
43999  #define mmHBM1_MC1_CS_SPMU_BASE 0x70D4000ull
44000  #define HBM1_MC1_CS_SPMU_MAX_OFFSET 0x1000
44001  #define HBM1_MC1_CS_SPMU_SECTION 0x1000
44002  #define mmHBM1_MC1_BMON_CTI_BASE 0x70D5000ull
44003  #define HBM1_MC1_BMON_CTI_MAX_OFFSET 0x1000
44004  #define HBM1_MC1_BMON_CTI_SECTION 0x1000
44005  #define mmHBM1_MC1_USER_CTI_BASE 0x70D6000ull
44006  #define HBM1_MC1_USER_CTI_MAX_OFFSET 0x1000
44007  #define HBM1_MC1_USER_CTI_SECTION 0xA000
44008  #define mmHBM1_MC1_FUNNEL_BASE 0x70E0000ull
44009  #define HBM1_MC1_FUNNEL_MAX_OFFSET 0x1000
44010  #define HBM1_MC1_FUNNEL_SECTION 0x30000
44011  #define mmHBM2_MC0_CS_DBG_ROM_TBL_BASE 0x7110000ull
44012  #define HBM2_MC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44013  #define HBM2_MC0_CS_DBG_ROM_TBL_SECTION 0x1000
44014  #define mmHBM2_MC0_CS_STM_BASE 0x7111000ull
44015  #define HBM2_MC0_CS_STM_MAX_OFFSET 0x1000
44016  #define HBM2_MC0_CS_STM_SECTION 0x1000
44017  #define mmHBM2_MC0_CS_CTI_BASE 0x7112000ull
44018  #define HBM2_MC0_CS_CTI_MAX_OFFSET 0x1000
44019  #define HBM2_MC0_CS_CTI_SECTION 0x1000
44020  #define mmHBM2_MC0_CS_ETF_BASE 0x7113000ull
44021  #define HBM2_MC0_CS_ETF_MAX_OFFSET 0x1000
44022  #define HBM2_MC0_CS_ETF_SECTION 0x1000
44023  #define mmHBM2_MC0_CS_SPMU_BASE 0x7114000ull
44024  #define HBM2_MC0_CS_SPMU_MAX_OFFSET 0x1000
44025  #define HBM2_MC0_CS_SPMU_SECTION 0x1000
44026  #define mmHBM2_MC0_BMON_CTI_BASE 0x7115000ull
44027  #define HBM2_MC0_BMON_CTI_MAX_OFFSET 0x1000
44028  #define HBM2_MC0_BMON_CTI_SECTION 0x1000
44029  #define mmHBM2_MC0_USER_CTI_BASE 0x7116000ull
44030  #define HBM2_MC0_USER_CTI_MAX_OFFSET 0x1000
44031  #define HBM2_MC0_USER_CTI_SECTION 0xA000
44032  #define mmHBM2_MC0_FUNNEL_BASE 0x7120000ull
44033  #define HBM2_MC0_FUNNEL_MAX_OFFSET 0x1000
44034  #define HBM2_MC0_FUNNEL_SECTION 0x30000
44035  #define mmHBM2_MC1_CS_DBG_ROM_TBL_BASE 0x7150000ull
44036  #define HBM2_MC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44037  #define HBM2_MC1_CS_DBG_ROM_TBL_SECTION 0x1000
44038  #define mmHBM2_MC1_CS_STM_BASE 0x7151000ull
44039  #define HBM2_MC1_CS_STM_MAX_OFFSET 0x1000
44040  #define HBM2_MC1_CS_STM_SECTION 0x1000
44041  #define mmHBM2_MC1_CS_CTI_BASE 0x7152000ull
44042  #define HBM2_MC1_CS_CTI_MAX_OFFSET 0x1000
44043  #define HBM2_MC1_CS_CTI_SECTION 0x1000
44044  #define mmHBM2_MC1_CS_ETF_BASE 0x7153000ull
44045  #define HBM2_MC1_CS_ETF_MAX_OFFSET 0x1000
44046  #define HBM2_MC1_CS_ETF_SECTION 0x1000
44047  #define mmHBM2_MC1_CS_SPMU_BASE 0x7154000ull
44048  #define HBM2_MC1_CS_SPMU_MAX_OFFSET 0x1000
44049  #define HBM2_MC1_CS_SPMU_SECTION 0x1000
44050  #define mmHBM2_MC1_BMON_CTI_BASE 0x7155000ull
44051  #define HBM2_MC1_BMON_CTI_MAX_OFFSET 0x1000
44052  #define HBM2_MC1_BMON_CTI_SECTION 0x1000
44053  #define mmHBM2_MC1_USER_CTI_BASE 0x7156000ull
44054  #define HBM2_MC1_USER_CTI_MAX_OFFSET 0x1000
44055  #define HBM2_MC1_USER_CTI_SECTION 0xA000
44056  #define mmHBM2_MC1_FUNNEL_BASE 0x7160000ull
44057  #define HBM2_MC1_FUNNEL_MAX_OFFSET 0x1000
44058  #define HBM2_MC1_FUNNEL_SECTION 0x30000
44059  #define mmHBM3_MC0_CS_DBG_ROM_TBL_BASE 0x7190000ull
44060  #define HBM3_MC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44061  #define HBM3_MC0_CS_DBG_ROM_TBL_SECTION 0x1000
44062  #define mmHBM3_MC0_CS_STM_BASE 0x7191000ull
44063  #define HBM3_MC0_CS_STM_MAX_OFFSET 0x1000
44064  #define HBM3_MC0_CS_STM_SECTION 0x1000
44065  #define mmHBM3_MC0_CS_CTI_BASE 0x7192000ull
44066  #define HBM3_MC0_CS_CTI_MAX_OFFSET 0x1000
44067  #define HBM3_MC0_CS_CTI_SECTION 0x1000
44068  #define mmHBM3_MC0_CS_ETF_BASE 0x7193000ull
44069  #define HBM3_MC0_CS_ETF_MAX_OFFSET 0x1000
44070  #define HBM3_MC0_CS_ETF_SECTION 0x1000
44071  #define mmHBM3_MC0_CS_SPMU_BASE 0x7194000ull
44072  #define HBM3_MC0_CS_SPMU_MAX_OFFSET 0x1000
44073  #define HBM3_MC0_CS_SPMU_SECTION 0x1000
44074  #define mmHBM3_MC0_BMON_CTI_BASE 0x7195000ull
44075  #define HBM3_MC0_BMON_CTI_MAX_OFFSET 0x1000
44076  #define HBM3_MC0_BMON_CTI_SECTION 0x1000
44077  #define mmHBM3_MC0_USER_CTI_BASE 0x7196000ull
44078  #define HBM3_MC0_USER_CTI_MAX_OFFSET 0x1000
44079  #define HBM3_MC0_USER_CTI_SECTION 0xA000
44080  #define mmHBM3_MC0_FUNNEL_BASE 0x71A0000ull
44081  #define HBM3_MC0_FUNNEL_MAX_OFFSET 0x1000
44082  #define HBM3_MC0_FUNNEL_SECTION 0x30000
44083  #define mmHBM3_MC1_CS_DBG_ROM_TBL_BASE 0x71D0000ull
44084  #define HBM3_MC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44085  #define HBM3_MC1_CS_DBG_ROM_TBL_SECTION 0x1000
44086  #define mmHBM3_MC1_CS_STM_BASE 0x71D1000ull
44087  #define HBM3_MC1_CS_STM_MAX_OFFSET 0x1000
44088  #define HBM3_MC1_CS_STM_SECTION 0x1000
44089  #define mmHBM3_MC1_CS_CTI_BASE 0x71D2000ull
44090  #define HBM3_MC1_CS_CTI_MAX_OFFSET 0x1000
44091  #define HBM3_MC1_CS_CTI_SECTION 0x1000
44092  #define mmHBM3_MC1_CS_ETF_BASE 0x71D3000ull
44093  #define HBM3_MC1_CS_ETF_MAX_OFFSET 0x1000
44094  #define HBM3_MC1_CS_ETF_SECTION 0x1000
44095  #define mmHBM3_MC1_CS_SPMU_BASE 0x71D4000ull
44096  #define HBM3_MC1_CS_SPMU_MAX_OFFSET 0x1000
44097  #define HBM3_MC1_CS_SPMU_SECTION 0x1000
44098  #define mmHBM3_MC1_BMON_CTI_BASE 0x71D5000ull
44099  #define HBM3_MC1_BMON_CTI_MAX_OFFSET 0x1000
44100  #define HBM3_MC1_BMON_CTI_SECTION 0x1000
44101  #define mmHBM3_MC1_USER_CTI_BASE 0x71D6000ull
44102  #define HBM3_MC1_USER_CTI_MAX_OFFSET 0x1000
44103  #define HBM3_MC1_USER_CTI_SECTION 0xA000
44104  #define mmHBM3_MC1_FUNNEL_BASE 0x71E0000ull
44105  #define HBM3_MC1_FUNNEL_MAX_OFFSET 0x1000
44106  #define HBM3_MC1_FUNNEL_SECTION 0x30000
44107  #define mmHBM4_MC0_CS_DBG_ROM_TBL_BASE 0x7210000ull
44108  #define HBM4_MC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44109  #define HBM4_MC0_CS_DBG_ROM_TBL_SECTION 0x1000
44110  #define mmHBM4_MC0_CS_STM_BASE 0x7211000ull
44111  #define HBM4_MC0_CS_STM_MAX_OFFSET 0x1000
44112  #define HBM4_MC0_CS_STM_SECTION 0x1000
44113  #define mmHBM4_MC0_CS_CTI_BASE 0x7212000ull
44114  #define HBM4_MC0_CS_CTI_MAX_OFFSET 0x1000
44115  #define HBM4_MC0_CS_CTI_SECTION 0x1000
44116  #define mmHBM4_MC0_CS_ETF_BASE 0x7213000ull
44117  #define HBM4_MC0_CS_ETF_MAX_OFFSET 0x1000
44118  #define HBM4_MC0_CS_ETF_SECTION 0x1000
44119  #define mmHBM4_MC0_CS_SPMU_BASE 0x7214000ull
44120  #define HBM4_MC0_CS_SPMU_MAX_OFFSET 0x1000
44121  #define HBM4_MC0_CS_SPMU_SECTION 0x1000
44122  #define mmHBM4_MC0_BMON_CTI_BASE 0x7215000ull
44123  #define HBM4_MC0_BMON_CTI_MAX_OFFSET 0x1000
44124  #define HBM4_MC0_BMON_CTI_SECTION 0x1000
44125  #define mmHBM4_MC0_USER_CTI_BASE 0x7216000ull
44126  #define HBM4_MC0_USER_CTI_MAX_OFFSET 0x1000
44127  #define HBM4_MC0_USER_CTI_SECTION 0xA000
44128  #define mmHBM4_MC0_FUNNEL_BASE 0x7220000ull
44129  #define HBM4_MC0_FUNNEL_MAX_OFFSET 0x1000
44130  #define HBM4_MC0_FUNNEL_SECTION 0x30000
44131  #define mmHBM4_MC1_CS_DBG_ROM_TBL_BASE 0x7250000ull
44132  #define HBM4_MC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44133  #define HBM4_MC1_CS_DBG_ROM_TBL_SECTION 0x1000
44134  #define mmHBM4_MC1_CS_STM_BASE 0x7251000ull
44135  #define HBM4_MC1_CS_STM_MAX_OFFSET 0x1000
44136  #define HBM4_MC1_CS_STM_SECTION 0x1000
44137  #define mmHBM4_MC1_CS_CTI_BASE 0x7252000ull
44138  #define HBM4_MC1_CS_CTI_MAX_OFFSET 0x1000
44139  #define HBM4_MC1_CS_CTI_SECTION 0x1000
44140  #define mmHBM4_MC1_CS_ETF_BASE 0x7253000ull
44141  #define HBM4_MC1_CS_ETF_MAX_OFFSET 0x1000
44142  #define HBM4_MC1_CS_ETF_SECTION 0x1000
44143  #define mmHBM4_MC1_CS_SPMU_BASE 0x7254000ull
44144  #define HBM4_MC1_CS_SPMU_MAX_OFFSET 0x1000
44145  #define HBM4_MC1_CS_SPMU_SECTION 0x1000
44146  #define mmHBM4_MC1_BMON_CTI_BASE 0x7255000ull
44147  #define HBM4_MC1_BMON_CTI_MAX_OFFSET 0x1000
44148  #define HBM4_MC1_BMON_CTI_SECTION 0x1000
44149  #define mmHBM4_MC1_USER_CTI_BASE 0x7256000ull
44150  #define HBM4_MC1_USER_CTI_MAX_OFFSET 0x1000
44151  #define HBM4_MC1_USER_CTI_SECTION 0xA000
44152  #define mmHBM4_MC1_FUNNEL_BASE 0x7260000ull
44153  #define HBM4_MC1_FUNNEL_MAX_OFFSET 0x1000
44154  #define HBM4_MC1_FUNNEL_SECTION 0x30000
44155  #define mmHBM5_MC0_CS_DBG_ROM_TBL_BASE 0x7290000ull
44156  #define HBM5_MC0_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44157  #define HBM5_MC0_CS_DBG_ROM_TBL_SECTION 0x1000
44158  #define mmHBM5_MC0_CS_STM_BASE 0x7291000ull
44159  #define HBM5_MC0_CS_STM_MAX_OFFSET 0x1000
44160  #define HBM5_MC0_CS_STM_SECTION 0x1000
44161  #define mmHBM5_MC0_CS_CTI_BASE 0x7292000ull
44162  #define HBM5_MC0_CS_CTI_MAX_OFFSET 0x1000
44163  #define HBM5_MC0_CS_CTI_SECTION 0x1000
44164  #define mmHBM5_MC0_CS_ETF_BASE 0x7293000ull
44165  #define HBM5_MC0_CS_ETF_MAX_OFFSET 0x1000
44166  #define HBM5_MC0_CS_ETF_SECTION 0x1000
44167  #define mmHBM5_MC0_CS_SPMU_BASE 0x7294000ull
44168  #define HBM5_MC0_CS_SPMU_MAX_OFFSET 0x1000
44169  #define HBM5_MC0_CS_SPMU_SECTION 0x1000
44170  #define mmHBM5_MC0_BMON_CTI_BASE 0x7295000ull
44171  #define HBM5_MC0_BMON_CTI_MAX_OFFSET 0x1000
44172  #define HBM5_MC0_BMON_CTI_SECTION 0x1000
44173  #define mmHBM5_MC0_USER_CTI_BASE 0x7296000ull
44174  #define HBM5_MC0_USER_CTI_MAX_OFFSET 0x1000
44175  #define HBM5_MC0_USER_CTI_SECTION 0xA000
44176  #define mmHBM5_MC0_FUNNEL_BASE 0x72A0000ull
44177  #define HBM5_MC0_FUNNEL_MAX_OFFSET 0x1000
44178  #define HBM5_MC0_FUNNEL_SECTION 0x30000
44179  #define mmHBM5_MC1_CS_DBG_ROM_TBL_BASE 0x72D0000ull
44180  #define HBM5_MC1_CS_DBG_ROM_TBL_MAX_OFFSET 0x1000
44181  #define HBM5_MC1_CS_DBG_ROM_TBL_SECTION 0x1000
44182  #define mmHBM5_MC1_CS_STM_BASE 0x72D1000ull
44183  #define HBM5_MC1_CS_STM_MAX_OFFSET 0x1000
44184  #define HBM5_MC1_CS_STM_SECTION 0x1000
44185  #define mmHBM5_MC1_CS_CTI_BASE 0x72D2000ull
44186  #define HBM5_MC1_CS_CTI_MAX_OFFSET 0x1000
44187  #define HBM5_MC1_CS_CTI_SECTION 0x1000
44188  #define mmHBM5_MC1_CS_ETF_BASE 0x72D3000ull
44189  #define HBM5_MC1_CS_ETF_MAX_OFFSET 0x1000
44190  #define HBM5_MC1_CS_ETF_SECTION 0x1000
44191  #define mmHBM5_MC1_CS_SPMU_BASE 0x72D4000ull
44192  #define HBM5_MC1_CS_SPMU_MAX_OFFSET 0x1000
44193  #define HBM5_MC1_CS_SPMU_SECTION 0x1000
44194  #define mmHBM5_MC1_BMON_CTI_BASE 0x72D5000ull
44195  #define HBM5_MC1_BMON_CTI_MAX_OFFSET 0x1000
44196  #define HBM5_MC1_BMON_CTI_SECTION 0x1000
44197  #define mmHBM5_MC1_USER_CTI_BASE 0x72D6000ull
44198  #define HBM5_MC1_USER_CTI_MAX_OFFSET 0x1000
44199  #define HBM5_MC1_USER_CTI_SECTION 0xA000
44200  #define mmHBM5_MC1_FUNNEL_BASE 0x72E0000ull
44201  #define HBM5_MC1_FUNNEL_MAX_OFFSET 0x1000
44202  #define HBM5_MC1_FUNNEL_SECTION 0x20000
44203  #define mmNIC0_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7300000ull
44204  #define NIC0_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44205  #define NIC0_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44206  #define mmNIC0_DBG_STM_0_BASE 0x7301000ull
44207  #define NIC0_DBG_STM_0_MAX_OFFSET 0x1000
44208  #define NIC0_DBG_STM_0_SECTION 0x1000
44209  #define mmNIC0_DBG_CTI_0_BASE 0x7302000ull
44210  #define NIC0_DBG_CTI_0_MAX_OFFSET 0x1000
44211  #define NIC0_DBG_CTI_0_SECTION 0x1000
44212  #define mmNIC0_DBG_ETF_0_BASE 0x7303000ull
44213  #define NIC0_DBG_ETF_0_MAX_OFFSET 0x1000
44214  #define NIC0_DBG_ETF_0_SECTION 0x1000
44215  #define mmNIC0_DBG_SPMU_0_BASE 0x7304000ull
44216  #define NIC0_DBG_SPMU_0_MAX_OFFSET 0x1000
44217  #define NIC0_DBG_SPMU_0_SECTION 0x1000
44218  #define mmNIC0_DBG_USER_CTI_0_BASE 0x7305000ull
44219  #define NIC0_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44220  #define NIC0_DBG_USER_CTI_0_SECTION 0x1000
44221  #define mmNIC0_DBG_BMON_CTI_0_BASE 0x7306000ull
44222  #define NIC0_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44223  #define NIC0_DBG_BMON_CTI_0_SECTION 0x1000
44224  #define mmNIC0_DBG_BMON0_0_BASE 0x7307000ull
44225  #define NIC0_DBG_BMON0_0_MAX_OFFSET 0x1000
44226  #define NIC0_DBG_BMON0_0_SECTION 0x1000
44227  #define mmNIC0_DBG_BMON1_0_BASE 0x7308000ull
44228  #define NIC0_DBG_BMON1_0_MAX_OFFSET 0x1000
44229  #define NIC0_DBG_BMON1_0_SECTION 0x1000
44230  #define mmNIC0_DBG_BMON2_0_BASE 0x7309000ull
44231  #define NIC0_DBG_BMON2_0_MAX_OFFSET 0x1000
44232  #define NIC0_DBG_BMON2_0_SECTION 0x7000
44233  #define mmNIC0_DBG_ARC_RTT0_BASE 0x7310000ull
44234  #define NIC0_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44235  #define NIC0_DBG_ARC_RTT0_SECTION 0x10000
44236  #define mmNIC0_DBG_CS_DBG_ROM_TABLE_1_BASE 0x7320000ull
44237  #define NIC0_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44238  #define NIC0_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44239  #define mmNIC0_DBG_STM_1_BASE 0x7321000ull
44240  #define NIC0_DBG_STM_1_MAX_OFFSET 0x1000
44241  #define NIC0_DBG_STM_1_SECTION 0x1000
44242  #define mmNIC0_DBG_CTI_1_BASE 0x7322000ull
44243  #define NIC0_DBG_CTI_1_MAX_OFFSET 0x1000
44244  #define NIC0_DBG_CTI_1_SECTION 0x1000
44245  #define mmNIC0_DBG_ETF_1_BASE 0x7323000ull
44246  #define NIC0_DBG_ETF_1_MAX_OFFSET 0x1000
44247  #define NIC0_DBG_ETF_1_SECTION 0x1000
44248  #define mmNIC0_DBG_SPMU_1_BASE 0x7324000ull
44249  #define NIC0_DBG_SPMU_1_MAX_OFFSET 0x1000
44250  #define NIC0_DBG_SPMU_1_SECTION 0x1000
44251  #define mmNIC0_DBG_USER_CTI_1_BASE 0x7325000ull
44252  #define NIC0_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44253  #define NIC0_DBG_USER_CTI_1_SECTION 0x1000
44254  #define mmNIC0_DBG_BMON_CTI_1_BASE 0x7326000ull
44255  #define NIC0_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44256  #define NIC0_DBG_BMON_CTI_1_SECTION 0x1000
44257  #define mmNIC0_DBG_BMON0_1_BASE 0x7327000ull
44258  #define NIC0_DBG_BMON0_1_MAX_OFFSET 0x1000
44259  #define NIC0_DBG_BMON0_1_SECTION 0x1000
44260  #define mmNIC0_DBG_BMON1_1_BASE 0x7328000ull
44261  #define NIC0_DBG_BMON1_1_MAX_OFFSET 0x1000
44262  #define NIC0_DBG_BMON1_1_SECTION 0x1000
44263  #define mmNIC0_DBG_BMON2_1_BASE 0x7329000ull
44264  #define NIC0_DBG_BMON2_1_MAX_OFFSET 0x1000
44265  #define NIC0_DBG_BMON2_1_SECTION 0x7000
44266  #define mmNIC0_DBG_ARC_RTT1_BASE 0x7330000ull
44267  #define NIC0_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44268  #define NIC0_DBG_ARC_RTT1_SECTION 0x8000
44269  #define mmNIC0_DBG_FUNNEL_TX_BASE 0x7338000ull
44270  #define NIC0_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44271  #define NIC0_DBG_FUNNEL_TX_SECTION 0x1000
44272  #define mmNIC0_DBG_FUNNEL_NCH_BASE 0x7339000ull
44273  #define NIC0_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44274  #define NIC0_DBG_FUNNEL_NCH_SECTION 0x7000
44275  #define mmNIC1_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7340000ull
44276  #define NIC1_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44277  #define NIC1_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44278  #define mmNIC1_DBG_STM_0_BASE 0x7341000ull
44279  #define NIC1_DBG_STM_0_MAX_OFFSET 0x1000
44280  #define NIC1_DBG_STM_0_SECTION 0x1000
44281  #define mmNIC1_DBG_CTI_0_BASE 0x7342000ull
44282  #define NIC1_DBG_CTI_0_MAX_OFFSET 0x1000
44283  #define NIC1_DBG_CTI_0_SECTION 0x1000
44284  #define mmNIC1_DBG_ETF_0_BASE 0x7343000ull
44285  #define NIC1_DBG_ETF_0_MAX_OFFSET 0x1000
44286  #define NIC1_DBG_ETF_0_SECTION 0x1000
44287  #define mmNIC1_DBG_SPMU_0_BASE 0x7344000ull
44288  #define NIC1_DBG_SPMU_0_MAX_OFFSET 0x1000
44289  #define NIC1_DBG_SPMU_0_SECTION 0x1000
44290  #define mmNIC1_DBG_USER_CTI_0_BASE 0x7345000ull
44291  #define NIC1_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44292  #define NIC1_DBG_USER_CTI_0_SECTION 0x1000
44293  #define mmNIC1_DBG_BMON_CTI_0_BASE 0x7346000ull
44294  #define NIC1_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44295  #define NIC1_DBG_BMON_CTI_0_SECTION 0x1000
44296  #define mmNIC1_DBG_BMON0_0_BASE 0x7347000ull
44297  #define NIC1_DBG_BMON0_0_MAX_OFFSET 0x1000
44298  #define NIC1_DBG_BMON0_0_SECTION 0x1000
44299  #define mmNIC1_DBG_BMON1_0_BASE 0x7348000ull
44300  #define NIC1_DBG_BMON1_0_MAX_OFFSET 0x1000
44301  #define NIC1_DBG_BMON1_0_SECTION 0x1000
44302  #define mmNIC1_DBG_BMON2_0_BASE 0x7349000ull
44303  #define NIC1_DBG_BMON2_0_MAX_OFFSET 0x1000
44304  #define NIC1_DBG_BMON2_0_SECTION 0x7000
44305  #define mmNIC1_DBG_ARC_RTT0_BASE 0x7350000ull
44306  #define NIC1_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44307  #define NIC1_DBG_ARC_RTT0_SECTION 0x10000
44308  #define mmNIC1_DBG_CS_DBG_ROM_TABLE_1_BASE 0x7360000ull
44309  #define NIC1_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44310  #define NIC1_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44311  #define mmNIC1_DBG_STM_1_BASE 0x7361000ull
44312  #define NIC1_DBG_STM_1_MAX_OFFSET 0x1000
44313  #define NIC1_DBG_STM_1_SECTION 0x1000
44314  #define mmNIC1_DBG_CTI_1_BASE 0x7362000ull
44315  #define NIC1_DBG_CTI_1_MAX_OFFSET 0x1000
44316  #define NIC1_DBG_CTI_1_SECTION 0x1000
44317  #define mmNIC1_DBG_ETF_1_BASE 0x7363000ull
44318  #define NIC1_DBG_ETF_1_MAX_OFFSET 0x1000
44319  #define NIC1_DBG_ETF_1_SECTION 0x1000
44320  #define mmNIC1_DBG_SPMU_1_BASE 0x7364000ull
44321  #define NIC1_DBG_SPMU_1_MAX_OFFSET 0x1000
44322  #define NIC1_DBG_SPMU_1_SECTION 0x1000
44323  #define mmNIC1_DBG_USER_CTI_1_BASE 0x7365000ull
44324  #define NIC1_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44325  #define NIC1_DBG_USER_CTI_1_SECTION 0x1000
44326  #define mmNIC1_DBG_BMON_CTI_1_BASE 0x7366000ull
44327  #define NIC1_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44328  #define NIC1_DBG_BMON_CTI_1_SECTION 0x1000
44329  #define mmNIC1_DBG_BMON0_1_BASE 0x7367000ull
44330  #define NIC1_DBG_BMON0_1_MAX_OFFSET 0x1000
44331  #define NIC1_DBG_BMON0_1_SECTION 0x1000
44332  #define mmNIC1_DBG_BMON1_1_BASE 0x7368000ull
44333  #define NIC1_DBG_BMON1_1_MAX_OFFSET 0x1000
44334  #define NIC1_DBG_BMON1_1_SECTION 0x1000
44335  #define mmNIC1_DBG_BMON2_1_BASE 0x7369000ull
44336  #define NIC1_DBG_BMON2_1_MAX_OFFSET 0x1000
44337  #define NIC1_DBG_BMON2_1_SECTION 0x7000
44338  #define mmNIC1_DBG_ARC_RTT1_BASE 0x7370000ull
44339  #define NIC1_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44340  #define NIC1_DBG_ARC_RTT1_SECTION 0x8000
44341  #define mmNIC1_DBG_FUNNEL_TX_BASE 0x7378000ull
44342  #define NIC1_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44343  #define NIC1_DBG_FUNNEL_TX_SECTION 0x1000
44344  #define mmNIC1_DBG_FUNNEL_NCH_BASE 0x7379000ull
44345  #define NIC1_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44346  #define NIC1_DBG_FUNNEL_NCH_SECTION 0x7000
44347  #define mmNIC2_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7380000ull
44348  #define NIC2_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44349  #define NIC2_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44350  #define mmNIC2_DBG_STM_0_BASE 0x7381000ull
44351  #define NIC2_DBG_STM_0_MAX_OFFSET 0x1000
44352  #define NIC2_DBG_STM_0_SECTION 0x1000
44353  #define mmNIC2_DBG_CTI_0_BASE 0x7382000ull
44354  #define NIC2_DBG_CTI_0_MAX_OFFSET 0x1000
44355  #define NIC2_DBG_CTI_0_SECTION 0x1000
44356  #define mmNIC2_DBG_ETF_0_BASE 0x7383000ull
44357  #define NIC2_DBG_ETF_0_MAX_OFFSET 0x1000
44358  #define NIC2_DBG_ETF_0_SECTION 0x1000
44359  #define mmNIC2_DBG_SPMU_0_BASE 0x7384000ull
44360  #define NIC2_DBG_SPMU_0_MAX_OFFSET 0x1000
44361  #define NIC2_DBG_SPMU_0_SECTION 0x1000
44362  #define mmNIC2_DBG_USER_CTI_0_BASE 0x7385000ull
44363  #define NIC2_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44364  #define NIC2_DBG_USER_CTI_0_SECTION 0x1000
44365  #define mmNIC2_DBG_BMON_CTI_0_BASE 0x7386000ull
44366  #define NIC2_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44367  #define NIC2_DBG_BMON_CTI_0_SECTION 0x1000
44368  #define mmNIC2_DBG_BMON0_0_BASE 0x7387000ull
44369  #define NIC2_DBG_BMON0_0_MAX_OFFSET 0x1000
44370  #define NIC2_DBG_BMON0_0_SECTION 0x1000
44371  #define mmNIC2_DBG_BMON1_0_BASE 0x7388000ull
44372  #define NIC2_DBG_BMON1_0_MAX_OFFSET 0x1000
44373  #define NIC2_DBG_BMON1_0_SECTION 0x1000
44374  #define mmNIC2_DBG_BMON2_0_BASE 0x7389000ull
44375  #define NIC2_DBG_BMON2_0_MAX_OFFSET 0x1000
44376  #define NIC2_DBG_BMON2_0_SECTION 0x7000
44377  #define mmNIC2_DBG_ARC_RTT0_BASE 0x7390000ull
44378  #define NIC2_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44379  #define NIC2_DBG_ARC_RTT0_SECTION 0x10000
44380  #define mmNIC2_DBG_CS_DBG_ROM_TABLE_1_BASE 0x73A0000ull
44381  #define NIC2_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44382  #define NIC2_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44383  #define mmNIC2_DBG_STM_1_BASE 0x73A1000ull
44384  #define NIC2_DBG_STM_1_MAX_OFFSET 0x1000
44385  #define NIC2_DBG_STM_1_SECTION 0x1000
44386  #define mmNIC2_DBG_CTI_1_BASE 0x73A2000ull
44387  #define NIC2_DBG_CTI_1_MAX_OFFSET 0x1000
44388  #define NIC2_DBG_CTI_1_SECTION 0x1000
44389  #define mmNIC2_DBG_ETF_1_BASE 0x73A3000ull
44390  #define NIC2_DBG_ETF_1_MAX_OFFSET 0x1000
44391  #define NIC2_DBG_ETF_1_SECTION 0x1000
44392  #define mmNIC2_DBG_SPMU_1_BASE 0x73A4000ull
44393  #define NIC2_DBG_SPMU_1_MAX_OFFSET 0x1000
44394  #define NIC2_DBG_SPMU_1_SECTION 0x1000
44395  #define mmNIC2_DBG_USER_CTI_1_BASE 0x73A5000ull
44396  #define NIC2_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44397  #define NIC2_DBG_USER_CTI_1_SECTION 0x1000
44398  #define mmNIC2_DBG_BMON_CTI_1_BASE 0x73A6000ull
44399  #define NIC2_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44400  #define NIC2_DBG_BMON_CTI_1_SECTION 0x1000
44401  #define mmNIC2_DBG_BMON0_1_BASE 0x73A7000ull
44402  #define NIC2_DBG_BMON0_1_MAX_OFFSET 0x1000
44403  #define NIC2_DBG_BMON0_1_SECTION 0x1000
44404  #define mmNIC2_DBG_BMON1_1_BASE 0x73A8000ull
44405  #define NIC2_DBG_BMON1_1_MAX_OFFSET 0x1000
44406  #define NIC2_DBG_BMON1_1_SECTION 0x1000
44407  #define mmNIC2_DBG_BMON2_1_BASE 0x73A9000ull
44408  #define NIC2_DBG_BMON2_1_MAX_OFFSET 0x1000
44409  #define NIC2_DBG_BMON2_1_SECTION 0x7000
44410  #define mmNIC2_DBG_ARC_RTT1_BASE 0x73B0000ull
44411  #define NIC2_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44412  #define NIC2_DBG_ARC_RTT1_SECTION 0x8000
44413  #define mmNIC2_DBG_FUNNEL_TX_BASE 0x73B8000ull
44414  #define NIC2_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44415  #define NIC2_DBG_FUNNEL_TX_SECTION 0x1000
44416  #define mmNIC2_DBG_FUNNEL_NCH_BASE 0x73B9000ull
44417  #define NIC2_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44418  #define NIC2_DBG_FUNNEL_NCH_SECTION 0x7000
44419  #define mmNIC3_DBG_CS_DBG_ROM_TABLE_0_BASE 0x73C0000ull
44420  #define NIC3_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44421  #define NIC3_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44422  #define mmNIC3_DBG_STM_0_BASE 0x73C1000ull
44423  #define NIC3_DBG_STM_0_MAX_OFFSET 0x1000
44424  #define NIC3_DBG_STM_0_SECTION 0x1000
44425  #define mmNIC3_DBG_CTI_0_BASE 0x73C2000ull
44426  #define NIC3_DBG_CTI_0_MAX_OFFSET 0x1000
44427  #define NIC3_DBG_CTI_0_SECTION 0x1000
44428  #define mmNIC3_DBG_ETF_0_BASE 0x73C3000ull
44429  #define NIC3_DBG_ETF_0_MAX_OFFSET 0x1000
44430  #define NIC3_DBG_ETF_0_SECTION 0x1000
44431  #define mmNIC3_DBG_SPMU_0_BASE 0x73C4000ull
44432  #define NIC3_DBG_SPMU_0_MAX_OFFSET 0x1000
44433  #define NIC3_DBG_SPMU_0_SECTION 0x1000
44434  #define mmNIC3_DBG_USER_CTI_0_BASE 0x73C5000ull
44435  #define NIC3_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44436  #define NIC3_DBG_USER_CTI_0_SECTION 0x1000
44437  #define mmNIC3_DBG_BMON_CTI_0_BASE 0x73C6000ull
44438  #define NIC3_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44439  #define NIC3_DBG_BMON_CTI_0_SECTION 0x1000
44440  #define mmNIC3_DBG_BMON0_0_BASE 0x73C7000ull
44441  #define NIC3_DBG_BMON0_0_MAX_OFFSET 0x1000
44442  #define NIC3_DBG_BMON0_0_SECTION 0x1000
44443  #define mmNIC3_DBG_BMON1_0_BASE 0x73C8000ull
44444  #define NIC3_DBG_BMON1_0_MAX_OFFSET 0x1000
44445  #define NIC3_DBG_BMON1_0_SECTION 0x1000
44446  #define mmNIC3_DBG_BMON2_0_BASE 0x73C9000ull
44447  #define NIC3_DBG_BMON2_0_MAX_OFFSET 0x1000
44448  #define NIC3_DBG_BMON2_0_SECTION 0x7000
44449  #define mmNIC3_DBG_ARC_RTT0_BASE 0x73D0000ull
44450  #define NIC3_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44451  #define NIC3_DBG_ARC_RTT0_SECTION 0x10000
44452  #define mmNIC3_DBG_CS_DBG_ROM_TABLE_1_BASE 0x73E0000ull
44453  #define NIC3_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44454  #define NIC3_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44455  #define mmNIC3_DBG_STM_1_BASE 0x73E1000ull
44456  #define NIC3_DBG_STM_1_MAX_OFFSET 0x1000
44457  #define NIC3_DBG_STM_1_SECTION 0x1000
44458  #define mmNIC3_DBG_CTI_1_BASE 0x73E2000ull
44459  #define NIC3_DBG_CTI_1_MAX_OFFSET 0x1000
44460  #define NIC3_DBG_CTI_1_SECTION 0x1000
44461  #define mmNIC3_DBG_ETF_1_BASE 0x73E3000ull
44462  #define NIC3_DBG_ETF_1_MAX_OFFSET 0x1000
44463  #define NIC3_DBG_ETF_1_SECTION 0x1000
44464  #define mmNIC3_DBG_SPMU_1_BASE 0x73E4000ull
44465  #define NIC3_DBG_SPMU_1_MAX_OFFSET 0x1000
44466  #define NIC3_DBG_SPMU_1_SECTION 0x1000
44467  #define mmNIC3_DBG_USER_CTI_1_BASE 0x73E5000ull
44468  #define NIC3_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44469  #define NIC3_DBG_USER_CTI_1_SECTION 0x1000
44470  #define mmNIC3_DBG_BMON_CTI_1_BASE 0x73E6000ull
44471  #define NIC3_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44472  #define NIC3_DBG_BMON_CTI_1_SECTION 0x1000
44473  #define mmNIC3_DBG_BMON0_1_BASE 0x73E7000ull
44474  #define NIC3_DBG_BMON0_1_MAX_OFFSET 0x1000
44475  #define NIC3_DBG_BMON0_1_SECTION 0x1000
44476  #define mmNIC3_DBG_BMON1_1_BASE 0x73E8000ull
44477  #define NIC3_DBG_BMON1_1_MAX_OFFSET 0x1000
44478  #define NIC3_DBG_BMON1_1_SECTION 0x1000
44479  #define mmNIC3_DBG_BMON2_1_BASE 0x73E9000ull
44480  #define NIC3_DBG_BMON2_1_MAX_OFFSET 0x1000
44481  #define NIC3_DBG_BMON2_1_SECTION 0x7000
44482  #define mmNIC3_DBG_ARC_RTT1_BASE 0x73F0000ull
44483  #define NIC3_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44484  #define NIC3_DBG_ARC_RTT1_SECTION 0x8000
44485  #define mmNIC3_DBG_FUNNEL_TX_BASE 0x73F8000ull
44486  #define NIC3_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44487  #define NIC3_DBG_FUNNEL_TX_SECTION 0x1000
44488  #define mmNIC3_DBG_FUNNEL_NCH_BASE 0x73F9000ull
44489  #define NIC3_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44490  #define NIC3_DBG_FUNNEL_NCH_SECTION 0x7000
44491  #define mmNIC4_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7400000ull
44492  #define NIC4_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44493  #define NIC4_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44494  #define mmNIC4_DBG_STM_0_BASE 0x7401000ull
44495  #define NIC4_DBG_STM_0_MAX_OFFSET 0x1000
44496  #define NIC4_DBG_STM_0_SECTION 0x1000
44497  #define mmNIC4_DBG_CTI_0_BASE 0x7402000ull
44498  #define NIC4_DBG_CTI_0_MAX_OFFSET 0x1000
44499  #define NIC4_DBG_CTI_0_SECTION 0x1000
44500  #define mmNIC4_DBG_ETF_0_BASE 0x7403000ull
44501  #define NIC4_DBG_ETF_0_MAX_OFFSET 0x1000
44502  #define NIC4_DBG_ETF_0_SECTION 0x1000
44503  #define mmNIC4_DBG_SPMU_0_BASE 0x7404000ull
44504  #define NIC4_DBG_SPMU_0_MAX_OFFSET 0x1000
44505  #define NIC4_DBG_SPMU_0_SECTION 0x1000
44506  #define mmNIC4_DBG_USER_CTI_0_BASE 0x7405000ull
44507  #define NIC4_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44508  #define NIC4_DBG_USER_CTI_0_SECTION 0x1000
44509  #define mmNIC4_DBG_BMON_CTI_0_BASE 0x7406000ull
44510  #define NIC4_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44511  #define NIC4_DBG_BMON_CTI_0_SECTION 0x1000
44512  #define mmNIC4_DBG_BMON0_0_BASE 0x7407000ull
44513  #define NIC4_DBG_BMON0_0_MAX_OFFSET 0x1000
44514  #define NIC4_DBG_BMON0_0_SECTION 0x1000
44515  #define mmNIC4_DBG_BMON1_0_BASE 0x7408000ull
44516  #define NIC4_DBG_BMON1_0_MAX_OFFSET 0x1000
44517  #define NIC4_DBG_BMON1_0_SECTION 0x1000
44518  #define mmNIC4_DBG_BMON2_0_BASE 0x7409000ull
44519  #define NIC4_DBG_BMON2_0_MAX_OFFSET 0x1000
44520  #define NIC4_DBG_BMON2_0_SECTION 0x7000
44521  #define mmNIC4_DBG_ARC_RTT0_BASE 0x7410000ull
44522  #define NIC4_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44523  #define NIC4_DBG_ARC_RTT0_SECTION 0x10000
44524  #define mmNIC4_DBG_CS_DBG_ROM_TABLE_1_BASE 0x7420000ull
44525  #define NIC4_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44526  #define NIC4_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44527  #define mmNIC4_DBG_STM_1_BASE 0x7421000ull
44528  #define NIC4_DBG_STM_1_MAX_OFFSET 0x1000
44529  #define NIC4_DBG_STM_1_SECTION 0x1000
44530  #define mmNIC4_DBG_CTI_1_BASE 0x7422000ull
44531  #define NIC4_DBG_CTI_1_MAX_OFFSET 0x1000
44532  #define NIC4_DBG_CTI_1_SECTION 0x1000
44533  #define mmNIC4_DBG_ETF_1_BASE 0x7423000ull
44534  #define NIC4_DBG_ETF_1_MAX_OFFSET 0x1000
44535  #define NIC4_DBG_ETF_1_SECTION 0x1000
44536  #define mmNIC4_DBG_SPMU_1_BASE 0x7424000ull
44537  #define NIC4_DBG_SPMU_1_MAX_OFFSET 0x1000
44538  #define NIC4_DBG_SPMU_1_SECTION 0x1000
44539  #define mmNIC4_DBG_USER_CTI_1_BASE 0x7425000ull
44540  #define NIC4_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44541  #define NIC4_DBG_USER_CTI_1_SECTION 0x1000
44542  #define mmNIC4_DBG_BMON_CTI_1_BASE 0x7426000ull
44543  #define NIC4_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44544  #define NIC4_DBG_BMON_CTI_1_SECTION 0x1000
44545  #define mmNIC4_DBG_BMON0_1_BASE 0x7427000ull
44546  #define NIC4_DBG_BMON0_1_MAX_OFFSET 0x1000
44547  #define NIC4_DBG_BMON0_1_SECTION 0x1000
44548  #define mmNIC4_DBG_BMON1_1_BASE 0x7428000ull
44549  #define NIC4_DBG_BMON1_1_MAX_OFFSET 0x1000
44550  #define NIC4_DBG_BMON1_1_SECTION 0x1000
44551  #define mmNIC4_DBG_BMON2_1_BASE 0x7429000ull
44552  #define NIC4_DBG_BMON2_1_MAX_OFFSET 0x1000
44553  #define NIC4_DBG_BMON2_1_SECTION 0x7000
44554  #define mmNIC4_DBG_ARC_RTT1_BASE 0x7430000ull
44555  #define NIC4_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44556  #define NIC4_DBG_ARC_RTT1_SECTION 0x8000
44557  #define mmNIC4_DBG_FUNNEL_TX_BASE 0x7438000ull
44558  #define NIC4_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44559  #define NIC4_DBG_FUNNEL_TX_SECTION 0x1000
44560  #define mmNIC4_DBG_FUNNEL_NCH_BASE 0x7439000ull
44561  #define NIC4_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44562  #define NIC4_DBG_FUNNEL_NCH_SECTION 0x7000
44563  #define mmNIC5_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7440000ull
44564  #define NIC5_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44565  #define NIC5_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44566  #define mmNIC5_DBG_STM_0_BASE 0x7441000ull
44567  #define NIC5_DBG_STM_0_MAX_OFFSET 0x1000
44568  #define NIC5_DBG_STM_0_SECTION 0x1000
44569  #define mmNIC5_DBG_CTI_0_BASE 0x7442000ull
44570  #define NIC5_DBG_CTI_0_MAX_OFFSET 0x1000
44571  #define NIC5_DBG_CTI_0_SECTION 0x1000
44572  #define mmNIC5_DBG_ETF_0_BASE 0x7443000ull
44573  #define NIC5_DBG_ETF_0_MAX_OFFSET 0x1000
44574  #define NIC5_DBG_ETF_0_SECTION 0x1000
44575  #define mmNIC5_DBG_SPMU_0_BASE 0x7444000ull
44576  #define NIC5_DBG_SPMU_0_MAX_OFFSET 0x1000
44577  #define NIC5_DBG_SPMU_0_SECTION 0x1000
44578  #define mmNIC5_DBG_USER_CTI_0_BASE 0x7445000ull
44579  #define NIC5_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44580  #define NIC5_DBG_USER_CTI_0_SECTION 0x1000
44581  #define mmNIC5_DBG_BMON_CTI_0_BASE 0x7446000ull
44582  #define NIC5_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44583  #define NIC5_DBG_BMON_CTI_0_SECTION 0x1000
44584  #define mmNIC5_DBG_BMON0_0_BASE 0x7447000ull
44585  #define NIC5_DBG_BMON0_0_MAX_OFFSET 0x1000
44586  #define NIC5_DBG_BMON0_0_SECTION 0x1000
44587  #define mmNIC5_DBG_BMON1_0_BASE 0x7448000ull
44588  #define NIC5_DBG_BMON1_0_MAX_OFFSET 0x1000
44589  #define NIC5_DBG_BMON1_0_SECTION 0x1000
44590  #define mmNIC5_DBG_BMON2_0_BASE 0x7449000ull
44591  #define NIC5_DBG_BMON2_0_MAX_OFFSET 0x1000
44592  #define NIC5_DBG_BMON2_0_SECTION 0x7000
44593  #define mmNIC5_DBG_ARC_RTT0_BASE 0x7450000ull
44594  #define NIC5_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44595  #define NIC5_DBG_ARC_RTT0_SECTION 0x10000
44596  #define mmNIC5_DBG_CS_DBG_ROM_TABLE_1_BASE 0x7460000ull
44597  #define NIC5_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44598  #define NIC5_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44599  #define mmNIC5_DBG_STM_1_BASE 0x7461000ull
44600  #define NIC5_DBG_STM_1_MAX_OFFSET 0x1000
44601  #define NIC5_DBG_STM_1_SECTION 0x1000
44602  #define mmNIC5_DBG_CTI_1_BASE 0x7462000ull
44603  #define NIC5_DBG_CTI_1_MAX_OFFSET 0x1000
44604  #define NIC5_DBG_CTI_1_SECTION 0x1000
44605  #define mmNIC5_DBG_ETF_1_BASE 0x7463000ull
44606  #define NIC5_DBG_ETF_1_MAX_OFFSET 0x1000
44607  #define NIC5_DBG_ETF_1_SECTION 0x1000
44608  #define mmNIC5_DBG_SPMU_1_BASE 0x7464000ull
44609  #define NIC5_DBG_SPMU_1_MAX_OFFSET 0x1000
44610  #define NIC5_DBG_SPMU_1_SECTION 0x1000
44611  #define mmNIC5_DBG_USER_CTI_1_BASE 0x7465000ull
44612  #define NIC5_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44613  #define NIC5_DBG_USER_CTI_1_SECTION 0x1000
44614  #define mmNIC5_DBG_BMON_CTI_1_BASE 0x7466000ull
44615  #define NIC5_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44616  #define NIC5_DBG_BMON_CTI_1_SECTION 0x1000
44617  #define mmNIC5_DBG_BMON0_1_BASE 0x7467000ull
44618  #define NIC5_DBG_BMON0_1_MAX_OFFSET 0x1000
44619  #define NIC5_DBG_BMON0_1_SECTION 0x1000
44620  #define mmNIC5_DBG_BMON1_1_BASE 0x7468000ull
44621  #define NIC5_DBG_BMON1_1_MAX_OFFSET 0x1000
44622  #define NIC5_DBG_BMON1_1_SECTION 0x1000
44623  #define mmNIC5_DBG_BMON2_1_BASE 0x7469000ull
44624  #define NIC5_DBG_BMON2_1_MAX_OFFSET 0x1000
44625  #define NIC5_DBG_BMON2_1_SECTION 0x7000
44626  #define mmNIC5_DBG_ARC_RTT1_BASE 0x7470000ull
44627  #define NIC5_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44628  #define NIC5_DBG_ARC_RTT1_SECTION 0x8000
44629  #define mmNIC5_DBG_FUNNEL_TX_BASE 0x7478000ull
44630  #define NIC5_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44631  #define NIC5_DBG_FUNNEL_TX_SECTION 0x1000
44632  #define mmNIC5_DBG_FUNNEL_NCH_BASE 0x7479000ull
44633  #define NIC5_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44634  #define NIC5_DBG_FUNNEL_NCH_SECTION 0x7000
44635  #define mmNIC6_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7480000ull
44636  #define NIC6_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44637  #define NIC6_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44638  #define mmNIC6_DBG_STM_0_BASE 0x7481000ull
44639  #define NIC6_DBG_STM_0_MAX_OFFSET 0x1000
44640  #define NIC6_DBG_STM_0_SECTION 0x1000
44641  #define mmNIC6_DBG_CTI_0_BASE 0x7482000ull
44642  #define NIC6_DBG_CTI_0_MAX_OFFSET 0x1000
44643  #define NIC6_DBG_CTI_0_SECTION 0x1000
44644  #define mmNIC6_DBG_ETF_0_BASE 0x7483000ull
44645  #define NIC6_DBG_ETF_0_MAX_OFFSET 0x1000
44646  #define NIC6_DBG_ETF_0_SECTION 0x1000
44647  #define mmNIC6_DBG_SPMU_0_BASE 0x7484000ull
44648  #define NIC6_DBG_SPMU_0_MAX_OFFSET 0x1000
44649  #define NIC6_DBG_SPMU_0_SECTION 0x1000
44650  #define mmNIC6_DBG_USER_CTI_0_BASE 0x7485000ull
44651  #define NIC6_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44652  #define NIC6_DBG_USER_CTI_0_SECTION 0x1000
44653  #define mmNIC6_DBG_BMON_CTI_0_BASE 0x7486000ull
44654  #define NIC6_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44655  #define NIC6_DBG_BMON_CTI_0_SECTION 0x1000
44656  #define mmNIC6_DBG_BMON0_0_BASE 0x7487000ull
44657  #define NIC6_DBG_BMON0_0_MAX_OFFSET 0x1000
44658  #define NIC6_DBG_BMON0_0_SECTION 0x1000
44659  #define mmNIC6_DBG_BMON1_0_BASE 0x7488000ull
44660  #define NIC6_DBG_BMON1_0_MAX_OFFSET 0x1000
44661  #define NIC6_DBG_BMON1_0_SECTION 0x1000
44662  #define mmNIC6_DBG_BMON2_0_BASE 0x7489000ull
44663  #define NIC6_DBG_BMON2_0_MAX_OFFSET 0x1000
44664  #define NIC6_DBG_BMON2_0_SECTION 0x7000
44665  #define mmNIC6_DBG_ARC_RTT0_BASE 0x7490000ull
44666  #define NIC6_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44667  #define NIC6_DBG_ARC_RTT0_SECTION 0x10000
44668  #define mmNIC6_DBG_CS_DBG_ROM_TABLE_1_BASE 0x74A0000ull
44669  #define NIC6_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44670  #define NIC6_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44671  #define mmNIC6_DBG_STM_1_BASE 0x74A1000ull
44672  #define NIC6_DBG_STM_1_MAX_OFFSET 0x1000
44673  #define NIC6_DBG_STM_1_SECTION 0x1000
44674  #define mmNIC6_DBG_CTI_1_BASE 0x74A2000ull
44675  #define NIC6_DBG_CTI_1_MAX_OFFSET 0x1000
44676  #define NIC6_DBG_CTI_1_SECTION 0x1000
44677  #define mmNIC6_DBG_ETF_1_BASE 0x74A3000ull
44678  #define NIC6_DBG_ETF_1_MAX_OFFSET 0x1000
44679  #define NIC6_DBG_ETF_1_SECTION 0x1000
44680  #define mmNIC6_DBG_SPMU_1_BASE 0x74A4000ull
44681  #define NIC6_DBG_SPMU_1_MAX_OFFSET 0x1000
44682  #define NIC6_DBG_SPMU_1_SECTION 0x1000
44683  #define mmNIC6_DBG_USER_CTI_1_BASE 0x74A5000ull
44684  #define NIC6_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44685  #define NIC6_DBG_USER_CTI_1_SECTION 0x1000
44686  #define mmNIC6_DBG_BMON_CTI_1_BASE 0x74A6000ull
44687  #define NIC6_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44688  #define NIC6_DBG_BMON_CTI_1_SECTION 0x1000
44689  #define mmNIC6_DBG_BMON0_1_BASE 0x74A7000ull
44690  #define NIC6_DBG_BMON0_1_MAX_OFFSET 0x1000
44691  #define NIC6_DBG_BMON0_1_SECTION 0x1000
44692  #define mmNIC6_DBG_BMON1_1_BASE 0x74A8000ull
44693  #define NIC6_DBG_BMON1_1_MAX_OFFSET 0x1000
44694  #define NIC6_DBG_BMON1_1_SECTION 0x1000
44695  #define mmNIC6_DBG_BMON2_1_BASE 0x74A9000ull
44696  #define NIC6_DBG_BMON2_1_MAX_OFFSET 0x1000
44697  #define NIC6_DBG_BMON2_1_SECTION 0x7000
44698  #define mmNIC6_DBG_ARC_RTT1_BASE 0x74B0000ull
44699  #define NIC6_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44700  #define NIC6_DBG_ARC_RTT1_SECTION 0x8000
44701  #define mmNIC6_DBG_FUNNEL_TX_BASE 0x74B8000ull
44702  #define NIC6_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44703  #define NIC6_DBG_FUNNEL_TX_SECTION 0x1000
44704  #define mmNIC6_DBG_FUNNEL_NCH_BASE 0x74B9000ull
44705  #define NIC6_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44706  #define NIC6_DBG_FUNNEL_NCH_SECTION 0x7000
44707  #define mmNIC7_DBG_CS_DBG_ROM_TABLE_0_BASE 0x74C0000ull
44708  #define NIC7_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44709  #define NIC7_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44710  #define mmNIC7_DBG_STM_0_BASE 0x74C1000ull
44711  #define NIC7_DBG_STM_0_MAX_OFFSET 0x1000
44712  #define NIC7_DBG_STM_0_SECTION 0x1000
44713  #define mmNIC7_DBG_CTI_0_BASE 0x74C2000ull
44714  #define NIC7_DBG_CTI_0_MAX_OFFSET 0x1000
44715  #define NIC7_DBG_CTI_0_SECTION 0x1000
44716  #define mmNIC7_DBG_ETF_0_BASE 0x74C3000ull
44717  #define NIC7_DBG_ETF_0_MAX_OFFSET 0x1000
44718  #define NIC7_DBG_ETF_0_SECTION 0x1000
44719  #define mmNIC7_DBG_SPMU_0_BASE 0x74C4000ull
44720  #define NIC7_DBG_SPMU_0_MAX_OFFSET 0x1000
44721  #define NIC7_DBG_SPMU_0_SECTION 0x1000
44722  #define mmNIC7_DBG_USER_CTI_0_BASE 0x74C5000ull
44723  #define NIC7_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44724  #define NIC7_DBG_USER_CTI_0_SECTION 0x1000
44725  #define mmNIC7_DBG_BMON_CTI_0_BASE 0x74C6000ull
44726  #define NIC7_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44727  #define NIC7_DBG_BMON_CTI_0_SECTION 0x1000
44728  #define mmNIC7_DBG_BMON0_0_BASE 0x74C7000ull
44729  #define NIC7_DBG_BMON0_0_MAX_OFFSET 0x1000
44730  #define NIC7_DBG_BMON0_0_SECTION 0x1000
44731  #define mmNIC7_DBG_BMON1_0_BASE 0x74C8000ull
44732  #define NIC7_DBG_BMON1_0_MAX_OFFSET 0x1000
44733  #define NIC7_DBG_BMON1_0_SECTION 0x1000
44734  #define mmNIC7_DBG_BMON2_0_BASE 0x74C9000ull
44735  #define NIC7_DBG_BMON2_0_MAX_OFFSET 0x1000
44736  #define NIC7_DBG_BMON2_0_SECTION 0x7000
44737  #define mmNIC7_DBG_ARC_RTT0_BASE 0x74D0000ull
44738  #define NIC7_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44739  #define NIC7_DBG_ARC_RTT0_SECTION 0x10000
44740  #define mmNIC7_DBG_CS_DBG_ROM_TABLE_1_BASE 0x74E0000ull
44741  #define NIC7_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44742  #define NIC7_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44743  #define mmNIC7_DBG_STM_1_BASE 0x74E1000ull
44744  #define NIC7_DBG_STM_1_MAX_OFFSET 0x1000
44745  #define NIC7_DBG_STM_1_SECTION 0x1000
44746  #define mmNIC7_DBG_CTI_1_BASE 0x74E2000ull
44747  #define NIC7_DBG_CTI_1_MAX_OFFSET 0x1000
44748  #define NIC7_DBG_CTI_1_SECTION 0x1000
44749  #define mmNIC7_DBG_ETF_1_BASE 0x74E3000ull
44750  #define NIC7_DBG_ETF_1_MAX_OFFSET 0x1000
44751  #define NIC7_DBG_ETF_1_SECTION 0x1000
44752  #define mmNIC7_DBG_SPMU_1_BASE 0x74E4000ull
44753  #define NIC7_DBG_SPMU_1_MAX_OFFSET 0x1000
44754  #define NIC7_DBG_SPMU_1_SECTION 0x1000
44755  #define mmNIC7_DBG_USER_CTI_1_BASE 0x74E5000ull
44756  #define NIC7_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44757  #define NIC7_DBG_USER_CTI_1_SECTION 0x1000
44758  #define mmNIC7_DBG_BMON_CTI_1_BASE 0x74E6000ull
44759  #define NIC7_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44760  #define NIC7_DBG_BMON_CTI_1_SECTION 0x1000
44761  #define mmNIC7_DBG_BMON0_1_BASE 0x74E7000ull
44762  #define NIC7_DBG_BMON0_1_MAX_OFFSET 0x1000
44763  #define NIC7_DBG_BMON0_1_SECTION 0x1000
44764  #define mmNIC7_DBG_BMON1_1_BASE 0x74E8000ull
44765  #define NIC7_DBG_BMON1_1_MAX_OFFSET 0x1000
44766  #define NIC7_DBG_BMON1_1_SECTION 0x1000
44767  #define mmNIC7_DBG_BMON2_1_BASE 0x74E9000ull
44768  #define NIC7_DBG_BMON2_1_MAX_OFFSET 0x1000
44769  #define NIC7_DBG_BMON2_1_SECTION 0x7000
44770  #define mmNIC7_DBG_ARC_RTT1_BASE 0x74F0000ull
44771  #define NIC7_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44772  #define NIC7_DBG_ARC_RTT1_SECTION 0x8000
44773  #define mmNIC7_DBG_FUNNEL_TX_BASE 0x74F8000ull
44774  #define NIC7_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44775  #define NIC7_DBG_FUNNEL_TX_SECTION 0x1000
44776  #define mmNIC7_DBG_FUNNEL_NCH_BASE 0x74F9000ull
44777  #define NIC7_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44778  #define NIC7_DBG_FUNNEL_NCH_SECTION 0x7000
44779  #define mmNIC8_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7500000ull
44780  #define NIC8_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44781  #define NIC8_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44782  #define mmNIC8_DBG_STM_0_BASE 0x7501000ull
44783  #define NIC8_DBG_STM_0_MAX_OFFSET 0x1000
44784  #define NIC8_DBG_STM_0_SECTION 0x1000
44785  #define mmNIC8_DBG_CTI_0_BASE 0x7502000ull
44786  #define NIC8_DBG_CTI_0_MAX_OFFSET 0x1000
44787  #define NIC8_DBG_CTI_0_SECTION 0x1000
44788  #define mmNIC8_DBG_ETF_0_BASE 0x7503000ull
44789  #define NIC8_DBG_ETF_0_MAX_OFFSET 0x1000
44790  #define NIC8_DBG_ETF_0_SECTION 0x1000
44791  #define mmNIC8_DBG_SPMU_0_BASE 0x7504000ull
44792  #define NIC8_DBG_SPMU_0_MAX_OFFSET 0x1000
44793  #define NIC8_DBG_SPMU_0_SECTION 0x1000
44794  #define mmNIC8_DBG_USER_CTI_0_BASE 0x7505000ull
44795  #define NIC8_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44796  #define NIC8_DBG_USER_CTI_0_SECTION 0x1000
44797  #define mmNIC8_DBG_BMON_CTI_0_BASE 0x7506000ull
44798  #define NIC8_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44799  #define NIC8_DBG_BMON_CTI_0_SECTION 0x1000
44800  #define mmNIC8_DBG_BMON0_0_BASE 0x7507000ull
44801  #define NIC8_DBG_BMON0_0_MAX_OFFSET 0x1000
44802  #define NIC8_DBG_BMON0_0_SECTION 0x1000
44803  #define mmNIC8_DBG_BMON1_0_BASE 0x7508000ull
44804  #define NIC8_DBG_BMON1_0_MAX_OFFSET 0x1000
44805  #define NIC8_DBG_BMON1_0_SECTION 0x1000
44806  #define mmNIC8_DBG_BMON2_0_BASE 0x7509000ull
44807  #define NIC8_DBG_BMON2_0_MAX_OFFSET 0x1000
44808  #define NIC8_DBG_BMON2_0_SECTION 0x7000
44809  #define mmNIC8_DBG_ARC_RTT0_BASE 0x7510000ull
44810  #define NIC8_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44811  #define NIC8_DBG_ARC_RTT0_SECTION 0x10000
44812  #define mmNIC8_DBG_CS_DBG_ROM_TABLE_1_BASE 0x7520000ull
44813  #define NIC8_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44814  #define NIC8_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44815  #define mmNIC8_DBG_STM_1_BASE 0x7521000ull
44816  #define NIC8_DBG_STM_1_MAX_OFFSET 0x1000
44817  #define NIC8_DBG_STM_1_SECTION 0x1000
44818  #define mmNIC8_DBG_CTI_1_BASE 0x7522000ull
44819  #define NIC8_DBG_CTI_1_MAX_OFFSET 0x1000
44820  #define NIC8_DBG_CTI_1_SECTION 0x1000
44821  #define mmNIC8_DBG_ETF_1_BASE 0x7523000ull
44822  #define NIC8_DBG_ETF_1_MAX_OFFSET 0x1000
44823  #define NIC8_DBG_ETF_1_SECTION 0x1000
44824  #define mmNIC8_DBG_SPMU_1_BASE 0x7524000ull
44825  #define NIC8_DBG_SPMU_1_MAX_OFFSET 0x1000
44826  #define NIC8_DBG_SPMU_1_SECTION 0x1000
44827  #define mmNIC8_DBG_USER_CTI_1_BASE 0x7525000ull
44828  #define NIC8_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44829  #define NIC8_DBG_USER_CTI_1_SECTION 0x1000
44830  #define mmNIC8_DBG_BMON_CTI_1_BASE 0x7526000ull
44831  #define NIC8_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44832  #define NIC8_DBG_BMON_CTI_1_SECTION 0x1000
44833  #define mmNIC8_DBG_BMON0_1_BASE 0x7527000ull
44834  #define NIC8_DBG_BMON0_1_MAX_OFFSET 0x1000
44835  #define NIC8_DBG_BMON0_1_SECTION 0x1000
44836  #define mmNIC8_DBG_BMON1_1_BASE 0x7528000ull
44837  #define NIC8_DBG_BMON1_1_MAX_OFFSET 0x1000
44838  #define NIC8_DBG_BMON1_1_SECTION 0x1000
44839  #define mmNIC8_DBG_BMON2_1_BASE 0x7529000ull
44840  #define NIC8_DBG_BMON2_1_MAX_OFFSET 0x1000
44841  #define NIC8_DBG_BMON2_1_SECTION 0x7000
44842  #define mmNIC8_DBG_ARC_RTT1_BASE 0x7530000ull
44843  #define NIC8_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44844  #define NIC8_DBG_ARC_RTT1_SECTION 0x8000
44845  #define mmNIC8_DBG_FUNNEL_TX_BASE 0x7538000ull
44846  #define NIC8_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44847  #define NIC8_DBG_FUNNEL_TX_SECTION 0x1000
44848  #define mmNIC8_DBG_FUNNEL_NCH_BASE 0x7539000ull
44849  #define NIC8_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44850  #define NIC8_DBG_FUNNEL_NCH_SECTION 0x7000
44851  #define mmNIC9_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7540000ull
44852  #define NIC9_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44853  #define NIC9_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44854  #define mmNIC9_DBG_STM_0_BASE 0x7541000ull
44855  #define NIC9_DBG_STM_0_MAX_OFFSET 0x1000
44856  #define NIC9_DBG_STM_0_SECTION 0x1000
44857  #define mmNIC9_DBG_CTI_0_BASE 0x7542000ull
44858  #define NIC9_DBG_CTI_0_MAX_OFFSET 0x1000
44859  #define NIC9_DBG_CTI_0_SECTION 0x1000
44860  #define mmNIC9_DBG_ETF_0_BASE 0x7543000ull
44861  #define NIC9_DBG_ETF_0_MAX_OFFSET 0x1000
44862  #define NIC9_DBG_ETF_0_SECTION 0x1000
44863  #define mmNIC9_DBG_SPMU_0_BASE 0x7544000ull
44864  #define NIC9_DBG_SPMU_0_MAX_OFFSET 0x1000
44865  #define NIC9_DBG_SPMU_0_SECTION 0x1000
44866  #define mmNIC9_DBG_USER_CTI_0_BASE 0x7545000ull
44867  #define NIC9_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44868  #define NIC9_DBG_USER_CTI_0_SECTION 0x1000
44869  #define mmNIC9_DBG_BMON_CTI_0_BASE 0x7546000ull
44870  #define NIC9_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44871  #define NIC9_DBG_BMON_CTI_0_SECTION 0x1000
44872  #define mmNIC9_DBG_BMON0_0_BASE 0x7547000ull
44873  #define NIC9_DBG_BMON0_0_MAX_OFFSET 0x1000
44874  #define NIC9_DBG_BMON0_0_SECTION 0x1000
44875  #define mmNIC9_DBG_BMON1_0_BASE 0x7548000ull
44876  #define NIC9_DBG_BMON1_0_MAX_OFFSET 0x1000
44877  #define NIC9_DBG_BMON1_0_SECTION 0x1000
44878  #define mmNIC9_DBG_BMON2_0_BASE 0x7549000ull
44879  #define NIC9_DBG_BMON2_0_MAX_OFFSET 0x1000
44880  #define NIC9_DBG_BMON2_0_SECTION 0x7000
44881  #define mmNIC9_DBG_ARC_RTT0_BASE 0x7550000ull
44882  #define NIC9_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44883  #define NIC9_DBG_ARC_RTT0_SECTION 0x10000
44884  #define mmNIC9_DBG_CS_DBG_ROM_TABLE_1_BASE 0x7560000ull
44885  #define NIC9_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44886  #define NIC9_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44887  #define mmNIC9_DBG_STM_1_BASE 0x7561000ull
44888  #define NIC9_DBG_STM_1_MAX_OFFSET 0x1000
44889  #define NIC9_DBG_STM_1_SECTION 0x1000
44890  #define mmNIC9_DBG_CTI_1_BASE 0x7562000ull
44891  #define NIC9_DBG_CTI_1_MAX_OFFSET 0x1000
44892  #define NIC9_DBG_CTI_1_SECTION 0x1000
44893  #define mmNIC9_DBG_ETF_1_BASE 0x7563000ull
44894  #define NIC9_DBG_ETF_1_MAX_OFFSET 0x1000
44895  #define NIC9_DBG_ETF_1_SECTION 0x1000
44896  #define mmNIC9_DBG_SPMU_1_BASE 0x7564000ull
44897  #define NIC9_DBG_SPMU_1_MAX_OFFSET 0x1000
44898  #define NIC9_DBG_SPMU_1_SECTION 0x1000
44899  #define mmNIC9_DBG_USER_CTI_1_BASE 0x7565000ull
44900  #define NIC9_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44901  #define NIC9_DBG_USER_CTI_1_SECTION 0x1000
44902  #define mmNIC9_DBG_BMON_CTI_1_BASE 0x7566000ull
44903  #define NIC9_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44904  #define NIC9_DBG_BMON_CTI_1_SECTION 0x1000
44905  #define mmNIC9_DBG_BMON0_1_BASE 0x7567000ull
44906  #define NIC9_DBG_BMON0_1_MAX_OFFSET 0x1000
44907  #define NIC9_DBG_BMON0_1_SECTION 0x1000
44908  #define mmNIC9_DBG_BMON1_1_BASE 0x7568000ull
44909  #define NIC9_DBG_BMON1_1_MAX_OFFSET 0x1000
44910  #define NIC9_DBG_BMON1_1_SECTION 0x1000
44911  #define mmNIC9_DBG_BMON2_1_BASE 0x7569000ull
44912  #define NIC9_DBG_BMON2_1_MAX_OFFSET 0x1000
44913  #define NIC9_DBG_BMON2_1_SECTION 0x7000
44914  #define mmNIC9_DBG_ARC_RTT1_BASE 0x7570000ull
44915  #define NIC9_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44916  #define NIC9_DBG_ARC_RTT1_SECTION 0x8000
44917  #define mmNIC9_DBG_FUNNEL_TX_BASE 0x7578000ull
44918  #define NIC9_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44919  #define NIC9_DBG_FUNNEL_TX_SECTION 0x1000
44920  #define mmNIC9_DBG_FUNNEL_NCH_BASE 0x7579000ull
44921  #define NIC9_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44922  #define NIC9_DBG_FUNNEL_NCH_SECTION 0x7000
44923  #define mmNIC10_DBG_CS_DBG_ROM_TABLE_0_BASE 0x7580000ull
44924  #define NIC10_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44925  #define NIC10_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44926  #define mmNIC10_DBG_STM_0_BASE 0x7581000ull
44927  #define NIC10_DBG_STM_0_MAX_OFFSET 0x1000
44928  #define NIC10_DBG_STM_0_SECTION 0x1000
44929  #define mmNIC10_DBG_CTI_0_BASE 0x7582000ull
44930  #define NIC10_DBG_CTI_0_MAX_OFFSET 0x1000
44931  #define NIC10_DBG_CTI_0_SECTION 0x1000
44932  #define mmNIC10_DBG_ETF_0_BASE 0x7583000ull
44933  #define NIC10_DBG_ETF_0_MAX_OFFSET 0x1000
44934  #define NIC10_DBG_ETF_0_SECTION 0x1000
44935  #define mmNIC10_DBG_SPMU_0_BASE 0x7584000ull
44936  #define NIC10_DBG_SPMU_0_MAX_OFFSET 0x1000
44937  #define NIC10_DBG_SPMU_0_SECTION 0x1000
44938  #define mmNIC10_DBG_USER_CTI_0_BASE 0x7585000ull
44939  #define NIC10_DBG_USER_CTI_0_MAX_OFFSET 0x1000
44940  #define NIC10_DBG_USER_CTI_0_SECTION 0x1000
44941  #define mmNIC10_DBG_BMON_CTI_0_BASE 0x7586000ull
44942  #define NIC10_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
44943  #define NIC10_DBG_BMON_CTI_0_SECTION 0x1000
44944  #define mmNIC10_DBG_BMON0_0_BASE 0x7587000ull
44945  #define NIC10_DBG_BMON0_0_MAX_OFFSET 0x1000
44946  #define NIC10_DBG_BMON0_0_SECTION 0x1000
44947  #define mmNIC10_DBG_BMON1_0_BASE 0x7588000ull
44948  #define NIC10_DBG_BMON1_0_MAX_OFFSET 0x1000
44949  #define NIC10_DBG_BMON1_0_SECTION 0x1000
44950  #define mmNIC10_DBG_BMON2_0_BASE 0x7589000ull
44951  #define NIC10_DBG_BMON2_0_MAX_OFFSET 0x1000
44952  #define NIC10_DBG_BMON2_0_SECTION 0x7000
44953  #define mmNIC10_DBG_ARC_RTT0_BASE 0x7590000ull
44954  #define NIC10_DBG_ARC_RTT0_MAX_OFFSET 0x1400
44955  #define NIC10_DBG_ARC_RTT0_SECTION 0x10000
44956  #define mmNIC10_DBG_CS_DBG_ROM_TABLE_1_BASE 0x75A0000ull
44957  #define NIC10_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
44958  #define NIC10_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
44959  #define mmNIC10_DBG_STM_1_BASE 0x75A1000ull
44960  #define NIC10_DBG_STM_1_MAX_OFFSET 0x1000
44961  #define NIC10_DBG_STM_1_SECTION 0x1000
44962  #define mmNIC10_DBG_CTI_1_BASE 0x75A2000ull
44963  #define NIC10_DBG_CTI_1_MAX_OFFSET 0x1000
44964  #define NIC10_DBG_CTI_1_SECTION 0x1000
44965  #define mmNIC10_DBG_ETF_1_BASE 0x75A3000ull
44966  #define NIC10_DBG_ETF_1_MAX_OFFSET 0x1000
44967  #define NIC10_DBG_ETF_1_SECTION 0x1000
44968  #define mmNIC10_DBG_SPMU_1_BASE 0x75A4000ull
44969  #define NIC10_DBG_SPMU_1_MAX_OFFSET 0x1000
44970  #define NIC10_DBG_SPMU_1_SECTION 0x1000
44971  #define mmNIC10_DBG_USER_CTI_1_BASE 0x75A5000ull
44972  #define NIC10_DBG_USER_CTI_1_MAX_OFFSET 0x1000
44973  #define NIC10_DBG_USER_CTI_1_SECTION 0x1000
44974  #define mmNIC10_DBG_BMON_CTI_1_BASE 0x75A6000ull
44975  #define NIC10_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
44976  #define NIC10_DBG_BMON_CTI_1_SECTION 0x1000
44977  #define mmNIC10_DBG_BMON0_1_BASE 0x75A7000ull
44978  #define NIC10_DBG_BMON0_1_MAX_OFFSET 0x1000
44979  #define NIC10_DBG_BMON0_1_SECTION 0x1000
44980  #define mmNIC10_DBG_BMON1_1_BASE 0x75A8000ull
44981  #define NIC10_DBG_BMON1_1_MAX_OFFSET 0x1000
44982  #define NIC10_DBG_BMON1_1_SECTION 0x1000
44983  #define mmNIC10_DBG_BMON2_1_BASE 0x75A9000ull
44984  #define NIC10_DBG_BMON2_1_MAX_OFFSET 0x1000
44985  #define NIC10_DBG_BMON2_1_SECTION 0x7000
44986  #define mmNIC10_DBG_ARC_RTT1_BASE 0x75B0000ull
44987  #define NIC10_DBG_ARC_RTT1_MAX_OFFSET 0x1400
44988  #define NIC10_DBG_ARC_RTT1_SECTION 0x8000
44989  #define mmNIC10_DBG_FUNNEL_TX_BASE 0x75B8000ull
44990  #define NIC10_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
44991  #define NIC10_DBG_FUNNEL_TX_SECTION 0x1000
44992  #define mmNIC10_DBG_FUNNEL_NCH_BASE 0x75B9000ull
44993  #define NIC10_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
44994  #define NIC10_DBG_FUNNEL_NCH_SECTION 0x7000
44995  #define mmNIC11_DBG_CS_DBG_ROM_TABLE_0_BASE 0x75C0000ull
44996  #define NIC11_DBG_CS_DBG_ROM_TABLE_0_MAX_OFFSET 0x1000
44997  #define NIC11_DBG_CS_DBG_ROM_TABLE_0_SECTION 0x1000
44998  #define mmNIC11_DBG_STM_0_BASE 0x75C1000ull
44999  #define NIC11_DBG_STM_0_MAX_OFFSET 0x1000
45000  #define NIC11_DBG_STM_0_SECTION 0x1000
45001  #define mmNIC11_DBG_CTI_0_BASE 0x75C2000ull
45002  #define NIC11_DBG_CTI_0_MAX_OFFSET 0x1000
45003  #define NIC11_DBG_CTI_0_SECTION 0x1000
45004  #define mmNIC11_DBG_ETF_0_BASE 0x75C3000ull
45005  #define NIC11_DBG_ETF_0_MAX_OFFSET 0x1000
45006  #define NIC11_DBG_ETF_0_SECTION 0x1000
45007  #define mmNIC11_DBG_SPMU_0_BASE 0x75C4000ull
45008  #define NIC11_DBG_SPMU_0_MAX_OFFSET 0x1000
45009  #define NIC11_DBG_SPMU_0_SECTION 0x1000
45010  #define mmNIC11_DBG_USER_CTI_0_BASE 0x75C5000ull
45011  #define NIC11_DBG_USER_CTI_0_MAX_OFFSET 0x1000
45012  #define NIC11_DBG_USER_CTI_0_SECTION 0x1000
45013  #define mmNIC11_DBG_BMON_CTI_0_BASE 0x75C6000ull
45014  #define NIC11_DBG_BMON_CTI_0_MAX_OFFSET 0x1000
45015  #define NIC11_DBG_BMON_CTI_0_SECTION 0x1000
45016  #define mmNIC11_DBG_BMON0_0_BASE 0x75C7000ull
45017  #define NIC11_DBG_BMON0_0_MAX_OFFSET 0x1000
45018  #define NIC11_DBG_BMON0_0_SECTION 0x1000
45019  #define mmNIC11_DBG_BMON1_0_BASE 0x75C8000ull
45020  #define NIC11_DBG_BMON1_0_MAX_OFFSET 0x1000
45021  #define NIC11_DBG_BMON1_0_SECTION 0x1000
45022  #define mmNIC11_DBG_BMON2_0_BASE 0x75C9000ull
45023  #define NIC11_DBG_BMON2_0_MAX_OFFSET 0x1000
45024  #define NIC11_DBG_BMON2_0_SECTION 0x7000
45025  #define mmNIC11_DBG_ARC_RTT0_BASE 0x75D0000ull
45026  #define NIC11_DBG_ARC_RTT0_MAX_OFFSET 0x1400
45027  #define NIC11_DBG_ARC_RTT0_SECTION 0x10000
45028  #define mmNIC11_DBG_CS_DBG_ROM_TABLE_1_BASE 0x75E0000ull
45029  #define NIC11_DBG_CS_DBG_ROM_TABLE_1_MAX_OFFSET 0x1000
45030  #define NIC11_DBG_CS_DBG_ROM_TABLE_1_SECTION 0x1000
45031  #define mmNIC11_DBG_STM_1_BASE 0x75E1000ull
45032  #define NIC11_DBG_STM_1_MAX_OFFSET 0x1000
45033  #define NIC11_DBG_STM_1_SECTION 0x1000
45034  #define mmNIC11_DBG_CTI_1_BASE 0x75E2000ull
45035  #define NIC11_DBG_CTI_1_MAX_OFFSET 0x1000
45036  #define NIC11_DBG_CTI_1_SECTION 0x1000
45037  #define mmNIC11_DBG_ETF_1_BASE 0x75E3000ull
45038  #define NIC11_DBG_ETF_1_MAX_OFFSET 0x1000
45039  #define NIC11_DBG_ETF_1_SECTION 0x1000
45040  #define mmNIC11_DBG_SPMU_1_BASE 0x75E4000ull
45041  #define NIC11_DBG_SPMU_1_MAX_OFFSET 0x1000
45042  #define NIC11_DBG_SPMU_1_SECTION 0x1000
45043  #define mmNIC11_DBG_USER_CTI_1_BASE 0x75E5000ull
45044  #define NIC11_DBG_USER_CTI_1_MAX_OFFSET 0x1000
45045  #define NIC11_DBG_USER_CTI_1_SECTION 0x1000
45046  #define mmNIC11_DBG_BMON_CTI_1_BASE 0x75E6000ull
45047  #define NIC11_DBG_BMON_CTI_1_MAX_OFFSET 0x1000
45048  #define NIC11_DBG_BMON_CTI_1_SECTION 0x1000
45049  #define mmNIC11_DBG_BMON0_1_BASE 0x75E7000ull
45050  #define NIC11_DBG_BMON0_1_MAX_OFFSET 0x1000
45051  #define NIC11_DBG_BMON0_1_SECTION 0x1000
45052  #define mmNIC11_DBG_BMON1_1_BASE 0x75E8000ull
45053  #define NIC11_DBG_BMON1_1_MAX_OFFSET 0x1000
45054  #define NIC11_DBG_BMON1_1_SECTION 0x1000
45055  #define mmNIC11_DBG_BMON2_1_BASE 0x75E9000ull
45056  #define NIC11_DBG_BMON2_1_MAX_OFFSET 0x1000
45057  #define NIC11_DBG_BMON2_1_SECTION 0x7000
45058  #define mmNIC11_DBG_ARC_RTT1_BASE 0x75F0000ull
45059  #define NIC11_DBG_ARC_RTT1_MAX_OFFSET 0x1400
45060  #define NIC11_DBG_ARC_RTT1_SECTION 0x8000
45061  #define mmNIC11_DBG_FUNNEL_TX_BASE 0x75F8000ull
45062  #define NIC11_DBG_FUNNEL_TX_MAX_OFFSET 0x1000
45063  #define NIC11_DBG_FUNNEL_TX_SECTION 0x1000
45064  #define mmNIC11_DBG_FUNNEL_NCH_BASE 0x75F9000ull
45065  #define NIC11_DBG_FUNNEL_NCH_MAX_OFFSET 0x1000
45066  
45067  #endif /* GAUDI2_BLOCKS_LINUX_DRIVER_H_ */
45068