1  /* SPDX-License-Identifier: MIT */
2  /*
3   * Copyright © 2022 Intel Corporation
4   */
5  
6  #ifndef __INTEL_GT_REGS__
7  #define __INTEL_GT_REGS__
8  
9  #include "i915_reg_defs.h"
10  
11  #define VLV_GUNIT_BASE			0x180000
12  
13  /*
14   * The perf control registers are technically multicast registers, but the
15   * driver never needs to read/write them directly; we only use them to build
16   * lists of registers (where they're mixed in with other non-MCR registers)
17   * and then operate on the offset directly.  For now we'll just define them
18   * as non-multicast so we can place them on the same list, but we may want
19   * to try to come up with a better way to handle heterogeneous lists of
20   * registers in the future.
21   */
22  #define PERF_REG(offset)			_MMIO(offset)
23  
24  /* MTL workpoint reg to get core C state and actual freq of 3D, SAMedia */
25  #define MTL_MIRROR_TARGET_WP1			_MMIO(0xc60)
26  #define   MTL_CAGF_MASK				REG_GENMASK(8, 0)
27  #define   MTL_CC0				0x0
28  #define   MTL_CC6				0x3
29  #define   MTL_CC_MASK				REG_GENMASK(10, 9)
30  
31  /* RPM unit config (Gen8+) */
32  #define RPM_CONFIG0				_MMIO(0xd00)
33  #define   GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
34  #define   GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
35  #define   GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	0
36  #define   GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	1
37  #define   GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
38  #define   GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
39  #define   GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	0
40  #define   GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	1
41  #define   GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ	2
42  #define   GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ	3
43  #define   GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT	1
44  #define   GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK	(0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
45  
46  #define RPM_CONFIG1				_MMIO(0xd04)
47  #define   GEN10_GT_NOA_ENABLE			(1 << 9)
48  
49  /* RCP unit config (Gen8+) */
50  #define RCP_CONFIG				_MMIO(0xd08)
51  
52  #define RC6_LOCATION				_MMIO(0xd40)
53  #define   RC6_CTX_IN_DRAM			(1 << 0)
54  #define RC6_CTX_BASE				_MMIO(0xd48)
55  #define   RC6_CTX_BASE_MASK			0xFFFFFFF0
56  
57  #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n)	_MMIO(0xd50 + (n) * 4)
58  #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n)	_MMIO(0xd70 + (n) * 4)
59  #define FORCEWAKE_ACK_RENDER_GEN9		_MMIO(0xd84)
60  #define FORCEWAKE_ACK_MEDIA_GEN9		_MMIO(0xd88)
61  
62  #define FORCEWAKE_ACK_GSC			_MMIO(0xdf8)
63  #define FORCEWAKE_ACK_GT_MTL			_MMIO(0xdfc)
64  
65  #define GMD_ID_GRAPHICS				_MMIO(0xd8c)
66  #define GMD_ID_MEDIA				_MMIO(MTL_MEDIA_GSI_BASE + 0xd8c)
67  
68  #define MCFG_MCR_SELECTOR			_MMIO(0xfd0)
69  #define MTL_STEER_SEMAPHORE			_MMIO(0xfd0)
70  #define MTL_MCR_SELECTOR			_MMIO(0xfd4)
71  #define SF_MCR_SELECTOR				_MMIO(0xfd8)
72  #define GEN8_MCR_SELECTOR			_MMIO(0xfdc)
73  #define GAM_MCR_SELECTOR			_MMIO(0xfe0)
74  #define   GEN8_MCR_SLICE(slice)			(((slice) & 3) << 26)
75  #define   GEN8_MCR_SLICE_MASK			GEN8_MCR_SLICE(3)
76  #define   GEN8_MCR_SUBSLICE(subslice)		(((subslice) & 3) << 24)
77  #define   GEN8_MCR_SUBSLICE_MASK		GEN8_MCR_SUBSLICE(3)
78  #define   GEN11_MCR_MULTICAST			REG_BIT(31)
79  #define   GEN11_MCR_SLICE(slice)		(((slice) & 0xf) << 27)
80  #define   GEN11_MCR_SLICE_MASK			GEN11_MCR_SLICE(0xf)
81  #define   GEN11_MCR_SUBSLICE(subslice)		(((subslice) & 0x7) << 24)
82  #define   GEN11_MCR_SUBSLICE_MASK		GEN11_MCR_SUBSLICE(0x7)
83  #define   MTL_MCR_GROUPID			REG_GENMASK(11, 8)
84  #define   MTL_MCR_INSTANCEID			REG_GENMASK(3, 0)
85  
86  #define IPEIR_I965				_MMIO(0x2064)
87  #define IPEHR_I965				_MMIO(0x2068)
88  
89  /*
90   * On GEN4, only the render ring INSTDONE exists and has a different
91   * layout than the GEN7+ version.
92   * The GEN2 counterpart of this register is GEN2_INSTDONE.
93   */
94  #define INSTPS					_MMIO(0x2070) /* 965+ only */
95  #define GEN4_INSTDONE1				_MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
96  #define ACTHD_I965				_MMIO(0x2074)
97  #define HWS_PGA					_MMIO(0x2080)
98  #define   HWS_ADDRESS_MASK			0xfffff000
99  #define   HWS_START_ADDRESS_SHIFT		4
100  
101  #define _3D_CHICKEN				_MMIO(0x2084)
102  #define   _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
103  
104  #define PWRCTXA					_MMIO(0x2088) /* 965GM+ only */
105  #define   PWRCTX_EN				(1 << 0)
106  
107  #define FF_SLICE_CHICKEN			_MMIO(0x2088)
108  #define   FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX	(1 << 1)
109  
110  /* GM45+ chicken bits -- debug workaround bits that may be required
111   * for various sorts of correct behavior.  The top 16 bits of each are
112   * the enables for writing to the corresponding low bit.
113   */
114  #define _3D_CHICKEN2				_MMIO(0x208c)
115  /* Disables pipelining of read flushes past the SF-WIZ interface.
116   * Required on all Ironlake steppings according to the B-Spec, but the
117   * particular danger of not doing so is not specified.
118   */
119  #define   _3D_CHICKEN2_WM_READ_PIPELINED	(1 << 14)
120  
121  #define _3D_CHICKEN3				_MMIO(0x2090)
122  #define   _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX	(1 << 12)
123  #define   _3D_CHICKEN_SF_DISABLE_OBJEND_CULL	(1 << 10)
124  #define   _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE	(1 << 5)
125  #define   _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL	(1 << 5)
126  #define   _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x) << 1) /* gen8+ */
127  #define   _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
128  
129  #define GEN2_INSTDONE				_MMIO(0x2090)
130  #define NOPID					_MMIO(0x2094)
131  #define HWSTAM					_MMIO(0x2098)
132  
133  #define WAIT_FOR_RC6_EXIT			_MMIO(0x20cc)
134  /* HSW only */
135  #define   HSW_SELECTIVE_READ_ADDRESSING_SHIFT	2
136  #define   HSW_SELECTIVE_READ_ADDRESSING_MASK	(0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
137  #define   HSW_SELECTIVE_WRITE_ADDRESS_SHIFT	4
138  #define   HSW_SELECTIVE_WRITE_ADDRESS_MASK	(0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
139  /* HSW+ */
140  #define   HSW_WAIT_FOR_RC6_EXIT_ENABLE		(1 << 0)
141  #define   HSW_RCS_CONTEXT_ENABLE		(1 << 7)
142  #define   HSW_RCS_INHIBIT			(1 << 8)
143  /* Gen8 */
144  #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT	4
145  #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK	(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
146  #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT	4
147  #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK	(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
148  #define   GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE	(1 << 6)
149  #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT	9
150  #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK	(0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
151  #define   GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT	11
152  #define   GEN8_SELECTIVE_READ_SLICE_SELECT_MASK	(0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
153  #define   GEN8_SELECTIVE_READ_ADDRESSING_ENABLE	(1 << 13)
154  
155  #define GEN6_GT_MODE				_MMIO(0x20d0)
156  #define   GEN6_WIZ_HASHING(hi, lo)		(((hi) << 9) | ((lo) << 7))
157  #define   GEN6_WIZ_HASHING_8x8			GEN6_WIZ_HASHING(0, 0)
158  #define   GEN6_WIZ_HASHING_8x4			GEN6_WIZ_HASHING(0, 1)
159  #define   GEN6_WIZ_HASHING_16x4			GEN6_WIZ_HASHING(1, 0)
160  #define   GEN6_WIZ_HASHING_MASK			GEN6_WIZ_HASHING(1, 1)
161  #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE	(1 << 5)
162  
163  /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
164  #define GEN9_CSFE_CHICKEN1_RCS			_MMIO(0x20d4)
165  #define   GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE	(1 << 2)
166  #define   GEN11_ENABLE_32_PLANE_MODE		(1 << 7)
167  #define GEN12_CS_DEBUG_MODE2			_MMIO(0x20d8)
168  #define   INSTRUCTION_STATE_CACHE_INVALIDATE	REG_BIT(6)
169  
170  #define GEN7_FF_SLICE_CS_CHICKEN1		_MMIO(0x20e0)
171  #define   GEN9_FFSC_PERCTX_PREEMPT_CTRL		(1 << 14)
172  
173  #define FF_SLICE_CS_CHICKEN2			_MMIO(0x20e4)
174  #define   GEN9_TSG_BARRIER_ACK_DISABLE		(1 << 8)
175  #define   GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE	(1 << 10)
176  #define   GEN12_PERF_FIX_BALANCING_CFE_DISABLE	REG_BIT(15)
177  
178  #define GEN9_CS_DEBUG_MODE1			_MMIO(0x20ec)
179  #define   FF_DOP_CLOCK_GATE_DISABLE		REG_BIT(1)
180  #define GEN12_CS_DEBUG_MODE1_CCCSUNIT_BE_COMMON	_MMIO(0x20ec)
181  #define   GEN12_REPLAY_MODE_GRANULARITY		REG_BIT(0)
182  
183  /* WaClearTdlStateAckDirtyBits */
184  #define GEN8_STATE_ACK				_MMIO(0x20f0)
185  #define GEN9_STATE_ACK_SLICE1			_MMIO(0x20f8)
186  #define GEN9_STATE_ACK_SLICE2			_MMIO(0x2100)
187  #define   GEN9_STATE_ACK_TDL0			(1 << 12)
188  #define   GEN9_STATE_ACK_TDL1			(1 << 13)
189  #define   GEN9_STATE_ACK_TDL2			(1 << 14)
190  #define   GEN9_STATE_ACK_TDL3			(1 << 15)
191  #define   GEN9_SUBSLICE_TDL_ACK_BITS	\
192  	(GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
193  	 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
194  
195  #define CACHE_MODE_0				_MMIO(0x2120) /* 915+ only */
196  #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE	(1 << 8)
197  #define   CM0_IZ_OPT_DISABLE			(1 << 6)
198  #define   CM0_ZR_OPT_DISABLE			(1 << 5)
199  #define	  CM0_STC_EVICT_DISABLE_LRA_SNB		(1 << 5)
200  #define   CM0_DEPTH_EVICT_DISABLE		(1 << 4)
201  #define   CM0_COLOR_EVICT_DISABLE		(1 << 3)
202  #define   CM0_DEPTH_WRITE_DISABLE		(1 << 1)
203  #define   CM0_RC_OP_FLUSH_DISABLE		(1 << 0)
204  
205  #define GFX_FLSH_CNTL				_MMIO(0x2170) /* 915+ only */
206  
207  /*
208   * Logical Context regs
209   */
210  /*
211   * Notes on SNB/IVB/VLV context size:
212   * - Power context is saved elsewhere (LLC or stolen)
213   * - Ring/execlist context is saved on SNB, not on IVB
214   * - Extended context size already includes render context size
215   * - We always need to follow the extended context size.
216   *   SNB BSpec has comments indicating that we should use the
217   *   render context size instead if execlists are disabled, but
218   *   based on empirical testing that's just nonsense.
219   * - Pipelined/VF state is saved on SNB/IVB respectively
220   * - GT1 size just indicates how much of render context
221   *   doesn't need saving on GT1
222   */
223  #define CXT_SIZE				_MMIO(0x21a0)
224  #define   GEN6_CXT_POWER_SIZE(cxt_reg)		(((cxt_reg) >> 24) & 0x3f)
225  #define   GEN6_CXT_RING_SIZE(cxt_reg)		(((cxt_reg) >> 18) & 0x3f)
226  #define   GEN6_CXT_RENDER_SIZE(cxt_reg)		(((cxt_reg) >> 12) & 0x3f)
227  #define   GEN6_CXT_EXTENDED_SIZE(cxt_reg)	(((cxt_reg) >> 6) & 0x3f)
228  #define   GEN6_CXT_PIPELINE_SIZE(cxt_reg)	(((cxt_reg) >> 0) & 0x3f)
229  #define   GEN6_CXT_TOTAL_SIZE(cxt_reg)		(GEN6_CXT_RING_SIZE(cxt_reg) + \
230  						GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
231  						GEN6_CXT_PIPELINE_SIZE(cxt_reg))
232  #define GEN7_CXT_SIZE				_MMIO(0x21a8)
233  #define   GEN7_CXT_POWER_SIZE(ctx_reg)		(((ctx_reg) >> 25) & 0x7f)
234  #define   GEN7_CXT_RING_SIZE(ctx_reg)		(((ctx_reg) >> 22) & 0x7)
235  #define   GEN7_CXT_RENDER_SIZE(ctx_reg)		(((ctx_reg) >> 16) & 0x3f)
236  #define   GEN7_CXT_EXTENDED_SIZE(ctx_reg)	(((ctx_reg) >> 9) & 0x7f)
237  #define   GEN7_CXT_GT1_SIZE(ctx_reg)		(((ctx_reg) >> 6) & 0x7)
238  #define   GEN7_CXT_VFSTATE_SIZE(ctx_reg)	(((ctx_reg) >> 0) & 0x3f)
239  #define   GEN7_CXT_TOTAL_SIZE(ctx_reg)		(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
240  						 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
241  
242  #define HSW_MI_PREDICATE_RESULT_2		_MMIO(0x2214)
243  
244  #define GEN9_CTX_PREEMPT_REG			_MMIO(0x2248)
245  #define   GEN12_DISABLE_POSH_BUSY_FF_DOP_CG	REG_BIT(11)
246  
247  #define GPGPU_THREADS_DISPATCHED		_MMIO(0x2290)
248  #define GPGPU_THREADS_DISPATCHED_UDW		_MMIO(0x2290 + 4)
249  
250  #define GEN9_RCS_FE_FSM2			_MMIO(0x22a4)
251  #define GEN6_RCS_PWR_FSM			_MMIO(0x22ac)
252  
253  #define HS_INVOCATION_COUNT			_MMIO(0x2300)
254  #define HS_INVOCATION_COUNT_UDW			_MMIO(0x2300 + 4)
255  #define DS_INVOCATION_COUNT			_MMIO(0x2308)
256  #define DS_INVOCATION_COUNT_UDW			_MMIO(0x2308 + 4)
257  #define IA_VERTICES_COUNT			_MMIO(0x2310)
258  #define IA_VERTICES_COUNT_UDW			_MMIO(0x2310 + 4)
259  #define IA_PRIMITIVES_COUNT			_MMIO(0x2318)
260  #define IA_PRIMITIVES_COUNT_UDW			_MMIO(0x2318 + 4)
261  #define VS_INVOCATION_COUNT			_MMIO(0x2320)
262  #define VS_INVOCATION_COUNT_UDW			_MMIO(0x2320 + 4)
263  #define GS_INVOCATION_COUNT			_MMIO(0x2328)
264  #define GS_INVOCATION_COUNT_UDW			_MMIO(0x2328 + 4)
265  #define GS_PRIMITIVES_COUNT			_MMIO(0x2330)
266  #define GS_PRIMITIVES_COUNT_UDW			_MMIO(0x2330 + 4)
267  #define CL_INVOCATION_COUNT			_MMIO(0x2338)
268  #define CL_INVOCATION_COUNT_UDW			_MMIO(0x2338 + 4)
269  #define CL_PRIMITIVES_COUNT			_MMIO(0x2340)
270  #define CL_PRIMITIVES_COUNT_UDW			_MMIO(0x2340 + 4)
271  #define PS_INVOCATION_COUNT			_MMIO(0x2348)
272  #define PS_INVOCATION_COUNT_UDW			_MMIO(0x2348 + 4)
273  #define PS_DEPTH_COUNT				_MMIO(0x2350)
274  #define PS_DEPTH_COUNT_UDW			_MMIO(0x2350 + 4)
275  #define GEN7_3DPRIM_END_OFFSET			_MMIO(0x2420)
276  #define GEN7_3DPRIM_START_VERTEX		_MMIO(0x2430)
277  #define GEN7_3DPRIM_VERTEX_COUNT		_MMIO(0x2434)
278  #define GEN7_3DPRIM_INSTANCE_COUNT		_MMIO(0x2438)
279  #define GEN7_3DPRIM_START_INSTANCE		_MMIO(0x243c)
280  #define GEN7_3DPRIM_BASE_VERTEX			_MMIO(0x2440)
281  #define GEN7_GPGPU_DISPATCHDIMX			_MMIO(0x2500)
282  #define GEN7_GPGPU_DISPATCHDIMY			_MMIO(0x2504)
283  #define GEN7_GPGPU_DISPATCHDIMZ			_MMIO(0x2508)
284  
285  #define GFX_MODE				_MMIO(0x2520)
286  
287  #define GEN8_CS_CHICKEN1			_MMIO(0x2580)
288  #define   GEN9_PREEMPT_3D_OBJECT_LEVEL		(1 << 0)
289  #define   GEN9_PREEMPT_GPGPU_LEVEL(hi, lo)	(((hi) << 2) | ((lo) << 1))
290  #define   GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
291  #define   GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
292  #define   GEN9_PREEMPT_GPGPU_COMMAND_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
293  #define   GEN9_PREEMPT_GPGPU_LEVEL_MASK		GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
294  
295  #define DRAW_WATERMARK				_MMIO(0x26c0)
296  #define   VERT_WM_VAL				REG_GENMASK(9, 0)
297  
298  #define GEN12_GLOBAL_MOCS(i)			_MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
299  
300  #define RENDER_HWS_PGA_GEN7			_MMIO(0x4080)
301  
302  #define GEN8_GAMW_ECO_DEV_RW_IA			_MMIO(0x4080)
303  #define   GAMW_ECO_ENABLE_64K_IPS_FIELD		0xF
304  #define   GAMW_ECO_DEV_CTX_RELOAD_DISABLE	(1 << 7)
305  
306  #define GAM_ECOCHK				_MMIO(0x4090)
307  #define   BDW_DISABLE_HDC_INVALIDATION		(1 << 25)
308  #define   ECOCHK_SNB_BIT			(1 << 10)
309  #define   ECOCHK_DIS_TLB			(1 << 8)
310  #define   HSW_ECOCHK_ARB_PRIO_SOL		(1 << 6)
311  #define   ECOCHK_PPGTT_CACHE64B			(0x3 << 3)
312  #define   ECOCHK_PPGTT_CACHE4B			(0x0 << 3)
313  #define   ECOCHK_PPGTT_GFDT_IVB			(0x1 << 4)
314  #define   ECOCHK_PPGTT_LLC_IVB			(0x1 << 3)
315  #define   ECOCHK_PPGTT_UC_HSW			(0x1 << 3)
316  #define   ECOCHK_PPGTT_WT_HSW			(0x2 << 3)
317  #define   ECOCHK_PPGTT_WB_HSW			(0x3 << 3)
318  
319  #define GEN8_RING_FAULT_REG			_MMIO(0x4094)
320  #define _RING_FAULT_REG_RCS			0x4094
321  #define _RING_FAULT_REG_VCS			0x4194
322  #define _RING_FAULT_REG_BCS			0x4294
323  #define _RING_FAULT_REG_VECS			0x4394
324  #define RING_FAULT_REG(engine)			_MMIO(_PICK((engine)->class, \
325  							    _RING_FAULT_REG_RCS, \
326  							    _RING_FAULT_REG_VCS, \
327  							    _RING_FAULT_REG_VECS, \
328  							    _RING_FAULT_REG_BCS))
329  
330  #define ERROR_GEN6				_MMIO(0x40a0)
331  
332  #define DONE_REG				_MMIO(0x40b0)
333  #define GEN8_PRIVATE_PAT_LO			_MMIO(0x40e0)
334  #define GEN8_PRIVATE_PAT_HI			_MMIO(0x40e0 + 4)
335  #define GEN10_PAT_INDEX(index)			_MMIO(0x40e0 + (index) * 4)
336  #define BSD_HWS_PGA_GEN7			_MMIO(0x4180)
337  
338  #define GEN12_CCS_AUX_INV			_MMIO(0x4208)
339  #define GEN12_VD0_AUX_INV			_MMIO(0x4218)
340  #define GEN12_VE0_AUX_INV			_MMIO(0x4238)
341  #define GEN12_BCS0_AUX_INV			_MMIO(0x4248)
342  
343  #define GEN8_RTCR				_MMIO(0x4260)
344  #define GEN8_M1TCR				_MMIO(0x4264)
345  #define GEN8_M2TCR				_MMIO(0x4268)
346  #define GEN8_BTCR				_MMIO(0x426c)
347  #define GEN8_VTCR				_MMIO(0x4270)
348  
349  #define BLT_HWS_PGA_GEN7			_MMIO(0x4280)
350  
351  #define GEN12_VD2_AUX_INV			_MMIO(0x4298)
352  #define GEN12_CCS0_AUX_INV			_MMIO(0x42c8)
353  #define   AUX_INV				REG_BIT(0)
354  
355  #define VEBOX_HWS_PGA_GEN7			_MMIO(0x4380)
356  
357  #define GEN12_AUX_ERR_DBG			_MMIO(0x43f4)
358  
359  #define GEN7_TLB_RD_ADDR			_MMIO(0x4700)
360  
361  #define GEN12_PAT_INDEX(index)			_MMIO(0x4800 + (index) * 4)
362  #define _PAT_INDEX(index)			_PICK_EVEN_2RANGES(index, 8, \
363  								   0x4800, 0x4804, \
364  								   0x4848, 0x484c)
365  #define XEHP_PAT_INDEX(index)			MCR_REG(_PAT_INDEX(index))
366  #define XELPMP_PAT_INDEX(index)			_MMIO(_PAT_INDEX(index))
367  
368  #define XEHP_TILE0_ADDR_RANGE			MCR_REG(0x4900)
369  #define   XEHP_TILE_LMEM_RANGE_SHIFT		8
370  
371  #define XEHP_FLAT_CCS_BASE_ADDR			MCR_REG(0x4910)
372  #define   XEHP_CCS_BASE_SHIFT			8
373  
374  #define GAMTARBMODE				_MMIO(0x4a08)
375  #define   ARB_MODE_BWGTLB_DISABLE		(1 << 9)
376  #define   ARB_MODE_SWIZZLE_BDW			(1 << 1)
377  
378  #define GEN9_GAMT_ECO_REG_RW_IA			_MMIO(0x4ab0)
379  #define   GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS	(1 << 18)
380  
381  #define GAMT_CHKN_BIT_REG			_MMIO(0x4ab8)
382  #define   GAMT_CHKN_DISABLE_L3_COH_PIPE		(1 << 31)
383  #define   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING	(1 << 28)
384  #define   GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT	(1 << 24)
385  
386  #define GEN8_FAULT_TLB_DATA0			_MMIO(0x4b10)
387  #define GEN8_FAULT_TLB_DATA1			_MMIO(0x4b14)
388  
389  #define GEN11_GACB_PERF_CTRL			_MMIO(0x4b80)
390  #define   GEN11_HASH_CTRL_MASK			(0x3 << 12 | 0xf << 0)
391  #define   GEN11_HASH_CTRL_BIT0			(1 << 0)
392  #define   GEN11_HASH_CTRL_BIT4			(1 << 12)
393  
394  /* gamt regs */
395  #define GEN8_L3_LRA_1_GPGPU			_MMIO(0x4dd4)
396  #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW	0x67F1427F /* max/min for LRA1/2 */
397  #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV	0x5FF101FF /* max/min for LRA1/2 */
398  #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL	0x67F1427F /*    "        " */
399  #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT	0x5FF101FF /*    "        " */
400  
401  #define MMCD_MISC_CTRL				_MMIO(0x4ddc) /* skl+ */
402  #define   MMCD_PCLA				(1 << 31)
403  #define   MMCD_HOTSPOT_EN			(1 << 27)
404  
405  /* There are the 4 64-bit counter registers, one for each stream output */
406  #define GEN7_SO_NUM_PRIMS_WRITTEN(n)		_MMIO(0x5200 + (n) * 8)
407  #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n)	_MMIO(0x5200 + (n) * 8 + 4)
408  
409  #define GEN7_SO_PRIM_STORAGE_NEEDED(n)		_MMIO(0x5240 + (n) * 8)
410  #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n)	_MMIO(0x5240 + (n) * 8 + 4)
411  
412  #define GEN9_WM_CHICKEN3			_MMIO(0x5588)
413  #define   GEN9_FACTOR_IN_CLR_VAL_HIZ		(1 << 9)
414  
415  #define XEHP_CULLBIT1				MCR_REG(0x6100)
416  
417  #define CHICKEN_RASTER_2			MCR_REG(0x6208)
418  #define   TBIMR_FAST_CLIP			REG_BIT(5)
419  
420  #define VFLSKPD					MCR_REG(0x62a8)
421  #define   VF_PREFETCH_TLB_DIS			REG_BIT(5)
422  #define   DIS_OVER_FETCH_CACHE			REG_BIT(1)
423  #define   DIS_MULT_MISS_RD_SQUASH		REG_BIT(0)
424  
425  #define GEN12_FF_MODE2				_MMIO(0x6604)
426  #define XEHP_FF_MODE2				MCR_REG(0x6604)
427  #define   FF_MODE2_GS_TIMER_MASK		REG_GENMASK(31, 24)
428  #define   FF_MODE2_GS_TIMER_224			REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
429  #define   FF_MODE2_TDS_TIMER_MASK		REG_GENMASK(23, 16)
430  #define   FF_MODE2_TDS_TIMER_128		REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
431  
432  #define XEHPG_INSTDONE_GEOM_SVG			MCR_REG(0x666c)
433  
434  #define CACHE_MODE_0_GEN7			_MMIO(0x7000) /* IVB+ */
435  #define   RC_OP_FLUSH_ENABLE			(1 << 0)
436  #define   HIZ_RAW_STALL_OPT_DISABLE		(1 << 2)
437  #define CACHE_MODE_1				_MMIO(0x7004) /* IVB+ */
438  #define   MSAA_OPTIMIZATION_REDUC_DISABLE	REG_BIT(11)
439  #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	REG_BIT(6)
440  #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	REG_BIT(6)
441  #define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	REG_BIT(1)
442  
443  #define GEN7_GT_MODE				_MMIO(0x7008)
444  #define   GEN9_IZ_HASHING_MASK(slice)		(0x3 << ((slice) * 2))
445  #define   GEN9_IZ_HASHING(slice, val)		((val) << ((slice) * 2))
446  
447  /* GEN7 chicken */
448  #define GEN7_COMMON_SLICE_CHICKEN1		_MMIO(0x7010)
449  #define   GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	(1 << 10)
450  #define   GEN9_RHWO_OPTIMIZATION_DISABLE	(1 << 14)
451  
452  #define COMMON_SLICE_CHICKEN2			_MMIO(0x7014)
453  #define   GEN9_PBE_COMPRESSED_HASH_SELECTION	(1 << 13)
454  #define   GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE	(1 << 12)
455  #define   GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION	(1 << 8)
456  #define   GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE	(1 << 0)
457  
458  #define HIZ_CHICKEN				_MMIO(0x7018)
459  #define   CHV_HZ_8X8_MODE_IN_1X			REG_BIT(15)
460  #define   DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE	REG_BIT(14)
461  #define   HZ_DEPTH_TEST_LE_GE_OPT_DISABLE	REG_BIT(13)
462  #define   BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	REG_BIT(3)
463  
464  #define XEHP_CULLBIT2				MCR_REG(0x7030)
465  
466  #define GEN8_L3CNTLREG				_MMIO(0x7034)
467  #define   GEN8_ERRDETBCTRL			(1 << 9)
468  
469  #define XEHP_PSS_MODE2				MCR_REG(0x703c)
470  #define   SCOREBOARD_STALL_FLUSH_CONTROL	REG_BIT(5)
471  
472  #define XEHP_PSS_CHICKEN			MCR_REG(0x7044)
473  #define   FD_END_COLLECT			REG_BIT(5)
474  
475  #define GEN7_SC_INSTDONE			_MMIO(0x7100)
476  #define GEN12_SC_INSTDONE_EXTRA			_MMIO(0x7104)
477  #define GEN12_SC_INSTDONE_EXTRA2		_MMIO(0x7108)
478  
479  /* GEN8 chicken */
480  #define HDC_CHICKEN0				_MMIO(0x7300)
481  #define   HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE	(1 << 15)
482  #define   HDC_FENCE_DEST_SLM_DISABLE		(1 << 14)
483  #define   HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1 << 11)
484  #define   HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1 << 5)
485  #define   HDC_FORCE_NON_COHERENT		(1 << 4)
486  #define   HDC_BARRIER_PERFORMANCE_DISABLE	(1 << 10)
487  
488  #define COMMON_SLICE_CHICKEN4			_MMIO(0x7300)
489  #define   DISABLE_TDC_LOAD_BALANCING_CALC	REG_BIT(6)
490  
491  #define GEN8_HDC_CHICKEN1			_MMIO(0x7304)
492  
493  #define GEN11_COMMON_SLICE_CHICKEN3		_MMIO(0x7304)
494  #define XEHP_COMMON_SLICE_CHICKEN3		MCR_REG(0x7304)
495  #define   DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN	REG_BIT(12)
496  #define   XEHP_DUAL_SIMD8_SEQ_MERGE_DISABLE	REG_BIT(12)
497  #define   GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC	REG_BIT(11)
498  #define   GEN12_DISABLE_CPS_AWARE_COLOR_PIPE	REG_BIT(9)
499  
500  #define GEN9_SLICE_COMMON_ECO_CHICKEN1		_MMIO(0x731c)
501  #define XEHP_SLICE_COMMON_ECO_CHICKEN1		MCR_REG(0x731c)
502  #define   MSC_MSAA_REODER_BUF_BYPASS_DISABLE	REG_BIT(14)
503  #define   GEN11_STATE_CACHE_REDIRECT_TO_CS	(1 << 11)
504  
505  #define GEN9_SLICE_PGCTL_ACK(slice)		_MMIO(0x804c + (slice) * 0x4)
506  #define GEN10_SLICE_PGCTL_ACK(slice)		_MMIO(0x804c + ((slice) / 3) * 0x34 + \
507  						      ((slice) % 3) * 0x4)
508  #define   GEN9_PGCTL_SLICE_ACK			(1 << 0)
509  #define   GEN9_PGCTL_SS_ACK(subslice)		(1 << (2 + (subslice) * 2))
510  #define   GEN10_PGCTL_VALID_SS_MASK(slice)	((slice) == 0 ? 0x7F : 0x1F)
511  
512  #define GEN9_SS01_EU_PGCTL_ACK(slice)		_MMIO(0x805c + (slice) * 0x8)
513  #define GEN10_SS01_EU_PGCTL_ACK(slice)		_MMIO(0x805c + ((slice) / 3) * 0x30 + \
514  						      ((slice) % 3) * 0x8)
515  #define GEN9_SS23_EU_PGCTL_ACK(slice)		_MMIO(0x8060 + (slice) * 0x8)
516  #define GEN10_SS23_EU_PGCTL_ACK(slice)		_MMIO(0x8060 + ((slice) / 3) * 0x30 + \
517  						      ((slice) % 3) * 0x8)
518  #define   GEN9_PGCTL_SSA_EU08_ACK		(1 << 0)
519  #define   GEN9_PGCTL_SSA_EU19_ACK		(1 << 2)
520  #define   GEN9_PGCTL_SSA_EU210_ACK		(1 << 4)
521  #define   GEN9_PGCTL_SSA_EU311_ACK		(1 << 6)
522  #define   GEN9_PGCTL_SSB_EU08_ACK		(1 << 8)
523  #define   GEN9_PGCTL_SSB_EU19_ACK		(1 << 10)
524  #define   GEN9_PGCTL_SSB_EU210_ACK		(1 << 12)
525  #define   GEN9_PGCTL_SSB_EU311_ACK		(1 << 14)
526  
527  #define VF_PREEMPTION				_MMIO(0x83a4)
528  #define   PREEMPTION_VERTEX_COUNT		REG_GENMASK(15, 0)
529  
530  #define VFG_PREEMPTION_CHICKEN			_MMIO(0x83b4)
531  #define   POLYGON_TRIFAN_LINELOOP_DISABLE	REG_BIT(4)
532  
533  #define GEN8_RC6_CTX_INFO			_MMIO(0x8504)
534  
535  #define GEN12_SQCNT1				_MMIO(0x8718)
536  #define   GEN12_SQCNT1_PMON_ENABLE		REG_BIT(30)
537  #define   GEN12_SQCNT1_OABPC			REG_BIT(29)
538  #define   GEN12_STRICT_RAR_ENABLE		REG_BIT(23)
539  
540  #define XEHP_SQCM				MCR_REG(0x8724)
541  #define   EN_32B_ACCESS				REG_BIT(30)
542  
543  #define MTL_GSCPSMI_BASEADDR_LSB		_MMIO(0x880c)
544  #define MTL_GSCPSMI_BASEADDR_MSB		_MMIO(0x8810)
545  
546  #define HSW_IDICR				_MMIO(0x9008)
547  #define   IDIHASHMSK(x)				(((x) & 0x3f) << 16)
548  
549  #define GEN6_MBCUNIT_SNPCR			_MMIO(0x900c) /* for LLC config */
550  #define   GEN6_MBC_SNPCR_SHIFT			21
551  #define   GEN6_MBC_SNPCR_MASK			(3 << 21)
552  #define   GEN6_MBC_SNPCR_MAX			(0 << 21)
553  #define   GEN6_MBC_SNPCR_MED			(1 << 21)
554  #define   GEN6_MBC_SNPCR_LOW			(2 << 21)
555  #define   GEN6_MBC_SNPCR_MIN			(3 << 21) /* only 1/16th of the cache is shared */
556  
557  #define VLV_G3DCTL				_MMIO(0x9024)
558  #define VLV_GSCKGCTL				_MMIO(0x9028)
559  
560  /* WaCatErrorRejectionIssue */
561  #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		_MMIO(0x9030)
562  #define   GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1 << 11)
563  
564  #define FBC_LLC_READ_CTRL			_MMIO(0x9044)
565  #define   FBC_LLC_FULLY_OPEN			REG_BIT(30)
566  
567  #define GEN6_MBCTL				_MMIO(0x907c)
568  #define   GEN6_MBCTL_ENABLE_BOOT_FETCH		(1 << 4)
569  #define   GEN6_MBCTL_CTX_FETCH_NEEDED		(1 << 3)
570  #define   GEN6_MBCTL_BME_UPDATE_ENABLE		(1 << 2)
571  #define   GEN6_MBCTL_MAE_UPDATE_ENABLE		(1 << 1)
572  #define   GEN6_MBCTL_BOOT_FETCH_MECH		(1 << 0)
573  
574  /* Fuse readout registers for GT */
575  #define XEHP_FUSE4				_MMIO(0x9114)
576  #define   GT_L3_EXC_MASK			REG_GENMASK(6, 4)
577  #define	GEN10_MIRROR_FUSE3			_MMIO(0x9118)
578  #define   GEN10_L3BANK_PAIR_COUNT		4
579  #define   GEN10_L3BANK_MASK			0x0F
580  /* on Xe_HP the same fuses indicates mslices instead of L3 banks */
581  #define   GEN12_MAX_MSLICES			4
582  #define   GEN12_MEML3_EN_MASK			0x0F
583  
584  #define HSW_PAVP_FUSE1				_MMIO(0x911c)
585  #define   XEHP_SFC_ENABLE_MASK			REG_GENMASK(27, 24)
586  #define   HSW_F1_EU_DIS_MASK			REG_GENMASK(17, 16)
587  #define   HSW_F1_EU_DIS_10EUS			0
588  #define   HSW_F1_EU_DIS_8EUS			1
589  #define   HSW_F1_EU_DIS_6EUS			2
590  
591  #define GEN8_FUSE2				_MMIO(0x9120)
592  #define   GEN8_F2_SS_DIS_SHIFT			21
593  #define   GEN8_F2_SS_DIS_MASK			(0x7 << GEN8_F2_SS_DIS_SHIFT)
594  #define   GEN8_F2_S_ENA_SHIFT			25
595  #define   GEN8_F2_S_ENA_MASK			(0x7 << GEN8_F2_S_ENA_SHIFT)
596  #define   GEN9_F2_SS_DIS_SHIFT			20
597  #define   GEN9_F2_SS_DIS_MASK			(0xf << GEN9_F2_SS_DIS_SHIFT)
598  #define   GEN10_F2_S_ENA_SHIFT			22
599  #define   GEN10_F2_S_ENA_MASK			(0x3f << GEN10_F2_S_ENA_SHIFT)
600  #define   GEN10_F2_SS_DIS_SHIFT			18
601  #define   GEN10_F2_SS_DIS_MASK			(0xf << GEN10_F2_SS_DIS_SHIFT)
602  
603  #define GEN8_EU_DISABLE0			_MMIO(0x9134)
604  #define GEN9_EU_DISABLE(slice)			_MMIO(0x9134 + (slice) * 0x4)
605  #define GEN11_EU_DISABLE			_MMIO(0x9134)
606  #define   GEN8_EU_DIS0_S0_MASK			0xffffff
607  #define   GEN8_EU_DIS0_S1_SHIFT			24
608  #define   GEN8_EU_DIS0_S1_MASK			(0xff << GEN8_EU_DIS0_S1_SHIFT)
609  #define   GEN11_EU_DIS_MASK			0xFF
610  #define XEHP_EU_ENABLE				_MMIO(0x9134)
611  #define   XEHP_EU_ENA_MASK			0xFF
612  
613  #define GEN8_EU_DISABLE1			_MMIO(0x9138)
614  #define   GEN8_EU_DIS1_S1_MASK			0xffff
615  #define   GEN8_EU_DIS1_S2_SHIFT			16
616  #define   GEN8_EU_DIS1_S2_MASK			(0xffff << GEN8_EU_DIS1_S2_SHIFT)
617  
618  #define GEN11_GT_SLICE_ENABLE			_MMIO(0x9138)
619  #define   GEN11_GT_S_ENA_MASK			0xFF
620  
621  #define GEN8_EU_DISABLE2			_MMIO(0x913c)
622  #define   GEN8_EU_DIS2_S2_MASK			0xff
623  
624  #define GEN11_GT_SUBSLICE_DISABLE		_MMIO(0x913c)
625  #define GEN12_GT_GEOMETRY_DSS_ENABLE		_MMIO(0x913c)
626  
627  #define GEN10_EU_DISABLE3			_MMIO(0x9140)
628  #define   GEN10_EU_DIS_SS_MASK			0xff
629  #define GEN11_GT_VEBOX_VDBOX_DISABLE		_MMIO(0x9140)
630  #define   GEN11_GT_VDBOX_DISABLE_MASK		0xff
631  #define   GEN11_GT_VEBOX_DISABLE_SHIFT		16
632  #define   GEN11_GT_VEBOX_DISABLE_MASK		(0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
633  
634  #define GEN12_GT_COMPUTE_DSS_ENABLE		_MMIO(0x9144)
635  #define XEHPC_GT_COMPUTE_DSS_ENABLE_EXT		_MMIO(0x9148)
636  
637  #define GEN6_UCGCTL1				_MMIO(0x9400)
638  #define   GEN6_GAMUNIT_CLOCK_GATE_DISABLE	(1 << 22)
639  #define   GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE	(1 << 16)
640  #define   GEN6_BLBUNIT_CLOCK_GATE_DISABLE	(1 << 5)
641  #define   GEN6_CSUNIT_CLOCK_GATE_DISABLE		(1 << 7)
642  
643  #define GEN6_UCGCTL2				_MMIO(0x9404)
644  #define   GEN6_VFUNIT_CLOCK_GATE_DISABLE	(1 << 31)
645  #define   GEN7_VDSUNIT_CLOCK_GATE_DISABLE	(1 << 30)
646  #define   GEN7_TDLUNIT_CLOCK_GATE_DISABLE	(1 << 22)
647  #define   GEN6_RCZUNIT_CLOCK_GATE_DISABLE	(1 << 13)
648  #define   GEN6_RCPBUNIT_CLOCK_GATE_DISABLE	(1 << 12)
649  #define   GEN6_RCCUNIT_CLOCK_GATE_DISABLE	(1 << 11)
650  
651  #define GEN6_UCGCTL3				_MMIO(0x9408)
652  #define   GEN6_OACSUNIT_CLOCK_GATE_DISABLE	(1 << 20)
653  
654  #define GEN7_UCGCTL4				_MMIO(0x940c)
655  #define   GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1 << 25)
656  #define   GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE	(1 << 14)
657  
658  #define GEN6_RCGCTL1				_MMIO(0x9410)
659  #define GEN6_RCGCTL2				_MMIO(0x9414)
660  
661  #define GEN6_GDRST				_MMIO(0x941c)
662  #define   GEN6_GRDOM_FULL			(1 << 0)
663  #define   GEN6_GRDOM_RENDER			(1 << 1)
664  #define   GEN6_GRDOM_MEDIA			(1 << 2)
665  #define   GEN6_GRDOM_BLT			(1 << 3)
666  #define   GEN6_GRDOM_VECS			(1 << 4)
667  #define   GEN9_GRDOM_GUC			(1 << 5)
668  #define   GEN8_GRDOM_MEDIA2			(1 << 7)
669  /* GEN11 changed all bit defs except for FULL & RENDER */
670  #define   GEN11_GRDOM_FULL			GEN6_GRDOM_FULL
671  #define   GEN11_GRDOM_RENDER			GEN6_GRDOM_RENDER
672  #define   XEHPC_GRDOM_BLT8			REG_BIT(31)
673  #define   XEHPC_GRDOM_BLT7			REG_BIT(30)
674  #define   XEHPC_GRDOM_BLT6			REG_BIT(29)
675  #define   XEHPC_GRDOM_BLT5			REG_BIT(28)
676  #define   XEHPC_GRDOM_BLT4			REG_BIT(27)
677  #define   XEHPC_GRDOM_BLT3			REG_BIT(26)
678  #define   XEHPC_GRDOM_BLT2			REG_BIT(25)
679  #define   XEHPC_GRDOM_BLT1			REG_BIT(24)
680  #define   GEN12_GRDOM_GSC			REG_BIT(21)
681  #define   GEN11_GRDOM_SFC3			REG_BIT(20)
682  #define   GEN11_GRDOM_SFC2			REG_BIT(19)
683  #define   GEN11_GRDOM_SFC1			REG_BIT(18)
684  #define   GEN11_GRDOM_SFC0			REG_BIT(17)
685  #define   GEN11_GRDOM_VECS4			REG_BIT(16)
686  #define   GEN11_GRDOM_VECS3			REG_BIT(15)
687  #define   GEN11_GRDOM_VECS2			REG_BIT(14)
688  #define   GEN11_GRDOM_VECS			REG_BIT(13)
689  #define   GEN11_GRDOM_MEDIA8			REG_BIT(12)
690  #define   GEN11_GRDOM_MEDIA7			REG_BIT(11)
691  #define   GEN11_GRDOM_MEDIA6			REG_BIT(10)
692  #define   GEN11_GRDOM_MEDIA5			REG_BIT(9)
693  #define   GEN11_GRDOM_MEDIA4			REG_BIT(8)
694  #define   GEN11_GRDOM_MEDIA3			REG_BIT(7)
695  #define   GEN11_GRDOM_MEDIA2			REG_BIT(6)
696  #define   GEN11_GRDOM_MEDIA			REG_BIT(5)
697  #define   GEN11_GRDOM_GUC			REG_BIT(3)
698  #define   GEN11_GRDOM_BLT			REG_BIT(2)
699  #define   GEN11_VCS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << ((instance) >> 1))
700  #define   GEN11_VECS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << (instance))
701  
702  #define GEN6_RSTCTL				_MMIO(0x9420)
703  
704  #define GEN7_MISCCPCTL				_MMIO(0x9424)
705  #define   GEN7_DOP_CLOCK_GATE_ENABLE		REG_BIT(0)
706  #define   GEN12_DOP_CLOCK_GATE_RENDER_ENABLE	REG_BIT(1)
707  #define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE	(1 << 2)
708  #define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE	(1 << 4)
709  #define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE	(1 << 6)
710  
711  #define GEN8_UCGCTL6				_MMIO(0x9430)
712  #define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1 << 24)
713  #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1 << 14)
714  #define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ	(1 << 28)
715  
716  #define UNSLCGCTL9430				_MMIO(0x9430)
717  #define   MSQDUNIT_CLKGATE_DIS			REG_BIT(3)
718  
719  #define UNSLICE_UNIT_LEVEL_CLKGATE		_MMIO(0x9434)
720  #define   VFUNIT_CLKGATE_DIS			REG_BIT(20)
721  #define   CG3DDISCFEG_CLKGATE_DIS		REG_BIT(17) /* DG2 */
722  #define   GAMEDIA_CLKGATE_DIS			REG_BIT(11)
723  #define   HSUNIT_CLKGATE_DIS			REG_BIT(8)
724  #define   VSUNIT_CLKGATE_DIS			REG_BIT(3)
725  
726  #define GEN11_SLICE_UNIT_LEVEL_CLKGATE		_MMIO(0x94d4)
727  #define XEHP_SLICE_UNIT_LEVEL_CLKGATE		MCR_REG(0x94d4)
728  #define   SARBUNIT_CLKGATE_DIS			(1 << 5)
729  #define   RCCUNIT_CLKGATE_DIS			(1 << 7)
730  #define   MSCUNIT_CLKGATE_DIS			(1 << 10)
731  #define   NODEDSS_CLKGATE_DIS			REG_BIT(12)
732  #define   L3_CLKGATE_DIS			REG_BIT(16)
733  #define   L3_CR2X_CLKGATE_DIS			REG_BIT(17)
734  
735  #define UNSLICE_UNIT_LEVEL_CLKGATE2		_MMIO(0x94e4)
736  #define   VSUNIT_CLKGATE_DIS_TGL		REG_BIT(19)
737  #define   PSDUNIT_CLKGATE_DIS			REG_BIT(5)
738  
739  #define GEN11_SUBSLICE_UNIT_LEVEL_CLKGATE	MCR_REG(0x9524)
740  #define   DSS_ROUTER_CLKGATE_DIS		REG_BIT(28)
741  #define   GWUNIT_CLKGATE_DIS			REG_BIT(16)
742  
743  #define SUBSLICE_UNIT_LEVEL_CLKGATE2		MCR_REG(0x9528)
744  #define   CPSSUNIT_CLKGATE_DIS			REG_BIT(9)
745  
746  #define SSMCGCTL9530				MCR_REG(0x9530)
747  #define   RTFUNIT_CLKGATE_DIS			REG_BIT(18)
748  
749  #define GEN10_DFR_RATIO_EN_AND_CHICKEN		MCR_REG(0x9550)
750  #define   DFR_DISABLE				(1 << 9)
751  
752  #define MICRO_BP0_0				_MMIO(0x9800)
753  #define MICRO_BP0_2				_MMIO(0x9804)
754  #define MICRO_BP0_1				_MMIO(0x9808)
755  #define MICRO_BP1_0				_MMIO(0x980c)
756  #define MICRO_BP1_2				_MMIO(0x9810)
757  #define MICRO_BP1_1				_MMIO(0x9814)
758  #define MICRO_BP2_0				_MMIO(0x9818)
759  #define MICRO_BP2_2				_MMIO(0x981c)
760  #define MICRO_BP2_1				_MMIO(0x9820)
761  #define MICRO_BP3_0				_MMIO(0x9824)
762  #define MICRO_BP3_2				_MMIO(0x9828)
763  #define MICRO_BP3_1				_MMIO(0x982c)
764  #define MICRO_BP_TRIGGER			_MMIO(0x9830)
765  #define MICRO_BP3_COUNT_STATUS01		_MMIO(0x9834)
766  #define MICRO_BP3_COUNT_STATUS23		_MMIO(0x9838)
767  #define MICRO_BP_FIRED_ARMED			_MMIO(0x983c)
768  
769  #define GEN6_GFXPAUSE				_MMIO(0xa000)
770  #define GEN6_RPNSWREQ				_MMIO(0xa008)
771  #define   GEN6_TURBO_DISABLE			(1 << 31)
772  #define   GEN6_FREQUENCY(x)			((x) << 25)
773  #define   HSW_FREQUENCY(x)			((x) << 24)
774  #define   GEN9_FREQUENCY(x)			((x) << 23)
775  #define   GEN6_OFFSET(x)			((x) << 19)
776  #define   GEN6_AGGRESSIVE_TURBO			(0 << 15)
777  #define   GEN9_SW_REQ_UNSLICE_RATIO_SHIFT	23
778  #define   GEN9_IGNORE_SLICE_RATIO		(0 << 0)
779  #define   GEN12_MEDIA_FREQ_RATIO		REG_BIT(13)
780  
781  #define GEN6_RC_VIDEO_FREQ			_MMIO(0xa00c)
782  #define   GEN6_RC_CTL_RC6pp_ENABLE		(1 << 16)
783  #define   GEN6_RC_CTL_RC6p_ENABLE		(1 << 17)
784  #define   GEN6_RC_CTL_RC6_ENABLE		(1 << 18)
785  #define   GEN6_RC_CTL_RC1e_ENABLE		(1 << 20)
786  #define   GEN6_RC_CTL_RC7_ENABLE		(1 << 22)
787  #define   VLV_RC_CTL_CTX_RST_PARALLEL		(1 << 24)
788  #define   GEN7_RC_CTL_TO_MODE			(1 << 28)
789  #define   GEN6_RC_CTL_EI_MODE(x)		((x) << 27)
790  #define   GEN6_RC_CTL_HW_ENABLE			(1 << 31)
791  #define GEN6_RP_DOWN_TIMEOUT			_MMIO(0xa010)
792  #define GEN6_RP_INTERRUPT_LIMITS		_MMIO(0xa014)
793  #define GEN6_RPSTAT1				_MMIO(0xa01c)
794  #define   GEN6_CAGF_MASK			REG_GENMASK(14, 8)
795  #define   HSW_CAGF_MASK				REG_GENMASK(13, 7)
796  #define   GEN9_CAGF_MASK			REG_GENMASK(31, 23)
797  #define GEN6_RP_CONTROL				_MMIO(0xa024)
798  #define   GEN6_RP_MEDIA_TURBO			(1 << 11)
799  #define   GEN6_RP_MEDIA_MODE_MASK		(3 << 9)
800  #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3 << 9)
801  #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2 << 9)
802  #define   GEN6_RP_MEDIA_HW_MODE			(1 << 9)
803  #define   GEN6_RP_MEDIA_SW_MODE			(0 << 9)
804  #define   GEN6_RP_MEDIA_IS_GFX			(1 << 8)
805  #define   GEN6_RP_ENABLE			(1 << 7)
806  #define   GEN6_RP_UP_IDLE_MIN			(0x1 << 3)
807  #define   GEN6_RP_UP_BUSY_AVG			(0x2 << 3)
808  #define   GEN6_RP_UP_BUSY_CONT			(0x4 << 3)
809  #define   GEN6_RP_DOWN_IDLE_AVG			(0x2 << 0)
810  #define   GEN6_RP_DOWN_IDLE_CONT		(0x1 << 0)
811  #define   GEN6_RPSWCTL_SHIFT			9
812  #define   GEN9_RPSWCTL_ENABLE			(0x2 << GEN6_RPSWCTL_SHIFT)
813  #define   GEN9_RPSWCTL_DISABLE			(0x0 << GEN6_RPSWCTL_SHIFT)
814  #define GEN6_RP_UP_THRESHOLD			_MMIO(0xa02c)
815  #define GEN6_RP_DOWN_THRESHOLD			_MMIO(0xa030)
816  #define GEN6_RP_CUR_UP_EI			_MMIO(0xa050)
817  #define   GEN6_RP_EI_MASK			0xffffff
818  #define   GEN6_CURICONT_MASK			GEN6_RP_EI_MASK
819  #define GEN6_RP_CUR_UP				_MMIO(0xa054)
820  #define   GEN6_CURBSYTAVG_MASK			GEN6_RP_EI_MASK
821  #define GEN6_RP_PREV_UP				_MMIO(0xa058)
822  #define GEN6_RP_CUR_DOWN_EI			_MMIO(0xa05c)
823  #define   GEN6_CURIAVG_MASK			GEN6_RP_EI_MASK
824  #define GEN6_RP_CUR_DOWN			_MMIO(0xa060)
825  #define GEN6_RP_PREV_DOWN			_MMIO(0xa064)
826  #define GEN6_RP_UP_EI				_MMIO(0xa068)
827  #define GEN6_RP_DOWN_EI				_MMIO(0xa06c)
828  #define GEN6_RP_IDLE_HYSTERSIS			_MMIO(0xa070)
829  #define GEN6_RPDEUHWTC				_MMIO(0xa080)
830  #define GEN6_RPDEUC				_MMIO(0xa084)
831  #define GEN6_RPDEUCSW				_MMIO(0xa088)
832  #define GEN6_RC_CONTROL				_MMIO(0xa090)
833  #define GEN6_RC_STATE				_MMIO(0xa094)
834  #define   RC_SW_TARGET_STATE_SHIFT		16
835  #define   RC_SW_TARGET_STATE_MASK		(7 << RC_SW_TARGET_STATE_SHIFT)
836  #define GEN6_RC1_WAKE_RATE_LIMIT		_MMIO(0xa098)
837  #define GEN6_RC6_WAKE_RATE_LIMIT		_MMIO(0xa09c)
838  #define GEN6_RC6pp_WAKE_RATE_LIMIT		_MMIO(0xa0a0)
839  #define GEN10_MEDIA_WAKE_RATE_LIMIT		_MMIO(0xa0a0)
840  #define GEN6_RC_EVALUATION_INTERVAL		_MMIO(0xa0a8)
841  #define GEN6_RC_IDLE_HYSTERSIS			_MMIO(0xa0ac)
842  #define GEN6_RC_SLEEP				_MMIO(0xa0b0)
843  #define GEN6_RCUBMABDTMR			_MMIO(0xa0b0)
844  #define GEN6_RC1e_THRESHOLD			_MMIO(0xa0b4)
845  #define GEN6_RC6_THRESHOLD			_MMIO(0xa0b8)
846  #define GEN6_RC6p_THRESHOLD			_MMIO(0xa0bc)
847  #define VLV_RCEDATA				_MMIO(0xa0bc)
848  #define GEN6_RC6pp_THRESHOLD			_MMIO(0xa0c0)
849  #define GEN9_MEDIA_PG_IDLE_HYSTERESIS		_MMIO(0xa0c4)
850  #define GEN9_RENDER_PG_IDLE_HYSTERESIS		_MMIO(0xa0c8)
851  
852  #define GEN6_PMINTRMSK				_MMIO(0xa168)
853  #define   GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC	(1 << 31)
854  #define   ARAT_EXPIRED_INTRMSK			(1 << 9)
855  
856  #define GEN8_MISC_CTRL0				_MMIO(0xa180)
857  
858  #define ECOBUS					_MMIO(0xa180)
859  #define    FORCEWAKE_MT_ENABLE			(1 << 5)
860  
861  #define FORCEWAKE_MT				_MMIO(0xa188) /* multi-threaded */
862  #define FORCEWAKE_GT_GEN9			_MMIO(0xa188)
863  #define FORCEWAKE				_MMIO(0xa18c)
864  
865  #define VLV_SPAREG2H				_MMIO(0xa194)
866  
867  #define GEN9_PG_ENABLE				_MMIO(0xa210)
868  #define   GEN9_RENDER_PG_ENABLE			REG_BIT(0)
869  #define   GEN9_MEDIA_PG_ENABLE			REG_BIT(1)
870  #define   GEN11_MEDIA_SAMPLER_PG_ENABLE		REG_BIT(2)
871  #define   VDN_HCP_POWERGATE_ENABLE(n)		REG_BIT(3 + 2 * (n))
872  #define   VDN_MFX_POWERGATE_ENABLE(n)		REG_BIT(4 + 2 * (n))
873  
874  #define GEN8_PUSHBUS_CONTROL			_MMIO(0xa248)
875  #define GEN8_PUSHBUS_ENABLE			_MMIO(0xa250)
876  #define GEN8_PUSHBUS_SHIFT			_MMIO(0xa25c)
877  
878  /* GPM unit config (Gen9+) */
879  #define CTC_MODE				_MMIO(0xa26c)
880  #define   CTC_SOURCE_PARAMETER_MASK		1
881  #define   CTC_SOURCE_CRYSTAL_CLOCK		0
882  #define   CTC_SOURCE_DIVIDE_LOGIC		1
883  #define   CTC_SHIFT_PARAMETER_SHIFT		1
884  #define   CTC_SHIFT_PARAMETER_MASK		(0x3 << CTC_SHIFT_PARAMETER_SHIFT)
885  
886  /* GPM MSG_IDLE */
887  #define MSG_IDLE_CS		_MMIO(0x8000)
888  #define MSG_IDLE_VCS0		_MMIO(0x8004)
889  #define MSG_IDLE_VCS1		_MMIO(0x8008)
890  #define MSG_IDLE_BCS		_MMIO(0x800C)
891  #define MSG_IDLE_VECS0		_MMIO(0x8010)
892  #define MSG_IDLE_VCS2		_MMIO(0x80C0)
893  #define MSG_IDLE_VCS3		_MMIO(0x80C4)
894  #define MSG_IDLE_VCS4		_MMIO(0x80C8)
895  #define MSG_IDLE_VCS5		_MMIO(0x80CC)
896  #define MSG_IDLE_VCS6		_MMIO(0x80D0)
897  #define MSG_IDLE_VCS7		_MMIO(0x80D4)
898  #define MSG_IDLE_VECS1		_MMIO(0x80D8)
899  #define MSG_IDLE_VECS2		_MMIO(0x80DC)
900  #define MSG_IDLE_VECS3		_MMIO(0x80E0)
901  #define  MSG_IDLE_FW_MASK	REG_GENMASK(13, 9)
902  #define  MSG_IDLE_FW_SHIFT	9
903  
904  #define	RC_PSMI_CTRL_GSCCS	_MMIO(0x11a050)
905  #define	  IDLE_MSG_DISABLE	REG_BIT(0)
906  #define	PWRCTX_MAXCNT_GSCCS	_MMIO(0x11a054)
907  
908  #define FORCEWAKE_MEDIA_GEN9			_MMIO(0xa270)
909  #define FORCEWAKE_RENDER_GEN9			_MMIO(0xa278)
910  
911  #define VLV_PWRDWNUPCTL				_MMIO(0xa294)
912  
913  #define GEN9_PWRGT_DOMAIN_STATUS		_MMIO(0xa2a0)
914  #define   GEN9_PWRGT_MEDIA_STATUS_MASK		(1 << 0)
915  #define   GEN9_PWRGT_RENDER_STATUS_MASK		(1 << 1)
916  
917  #define MISC_STATUS0				_MMIO(0xa500)
918  #define MISC_STATUS1				_MMIO(0xa504)
919  
920  #define FORCEWAKE_MEDIA_VDBOX_GEN11(n)		_MMIO(0xa540 + (n) * 4)
921  #define FORCEWAKE_MEDIA_VEBOX_GEN11(n)		_MMIO(0xa560 + (n) * 4)
922  
923  #define FORCEWAKE_REQ_GSC			_MMIO(0xa618)
924  
925  #define CHV_POWER_SS0_SIG1			_MMIO(0xa720)
926  #define CHV_POWER_SS0_SIG2			_MMIO(0xa724)
927  #define CHV_POWER_SS1_SIG1			_MMIO(0xa728)
928  #define   CHV_SS_PG_ENABLE			(1 << 1)
929  #define   CHV_EU08_PG_ENABLE			(1 << 9)
930  #define   CHV_EU19_PG_ENABLE			(1 << 17)
931  #define   CHV_EU210_PG_ENABLE			(1 << 25)
932  #define CHV_POWER_SS1_SIG2			_MMIO(0xa72c)
933  #define   CHV_EU311_PG_ENABLE			(1 << 1)
934  
935  #define GEN7_SARCHKMD				_MMIO(0xb000)
936  #define   GEN7_DISABLE_DEMAND_PREFETCH		(1 << 31)
937  #define   GEN7_DISABLE_SAMPLER_PREFETCH		(1 << 30)
938  
939  #define GEN8_GARBCNTL				_MMIO(0xb004)
940  #define   GEN11_ARBITRATION_PRIO_ORDER_MASK	REG_GENMASK(27, 22)
941  #define   GEN12_BUS_HASH_CTL_BIT_EXC		REG_BIT(7)
942  #define   GEN9_GAPS_TSV_CREDIT_DISABLE		REG_BIT(7)
943  #define   GEN11_HASH_CTRL_EXCL_MASK		REG_GENMASK(6, 0)
944  #define   GEN11_HASH_CTRL_EXCL_BIT0		REG_FIELD_PREP(GEN11_HASH_CTRL_EXCL_MASK, 0x1)
945  
946  #define GEN9_SCRATCH_LNCF1			_MMIO(0xb008)
947  #define   GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE	REG_BIT(0)
948  
949  #define GEN7_L3SQCREG1				_MMIO(0xb010)
950  #define   VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
951  
952  #define GEN7_L3CNTLREG1				_MMIO(0xb01c)
953  #define   GEN7_WA_FOR_GEN7_L3_CONTROL		0x3C47FF8C
954  #define   GEN7_L3AGDIS				(1 << 19)
955  
956  #define GEN7_L3CNTLREG2				_MMIO(0xb020)
957  
958  /* MOCS (Memory Object Control State) registers */
959  #define GEN9_LNCFCMOCS(i)			_MMIO(0xb020 + (i) * 4)	/* L3 Cache Control */
960  #define XEHP_LNCFCMOCS(i)			MCR_REG(0xb020 + (i) * 4)
961  #define LNCFCMOCS_REG_COUNT			32
962  
963  #define GEN7_L3CNTLREG3				_MMIO(0xb024)
964  
965  #define GEN7_L3_CHICKEN_MODE_REGISTER		_MMIO(0xb030)
966  #define   GEN7_WA_L3_CHICKEN_MODE		0x20000000
967  
968  #define GEN7_L3SQCREG4				_MMIO(0xb034)
969  #define   L3SQ_URB_READ_CAM_MATCH_DISABLE	(1 << 27)
970  
971  #define HSW_SCRATCH1				_MMIO(0xb038)
972  #define   HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1 << 27)
973  
974  #define GEN7_L3LOG(slice, i)			_MMIO(0xb070 + (slice) * 0x200 + (i) * 4)
975  #define   GEN7_L3LOG_SIZE			0x80
976  
977  #define XEHP_L3NODEARBCFG			MCR_REG(0xb0b4)
978  #define   XEHP_LNESPARE				REG_BIT(19)
979  
980  #define GEN8_L3SQCREG1				MCR_REG(0xb100)
981  /*
982   * Note that on CHV the following has an off-by-one error wrt. to BSpec.
983   * Using the formula in BSpec leads to a hang, while the formula here works
984   * fine and matches the formulas for all other platforms. A BSpec change
985   * request has been filed to clarify this.
986   */
987  #define   L3_GENERAL_PRIO_CREDITS(x)		(((x) >> 1) << 19)
988  #define   L3_HIGH_PRIO_CREDITS(x)		(((x) >> 1) << 14)
989  #define   L3_PRIO_CREDITS_MASK			((0x1f << 19) | (0x1f << 14))
990  
991  #define GEN8_L3SQCREG4				MCR_REG(0xb118)
992  #define   GEN11_LQSC_CLEAN_EVICT_DISABLE	(1 << 6)
993  #define   GEN8_LQSC_RO_PERF_DIS			(1 << 27)
994  #define   GEN8_LQSC_FLUSH_COHERENT_LINES	(1 << 21)
995  #define   GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE	REG_BIT(22)
996  
997  #define GEN9_SCRATCH1				MCR_REG(0xb11c)
998  #define   EVICTION_PERF_FIX_ENABLE		REG_BIT(8)
999  
1000  #define BDW_SCRATCH1				MCR_REG(0xb11c)
1001  #define   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1 << 2)
1002  
1003  #define GEN11_SCRATCH2				MCR_REG(0xb140)
1004  #define   GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE	(1 << 19)
1005  
1006  #define XEHP_L3SQCREG5				MCR_REG(0xb158)
1007  #define   L3_PWM_TIMER_INIT_VAL_MASK		REG_GENMASK(9, 0)
1008  
1009  #define XEHP_L3SCQREG7				MCR_REG(0xb188)
1010  #define   BLEND_FILL_CACHING_OPT_DIS		REG_BIT(3)
1011  
1012  #define GEN11_GLBLINVL				_MMIO(0xb404)
1013  #define   GEN11_BANK_HASH_ADDR_EXCL_MASK	(0x7f << 5)
1014  #define   GEN11_BANK_HASH_ADDR_EXCL_BIT0	(1 << 5)
1015  
1016  #define GEN11_LSN_UNSLCVC			_MMIO(0xb43c)
1017  #define   GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC	(1 << 9)
1018  #define   GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC	(1 << 7)
1019  
1020  #define GUCPMTIMESTAMP				_MMIO(0xc3e8)
1021  
1022  #define __GEN9_RCS0_MOCS0			0xc800
1023  #define GEN9_GFX_MOCS(i)			_MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
1024  #define __GEN9_VCS0_MOCS0			0xc900
1025  #define GEN9_MFX0_MOCS(i)			_MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
1026  #define __GEN9_VCS1_MOCS0			0xca00
1027  #define GEN9_MFX1_MOCS(i)			_MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
1028  #define __GEN9_VECS0_MOCS0			0xcb00
1029  #define GEN9_VEBOX_MOCS(i)			_MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
1030  #define __GEN9_BCS0_MOCS0			0xcc00
1031  #define GEN9_BLT_MOCS(i)			_MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
1032  
1033  #define GEN12_FAULT_TLB_DATA0			_MMIO(0xceb8)
1034  #define XEHP_FAULT_TLB_DATA0			MCR_REG(0xceb8)
1035  #define GEN12_FAULT_TLB_DATA1			_MMIO(0xcebc)
1036  #define XEHP_FAULT_TLB_DATA1			MCR_REG(0xcebc)
1037  #define   FAULT_VA_HIGH_BITS			(0xf << 0)
1038  #define   FAULT_GTT_SEL				(1 << 4)
1039  
1040  #define GEN12_RING_FAULT_REG			_MMIO(0xcec4)
1041  #define XEHP_RING_FAULT_REG			MCR_REG(0xcec4)
1042  #define XELPMP_RING_FAULT_REG			_MMIO(0xcec4)
1043  #define   GEN8_RING_FAULT_ENGINE_ID(x)		(((x) >> 12) & 0x7)
1044  #define   RING_FAULT_GTTSEL_MASK		(1 << 11)
1045  #define   RING_FAULT_SRCID(x)			(((x) >> 3) & 0xff)
1046  #define   RING_FAULT_FAULT_TYPE(x)		(((x) >> 1) & 0x3)
1047  #define   RING_FAULT_VALID			(1 << 0)
1048  
1049  #define GEN12_GFX_TLB_INV_CR			_MMIO(0xced8)
1050  #define XEHP_GFX_TLB_INV_CR			MCR_REG(0xced8)
1051  #define GEN12_VD_TLB_INV_CR			_MMIO(0xcedc)
1052  #define XEHP_VD_TLB_INV_CR			MCR_REG(0xcedc)
1053  #define GEN12_VE_TLB_INV_CR			_MMIO(0xcee0)
1054  #define XEHP_VE_TLB_INV_CR			MCR_REG(0xcee0)
1055  #define GEN12_BLT_TLB_INV_CR			_MMIO(0xcee4)
1056  #define XEHP_BLT_TLB_INV_CR			MCR_REG(0xcee4)
1057  #define GEN12_COMPCTX_TLB_INV_CR		_MMIO(0xcf04)
1058  #define XEHP_COMPCTX_TLB_INV_CR			MCR_REG(0xcf04)
1059  #define XELPMP_GSC_TLB_INV_CR			_MMIO(0xcf04)   /* media GT only */
1060  
1061  #define RENDER_MOD_CTRL				MCR_REG(0xcf2c)
1062  #define COMP_MOD_CTRL				MCR_REG(0xcf30)
1063  #define XELPMP_GSC_MOD_CTRL			_MMIO(0xcf30)	/* media GT only */
1064  #define XEHP_VDBX_MOD_CTRL			MCR_REG(0xcf34)
1065  #define XELPMP_VDBX_MOD_CTRL			_MMIO(0xcf34)
1066  #define XEHP_VEBX_MOD_CTRL			MCR_REG(0xcf38)
1067  #define XELPMP_VEBX_MOD_CTRL			_MMIO(0xcf38)
1068  #define   FORCE_MISS_FTLB			REG_BIT(3)
1069  
1070  #define XEHP_GAMSTLB_CTRL			MCR_REG(0xcf4c)
1071  #define   CONTROL_BLOCK_CLKGATE_DIS		REG_BIT(12)
1072  #define   EGRESS_BLOCK_CLKGATE_DIS		REG_BIT(11)
1073  #define   TAG_BLOCK_CLKGATE_DIS			REG_BIT(7)
1074  
1075  #define XEHP_GAMCNTRL_CTRL			MCR_REG(0xcf54)
1076  #define   INVALIDATION_BROADCAST_MODE_DIS	REG_BIT(12)
1077  #define   GLOBAL_INVALIDATION_MODE		REG_BIT(2)
1078  
1079  #define GEN12_GAM_DONE				_MMIO(0xcf68)
1080  
1081  #define GEN7_HALF_SLICE_CHICKEN1		_MMIO(0xe100) /* IVB GT1 + VLV */
1082  #define GEN8_HALF_SLICE_CHICKEN1		MCR_REG(0xe100)
1083  #define   GEN7_MAX_PS_THREAD_DEP		(8 << 12)
1084  #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1 << 10)
1085  #define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE	(1 << 4)
1086  #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1 << 3)
1087  
1088  #define GEN7_SAMPLER_INSTDONE			_MMIO(0xe160)
1089  #define GEN8_SAMPLER_INSTDONE			MCR_REG(0xe160)
1090  #define GEN7_ROW_INSTDONE			_MMIO(0xe164)
1091  #define GEN8_ROW_INSTDONE			MCR_REG(0xe164)
1092  
1093  #define HALF_SLICE_CHICKEN2			MCR_REG(0xe180)
1094  #define   GEN8_ST_PO_DISABLE			(1 << 13)
1095  
1096  #define HSW_HALF_SLICE_CHICKEN3			_MMIO(0xe184)
1097  #define GEN8_HALF_SLICE_CHICKEN3		MCR_REG(0xe184)
1098  #define   HSW_SAMPLE_C_PERFORMANCE		(1 << 9)
1099  #define   GEN8_CENTROID_PIXEL_OPT_DIS		(1 << 8)
1100  #define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1 << 5)
1101  #define   GEN8_SAMPLER_POWER_BYPASS_DIS		(1 << 1)
1102  
1103  #define GEN9_HALF_SLICE_CHICKEN5		MCR_REG(0xe188)
1104  #define   GEN9_DG_MIRROR_FIX_ENABLE		(1 << 5)
1105  #define   GEN9_CCS_TLB_PREFETCH_ENABLE		(1 << 3)
1106  
1107  #define GEN10_SAMPLER_MODE			MCR_REG(0xe18c)
1108  #define   ENABLE_SMALLPL			REG_BIT(15)
1109  #define   SC_DISABLE_POWER_OPTIMIZATION_EBB	REG_BIT(9)
1110  #define   GEN11_SAMPLER_ENABLE_HEADLESS_MSG	REG_BIT(5)
1111  #define   MTL_DISABLE_SAMPLER_SC_OOO		REG_BIT(3)
1112  #define   GEN11_INDIRECT_STATE_BASE_ADDR_OVERRIDE	REG_BIT(0)
1113  
1114  #define GEN9_HALF_SLICE_CHICKEN7		MCR_REG(0xe194)
1115  #define   DG2_DISABLE_ROUND_ENABLE_ALLOW_FOR_SSLA	REG_BIT(15)
1116  #define   GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR	REG_BIT(8)
1117  #define   GEN9_ENABLE_YV12_BUGFIX		REG_BIT(4)
1118  #define   GEN9_ENABLE_GPGPU_PREEMPTION		REG_BIT(2)
1119  
1120  #define GEN10_CACHE_MODE_SS			MCR_REG(0xe420)
1121  #define   ENABLE_EU_COUNT_FOR_TDL_FLUSH		REG_BIT(10)
1122  #define   DISABLE_ECC				REG_BIT(5)
1123  #define   FLOAT_BLEND_OPTIMIZATION_ENABLE	REG_BIT(4)
1124  /*
1125   * We have both ENABLE and DISABLE defines below using the same bit because the
1126   * meaning depends on the target platform. There are no platform prefix for them
1127   * because different steppings of DG2 pick one or the other semantics.
1128   */
1129  #define   ENABLE_PREFETCH_INTO_IC		REG_BIT(3)
1130  #define   DISABLE_PREFETCH_INTO_IC		REG_BIT(3)
1131  
1132  #define EU_PERF_CNTL0				PERF_REG(0xe458)
1133  #define EU_PERF_CNTL4				PERF_REG(0xe45c)
1134  
1135  #define GEN9_ROW_CHICKEN4			MCR_REG(0xe48c)
1136  #define   XEHP_DIS_BBL_SYSPIPE			REG_BIT(11)
1137  #define   GEN12_DISABLE_TDL_PUSH		REG_BIT(9)
1138  #define   GEN11_DIS_PICK_2ND_EU			REG_BIT(7)
1139  #define   GEN12_DISABLE_HDR_PAST_PAYLOAD_HOLD_FIX	REG_BIT(4)
1140  #define   THREAD_EX_ARB_MODE			REG_GENMASK(3, 2)
1141  #define   THREAD_EX_ARB_MODE_RR_AFTER_DEP	REG_FIELD_PREP(THREAD_EX_ARB_MODE, 0x2)
1142  
1143  #define HSW_ROW_CHICKEN3			_MMIO(0xe49c)
1144  #define GEN9_ROW_CHICKEN3			MCR_REG(0xe49c)
1145  #define   HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE	(1 << 6)
1146  #define   MTL_DISABLE_FIX_FOR_EOT_FLUSH		REG_BIT(9)
1147  
1148  #define GEN8_ROW_CHICKEN			MCR_REG(0xe4f0)
1149  #define   FLOW_CONTROL_ENABLE			REG_BIT(15)
1150  #define   UGM_BACKUP_MODE			REG_BIT(13)
1151  #define   MDQ_ARBITRATION_MODE			REG_BIT(12)
1152  #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	REG_BIT(8)
1153  #define   STALL_DOP_GATING_DISABLE		REG_BIT(5)
1154  #define   THROTTLE_12_5				REG_GENMASK(4, 2)
1155  #define   DISABLE_EARLY_EOT			REG_BIT(1)
1156  
1157  #define GEN7_ROW_CHICKEN2			_MMIO(0xe4f4)
1158  
1159  #define GEN8_ROW_CHICKEN2			MCR_REG(0xe4f4)
1160  #define   GEN12_DISABLE_READ_SUPPRESSION	REG_BIT(15)
1161  #define   GEN12_DISABLE_EARLY_READ		REG_BIT(14)
1162  #define   GEN12_ENABLE_LARGE_GRF_MODE		REG_BIT(12)
1163  #define   GEN12_PUSH_CONST_DEREF_HOLD_DIS	REG_BIT(8)
1164  #define   XELPG_DISABLE_TDL_SVHS_GATING		REG_BIT(1)
1165  #define   GEN12_DISABLE_DOP_GATING              REG_BIT(0)
1166  
1167  #define RT_CTRL					MCR_REG(0xe530)
1168  #define   DIS_NULL_QUERY			REG_BIT(10)
1169  #define   STACKID_CTRL				REG_GENMASK(6, 5)
1170  #define   STACKID_CTRL_512			REG_FIELD_PREP(STACKID_CTRL, 0x2)
1171  
1172  #define EU_PERF_CNTL1				PERF_REG(0xe558)
1173  #define EU_PERF_CNTL5				PERF_REG(0xe55c)
1174  
1175  #define XEHP_HDC_CHICKEN0			MCR_REG(0xe5f0)
1176  #define   LSC_L1_FLUSH_CTL_3D_DATAPORT_FLUSH_EVENTS_MASK	REG_GENMASK(13, 11)
1177  #define   DIS_ATOMIC_CHAINING_TYPED_WRITES	REG_BIT(3)
1178  
1179  #define ICL_HDC_MODE				MCR_REG(0xe5f4)
1180  
1181  #define EU_PERF_CNTL2				PERF_REG(0xe658)
1182  #define EU_PERF_CNTL6				PERF_REG(0xe65c)
1183  #define EU_PERF_CNTL3				PERF_REG(0xe758)
1184  
1185  #define LSC_CHICKEN_BIT_0			MCR_REG(0xe7c8)
1186  #define   DISABLE_D8_D16_COASLESCE		REG_BIT(30)
1187  #define   FORCE_1_SUB_MESSAGE_PER_FRAGMENT	REG_BIT(15)
1188  #define LSC_CHICKEN_BIT_0_UDW			MCR_REG(0xe7c8 + 4)
1189  #define   UGM_FRAGMENT_THRESHOLD_TO_3		REG_BIT(58 - 32)
1190  #define   DIS_CHAIN_2XSIMD8			REG_BIT(55 - 32)
1191  #define   FORCE_SLM_FENCE_SCOPE_TO_TILE		REG_BIT(42 - 32)
1192  #define   FORCE_UGM_FENCE_SCOPE_TO_TILE		REG_BIT(41 - 32)
1193  #define   MAXREQS_PER_BANK			REG_GENMASK(39 - 32, 37 - 32)
1194  #define   DISABLE_128B_EVICTION_COMMAND_UDW	REG_BIT(36 - 32)
1195  
1196  #define SARB_CHICKEN1				MCR_REG(0xe90c)
1197  #define   COMP_CKN_IN				REG_GENMASK(30, 29)
1198  
1199  #define GEN7_ROW_CHICKEN2_GT2			_MMIO(0xf4f4)
1200  #define   DOP_CLOCK_GATING_DISABLE		(1 << 0)
1201  #define   PUSH_CONSTANT_DEREF_DISABLE		(1 << 8)
1202  #define   GEN11_TDL_CLOCK_GATING_FIX_DISABLE	(1 << 1)
1203  
1204  #define __GEN11_VCS2_MOCS0			0x10000
1205  #define GEN11_MFX2_MOCS(i)			_MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
1206  
1207  #define CRSTANDVID				_MMIO(0x11100)
1208  #define PXVFREQ(fstart)				_MMIO(0x11110 + (fstart) * 4)  /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1209  #define   PXVFREQ_PX_MASK			0x7f000000
1210  #define   PXVFREQ_PX_SHIFT			24
1211  #define VIDFREQ_BASE				_MMIO(0x11110)
1212  #define VIDFREQ1				_MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1213  #define VIDFREQ2				_MMIO(0x11114)
1214  #define VIDFREQ3				_MMIO(0x11118)
1215  #define VIDFREQ4				_MMIO(0x1111c)
1216  #define   VIDFREQ_P0_MASK			0x1f000000
1217  #define   VIDFREQ_P0_SHIFT			24
1218  #define   VIDFREQ_P0_CSCLK_MASK			0x00f00000
1219  #define   VIDFREQ_P0_CSCLK_SHIFT		20
1220  #define   VIDFREQ_P0_CRCLK_MASK			0x000f0000
1221  #define   VIDFREQ_P0_CRCLK_SHIFT		16
1222  #define   VIDFREQ_P1_MASK			0x00001f00
1223  #define   VIDFREQ_P1_SHIFT			8
1224  #define   VIDFREQ_P1_CSCLK_MASK			0x000000f0
1225  #define   VIDFREQ_P1_CSCLK_SHIFT		4
1226  #define   VIDFREQ_P1_CRCLK_MASK			0x0000000f
1227  #define INTTOEXT_BASE				_MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
1228  #define   INTTOEXT_MAP3_SHIFT			24
1229  #define   INTTOEXT_MAP3_MASK			(0x1f << INTTOEXT_MAP3_SHIFT)
1230  #define   INTTOEXT_MAP2_SHIFT			16
1231  #define   INTTOEXT_MAP2_MASK			(0x1f << INTTOEXT_MAP2_SHIFT)
1232  #define   INTTOEXT_MAP1_SHIFT			8
1233  #define   INTTOEXT_MAP1_MASK			(0x1f << INTTOEXT_MAP1_SHIFT)
1234  #define   INTTOEXT_MAP0_SHIFT			0
1235  #define   INTTOEXT_MAP0_MASK			(0x1f << INTTOEXT_MAP0_SHIFT)
1236  #define MEMSWCTL				_MMIO(0x11170) /* Ironlake only */
1237  #define   MEMCTL_CMD_MASK			0xe000
1238  #define   MEMCTL_CMD_SHIFT			13
1239  #define   MEMCTL_CMD_RCLK_OFF			0
1240  #define   MEMCTL_CMD_RCLK_ON			1
1241  #define   MEMCTL_CMD_CHFREQ			2
1242  #define   MEMCTL_CMD_CHVID			3
1243  #define   MEMCTL_CMD_VMMOFF			4
1244  #define   MEMCTL_CMD_VMMON			5
1245  #define   MEMCTL_CMD_STS			(1 << 12) /* write 1 triggers command, clears
1246  							     when command complete */
1247  #define   MEMCTL_FREQ_MASK			0x0f00 /* jitter, from 0-15 */
1248  #define   MEMCTL_FREQ_SHIFT			8
1249  #define   MEMCTL_SFCAVM				(1 << 7)
1250  #define   MEMCTL_TGT_VID_MASK			0x007f
1251  #define MEMIHYST				_MMIO(0x1117c)
1252  #define MEMINTREN				_MMIO(0x11180) /* 16 bits */
1253  #define   MEMINT_RSEXIT_EN			(1 << 8)
1254  #define   MEMINT_CX_SUPR_EN			(1 << 7)
1255  #define   MEMINT_CONT_BUSY_EN			(1 << 6)
1256  #define   MEMINT_AVG_BUSY_EN			(1 << 5)
1257  #define   MEMINT_EVAL_CHG_EN			(1 << 4)
1258  #define   MEMINT_MON_IDLE_EN			(1 << 3)
1259  #define   MEMINT_UP_EVAL_EN			(1 << 2)
1260  #define   MEMINT_DOWN_EVAL_EN			(1 << 1)
1261  #define   MEMINT_SW_CMD_EN			(1 << 0)
1262  #define MEMINTRSTR				_MMIO(0x11182) /* 16 bits */
1263  #define   MEM_RSEXIT_MASK			0xc000
1264  #define   MEM_RSEXIT_SHIFT			14
1265  #define   MEM_CONT_BUSY_MASK			0x3000
1266  #define   MEM_CONT_BUSY_SHIFT			12
1267  #define   MEM_AVG_BUSY_MASK			0x0c00
1268  #define   MEM_AVG_BUSY_SHIFT			10
1269  #define   MEM_EVAL_CHG_MASK			0x0300
1270  #define   MEM_EVAL_BUSY_SHIFT			8
1271  #define   MEM_MON_IDLE_MASK			0x00c0
1272  #define   MEM_MON_IDLE_SHIFT			6
1273  #define   MEM_UP_EVAL_MASK			0x0030
1274  #define   MEM_UP_EVAL_SHIFT			4
1275  #define   MEM_DOWN_EVAL_MASK			0x000c
1276  #define   MEM_DOWN_EVAL_SHIFT			2
1277  #define   MEM_SW_CMD_MASK			0x0003
1278  #define   MEM_INT_STEER_GFX			0
1279  #define   MEM_INT_STEER_CMR			1
1280  #define   MEM_INT_STEER_SMI			2
1281  #define   MEM_INT_STEER_SCI			3
1282  #define MEMINTRSTS				_MMIO(0x11184)
1283  #define   MEMINT_RSEXIT				(1 << 7)
1284  #define   MEMINT_CONT_BUSY			(1 << 6)
1285  #define   MEMINT_AVG_BUSY			(1 << 5)
1286  #define   MEMINT_EVAL_CHG			(1 << 4)
1287  #define   MEMINT_MON_IDLE			(1 << 3)
1288  #define   MEMINT_UP_EVAL			(1 << 2)
1289  #define   MEMINT_DOWN_EVAL			(1 << 1)
1290  #define   MEMINT_SW_CMD				(1 << 0)
1291  #define MEMMODECTL				_MMIO(0x11190)
1292  #define   MEMMODE_BOOST_EN			(1 << 31)
1293  #define   MEMMODE_BOOST_FREQ_MASK		0x0f000000 /* jitter for boost, 0-15 */
1294  #define   MEMMODE_BOOST_FREQ_SHIFT		24
1295  #define   MEMMODE_IDLE_MODE_MASK		0x00030000
1296  #define   MEMMODE_IDLE_MODE_SHIFT		16
1297  #define   MEMMODE_IDLE_MODE_EVAL		0
1298  #define   MEMMODE_IDLE_MODE_CONT		1
1299  #define   MEMMODE_HWIDLE_EN			(1 << 15)
1300  #define   MEMMODE_SWMODE_EN			(1 << 14)
1301  #define   MEMMODE_RCLK_GATE			(1 << 13)
1302  #define   MEMMODE_HW_UPDATE			(1 << 12)
1303  #define   MEMMODE_FSTART_MASK			0x00000f00 /* starting jitter, 0-15 */
1304  #define   MEMMODE_FSTART_SHIFT			8
1305  #define   MEMMODE_FMAX_MASK			0x000000f0 /* max jitter, 0-15 */
1306  #define   MEMMODE_FMAX_SHIFT			4
1307  #define   MEMMODE_FMIN_MASK			0x0000000f /* min jitter, 0-15 */
1308  #define RCBMAXAVG				_MMIO(0x1119c)
1309  #define MEMSWCTL2				_MMIO(0x1119e) /* Cantiga only */
1310  #define   SWMEMCMD_RENDER_OFF			(0 << 13)
1311  #define   SWMEMCMD_RENDER_ON			(1 << 13)
1312  #define   SWMEMCMD_SWFREQ			(2 << 13)
1313  #define   SWMEMCMD_TARVID			(3 << 13)
1314  #define   SWMEMCMD_VRM_OFF			(4 << 13)
1315  #define   SWMEMCMD_VRM_ON			(5 << 13)
1316  #define   CMDSTS				(1 << 12)
1317  #define   SFCAVM				(1 << 11)
1318  #define   SWFREQ_MASK				0x0380 /* P0-7 */
1319  #define   SWFREQ_SHIFT				7
1320  #define   TARVID_MASK				0x001f
1321  #define MEMSTAT_CTG				_MMIO(0x111a0)
1322  #define RCBMINAVG				_MMIO(0x111a0)
1323  #define RCUPEI					_MMIO(0x111b0)
1324  #define RCDNEI					_MMIO(0x111b4)
1325  #define RSTDBYCTL				_MMIO(0x111b8)
1326  #define   RS1EN					(1 << 31)
1327  #define   RS2EN					(1 << 30)
1328  #define   RS3EN					(1 << 29)
1329  #define   D3RS3EN				(1 << 28) /* Display D3 imlies RS3 */
1330  #define   SWPROMORSX				(1 << 27) /* RSx promotion timers ignored */
1331  #define   RCWAKERW				(1 << 26) /* Resetwarn from PCH causes wakeup */
1332  #define   DPRSLPVREN				(1 << 25) /* Fast voltage ramp enable */
1333  #define   GFXTGHYST				(1 << 24) /* Hysteresis to allow trunk gating */
1334  #define   RCX_SW_EXIT				(1 << 23) /* Leave RSx and prevent re-entry */
1335  #define   RSX_STATUS_MASK			(7 << 20)
1336  #define   RSX_STATUS_ON				(0 << 20)
1337  #define   RSX_STATUS_RC1			(1 << 20)
1338  #define   RSX_STATUS_RC1E			(2 << 20)
1339  #define   RSX_STATUS_RS1			(3 << 20)
1340  #define   RSX_STATUS_RS2			(4 << 20) /* aka rc6 */
1341  #define   RSX_STATUS_RSVD			(5 << 20) /* deep rc6 unsupported on ilk */
1342  #define   RSX_STATUS_RS3			(6 << 20) /* rs3 unsupported on ilk */
1343  #define   RSX_STATUS_RSVD2			(7 << 20)
1344  #define   UWRCRSXE				(1 << 19) /* wake counter limit prevents rsx */
1345  #define   RSCRP					(1 << 18) /* rs requests control on rs1/2 reqs */
1346  #define   JRSC					(1 << 17) /* rsx coupled to cpu c-state */
1347  #define   RS2INC0				(1 << 16) /* allow rs2 in cpu c0 */
1348  #define   RS1CONTSAV_MASK			(3 << 14)
1349  #define   RS1CONTSAV_NO_RS1			(0 << 14) /* rs1 doesn't save/restore context */
1350  #define   RS1CONTSAV_RSVD			(1 << 14)
1351  #define   RS1CONTSAV_SAVE_RS1			(2 << 14) /* rs1 saves context */
1352  #define   RS1CONTSAV_FULL_RS1			(3 << 14) /* rs1 saves and restores context */
1353  #define   NORMSLEXLAT_MASK			(3 << 12)
1354  #define   SLOW_RS123				(0 << 12)
1355  #define   SLOW_RS23				(1 << 12)
1356  #define   SLOW_RS3				(2 << 12)
1357  #define   NORMAL_RS123				(3 << 12)
1358  #define   RCMODE_TIMEOUT			(1 << 11) /* 0 is eval interval method */
1359  #define   IMPROMOEN				(1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1360  #define   RCENTSYNC				(1 << 9) /* rs coupled to cpu c-state (3/6/7) */
1361  #define   STATELOCK				(1 << 7) /* locked to rs_cstate if 0 */
1362  #define   RS_CSTATE_MASK			(3 << 4)
1363  #define   RS_CSTATE_C367_RS1			(0 << 4)
1364  #define   RS_CSTATE_C36_RS1_C7_RS2		(1 << 4)
1365  #define   RS_CSTATE_RSVD			(2 << 4)
1366  #define   RS_CSTATE_C367_RS2			(3 << 4)
1367  #define   REDSAVES				(1 << 3) /* no context save if was idle during rs0 */
1368  #define   REDRESTORES				(1 << 2) /* no restore if was idle during rs0 */
1369  #define VIDCTL					_MMIO(0x111c0)
1370  #define VIDSTS					_MMIO(0x111c8)
1371  #define VIDSTART				_MMIO(0x111cc) /* 8 bits */
1372  #define MEMSTAT_ILK				_MMIO(0x111f8)
1373  #define   MEMSTAT_VID_MASK			0x7f00
1374  #define   MEMSTAT_VID_SHIFT			8
1375  #define   MEMSTAT_PSTATE_MASK			REG_GENMASK(7, 3)
1376  #define   MEMSTAT_MON_ACTV			(1 << 2)
1377  #define   MEMSTAT_SRC_CTL_MASK			0x0003
1378  #define   MEMSTAT_SRC_CTL_CORE			0
1379  #define   MEMSTAT_SRC_CTL_TRB			1
1380  #define   MEMSTAT_SRC_CTL_THM			2
1381  #define   MEMSTAT_SRC_CTL_STDBY			3
1382  #define PMMISC					_MMIO(0x11214)
1383  #define   MCPPCE_EN				(1 << 0) /* enable PM_MSG from PCH->MPC */
1384  #define SDEW					_MMIO(0x1124c)
1385  #define CSIEW0					_MMIO(0x11250)
1386  #define CSIEW1					_MMIO(0x11254)
1387  #define CSIEW2					_MMIO(0x11258)
1388  #define PEW(i)					_MMIO(0x1125c + (i) * 4) /* 5 registers */
1389  #define DEW(i)					_MMIO(0x11270 + (i) * 4) /* 3 registers */
1390  #define MCHAFE					_MMIO(0x112c0)
1391  #define CSIEC					_MMIO(0x112e0)
1392  #define DMIEC					_MMIO(0x112e4)
1393  #define DDREC					_MMIO(0x112e8)
1394  #define PEG0EC					_MMIO(0x112ec)
1395  #define PEG1EC					_MMIO(0x112f0)
1396  #define GFXEC					_MMIO(0x112f4)
1397  #define INTTOEXT_BASE_ILK			_MMIO(0x11300)
1398  #define RPPREVBSYTUPAVG				_MMIO(0x113b8)
1399  #define RCPREVBSYTUPAVG				_MMIO(0x113b8)
1400  #define RCPREVBSYTDNAVG				_MMIO(0x113bc)
1401  #define RPPREVBSYTDNAVG				_MMIO(0x113bc)
1402  #define ECR					_MMIO(0x11600)
1403  #define   ECR_GPFE				(1 << 31)
1404  #define   ECR_IMONE				(1 << 30)
1405  #define   ECR_CAP_MASK				0x0000001f /* Event range, 0-31 */
1406  #define OGW0					_MMIO(0x11608)
1407  #define OGW1					_MMIO(0x1160c)
1408  #define EG0					_MMIO(0x11610)
1409  #define EG1					_MMIO(0x11614)
1410  #define EG2					_MMIO(0x11618)
1411  #define EG3					_MMIO(0x1161c)
1412  #define EG4					_MMIO(0x11620)
1413  #define EG5					_MMIO(0x11624)
1414  #define EG6					_MMIO(0x11628)
1415  #define EG7					_MMIO(0x1162c)
1416  #define PXW(i)					_MMIO(0x11664 + (i) * 4) /* 4 registers */
1417  #define PXWL(i)					_MMIO(0x11680 + (i) * 8) /* 8 registers */
1418  #define LCFUSE02				_MMIO(0x116c0)
1419  #define   LCFUSE_HIV_MASK			0x000000ff
1420  
1421  #define GAC_ECO_BITS				_MMIO(0x14090)
1422  #define   ECOBITS_SNB_BIT			(1 << 13)
1423  #define   ECOBITS_PPGTT_CACHE64B		(3 << 8)
1424  #define   ECOBITS_PPGTT_CACHE4B			(0 << 8)
1425  
1426  #define GEN12_RCU_MODE				_MMIO(0x14800)
1427  #define   XEHP_RCU_MODE_FIXED_SLICE_CCS_MODE	REG_BIT(1)
1428  #define   GEN12_RCU_MODE_CCS_ENABLE		REG_BIT(0)
1429  
1430  #define XEHP_CCS_MODE				_MMIO(0x14804)
1431  #define   XEHP_CCS_MODE_CSLICE_MASK		REG_GENMASK(2, 0) /* CCS0-3 + rsvd */
1432  #define   XEHP_CCS_MODE_CSLICE_WIDTH		ilog2(XEHP_CCS_MODE_CSLICE_MASK + 1)
1433  #define   XEHP_CCS_MODE_CSLICE(cslice, ccs)	(ccs << (cslice * XEHP_CCS_MODE_CSLICE_WIDTH))
1434  
1435  #define CHV_FUSE_GT				_MMIO(VLV_GUNIT_BASE + 0x2168)
1436  #define   CHV_FGT_DISABLE_SS0			(1 << 10)
1437  #define   CHV_FGT_DISABLE_SS1			(1 << 11)
1438  #define   CHV_FGT_EU_DIS_SS0_R0_SHIFT		16
1439  #define   CHV_FGT_EU_DIS_SS0_R0_MASK		(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1440  #define   CHV_FGT_EU_DIS_SS0_R1_SHIFT		20
1441  #define   CHV_FGT_EU_DIS_SS0_R1_MASK		(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1442  #define   CHV_FGT_EU_DIS_SS1_R0_SHIFT		24
1443  #define   CHV_FGT_EU_DIS_SS1_R0_MASK		(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1444  #define   CHV_FGT_EU_DIS_SS1_R1_SHIFT		28
1445  #define   CHV_FGT_EU_DIS_SS1_R1_MASK		(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1446  
1447  #define BCS_SWCTRL				_MMIO(0x22200)
1448  #define   BCS_SRC_Y				REG_BIT(0)
1449  #define   BCS_DST_Y				REG_BIT(1)
1450  
1451  #define GAB_CTL					_MMIO(0x24000)
1452  #define   GAB_CTL_CONT_AFTER_PAGEFAULT		(1 << 8)
1453  
1454  #define GEN6_PMISR				_MMIO(0x44020)
1455  #define GEN6_PMIMR				_MMIO(0x44024) /* rps_lock */
1456  #define GEN6_PMIIR				_MMIO(0x44028)
1457  #define GEN6_PMIER				_MMIO(0x4402c)
1458  #define   GEN6_PM_MBOX_EVENT			(1 << 25)
1459  #define   GEN6_PM_THERMAL_EVENT			(1 << 24)
1460  /*
1461   * For Gen11 these are in the upper word of the GPM_WGBOXPERF
1462   * registers. Shifting is handled on accessing the imr and ier.
1463   */
1464  #define   GEN6_PM_RP_DOWN_TIMEOUT		(1 << 6)
1465  #define   GEN6_PM_RP_UP_THRESHOLD		(1 << 5)
1466  #define   GEN6_PM_RP_DOWN_THRESHOLD		(1 << 4)
1467  #define   GEN6_PM_RP_UP_EI_EXPIRED		(1 << 2)
1468  #define   GEN6_PM_RP_DOWN_EI_EXPIRED		(1 << 1)
1469  #define   GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_EI_EXPIRED   | \
1470  						 GEN6_PM_RP_UP_THRESHOLD    | \
1471  						 GEN6_PM_RP_DOWN_EI_EXPIRED | \
1472  						 GEN6_PM_RP_DOWN_THRESHOLD  | \
1473  						 GEN6_PM_RP_DOWN_TIMEOUT)
1474  
1475  #define GEN7_GT_SCRATCH(i)			_MMIO(0x4f100 + (i) * 4)
1476  #define   GEN7_GT_SCRATCH_REG_NUM		8
1477  
1478  #define GFX_FLSH_CNTL_GEN6			_MMIO(0x101008)
1479  #define   GFX_FLSH_CNTL_EN			(1 << 0)
1480  
1481  #define GTFIFODBG				_MMIO(0x120000)
1482  #define   GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV	(0x1f << 20)
1483  #define   GT_FIFO_FREE_ENTRIES_CHV		(0x7f << 13)
1484  #define   GT_FIFO_SBDROPERR			(1 << 6)
1485  #define   GT_FIFO_BLOBDROPERR			(1 << 5)
1486  #define   GT_FIFO_SB_READ_ABORTERR		(1 << 4)
1487  #define   GT_FIFO_DROPERR			(1 << 3)
1488  #define   GT_FIFO_OVFERR			(1 << 2)
1489  #define   GT_FIFO_IAWRERR			(1 << 1)
1490  #define   GT_FIFO_IARDERR			(1 << 0)
1491  
1492  #define GTFIFOCTL				_MMIO(0x120008)
1493  #define   GT_FIFO_FREE_ENTRIES_MASK		0x7f
1494  #define   GT_FIFO_NUM_RESERVED_ENTRIES		20
1495  #define   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
1496  #define   GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
1497  
1498  #define FORCEWAKE_MT_ACK			_MMIO(0x130040)
1499  #define FORCEWAKE_ACK_HSW			_MMIO(0x130044)
1500  #define FORCEWAKE_ACK_GT_GEN9			_MMIO(0x130044)
1501  #define   FORCEWAKE_KERNEL			BIT(0)
1502  #define   FORCEWAKE_USER			BIT(1)
1503  #define   FORCEWAKE_KERNEL_FALLBACK		BIT(15)
1504  #define FORCEWAKE_ACK				_MMIO(0x130090)
1505  #define VLV_GTLC_WAKE_CTRL			_MMIO(0x130090)
1506  #define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
1507  #define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
1508  #define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
1509  #define VLV_GTLC_PW_STATUS			_MMIO(0x130094)
1510  #define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
1511  #define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
1512  #define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
1513  #define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
1514  #define VLV_GTLC_SURVIVABILITY_REG		_MMIO(0x130098)
1515  #define   VLV_GFX_CLK_STATUS_BIT		(1 << 3)
1516  #define   VLV_GFX_CLK_FORCE_ON_BIT		(1 << 2)
1517  #define FORCEWAKE_VLV				_MMIO(0x1300b0)
1518  #define FORCEWAKE_ACK_VLV			_MMIO(0x1300b4)
1519  #define FORCEWAKE_MEDIA_VLV			_MMIO(0x1300b8)
1520  #define FORCEWAKE_ACK_MEDIA_VLV			_MMIO(0x1300bc)
1521  
1522  #define MTL_MEDIA_MC6				_MMIO(0x138048)
1523  
1524  #define MTL_GT_ACTIVITY_FACTOR			_MMIO(0x138010)
1525  #define   MTL_GT_L3_EXC_MASK			REG_GENMASK(5, 3)
1526  
1527  #define GEN6_GT_THREAD_STATUS_REG		_MMIO(0x13805c)
1528  #define   GEN6_GT_THREAD_STATUS_CORE_MASK	0x7
1529  
1530  #define GEN6_GT_CORE_STATUS			_MMIO(0x138060)
1531  #define   GEN6_CORE_CPD_STATE_MASK		(7 << 4)
1532  #define   GEN6_RCn_MASK				7
1533  #define   GEN6_RC0				0
1534  #define   GEN6_RC3				2
1535  #define   GEN6_RC6				3
1536  #define   GEN6_RC7				4
1537  
1538  #define GEN8_GT_SLICE_INFO			_MMIO(0x138064)
1539  #define   GEN8_LSLICESTAT_MASK			0x7
1540  
1541  #define GEN6_GT_GFX_RC6_LOCKED			_MMIO(0x138104)
1542  #define VLV_COUNTER_CONTROL			_MMIO(0x138104)
1543  #define   VLV_COUNT_RANGE_HIGH			(1 << 15)
1544  #define   VLV_MEDIA_RC0_COUNT_EN		(1 << 5)
1545  #define   VLV_RENDER_RC0_COUNT_EN		(1 << 4)
1546  #define   VLV_MEDIA_RC6_COUNT_EN		(1 << 1)
1547  #define   VLV_RENDER_RC6_COUNT_EN		(1 << 0)
1548  #define GEN6_GT_GFX_RC6				_MMIO(0x138108)
1549  #define VLV_GT_MEDIA_RC6			_MMIO(0x13810c)
1550  
1551  #define GEN6_GT_GFX_RC6p			_MMIO(0x13810c)
1552  #define GEN6_GT_GFX_RC6pp			_MMIO(0x138110)
1553  #define VLV_RENDER_C0_COUNT			_MMIO(0x138118)
1554  #define VLV_MEDIA_C0_COUNT			_MMIO(0x13811c)
1555  
1556  #define PCU_PWM_FAN_SPEED			_MMIO(0x138140)
1557  
1558  #define GEN12_RPSTAT1				_MMIO(0x1381b4)
1559  #define   GEN12_VOLTAGE_MASK			REG_GENMASK(10, 0)
1560  #define   GEN12_CAGF_MASK			REG_GENMASK(19, 11)
1561  
1562  #define GEN11_GT_INTR_DW(x)			_MMIO(0x190018 + ((x) * 4))
1563  #define   GEN11_CSME				(31)
1564  #define   GEN12_HECI_2				(30)
1565  #define   GEN11_GUNIT				(28)
1566  #define   GEN11_GUC				(25)
1567  #define   MTL_MGUC				(24)
1568  #define   GEN11_WDPERF				(20)
1569  #define   GEN11_KCR				(19)
1570  #define   GEN11_GTPM				(16)
1571  #define   GEN11_BCS				(15)
1572  #define   XEHPC_BCS1				(14)
1573  #define   XEHPC_BCS2				(13)
1574  #define   XEHPC_BCS3				(12)
1575  #define   XEHPC_BCS4				(11)
1576  #define   XEHPC_BCS5				(10)
1577  #define   XEHPC_BCS6				(9)
1578  #define   XEHPC_BCS7				(8)
1579  #define   XEHPC_BCS8				(23)
1580  #define   GEN12_CCS3				(7)
1581  #define   GEN12_CCS2				(6)
1582  #define   GEN12_CCS1				(5)
1583  #define   GEN12_CCS0				(4)
1584  #define   GEN11_RCS0				(0)
1585  #define   GEN11_VECS(x)				(31 - (x))
1586  #define   GEN11_VCS(x)				(x)
1587  
1588  #define GEN11_RENDER_COPY_INTR_ENABLE		_MMIO(0x190030)
1589  #define GEN11_VCS_VECS_INTR_ENABLE		_MMIO(0x190034)
1590  #define GEN11_GUC_SG_INTR_ENABLE		_MMIO(0x190038)
1591  #define   ENGINE1_MASK				REG_GENMASK(31, 16)
1592  #define   ENGINE0_MASK				REG_GENMASK(15, 0)
1593  #define GEN11_GPM_WGBOXPERF_INTR_ENABLE		_MMIO(0x19003c)
1594  #define GEN11_CRYPTO_RSVD_INTR_ENABLE		_MMIO(0x190040)
1595  #define GEN11_GUNIT_CSME_INTR_ENABLE		_MMIO(0x190044)
1596  #define GEN12_CCS_RSVD_INTR_ENABLE		_MMIO(0x190048)
1597  
1598  #define GEN11_INTR_IDENTITY_REG(x)		_MMIO(0x190060 + ((x) * 4))
1599  #define   GEN11_INTR_DATA_VALID			(1 << 31)
1600  #define   GEN11_INTR_ENGINE_CLASS(x)		(((x) & GENMASK(18, 16)) >> 16)
1601  #define   GEN11_INTR_ENGINE_INSTANCE(x)		(((x) & GENMASK(25, 20)) >> 20)
1602  #define   GEN11_INTR_ENGINE_INTR(x)		((x) & 0xffff)
1603  /* irq instances for OTHER_CLASS */
1604  #define   OTHER_GUC_INSTANCE			0
1605  #define   OTHER_GTPM_INSTANCE			1
1606  #define   OTHER_GSC_HECI_2_INSTANCE		3
1607  #define   OTHER_KCR_INSTANCE			4
1608  #define   OTHER_GSC_INSTANCE			6
1609  #define   OTHER_MEDIA_GUC_INSTANCE		16
1610  #define   OTHER_MEDIA_GTPM_INSTANCE		17
1611  
1612  #define GEN11_IIR_REG_SELECTOR(x)		_MMIO(0x190070 + ((x) * 4))
1613  
1614  #define GEN11_RCS0_RSVD_INTR_MASK		_MMIO(0x190090)
1615  #define GEN11_BCS_RSVD_INTR_MASK		_MMIO(0x1900a0)
1616  #define GEN11_VCS0_VCS1_INTR_MASK		_MMIO(0x1900a8)
1617  #define GEN11_VCS2_VCS3_INTR_MASK		_MMIO(0x1900ac)
1618  #define GEN12_VCS4_VCS5_INTR_MASK		_MMIO(0x1900b0)
1619  #define GEN12_VCS6_VCS7_INTR_MASK		_MMIO(0x1900b4)
1620  #define GEN11_VECS0_VECS1_INTR_MASK		_MMIO(0x1900d0)
1621  #define GEN12_VECS2_VECS3_INTR_MASK		_MMIO(0x1900d4)
1622  #define GEN12_HECI2_RSVD_INTR_MASK		_MMIO(0x1900e4)
1623  #define GEN11_GUC_SG_INTR_MASK			_MMIO(0x1900e8)
1624  #define MTL_GUC_MGUC_INTR_MASK			_MMIO(0x1900e8) /* MTL+ */
1625  #define GEN11_GPM_WGBOXPERF_INTR_MASK		_MMIO(0x1900ec)
1626  #define GEN11_CRYPTO_RSVD_INTR_MASK		_MMIO(0x1900f0)
1627  #define GEN11_GUNIT_CSME_INTR_MASK		_MMIO(0x1900f4)
1628  #define GEN12_CCS0_CCS1_INTR_MASK		_MMIO(0x190100)
1629  #define GEN12_CCS2_CCS3_INTR_MASK		_MMIO(0x190104)
1630  #define XEHPC_BCS1_BCS2_INTR_MASK		_MMIO(0x190110)
1631  #define XEHPC_BCS3_BCS4_INTR_MASK		_MMIO(0x190114)
1632  #define XEHPC_BCS5_BCS6_INTR_MASK		_MMIO(0x190118)
1633  #define XEHPC_BCS7_BCS8_INTR_MASK		_MMIO(0x19011c)
1634  
1635  #define GEN12_SFC_DONE(n)			_MMIO(0x1cc000 + (n) * 0x1000)
1636  
1637  /*
1638   * Standalone Media's non-engine GT registers are located at their regular GT
1639   * offsets plus 0x380000.  This extra offset is stored inside the intel_uncore
1640   * structure so that the existing code can be used for both GTs without
1641   * modification.
1642   */
1643  #define MTL_MEDIA_GSI_BASE			0x380000
1644  
1645  #endif /* __INTEL_GT_REGS__ */
1646