// SPDX-License-Identifier: GPL-2.0+ /* * Copyright 2019~2020, 2022 NXP */ /delete-node/ &asrc1; /delete-node/ &asrc1_lpcg; /delete-node/ &adc1; /delete-node/ &adc1_lpcg; /delete-node/ &amix; /delete-node/ &amix_lpcg; /delete-node/ &edma1; /delete-node/ &esai0; /delete-node/ &esai0_lpcg; /delete-node/ &sai4; /delete-node/ &sai4_lpcg; /delete-node/ &sai5; /delete-node/ &sai5_lpcg; &acm { compatible = "fsl,imx8dxl-acm"; power-domains = <&pd IMX_SC_R_AUDIO_CLK_0>, <&pd IMX_SC_R_AUDIO_CLK_1>, <&pd IMX_SC_R_MCLK_OUT_0>, <&pd IMX_SC_R_MCLK_OUT_1>, <&pd IMX_SC_R_AUDIO_PLL_0>, <&pd IMX_SC_R_AUDIO_PLL_1>, <&pd IMX_SC_R_ASRC_0>, <&pd IMX_SC_R_SAI_0>, <&pd IMX_SC_R_SAI_1>, <&pd IMX_SC_R_SAI_2>, <&pd IMX_SC_R_SAI_3>, <&pd IMX_SC_R_SPDIF_0>, <&pd IMX_SC_R_MQS_0>; clocks = <&aud_rec0_lpcg IMX_LPCG_CLK_0>, <&aud_rec1_lpcg IMX_LPCG_CLK_0>, <&aud_pll_div0_lpcg IMX_LPCG_CLK_0>, <&aud_pll_div1_lpcg IMX_LPCG_CLK_0>, <&clk_ext_aud_mclk0>, <&clk_ext_aud_mclk1>, <&clk_spdif0_rx>, <&clk_sai0_rx_bclk>, <&clk_sai0_tx_bclk>, <&clk_sai1_rx_bclk>, <&clk_sai1_tx_bclk>, <&clk_sai2_rx_bclk>, <&clk_sai3_rx_bclk>; clock-names = "aud_rec_clk0_lpcg_clk", "aud_rec_clk1_lpcg_clk", "aud_pll_div_clk0_lpcg_clk", "aud_pll_div_clk1_lpcg_clk", "ext_aud_mclk0", "ext_aud_mclk1", "spdif0_rx", "sai0_rx_bclk", "sai0_tx_bclk", "sai1_rx_bclk", "sai1_tx_bclk", "sai2_rx_bclk", "sai3_rx_bclk"; }; &audio_ipg_clk { clock-frequency = <160000000>; }; &dma_ipg_clk { clock-frequency = <160000000>; }; &adc0 { interrupts = ; }; &edma0 { reg = <0x591f0000 0x1a0000>; #dma-cells = <3>; dma-channels = <25>; dma-channel-mask = <0x1c0cc0>; interrupts = , /* asrc 0 */ , , , , , , , , /* spdif0 */ , , , , /* sai0 */ , , /* sai1 */ , , /* sai2 */ , /* sai3 */ , , , , /* gpt0 */ , /* gpt1 */ , /* gpt2 */ ; /* gpt3 */ power-domains = <&pd IMX_SC_R_DMA_0_CH0>, <&pd IMX_SC_R_DMA_0_CH1>, <&pd IMX_SC_R_DMA_0_CH2>, <&pd IMX_SC_R_DMA_0_CH3>, <&pd IMX_SC_R_DMA_0_CH4>, <&pd IMX_SC_R_DMA_0_CH5>, <&pd IMX_SC_R_DMA_0_CH6>, <&pd IMX_SC_R_DMA_0_CH7>, <&pd IMX_SC_R_DMA_0_CH8>, <&pd IMX_SC_R_DMA_0_CH9>, <&pd IMX_SC_R_DMA_0_CH10>, <&pd IMX_SC_R_DMA_0_CH11>, <&pd IMX_SC_R_DMA_0_CH12>, <&pd IMX_SC_R_DMA_0_CH13>, <&pd IMX_SC_R_DMA_0_CH14>, <&pd IMX_SC_R_DMA_0_CH15>, <&pd IMX_SC_R_DMA_0_CH16>, <&pd IMX_SC_R_DMA_0_CH17>, <&pd IMX_SC_R_DMA_0_CH18>, <&pd IMX_SC_R_DMA_0_CH19>, <&pd IMX_SC_R_DMA_0_CH20>, <&pd IMX_SC_R_DMA_0_CH21>, <&pd IMX_SC_R_DMA_0_CH22>, <&pd IMX_SC_R_DMA_0_CH23>, <&pd IMX_SC_R_DMA_0_CH24>; }; &edma2 { interrupts = , , , , , , , , , , , , , , , ; }; &edma3 { interrupts = , , , , , , , ; }; &flexcan1 { interrupts = ; }; &flexcan2 { interrupts = ; }; &flexcan3 { interrupts = ; }; &i2c0 { compatible = "fsl,imx8dxl-lpi2c", "fsl,imx7ulp-lpi2c"; interrupts = ; dma-names = "tx","rx"; dmas = <&edma3 1 0 0>, <&edma3 0 0 FSL_EDMA_RX>; }; &i2c1 { compatible = "fsl,imx8dxl-lpi2c", "fsl,imx7ulp-lpi2c"; interrupts = ; dma-names = "tx","rx"; dmas = <&edma3 3 0 0>, <&edma3 2 0 FSL_EDMA_RX>; }; &i2c2 { compatible = "fsl,imx8dxl-lpi2c", "fsl,imx7ulp-lpi2c"; interrupts = ; dma-names = "tx","rx"; dmas = <&edma3 5 0 0>, <&edma3 4 0 FSL_EDMA_RX>; }; &i2c3 { compatible = "fsl,imx8dxl-lpi2c", "fsl,imx7ulp-lpi2c"; interrupts = ; dma-names = "tx","rx"; dmas = <&edma3 7 0 0>, <&edma3 6 0 FSL_EDMA_RX>; }; &lpuart0 { compatible = "fsl,imx8dxl-lpuart", "fsl,imx8qxp-lpuart"; interrupts = ; }; &lpuart1 { compatible = "fsl,imx8dxl-lpuart", "fsl,imx8qxp-lpuart"; interrupts = ; }; &lpuart2 { compatible = "fsl,imx8dxl-lpuart", "fsl,imx8qxp-lpuart"; interrupts = ; }; &lpuart3 { compatible = "fsl,imx8dxl-lpuart", "fsl,imx8qxp-lpuart"; interrupts = ; }; &lpspi0 { interrupts = ; }; &lpspi1 { interrupts = ; }; &lpspi2 { interrupts = ; }; &lpspi3 { interrupts = ; }; &sai0 { interrupts = ; }; &sai1 { interrupts = ; }; &sai2 { interrupts = ; }; &sai3 { interrupts = ; }; &spdif0 { interrupts = , /* rx */ ; /* tx */ };