Lines Matching +full:rx +full:- +full:enable
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /* Copyright(c) 1999 - 2018 Intel Corporation. */
13 #define E1000_WUC_APME 0x00000001 /* APM Enable */
14 #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
20 #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
21 #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
22 #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
23 #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
24 #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
25 #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
46 #define E1000_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */
64 #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
100 #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
101 #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
102 #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
105 /* Enable MAC address filtering */
107 /* Enable MNG packets to host memory */
116 #define E1000_RCTL_EN 0x00000002 /* enable */
118 #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
120 #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
125 #define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min threshold size */
129 #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
131 #define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */
132 #define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */
133 #define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */
134 #define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
136 #define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */
137 #define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */
138 #define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */
139 #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
140 #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
183 #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
185 #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
194 #define E1000_CTRL_MEHE 0x00080000 /* Memory Error Handling Enable */
198 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */
201 #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
202 #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
203 #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
238 /* 1000/H is not supported, nor spec-compliant. */
276 #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
283 #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
288 #define E1000_TCTL_EN 0x00000002 /* enable Tx */
292 #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
301 #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
362 /* Uncorrectable/correctable ECC Error counts and enable bits */
384 #define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */
385 #define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */
387 #define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */
395 #define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */
396 #define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */
404 #define E1000_PBA_ECC_CORR_EN 0x00000001 /* ECC correction enable */
406 #define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 for ECC */
436 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
437 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
439 #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */
445 #define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
446 #define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
453 #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
454 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
464 /* Enable the counting of desc. still to be processed. */
504 /* Loop limit on how long we wait for auto-negotiation to complete */
521 #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
528 #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
542 #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */
544 #define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */
545 #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */
551 #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */
587 /* NVM Addressing bits based on type (0-small, 1-large) */
594 #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
647 /* NVM Commands - SPI */
651 #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
652 #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
679 /* PCI/PCI-X/PCI-EX Config space */
683 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
720 /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
730 /* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */
757 #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */
760 * 15-5: page
761 * 4-0: register offset
784 /* Page 193 - Port Control Registers */
790 /* Page 194 - KMRN Registers */