Lines Matching refs:bsev
115 err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value, in tegra_vde_wait_bsev()
122 err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value, in tegra_vde_wait_bsev()
132 err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value, in tegra_vde_wait_bsev()
145 tegra_vde_writel(vde, value, vde->bsev, ICMDQUE_WR); in tegra_vde_push_to_bsev_icmdqueue()
278 tegra_vde_set_bits(vde, 0x000B, vde->bsev, CMDQUE_CONTROL); in tegra_vde_setup_hw_context()
298 tegra_vde_writel(vde, 0x0003FC00, vde->bsev, INTR_STATUS); in tegra_vde_setup_hw_context()
299 tegra_vde_writel(vde, 0x0000150D, vde->bsev, BSE_CONFIG); in tegra_vde_setup_hw_context()
300 tegra_vde_writel(vde, 0x00000100, vde->bsev, BSE_INT_ENB); in tegra_vde_setup_hw_context()
301 tegra_vde_writel(vde, 0x00000000, vde->bsev, 0x98); in tegra_vde_setup_hw_context()
302 tegra_vde_writel(vde, 0x00000060, vde->bsev, 0x9C); in tegra_vde_setup_hw_context()
319 tegra_vde_writel(vde, 0x00000000, vde->bsev, 0x8C); in tegra_vde_setup_hw_context()
321 vde->bsev, 0x54); in tegra_vde_setup_hw_context()
327 tegra_vde_writel(vde, value, vde->bsev, 0x88); in tegra_vde_setup_hw_context()
458 tegra_vde_writel(vde, 0x00000001, vde->bsev, 0x8C); in tegra_vde_decode_frame()
634 bsev_ptr = tegra_vde_readl(vde, vde->bsev, 0x10); in tegra_vde_decode_end()