Lines Matching full:its

77  * value of BASER register configuration and ITS page size.
89 * The ITS structure - contains most of the infrastructure, with the
123 #define is_v4(its) (!!((its)->typer & GITS_TYPER_VLPIS)) argument
124 #define is_v4_1(its) (!!((its)->typer & GITS_TYPER_VMAPP)) argument
125 #define device_ids(its) (FIELD_GET(GITS_TYPER_DEVBITS, (its)->typer) + 1) argument
157 * The ITS view of a device - belongs to an ITS, owns an interrupt
158 * translation table, and a list of interrupts. If it some of its
164 struct its_node *its; member
206 static bool require_its_list_vmovp(struct its_vm *vm, struct its_node *its) in require_its_list_vmovp() argument
208 return (gic_rdists->has_rvpeid || vm->vlpi_count[its->list_nr]); in require_its_list_vmovp()
218 struct its_node *its; in get_its_list() local
221 list_for_each_entry(its, &its_nodes, entry) { in get_its_list()
222 if (!is_v4(its)) in get_its_list()
225 if (require_its_list_vmovp(vm, its)) in get_its_list()
226 __set_bit(its->list_nr, &its_list); in get_its_list()
241 struct its_node *its = its_dev->its; in dev_event_to_col() local
243 return its->collections + its_dev->event_map.col_map[event]; in dev_event_to_col()
330 static struct its_vpe *valid_vpe(struct its_node *its, struct its_vpe *vpe) in valid_vpe() argument
332 if (valid_col(its->collections + vpe->col_idx)) in valid_vpe()
339 * ITS command descriptors - parameters to be encoded in a command
438 * The ITS command block, which is what the ITS actually parses.
616 static struct its_collection *its_build_mapd_cmd(struct its_node *its, in its_build_mapd_cmd() argument
637 static struct its_collection *its_build_mapc_cmd(struct its_node *its, in its_build_mapc_cmd() argument
651 static struct its_collection *its_build_mapti_cmd(struct its_node *its, in its_build_mapti_cmd() argument
671 static struct its_collection *its_build_movi_cmd(struct its_node *its, in its_build_movi_cmd() argument
690 static struct its_collection *its_build_discard_cmd(struct its_node *its, in its_build_discard_cmd() argument
708 static struct its_collection *its_build_inv_cmd(struct its_node *its, in its_build_inv_cmd() argument
726 static struct its_collection *its_build_int_cmd(struct its_node *its, in its_build_int_cmd() argument
744 static struct its_collection *its_build_clear_cmd(struct its_node *its, in its_build_clear_cmd() argument
762 static struct its_collection *its_build_invall_cmd(struct its_node *its, in its_build_invall_cmd() argument
774 static struct its_vpe *its_build_vinvall_cmd(struct its_node *its, in its_build_vinvall_cmd() argument
783 return valid_vpe(its, desc->its_vinvall_cmd.vpe); in its_build_vinvall_cmd()
786 static struct its_vpe *its_build_vmapp_cmd(struct its_node *its, in its_build_vmapp_cmd() argument
790 struct its_vpe *vpe = valid_vpe(its, desc->its_vmapp_cmd.vpe); in its_build_vmapp_cmd()
801 if (is_v4_1(its)) { in its_build_vmapp_cmd()
814 target = desc->its_vmapp_cmd.col->target_address + its->vlpi_redist_offset; in its_build_vmapp_cmd()
822 if (!is_v4_1(its)) in its_build_vmapp_cmd()
845 static struct its_vpe *its_build_vmapti_cmd(struct its_node *its, in its_build_vmapti_cmd() argument
851 if (!is_v4_1(its) && desc->its_vmapti_cmd.db_enabled) in its_build_vmapti_cmd()
865 return valid_vpe(its, desc->its_vmapti_cmd.vpe); in its_build_vmapti_cmd()
868 static struct its_vpe *its_build_vmovi_cmd(struct its_node *its, in its_build_vmovi_cmd() argument
874 if (!is_v4_1(its) && desc->its_vmovi_cmd.db_enabled) in its_build_vmovi_cmd()
888 return valid_vpe(its, desc->its_vmovi_cmd.vpe); in its_build_vmovi_cmd()
891 static struct its_vpe *its_build_vmovp_cmd(struct its_node *its, in its_build_vmovp_cmd() argument
897 target = desc->its_vmovp_cmd.col->target_address + its->vlpi_redist_offset; in its_build_vmovp_cmd()
904 if (is_v4_1(its)) { in its_build_vmovp_cmd()
911 return valid_vpe(its, desc->its_vmovp_cmd.vpe); in its_build_vmovp_cmd()
914 static struct its_vpe *its_build_vinv_cmd(struct its_node *its, in its_build_vinv_cmd() argument
929 return valid_vpe(its, map->vpe); in its_build_vinv_cmd()
932 static struct its_vpe *its_build_vint_cmd(struct its_node *its, in its_build_vint_cmd() argument
947 return valid_vpe(its, map->vpe); in its_build_vint_cmd()
950 static struct its_vpe *its_build_vclear_cmd(struct its_node *its, in its_build_vclear_cmd() argument
965 return valid_vpe(its, map->vpe); in its_build_vclear_cmd()
968 static struct its_vpe *its_build_invdb_cmd(struct its_node *its, in its_build_invdb_cmd() argument
972 if (WARN_ON(!is_v4_1(its))) in its_build_invdb_cmd()
980 return valid_vpe(its, desc->its_invdb_cmd.vpe); in its_build_invdb_cmd()
983 static struct its_vpe *its_build_vsgi_cmd(struct its_node *its, in its_build_vsgi_cmd() argument
987 if (WARN_ON(!is_v4_1(its))) in its_build_vsgi_cmd()
1000 return valid_vpe(its, desc->its_vsgi_cmd.vpe); in its_build_vsgi_cmd()
1003 static u64 its_cmd_ptr_to_offset(struct its_node *its, in its_cmd_ptr_to_offset() argument
1006 return (ptr - its->cmd_base) * sizeof(*ptr); in its_cmd_ptr_to_offset()
1009 static int its_queue_full(struct its_node *its) in its_queue_full() argument
1014 widx = its->cmd_write - its->cmd_base; in its_queue_full()
1015 ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block); in its_queue_full()
1017 /* This is incredibly unlikely to happen, unless the ITS locks up. */ in its_queue_full()
1024 static struct its_cmd_block *its_allocate_entry(struct its_node *its) in its_allocate_entry() argument
1029 while (its_queue_full(its)) { in its_allocate_entry()
1032 pr_err_ratelimited("ITS queue not draining\n"); in its_allocate_entry()
1039 cmd = its->cmd_write++; in its_allocate_entry()
1042 if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES)) in its_allocate_entry()
1043 its->cmd_write = its->cmd_base; in its_allocate_entry()
1054 static struct its_cmd_block *its_post_commands(struct its_node *its) in its_post_commands() argument
1056 u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write); in its_post_commands()
1058 writel_relaxed(wr, its->base + GITS_CWRITER); in its_post_commands()
1060 return its->cmd_write; in its_post_commands()
1063 static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd) in its_flush_cmd() argument
1067 * the ITS. in its_flush_cmd()
1069 if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING) in its_flush_cmd()
1075 static int its_wait_for_range_completion(struct its_node *its, in its_wait_for_range_completion() argument
1083 to_idx = its_cmd_ptr_to_offset(its, to); in its_wait_for_range_completion()
1092 rd_idx = readl_relaxed(its->base + GITS_CREADR); in its_wait_for_range_completion()
1108 pr_err_ratelimited("ITS queue timeout (%llu %llu)\n", in its_wait_for_range_completion()
1122 void name(struct its_node *its, \
1131 raw_spin_lock_irqsave(&its->lock, flags); \
1133 cmd = its_allocate_entry(its); \
1135 raw_spin_unlock_irqrestore(&its->lock, flags); \
1138 sync_obj = builder(its, cmd, desc); \
1139 its_flush_cmd(its, cmd); \
1142 sync_cmd = its_allocate_entry(its); \
1146 buildfn(its, sync_cmd, sync_obj); \
1147 its_flush_cmd(its, sync_cmd); \
1151 rd_idx = readl_relaxed(its->base + GITS_CREADR); \
1152 next_cmd = its_post_commands(its); \
1153 raw_spin_unlock_irqrestore(&its->lock, flags); \
1155 if (its_wait_for_range_completion(its, rd_idx, next_cmd)) \
1156 pr_err_ratelimited("ITS cmd %ps failed\n", builder); \
1159 static void its_build_sync_cmd(struct its_node *its, in its_build_sync_cmd() argument
1172 static void its_build_vsync_cmd(struct its_node *its, in BUILD_SINGLE_CMD_FUNC()
1192 its_send_single_command(dev->its, its_build_int_cmd, &desc); in BUILD_SINGLE_CMD_FUNC()
1202 its_send_single_command(dev->its, its_build_clear_cmd, &desc); in its_send_clear()
1212 its_send_single_command(dev->its, its_build_inv_cmd, &desc); in its_send_inv()
1222 its_send_single_command(dev->its, its_build_mapd_cmd, &desc); in its_send_mapd()
1225 static void its_send_mapc(struct its_node *its, struct its_collection *col, in its_send_mapc() argument
1233 its_send_single_command(its, its_build_mapc_cmd, &desc); in its_send_mapc()
1244 its_send_single_command(dev->its, its_build_mapti_cmd, &desc); in its_send_mapti()
1256 its_send_single_command(dev->its, its_build_movi_cmd, &desc); in its_send_movi()
1266 its_send_single_command(dev->its, its_build_discard_cmd, &desc); in its_send_discard()
1269 static void its_send_invall(struct its_node *its, struct its_collection *col) in its_send_invall() argument
1275 its_send_single_command(its, its_build_invall_cmd, &desc); in its_send_invall()
1289 its_send_single_vcommand(dev->its, its_build_vmapti_cmd, &desc); in its_send_vmapti()
1302 its_send_single_vcommand(dev->its, its_build_vmovi_cmd, &desc); in its_send_vmovi()
1305 static void its_send_vmapp(struct its_node *its, in its_send_vmapp() argument
1312 desc.its_vmapp_cmd.col = &its->collections[vpe->col_idx]; in its_send_vmapp()
1314 its_send_single_vcommand(its, its_build_vmapp_cmd, &desc); in its_send_vmapp()
1320 struct its_node *its; in its_send_vmovp() local
1326 its = list_first_entry(&its_nodes, struct its_node, entry); in its_send_vmovp()
1327 desc.its_vmovp_cmd.col = &its->collections[col_id]; in its_send_vmovp()
1328 its_send_single_vcommand(its, its_build_vmovp_cmd, &desc); in its_send_vmovp()
1345 list_for_each_entry(its, &its_nodes, entry) { in its_send_vmovp()
1346 if (!is_v4(its)) in its_send_vmovp()
1349 if (!require_its_list_vmovp(vpe->its_vm, its)) in its_send_vmovp()
1352 desc.its_vmovp_cmd.col = &its->collections[col_id]; in its_send_vmovp()
1353 its_send_single_vcommand(its, its_build_vmovp_cmd, &desc); in its_send_vmovp()
1357 static void its_send_vinvall(struct its_node *its, struct its_vpe *vpe) in its_send_vinvall() argument
1362 its_send_single_vcommand(its, its_build_vinvall_cmd, &desc); in its_send_vinvall()
1376 its_send_single_vcommand(dev->its, its_build_vinv_cmd, &desc); in its_send_vinv()
1390 its_send_single_vcommand(dev->its, its_build_vint_cmd, &desc); in its_send_vint()
1404 its_send_single_vcommand(dev->its, its_build_vclear_cmd, &desc); in its_send_vclear()
1407 static void its_send_invdb(struct its_node *its, struct its_vpe *vpe) in its_send_invdb() argument
1412 its_send_single_vcommand(its, its_build_invdb_cmd, &desc); in its_send_invdb()
1484 WARN_ON(!is_v4_1(its_dev->its)); in direct_lpi_inv()
1502 (is_v4_1(its_dev->its) || !irqd_is_forwarded_to_vcpu(d))) in lpi_update_config()
1520 if (is_v4_1(its_dev->its)) in its_vlpi_set_doorbell()
1533 * Ideally, we'd issue a VMAPTI to set the doorbell to its LPI in its_vlpi_set_doorbell()
1613 node = its_dev->its->numa_node; in its_select_cpu()
1635 * ITS placed next to two NUMA nodes. in its_select_cpu()
1645 if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144)) in its_select_cpu()
1663 if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) && in its_select_cpu()
1701 target_col = &its_dev->its->collections[cpu]; in its_set_affinity()
1718 struct its_node *its = its_dev->its; in its_irq_get_msi_base() local
1720 return its->phys_base + GITS_TRANSLATER; in its_irq_get_msi_base()
1726 struct its_node *its; in its_irq_compose_msi_msg() local
1729 its = its_dev->its; in its_irq_compose_msi_msg()
1730 addr = its->get_msi_base(its_dev); in its_irq_compose_msi_msg()
1789 static void its_map_vm(struct its_node *its, struct its_vm *vm) in its_map_vm() argument
1800 vm->vlpi_count[its->list_nr]++; in its_map_vm()
1802 if (vm->vlpi_count[its->list_nr] == 1) { in its_map_vm()
1809 its_send_vmapp(its, vpe, true); in its_map_vm()
1811 its_send_vinvall(its, vpe); in its_map_vm()
1816 static void its_unmap_vm(struct its_node *its, struct its_vm *vm) in its_unmap_vm() argument
1818 /* Not using the ITS list? Everything is always mapped. */ in its_unmap_vm()
1824 if (!--vm->vlpi_count[its->list_nr]) { in its_unmap_vm()
1829 its_send_vmapp(its, vm->vpes[i], false); in its_unmap_vm()
1863 /* Ensure all the VPEs are mapped on this ITS */ in its_vlpi_map()
1864 its_map_vm(its_dev->its, info->map->vm); in its_vlpi_map()
1922 /* Potentially unmap the VM from this ITS */ in its_vlpi_unmap()
1923 its_unmap_vm(its_dev->its, its_dev->event_map.vm); in its_vlpi_unmap()
1958 /* Need a v4 ITS */ in its_irq_set_vcpu_affinity()
1959 if (!is_v4(its_dev->its)) in its_irq_set_vcpu_affinity()
1985 .name = "ITS",
2061 pr_debug("ITS: alloc %u:%u\n", *base, nr_lpis); in alloc_lpi_range()
2120 pr_info("ITS: Using hypervisor restricted LPI range [%u]\n", in its_lpi_init()
2129 pr_debug("ITS: Allocator initialized for %u LPIs\n", lpis); in its_lpi_init()
2281 static u64 its_read_baser(struct its_node *its, struct its_baser *baser) in its_read_baser() argument
2283 u32 idx = baser - its->tables; in its_read_baser()
2285 return gits_read_baser(its->base + GITS_BASER + (idx << 3)); in its_read_baser()
2288 static void its_write_baser(struct its_node *its, struct its_baser *baser, in its_write_baser() argument
2291 u32 idx = baser - its->tables; in its_write_baser()
2293 gits_write_baser(val, its->base + GITS_BASER + (idx << 3)); in its_write_baser()
2294 baser->val = its_read_baser(its, baser); in its_write_baser()
2297 static int its_setup_baser(struct its_node *its, struct its_baser *baser, in its_setup_baser() argument
2300 u64 val = its_read_baser(its, baser); in its_setup_baser()
2311 pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n", in its_setup_baser()
2312 &its->phys_base, its_base_type_string[type], in its_setup_baser()
2318 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, order); in its_setup_baser()
2330 pr_err("ITS: no 52bit PA support when psz=%d\n", psz); in its_setup_baser()
2365 its_write_baser(its, baser, val); in its_setup_baser()
2384 pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n", in its_setup_baser()
2385 &its->phys_base, its_base_type_string[type], in its_setup_baser()
2396 pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n", in its_setup_baser()
2397 &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp), in its_setup_baser()
2406 static bool its_parse_indirect_baser(struct its_node *its, in its_parse_indirect_baser() argument
2410 u64 tmp = its_read_baser(its, baser); in its_parse_indirect_baser()
2424 its_write_baser(its, baser, val | GITS_BASER_INDIRECT); in its_parse_indirect_baser()
2429 * The size of the lvl2 table is equal to ITS page size in its_parse_indirect_baser()
2432 * which is reported by ITS hardware times lvl1 table in its_parse_indirect_baser()
2442 * range of device IDs that the ITS can grok... The ID in its_parse_indirect_baser()
2451 pr_warn("ITS@%pa: %s Table too large, reduce ids %llu->%u\n", in its_parse_indirect_baser()
2452 &its->phys_base, its_base_type_string[type], in its_parse_indirect_baser()
2453 device_ids(its), ids); in its_parse_indirect_baser()
2471 static u32 compute_its_aff(struct its_node *its) in compute_its_aff() argument
2477 * Reencode the ITS SVPET and MPIDR as a GICR_TYPER, and compute in compute_its_aff()
2481 svpet = FIELD_GET(GITS_TYPER_SVPET, its->typer); in compute_its_aff()
2483 val |= FIELD_PREP(GICR_TYPER_AFFINITY, its->mpidr); in compute_its_aff()
2489 struct its_node *its; in find_sibling_its() local
2497 list_for_each_entry(its, &its_nodes, entry) { in find_sibling_its()
2500 if (!is_v4_1(its) || its == cur_its) in find_sibling_its()
2503 if (!FIELD_GET(GITS_TYPER_SVPET, its->typer)) in find_sibling_its()
2506 if (aff != compute_its_aff(its)) in find_sibling_its()
2510 baser = its->tables[2].val; in find_sibling_its()
2514 return its; in find_sibling_its()
2520 static void its_free_tables(struct its_node *its) in its_free_tables() argument
2525 if (its->tables[i].base) { in its_free_tables()
2526 free_pages((unsigned long)its->tables[i].base, in its_free_tables()
2527 its->tables[i].order); in its_free_tables()
2528 its->tables[i].base = NULL; in its_free_tables()
2533 static int its_probe_baser_psz(struct its_node *its, struct its_baser *baser) in its_probe_baser_psz() argument
2540 val = its_read_baser(its, baser); in its_probe_baser_psz()
2559 its_write_baser(its, baser, val); in its_probe_baser_psz()
2581 static int its_alloc_tables(struct its_node *its) in its_alloc_tables() argument
2587 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375) in its_alloc_tables()
2591 if (its->flags & ITS_FLAGS_FORCE_NON_SHAREABLE) { in its_alloc_tables()
2597 struct its_baser *baser = its->tables + i; in its_alloc_tables()
2598 u64 val = its_read_baser(its, baser); in its_alloc_tables()
2606 if (its_probe_baser_psz(its, baser)) { in its_alloc_tables()
2607 its_free_tables(its); in its_alloc_tables()
2615 indirect = its_parse_indirect_baser(its, baser, &order, in its_alloc_tables()
2616 device_ids(its)); in its_alloc_tables()
2620 if (is_v4_1(its)) { in its_alloc_tables()
2624 if ((sibling = find_sibling_its(its))) { in its_alloc_tables()
2626 its_write_baser(its, baser, baser->val); in its_alloc_tables()
2631 indirect = its_parse_indirect_baser(its, baser, &order, in its_alloc_tables()
2636 err = its_setup_baser(its, baser, cache, shr, order, indirect); in its_alloc_tables()
2638 its_free_tables(its); in its_alloc_tables()
2652 struct its_node *its; in inherit_vpe_l1_table_from_its() local
2659 list_for_each_entry(its, &its_nodes, entry) { in inherit_vpe_l1_table_from_its()
2662 if (!is_v4_1(its)) in inherit_vpe_l1_table_from_its()
2665 if (!FIELD_GET(GITS_TYPER_SVPET, its->typer)) in inherit_vpe_l1_table_from_its()
2668 if (aff != compute_its_aff(its)) in inherit_vpe_l1_table_from_its()
2672 baser = its->tables[2].val; in inherit_vpe_l1_table_from_its()
2677 gic_data_rdist()->vpe_l1_base = its->tables[2].base; in inherit_vpe_l1_table_from_its()
2729 * ours wrt CommonLPIAff. Let's use its own VPROPBASER. in inherit_vpe_l1_table_from_rd()
2939 static int its_alloc_collections(struct its_node *its) in its_alloc_collections() argument
2943 its->collections = kcalloc(nr_cpu_ids, sizeof(*its->collections), in its_alloc_collections()
2945 if (!its->collections) in its_alloc_collections()
2949 its->collections[i].target_address = ~0ULL; in its_alloc_collections()
3047 pr_err_ratelimited("ITS virtual pending table not cleaning\n"); in read_vpend_dirty_clear()
3203 static void its_cpu_init_collection(struct its_node *its) in its_cpu_init_collection() argument
3208 /* avoid cross node collections and its mapping */ in its_cpu_init_collection()
3209 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) { in its_cpu_init_collection()
3213 if (its->numa_node != NUMA_NO_NODE && in its_cpu_init_collection()
3214 its->numa_node != of_node_to_nid(cpu_node)) in its_cpu_init_collection()
3219 * We now have to bind each collection to its target in its_cpu_init_collection()
3222 if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) { in its_cpu_init_collection()
3224 * This ITS wants the physical address of the in its_cpu_init_collection()
3229 /* This ITS wants a linear CPU number. */ in its_cpu_init_collection()
3235 its->collections[cpu].target_address = target; in its_cpu_init_collection()
3236 its->collections[cpu].col_id = cpu; in its_cpu_init_collection()
3238 its_send_mapc(its, &its->collections[cpu], 1); in its_cpu_init_collection()
3239 its_send_invall(its, &its->collections[cpu]); in its_cpu_init_collection()
3244 struct its_node *its; in its_cpu_init_collections() local
3248 list_for_each_entry(its, &its_nodes, entry) in its_cpu_init_collections()
3249 its_cpu_init_collection(its); in its_cpu_init_collections()
3254 static struct its_device *its_find_device(struct its_node *its, u32 dev_id) in its_find_device() argument
3259 raw_spin_lock_irqsave(&its->lock, flags); in its_find_device()
3261 list_for_each_entry(tmp, &its->its_device_list, entry) { in its_find_device()
3268 raw_spin_unlock_irqrestore(&its->lock, flags); in its_find_device()
3273 static struct its_baser *its_get_baser(struct its_node *its, u32 type) in its_get_baser() argument
3278 if (GITS_BASER_TYPE(its->tables[i].val) == type) in its_get_baser()
3279 return &its->tables[i]; in its_get_baser()
3285 static bool its_alloc_table_entry(struct its_node *its, in its_alloc_table_entry() argument
3306 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, in its_alloc_table_entry()
3321 /* Ensure updated table contents are visible to ITS hardware */ in its_alloc_table_entry()
3328 static bool its_alloc_device_table(struct its_node *its, u32 dev_id) in its_alloc_device_table() argument
3332 baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE); in its_alloc_device_table()
3334 /* Don't allow device id that exceeds ITS hardware limit */ in its_alloc_device_table()
3336 return (ilog2(dev_id) < device_ids(its)); in its_alloc_device_table()
3338 return its_alloc_table_entry(its, baser, dev_id); in its_alloc_device_table()
3343 struct its_node *its; in its_alloc_vpe_table() local
3353 list_for_each_entry(its, &its_nodes, entry) { in its_alloc_vpe_table()
3356 if (!is_v4(its)) in its_alloc_vpe_table()
3359 baser = its_get_baser(its, GITS_BASER_TYPE_VCPU); in its_alloc_vpe_table()
3363 if (!its_alloc_table_entry(its, baser, vpe_id)) in its_alloc_vpe_table()
3383 static struct its_device *its_create_device(struct its_node *its, u32 dev_id, in its_create_device() argument
3396 if (!its_alloc_device_table(its, dev_id)) in its_create_device()
3408 sz = nr_ites * (FIELD_GET(GITS_TYPER_ITT_ENTRY_SIZE, its->typer) + 1); in its_create_device()
3410 itt = kzalloc_node(sz, GFP_KERNEL, its->numa_node); in its_create_device()
3432 dev->its = its; in its_create_device()
3443 raw_spin_lock_irqsave(&its->lock, flags); in its_create_device()
3444 list_add(&dev->entry, &its->its_device_list); in its_create_device()
3445 raw_spin_unlock_irqrestore(&its->lock, flags); in its_create_device()
3447 /* Map device to its ITT */ in its_create_device()
3457 raw_spin_lock_irqsave(&its_dev->its->lock, flags); in its_free_device()
3459 raw_spin_unlock_irqrestore(&its_dev->its->lock, flags); in its_free_device()
3484 struct its_node *its; in its_msi_prepare() local
3494 * are built on top of the ITS. in its_msi_prepare()
3499 its = msi_info->data; in its_msi_prepare()
3503 vpe_proxy.dev->its == its && in its_msi_prepare()
3511 mutex_lock(&its->dev_alloc_lock); in its_msi_prepare()
3512 its_dev = its_find_device(its, dev_id); in its_msi_prepare()
3524 its_dev = its_create_device(its, dev_id, nvec, true); in its_msi_prepare()
3535 mutex_unlock(&its->dev_alloc_lock); in its_msi_prepare()
3573 struct its_node *its = its_dev->its; in its_irq_domain_alloc() local
3583 err = iommu_dma_prepare_msi(info->desc, its->get_msi_base(its_dev)); in its_irq_domain_alloc()
3642 struct its_node *its = its_dev->its; in its_irq_domain_free() local
3656 mutex_lock(&its->dev_alloc_lock); in its_irq_domain_free()
3674 mutex_unlock(&its->dev_alloc_lock); in its_irq_domain_free()
3793 target_col = &vpe_proxy.dev->its->collections[to]; in its_vpe_db_proxy_move()
3830 * interrupt to its new location. in its_vpe_set_affinity()
3840 * the mapping state on this VM should the ITS list be in use (see in its_vpe_set_affinity()
3850 * If we are offered another CPU in the same GICv4.1 ITS in its_vpe_set_affinity()
3922 * would be able to read its coarse map pretty quickly anyway, in its_vpe_schedule()
3944 struct its_node *its; in its_vpe_invall() local
3948 list_for_each_entry(its, &its_nodes, entry) { in its_vpe_invall()
3949 if (!is_v4(its)) in its_vpe_invall()
3952 if (its_list_map && !vpe->its_vm->vlpi_count[its->list_nr]) in its_vpe_invall()
3956 * Sending a VINVALL to a single ITS is enough, as all in its_vpe_invall()
3959 its_send_vinvall(its, vpe); in its_vpe_invall()
4080 static struct its_node *its = NULL; in find_4_1_its() local
4082 if (!its) { in find_4_1_its()
4083 list_for_each_entry(its, &its_nodes, entry) { in find_4_1_its()
4084 if (is_v4_1(its)) in find_4_1_its()
4085 return its; in find_4_1_its()
4089 its = NULL; in find_4_1_its()
4092 return its; in find_4_1_its()
4098 struct its_node *its; in its_vpe_4_1_send_inv() local
4103 * it to the first valid ITS, and let the HW do its magic. in its_vpe_4_1_send_inv()
4105 its = find_4_1_its(); in its_vpe_4_1_send_inv()
4106 if (its) in its_vpe_4_1_send_inv()
4107 its_send_invdb(its, vpe); in its_vpe_4_1_send_inv()
4244 * GICv4.1 allows us to send VSGI commands to any ITS as long as the in its_configure_sgi()
4246 * activation time, we're pretty sure the first GICv4.1 ITS will do. in its_configure_sgi()
4289 struct its_node *its = find_4_1_its(); in its_sgi_set_irqchip_state() local
4294 writeq_relaxed(val, its->sgir_base + GITS_SGIR - SZ_128K); in its_sgi_set_irqchip_state()
4582 struct its_node *its; in its_vpe_irq_domain_activate() local
4596 list_for_each_entry(its, &its_nodes, entry) { in its_vpe_irq_domain_activate()
4597 if (!is_v4(its)) in its_vpe_irq_domain_activate()
4600 its_send_vmapp(its, vpe, true); in its_vpe_irq_domain_activate()
4601 its_send_vinvall(its, vpe); in its_vpe_irq_domain_activate()
4611 struct its_node *its; in its_vpe_irq_domain_deactivate() local
4620 list_for_each_entry(its, &its_nodes, entry) { in its_vpe_irq_domain_deactivate()
4621 if (!is_v4(its)) in its_vpe_irq_domain_deactivate()
4624 its_send_vmapp(its, vpe, false); in its_vpe_irq_domain_deactivate()
4651 * GIC architecture specification requires the ITS to be both in its_force_quiescent()
4658 /* Disable the generation of all interrupts to this ITS */ in its_force_quiescent()
4662 /* Poll GITS_CTLR and wait until ITS becomes quiescent */ in its_force_quiescent()
4679 struct its_node *its = data; in its_enable_quirk_cavium_22375() local
4682 its->typer &= ~GITS_TYPER_DEVBITS; in its_enable_quirk_cavium_22375()
4683 its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, 20 - 1); in its_enable_quirk_cavium_22375()
4684 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375; in its_enable_quirk_cavium_22375()
4691 struct its_node *its = data; in its_enable_quirk_cavium_23144() local
4693 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144; in its_enable_quirk_cavium_23144()
4700 struct its_node *its = data; in its_enable_quirk_qdf2400_e0065() local
4703 its->typer &= ~GITS_TYPER_ITT_ENTRY_SIZE; in its_enable_quirk_qdf2400_e0065()
4704 its->typer |= FIELD_PREP(GITS_TYPER_ITT_ENTRY_SIZE, 16 - 1); in its_enable_quirk_qdf2400_e0065()
4711 struct its_node *its = its_dev->its; in its_irq_get_msi_base_pre_its() local
4714 * The Socionext Synquacer SoC has a so-called 'pre-ITS', in its_irq_get_msi_base_pre_its()
4720 return its->pre_its_base + (its_dev->device_id << 2); in its_irq_get_msi_base_pre_its()
4725 struct its_node *its = data; in its_enable_quirk_socionext_synquacer() local
4729 if (!fwnode_property_read_u32_array(its->fwnode_handle, in its_enable_quirk_socionext_synquacer()
4730 "socionext,synquacer-pre-its", in its_enable_quirk_socionext_synquacer()
4734 its->pre_its_base = pre_its_window[0]; in its_enable_quirk_socionext_synquacer()
4735 its->get_msi_base = its_irq_get_msi_base_pre_its; in its_enable_quirk_socionext_synquacer()
4738 if (device_ids(its) > ids) { in its_enable_quirk_socionext_synquacer()
4739 its->typer &= ~GITS_TYPER_DEVBITS; in its_enable_quirk_socionext_synquacer()
4740 its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, ids - 1); in its_enable_quirk_socionext_synquacer()
4743 /* the pre-ITS breaks isolation, so disable MSI remapping */ in its_enable_quirk_socionext_synquacer()
4744 its->msi_domain_flags &= ~IRQ_DOMAIN_FLAG_ISOLATED_MSI; in its_enable_quirk_socionext_synquacer()
4752 struct its_node *its = data; in its_enable_quirk_hip07_161600802() local
4758 its->vlpi_redist_offset = SZ_128K; in its_enable_quirk_hip07_161600802()
4764 struct its_node *its = data; in its_enable_rk3588001() local
4770 its->flags |= ITS_FLAGS_FORCE_NON_SHAREABLE; in its_enable_rk3588001()
4778 struct its_node *its = data; in its_set_non_coherent() local
4780 its->flags |= ITS_FLAGS_FORCE_NON_SHAREABLE; in its_set_non_coherent()
4787 .desc = "ITS: Cavium errata 22375, 24313",
4795 .desc = "ITS: Cavium erratum 23144",
4803 .desc = "ITS: QDF2400 erratum 0065",
4804 .iidr = 0x00001070, /* QDF2400 ITS rev 1.x */
4813 * implementation, but with a 'pre-ITS' added that requires
4816 .desc = "ITS: Socionext Synquacer pre-ITS",
4824 .desc = "ITS: Hip07 erratum 161600802",
4832 .desc = "ITS: Rockchip erratum RK3588001",
4839 .desc = "ITS: non-coherent attribute",
4847 static void its_enable_quirks(struct its_node *its) in its_enable_quirks() argument
4849 u32 iidr = readl_relaxed(its->base + GITS_IIDR); in its_enable_quirks()
4851 gic_enable_quirks(iidr, its_quirks, its); in its_enable_quirks()
4853 if (is_of_node(its->fwnode_handle)) in its_enable_quirks()
4854 gic_enable_of_quirks(to_of_node(its->fwnode_handle), in its_enable_quirks()
4855 its_quirks, its); in its_enable_quirks()
4860 struct its_node *its; in its_save_disable() local
4864 list_for_each_entry(its, &its_nodes, entry) { in its_save_disable()
4867 base = its->base; in its_save_disable()
4868 its->ctlr_save = readl_relaxed(base + GITS_CTLR); in its_save_disable()
4871 pr_err("ITS@%pa: failed to quiesce: %d\n", in its_save_disable()
4872 &its->phys_base, err); in its_save_disable()
4873 writel_relaxed(its->ctlr_save, base + GITS_CTLR); in its_save_disable()
4877 its->cbaser_save = gits_read_cbaser(base + GITS_CBASER); in its_save_disable()
4882 list_for_each_entry_continue_reverse(its, &its_nodes, entry) { in its_save_disable()
4885 base = its->base; in its_save_disable()
4886 writel_relaxed(its->ctlr_save, base + GITS_CTLR); in its_save_disable()
4896 struct its_node *its; in its_restore_enable() local
4900 list_for_each_entry(its, &its_nodes, entry) { in its_restore_enable()
4904 base = its->base; in its_restore_enable()
4907 * Make sure that the ITS is disabled. If it fails to quiesce, in its_restore_enable()
4909 * registers is undefined according to the GIC v3 ITS in its_restore_enable()
4912 * Firmware resuming with the ITS enabled is terminally broken. in its_restore_enable()
4917 pr_err("ITS@%pa: failed to quiesce on resume: %d\n", in its_restore_enable()
4918 &its->phys_base, ret); in its_restore_enable()
4922 gits_write_cbaser(its->cbaser_save, base + GITS_CBASER); in its_restore_enable()
4928 its->cmd_write = its->cmd_base; in its_restore_enable()
4933 struct its_baser *baser = &its->tables[i]; in its_restore_enable()
4938 its_write_baser(its, baser, baser->val); in its_restore_enable()
4940 writel_relaxed(its->ctlr_save, base + GITS_CTLR); in its_restore_enable()
4943 * Reinit the collection if it's stored in the ITS. This is in its_restore_enable()
4947 if (its->collections[smp_processor_id()].col_id < in its_restore_enable()
4949 its_cpu_init_collection(its); in its_restore_enable()
4966 pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start); in its_map_one()
4973 pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start); in its_map_one()
4980 pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start); in its_map_one()
4991 static int its_init_domain(struct its_node *its) in its_init_domain() argument
5001 info->data = its; in its_init_domain()
5004 its->msi_domain_flags, 0, in its_init_domain()
5005 its->fwnode_handle, &its_domain_ops, in its_init_domain()
5022 struct its_node *its; in its_init_vpe_domain() local
5027 pr_info("ITS: Using DirectLPI for VPE invalidation\n"); in its_init_vpe_domain()
5031 /* Any ITS will do, even if not v4 */ in its_init_vpe_domain()
5032 its = list_first_entry(&its_nodes, struct its_node, entry); in its_init_vpe_domain()
5041 devid = GENMASK(device_ids(its) - 1, 0); in its_init_vpe_domain()
5042 vpe_proxy.dev = its_create_device(its, devid, entries, false); in its_init_vpe_domain()
5045 pr_err("ITS: Can't allocate GICv4 proxy device\n"); in its_init_vpe_domain()
5053 pr_info("ITS: Allocated DevID %x as GICv4 proxy device (%d slots)\n", in its_init_vpe_domain()
5059 static int __init its_compute_its_list_map(struct its_node *its) in its_compute_its_list_map() argument
5072 pr_err("ITS@%pa: No ITSList entry available!\n", in its_compute_its_list_map()
5073 &its->phys_base); in its_compute_its_list_map()
5077 ctlr = readl_relaxed(its->base + GITS_CTLR); in its_compute_its_list_map()
5080 writel_relaxed(ctlr, its->base + GITS_CTLR); in its_compute_its_list_map()
5081 ctlr = readl_relaxed(its->base + GITS_CTLR); in its_compute_its_list_map()
5088 pr_err("ITS@%pa: Duplicate ITSList entry %d\n", in its_compute_its_list_map()
5089 &its->phys_base, its_number); in its_compute_its_list_map()
5096 static int __init its_probe_one(struct its_node *its) in its_probe_one() argument
5103 its_enable_quirks(its); in its_probe_one()
5105 if (is_v4(its)) { in its_probe_one()
5106 if (!(its->typer & GITS_TYPER_VMOVP)) { in its_probe_one()
5107 err = its_compute_its_list_map(its); in its_probe_one()
5111 its->list_nr = err; in its_probe_one()
5113 pr_info("ITS@%pa: Using ITS number %d\n", in its_probe_one()
5114 &its->phys_base, err); in its_probe_one()
5116 pr_info("ITS@%pa: Single VMOVP capable\n", &its->phys_base); in its_probe_one()
5119 if (is_v4_1(its)) { in its_probe_one()
5120 u32 svpet = FIELD_GET(GITS_TYPER_SVPET, its->typer); in its_probe_one()
5122 its->sgir_base = ioremap(its->phys_base + SZ_128K, SZ_64K); in its_probe_one()
5123 if (!its->sgir_base) { in its_probe_one()
5128 its->mpidr = readl_relaxed(its->base + GITS_MPIDR); in its_probe_one()
5130 pr_info("ITS@%pa: Using GICv4.1 mode %08x %08x\n", in its_probe_one()
5131 &its->phys_base, its->mpidr, svpet); in its_probe_one()
5135 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, in its_probe_one()
5141 its->cmd_base = (void *)page_address(page); in its_probe_one()
5142 its->cmd_write = its->cmd_base; in its_probe_one()
5144 err = its_alloc_tables(its); in its_probe_one()
5148 err = its_alloc_collections(its); in its_probe_one()
5152 baser = (virt_to_phys(its->cmd_base) | in its_probe_one()
5158 gits_write_cbaser(baser, its->base + GITS_CBASER); in its_probe_one()
5159 tmp = gits_read_cbaser(its->base + GITS_CBASER); in its_probe_one()
5161 if (its->flags & ITS_FLAGS_FORCE_NON_SHAREABLE) in its_probe_one()
5174 gits_write_cbaser(baser, its->base + GITS_CBASER); in its_probe_one()
5176 pr_info("ITS: using cache flushing for cmd queue\n"); in its_probe_one()
5177 its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING; in its_probe_one()
5180 gits_write_cwriter(0, its->base + GITS_CWRITER); in its_probe_one()
5181 ctlr = readl_relaxed(its->base + GITS_CTLR); in its_probe_one()
5183 if (is_v4(its)) in its_probe_one()
5185 writel_relaxed(ctlr, its->base + GITS_CTLR); in its_probe_one()
5187 err = its_init_domain(its); in its_probe_one()
5192 list_add(&its->entry, &its_nodes); in its_probe_one()
5198 its_free_tables(its); in its_probe_one()
5200 free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ)); in its_probe_one()
5202 if (its->sgir_base) in its_probe_one()
5203 iounmap(its->sgir_base); in its_probe_one()
5205 pr_err("ITS@%pa: failed probing (%d)\n", &its->phys_base, err); in its_probe_one()
5362 { .compatible = "arm,gic-v3-its", },
5370 struct its_node *its; in its_node_init() local
5377 pr_info("ITS %pR\n", res); in its_node_init()
5379 its = kzalloc(sizeof(*its), GFP_KERNEL); in its_node_init()
5380 if (!its) in its_node_init()
5383 raw_spin_lock_init(&its->lock); in its_node_init()
5384 mutex_init(&its->dev_alloc_lock); in its_node_init()
5385 INIT_LIST_HEAD(&its->entry); in its_node_init()
5386 INIT_LIST_HEAD(&its->its_device_list); in its_node_init()
5388 its->typer = gic_read_typer(its_base + GITS_TYPER); in its_node_init()
5389 its->base = its_base; in its_node_init()
5390 its->phys_base = res->start; in its_node_init()
5391 its->get_msi_base = its_irq_get_msi_base; in its_node_init()
5392 its->msi_domain_flags = IRQ_DOMAIN_FLAG_ISOLATED_MSI; in its_node_init()
5394 its->numa_node = numa_node; in its_node_init()
5395 its->fwnode_handle = handle; in its_node_init()
5397 return its; in its_node_init()
5404 static void its_node_destroy(struct its_node *its) in its_node_destroy() argument
5406 iounmap(its->base); in its_node_destroy()
5407 kfree(its); in its_node_destroy()
5417 * Make sure *all* the ITS are reset before we probe any, as in its_of_probe()
5418 * they may be sharing memory. If any of the ITS fails to in its_of_probe()
5436 struct its_node *its; in its_of_probe() local
5441 pr_warn("%pOF: no msi-controller property, ITS ignored\n", in its_of_probe()
5452 its = its_node_init(&res, &np->fwnode, of_node_to_nid(np)); in its_of_probe()
5453 if (!its) in its_of_probe()
5456 err = its_probe_one(its); in its_of_probe()
5458 its_node_destroy(its); in its_of_probe()
5473 /* GIC ITS ID */
5508 pr_err("SRAT: Invalid header length %d in ITS affinity\n", in gic_acpi_parse_srat_its()
5521 pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node); in gic_acpi_parse_srat_its()
5528 pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n", in gic_acpi_parse_srat_its()
5556 /* free the its_srat_maps after ITS probing */
5572 struct its_node *its; in gic_acpi_parse_madt_its() local
5584 pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n", in gic_acpi_parse_madt_its()
5592 pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n", in gic_acpi_parse_madt_its()
5597 its = its_node_init(&res, dom_handle, in gic_acpi_parse_madt_its()
5599 if (!its) { in gic_acpi_parse_madt_its()
5606 its->flags |= ITS_FLAGS_FORCE_NON_SHAREABLE; in gic_acpi_parse_madt_its()
5608 err = its_probe_one(its); in gic_acpi_parse_madt_its()
5639 * Make sure *all* the ITS are reset before we probe any, as in its_acpi_probe()
5640 * they may be sharing memory. If any of the ITS fails to in its_acpi_probe()
5681 struct its_node *its; in its_init() local
5697 pr_warn("ITS: No ITS available, not enabling LPIs\n"); in its_init()
5705 list_for_each_entry(its, &its_nodes, entry) { in its_init()
5706 has_v4 |= is_v4(its); in its_init()
5707 has_v4_1 |= is_v4_1(its); in its_init()
5725 pr_err("ITS: Disabling GICv4 support\n"); in its_init()