Lines Matching +full:0 +full:x00000
15 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x22222222},
16 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
17 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000081},
18 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000f3cf},
19 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222222},
20 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
21 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
22 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
23 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
24 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
25 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
26 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
27 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
28 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
29 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
30 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
31 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
32 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01202222},
33 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
34 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040f00},
35 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05522022},
36 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
37 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
38 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
39 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
40 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
41 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x02222222},
42 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
43 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
44 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
45 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
46 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
47 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
48 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
49 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
50 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
51 {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
52 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
53 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
54 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
55 {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
56 {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
57 {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
58 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
59 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
60 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
66 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
67 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
68 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
69 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
70 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
71 {REG_A6XX_RBBM_CLOCK_CNTL_TP1, 0x02222222},
72 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
73 {REG_A6XX_RBBM_CLOCK_CNTL2_TP1, 0x22222222},
74 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
75 {REG_A6XX_RBBM_CLOCK_CNTL3_TP1, 0x22222222},
76 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
77 {REG_A6XX_RBBM_CLOCK_CNTL4_TP1, 0x00022222},
78 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
79 {REG_A6XX_RBBM_CLOCK_HYST_TP1, 0x77777777},
80 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
81 {REG_A6XX_RBBM_CLOCK_HYST2_TP1, 0x77777777},
82 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
83 {REG_A6XX_RBBM_CLOCK_HYST3_TP1, 0x77777777},
84 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
85 {REG_A6XX_RBBM_CLOCK_HYST4_TP1, 0x00077777},
86 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
87 {REG_A6XX_RBBM_CLOCK_DELAY_TP1, 0x11111111},
88 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
89 {REG_A6XX_RBBM_CLOCK_DELAY2_TP1, 0x11111111},
90 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
91 {REG_A6XX_RBBM_CLOCK_DELAY3_TP1, 0x11111111},
92 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
93 {REG_A6XX_RBBM_CLOCK_DELAY4_TP1, 0x00011111},
94 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
95 {REG_A6XX_RBBM_CLOCK_CNTL2_UCHE, 0x22222222},
96 {REG_A6XX_RBBM_CLOCK_CNTL3_UCHE, 0x22222222},
97 {REG_A6XX_RBBM_CLOCK_CNTL4_UCHE, 0x00222222},
98 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
99 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
100 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
101 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x00002222},
102 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002020},
103 {REG_A6XX_RBBM_CLOCK_CNTL_CCU1, 0x00002220},
104 {REG_A6XX_RBBM_CLOCK_CNTL_CCU2, 0x00002220},
105 {REG_A6XX_RBBM_CLOCK_CNTL_CCU3, 0x00002220},
106 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
107 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1, 0x00040F00},
108 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2, 0x00040F00},
109 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3, 0x00040F00},
110 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05022022},
111 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
112 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
113 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
114 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
115 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
116 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
117 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
118 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
119 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
120 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
121 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
122 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
123 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
124 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
125 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
126 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
127 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
128 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
133 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
134 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
135 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
136 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000f3cf},
137 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
138 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
139 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
140 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
141 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
142 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
143 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
144 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
145 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
146 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
147 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
148 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
149 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
150 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
151 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
152 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040f00},
153 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022},
154 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
155 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
156 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
157 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
158 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
159 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
160 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
161 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
162 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
163 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
164 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
165 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
166 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
167 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
168 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
169 {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
170 {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
171 {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
172 {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000777},
173 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
174 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
175 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
176 {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
177 {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
178 {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
179 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
180 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
181 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
186 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x22222222},
187 {REG_A6XX_RBBM_CLOCK_CNTL_SP1, 0x22222222},
188 {REG_A6XX_RBBM_CLOCK_CNTL_SP2, 0x22222222},
189 {REG_A6XX_RBBM_CLOCK_CNTL_SP3, 0x22222222},
190 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02022220},
191 {REG_A6XX_RBBM_CLOCK_CNTL2_SP1, 0x02022220},
192 {REG_A6XX_RBBM_CLOCK_CNTL2_SP2, 0x02022220},
193 {REG_A6XX_RBBM_CLOCK_CNTL2_SP3, 0x02022220},
194 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
195 {REG_A6XX_RBBM_CLOCK_DELAY_SP1, 0x00000080},
196 {REG_A6XX_RBBM_CLOCK_DELAY_SP2, 0x00000080},
197 {REG_A6XX_RBBM_CLOCK_DELAY_SP3, 0x00000080},
198 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000f3cf},
199 {REG_A6XX_RBBM_CLOCK_HYST_SP1, 0x0000f3cf},
200 {REG_A6XX_RBBM_CLOCK_HYST_SP2, 0x0000f3cf},
201 {REG_A6XX_RBBM_CLOCK_HYST_SP3, 0x0000f3cf},
202 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
203 {REG_A6XX_RBBM_CLOCK_CNTL_TP1, 0x02222222},
204 {REG_A6XX_RBBM_CLOCK_CNTL_TP2, 0x02222222},
205 {REG_A6XX_RBBM_CLOCK_CNTL_TP3, 0x02222222},
206 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
207 {REG_A6XX_RBBM_CLOCK_CNTL2_TP1, 0x22222222},
208 {REG_A6XX_RBBM_CLOCK_CNTL2_TP2, 0x22222222},
209 {REG_A6XX_RBBM_CLOCK_CNTL2_TP3, 0x22222222},
210 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
211 {REG_A6XX_RBBM_CLOCK_CNTL3_TP1, 0x22222222},
212 {REG_A6XX_RBBM_CLOCK_CNTL3_TP2, 0x22222222},
213 {REG_A6XX_RBBM_CLOCK_CNTL3_TP3, 0x22222222},
214 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
215 {REG_A6XX_RBBM_CLOCK_CNTL4_TP1, 0x00022222},
216 {REG_A6XX_RBBM_CLOCK_CNTL4_TP2, 0x00022222},
217 {REG_A6XX_RBBM_CLOCK_CNTL4_TP3, 0x00022222},
218 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
219 {REG_A6XX_RBBM_CLOCK_HYST_TP1, 0x77777777},
220 {REG_A6XX_RBBM_CLOCK_HYST_TP2, 0x77777777},
221 {REG_A6XX_RBBM_CLOCK_HYST_TP3, 0x77777777},
222 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
223 {REG_A6XX_RBBM_CLOCK_HYST2_TP1, 0x77777777},
224 {REG_A6XX_RBBM_CLOCK_HYST2_TP2, 0x77777777},
225 {REG_A6XX_RBBM_CLOCK_HYST2_TP3, 0x77777777},
226 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
227 {REG_A6XX_RBBM_CLOCK_HYST3_TP1, 0x77777777},
228 {REG_A6XX_RBBM_CLOCK_HYST3_TP2, 0x77777777},
229 {REG_A6XX_RBBM_CLOCK_HYST3_TP3, 0x77777777},
230 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
231 {REG_A6XX_RBBM_CLOCK_HYST4_TP1, 0x00077777},
232 {REG_A6XX_RBBM_CLOCK_HYST4_TP2, 0x00077777},
233 {REG_A6XX_RBBM_CLOCK_HYST4_TP3, 0x00077777},
234 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
235 {REG_A6XX_RBBM_CLOCK_DELAY_TP1, 0x11111111},
236 {REG_A6XX_RBBM_CLOCK_DELAY_TP2, 0x11111111},
237 {REG_A6XX_RBBM_CLOCK_DELAY_TP3, 0x11111111},
238 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
239 {REG_A6XX_RBBM_CLOCK_DELAY2_TP1, 0x11111111},
240 {REG_A6XX_RBBM_CLOCK_DELAY2_TP2, 0x11111111},
241 {REG_A6XX_RBBM_CLOCK_DELAY2_TP3, 0x11111111},
242 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
243 {REG_A6XX_RBBM_CLOCK_DELAY3_TP1, 0x11111111},
244 {REG_A6XX_RBBM_CLOCK_DELAY3_TP2, 0x11111111},
245 {REG_A6XX_RBBM_CLOCK_DELAY3_TP3, 0x11111111},
246 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
247 {REG_A6XX_RBBM_CLOCK_DELAY4_TP1, 0x00011111},
248 {REG_A6XX_RBBM_CLOCK_DELAY4_TP2, 0x00011111},
249 {REG_A6XX_RBBM_CLOCK_DELAY4_TP3, 0x00011111},
250 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
251 {REG_A6XX_RBBM_CLOCK_CNTL2_UCHE, 0x22222222},
252 {REG_A6XX_RBBM_CLOCK_CNTL3_UCHE, 0x22222222},
253 {REG_A6XX_RBBM_CLOCK_CNTL4_UCHE, 0x00222222},
254 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
255 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
256 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
257 {REG_A6XX_RBBM_CLOCK_CNTL_RB1, 0x22222222},
258 {REG_A6XX_RBBM_CLOCK_CNTL_RB2, 0x22222222},
259 {REG_A6XX_RBBM_CLOCK_CNTL_RB3, 0x22222222},
260 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x00002222},
261 {REG_A6XX_RBBM_CLOCK_CNTL2_RB1, 0x00002222},
262 {REG_A6XX_RBBM_CLOCK_CNTL2_RB2, 0x00002222},
263 {REG_A6XX_RBBM_CLOCK_CNTL2_RB3, 0x00002222},
264 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
265 {REG_A6XX_RBBM_CLOCK_CNTL_CCU1, 0x00002220},
266 {REG_A6XX_RBBM_CLOCK_CNTL_CCU2, 0x00002220},
267 {REG_A6XX_RBBM_CLOCK_CNTL_CCU3, 0x00002220},
268 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040f00},
269 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1, 0x00040f00},
270 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2, 0x00040f00},
271 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3, 0x00040f00},
272 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05022022},
273 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
274 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
275 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
276 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
277 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
278 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
279 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
280 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
281 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
282 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
283 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
284 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
285 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
286 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
287 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
288 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
289 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
290 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
295 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
296 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
297 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
298 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
299 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
300 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
301 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
302 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
303 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
304 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
305 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
306 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
307 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
308 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
309 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
310 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
311 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
312 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
313 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
314 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
315 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05222022},
316 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
317 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
318 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
319 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
320 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
321 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
322 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
323 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
324 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
325 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
326 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
327 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
328 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
329 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
330 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
331 {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
332 {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
333 {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
334 {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000000},
335 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
336 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
337 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
338 {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
339 {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
340 {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
341 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
342 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
343 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
348 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
349 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
350 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
351 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
352 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
353 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
354 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
355 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
356 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
357 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
358 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
359 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
360 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
361 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
362 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
363 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
364 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
365 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
366 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
367 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
368 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022},
369 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
370 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
371 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
372 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
373 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
374 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
375 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
376 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
377 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
378 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
379 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
380 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
381 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
382 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
383 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
384 {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
385 {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
386 {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
387 {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000777},
388 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
389 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
390 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
391 {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
392 {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
393 {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
394 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
395 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
396 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
401 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
402 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
403 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
404 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
405 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222222},
406 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
407 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
408 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
409 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
410 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
411 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
412 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
413 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
414 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
415 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
416 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
417 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
418 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
419 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
420 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
421 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022},
422 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
423 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
424 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
425 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
426 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
427 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
428 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
429 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
430 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
431 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
432 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
433 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
434 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
435 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
436 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
437 {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
438 {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
439 {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
440 {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000000},
441 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
442 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
443 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
444 {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
445 {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
446 {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
447 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
448 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
449 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
454 {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
455 {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
456 {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
457 {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
458 {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222222},
459 {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
460 {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
461 {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
462 {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
463 {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
464 {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
465 {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
466 {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
467 {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
468 {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
469 {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
470 {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
471 {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
472 {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
473 {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
474 {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022},
475 {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
476 {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
477 {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
478 {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
479 {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
480 {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
481 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
482 {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
483 {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
484 {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
485 {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
486 {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
487 {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
488 {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
489 {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
490 {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
491 {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
492 {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
493 {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000000},
494 {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
495 {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
496 {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
497 {REG_A6XX_RBBM_CLOCK_CNTL, 0x8AA8AA82},
498 {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
499 {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
500 {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
501 {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
502 {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
503 {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
504 {REG_A6XX_GPU_GMU_AO_GMU_CGC_DELAY_CNTL, 0x10111},
505 {REG_A6XX_GPU_GMU_AO_GMU_CGC_HYST_CNTL, 0x5555},
511 A6XX_PROTECT_RDONLY(0x00000, 0x04ff),
512 A6XX_PROTECT_RDONLY(0x00501, 0x0005),
513 A6XX_PROTECT_RDONLY(0x0050b, 0x02f4),
514 A6XX_PROTECT_NORDWR(0x0050e, 0x0000),
515 A6XX_PROTECT_NORDWR(0x00510, 0x0000),
516 A6XX_PROTECT_NORDWR(0x00534, 0x0000),
517 A6XX_PROTECT_NORDWR(0x00800, 0x0082),
518 A6XX_PROTECT_NORDWR(0x008a0, 0x0008),
519 A6XX_PROTECT_NORDWR(0x008ab, 0x0024),
520 A6XX_PROTECT_RDONLY(0x008de, 0x00ae),
521 A6XX_PROTECT_NORDWR(0x00900, 0x004d),
522 A6XX_PROTECT_NORDWR(0x0098d, 0x0272),
523 A6XX_PROTECT_NORDWR(0x00e00, 0x0001),
524 A6XX_PROTECT_NORDWR(0x00e03, 0x000c),
525 A6XX_PROTECT_NORDWR(0x03c00, 0x00c3),
526 A6XX_PROTECT_RDONLY(0x03cc4, 0x1fff),
527 A6XX_PROTECT_NORDWR(0x08630, 0x01cf),
528 A6XX_PROTECT_NORDWR(0x08e00, 0x0000),
529 A6XX_PROTECT_NORDWR(0x08e08, 0x0000),
530 A6XX_PROTECT_NORDWR(0x08e50, 0x001f),
531 A6XX_PROTECT_NORDWR(0x09624, 0x01db),
532 A6XX_PROTECT_NORDWR(0x09e70, 0x0001),
533 A6XX_PROTECT_NORDWR(0x09e78, 0x0187),
534 A6XX_PROTECT_NORDWR(0x0a630, 0x01cf),
535 A6XX_PROTECT_NORDWR(0x0ae02, 0x0000),
536 A6XX_PROTECT_NORDWR(0x0ae50, 0x032f),
537 A6XX_PROTECT_NORDWR(0x0b604, 0x0000),
538 A6XX_PROTECT_NORDWR(0x0be02, 0x0001),
539 A6XX_PROTECT_NORDWR(0x0be20, 0x17df),
540 A6XX_PROTECT_NORDWR(0x0f000, 0x0bff),
541 A6XX_PROTECT_RDONLY(0x0fc00, 0x1fff),
542 A6XX_PROTECT_NORDWR(0x11c00, 0x0000), /* note: infinite range */
547 A6XX_PROTECT_RDONLY(0x00000, 0x04ff),
548 A6XX_PROTECT_RDONLY(0x00501, 0x0005),
549 A6XX_PROTECT_RDONLY(0x0050b, 0x02f4),
550 A6XX_PROTECT_NORDWR(0x0050e, 0x0000),
551 A6XX_PROTECT_NORDWR(0x00510, 0x0000),
552 A6XX_PROTECT_NORDWR(0x00534, 0x0000),
553 A6XX_PROTECT_NORDWR(0x00800, 0x0082),
554 A6XX_PROTECT_NORDWR(0x008a0, 0x0008),
555 A6XX_PROTECT_NORDWR(0x008ab, 0x0024),
556 A6XX_PROTECT_RDONLY(0x008de, 0x00ae),
557 A6XX_PROTECT_NORDWR(0x00900, 0x004d),
558 A6XX_PROTECT_NORDWR(0x0098d, 0x0272),
559 A6XX_PROTECT_NORDWR(0x00e00, 0x0001),
560 A6XX_PROTECT_NORDWR(0x00e03, 0x000c),
561 A6XX_PROTECT_NORDWR(0x03c00, 0x00c3),
562 A6XX_PROTECT_RDONLY(0x03cc4, 0x1fff),
563 A6XX_PROTECT_NORDWR(0x08630, 0x01cf),
564 A6XX_PROTECT_NORDWR(0x08e00, 0x0000),
565 A6XX_PROTECT_NORDWR(0x08e08, 0x0000),
566 A6XX_PROTECT_NORDWR(0x08e50, 0x001f),
567 A6XX_PROTECT_NORDWR(0x08e80, 0x027f),
568 A6XX_PROTECT_NORDWR(0x09624, 0x01db),
569 A6XX_PROTECT_NORDWR(0x09e60, 0x0011),
570 A6XX_PROTECT_NORDWR(0x09e78, 0x0187),
571 A6XX_PROTECT_NORDWR(0x0a630, 0x01cf),
572 A6XX_PROTECT_NORDWR(0x0ae02, 0x0000),
573 A6XX_PROTECT_NORDWR(0x0ae50, 0x032f),
574 A6XX_PROTECT_NORDWR(0x0b604, 0x0000),
575 A6XX_PROTECT_NORDWR(0x0b608, 0x0007),
576 A6XX_PROTECT_NORDWR(0x0be02, 0x0001),
577 A6XX_PROTECT_NORDWR(0x0be20, 0x17df),
578 A6XX_PROTECT_NORDWR(0x0f000, 0x0bff),
579 A6XX_PROTECT_RDONLY(0x0fc00, 0x1fff),
580 A6XX_PROTECT_NORDWR(0x18400, 0x1fff),
581 A6XX_PROTECT_NORDWR(0x1a800, 0x1fff),
582 A6XX_PROTECT_NORDWR(0x1f400, 0x0443),
583 A6XX_PROTECT_RDONLY(0x1f844, 0x007b),
584 A6XX_PROTECT_NORDWR(0x1f887, 0x001b),
585 A6XX_PROTECT_NORDWR(0x1f8c0, 0x0000), /* note: infinite range */
591 A6XX_PROTECT_RDONLY(0x00000, 0x04ff),
592 A6XX_PROTECT_RDONLY(0x00501, 0x0005),
593 A6XX_PROTECT_RDONLY(0x0050b, 0x02f4),
594 A6XX_PROTECT_NORDWR(0x0050e, 0x0000),
595 A6XX_PROTECT_NORDWR(0x00510, 0x0000),
596 A6XX_PROTECT_NORDWR(0x00534, 0x0000),
597 A6XX_PROTECT_NORDWR(0x00800, 0x0082),
598 A6XX_PROTECT_NORDWR(0x008a0, 0x0008),
599 A6XX_PROTECT_NORDWR(0x008ab, 0x0024),
600 A6XX_PROTECT_RDONLY(0x008de, 0x00ae),
601 A6XX_PROTECT_NORDWR(0x00900, 0x004d),
602 A6XX_PROTECT_NORDWR(0x0098d, 0x0272),
603 A6XX_PROTECT_NORDWR(0x00e00, 0x0001),
604 A6XX_PROTECT_NORDWR(0x00e03, 0x000c),
605 A6XX_PROTECT_NORDWR(0x03c00, 0x00c3),
606 A6XX_PROTECT_RDONLY(0x03cc4, 0x1fff),
607 A6XX_PROTECT_NORDWR(0x08630, 0x01cf),
608 A6XX_PROTECT_NORDWR(0x08e00, 0x0000),
609 A6XX_PROTECT_NORDWR(0x08e08, 0x0000),
610 A6XX_PROTECT_NORDWR(0x08e50, 0x001f),
611 A6XX_PROTECT_NORDWR(0x08e80, 0x027f),
612 A6XX_PROTECT_NORDWR(0x09624, 0x01db),
613 A6XX_PROTECT_NORDWR(0x09e60, 0x0011),
614 A6XX_PROTECT_NORDWR(0x09e78, 0x0187),
615 A6XX_PROTECT_NORDWR(0x0a630, 0x01cf),
616 A6XX_PROTECT_NORDWR(0x0ae02, 0x0000),
617 A6XX_PROTECT_NORDWR(0x0ae50, 0x012f),
618 A6XX_PROTECT_NORDWR(0x0b604, 0x0000),
619 A6XX_PROTECT_NORDWR(0x0b608, 0x0006),
620 A6XX_PROTECT_NORDWR(0x0be02, 0x0001),
621 A6XX_PROTECT_NORDWR(0x0be20, 0x015f),
622 A6XX_PROTECT_NORDWR(0x0d000, 0x05ff),
623 A6XX_PROTECT_NORDWR(0x0f000, 0x0bff),
624 A6XX_PROTECT_RDONLY(0x0fc00, 0x1fff),
625 A6XX_PROTECT_NORDWR(0x18400, 0x1fff),
626 A6XX_PROTECT_NORDWR(0x1a400, 0x1fff),
627 A6XX_PROTECT_NORDWR(0x1f400, 0x0443),
628 A6XX_PROTECT_RDONLY(0x1f844, 0x007b),
629 A6XX_PROTECT_NORDWR(0x1f860, 0x0000),
630 A6XX_PROTECT_NORDWR(0x1f887, 0x001b),
631 A6XX_PROTECT_NORDWR(0x1f8c0, 0x0000), /* note: infinite range */
637 A6XX_PROTECT_RDONLY(0x00000, 0x004ff),
638 A6XX_PROTECT_RDONLY(0x00501, 0x00001),
639 A6XX_PROTECT_RDONLY(0x0050b, 0x002f4),
640 A6XX_PROTECT_NORDWR(0x0050e, 0x00000),
641 A6XX_PROTECT_NORDWR(0x00510, 0x00000),
642 A6XX_PROTECT_NORDWR(0x00534, 0x00000),
643 A6XX_PROTECT_NORDWR(0x00800, 0x00082),
644 A6XX_PROTECT_NORDWR(0x008a0, 0x00008),
645 A6XX_PROTECT_NORDWR(0x008ab, 0x00024),
646 A6XX_PROTECT_RDONLY(0x008de, 0x000ae),
647 A6XX_PROTECT_NORDWR(0x00900, 0x0004d),
648 A6XX_PROTECT_NORDWR(0x0098d, 0x00272),
649 A6XX_PROTECT_NORDWR(0x00e00, 0x00001),
650 A6XX_PROTECT_NORDWR(0x00e03, 0x0000c),
651 A6XX_PROTECT_NORDWR(0x03c00, 0x000c3),
652 A6XX_PROTECT_RDONLY(0x03cc4, 0x01fff),
653 A6XX_PROTECT_NORDWR(0x08630, 0x001cf),
654 A6XX_PROTECT_NORDWR(0x08e00, 0x00000),
655 A6XX_PROTECT_NORDWR(0x08e08, 0x00007),
656 A6XX_PROTECT_NORDWR(0x08e50, 0x0001f),
657 A6XX_PROTECT_NORDWR(0x08e80, 0x0027f),
658 A6XX_PROTECT_NORDWR(0x09624, 0x001db),
659 A6XX_PROTECT_NORDWR(0x09e60, 0x00011),
660 A6XX_PROTECT_NORDWR(0x09e78, 0x00187),
661 A6XX_PROTECT_NORDWR(0x0a630, 0x001cf),
662 A6XX_PROTECT_NORDWR(0x0ae02, 0x00000),
663 A6XX_PROTECT_NORDWR(0x0ae50, 0x0012f),
664 A6XX_PROTECT_NORDWR(0x0b604, 0x00000),
665 A6XX_PROTECT_NORDWR(0x0b608, 0x00006),
666 A6XX_PROTECT_NORDWR(0x0be02, 0x00001),
667 A6XX_PROTECT_NORDWR(0x0be20, 0x0015f),
668 A6XX_PROTECT_NORDWR(0x0d000, 0x005ff),
669 A6XX_PROTECT_NORDWR(0x0f000, 0x00bff),
670 A6XX_PROTECT_RDONLY(0x0fc00, 0x01fff),
671 A6XX_PROTECT_NORDWR(0x11c00, 0x00000), /*note: infiite range */
677 .chip_ids = ADRENO_CHIP_IDS(0x06010000),
690 .gmu_cgc_mode = 0x00020202,
691 .prim_fifo_threshold = 0x00080000,
701 { 0, 0 },
708 .chip_ids = ADRENO_CHIP_IDS(0x06010500),
722 .gmu_cgc_mode = 0x00000222,
723 .prim_fifo_threshold = 0x0018000,
727 * The default speed bin (0) has the same values as
730 { 0, 0 },
731 { 90, 0 },
738 .chip_ids = ADRENO_CHIP_IDS(0x06010800),
752 .gmu_cgc_mode = 0x00000222,
753 .prim_fifo_threshold = 0x00180000,
756 { 0, 0 },
763 .chip_ids = ADRENO_CHIP_IDS(0x06010800),
776 .gmu_cgc_mode = 0x00000222,
777 .prim_fifo_threshold = 0x00180000,
780 { 0, 0 },
786 .chip_ids = ADRENO_CHIP_IDS(0x06010900),
800 .gmu_cgc_mode = 0x00000222,
801 .prim_fifo_threshold = 0x00018000,
804 { 0, 0 },
810 .chip_ids = ADRENO_CHIP_IDS(0x06010901),
824 .gmu_cgc_mode = 0x00000222,
825 .prim_fifo_threshold = 0x00018000,
828 { 0, 0 },
833 .chip_ids = ADRENO_CHIP_IDS(0x06010900),
848 .gmu_cgc_mode = 0x00000222,
849 .prim_fifo_threshold = 0x00018000,
852 { 0, 0 },
859 .chip_ids = ADRENO_CHIP_IDS(0x06020100),
874 .gmu_cgc_mode = 0x00020200,
875 .prim_fifo_threshold = 0x00010000,
879 { 0, 0 },
884 0x06030001,
885 0x06030002
901 .gmu_cgc_mode = 0x00020202,
902 .prim_fifo_threshold = 0x00180000,
905 .chip_ids = ADRENO_CHIP_IDS(0x06040001),
920 .gmu_cgc_mode = 0x00020202,
921 .prim_fifo_threshold = 0x00180000,
924 { 0, 0 },
928 .chip_ids = ADRENO_CHIP_IDS(0x06050002),
944 .gmu_cgc_mode = 0x00020202,
945 .prim_fifo_threshold = 0x00300200,
949 { 0, 0 },
955 .chip_ids = ADRENO_CHIP_IDS(0x06060001),
971 .gmu_cgc_mode = 0x00020000,
972 .prim_fifo_threshold = 0x00300200,
976 .chip_ids = ADRENO_CHIP_IDS(0x06030500),
991 .gmu_cgc_mode = 0x00020202,
992 .prim_fifo_threshold = 0x00200200,
996 { 0, 0 },
997 { 117, 0 },
1003 .chip_ids = ADRENO_CHIP_IDS(0x06080001),
1018 .gmu_cgc_mode = 0x00020202,
1019 .prim_fifo_threshold = 0x00200200,
1022 .chip_ids = ADRENO_CHIP_IDS(0x06090000),
1037 .gmu_cgc_mode = 0x00020200,
1038 .prim_fifo_threshold = 0x00800200,
1057 { REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x22222222 },
1058 { REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220 },
1059 { REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000081 },
1060 { REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000f3cf },
1061 { REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222222 },
1062 { REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222 },
1063 { REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222 },
1064 { REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222 },
1065 { REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111 },
1066 { REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111 },
1067 { REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111 },
1068 { REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111 },
1069 { REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777 },
1070 { REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777 },
1071 { REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777 },
1072 { REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777 },
1073 { REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222 },
1074 { REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01202222 },
1075 { REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220 },
1076 { REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040f00 },
1077 { REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05522022 },
1078 { REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555 },
1079 { REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011 },
1080 { REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044 },
1081 { REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222 },
1082 { REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222 },
1083 { REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x02222222 },
1084 { REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002 },
1085 { REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222 },
1086 { REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000 },
1087 { REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222 },
1088 { REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200 },
1089 { REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000 },
1090 { REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000 },
1091 { REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000 },
1092 { REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004 },
1093 { REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000 },
1094 { REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222 },
1095 { REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004 },
1096 { REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002 },
1097 { REG_A6XX_RBBM_ISDB_CNT, 0x00000182 },
1098 { REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000 },
1099 { REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000 },
1100 { REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222 },
1101 { REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111 },
1102 { REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555 },
1103 { REG_A6XX_RBBM_CLOCK_CNTL_FCHE, 0x00000222 },
1104 { REG_A6XX_RBBM_CLOCK_DELAY_FCHE, 0x00000000 },
1105 { REG_A6XX_RBBM_CLOCK_HYST_FCHE, 0x00000000 },
1106 { REG_A6XX_RBBM_CLOCK_CNTL_GLC, 0x00222222 },
1107 { REG_A6XX_RBBM_CLOCK_DELAY_GLC, 0x00000000 },
1108 { REG_A6XX_RBBM_CLOCK_HYST_GLC, 0x00000000 },
1109 { REG_A6XX_RBBM_CLOCK_CNTL_MHUB, 0x00000002 },
1110 { REG_A6XX_RBBM_CLOCK_DELAY_MHUB, 0x00000000 },
1111 { REG_A6XX_RBBM_CLOCK_HYST_MHUB, 0x00000000 },
1116 { REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222 },
1117 { REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02022222 },
1118 { REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000f3cf },
1119 { REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080 },
1120 { REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222220 },
1121 { REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222 },
1122 { REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222 },
1123 { REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00222222 },
1124 { REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777 },
1125 { REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777 },
1126 { REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777 },
1127 { REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777 },
1128 { REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111 },
1129 { REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111 },
1130 { REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111 },
1131 { REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111 },
1132 { REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222 },
1133 { REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004 },
1134 { REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002 },
1135 { REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222 },
1136 { REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222 },
1137 { REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220 },
1138 { REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x44000f00 },
1139 { REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022 },
1140 { REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00555555 },
1141 { REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011 },
1142 { REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00440044 },
1143 { REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222 },
1144 { REG_A7XX_RBBM_CLOCK_MODE2_GRAS, 0x00000222 },
1145 { REG_A7XX_RBBM_CLOCK_MODE_BV_GRAS, 0x00222222 },
1146 { REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x02222223 },
1147 { REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222 },
1148 { REG_A7XX_RBBM_CLOCK_MODE_BV_GPC, 0x00222222 },
1149 { REG_A7XX_RBBM_CLOCK_MODE_BV_VFD, 0x00002222 },
1150 { REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000 },
1151 { REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004 },
1152 { REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000 },
1153 { REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000 },
1154 { REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200 },
1155 { REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222 },
1156 { REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222 },
1157 { REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000 },
1158 { REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000 },
1159 { REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002 },
1160 { REG_A7XX_RBBM_CLOCK_MODE_BV_LRZ, 0x55555552 },
1161 { REG_A7XX_RBBM_CLOCK_MODE_CP, 0x00000223 },
1162 { REG_A6XX_RBBM_CLOCK_CNTL, 0x8aa8aa82 },
1163 { REG_A6XX_RBBM_ISDB_CNT, 0x00000182 },
1164 { REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000 },
1165 { REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000 },
1166 { REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222 },
1167 { REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111 },
1168 { REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555 },
1173 { REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222 },
1174 { REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x22022222 },
1175 { REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x003cf3cf },
1176 { REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080 },
1177 { REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222220 },
1178 { REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222 },
1179 { REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222 },
1180 { REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00222222 },
1181 { REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777 },
1182 { REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777 },
1183 { REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777 },
1184 { REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777 },
1185 { REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111 },
1186 { REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111 },
1187 { REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111 },
1188 { REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111 },
1189 { REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222 },
1190 { REG_A6XX_RBBM_CLOCK_CNTL2_UCHE, 0x00222222 },
1191 { REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000444 },
1192 { REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000222 },
1193 { REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222 },
1194 { REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222 },
1195 { REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220 },
1196 { REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x44000f00 },
1197 { REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022 },
1198 { REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00555555 },
1199 { REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011 },
1200 { REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00440044 },
1201 { REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222 },
1202 { REG_A7XX_RBBM_CLOCK_MODE2_GRAS, 0x00000222 },
1203 { REG_A7XX_RBBM_CLOCK_MODE_BV_GRAS, 0x00222222 },
1204 { REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x02222223 },
1205 { REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00222222 },
1206 { REG_A7XX_RBBM_CLOCK_MODE_BV_GPC, 0x00222222 },
1207 { REG_A7XX_RBBM_CLOCK_MODE_BV_VFD, 0x00002222 },
1208 { REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000 },
1209 { REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004 },
1210 { REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000 },
1211 { REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00000000 },
1212 { REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200 },
1213 { REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00000000 },
1214 { REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222 },
1215 { REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000 },
1216 { REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000 },
1217 { REG_A7XX_RBBM_CLOCK_MODE_BV_LRZ, 0x55555552 },
1218 { REG_A7XX_RBBM_CLOCK_HYST2_VFD, 0x00000000 },
1219 { REG_A7XX_RBBM_CLOCK_MODE_CP, 0x00000222 },
1220 { REG_A6XX_RBBM_CLOCK_CNTL, 0x8aa8aa82 },
1221 { REG_A6XX_RBBM_ISDB_CNT, 0x00000182 },
1222 { REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000 },
1223 { REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000 },
1224 { REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222 },
1225 { REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111 },
1226 { REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555 },
1231 A6XX_PROTECT_RDONLY(0x00000, 0x04ff),
1232 A6XX_PROTECT_RDONLY(0x0050b, 0x0058),
1233 A6XX_PROTECT_NORDWR(0x0050e, 0x0000),
1234 A6XX_PROTECT_NORDWR(0x00510, 0x0000),
1235 A6XX_PROTECT_NORDWR(0x00534, 0x0000),
1236 A6XX_PROTECT_RDONLY(0x005fb, 0x009d),
1237 A6XX_PROTECT_NORDWR(0x00699, 0x01e9),
1238 A6XX_PROTECT_NORDWR(0x008a0, 0x0008),
1239 A6XX_PROTECT_NORDWR(0x008ab, 0x0024),
1240 /* 0x008d0-0x008dd and 0x008e0-0x008e6 are unprotected on purpose for tools like perfetto */
1241 A6XX_PROTECT_NORDWR(0x008de, 0x0001),
1242 A6XX_PROTECT_RDONLY(0x008e7, 0x014b),
1243 A6XX_PROTECT_NORDWR(0x00900, 0x004d),
1244 A6XX_PROTECT_NORDWR(0x0098d, 0x00b2),
1245 A6XX_PROTECT_NORDWR(0x00a41, 0x01be),
1246 A6XX_PROTECT_NORDWR(0x00df0, 0x0001),
1247 A6XX_PROTECT_NORDWR(0x00e01, 0x0000),
1248 A6XX_PROTECT_NORDWR(0x00e07, 0x0008),
1249 A6XX_PROTECT_NORDWR(0x03c00, 0x00c3),
1250 A6XX_PROTECT_RDONLY(0x03cc4, 0x1fff),
1251 A6XX_PROTECT_NORDWR(0x08630, 0x01cf),
1252 A6XX_PROTECT_NORDWR(0x08e00, 0x0000),
1253 A6XX_PROTECT_NORDWR(0x08e08, 0x0000),
1254 A6XX_PROTECT_NORDWR(0x08e50, 0x001f),
1255 A6XX_PROTECT_NORDWR(0x08e80, 0x0280),
1256 A6XX_PROTECT_NORDWR(0x09624, 0x01db),
1257 A6XX_PROTECT_NORDWR(0x09e40, 0x0000),
1258 A6XX_PROTECT_NORDWR(0x09e64, 0x000d),
1259 A6XX_PROTECT_NORDWR(0x09e78, 0x0187),
1260 A6XX_PROTECT_NORDWR(0x0a630, 0x01cf),
1261 A6XX_PROTECT_NORDWR(0x0ae02, 0x0000),
1262 A6XX_PROTECT_NORDWR(0x0ae50, 0x000f),
1263 A6XX_PROTECT_NORDWR(0x0ae66, 0x0003),
1264 A6XX_PROTECT_NORDWR(0x0ae6f, 0x0003),
1265 A6XX_PROTECT_NORDWR(0x0b604, 0x0003),
1266 A6XX_PROTECT_NORDWR(0x0ec00, 0x0fff),
1267 A6XX_PROTECT_RDONLY(0x0fc00, 0x1fff),
1268 A6XX_PROTECT_NORDWR(0x18400, 0x0053),
1269 A6XX_PROTECT_RDONLY(0x18454, 0x0004),
1270 A6XX_PROTECT_NORDWR(0x18459, 0x1fff),
1271 A6XX_PROTECT_NORDWR(0x1a459, 0x1fff),
1272 A6XX_PROTECT_NORDWR(0x1c459, 0x1fff),
1273 A6XX_PROTECT_NORDWR(0x1f400, 0x0443),
1274 A6XX_PROTECT_RDONLY(0x1f844, 0x007b),
1275 A6XX_PROTECT_NORDWR(0x1f860, 0x0000),
1276 A6XX_PROTECT_NORDWR(0x1f878, 0x002a),
1278 0,
1279 0,
1280 A6XX_PROTECT_NORDWR(0x1f8c0, 0x00000),
1286 .chip_ids = ADRENO_CHIP_IDS(0x07000200),
1299 .gmu_cgc_mode = 0x00020202,
1300 .prim_fifo_threshold = 0x0000c000,
1303 { 0, 0 },
1309 .chip_ids = ADRENO_CHIP_IDS(0x07030001),
1324 .gmu_cgc_mode = 0x00020000,
1328 .chip_ids = ADRENO_CHIP_IDS(0x43050a01), /* "C510v2" */
1343 .gmu_chipid = 0x7020100,
1344 .gmu_cgc_mode = 0x00020202,
1348 .chip_ids = ADRENO_CHIP_IDS(0x43050c01), /* "C512v2" */
1362 .gmu_chipid = 0x7050001,
1363 .gmu_cgc_mode = 0x00020202,
1367 .chip_ids = ADRENO_CHIP_IDS(0x43051401), /* "C520v2" */
1381 .gmu_chipid = 0x7090100,
1382 .gmu_cgc_mode = 0x00020202,