Lines Matching refs:engineClock

922 	hwmgr->platform_descriptor.clockStep.engineClock = 500;  in vega10_hwmgr_backend_init()
1365 if (hwmgr->platform_descriptor.overdriveLimit.engineClock == 0) in vega10_setup_default_dpm_tables()
1366 hwmgr->platform_descriptor.overdriveLimit.engineClock = in vega10_setup_default_dpm_tables()
1623 hwmgr->platform_descriptor.overdriveLimit.engineClock; in vega10_populate_single_gfx_level()
3328 minimum_clocks.engineClock = hwmgr->display_config->min_core_set_clock; in vega10_apply_state_adjust_rules()
3359 minimum_clocks.engineClock = stable_pstate_sclk; in vega10_apply_state_adjust_rules()
3381 if (sclk < minimum_clocks.engineClock) in vega10_apply_state_adjust_rules()
3382 sclk = (minimum_clocks.engineClock > max_limits->sclk) ? in vega10_apply_state_adjust_rules()
3383 max_limits->sclk : minimum_clocks.engineClock; in vega10_apply_state_adjust_rules()
4813 hwmgr->platform_descriptor.overdriveLimit.engineClock/100); in vega10_emit_clock_levels()
4953 hwmgr->platform_descriptor.overdriveLimit.engineClock/100); in vega10_print_clock_levels()
5191 hwmgr->platform_descriptor.overdriveLimit.engineClock) { in vega10_set_sclk_od()
5194 hwmgr->platform_descriptor.overdriveLimit.engineClock; in vega10_set_sclk_od()
5196 hwmgr->platform_descriptor.overdriveLimit.engineClock); in vega10_set_sclk_od()
5435 hwmgr->platform_descriptor.overdriveLimit.engineClock < clk) { in vega10_check_clk_voltage_valid()
5438 hwmgr->platform_descriptor.overdriveLimit.engineClock/100); in vega10_check_clk_voltage_valid()