Lines Matching +full:exynos +full:- +full:audss +full:- +full:clk
1 // SPDX-License-Identifier: GPL-2.0-only
10 #include <dt-bindings/clock/exynos4.h>
12 #include <linux/clk.h>
13 #include <linux/clk-provider.h>
18 #include "clk.h"
19 #include "clk-cpu.h"
299 /* Exynos 4210-specific parent groups */
338 /* Exynos 4x12-specific parent groups */
878 GATE(CLK_I2C_HDMI, "i2c-hdmi", "aclk100", GATE_IP_PERIL, 14,
966 GATE(CLK_AUDSS, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
1026 np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid"); in exynos4_get_xom()
1051 finpll_f = clk_hw_get_rate(ctx->clk_data.hws[parent]); in exynos4_clk_register_finpll()
1069 { .compatible = "samsung,clock-xxti", .data = (void *)0, },
1070 { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
1129 PLL_36XX_RATE(24 * MHZ, 196608001, 197, 3, 3, -25690),
1286 hws = ctx->clk_data.hws; in exynos4_clk_init()
1399 CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4210_clk_init);
1405 CLK_OF_DECLARE(exynos4212_clk, "samsung,exynos4212-clock", exynos4212_clk_init);
1411 CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4412_clk_init);