Lines Matching +full:uniphier +full:- +full:system +full:- +full:bus
1 # SPDX-License-Identifier: GPL-2.0
50 This driver supports the HSDK core, system, ddr, tunnel and hdmi PLLs
59 Low-Noise JESD204B Compliant Clock Jitter Cleaner With Dual Loop PLLs
88 These multi-function devices have two fixed-rate oscillators, clocked at 32KHz each.
98 multi-function device has one fixed-rate oscillator, clocked
129 be pre-programmed to support other configurations and features not yet
178 This driver supports TI CDCE706 programmable 3-PLL clock synthesizer.
196 For example, the CDCE925 contains two PLLs with spread-spectrum
206 tristate "Clock driver for CS2000 Fractional-N Clock Synthesizer & Clock Multiplier"
213 bool "Clock driver for Airoha EN7523 SoC system clocks"
285 clock. These multi-function devices have two (S2MPS14) or three
286 (S2MPS11, S5M8767) fixed-rate oscillators, clocked at 32KHz each.
302 McPDM. McPDM module is using the external bit clock on the McPDM bus
310 Support for the Analog Devices axi-clkgen pcore clock generator for Xilinx
336 Support for the APM X-Gene SoC reference, PLL, and device clocks.
346 bool "Clock driver for Loongson-2 SoC"
349 This driver provides support for clock controller on Loongson-2 SoC.
352 Say Y here to support Loongson-2 SoC clock driver.
381 tristate "Clock driver for Renesas 9-series PCIe clock generators"
386 This driver supports the Renesas 9-series PCIe clock generator
465 Support for the Canaan Kendryte K210 RISC-V SoC clocks.
479 source "drivers/clk/baikal-t1/Kconfig"
504 source "drivers/clk/sunxi-ng/Kconfig"
509 source "drivers/clk/uniphier/Kconfig"
547 Kunit test for the clk-fractional-divider type.