Lines Matching +full:gpio2 +full:- +full:width
1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2 /* Copyright (c) 2020-2021 Microchip Technology Inc */
4 /dts-v1/;
7 #include "mpfs-icicle-kit-fabric.dtsi"
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/leds/common.h>
12 model = "Microchip PolarFire-SoC Icicle Kit";
13 compatible = "microchip,mpfs-icicle-reference-rtlv2210", "microchip,mpfs-icicle-kit",
26 stdout-path = "serial1:115200n8";
30 compatible = "gpio-leds";
32 led-1 {
33 gpios = <&gpio2 16 GPIO_ACTIVE_HIGH>;
38 led-2 {
39 gpios = <&gpio2 17 GPIO_ACTIVE_HIGH>;
44 led-3 {
45 gpios = <&gpio2 18 GPIO_ACTIVE_HIGH>;
50 led-4 {
51 gpios = <&gpio2 19 GPIO_ACTIVE_HIGH>;
69 reserved-memory {
70 #address-cells = <2>;
71 #size-cells = <2>;
76 no-map;
85 &gpio2 {
104 power-monitor@10 {
108 #address-cells = <1>;
109 #size-cells = <0>;
113 shunt-resistor-micro-ohms = <10000>;
119 shunt-resistor-micro-ohms = <10000>;
125 shunt-resistor-micro-ohms = <10000>;
131 shunt-resistor-micro-ohms = <10000>;
142 phy-mode = "sgmii";
143 phy-handle = <&phy0>;
148 phy-mode = "sgmii";
149 phy-handle = <&phy1>;
152 phy1: ethernet-phy@9 {
156 phy0: ethernet-phy@8 {
166 bus-width = <4>;
167 disable-wp;
168 cap-sd-highspeed;
169 cap-mmc-highspeed;
170 mmc-ddr-1_8v;
171 mmc-hs200-1_8v;
172 sd-uhs-sdr12;
173 sd-uhs-sdr25;
174 sd-uhs-sdr50;
175 sd-uhs-sdr104;
204 clock-frequency = <125000000>;
208 clock-frequency = <50000000>;
230 * silicon (write?) access to this flash to non-functional. The system
233 * it to the flash instead should work though. Pre-production or later
238 sys_ctrl_flash: flash@0 { // MT25QL01GBBB8ESF-0SIT
239 compatible = "jedec,spi-nor";
240 #address-cells = <1>;
241 #size-cells = <1>;
242 spi-max-frequency = <20000000>;
243 spi-rx-bus-width = <1>;