Lines Matching +full:0 +full:x41
27 pinctrl-0 = <&pinctrl_usbcon0>;
34 pinctrl-0 = <&pinctrl_regotgvbus>;
66 reg = <0x25>;
71 pinctrl-0 = <&pinctrl_expander>;
79 gpios = <13 0>;
111 <&pcieclk 0>,
174 pinctrl-0 = <&pinctrl_wdog>;
181 fsl,pins = <MX8MQ_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x0000004e>,
182 <MX8MQ_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x0000004e>,
183 <MX8MQ_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x0000004e>,
184 <MX8MQ_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x0000004e>;
188 fsl,pins = <MX8MQ_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x0000004e>,
189 <MX8MQ_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x0000004e>,
190 <MX8MQ_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x0000004e>,
191 <MX8MQ_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x0000004e>;
195 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0xd6>;
199 fsl,pins = <MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3>,
200 <MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23>,
201 <MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f>,
202 <MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f>,
203 <MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f>,
204 <MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f>,
205 <MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91>,
206 <MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91>,
207 <MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91>,
208 <MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91>,
209 <MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f>,
210 <MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91>,
211 <MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91>,
212 <MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f>;
216 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x41>,
217 <MX8MQ_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x41>,
218 <MX8MQ_IOMUXC_NAND_WE_B_GPIO3_IO17 0x41>;
222 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x41>,
223 <MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x41>,
224 <MX8MQ_IOMUXC_NAND_READY_B_GPIO3_IO16 0x41>;
228 fsl,pins = <MX8MQ_IOMUXC_I2C2_SCL_I2C2_SCL 0x40000067>,
229 <MX8MQ_IOMUXC_I2C2_SDA_I2C2_SDA 0x40000067>;
233 fsl,pins = <MX8MQ_IOMUXC_I2C2_SCL_GPIO5_IO16 0x40000067>,
234 <MX8MQ_IOMUXC_I2C2_SDA_GPIO5_IO17 0x40000067>;
238 fsl,pins = <MX8MQ_IOMUXC_I2C3_SCL_I2C3_SCL 0x40000067>,
239 <MX8MQ_IOMUXC_I2C3_SDA_I2C3_SDA 0x40000067>;
243 fsl,pins = <MX8MQ_IOMUXC_I2C3_SCL_GPIO5_IO18 0x40000067>,
244 <MX8MQ_IOMUXC_I2C3_SDA_GPIO5_IO19 0x40000067>;
248 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO14_PWM3_OUT 0x16>;
252 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO15_PWM4_OUT 0x16>;
257 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x06>;
261 fsl,pins = <MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19 0xc1>;
265 fsl,pins = <MX8MQ_IOMUXC_SAI3_MCLK_SAI3_MCLK 0xd6>,
266 <MX8MQ_IOMUXC_SAI3_RXC_SAI3_RX_BCLK 0xd6>,
267 <MX8MQ_IOMUXC_SAI3_RXFS_SAI3_RX_SYNC 0xd6>,
268 <MX8MQ_IOMUXC_SAI3_RXD_SAI3_RX_DATA0 0xd6>,
269 <MX8MQ_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC 0xd6>,
270 <MX8MQ_IOMUXC_SAI3_TXD_SAI3_TX_DATA0 0xd6>,
271 <MX8MQ_IOMUXC_SAI3_TXC_SAI3_TX_BCLK 0xd6>;
275 fsl,pins = <MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x79>,
276 <MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x79>;
280 fsl,pins = <MX8MQ_IOMUXC_UART2_RXD_UART2_DCE_RX 0x79>,
281 <MX8MQ_IOMUXC_UART2_TXD_UART2_DCE_TX 0x79>;
285 fsl,pins = <MX8MQ_IOMUXC_UART3_RXD_UART3_DCE_RX 0x79>,
286 <MX8MQ_IOMUXC_UART3_TXD_UART3_DCE_TX 0x79>;
290 fsl,pins = <MX8MQ_IOMUXC_UART4_RXD_UART4_DCE_RX 0x79>,
291 <MX8MQ_IOMUXC_UART4_TXD_UART4_DCE_TX 0x79>;
296 fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO10_GPIO1_IO10 0xe6>;
300 fsl,pins = <MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x83>,
301 <MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc3>,
302 <MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc3>,
303 <MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc3>,
304 <MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc3>,
305 <MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc3>,
306 <MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1>;
310 fsl,pins = <MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x85>,
311 <MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc5>,
312 <MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc5>,
313 <MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc5>,
314 <MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc5>,
315 <MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc5>,
316 <MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1>;
320 fsl,pins = <MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x9f>,
321 <MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc7>,
322 <MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc7>,
323 <MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc7>,
324 <MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc7>,
325 <MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc7>,
326 <MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1>;
330 fsl,pins = <MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x41>;