Lines Matching +full:dual +full:- +full:emac +full:- +full:pvid
1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2014-2016 Texas Instruments Incorporated - https://www.ti.com/
5 #include "dra72-evm-common.dtsi"
6 #include "dra72x-mmc-iodelay.dtsi"
15 reserved-memory {
16 #address-cells = <2>;
17 #size-cells = <2>;
20 ipu2_memory_region: ipu2-memory@95800000 {
21 compatible = "shared-dma-pool";
27 dsp1_memory_region: dsp1-memory@99000000 {
28 compatible = "shared-dma-pool";
34 ipu1_memory_region: ipu1-memory@9d000000 {
35 compatible = "shared-dma-pool";
42 evm_1v8_sw: fixedregulator-evm_1v8 {
43 compatible = "regulator-fixed";
44 regulator-name = "evm_1v8";
45 regulator-min-microvolt = <1800000>;
46 regulator-max-microvolt = <1800000>;
47 vin-supply = <&smps4_reg>;
48 regulator-always-on;
49 regulator-boot-on;
61 #include "dra72-evm-tps65917.dtsi"
64 vdda-supply = <&ldo3_reg>;
68 interrupt-parent = <&gpio6>;
73 mode-gpios = <&pcf_gpio_21 4 GPIO_ACTIVE_HIGH>;
78 phy-handle = <ðphy0>;
79 phy-mode = "rgmii";
80 ti,dual-emac-pvid = <1>;
88 ethphy0: ethernet-phy@3 {
94 pinctrl-names = "default", "hs", "sdr12", "sdr25", "sdr50", "ddr50", "sdr104";
95 pinctrl-0 = <&mmc1_pins_default>;
96 pinctrl-1 = <&mmc1_pins_hs>;
97 pinctrl-2 = <&mmc1_pins_sdr12>;
98 pinctrl-3 = <&mmc1_pins_sdr25>;
99 pinctrl-4 = <&mmc1_pins_sdr50>;
100 pinctrl-5 = <&mmc1_pins_ddr50_rev10>;
101 pinctrl-6 = <&mmc1_pins_sdr104 &mmc1_iodelay_sdr104_rev10_conf>;
102 vqmmc-supply = <&ldo1_reg>;
106 pinctrl-names = "default", "hs", "ddr_1_8v", "hs200_1_8v";
107 pinctrl-0 = <&mmc2_pins_default>;
108 pinctrl-1 = <&mmc2_pins_hs>;
109 pinctrl-2 = <&mmc2_pins_ddr_rev10>;
110 pinctrl-3 = <&mmc2_pins_hs200 &mmc2_iodelay_hs200_rev10_conf>;
111 vmmc-supply = <&evm_1v8_sw>;
116 memory-region = <&ipu2_memory_region>;
121 memory-region = <&ipu1_memory_region>;
126 memory-region = <&dsp1_memory_region>;