Lines Matching +full:dispcc +full:- +full:sm8150
1 # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
3 ---
4 $id: http://devicetree.org/schemas/display/msm/qcom,sm8150-dpu.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: Qualcomm SM8150 Display DPU
10 - Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
12 $ref: /schemas/display/msm/dpu-common.yaml#
16 const: qcom,sm8150-dpu
20 - description: Address offset and size for mdp register set
21 - description: Address offset and size for vbif register set
23 reg-names:
25 - const: mdp
26 - const: vbif
30 - description: Display ahb clock
31 - description: Display hf axi clock
32 - description: Display core clock
33 - description: Display vsync clock
35 clock-names:
37 - const: iface
38 - const: bus
39 - const: core
40 - const: vsync
45 - |
46 #include <dt-bindings/clock/qcom,dispcc-sm8150.h>
47 #include <dt-bindings/clock/qcom,gcc-sm8150.h>
48 #include <dt-bindings/interrupt-controller/arm-gic.h>
49 #include <dt-bindings/interconnect/qcom,sm8150.h>
50 #include <dt-bindings/power/qcom-rpmpd.h>
52 display-controller@ae01000 {
53 compatible = "qcom,sm8150-dpu";
56 reg-names = "mdp", "vbif";
58 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
60 <&dispcc DISP_CC_MDSS_MDP_CLK>,
61 <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
62 clock-names = "iface", "bus", "core", "vsync";
64 assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
65 assigned-clock-rates = <19200000>;
67 operating-points-v2 = <&mdp_opp_table>;
68 power-domains = <&rpmhpd SM8150_MMCX>;
70 interrupt-parent = <&mdss>;
74 #address-cells = <1>;
75 #size-cells = <0>;
80 remote-endpoint = <&dsi0_in>;
87 remote-endpoint = <&dsi1_in>;